blob: 052a26777992c27c4af4310c6d2797762454bfb3 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs49769862011-04-01 13:03:56 +100068 engine->graph.init = nouveau_stub_init;
69 engine->graph.takedown = nouveau_stub_takedown;
70 engine->graph.channel = nvc0_graph_channel;
71 engine->graph.fifo_access = nvc0_graph_fifo_access;
Ben Skeggs6ee73862009-12-11 19:24:15 +100072 engine->fifo.channels = 16;
73 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100074 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.disable = nv04_fifo_disable;
76 engine->fifo.enable = nv04_fifo_enable;
77 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010078 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100079 engine->fifo.channel_id = nv04_fifo_channel_id;
80 engine->fifo.create_context = nv04_fifo_create_context;
81 engine->fifo.destroy_context = nv04_fifo_destroy_context;
82 engine->fifo.load_context = nv04_fifo_load_context;
83 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020084 engine->display.early_init = nv04_display_early_init;
85 engine->display.late_takedown = nv04_display_late_takedown;
86 engine->display.create = nv04_display_create;
87 engine->display.init = nv04_display_init;
88 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100089 engine->gpio.init = nouveau_stub_init;
90 engine->gpio.takedown = nouveau_stub_takedown;
91 engine->gpio.get = NULL;
92 engine->gpio.set = NULL;
93 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100094 engine->pm.clock_get = nv04_pm_clock_get;
95 engine->pm.clock_pre = nv04_pm_clock_pre;
96 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100097 engine->vram.init = nouveau_mem_detect;
98 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100099 break;
100 case 0x10:
101 engine->instmem.init = nv04_instmem_init;
102 engine->instmem.takedown = nv04_instmem_takedown;
103 engine->instmem.suspend = nv04_instmem_suspend;
104 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000105 engine->instmem.get = nv04_instmem_get;
106 engine->instmem.put = nv04_instmem_put;
107 engine->instmem.map = nv04_instmem_map;
108 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000109 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000110 engine->mc.init = nv04_mc_init;
111 engine->mc.takedown = nv04_mc_takedown;
112 engine->timer.init = nv04_timer_init;
113 engine->timer.read = nv04_timer_read;
114 engine->timer.takedown = nv04_timer_takedown;
115 engine->fb.init = nv10_fb_init;
116 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200117 engine->fb.init_tile_region = nv10_fb_init_tile_region;
118 engine->fb.set_tile_region = nv10_fb_set_tile_region;
119 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggsd11db272011-04-01 12:50:55 +1000120 engine->graph.init = nouveau_stub_init;
121 engine->graph.takedown = nouveau_stub_takedown;
122 engine->graph.channel = nvc0_graph_channel;
123 engine->graph.fifo_access = nvc0_graph_fifo_access;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channels = 32;
125 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000126 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.disable = nv04_fifo_disable;
128 engine->fifo.enable = nv04_fifo_enable;
129 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100130 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000131 engine->fifo.channel_id = nv10_fifo_channel_id;
132 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200133 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000134 engine->fifo.load_context = nv10_fifo_load_context;
135 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200136 engine->display.early_init = nv04_display_early_init;
137 engine->display.late_takedown = nv04_display_late_takedown;
138 engine->display.create = nv04_display_create;
139 engine->display.init = nv04_display_init;
140 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000141 engine->gpio.init = nouveau_stub_init;
142 engine->gpio.takedown = nouveau_stub_takedown;
143 engine->gpio.get = nv10_gpio_get;
144 engine->gpio.set = nv10_gpio_set;
145 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000146 engine->pm.clock_get = nv04_pm_clock_get;
147 engine->pm.clock_pre = nv04_pm_clock_pre;
148 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000149 engine->vram.init = nouveau_mem_detect;
150 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000151 break;
152 case 0x20:
153 engine->instmem.init = nv04_instmem_init;
154 engine->instmem.takedown = nv04_instmem_takedown;
155 engine->instmem.suspend = nv04_instmem_suspend;
156 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000157 engine->instmem.get = nv04_instmem_get;
158 engine->instmem.put = nv04_instmem_put;
159 engine->instmem.map = nv04_instmem_map;
160 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000161 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000162 engine->mc.init = nv04_mc_init;
163 engine->mc.takedown = nv04_mc_takedown;
164 engine->timer.init = nv04_timer_init;
165 engine->timer.read = nv04_timer_read;
166 engine->timer.takedown = nv04_timer_takedown;
167 engine->fb.init = nv10_fb_init;
168 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200169 engine->fb.init_tile_region = nv10_fb_init_tile_region;
170 engine->fb.set_tile_region = nv10_fb_set_tile_region;
171 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000172 engine->graph.init = nouveau_stub_init;
173 engine->graph.takedown = nouveau_stub_takedown;
174 engine->graph.channel = nvc0_graph_channel;
175 engine->graph.fifo_access = nvc0_graph_fifo_access;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.channels = 32;
177 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000178 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000179 engine->fifo.disable = nv04_fifo_disable;
180 engine->fifo.enable = nv04_fifo_enable;
181 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100182 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000183 engine->fifo.channel_id = nv10_fifo_channel_id;
184 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200185 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000186 engine->fifo.load_context = nv10_fifo_load_context;
187 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200188 engine->display.early_init = nv04_display_early_init;
189 engine->display.late_takedown = nv04_display_late_takedown;
190 engine->display.create = nv04_display_create;
191 engine->display.init = nv04_display_init;
192 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000193 engine->gpio.init = nouveau_stub_init;
194 engine->gpio.takedown = nouveau_stub_takedown;
195 engine->gpio.get = nv10_gpio_get;
196 engine->gpio.set = nv10_gpio_set;
197 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000198 engine->pm.clock_get = nv04_pm_clock_get;
199 engine->pm.clock_pre = nv04_pm_clock_pre;
200 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000201 engine->vram.init = nouveau_mem_detect;
202 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203 break;
204 case 0x30:
205 engine->instmem.init = nv04_instmem_init;
206 engine->instmem.takedown = nv04_instmem_takedown;
207 engine->instmem.suspend = nv04_instmem_suspend;
208 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000209 engine->instmem.get = nv04_instmem_get;
210 engine->instmem.put = nv04_instmem_put;
211 engine->instmem.map = nv04_instmem_map;
212 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000213 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214 engine->mc.init = nv04_mc_init;
215 engine->mc.takedown = nv04_mc_takedown;
216 engine->timer.init = nv04_timer_init;
217 engine->timer.read = nv04_timer_read;
218 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200219 engine->fb.init = nv30_fb_init;
220 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200221 engine->fb.init_tile_region = nv30_fb_init_tile_region;
222 engine->fb.set_tile_region = nv10_fb_set_tile_region;
223 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000224 engine->graph.init = nouveau_stub_init;
225 engine->graph.takedown = nouveau_stub_takedown;
226 engine->graph.channel = nvc0_graph_channel;
227 engine->graph.fifo_access = nvc0_graph_fifo_access;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000228 engine->fifo.channels = 32;
229 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000230 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000231 engine->fifo.disable = nv04_fifo_disable;
232 engine->fifo.enable = nv04_fifo_enable;
233 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100234 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 engine->fifo.channel_id = nv10_fifo_channel_id;
236 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200237 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000238 engine->fifo.load_context = nv10_fifo_load_context;
239 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200240 engine->display.early_init = nv04_display_early_init;
241 engine->display.late_takedown = nv04_display_late_takedown;
242 engine->display.create = nv04_display_create;
243 engine->display.init = nv04_display_init;
244 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000245 engine->gpio.init = nouveau_stub_init;
246 engine->gpio.takedown = nouveau_stub_takedown;
247 engine->gpio.get = nv10_gpio_get;
248 engine->gpio.set = nv10_gpio_set;
249 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000250 engine->pm.clock_get = nv04_pm_clock_get;
251 engine->pm.clock_pre = nv04_pm_clock_pre;
252 engine->pm.clock_set = nv04_pm_clock_set;
253 engine->pm.voltage_get = nouveau_voltage_gpio_get;
254 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000255 engine->vram.init = nouveau_mem_detect;
256 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 break;
258 case 0x40:
259 case 0x60:
260 engine->instmem.init = nv04_instmem_init;
261 engine->instmem.takedown = nv04_instmem_takedown;
262 engine->instmem.suspend = nv04_instmem_suspend;
263 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000264 engine->instmem.get = nv04_instmem_get;
265 engine->instmem.put = nv04_instmem_put;
266 engine->instmem.map = nv04_instmem_map;
267 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000268 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000269 engine->mc.init = nv40_mc_init;
270 engine->mc.takedown = nv40_mc_takedown;
271 engine->timer.init = nv04_timer_init;
272 engine->timer.read = nv04_timer_read;
273 engine->timer.takedown = nv04_timer_takedown;
274 engine->fb.init = nv40_fb_init;
275 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200276 engine->fb.init_tile_region = nv30_fb_init_tile_region;
277 engine->fb.set_tile_region = nv40_fb_set_tile_region;
278 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000279 engine->graph.init = nouveau_stub_init;
280 engine->graph.takedown = nouveau_stub_takedown;
281 engine->graph.fifo_access = nvc0_graph_fifo_access;
282 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000283 engine->fifo.channels = 32;
284 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000285 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000286 engine->fifo.disable = nv04_fifo_disable;
287 engine->fifo.enable = nv04_fifo_enable;
288 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100289 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000290 engine->fifo.channel_id = nv10_fifo_channel_id;
291 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200292 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000293 engine->fifo.load_context = nv40_fifo_load_context;
294 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200295 engine->display.early_init = nv04_display_early_init;
296 engine->display.late_takedown = nv04_display_late_takedown;
297 engine->display.create = nv04_display_create;
298 engine->display.init = nv04_display_init;
299 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000300 engine->gpio.init = nouveau_stub_init;
301 engine->gpio.takedown = nouveau_stub_takedown;
302 engine->gpio.get = nv10_gpio_get;
303 engine->gpio.set = nv10_gpio_set;
304 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000305 engine->pm.clock_get = nv04_pm_clock_get;
306 engine->pm.clock_pre = nv04_pm_clock_pre;
307 engine->pm.clock_set = nv04_pm_clock_set;
308 engine->pm.voltage_get = nouveau_voltage_gpio_get;
309 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200310 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000311 engine->vram.init = nouveau_mem_detect;
312 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000313 break;
314 case 0x50:
315 case 0x80: /* gotta love NVIDIA's consistency.. */
316 case 0x90:
317 case 0xA0:
318 engine->instmem.init = nv50_instmem_init;
319 engine->instmem.takedown = nv50_instmem_takedown;
320 engine->instmem.suspend = nv50_instmem_suspend;
321 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000322 engine->instmem.get = nv50_instmem_get;
323 engine->instmem.put = nv50_instmem_put;
324 engine->instmem.map = nv50_instmem_map;
325 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000326 if (dev_priv->chipset == 0x50)
327 engine->instmem.flush = nv50_instmem_flush;
328 else
329 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000330 engine->mc.init = nv50_mc_init;
331 engine->mc.takedown = nv50_mc_takedown;
332 engine->timer.init = nv04_timer_init;
333 engine->timer.read = nv04_timer_read;
334 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000335 engine->fb.init = nv50_fb_init;
336 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs2703c212011-04-01 09:50:18 +1000337 engine->graph.init = nouveau_stub_init;
338 engine->graph.takedown = nouveau_stub_takedown;
339 engine->graph.fifo_access = nvc0_graph_fifo_access;
340 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000341 engine->fifo.channels = 128;
342 engine->fifo.init = nv50_fifo_init;
343 engine->fifo.takedown = nv50_fifo_takedown;
344 engine->fifo.disable = nv04_fifo_disable;
345 engine->fifo.enable = nv04_fifo_enable;
346 engine->fifo.reassign = nv04_fifo_reassign;
347 engine->fifo.channel_id = nv50_fifo_channel_id;
348 engine->fifo.create_context = nv50_fifo_create_context;
349 engine->fifo.destroy_context = nv50_fifo_destroy_context;
350 engine->fifo.load_context = nv50_fifo_load_context;
351 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000352 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200353 engine->display.early_init = nv50_display_early_init;
354 engine->display.late_takedown = nv50_display_late_takedown;
355 engine->display.create = nv50_display_create;
356 engine->display.init = nv50_display_init;
357 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000358 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000359 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000360 engine->gpio.get = nv50_gpio_get;
361 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000362 engine->gpio.irq_register = nv50_gpio_irq_register;
363 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000364 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000365 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000366 case 0x84:
367 case 0x86:
368 case 0x92:
369 case 0x94:
370 case 0x96:
371 case 0x98:
372 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000373 case 0xaa:
374 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000375 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000376 engine->pm.clock_get = nv50_pm_clock_get;
377 engine->pm.clock_pre = nv50_pm_clock_pre;
378 engine->pm.clock_set = nv50_pm_clock_set;
379 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000380 default:
381 engine->pm.clock_get = nva3_pm_clock_get;
382 engine->pm.clock_pre = nva3_pm_clock_pre;
383 engine->pm.clock_set = nva3_pm_clock_set;
384 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000385 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000386 engine->pm.voltage_get = nouveau_voltage_gpio_get;
387 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200388 if (dev_priv->chipset >= 0x84)
389 engine->pm.temp_get = nv84_temp_get;
390 else
391 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000392 engine->vram.init = nv50_vram_init;
393 engine->vram.get = nv50_vram_new;
394 engine->vram.put = nv50_vram_del;
395 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000396 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000397 case 0xC0:
398 engine->instmem.init = nvc0_instmem_init;
399 engine->instmem.takedown = nvc0_instmem_takedown;
400 engine->instmem.suspend = nvc0_instmem_suspend;
401 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000402 engine->instmem.get = nv50_instmem_get;
403 engine->instmem.put = nv50_instmem_put;
404 engine->instmem.map = nv50_instmem_map;
405 engine->instmem.unmap = nv50_instmem_unmap;
406 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000407 engine->mc.init = nv50_mc_init;
408 engine->mc.takedown = nv50_mc_takedown;
409 engine->timer.init = nv04_timer_init;
410 engine->timer.read = nv04_timer_read;
411 engine->timer.takedown = nv04_timer_takedown;
412 engine->fb.init = nvc0_fb_init;
413 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000414 engine->graph.fifo_access = nvc0_graph_fifo_access;
415 engine->graph.channel = nvc0_graph_channel;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000416 engine->fifo.channels = 128;
417 engine->fifo.init = nvc0_fifo_init;
418 engine->fifo.takedown = nvc0_fifo_takedown;
419 engine->fifo.disable = nvc0_fifo_disable;
420 engine->fifo.enable = nvc0_fifo_enable;
421 engine->fifo.reassign = nvc0_fifo_reassign;
422 engine->fifo.channel_id = nvc0_fifo_channel_id;
423 engine->fifo.create_context = nvc0_fifo_create_context;
424 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
425 engine->fifo.load_context = nvc0_fifo_load_context;
426 engine->fifo.unload_context = nvc0_fifo_unload_context;
427 engine->display.early_init = nv50_display_early_init;
428 engine->display.late_takedown = nv50_display_late_takedown;
429 engine->display.create = nv50_display_create;
430 engine->display.init = nv50_display_init;
431 engine->display.destroy = nv50_display_destroy;
432 engine->gpio.init = nv50_gpio_init;
433 engine->gpio.takedown = nouveau_stub_takedown;
434 engine->gpio.get = nv50_gpio_get;
435 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000436 engine->gpio.irq_register = nv50_gpio_irq_register;
437 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000438 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000439 engine->vram.init = nvc0_vram_init;
440 engine->vram.get = nvc0_vram_new;
441 engine->vram.put = nv50_vram_del;
442 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000443 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000444 default:
445 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
446 return 1;
447 }
448
449 return 0;
450}
451
452static unsigned int
453nouveau_vga_set_decode(void *priv, bool state)
454{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000455 struct drm_device *dev = priv;
456 struct drm_nouveau_private *dev_priv = dev->dev_private;
457
458 if (dev_priv->chipset >= 0x40)
459 nv_wr32(dev, 0x88054, state);
460 else
461 nv_wr32(dev, 0x1854, state);
462
Ben Skeggs6ee73862009-12-11 19:24:15 +1000463 if (state)
464 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
465 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
466 else
467 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
468}
469
Ben Skeggs0735f622009-12-16 14:28:55 +1000470static int
471nouveau_card_init_channel(struct drm_device *dev)
472{
473 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000474 int ret;
475
476 ret = nouveau_channel_alloc(dev, &dev_priv->channel,
Ben Skeggsa8eaebc2010-09-01 15:24:31 +1000477 (struct drm_file *)-2, NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000478 if (ret)
479 return ret;
480
Ben Skeggscff5c132010-10-06 16:16:59 +1000481 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000482 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000483}
484
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000485static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
486 enum vga_switcheroo_state state)
487{
Dave Airliefbf81762010-06-01 09:09:06 +1000488 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000489 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
490 if (state == VGA_SWITCHEROO_ON) {
491 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000492 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000493 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000494 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000495 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000496 } else {
497 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000498 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000499 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000500 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000501 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000502 }
503}
504
Dave Airlie8d608aa2010-12-07 08:57:57 +1000505static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
506{
507 struct drm_device *dev = pci_get_drvdata(pdev);
508 nouveau_fbcon_output_poll_changed(dev);
509}
510
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000511static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
512{
513 struct drm_device *dev = pci_get_drvdata(pdev);
514 bool can_switch;
515
516 spin_lock(&dev->count_lock);
517 can_switch = (dev->open_count == 0);
518 spin_unlock(&dev->count_lock);
519 return can_switch;
520}
521
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522int
523nouveau_card_init(struct drm_device *dev)
524{
525 struct drm_nouveau_private *dev_priv = dev->dev_private;
526 struct nouveau_engine *engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000527 int ret, e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000528
Ben Skeggs6ee73862009-12-11 19:24:15 +1000529 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000530 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000531 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000532 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000533
534 /* Initialise internal driver API hooks */
535 ret = nouveau_init_engine_ptrs(dev);
536 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000537 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000538 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000539 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200540 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100541 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000542 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000543
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200544 /* Make the CRTCs and I2C buses accessible */
545 ret = engine->display.early_init(dev);
546 if (ret)
547 goto out;
548
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000550 ret = nouveau_bios_init(dev);
551 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200552 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553
Ben Skeggs330c5982010-09-16 15:39:49 +1000554 nouveau_pm_init(dev);
555
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000556 ret = nouveau_mem_vram_init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000557 if (ret)
558 goto out_bios;
559
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560 ret = nouveau_gpuobj_init(dev);
561 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000562 goto out_vram;
563
564 ret = engine->instmem.init(dev);
565 if (ret)
566 goto out_gpuobj;
567
568 ret = nouveau_mem_gart_init(dev);
569 if (ret)
570 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000571
572 /* PMC */
573 ret = engine->mc.init(dev);
574 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000575 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000576
Ben Skeggsee2e0132010-07-26 09:28:25 +1000577 /* PGPIO */
578 ret = engine->gpio.init(dev);
579 if (ret)
580 goto out_mc;
581
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582 /* PTIMER */
583 ret = engine->timer.init(dev);
584 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000585 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586
587 /* PFB */
588 ret = engine->fb.init(dev);
589 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000590 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000591
Ben Skeggs39c8d362011-04-01 11:33:21 +1000592 switch (dev_priv->card_type) {
Ben Skeggs49769862011-04-01 13:03:56 +1000593 case NV_04:
594 nv04_graph_create(dev);
595 break;
Ben Skeggsd11db272011-04-01 12:50:55 +1000596 case NV_10:
597 nv10_graph_create(dev);
598 break;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000599 case NV_20:
600 case NV_30:
601 nv20_graph_create(dev);
602 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000603 case NV_40:
604 nv40_graph_create(dev);
605 break;
606 case NV_50:
Ben Skeggs2703c212011-04-01 09:50:18 +1000607 nv50_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000608 break;
609 case NV_C0:
Ben Skeggs7a45cd12011-04-01 10:59:53 +1000610 nvc0_graph_create(dev);
Ben Skeggs39c8d362011-04-01 11:33:21 +1000611 break;
Ben Skeggsa0b1de82011-04-01 12:32:03 +1000612 default:
613 break;
Ben Skeggs39c8d362011-04-01 11:33:21 +1000614 }
Ben Skeggs2703c212011-04-01 09:50:18 +1000615
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000616 switch (dev_priv->chipset) {
617 case 0x84:
618 case 0x86:
619 case 0x92:
620 case 0x94:
621 case 0x96:
622 case 0xa0:
623 nv84_crypt_create(dev);
624 break;
625 }
626
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000627 if (nouveau_noaccel)
628 engine->graph.accel_blocked = true;
629 else {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000630 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
631 if (dev_priv->eng[e]) {
632 ret = dev_priv->eng[e]->init(dev, e);
633 if (ret)
634 goto out_engine;
635 }
636 }
637
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000638 /* PGRAPH */
639 ret = engine->graph.init(dev);
640 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000641 goto out_engine;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000642
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000643 /* PFIFO */
644 ret = engine->fifo.init(dev);
645 if (ret)
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000646 goto out_graph;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000647 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000648
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200649 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000650 if (ret)
651 goto out_fifo;
652
Francisco Jerez042206c2010-10-21 18:19:29 +0200653 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
654 if (ret)
655 goto out_vblank;
656
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000657 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000658 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200659 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000660
661 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
662
Ben Skeggs0735f622009-12-16 14:28:55 +1000663 if (!engine->graph.accel_blocked) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200664 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000665 if (ret)
666 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200667
668 ret = nouveau_card_init_channel(dev);
669 if (ret)
670 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000671 }
672
Ben Skeggscd0b0722010-06-01 15:56:22 +1000673 nouveau_fbcon_init(dev);
674 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000675 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000676
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200677out_fence:
678 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000679out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000680 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200681out_vblank:
682 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200683 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000684out_fifo:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000685 if (!nouveau_noaccel)
686 engine->fifo.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000687out_graph:
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000688 if (!nouveau_noaccel)
689 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000690out_engine:
691 if (!nouveau_noaccel) {
692 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000693 if (!dev_priv->eng[e])
694 continue;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000695 dev_priv->eng[e]->fini(dev, e);
Ben Skeggs2703c212011-04-01 09:50:18 +1000696 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000697 }
698 }
699
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000700 engine->fb.takedown(dev);
701out_timer:
702 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000703out_gpio:
704 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000705out_mc:
706 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000707out_gart:
708 nouveau_mem_gart_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000709out_instmem:
710 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000711out_gpuobj:
712 nouveau_gpuobj_takedown(dev);
713out_vram:
714 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000715out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000716 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000717 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200718out_display_early:
719 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000720out:
721 vga_client_register(dev->pdev, NULL, NULL, NULL);
722 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000723}
724
725static void nouveau_card_takedown(struct drm_device *dev)
726{
727 struct drm_nouveau_private *dev_priv = dev->dev_private;
728 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000729 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000730
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200731 if (!engine->graph.accel_blocked) {
732 nouveau_fence_fini(dev);
Francisco Jerez36c952e2010-10-18 03:01:34 +0200733 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000734 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000735
736 if (!nouveau_noaccel) {
737 engine->fifo.takedown(dev);
738 engine->graph.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000739 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
740 if (dev_priv->eng[e]) {
741 dev_priv->eng[e]->fini(dev, e);
742 dev_priv->eng[e]->destroy(dev,e );
743 }
744 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000745 }
746 engine->fb.takedown(dev);
747 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000748 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000749 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200750 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000751
752 mutex_lock(&dev->struct_mutex);
753 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
754 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
755 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000756 nouveau_mem_gart_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000757
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000758 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000759 nouveau_gpuobj_takedown(dev);
760 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000761
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000762 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200763 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000764
Ben Skeggs330c5982010-09-16 15:39:49 +1000765 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000766 nouveau_bios_takedown(dev);
767
768 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000769}
770
771/* here a client dies, release the stuff that was allocated for its
772 * file_priv */
773void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
774{
775 nouveau_channel_cleanup(dev, file_priv);
776}
777
778/* first module load, setup the mmio/fb mapping */
779/* KMS: we need mmio at load time, not when the first drm client opens. */
780int nouveau_firstopen(struct drm_device *dev)
781{
782 return 0;
783}
784
785/* if we have an OF card, copy vbios to RAMIN */
786static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
787{
788#if defined(__powerpc__)
789 int size, i;
790 const uint32_t *bios;
791 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
792 if (!dn) {
793 NV_INFO(dev, "Unable to get the OF node\n");
794 return;
795 }
796
797 bios = of_get_property(dn, "NVDA,BMP", &size);
798 if (bios) {
799 for (i = 0; i < size; i += 4)
800 nv_wi32(dev, i, bios[i/4]);
801 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
802 } else {
803 NV_INFO(dev, "Unable to get the OF bios\n");
804 }
805#endif
806}
807
Marcin Slusarz06415c52010-05-16 17:29:56 +0200808static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
809{
810 struct pci_dev *pdev = dev->pdev;
811 struct apertures_struct *aper = alloc_apertures(3);
812 if (!aper)
813 return NULL;
814
815 aper->ranges[0].base = pci_resource_start(pdev, 1);
816 aper->ranges[0].size = pci_resource_len(pdev, 1);
817 aper->count = 1;
818
819 if (pci_resource_len(pdev, 2)) {
820 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
821 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
822 aper->count++;
823 }
824
825 if (pci_resource_len(pdev, 3)) {
826 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
827 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
828 aper->count++;
829 }
830
831 return aper;
832}
833
834static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
835{
836 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200837 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200838 dev_priv->apertures = nouveau_get_apertures(dev);
839 if (!dev_priv->apertures)
840 return -ENOMEM;
841
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200842#ifdef CONFIG_X86
843 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
844#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000845
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200846 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200847 return 0;
848}
849
Ben Skeggs6ee73862009-12-11 19:24:15 +1000850int nouveau_load(struct drm_device *dev, unsigned long flags)
851{
852 struct drm_nouveau_private *dev_priv;
853 uint32_t reg0;
854 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000855 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000856
857 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200858 if (!dev_priv) {
859 ret = -ENOMEM;
860 goto err_out;
861 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000862 dev->dev_private = dev_priv;
863 dev_priv->dev = dev;
864
865 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000866
867 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
868 dev->pci_vendor, dev->pci_device, dev->pdev->class);
869
Ben Skeggs6ee73862009-12-11 19:24:15 +1000870 /* resource 0 is mmio regs */
871 /* resource 1 is linear FB */
872 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
873 /* resource 6 is bios */
874
875 /* map the mmio regs */
876 mmio_start_offs = pci_resource_start(dev->pdev, 0);
877 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
878 if (!dev_priv->mmio) {
879 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
880 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200881 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100882 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000883 }
884 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
885 (unsigned long long)mmio_start_offs);
886
887#ifdef __BIG_ENDIAN
888 /* Put the card in BE mode if it's not */
889 if (nv_rd32(dev, NV03_PMC_BOOT_1))
890 nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
891
892 DRM_MEMORYBARRIER();
893#endif
894
895 /* Time to determine the card architecture */
896 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200897 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000898
899 /* We're dealing with >=NV10 */
900 if ((reg0 & 0x0f000000) > 0) {
901 /* Bit 27-20 contain the architecture in hex */
902 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200903 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000904 /* NV04 or NV05 */
905 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000906 if (reg0 & 0x00f00000)
907 dev_priv->chipset = 0x05;
908 else
909 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000910 } else
911 dev_priv->chipset = 0xff;
912
913 switch (dev_priv->chipset & 0xf0) {
914 case 0x00:
915 case 0x10:
916 case 0x20:
917 case 0x30:
918 dev_priv->card_type = dev_priv->chipset & 0xf0;
919 break;
920 case 0x40:
921 case 0x60:
922 dev_priv->card_type = NV_40;
923 break;
924 case 0x50:
925 case 0x80:
926 case 0x90:
927 case 0xa0:
928 dev_priv->card_type = NV_50;
929 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000930 case 0xc0:
931 dev_priv->card_type = NV_C0;
932 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000933 default:
934 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200935 ret = -EINVAL;
936 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000937 }
938
939 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
940 dev_priv->card_type, reg0);
941
Ben Skeggscd0b0722010-06-01 15:56:22 +1000942 ret = nouveau_remove_conflicting_drivers(dev);
943 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200944 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200945
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300946 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000947 if (dev_priv->card_type >= NV_40) {
948 int ramin_bar = 2;
949 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
950 ramin_bar = 3;
951
952 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +1000953 dev_priv->ramin =
954 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +1000955 dev_priv->ramin_size);
956 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +1000957 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200958 ret = -ENOMEM;
959 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000960 }
Ben Skeggs6d696302010-06-02 10:16:24 +1000961 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000962 dev_priv->ramin_size = 1 * 1024 * 1024;
963 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +1000964 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000965 if (!dev_priv->ramin) {
966 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200967 ret = -ENOMEM;
968 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000969 }
970 }
971
972 nouveau_OF_copy_vbios_to_ramin(dev);
973
974 /* Special flags */
975 if (dev->pci_device == 0x01a0)
976 dev_priv->flags |= NV_NFORCE;
977 else if (dev->pci_device == 0x01f0)
978 dev_priv->flags |= NV_NFORCE2;
979
980 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000981 ret = nouveau_card_init(dev);
982 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +0200983 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000984
985 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +0200986
987err_ramin:
988 iounmap(dev_priv->ramin);
989err_mmio:
990 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200991err_priv:
992 kfree(dev_priv);
993 dev->dev_private = NULL;
994err_out:
995 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000996}
997
Ben Skeggs6ee73862009-12-11 19:24:15 +1000998void nouveau_lastclose(struct drm_device *dev)
999{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001000 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001001}
1002
1003int nouveau_unload(struct drm_device *dev)
1004{
1005 struct drm_nouveau_private *dev_priv = dev->dev_private;
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001006 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001007
Ben Skeggscd0b0722010-06-01 15:56:22 +10001008 drm_kms_helper_poll_fini(dev);
1009 nouveau_fbcon_fini(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +02001010 engine->display.destroy(dev);
Ben Skeggscd0b0722010-06-01 15:56:22 +10001011 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001012
1013 iounmap(dev_priv->mmio);
1014 iounmap(dev_priv->ramin);
1015
1016 kfree(dev_priv);
1017 dev->dev_private = NULL;
1018 return 0;
1019}
1020
Ben Skeggs6ee73862009-12-11 19:24:15 +10001021int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1022 struct drm_file *file_priv)
1023{
1024 struct drm_nouveau_private *dev_priv = dev->dev_private;
1025 struct drm_nouveau_getparam *getparam = data;
1026
Ben Skeggs6ee73862009-12-11 19:24:15 +10001027 switch (getparam->param) {
1028 case NOUVEAU_GETPARAM_CHIPSET_ID:
1029 getparam->value = dev_priv->chipset;
1030 break;
1031 case NOUVEAU_GETPARAM_PCI_VENDOR:
1032 getparam->value = dev->pci_vendor;
1033 break;
1034 case NOUVEAU_GETPARAM_PCI_DEVICE:
1035 getparam->value = dev->pci_device;
1036 break;
1037 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001038 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001039 getparam->value = NV_AGP;
Dave Airlie8410ea32010-12-15 03:16:38 +10001040 else if (drm_pci_device_is_pcie(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001041 getparam->value = NV_PCIE;
1042 else
1043 getparam->value = NV_PCI;
1044 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001045 case NOUVEAU_GETPARAM_FB_SIZE:
1046 getparam->value = dev_priv->fb_available_size;
1047 break;
1048 case NOUVEAU_GETPARAM_AGP_SIZE:
1049 getparam->value = dev_priv->gart_info.aper_size;
1050 break;
1051 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001052 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001054 case NOUVEAU_GETPARAM_PTIMER_TIME:
1055 getparam->value = dev_priv->engine.timer.read(dev);
1056 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001057 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1058 getparam->value = 1;
1059 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001060 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001061 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001062 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001063 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1064 /* NV40 and NV50 versions are quite different, but register
1065 * address is the same. User is supposed to know the card
1066 * family anyway... */
1067 if (dev_priv->chipset >= 0x40) {
1068 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1069 break;
1070 }
1071 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001072 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001073 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001074 return -EINVAL;
1075 }
1076
1077 return 0;
1078}
1079
1080int
1081nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv)
1083{
1084 struct drm_nouveau_setparam *setparam = data;
1085
Ben Skeggs6ee73862009-12-11 19:24:15 +10001086 switch (setparam->param) {
1087 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001088 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001089 return -EINVAL;
1090 }
1091
1092 return 0;
1093}
1094
1095/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001096bool
1097nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1098 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001099{
1100 struct drm_nouveau_private *dev_priv = dev->dev_private;
1101 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1102 uint64_t start = ptimer->read(dev);
1103
1104 do {
1105 if ((nv_rd32(dev, reg) & mask) == val)
1106 return true;
1107 } while (ptimer->read(dev) - start < timeout);
1108
1109 return false;
1110}
1111
Ben Skeggs12fb9522010-11-19 14:32:56 +10001112/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1113bool
1114nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1115 uint32_t reg, uint32_t mask, uint32_t val)
1116{
1117 struct drm_nouveau_private *dev_priv = dev->dev_private;
1118 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1119 uint64_t start = ptimer->read(dev);
1120
1121 do {
1122 if ((nv_rd32(dev, reg) & mask) != val)
1123 return true;
1124 } while (ptimer->read(dev) - start < timeout);
1125
1126 return false;
1127}
1128
Ben Skeggs6ee73862009-12-11 19:24:15 +10001129/* Waits for PGRAPH to go completely idle */
1130bool nouveau_wait_for_idle(struct drm_device *dev)
1131{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001132 struct drm_nouveau_private *dev_priv = dev->dev_private;
1133 uint32_t mask = ~0;
1134
1135 if (dev_priv->card_type == NV_40)
1136 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1137
1138 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1140 nv_rd32(dev, NV04_PGRAPH_STATUS));
1141 return false;
1142 }
1143
1144 return true;
1145}
1146