blob: 830df36ca14cea69f25f3f8789c0dd586ee95fbf [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
85 size_t size)
86{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
94 size_t size)
95{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson058d88c2016-08-15 10:49:06 +0100829 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100830 if (!IS_ERR(vma)) {
831 node.start = i915_ggtt_offset(vma);
832 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100833 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100834 if (ret) {
835 i915_vma_unpin(vma);
836 vma = ERR_PTR(ret);
837 }
838 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100839 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530840 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
841 if (ret)
842 goto out;
843
844 ret = i915_gem_object_get_pages(obj);
845 if (ret) {
846 remove_mappable_node(&node);
847 goto out;
848 }
849
850 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530851 }
852
853 ret = i915_gem_object_set_to_gtt_domain(obj, false);
854 if (ret)
855 goto out_unpin;
856
857 user_data = u64_to_user_ptr(data_ptr);
858 remain = size;
859 offset = data_offset;
860
861 mutex_unlock(&dev->struct_mutex);
862 if (likely(!i915.prefault_disable)) {
863 ret = fault_in_multipages_writeable(user_data, remain);
864 if (ret) {
865 mutex_lock(&dev->struct_mutex);
866 goto out_unpin;
867 }
868 }
869
870 while (remain > 0) {
871 /* Operation in this page
872 *
873 * page_base = page offset within aperture
874 * page_offset = offset within page
875 * page_length = bytes to copy for this page
876 */
877 u32 page_base = node.start;
878 unsigned page_offset = offset_in_page(offset);
879 unsigned page_length = PAGE_SIZE - page_offset;
880 page_length = remain < page_length ? remain : page_length;
881 if (node.allocated) {
882 wmb();
883 ggtt->base.insert_page(&ggtt->base,
884 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
885 node.start,
886 I915_CACHE_NONE, 0);
887 wmb();
888 } else {
889 page_base += offset & PAGE_MASK;
890 }
891 /* This is a slow read/write as it tries to read from
892 * and write to user memory which may result into page
893 * faults, and so we cannot perform this under struct_mutex.
894 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100895 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530896 page_offset, user_data,
897 page_length, false)) {
898 ret = -EFAULT;
899 break;
900 }
901
902 remain -= page_length;
903 user_data += page_length;
904 offset += page_length;
905 }
906
907 mutex_lock(&dev->struct_mutex);
908 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
909 /* The user has modified the object whilst we tried
910 * reading from it, and we now have no idea what domain
911 * the pages should be in. As we have just been touching
912 * them directly, flush everything back to the GTT
913 * domain.
914 */
915 ret = i915_gem_object_set_to_gtt_domain(obj, false);
916 }
917
918out_unpin:
919 if (node.allocated) {
920 wmb();
921 ggtt->base.clear_range(&ggtt->base,
922 node.start, node.size,
923 true);
924 i915_gem_object_unpin_pages(obj);
925 remove_mappable_node(&node);
926 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100927 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530928 }
929out:
930 return ret;
931}
932
Eric Anholteb014592009-03-10 11:44:52 -0700933static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200934i915_gem_shmem_pread(struct drm_device *dev,
935 struct drm_i915_gem_object *obj,
936 struct drm_i915_gem_pread *args,
937 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700938{
Daniel Vetter8461d222011-12-14 13:57:32 +0100939 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700940 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100941 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100942 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100943 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200944 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200945 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200946 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700947
Brad Volkin4c914c02014-02-18 10:15:45 -0800948 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100949 if (ret)
950 return ret;
951
Chris Wilson43394c72016-08-18 17:16:47 +0100952 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
953 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700954 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100955 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100956
Imre Deak67d5a502013-02-18 19:28:02 +0200957 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
958 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200959 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100960
961 if (remain <= 0)
962 break;
963
Eric Anholteb014592009-03-10 11:44:52 -0700964 /* Operation in this page
965 *
Eric Anholteb014592009-03-10 11:44:52 -0700966 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700967 * page_length = bytes to copy for this page
968 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100969 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700970 page_length = remain;
971 if ((shmem_page_offset + page_length) > PAGE_SIZE)
972 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700973
Daniel Vetter8461d222011-12-14 13:57:32 +0100974 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
975 (page_to_phys(page) & (1 << 17)) != 0;
976
Daniel Vetterd174bd62012-03-25 19:47:40 +0200977 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
978 user_data, page_do_bit17_swizzling,
979 needs_clflush);
980 if (ret == 0)
981 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700982
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200983 mutex_unlock(&dev->struct_mutex);
984
Jani Nikulad330a952014-01-21 11:24:25 +0200985 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200986 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200987 /* Userspace is tricking us, but we've already clobbered
988 * its pages with the prefault and promised to write the
989 * data up to the first fault. Hence ignore any errors
990 * and just continue. */
991 (void)ret;
992 prefaulted = 1;
993 }
994
Daniel Vetterd174bd62012-03-25 19:47:40 +0200995 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
996 user_data, page_do_bit17_swizzling,
997 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700998
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200999 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001000
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001001 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001002 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001003
Chris Wilson17793c92014-03-07 08:30:36 +00001004next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001005 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001006 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001007 offset += page_length;
1008 }
1009
Chris Wilson4f27b752010-10-14 15:26:45 +01001010out:
Chris Wilson43394c72016-08-18 17:16:47 +01001011 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001012
Eric Anholteb014592009-03-10 11:44:52 -07001013 return ret;
1014}
1015
Eric Anholt673a3942008-07-30 12:06:12 -07001016/**
1017 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001018 * @dev: drm device pointer
1019 * @data: ioctl data blob
1020 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001021 *
1022 * On error, the contents of *data are undefined.
1023 */
1024int
1025i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001026 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001027{
1028 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001029 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001030 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001031
Chris Wilson51311d02010-11-17 09:10:42 +00001032 if (args->size == 0)
1033 return 0;
1034
1035 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001036 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001037 args->size))
1038 return -EFAULT;
1039
Chris Wilson03ac0642016-07-20 13:31:51 +01001040 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001041 if (!obj)
1042 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001043
Chris Wilson7dcd2492010-09-26 20:21:44 +01001044 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001045 if (args->offset > obj->base.size ||
1046 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001047 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001048 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001049 }
1050
Chris Wilsondb53a302011-02-03 11:57:46 +00001051 trace_i915_gem_object_pread(obj, args->offset, args->size);
1052
Chris Wilson258a5ed2016-08-05 10:14:16 +01001053 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1054 if (ret)
1055 goto err;
1056
1057 ret = i915_mutex_lock_interruptible(dev);
1058 if (ret)
1059 goto err;
1060
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001061 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001062
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301063 /* pread for non shmem backed objects */
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001064 if (ret == -EFAULT || ret == -ENODEV) {
1065 intel_runtime_pm_get(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 ret = i915_gem_gtt_pread(dev, obj, args->size,
1067 args->offset, args->data_ptr);
Chris Wilson1dd5b6f2016-08-04 09:09:53 +01001068 intel_runtime_pm_put(to_i915(dev));
1069 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301070
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001071 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001072 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001073
1074 return ret;
1075
1076err:
1077 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001078 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001079}
1080
Keith Packard0839ccb2008-10-30 19:38:48 -07001081/* This is the fast write path which cannot handle
1082 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001083 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001084
Keith Packard0839ccb2008-10-30 19:38:48 -07001085static inline int
1086fast_user_write(struct io_mapping *mapping,
1087 loff_t page_base, int page_offset,
1088 char __user *user_data,
1089 int length)
1090{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001091 void __iomem *vaddr_atomic;
1092 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001093 unsigned long unwritten;
1094
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001095 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001096 /* We can use the cpu mem copy function because this is X86. */
1097 vaddr = (void __force*)vaddr_atomic + page_offset;
1098 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001099 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001100 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001101 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001102}
1103
Eric Anholt3de09aa2009-03-09 09:42:23 -07001104/**
1105 * This is the fast pwrite path, where we copy the data directly from the
1106 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001107 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001108 * @obj: i915 gem object
1109 * @args: pwrite arguments structure
1110 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001111 */
Eric Anholt673a3942008-07-30 12:06:12 -07001112static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301113i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001114 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001115 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001116 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001117{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301118 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301119 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001120 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301121 struct drm_mm_node node;
1122 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001123 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301124 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301125 bool hit_slow_path = false;
1126
Chris Wilson3e510a82016-08-05 10:14:23 +01001127 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301128 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001129
Chris Wilson058d88c2016-08-15 10:49:06 +01001130 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001131 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001132 if (!IS_ERR(vma)) {
1133 node.start = i915_ggtt_offset(vma);
1134 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001135 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001136 if (ret) {
1137 i915_vma_unpin(vma);
1138 vma = ERR_PTR(ret);
1139 }
1140 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001141 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301142 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1143 if (ret)
1144 goto out;
1145
1146 ret = i915_gem_object_get_pages(obj);
1147 if (ret) {
1148 remove_mappable_node(&node);
1149 goto out;
1150 }
1151
1152 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301153 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001154
1155 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1156 if (ret)
1157 goto out_unpin;
1158
Chris Wilsonb19482d2016-08-18 17:16:43 +01001159 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301160 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001161
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301162 user_data = u64_to_user_ptr(args->data_ptr);
1163 offset = args->offset;
1164 remain = args->size;
1165 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001166 /* Operation in this page
1167 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001168 * page_base = page offset within aperture
1169 * page_offset = offset within page
1170 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001171 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301172 u32 page_base = node.start;
1173 unsigned page_offset = offset_in_page(offset);
1174 unsigned page_length = PAGE_SIZE - page_offset;
1175 page_length = remain < page_length ? remain : page_length;
1176 if (node.allocated) {
1177 wmb(); /* flush the write before we modify the GGTT */
1178 ggtt->base.insert_page(&ggtt->base,
1179 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1180 node.start, I915_CACHE_NONE, 0);
1181 wmb(); /* flush modifications to the GGTT (insert_page) */
1182 } else {
1183 page_base += offset & PAGE_MASK;
1184 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001185 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001186 * source page isn't available. Return the error and we'll
1187 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301188 * If the object is non-shmem backed, we retry again with the
1189 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001190 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001191 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001192 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301193 hit_slow_path = true;
1194 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001195 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301196 page_base,
1197 page_offset, user_data,
1198 page_length, true)) {
1199 ret = -EFAULT;
1200 mutex_lock(&dev->struct_mutex);
1201 goto out_flush;
1202 }
1203
1204 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001205 }
Eric Anholt673a3942008-07-30 12:06:12 -07001206
Keith Packard0839ccb2008-10-30 19:38:48 -07001207 remain -= page_length;
1208 user_data += page_length;
1209 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001210 }
Eric Anholt673a3942008-07-30 12:06:12 -07001211
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001212out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301213 if (hit_slow_path) {
1214 if (ret == 0 &&
1215 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1216 /* The user has modified the object whilst we tried
1217 * reading from it, and we now have no idea what domain
1218 * the pages should be in. As we have just been touching
1219 * them directly, flush everything back to the GTT
1220 * domain.
1221 */
1222 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1223 }
1224 }
1225
Chris Wilsonb19482d2016-08-18 17:16:43 +01001226 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001227out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301228 if (node.allocated) {
1229 wmb();
1230 ggtt->base.clear_range(&ggtt->base,
1231 node.start, node.size,
1232 true);
1233 i915_gem_object_unpin_pages(obj);
1234 remove_mappable_node(&node);
1235 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001236 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301237 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001238out:
Eric Anholt3de09aa2009-03-09 09:42:23 -07001239 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001240}
1241
Daniel Vetterd174bd62012-03-25 19:47:40 +02001242/* Per-page copy function for the shmem pwrite fastpath.
1243 * Flushes invalid cachelines before writing to the target if
1244 * needs_clflush_before is set and flushes out any written cachelines after
1245 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001246static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001247shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1248 char __user *user_data,
1249 bool page_do_bit17_swizzling,
1250 bool needs_clflush_before,
1251 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001252{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001253 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001256 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001257 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001258
Daniel Vetterd174bd62012-03-25 19:47:40 +02001259 vaddr = kmap_atomic(page);
1260 if (needs_clflush_before)
1261 drm_clflush_virt_range(vaddr + shmem_page_offset,
1262 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001263 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1264 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001265 if (needs_clflush_after)
1266 drm_clflush_virt_range(vaddr + shmem_page_offset,
1267 page_length);
1268 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001269
Chris Wilson755d2212012-09-04 21:02:55 +01001270 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001271}
1272
Daniel Vetterd174bd62012-03-25 19:47:40 +02001273/* Only difference to the fast-path function is that this can handle bit17
1274 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001275static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001276shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1277 char __user *user_data,
1278 bool page_do_bit17_swizzling,
1279 bool needs_clflush_before,
1280 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001281{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001282 char *vaddr;
1283 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001284
Daniel Vetterd174bd62012-03-25 19:47:40 +02001285 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001286 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001287 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1288 page_length,
1289 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 if (page_do_bit17_swizzling)
1291 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001292 user_data,
1293 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001294 else
1295 ret = __copy_from_user(vaddr + shmem_page_offset,
1296 user_data,
1297 page_length);
1298 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001299 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1300 page_length,
1301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001303
Chris Wilson755d2212012-09-04 21:02:55 +01001304 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001305}
1306
Eric Anholt40123c12009-03-09 13:42:30 -07001307static int
Daniel Vettere244a442012-03-25 19:47:28 +02001308i915_gem_shmem_pwrite(struct drm_device *dev,
1309 struct drm_i915_gem_object *obj,
1310 struct drm_i915_gem_pwrite *args,
1311 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001312{
Eric Anholt40123c12009-03-09 13:42:30 -07001313 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001314 loff_t offset;
1315 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001316 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001317 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001318 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001319 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001320 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001321
Chris Wilson43394c72016-08-18 17:16:47 +01001322 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1323 if (ret)
1324 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001325
Daniel Vetter8c599672011-12-14 13:57:31 +01001326 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001327 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001328 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001329 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001330
Imre Deak67d5a502013-02-18 19:28:02 +02001331 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1332 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001333 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001334 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001335
Chris Wilson9da3da62012-06-01 15:20:22 +01001336 if (remain <= 0)
1337 break;
1338
Eric Anholt40123c12009-03-09 13:42:30 -07001339 /* Operation in this page
1340 *
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001342 * page_length = bytes to copy for this page
1343 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001344 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001345
1346 page_length = remain;
1347 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1348 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001349
Daniel Vetter58642882012-03-25 19:47:37 +02001350 /* If we don't overwrite a cacheline completely we need to be
1351 * careful to have up-to-date data by first clflushing. Don't
1352 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001353 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001354 ((shmem_page_offset | page_length)
1355 & (boot_cpu_data.x86_clflush_size - 1));
1356
Daniel Vetter8c599672011-12-14 13:57:31 +01001357 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1358 (page_to_phys(page) & (1 << 17)) != 0;
1359
Daniel Vetterd174bd62012-03-25 19:47:40 +02001360 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1361 user_data, page_do_bit17_swizzling,
1362 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001363 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001364 if (ret == 0)
1365 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001366
Daniel Vettere244a442012-03-25 19:47:28 +02001367 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001368 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001369 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1370 user_data, page_do_bit17_swizzling,
1371 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001372 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001373
Daniel Vettere244a442012-03-25 19:47:28 +02001374 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001375
Chris Wilson755d2212012-09-04 21:02:55 +01001376 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001377 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001378
Chris Wilson17793c92014-03-07 08:30:36 +00001379next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001380 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001381 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001382 offset += page_length;
1383 }
1384
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001385out:
Chris Wilson43394c72016-08-18 17:16:47 +01001386 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001387
Daniel Vettere244a442012-03-25 19:47:28 +02001388 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001389 /*
1390 * Fixup: Flush cpu caches in case we didn't flush the dirty
1391 * cachelines in-line while writing and the object moved
1392 * out of the cpu write domain while we've dropped the lock.
1393 */
Chris Wilson43394c72016-08-18 17:16:47 +01001394 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001395 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001396 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001397 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001398 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001399 }
Eric Anholt40123c12009-03-09 13:42:30 -07001400
Chris Wilson43394c72016-08-18 17:16:47 +01001401 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001402 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001403
Rodrigo Vivide152b62015-07-07 16:28:51 -07001404 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001405 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001406}
1407
1408/**
1409 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001410 * @dev: drm device
1411 * @data: ioctl data blob
1412 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001413 *
1414 * On error, the contents of the buffer that were to be modified are undefined.
1415 */
1416int
1417i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001418 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001419{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001420 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001421 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001422 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001423 int ret;
1424
1425 if (args->size == 0)
1426 return 0;
1427
1428 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001429 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001430 args->size))
1431 return -EFAULT;
1432
Jani Nikulad330a952014-01-21 11:24:25 +02001433 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001434 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001435 args->size);
1436 if (ret)
1437 return -EFAULT;
1438 }
Eric Anholt673a3942008-07-30 12:06:12 -07001439
Chris Wilson03ac0642016-07-20 13:31:51 +01001440 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001441 if (!obj)
1442 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001443
Chris Wilson7dcd2492010-09-26 20:21:44 +01001444 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001445 if (args->offset > obj->base.size ||
1446 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001447 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001448 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001449 }
1450
Chris Wilsondb53a302011-02-03 11:57:46 +00001451 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1452
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1454 if (ret)
1455 goto err;
1456
1457 intel_runtime_pm_get(dev_priv);
1458
1459 ret = i915_mutex_lock_interruptible(dev);
1460 if (ret)
1461 goto err_rpm;
1462
Daniel Vetter935aaa62012-03-25 19:47:35 +02001463 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001464 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1465 * it would end up going through the fenced access, and we'll get
1466 * different detiling behavior between reading and writing.
1467 * pread/pwrite currently are reading and writing from the CPU
1468 * perspective, requiring manual detiling by the client.
1469 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001470 if (!i915_gem_object_has_struct_page(obj) ||
1471 cpu_write_needs_clflush(obj)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301472 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001473 /* Note that the gtt paths might fail with non-page-backed user
1474 * pointers (e.g. gtt mappings when moving data between
1475 * textures). Fallback to the shmem path in that case. */
Eric Anholt40123c12009-03-09 13:42:30 -07001476 }
Eric Anholt673a3942008-07-30 12:06:12 -07001477
Chris Wilsond1054ee2016-07-16 18:42:36 +01001478 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001479 if (obj->phys_handle)
1480 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301481 else
Chris Wilson43394c72016-08-18 17:16:47 +01001482 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001483 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001484
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001485 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001486 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001487 intel_runtime_pm_put(dev_priv);
1488
Eric Anholt673a3942008-07-30 12:06:12 -07001489 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001490
1491err_rpm:
1492 intel_runtime_pm_put(dev_priv);
1493err:
1494 i915_gem_object_put_unlocked(obj);
1495 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001496}
1497
Chris Wilsond243ad82016-08-18 17:16:44 +01001498static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001499write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1500{
Chris Wilson50349242016-08-18 17:17:04 +01001501 return (domain == I915_GEM_DOMAIN_GTT ?
1502 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001503}
1504
Eric Anholt673a3942008-07-30 12:06:12 -07001505/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001506 * Called when user space prepares to use an object with the CPU, either
1507 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001508 * @dev: drm device
1509 * @data: ioctl data blob
1510 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001511 */
1512int
1513i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001514 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001515{
1516 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001517 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001518 uint32_t read_domains = args->read_domains;
1519 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001520 int ret;
1521
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001522 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001523 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001524 return -EINVAL;
1525
1526 /* Having something in the write domain implies it's in the read
1527 * domain, and only that read domain. Enforce that in the request.
1528 */
1529 if (write_domain != 0 && read_domains != write_domain)
1530 return -EINVAL;
1531
Chris Wilson03ac0642016-07-20 13:31:51 +01001532 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001533 if (!obj)
1534 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001535
Chris Wilson3236f572012-08-24 09:35:09 +01001536 /* Try to flush the object off the GPU without holding the lock.
1537 * We will repeat the flush holding the lock in the normal manner
1538 * to catch cases where we are gazumped.
1539 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001540 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001541 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001542 goto err;
1543
1544 ret = i915_mutex_lock_interruptible(dev);
1545 if (ret)
1546 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001547
Chris Wilson43566de2015-01-02 16:29:29 +05301548 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001549 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301550 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001551 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001552
Daniel Vetter031b6982015-06-26 19:35:16 +02001553 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001554 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001555
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001556 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001557 mutex_unlock(&dev->struct_mutex);
1558 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001559
1560err:
1561 i915_gem_object_put_unlocked(obj);
1562 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001563}
1564
1565/**
1566 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001567 * @dev: drm device
1568 * @data: ioctl data blob
1569 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001570 */
1571int
1572i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001573 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001574{
1575 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001576 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001577 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001578
Chris Wilson03ac0642016-07-20 13:31:51 +01001579 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001580 if (!obj)
1581 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001582
Eric Anholt673a3942008-07-30 12:06:12 -07001583 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001584 if (READ_ONCE(obj->pin_display)) {
1585 err = i915_mutex_lock_interruptible(dev);
1586 if (!err) {
1587 i915_gem_object_flush_cpu_write_domain(obj);
1588 mutex_unlock(&dev->struct_mutex);
1589 }
1590 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001591
Chris Wilsonc21724c2016-08-05 10:14:19 +01001592 i915_gem_object_put_unlocked(obj);
1593 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001594}
1595
1596/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001597 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1598 * it is mapped to.
1599 * @dev: drm device
1600 * @data: ioctl data blob
1601 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001602 *
1603 * While the mapping holds a reference on the contents of the object, it doesn't
1604 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001605 *
1606 * IMPORTANT:
1607 *
1608 * DRM driver writers who look a this function as an example for how to do GEM
1609 * mmap support, please don't implement mmap support like here. The modern way
1610 * to implement DRM mmap support is with an mmap offset ioctl (like
1611 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1612 * That way debug tooling like valgrind will understand what's going on, hiding
1613 * the mmap call in a driver private ioctl will break that. The i915 driver only
1614 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001615 */
1616int
1617i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001618 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001619{
1620 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001621 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001622 unsigned long addr;
1623
Akash Goel1816f922015-01-02 16:29:30 +05301624 if (args->flags & ~(I915_MMAP_WC))
1625 return -EINVAL;
1626
Borislav Petkov568a58e2016-03-29 17:42:01 +02001627 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301628 return -ENODEV;
1629
Chris Wilson03ac0642016-07-20 13:31:51 +01001630 obj = i915_gem_object_lookup(file, args->handle);
1631 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001632 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001633
Daniel Vetter1286ff72012-05-10 15:25:09 +02001634 /* prime objects have no backing filp to GEM mmap
1635 * pages from.
1636 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001637 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001638 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001639 return -EINVAL;
1640 }
1641
Chris Wilson03ac0642016-07-20 13:31:51 +01001642 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001643 PROT_READ | PROT_WRITE, MAP_SHARED,
1644 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301645 if (args->flags & I915_MMAP_WC) {
1646 struct mm_struct *mm = current->mm;
1647 struct vm_area_struct *vma;
1648
Michal Hocko80a89a52016-05-23 16:26:11 -07001649 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001650 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001651 return -EINTR;
1652 }
Akash Goel1816f922015-01-02 16:29:30 +05301653 vma = find_vma(mm, addr);
1654 if (vma)
1655 vma->vm_page_prot =
1656 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1657 else
1658 addr = -ENOMEM;
1659 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001660
1661 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001662 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301663 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001664 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001665 if (IS_ERR((void *)addr))
1666 return addr;
1667
1668 args->addr_ptr = (uint64_t) addr;
1669
1670 return 0;
1671}
1672
Chris Wilson03af84f2016-08-18 17:17:01 +01001673static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1674{
1675 u64 size;
1676
1677 size = i915_gem_object_get_stride(obj);
1678 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1679
1680 return size >> PAGE_SHIFT;
1681}
1682
Jesse Barnesde151cf2008-11-12 10:03:55 -08001683/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001684 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1685 *
1686 * A history of the GTT mmap interface:
1687 *
1688 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1689 * aligned and suitable for fencing, and still fit into the available
1690 * mappable space left by the pinned display objects. A classic problem
1691 * we called the page-fault-of-doom where we would ping-pong between
1692 * two objects that could not fit inside the GTT and so the memcpy
1693 * would page one object in at the expense of the other between every
1694 * single byte.
1695 *
1696 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1697 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1698 * object is too large for the available space (or simply too large
1699 * for the mappable aperture!), a view is created instead and faulted
1700 * into userspace. (This view is aligned and sized appropriately for
1701 * fenced access.)
1702 *
1703 * Restrictions:
1704 *
1705 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1706 * hangs on some architectures, corruption on others. An attempt to service
1707 * a GTT page fault from a snoopable object will generate a SIGBUS.
1708 *
1709 * * the object must be able to fit into RAM (physical memory, though no
1710 * limited to the mappable aperture).
1711 *
1712 *
1713 * Caveats:
1714 *
1715 * * a new GTT page fault will synchronize rendering from the GPU and flush
1716 * all data to system memory. Subsequent access will not be synchronized.
1717 *
1718 * * all mappings are revoked on runtime device suspend.
1719 *
1720 * * there are only 8, 16 or 32 fence registers to share between all users
1721 * (older machines require fence register for display and blitter access
1722 * as well). Contention of the fence registers will cause the previous users
1723 * to be unmapped and any new access will generate new page faults.
1724 *
1725 * * running out of memory while servicing a fault may generate a SIGBUS,
1726 * rather than the expected SIGSEGV.
1727 */
1728int i915_gem_mmap_gtt_version(void)
1729{
1730 return 1;
1731}
1732
1733/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001734 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001735 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001736 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001737 *
1738 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1739 * from userspace. The fault handler takes care of binding the object to
1740 * the GTT (if needed), allocating and programming a fence register (again,
1741 * only if needed based on whether the old reg is still valid or the object
1742 * is tiled) and inserting a new PTE into the faulting process.
1743 *
1744 * Note that the faulting process may involve evicting existing objects
1745 * from the GTT and/or fence registers to make room. So performance may
1746 * suffer if the GTT working set is large or there are few fence registers
1747 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001748 *
1749 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1750 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001751 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001752int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001753{
Chris Wilson03af84f2016-08-18 17:17:01 +01001754#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001755 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001756 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001757 struct drm_i915_private *dev_priv = to_i915(dev);
1758 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001759 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001760 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001761 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001762 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001763 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001764
Jesse Barnesde151cf2008-11-12 10:03:55 -08001765 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001766 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 PAGE_SHIFT;
1768
Chris Wilsondb53a302011-02-03 11:57:46 +00001769 trace_i915_gem_object_fault(obj, page_offset, true, write);
1770
Chris Wilson6e4930f2014-02-07 18:37:06 -02001771 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001772 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001773 * repeat the flush holding the lock in the normal manner to catch cases
1774 * where we are gazumped.
1775 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001776 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001777 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001778 goto err;
1779
1780 intel_runtime_pm_get(dev_priv);
1781
1782 ret = i915_mutex_lock_interruptible(dev);
1783 if (ret)
1784 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001785
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001786 /* Access to snoopable pages through the GTT is incoherent. */
1787 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001788 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001789 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001790 }
1791
Chris Wilson82118872016-08-18 17:17:05 +01001792 /* If the object is smaller than a couple of partial vma, it is
1793 * not worth only creating a single partial vma - we may as well
1794 * clear enough space for the full object.
1795 */
1796 flags = PIN_MAPPABLE;
1797 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1798 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1799
Chris Wilsona61007a2016-08-18 17:17:02 +01001800 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001801 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001802 if (IS_ERR(vma)) {
1803 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001804 unsigned int chunk_size;
1805
Chris Wilsona61007a2016-08-18 17:17:02 +01001806 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001807 chunk_size = MIN_CHUNK_PAGES;
1808 if (i915_gem_object_is_tiled(obj))
1809 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001810
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001811 memset(&view, 0, sizeof(view));
1812 view.type = I915_GGTT_VIEW_PARTIAL;
1813 view.params.partial.offset = rounddown(page_offset, chunk_size);
1814 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001815 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001816 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001817
Chris Wilsonaa136d92016-08-18 17:17:03 +01001818 /* If the partial covers the entire object, just create a
1819 * normal VMA.
1820 */
1821 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1822 view.type = I915_GGTT_VIEW_NORMAL;
1823
Chris Wilson50349242016-08-18 17:17:04 +01001824 /* Userspace is now writing through an untracked VMA, abandon
1825 * all hope that the hardware is able to track future writes.
1826 */
1827 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1828
Chris Wilsona61007a2016-08-18 17:17:02 +01001829 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1830 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001831 if (IS_ERR(vma)) {
1832 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001833 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001834 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001835
Chris Wilsonc9839302012-11-20 10:45:17 +00001836 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1837 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001838 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001839
Chris Wilson49ef5292016-08-18 17:17:00 +01001840 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001841 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001842 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001843
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001844 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001845 ret = remap_io_mapping(area,
1846 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1847 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1848 min_t(u64, vma->size, area->vm_end - area->vm_start),
1849 &ggtt->mappable);
1850 if (ret)
1851 goto err_unpin;
Chris Wilsona61007a2016-08-18 17:17:02 +01001852
1853 obj->fault_mappable = true;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001854err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001855 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001856err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001857 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001858err_rpm:
1859 intel_runtime_pm_put(dev_priv);
1860err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001861 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001862 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001863 /*
1864 * We eat errors when the gpu is terminally wedged to avoid
1865 * userspace unduly crashing (gl has no provisions for mmaps to
1866 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1867 * and so needs to be reported.
1868 */
1869 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001870 ret = VM_FAULT_SIGBUS;
1871 break;
1872 }
Chris Wilson045e7692010-11-07 09:18:22 +00001873 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001874 /*
1875 * EAGAIN means the gpu is hung and we'll wait for the error
1876 * handler to reset everything when re-faulting in
1877 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001878 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001879 case 0:
1880 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001881 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001882 case -EBUSY:
1883 /*
1884 * EBUSY is ok: this just means that another thread
1885 * already did the job.
1886 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001887 ret = VM_FAULT_NOPAGE;
1888 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001889 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001890 ret = VM_FAULT_OOM;
1891 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001892 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001893 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001894 ret = VM_FAULT_SIGBUS;
1895 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001896 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001897 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001898 ret = VM_FAULT_SIGBUS;
1899 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001900 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001901 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001902}
1903
1904/**
Chris Wilson901782b2009-07-10 08:18:50 +01001905 * i915_gem_release_mmap - remove physical page mappings
1906 * @obj: obj in question
1907 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001908 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001909 * relinquish ownership of the pages back to the system.
1910 *
1911 * It is vital that we remove the page mapping if we have mapped a tiled
1912 * object through the GTT and then lose the fence register due to
1913 * resource pressure. Similarly if the object has been moved out of the
1914 * aperture, than pages mapped into userspace must be revoked. Removing the
1915 * mapping will then trigger a page fault on the next user access, allowing
1916 * fixup by i915_gem_fault().
1917 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001918void
Chris Wilson05394f32010-11-08 19:18:58 +00001919i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001920{
Chris Wilson349f2cc2016-04-13 17:35:12 +01001921 /* Serialisation between user GTT access and our code depends upon
1922 * revoking the CPU's PTE whilst the mutex is held. The next user
1923 * pagefault then has to wait until we release the mutex.
1924 */
1925 lockdep_assert_held(&obj->base.dev->struct_mutex);
1926
Chris Wilson6299f992010-11-24 12:23:44 +00001927 if (!obj->fault_mappable)
1928 return;
Chris Wilson901782b2009-07-10 08:18:50 +01001929
David Herrmann6796cb12014-01-03 14:24:19 +01001930 drm_vma_node_unmap(&obj->base.vma_node,
1931 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001932
1933 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1934 * memory transactions from userspace before we return. The TLB
1935 * flushing implied above by changing the PTE above *should* be
1936 * sufficient, an extra barrier here just provides us with a bit
1937 * of paranoid documentation about our requirement to serialise
1938 * memory writes before touching registers / GSM.
1939 */
1940 wmb();
1941
Chris Wilson6299f992010-11-24 12:23:44 +00001942 obj->fault_mappable = false;
Chris Wilson901782b2009-07-10 08:18:50 +01001943}
1944
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001945void
1946i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1947{
1948 struct drm_i915_gem_object *obj;
1949
1950 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
1951 i915_gem_release_mmap(obj);
1952}
1953
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001954/**
1955 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001956 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001957 * @size: object size
1958 * @tiling_mode: tiling mode
1959 *
1960 * Return the required global GTT size for an object, taking into account
1961 * potential fence register mapping.
1962 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001963u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1964 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001965{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001966 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001967
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001968 GEM_BUG_ON(size == 0);
1969
Chris Wilsona9f14812016-08-04 16:32:28 +01001970 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07001971 tiling_mode == I915_TILING_NONE)
1972 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001973
1974 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01001975 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001976 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001977 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001978 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001979
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001980 while (ggtt_size < size)
1981 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001982
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001983 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001984}
1985
Jesse Barnesde151cf2008-11-12 10:03:55 -08001986/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001987 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01001988 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001989 * @size: object size
1990 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001991 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08001992 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001993 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01001994 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08001995 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001996u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001998{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001999 GEM_BUG_ON(size == 0);
2000
Jesse Barnesde151cf2008-11-12 10:03:55 -08002001 /*
2002 * Minimum alignment is 4k (GTT page size), but might be greater
2003 * if a fence register is needed for the object.
2004 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002005 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002006 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002007 return 4096;
2008
2009 /*
2010 * Previous chips need to be aligned to the size of the smallest
2011 * fence register that can contain the object.
2012 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002013 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002014}
2015
Chris Wilsond8cb5082012-08-11 15:41:03 +01002016static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2017{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002018 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002019 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002020
Chris Wilsonf3f61842016-08-05 10:14:14 +01002021 err = drm_gem_create_mmap_offset(&obj->base);
2022 if (!err)
2023 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002024
Chris Wilsonf3f61842016-08-05 10:14:14 +01002025 /* We can idle the GPU locklessly to flush stale objects, but in order
2026 * to claim that space for ourselves, we need to take the big
2027 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002028 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002029 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002030 if (err)
2031 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002032
Chris Wilsonf3f61842016-08-05 10:14:14 +01002033 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2034 if (!err) {
2035 i915_gem_retire_requests(dev_priv);
2036 err = drm_gem_create_mmap_offset(&obj->base);
2037 mutex_unlock(&dev_priv->drm.struct_mutex);
2038 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002039
Chris Wilsonf3f61842016-08-05 10:14:14 +01002040 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002041}
2042
2043static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2044{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002045 drm_gem_free_mmap_offset(&obj->base);
2046}
2047
Dave Airlieda6b51d2014-12-24 13:11:17 +10002048int
Dave Airlieff72145b2011-02-07 12:16:14 +10002049i915_gem_mmap_gtt(struct drm_file *file,
2050 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002051 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002052 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002053{
Chris Wilson05394f32010-11-08 19:18:58 +00002054 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002055 int ret;
2056
Chris Wilson03ac0642016-07-20 13:31:51 +01002057 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002058 if (!obj)
2059 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002060
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002062 if (ret == 0)
2063 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002064
Chris Wilsonf3f61842016-08-05 10:14:14 +01002065 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002066 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002067}
2068
Dave Airlieff72145b2011-02-07 12:16:14 +10002069/**
2070 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2071 * @dev: DRM device
2072 * @data: GTT mapping ioctl data
2073 * @file: GEM object info
2074 *
2075 * Simply returns the fake offset to userspace so it can mmap it.
2076 * The mmap call will end up in drm_gem_mmap(), which will set things
2077 * up so we can get faults in the handler above.
2078 *
2079 * The fault handler will take care of binding the object into the GTT
2080 * (since it may have been evicted to make room for something), allocating
2081 * a fence register, and mapping the appropriate aperture address into
2082 * userspace.
2083 */
2084int
2085i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2086 struct drm_file *file)
2087{
2088 struct drm_i915_gem_mmap_gtt *args = data;
2089
Dave Airlieda6b51d2014-12-24 13:11:17 +10002090 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002091}
2092
Daniel Vetter225067e2012-08-20 10:23:20 +02002093/* Immediately discard the backing storage */
2094static void
2095i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002096{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002097 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002098
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002099 if (obj->base.filp == NULL)
2100 return;
2101
Daniel Vetter225067e2012-08-20 10:23:20 +02002102 /* Our goal here is to return as much of the memory as
2103 * is possible back to the system as we are called from OOM.
2104 * To do this we must instruct the shmfs to drop all of its
2105 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002106 */
Chris Wilson55372522014-03-25 13:23:06 +00002107 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002108 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002109}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002110
Chris Wilson55372522014-03-25 13:23:06 +00002111/* Try to discard unwanted pages */
2112static void
2113i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002114{
Chris Wilson55372522014-03-25 13:23:06 +00002115 struct address_space *mapping;
2116
2117 switch (obj->madv) {
2118 case I915_MADV_DONTNEED:
2119 i915_gem_object_truncate(obj);
2120 case __I915_MADV_PURGED:
2121 return;
2122 }
2123
2124 if (obj->base.filp == NULL)
2125 return;
2126
Al Viro93c76a32015-12-04 23:45:44 -05002127 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002128 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002129}
2130
Chris Wilson5cdf5882010-09-27 15:51:07 +01002131static void
Chris Wilson05394f32010-11-08 19:18:58 +00002132i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002133{
Dave Gordon85d12252016-05-20 11:54:06 +01002134 struct sgt_iter sgt_iter;
2135 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002136 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002137
Chris Wilson05394f32010-11-08 19:18:58 +00002138 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002139
Chris Wilson6c085a72012-08-20 11:40:46 +02002140 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002141 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002142 /* In the event of a disaster, abandon all caches and
2143 * hope for the best.
2144 */
Chris Wilson2c225692013-08-09 12:26:45 +01002145 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002146 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2147 }
2148
Imre Deake2273302015-07-09 12:59:05 +03002149 i915_gem_gtt_finish_object(obj);
2150
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002151 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002152 i915_gem_object_save_bit_17_swizzle(obj);
2153
Chris Wilson05394f32010-11-08 19:18:58 +00002154 if (obj->madv == I915_MADV_DONTNEED)
2155 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002156
Dave Gordon85d12252016-05-20 11:54:06 +01002157 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002158 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002159 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002160
Chris Wilson05394f32010-11-08 19:18:58 +00002161 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002162 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002163
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002164 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002165 }
Chris Wilson05394f32010-11-08 19:18:58 +00002166 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002167
Chris Wilson9da3da62012-06-01 15:20:22 +01002168 sg_free_table(obj->pages);
2169 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002170}
2171
Chris Wilsondd624af2013-01-15 12:39:35 +00002172int
Chris Wilson37e680a2012-06-07 15:38:42 +01002173i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2174{
2175 const struct drm_i915_gem_object_ops *ops = obj->ops;
2176
Chris Wilson2f745ad2012-09-04 21:02:58 +01002177 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002178 return 0;
2179
Chris Wilsona5570172012-09-04 21:02:54 +01002180 if (obj->pages_pin_count)
2181 return -EBUSY;
2182
Chris Wilson15717de2016-08-04 07:52:26 +01002183 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002184
Chris Wilsona2165e32012-12-03 11:49:00 +00002185 /* ->put_pages might need to allocate memory for the bit17 swizzle
2186 * array, hence protect them from being reaped by removing them from gtt
2187 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002188 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002189
Chris Wilson0a798eb2016-04-08 12:11:11 +01002190 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002191 void *ptr;
2192
2193 ptr = ptr_mask_bits(obj->mapping);
2194 if (is_vmalloc_addr(ptr))
2195 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002196 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002197 kunmap(kmap_to_page(ptr));
2198
Chris Wilson0a798eb2016-04-08 12:11:11 +01002199 obj->mapping = NULL;
2200 }
2201
Chris Wilson37e680a2012-06-07 15:38:42 +01002202 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002203 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002204
Chris Wilson55372522014-03-25 13:23:06 +00002205 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002206
2207 return 0;
2208}
2209
Chris Wilson871dfbd2016-10-11 09:20:21 +01002210static unsigned long swiotlb_max_size(void)
2211{
2212#if IS_ENABLED(CONFIG_SWIOTLB)
2213 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2214#else
2215 return 0;
2216#endif
2217}
2218
Chris Wilson37e680a2012-06-07 15:38:42 +01002219static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002220i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002221{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002222 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002223 int page_count, i;
2224 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002225 struct sg_table *st;
2226 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002227 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002228 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002229 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson871dfbd2016-10-11 09:20:21 +01002230 unsigned long max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002231 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002232 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002233
Chris Wilson6c085a72012-08-20 11:40:46 +02002234 /* Assert that the object is not currently in any GPU domain. As it
2235 * wasn't in the GTT, there shouldn't be any way it could have been in
2236 * a GPU cache
2237 */
2238 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2239 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2240
Chris Wilson871dfbd2016-10-11 09:20:21 +01002241 max_segment = swiotlb_max_size();
2242 if (!max_segment)
2243 max_segment = obj->base.size;
2244
Chris Wilson9da3da62012-06-01 15:20:22 +01002245 st = kmalloc(sizeof(*st), GFP_KERNEL);
2246 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002247 return -ENOMEM;
2248
Chris Wilson9da3da62012-06-01 15:20:22 +01002249 page_count = obj->base.size / PAGE_SIZE;
2250 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002251 kfree(st);
2252 return -ENOMEM;
2253 }
2254
2255 /* Get the list of pages out of our struct file. They'll be pinned
2256 * at this point until we release them.
2257 *
2258 * Fail silently without starting the shrinker
2259 */
Al Viro93c76a32015-12-04 23:45:44 -05002260 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002261 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002262 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002263 sg = st->sgl;
2264 st->nents = 0;
2265 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002266 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2267 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002268 i915_gem_shrink(dev_priv,
2269 page_count,
2270 I915_SHRINK_BOUND |
2271 I915_SHRINK_UNBOUND |
2272 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002273 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2274 }
2275 if (IS_ERR(page)) {
2276 /* We've tried hard to allocate the memory by reaping
2277 * our own buffer, now let the real VM do its job and
2278 * go down in flames if truly OOM.
2279 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002280 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002281 if (IS_ERR(page)) {
2282 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002283 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002284 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002285 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002286 if (!i ||
2287 sg->length >= max_segment ||
2288 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002289 if (i)
2290 sg = sg_next(sg);
2291 st->nents++;
2292 sg_set_page(sg, page, PAGE_SIZE, 0);
2293 } else {
2294 sg->length += PAGE_SIZE;
2295 }
2296 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002297
2298 /* Check that the i965g/gm workaround works. */
2299 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002300 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002301 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002302 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002303 obj->pages = st;
2304
Imre Deake2273302015-07-09 12:59:05 +03002305 ret = i915_gem_gtt_prepare_object(obj);
2306 if (ret)
2307 goto err_pages;
2308
Eric Anholt673a3942008-07-30 12:06:12 -07002309 if (i915_gem_object_needs_bit17_swizzle(obj))
2310 i915_gem_object_do_bit_17_swizzle(obj);
2311
Chris Wilson3e510a82016-08-05 10:14:23 +01002312 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002313 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2314 i915_gem_object_pin_pages(obj);
2315
Eric Anholt673a3942008-07-30 12:06:12 -07002316 return 0;
2317
2318err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002319 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002320 for_each_sgt_page(page, sgt_iter, st)
2321 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002322 sg_free_table(st);
2323 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002324
2325 /* shmemfs first checks if there is enough memory to allocate the page
2326 * and reports ENOSPC should there be insufficient, along with the usual
2327 * ENOMEM for a genuine allocation failure.
2328 *
2329 * We use ENOSPC in our driver to mean that we have run out of aperture
2330 * space and so want to translate the error from shmemfs back to our
2331 * usual understanding of ENOMEM.
2332 */
Imre Deake2273302015-07-09 12:59:05 +03002333 if (ret == -ENOSPC)
2334 ret = -ENOMEM;
2335
2336 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002337}
2338
Chris Wilson37e680a2012-06-07 15:38:42 +01002339/* Ensure that the associated pages are gathered from the backing storage
2340 * and pinned into our object. i915_gem_object_get_pages() may be called
2341 * multiple times before they are released by a single call to
2342 * i915_gem_object_put_pages() - once the pages are no longer referenced
2343 * either as a result of memory pressure (reaping pages under the shrinker)
2344 * or as the object is itself released.
2345 */
2346int
2347i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2348{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002349 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002350 const struct drm_i915_gem_object_ops *ops = obj->ops;
2351 int ret;
2352
Chris Wilson2f745ad2012-09-04 21:02:58 +01002353 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002354 return 0;
2355
Chris Wilson43e28f02013-01-08 10:53:09 +00002356 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002357 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002358 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002359 }
2360
Chris Wilsona5570172012-09-04 21:02:54 +01002361 BUG_ON(obj->pages_pin_count);
2362
Chris Wilson37e680a2012-06-07 15:38:42 +01002363 ret = ops->get_pages(obj);
2364 if (ret)
2365 return ret;
2366
Ben Widawsky35c20a62013-05-31 11:28:48 -07002367 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002368
2369 obj->get_page.sg = obj->pages->sgl;
2370 obj->get_page.last = 0;
2371
Chris Wilson37e680a2012-06-07 15:38:42 +01002372 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002373}
2374
Dave Gordondd6034c2016-05-20 11:54:04 +01002375/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002376static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2377 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002378{
2379 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2380 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002381 struct sgt_iter sgt_iter;
2382 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002383 struct page *stack_pages[32];
2384 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002385 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002386 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002387 void *addr;
2388
2389 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002390 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002391 return kmap(sg_page(sgt->sgl));
2392
Dave Gordonb338fa42016-05-20 11:54:05 +01002393 if (n_pages > ARRAY_SIZE(stack_pages)) {
2394 /* Too big for stack -- allocate temporary array instead */
2395 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2396 if (!pages)
2397 return NULL;
2398 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002399
Dave Gordon85d12252016-05-20 11:54:06 +01002400 for_each_sgt_page(page, sgt_iter, sgt)
2401 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002402
2403 /* Check that we have the expected number of pages */
2404 GEM_BUG_ON(i != n_pages);
2405
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002406 switch (type) {
2407 case I915_MAP_WB:
2408 pgprot = PAGE_KERNEL;
2409 break;
2410 case I915_MAP_WC:
2411 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2412 break;
2413 }
2414 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002415
Dave Gordonb338fa42016-05-20 11:54:05 +01002416 if (pages != stack_pages)
2417 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002418
2419 return addr;
2420}
2421
2422/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002423void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2424 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002425{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002426 enum i915_map_type has_type;
2427 bool pinned;
2428 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002429 int ret;
2430
2431 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002432 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002433
2434 ret = i915_gem_object_get_pages(obj);
2435 if (ret)
2436 return ERR_PTR(ret);
2437
2438 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002439 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002440
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002441 ptr = ptr_unpack_bits(obj->mapping, has_type);
2442 if (ptr && has_type != type) {
2443 if (pinned) {
2444 ret = -EBUSY;
2445 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002446 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002447
2448 if (is_vmalloc_addr(ptr))
2449 vunmap(ptr);
2450 else
2451 kunmap(kmap_to_page(ptr));
2452
2453 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002454 }
2455
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002456 if (!ptr) {
2457 ptr = i915_gem_object_map(obj, type);
2458 if (!ptr) {
2459 ret = -ENOMEM;
2460 goto err;
2461 }
2462
2463 obj->mapping = ptr_pack_bits(ptr, type);
2464 }
2465
2466 return ptr;
2467
2468err:
2469 i915_gem_object_unpin_pages(obj);
2470 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002471}
2472
Chris Wilsoncaea7472010-11-12 13:53:37 +00002473static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002474i915_gem_object_retire__write(struct i915_gem_active *active,
2475 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002476{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002477 struct drm_i915_gem_object *obj =
2478 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002479
Rodrigo Vivide152b62015-07-07 16:28:51 -07002480 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002481}
2482
2483static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002484i915_gem_object_retire__read(struct i915_gem_active *active,
2485 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002486{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002487 int idx = request->engine->id;
2488 struct drm_i915_gem_object *obj =
2489 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002490
Chris Wilson573adb32016-08-04 16:32:39 +01002491 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002492
Chris Wilson573adb32016-08-04 16:32:39 +01002493 i915_gem_object_clear_active(obj, idx);
2494 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002495 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002496
Chris Wilson6c246952015-07-27 10:26:26 +01002497 /* Bump our place on the bound list to keep it roughly in LRU order
2498 * so that we don't steal from recently used but inactive objects
2499 * (unless we are forced to ofc!)
2500 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002501 if (obj->bind_count)
2502 list_move_tail(&obj->global_list,
2503 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002504
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002505 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002506}
2507
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002508static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002509{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002510 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002511
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002512 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002513 return true;
2514
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002515 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002516 if (ctx->hang_stats.ban_period_seconds &&
2517 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002518 DRM_DEBUG("context hanging too fast, banning!\n");
2519 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002520 }
2521
2522 return false;
2523}
2524
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002525static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002526 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002527{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002528 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002529
2530 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002531 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002532 hs->batch_active++;
2533 hs->guilty_ts = get_seconds();
2534 } else {
2535 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002536 }
2537}
2538
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002539struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002540i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002541{
Chris Wilson4db080f2013-12-04 11:37:09 +00002542 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002543
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002544 /* We are called by the error capture and reset at a random
2545 * point in time. In particular, note that neither is crucially
2546 * ordered with an interrupt. After a hang, the GPU is dead and we
2547 * assume that no more writes can happen (we waited long enough for
2548 * all writes that were in transaction to be flushed) - adding an
2549 * extra delay for a recent interrupt is pointless. Hence, we do
2550 * not need an engine->irq_seqno_barrier() before the seqno reads.
2551 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002552 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002553 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002554 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002555
Chris Wilson5590af32016-09-09 14:11:54 +01002556 if (!i915_sw_fence_done(&request->submit))
2557 break;
2558
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002559 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002560 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002561
2562 return NULL;
2563}
2564
Chris Wilson821ed7d2016-09-09 14:11:53 +01002565static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002566{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002567 void *vaddr = request->ring->vaddr;
2568 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002569
Chris Wilson821ed7d2016-09-09 14:11:53 +01002570 /* As this request likely depends on state from the lost
2571 * context, clear out all the user operations leaving the
2572 * breadcrumb at the end (so we get the fence notifications).
2573 */
2574 head = request->head;
2575 if (request->postfix < head) {
2576 memset(vaddr + head, 0, request->ring->size - head);
2577 head = 0;
2578 }
2579 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002580}
2581
Chris Wilson821ed7d2016-09-09 14:11:53 +01002582static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002583{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002584 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002585 struct i915_gem_context *incomplete_ctx;
2586 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002587
Chris Wilson821ed7d2016-09-09 14:11:53 +01002588 if (engine->irq_seqno_barrier)
2589 engine->irq_seqno_barrier(engine);
2590
2591 request = i915_gem_find_active_request(engine);
2592 if (!request)
2593 return;
2594
2595 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002596 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2597 ring_hung = false;
2598
Chris Wilson821ed7d2016-09-09 14:11:53 +01002599 i915_set_reset_status(request->ctx, ring_hung);
2600 if (!ring_hung)
2601 return;
2602
2603 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2604 engine->name, request->fence.seqno);
2605
2606 /* Setup the CS to resume from the breadcrumb of the hung request */
2607 engine->reset_hw(engine, request);
2608
2609 /* Users of the default context do not rely on logical state
2610 * preserved between batches. They have to emit full state on
2611 * every batch and so it is safe to execute queued requests following
2612 * the hang.
2613 *
2614 * Other contexts preserve state, now corrupt. We want to skip all
2615 * queued requests that reference the corrupt context.
2616 */
2617 incomplete_ctx = request->ctx;
2618 if (i915_gem_context_is_default(incomplete_ctx))
2619 return;
2620
2621 list_for_each_entry_continue(request, &engine->request_list, link)
2622 if (request->ctx == incomplete_ctx)
2623 reset_request(request);
2624}
2625
2626void i915_gem_reset(struct drm_i915_private *dev_priv)
2627{
2628 struct intel_engine_cs *engine;
2629
2630 i915_gem_retire_requests(dev_priv);
2631
2632 for_each_engine(engine, dev_priv)
2633 i915_gem_reset_engine(engine);
2634
2635 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002636
2637 if (dev_priv->gt.awake) {
2638 intel_sanitize_gt_powersave(dev_priv);
2639 intel_enable_gt_powersave(dev_priv);
2640 if (INTEL_GEN(dev_priv) >= 6)
2641 gen6_rps_busy(dev_priv);
2642 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002643}
2644
2645static void nop_submit_request(struct drm_i915_gem_request *request)
2646{
2647}
2648
2649static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2650{
2651 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002652
Chris Wilsonc4b09302016-07-20 09:21:10 +01002653 /* Mark all pending requests as complete so that any concurrent
2654 * (lockless) lookup doesn't try and wait upon the request as we
2655 * reset it.
2656 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002657 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002658
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002659 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002660 * Clear the execlists queue up before freeing the requests, as those
2661 * are the ones that keep the context and ringbuffer backing objects
2662 * pinned in place.
2663 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002664
Tomas Elf7de1691a2015-10-19 16:32:32 +01002665 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002666 spin_lock(&engine->execlist_lock);
2667 INIT_LIST_HEAD(&engine->execlist_queue);
2668 i915_gem_request_put(engine->execlist_port[0].request);
2669 i915_gem_request_put(engine->execlist_port[1].request);
2670 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2671 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002672 }
2673
Chris Wilsonb913b332016-07-13 09:10:31 +01002674 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002675}
2676
Chris Wilson821ed7d2016-09-09 14:11:53 +01002677void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002678{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002679 struct intel_engine_cs *engine;
Eric Anholt673a3942008-07-30 12:06:12 -07002680
Chris Wilson821ed7d2016-09-09 14:11:53 +01002681 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2682 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002683
Chris Wilson821ed7d2016-09-09 14:11:53 +01002684 i915_gem_context_lost(dev_priv);
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002685 for_each_engine(engine, dev_priv)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002686 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002687 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002688
Chris Wilson821ed7d2016-09-09 14:11:53 +01002689 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002690}
2691
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002692static void
Eric Anholt673a3942008-07-30 12:06:12 -07002693i915_gem_retire_work_handler(struct work_struct *work)
2694{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002695 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002696 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002697 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002698
Chris Wilson891b48c2010-09-29 12:26:37 +01002699 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002700 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002701 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002702 mutex_unlock(&dev->struct_mutex);
2703 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002704
2705 /* Keep the retire handler running until we are finally idle.
2706 * We do not need to do this test under locking as in the worst-case
2707 * we queue the retire worker once too often.
2708 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002709 if (READ_ONCE(dev_priv->gt.awake)) {
2710 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002711 queue_delayed_work(dev_priv->wq,
2712 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002713 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002714 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002715}
Chris Wilson891b48c2010-09-29 12:26:37 +01002716
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002717static void
2718i915_gem_idle_work_handler(struct work_struct *work)
2719{
2720 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002721 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002722 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002723 struct intel_engine_cs *engine;
Chris Wilson67d97da2016-07-04 08:08:31 +01002724 bool rearm_hangcheck;
2725
2726 if (!READ_ONCE(dev_priv->gt.awake))
2727 return;
2728
2729 if (READ_ONCE(dev_priv->gt.active_engines))
2730 return;
2731
2732 rearm_hangcheck =
2733 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2734
2735 if (!mutex_trylock(&dev->struct_mutex)) {
2736 /* Currently busy, come back later */
2737 mod_delayed_work(dev_priv->wq,
2738 &dev_priv->gt.idle_work,
2739 msecs_to_jiffies(50));
2740 goto out_rearm;
2741 }
2742
2743 if (dev_priv->gt.active_engines)
2744 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002745
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002746 for_each_engine(engine, dev_priv)
Chris Wilson67d97da2016-07-04 08:08:31 +01002747 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002748
Chris Wilson67d97da2016-07-04 08:08:31 +01002749 GEM_BUG_ON(!dev_priv->gt.awake);
2750 dev_priv->gt.awake = false;
2751 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002752
Chris Wilson67d97da2016-07-04 08:08:31 +01002753 if (INTEL_GEN(dev_priv) >= 6)
2754 gen6_rps_idle(dev_priv);
2755 intel_runtime_pm_put(dev_priv);
2756out_unlock:
2757 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002758
Chris Wilson67d97da2016-07-04 08:08:31 +01002759out_rearm:
2760 if (rearm_hangcheck) {
2761 GEM_BUG_ON(!dev_priv->gt.awake);
2762 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002763 }
Eric Anholt673a3942008-07-30 12:06:12 -07002764}
2765
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002766void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2767{
2768 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2769 struct drm_i915_file_private *fpriv = file->driver_priv;
2770 struct i915_vma *vma, *vn;
2771
2772 mutex_lock(&obj->base.dev->struct_mutex);
2773 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2774 if (vma->vm->file == fpriv)
2775 i915_vma_close(vma);
2776 mutex_unlock(&obj->base.dev->struct_mutex);
2777}
2778
Ben Widawsky5816d642012-04-11 11:18:19 -07002779/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002780 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002781 * @dev: drm device pointer
2782 * @data: ioctl data blob
2783 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002784 *
2785 * Returns 0 if successful, else an error is returned with the remaining time in
2786 * the timeout parameter.
2787 * -ETIME: object is still busy after timeout
2788 * -ERESTARTSYS: signal interrupted the wait
2789 * -ENONENT: object doesn't exist
2790 * Also possible, but rare:
2791 * -EAGAIN: GPU wedged
2792 * -ENOMEM: damn
2793 * -ENODEV: Internal IRQ fail
2794 * -E?: The add request failed
2795 *
2796 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2797 * non-zero timeout parameter the wait ioctl will wait for the given number of
2798 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2799 * without holding struct_mutex the object may become re-busied before this
2800 * function completes. A similar but shorter * race condition exists in the busy
2801 * ioctl
2802 */
2803int
2804i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2805{
2806 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002807 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002808 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002809 unsigned long active;
2810 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002811
Daniel Vetter11b5d512014-09-29 15:31:26 +02002812 if (args->flags != 0)
2813 return -EINVAL;
2814
Chris Wilson03ac0642016-07-20 13:31:51 +01002815 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002816 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002817 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002818
2819 active = __I915_BO_ACTIVE(obj);
2820 for_each_active(active, idx) {
2821 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002822 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2823 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002824 timeout, rps);
2825 if (ret)
2826 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002827 }
2828
Chris Wilson033d5492016-08-05 10:14:17 +01002829 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002830 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002831}
2832
Chris Wilson8ef85612016-04-28 09:56:39 +01002833static void __i915_vma_iounmap(struct i915_vma *vma)
2834{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002835 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002836
2837 if (vma->iomap == NULL)
2838 return;
2839
2840 io_mapping_unmap(vma->iomap);
2841 vma->iomap = NULL;
2842}
2843
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002844int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002845{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002846 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002847 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002848 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002849
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002850 /* First wait upon any activity as retiring the request may
2851 * have side-effects such as unpinning or even unbinding this vma.
2852 */
2853 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002854 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002855 int idx;
2856
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002857 /* When a closed VMA is retired, it is unbound - eek.
2858 * In order to prevent it from being recursively closed,
2859 * take a pin on the vma so that the second unbind is
2860 * aborted.
2861 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002862 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002863
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002864 for_each_active(active, idx) {
2865 ret = i915_gem_active_retire(&vma->last_read[idx],
2866 &vma->vm->dev->struct_mutex);
2867 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002868 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002869 }
2870
Chris Wilson20dfbde2016-08-04 16:32:30 +01002871 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002872 if (ret)
2873 return ret;
2874
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002875 GEM_BUG_ON(i915_vma_is_active(vma));
2876 }
2877
Chris Wilson20dfbde2016-08-04 16:32:30 +01002878 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002879 return -EBUSY;
2880
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002881 if (!drm_mm_node_allocated(&vma->node))
2882 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002883
Chris Wilson15717de2016-08-04 07:52:26 +01002884 GEM_BUG_ON(obj->bind_count == 0);
2885 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002886
Chris Wilson05a20d02016-08-18 17:16:55 +01002887 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002888 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002889 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002890 if (ret)
2891 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002892
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002893 /* Force a pagefault for domain tracking on next user access */
2894 i915_gem_release_mmap(obj);
2895
Chris Wilson8ef85612016-04-28 09:56:39 +01002896 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002897 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002898 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002899
Chris Wilson50e046b2016-08-04 07:52:46 +01002900 if (likely(!vma->vm->closed)) {
2901 trace_i915_vma_unbind(vma);
2902 vma->vm->unbind_vma(vma);
2903 }
Chris Wilson3272db52016-08-04 16:32:32 +01002904 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002905
Chris Wilson50e046b2016-08-04 07:52:46 +01002906 drm_mm_remove_node(&vma->node);
2907 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2908
Chris Wilson05a20d02016-08-18 17:16:55 +01002909 if (vma->pages != obj->pages) {
2910 GEM_BUG_ON(!vma->pages);
2911 sg_free_table(vma->pages);
2912 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002913 }
Chris Wilson247177d2016-08-15 10:48:47 +01002914 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002915
Ben Widawsky2f633152013-07-17 12:19:03 -07002916 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002917 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002918 if (--obj->bind_count == 0)
2919 list_move_tail(&obj->global_list,
2920 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002921
Chris Wilson70903c32013-12-04 09:59:09 +00002922 /* And finally now the object is completely decoupled from this vma,
2923 * we can drop its hold on the backing storage and allow it to be
2924 * reaped by the shrinker.
2925 */
2926 i915_gem_object_unpin_pages(obj);
2927
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002928destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002929 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002930 i915_vma_destroy(vma);
2931
Chris Wilson88241782011-01-07 17:09:48 +00002932 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002933}
2934
Chris Wilsondcff85c2016-08-05 10:14:11 +01002935int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002936 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002937{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002938 struct intel_engine_cs *engine;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002939 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002940
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002941 for_each_engine(engine, dev_priv) {
Chris Wilson62e63002016-06-24 14:55:52 +01002942 if (engine->last_context == NULL)
2943 continue;
2944
Chris Wilsonea746f32016-09-09 14:11:49 +01002945 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002946 if (ret)
2947 return ret;
2948 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002949
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002950 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002951}
2952
Chris Wilson4144f9b2014-09-11 08:43:48 +01002953static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002954 unsigned long cache_level)
2955{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002956 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002957 struct drm_mm_node *other;
2958
Chris Wilson4144f9b2014-09-11 08:43:48 +01002959 /*
2960 * On some machines we have to be careful when putting differing types
2961 * of snoopable memory together to avoid the prefetcher crossing memory
2962 * domains and dying. During vm initialisation, we decide whether or not
2963 * these constraints apply and set the drm_mm.color_adjust
2964 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002965 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002966 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01002967 return true;
2968
Ben Widawskyc6cfb322013-07-05 14:41:06 -07002969 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01002970 return true;
2971
2972 if (list_empty(&gtt_space->node_list))
2973 return true;
2974
2975 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
2976 if (other->allocated && !other->hole_follows && other->color != cache_level)
2977 return false;
2978
2979 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
2980 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
2981 return false;
2982
2983 return true;
2984}
2985
Jesse Barnesde151cf2008-11-12 10:03:55 -08002986/**
Chris Wilson59bfa122016-08-04 16:32:31 +01002987 * i915_vma_insert - finds a slot for the vma in its address space
2988 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01002989 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01002990 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002991 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01002992 *
2993 * First we try to allocate some free space that meets the requirements for
2994 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
2995 * preferrably the oldest idle entry to make room for the new VMA.
2996 *
2997 * Returns:
2998 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07002999 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003000static int
3001i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003002{
Chris Wilson59bfa122016-08-04 16:32:31 +01003003 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3004 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003005 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003006 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003007
Chris Wilson3272db52016-08-04 16:32:32 +01003008 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003009 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003010
Chris Wilsonde180032016-08-04 16:32:29 +01003011 size = max(size, vma->size);
3012 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003013 size = i915_gem_get_ggtt_size(dev_priv, size,
3014 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003015
Chris Wilsond8923dc2016-08-18 17:17:07 +01003016 alignment = max(max(alignment, vma->display_alignment),
3017 i915_gem_get_ggtt_alignment(dev_priv, size,
3018 i915_gem_object_get_tiling(obj),
3019 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003020
Michel Thierry101b5062015-10-01 13:33:57 +01003021 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003022
3023 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003024 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003025 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003026 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003027 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003028
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003029 /* If binding the object/GGTT view requires more space than the entire
3030 * aperture has, reject it early before evicting everything in a vain
3031 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003032 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003033 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003034 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003035 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003036 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003037 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003038 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003039 }
3040
Chris Wilson37e680a2012-06-07 15:38:42 +01003041 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003042 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003043 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003044
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003045 i915_gem_object_pin_pages(obj);
3046
Chris Wilson506a8e82015-12-08 11:55:07 +00003047 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003048 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003049 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003050 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003051 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003052 }
Chris Wilsonde180032016-08-04 16:32:29 +01003053
Chris Wilson506a8e82015-12-08 11:55:07 +00003054 vma->node.start = offset;
3055 vma->node.size = size;
3056 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003057 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003058 if (ret) {
3059 ret = i915_gem_evict_for_vma(vma);
3060 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003061 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3062 if (ret)
3063 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003064 }
Michel Thierry101b5062015-10-01 13:33:57 +01003065 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003066 u32 search_flag, alloc_flag;
3067
Chris Wilson506a8e82015-12-08 11:55:07 +00003068 if (flags & PIN_HIGH) {
3069 search_flag = DRM_MM_SEARCH_BELOW;
3070 alloc_flag = DRM_MM_CREATE_TOP;
3071 } else {
3072 search_flag = DRM_MM_SEARCH_DEFAULT;
3073 alloc_flag = DRM_MM_CREATE_DEFAULT;
3074 }
Michel Thierry101b5062015-10-01 13:33:57 +01003075
Chris Wilson954c4692016-08-04 16:32:26 +01003076 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3077 * so we know that we always have a minimum alignment of 4096.
3078 * The drm_mm range manager is optimised to return results
3079 * with zero alignment, so where possible use the optimal
3080 * path.
3081 */
3082 if (alignment <= 4096)
3083 alignment = 0;
3084
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003085search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003086 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3087 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003088 size, alignment,
3089 obj->cache_level,
3090 start, end,
3091 search_flag,
3092 alloc_flag);
3093 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003094 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003095 obj->cache_level,
3096 start, end,
3097 flags);
3098 if (ret == 0)
3099 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003100
Chris Wilsonde180032016-08-04 16:32:29 +01003101 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003102 }
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003103 }
Chris Wilson37508582016-08-04 16:32:24 +01003104 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003105
Ben Widawsky35c20a62013-05-31 11:28:48 -07003106 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003107 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003108 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003109
Chris Wilson59bfa122016-08-04 16:32:31 +01003110 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003111
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003112err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003113 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003114 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003115}
3116
Chris Wilson000433b2013-08-08 14:41:09 +01003117bool
Chris Wilson2c225692013-08-09 12:26:45 +01003118i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3119 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003120{
Eric Anholt673a3942008-07-30 12:06:12 -07003121 /* If we don't have a page list set up, then we're not pinned
3122 * to GPU, and we can ignore the cache flush because it'll happen
3123 * again at bind time.
3124 */
Chris Wilson05394f32010-11-08 19:18:58 +00003125 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003126 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003127
Imre Deak769ce462013-02-13 21:56:05 +02003128 /*
3129 * Stolen memory is always coherent with the GPU as it is explicitly
3130 * marked as wc by the system, or the system is cache-coherent.
3131 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003132 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003133 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003134
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003135 /* If the GPU is snooping the contents of the CPU cache,
3136 * we do not need to manually clear the CPU cache lines. However,
3137 * the caches are only snooped when the render cache is
3138 * flushed/invalidated. As we always have to emit invalidations
3139 * and flushes when moving into and out of the RENDER domain, correct
3140 * snooping behaviour occurs naturally as the result of our domain
3141 * tracking.
3142 */
Chris Wilson0f719792015-01-13 13:32:52 +00003143 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3144 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003145 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003146 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003147
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003148 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003149 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003150 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003151
3152 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003153}
3154
3155/** Flushes the GTT write domain for the object if it's dirty. */
3156static void
Chris Wilson05394f32010-11-08 19:18:58 +00003157i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003158{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003159 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003160
Chris Wilson05394f32010-11-08 19:18:58 +00003161 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003162 return;
3163
Chris Wilson63256ec2011-01-04 18:42:07 +00003164 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003165 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003166 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003167 *
3168 * However, we do have to enforce the order so that all writes through
3169 * the GTT land before any writes to the device, such as updates to
3170 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003171 *
3172 * We also have to wait a bit for the writes to land from the GTT.
3173 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3174 * timing. This issue has only been observed when switching quickly
3175 * between GTT writes and CPU reads from inside the kernel on recent hw,
3176 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3177 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003178 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003179 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003180 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
3181 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS].mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003182
Chris Wilsond243ad82016-08-18 17:16:44 +01003183 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003184
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003185 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003186 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003187 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003188 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003189}
3190
3191/** Flushes the CPU write domain for the object if it's dirty. */
3192static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003193i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003194{
Chris Wilson05394f32010-11-08 19:18:58 +00003195 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003196 return;
3197
Daniel Vettere62b59e2015-01-21 14:53:48 +01003198 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003200
Rodrigo Vivide152b62015-07-07 16:28:51 -07003201 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003202
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003203 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003204 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003205 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003206 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003207}
3208
Chris Wilson383d5822016-08-18 17:17:08 +01003209static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3210{
3211 struct i915_vma *vma;
3212
3213 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3214 if (!i915_vma_is_ggtt(vma))
3215 continue;
3216
3217 if (i915_vma_is_active(vma))
3218 continue;
3219
3220 if (!drm_mm_node_allocated(&vma->node))
3221 continue;
3222
3223 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3224 }
3225}
3226
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003227/**
3228 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003229 * @obj: object to act on
3230 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003231 *
3232 * This function returns when the move is complete, including waiting on
3233 * flushes to occur.
3234 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003235int
Chris Wilson20217462010-11-23 15:26:33 +00003236i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003237{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003238 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003239 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003240
Chris Wilson0201f1e2012-07-20 12:41:01 +01003241 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003242 if (ret)
3243 return ret;
3244
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003245 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3246 return 0;
3247
Chris Wilson43566de2015-01-02 16:29:29 +05303248 /* Flush and acquire obj->pages so that we are coherent through
3249 * direct access in memory with previous cached writes through
3250 * shmemfs and that our cache domain tracking remains valid.
3251 * For example, if the obj->filp was moved to swap without us
3252 * being notified and releasing the pages, we would mistakenly
3253 * continue to assume that the obj remained out of the CPU cached
3254 * domain.
3255 */
3256 ret = i915_gem_object_get_pages(obj);
3257 if (ret)
3258 return ret;
3259
Daniel Vettere62b59e2015-01-21 14:53:48 +01003260 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003261
Chris Wilsond0a57782012-10-09 19:24:37 +01003262 /* Serialise direct access to this object with the barriers for
3263 * coherent writes from the GPU, by effectively invalidating the
3264 * GTT domain upon first access.
3265 */
3266 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3267 mb();
3268
Chris Wilson05394f32010-11-08 19:18:58 +00003269 old_write_domain = obj->base.write_domain;
3270 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003271
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003272 /* It should now be out of any other write domains, and we can update
3273 * the domain values for our changes.
3274 */
Chris Wilson05394f32010-11-08 19:18:58 +00003275 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3276 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003277 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003278 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3279 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3280 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003281 }
3282
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003283 trace_i915_gem_object_change_domain(obj,
3284 old_read_domains,
3285 old_write_domain);
3286
Chris Wilson8325a092012-04-24 15:52:35 +01003287 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003288 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003289
Eric Anholte47c68e2008-11-14 13:35:19 -08003290 return 0;
3291}
3292
Chris Wilsonef55f922015-10-09 14:11:27 +01003293/**
3294 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003295 * @obj: object to act on
3296 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003297 *
3298 * After this function returns, the object will be in the new cache-level
3299 * across all GTT and the contents of the backing storage will be coherent,
3300 * with respect to the new cache-level. In order to keep the backing storage
3301 * coherent for all users, we only allow a single cache level to be set
3302 * globally on the object and prevent it from being changed whilst the
3303 * hardware is reading from the object. That is if the object is currently
3304 * on the scanout it will be set to uncached (or equivalent display
3305 * cache coherency) and all non-MOCS GPU access will also be uncached so
3306 * that all direct access to the scanout remains coherent.
3307 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003308int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3309 enum i915_cache_level cache_level)
3310{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003311 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003312 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003313
3314 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003315 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003316
Chris Wilsonef55f922015-10-09 14:11:27 +01003317 /* Inspect the list of currently bound VMA and unbind any that would
3318 * be invalid given the new cache-level. This is principally to
3319 * catch the issue of the CS prefetch crossing page boundaries and
3320 * reading an invalid PTE on older architectures.
3321 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003322restart:
3323 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003324 if (!drm_mm_node_allocated(&vma->node))
3325 continue;
3326
Chris Wilson20dfbde2016-08-04 16:32:30 +01003327 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003328 DRM_DEBUG("can not change the cache level of pinned objects\n");
3329 return -EBUSY;
3330 }
3331
Chris Wilsonaa653a62016-08-04 07:52:27 +01003332 if (i915_gem_valid_gtt_space(vma, cache_level))
3333 continue;
3334
3335 ret = i915_vma_unbind(vma);
3336 if (ret)
3337 return ret;
3338
3339 /* As unbinding may affect other elements in the
3340 * obj->vma_list (due to side-effects from retiring
3341 * an active vma), play safe and restart the iterator.
3342 */
3343 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003344 }
3345
Chris Wilsonef55f922015-10-09 14:11:27 +01003346 /* We can reuse the existing drm_mm nodes but need to change the
3347 * cache-level on the PTE. We could simply unbind them all and
3348 * rebind with the correct cache-level on next use. However since
3349 * we already have a valid slot, dma mapping, pages etc, we may as
3350 * rewrite the PTE in the belief that doing so tramples upon less
3351 * state and so involves less work.
3352 */
Chris Wilson15717de2016-08-04 07:52:26 +01003353 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003354 /* Before we change the PTE, the GPU must not be accessing it.
3355 * If we wait upon the object, we know that all the bound
3356 * VMA are no longer active.
3357 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003358 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003359 if (ret)
3360 return ret;
3361
Chris Wilsonaa653a62016-08-04 07:52:27 +01003362 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003363 /* Access to snoopable pages through the GTT is
3364 * incoherent and on some machines causes a hard
3365 * lockup. Relinquish the CPU mmaping to force
3366 * userspace to refault in the pages and we can
3367 * then double check if the GTT mapping is still
3368 * valid for that pointer access.
3369 */
3370 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003371
Chris Wilsonef55f922015-10-09 14:11:27 +01003372 /* As we no longer need a fence for GTT access,
3373 * we can relinquish it now (and so prevent having
3374 * to steal a fence from someone else on the next
3375 * fence request). Note GPU activity would have
3376 * dropped the fence as all snoopable access is
3377 * supposed to be linear.
3378 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003379 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3380 ret = i915_vma_put_fence(vma);
3381 if (ret)
3382 return ret;
3383 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003384 } else {
3385 /* We either have incoherent backing store and
3386 * so no GTT access or the architecture is fully
3387 * coherent. In such cases, existing GTT mmaps
3388 * ignore the cache bit in the PTE and we can
3389 * rewrite it without confusing the GPU or having
3390 * to force userspace to fault back in its mmaps.
3391 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003392 }
3393
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003394 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003395 if (!drm_mm_node_allocated(&vma->node))
3396 continue;
3397
3398 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3399 if (ret)
3400 return ret;
3401 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003402 }
3403
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003404 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003405 vma->node.color = cache_level;
3406 obj->cache_level = cache_level;
3407
Ville Syrjäläed75a552015-08-11 19:47:10 +03003408out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003409 /* Flush the dirty CPU caches to the backing storage so that the
3410 * object is now coherent at its new cache level (with respect
3411 * to the access domain).
3412 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303413 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003414 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003415 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003416 }
3417
Chris Wilsone4ffd172011-04-04 09:44:39 +01003418 return 0;
3419}
3420
Ben Widawsky199adf42012-09-21 17:01:20 -07003421int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003423{
Ben Widawsky199adf42012-09-21 17:01:20 -07003424 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003425 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003426
Chris Wilson03ac0642016-07-20 13:31:51 +01003427 obj = i915_gem_object_lookup(file, args->handle);
3428 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003429 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430
Chris Wilson651d7942013-08-08 14:41:10 +01003431 switch (obj->cache_level) {
3432 case I915_CACHE_LLC:
3433 case I915_CACHE_L3_LLC:
3434 args->caching = I915_CACHING_CACHED;
3435 break;
3436
Chris Wilson4257d3b2013-08-08 14:41:11 +01003437 case I915_CACHE_WT:
3438 args->caching = I915_CACHING_DISPLAY;
3439 break;
3440
Chris Wilson651d7942013-08-08 14:41:10 +01003441 default:
3442 args->caching = I915_CACHING_NONE;
3443 break;
3444 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003445
Chris Wilson34911fd2016-07-20 13:31:54 +01003446 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003447 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003448}
3449
Ben Widawsky199adf42012-09-21 17:01:20 -07003450int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3451 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003452{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003453 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003454 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003455 struct drm_i915_gem_object *obj;
3456 enum i915_cache_level level;
3457 int ret;
3458
Ben Widawsky199adf42012-09-21 17:01:20 -07003459 switch (args->caching) {
3460 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003461 level = I915_CACHE_NONE;
3462 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003463 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003464 /*
3465 * Due to a HW issue on BXT A stepping, GPU stores via a
3466 * snooped mapping may leave stale data in a corresponding CPU
3467 * cacheline, whereas normally such cachelines would get
3468 * invalidated.
3469 */
Tvrtko Ursulinca377802016-03-02 12:10:31 +00003470 if (!HAS_LLC(dev) && !HAS_SNOOP(dev))
Imre Deake5756c12015-08-14 18:43:30 +03003471 return -ENODEV;
3472
Chris Wilsone6994ae2012-07-10 10:27:08 +01003473 level = I915_CACHE_LLC;
3474 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003475 case I915_CACHING_DISPLAY:
3476 level = HAS_WT(dev) ? I915_CACHE_WT : I915_CACHE_NONE;
3477 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003478 default:
3479 return -EINVAL;
3480 }
3481
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003482 intel_runtime_pm_get(dev_priv);
3483
Ben Widawsky3bc29132012-09-26 16:15:20 -07003484 ret = i915_mutex_lock_interruptible(dev);
3485 if (ret)
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003486 goto rpm_put;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003487
Chris Wilson03ac0642016-07-20 13:31:51 +01003488 obj = i915_gem_object_lookup(file, args->handle);
3489 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003490 ret = -ENOENT;
3491 goto unlock;
3492 }
3493
3494 ret = i915_gem_object_set_cache_level(obj, level);
3495
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003496 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003497unlock:
3498 mutex_unlock(&dev->struct_mutex);
Imre Deakfd0fe6a2015-11-04 21:25:32 +02003499rpm_put:
3500 intel_runtime_pm_put(dev_priv);
3501
Chris Wilsone6994ae2012-07-10 10:27:08 +01003502 return ret;
3503}
3504
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003505/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003506 * Prepare buffer for display plane (scanout, cursors, etc).
3507 * Can be called from an uninterruptible phase (modesetting) and allows
3508 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003509 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003510struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3512 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003513 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003514{
Chris Wilson058d88c2016-08-15 10:49:06 +01003515 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003516 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003517 int ret;
3518
Chris Wilsoncc98b412013-08-09 12:25:09 +01003519 /* Mark the pin_display early so that we account for the
3520 * display coherency whilst setting up the cache domains.
3521 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003522 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003523
Eric Anholta7ef0642011-03-29 16:59:54 -07003524 /* The display engine is not coherent with the LLC cache on gen6. As
3525 * a result, we make sure that the pinning that is about to occur is
3526 * done with uncached PTEs. This is lowest common denominator for all
3527 * chipsets.
3528 *
3529 * However for gen6+, we could do better by using the GFDT bit instead
3530 * of uncaching, which would allow us to flush all the LLC-cached data
3531 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3532 */
Chris Wilson651d7942013-08-08 14:41:10 +01003533 ret = i915_gem_object_set_cache_level(obj,
3534 HAS_WT(obj->base.dev) ? I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003535 if (ret) {
3536 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003537 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003538 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003539
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003540 /* As the user may map the buffer once pinned in the display plane
3541 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003542 * always use map_and_fenceable for all scanout buffers. However,
3543 * it may simply be too big to fit into mappable, in which case
3544 * put it anyway and hope that userspace can cope (but always first
3545 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003546 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003547 vma = ERR_PTR(-ENOSPC);
3548 if (view->type == I915_GGTT_VIEW_NORMAL)
3549 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3550 PIN_MAPPABLE | PIN_NONBLOCK);
3551 if (IS_ERR(vma))
3552 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003553 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003554 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003555
Chris Wilsond8923dc2016-08-18 17:17:07 +01003556 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3557
Chris Wilson058d88c2016-08-15 10:49:06 +01003558 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3559
Daniel Vettere62b59e2015-01-21 14:53:48 +01003560 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003561
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003562 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003563 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003564
3565 /* It should now be out of any other write domains, and we can update
3566 * the domain values for our changes.
3567 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003568 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003569 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003570
3571 trace_i915_gem_object_change_domain(obj,
3572 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003573 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003574
Chris Wilson058d88c2016-08-15 10:49:06 +01003575 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003576
3577err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003578 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003579 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003580}
3581
3582void
Chris Wilson058d88c2016-08-15 10:49:06 +01003583i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003584{
Chris Wilson058d88c2016-08-15 10:49:06 +01003585 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003586 return;
3587
Chris Wilsond8923dc2016-08-18 17:17:07 +01003588 if (--vma->obj->pin_display == 0)
3589 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003590
Chris Wilson383d5822016-08-18 17:17:08 +01003591 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3592 if (!i915_vma_is_active(vma))
3593 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3594
Chris Wilson058d88c2016-08-15 10:49:06 +01003595 i915_vma_unpin(vma);
3596 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003597}
3598
Eric Anholte47c68e2008-11-14 13:35:19 -08003599/**
3600 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003601 * @obj: object to act on
3602 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003603 *
3604 * This function returns when the move is complete, including waiting on
3605 * flushes to occur.
3606 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003607int
Chris Wilson919926a2010-11-12 13:42:53 +00003608i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003609{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003610 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003611 int ret;
3612
Chris Wilson0201f1e2012-07-20 12:41:01 +01003613 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003614 if (ret)
3615 return ret;
3616
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003617 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3618 return 0;
3619
Eric Anholte47c68e2008-11-14 13:35:19 -08003620 i915_gem_object_flush_gtt_write_domain(obj);
3621
Chris Wilson05394f32010-11-08 19:18:58 +00003622 old_write_domain = obj->base.write_domain;
3623 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003624
Eric Anholte47c68e2008-11-14 13:35:19 -08003625 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003626 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003627 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003628
Chris Wilson05394f32010-11-08 19:18:58 +00003629 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003630 }
3631
3632 /* It should now be out of any other write domains, and we can update
3633 * the domain values for our changes.
3634 */
Chris Wilson05394f32010-11-08 19:18:58 +00003635 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003636
3637 /* If we're writing through the CPU, then the GPU read domains will
3638 * need to be invalidated at next use.
3639 */
3640 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003641 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3642 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003643 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003644
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003645 trace_i915_gem_object_change_domain(obj,
3646 old_read_domains,
3647 old_write_domain);
3648
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003649 return 0;
3650}
3651
Eric Anholt673a3942008-07-30 12:06:12 -07003652/* Throttle our rendering by waiting until the ring has completed our requests
3653 * emitted over 20 msec ago.
3654 *
Eric Anholtb9624422009-06-03 07:27:35 +00003655 * Note that if we were to use the current jiffies each time around the loop,
3656 * we wouldn't escape the function with any frames outstanding if the time to
3657 * render a frame was over 20ms.
3658 *
Eric Anholt673a3942008-07-30 12:06:12 -07003659 * This should get us reasonable parallelism between CPU and GPU but also
3660 * relatively low latency when blocking on a particular request to finish.
3661 */
3662static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003663i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003664{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003665 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003666 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003667 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003668 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003669 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003670
Daniel Vetter308887a2012-11-14 17:14:06 +01003671 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3672 if (ret)
3673 return ret;
3674
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003675 /* ABI: return -EIO if already wedged */
3676 if (i915_terminally_wedged(&dev_priv->gpu_error))
3677 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003678
Chris Wilson1c255952010-09-26 11:03:27 +01003679 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003680 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003681 if (time_after_eq(request->emitted_jiffies, recent_enough))
3682 break;
3683
John Harrisonfcfa423c2015-05-29 17:44:12 +01003684 /*
3685 * Note that the request might not have been submitted yet.
3686 * In which case emitted_jiffies will be zero.
3687 */
3688 if (!request->emitted_jiffies)
3689 continue;
3690
John Harrison54fb2412014-11-24 18:49:27 +00003691 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003692 }
John Harrisonff865882014-11-24 18:49:28 +00003693 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003694 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003695 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003696
John Harrison54fb2412014-11-24 18:49:27 +00003697 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003698 return 0;
3699
Chris Wilsonea746f32016-09-09 14:11:49 +01003700 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003701 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003702
Eric Anholt673a3942008-07-30 12:06:12 -07003703 return ret;
3704}
3705
Chris Wilsond23db882014-05-23 08:48:08 +02003706static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003707i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003708{
Chris Wilson59bfa122016-08-04 16:32:31 +01003709 if (!drm_mm_node_allocated(&vma->node))
3710 return false;
3711
Chris Wilson91b2db62016-08-04 16:32:23 +01003712 if (vma->node.size < size)
3713 return true;
3714
3715 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003716 return true;
3717
Chris Wilson05a20d02016-08-18 17:16:55 +01003718 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003719 return true;
3720
3721 if (flags & PIN_OFFSET_BIAS &&
3722 vma->node.start < (flags & PIN_OFFSET_MASK))
3723 return true;
3724
Chris Wilson506a8e82015-12-08 11:55:07 +00003725 if (flags & PIN_OFFSET_FIXED &&
3726 vma->node.start != (flags & PIN_OFFSET_MASK))
3727 return true;
3728
Chris Wilsond23db882014-05-23 08:48:08 +02003729 return false;
3730}
3731
Chris Wilsond0710ab2015-11-20 14:16:39 +00003732void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3733{
3734 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003735 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003736 bool mappable, fenceable;
3737 u32 fence_size, fence_alignment;
3738
Chris Wilsona9f14812016-08-04 16:32:28 +01003739 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003740 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003741 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003742 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003743 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003744 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003745 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003746
3747 fenceable = (vma->node.size == fence_size &&
3748 (vma->node.start & (fence_alignment - 1)) == 0);
3749
3750 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003751 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003752
Chris Wilson05a20d02016-08-18 17:16:55 +01003753 if (mappable && fenceable)
3754 vma->flags |= I915_VMA_CAN_FENCE;
3755 else
3756 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003757}
3758
Chris Wilson305bc232016-08-04 16:32:33 +01003759int __i915_vma_do_pin(struct i915_vma *vma,
3760 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003761{
Chris Wilson305bc232016-08-04 16:32:33 +01003762 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003763 int ret;
3764
Chris Wilson59bfa122016-08-04 16:32:31 +01003765 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003766 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003767
Chris Wilson305bc232016-08-04 16:32:33 +01003768 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3769 ret = -EBUSY;
3770 goto err;
3771 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003772
Chris Wilsonde895082016-08-04 16:32:34 +01003773 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003774 ret = i915_vma_insert(vma, size, alignment, flags);
3775 if (ret)
3776 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003777 }
3778
Chris Wilson59bfa122016-08-04 16:32:31 +01003779 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003780 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003781 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003782
Chris Wilson3272db52016-08-04 16:32:32 +01003783 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003784 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003785
Chris Wilson3b165252016-08-04 16:32:25 +01003786 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003787 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003788
Chris Wilson59bfa122016-08-04 16:32:31 +01003789err:
3790 __i915_vma_unpin(vma);
3791 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003792}
3793
Chris Wilson058d88c2016-08-15 10:49:06 +01003794struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003795i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3796 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003797 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003798 u64 alignment,
3799 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003800{
Chris Wilson058d88c2016-08-15 10:49:06 +01003801 struct i915_address_space *vm = &to_i915(obj->base.dev)->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003802 struct i915_vma *vma;
3803 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003804
Chris Wilson058d88c2016-08-15 10:49:06 +01003805 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003806 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003807 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003808
3809 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3810 if (flags & PIN_NONBLOCK &&
3811 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003812 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003813
3814 WARN(i915_vma_is_pinned(vma),
3815 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003816 " offset=%08x, req.alignment=%llx,"
3817 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3818 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003819 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003820 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003821 ret = i915_vma_unbind(vma);
3822 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003823 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003824 }
3825
Chris Wilson058d88c2016-08-15 10:49:06 +01003826 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3827 if (ret)
3828 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003829
Chris Wilson058d88c2016-08-15 10:49:06 +01003830 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003831}
3832
Chris Wilsonedf6b762016-08-09 09:23:33 +01003833static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003834{
3835 /* Note that we could alias engines in the execbuf API, but
3836 * that would be very unwise as it prevents userspace from
3837 * fine control over engine selection. Ahem.
3838 *
3839 * This should be something like EXEC_MAX_ENGINE instead of
3840 * I915_NUM_ENGINES.
3841 */
3842 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3843 return 0x10000 << id;
3844}
3845
3846static __always_inline unsigned int __busy_write_id(unsigned int id)
3847{
Chris Wilson70cb4722016-08-09 18:08:25 +01003848 /* The uABI guarantees an active writer is also amongst the read
3849 * engines. This would be true if we accessed the activity tracking
3850 * under the lock, but as we perform the lookup of the object and
3851 * its activity locklessly we can not guarantee that the last_write
3852 * being active implies that we have set the same engine flag from
3853 * last_read - hence we always set both read and write busy for
3854 * last_write.
3855 */
3856 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003857}
3858
Chris Wilsonedf6b762016-08-09 09:23:33 +01003859static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003860__busy_set_if_active(const struct i915_gem_active *active,
3861 unsigned int (*flag)(unsigned int id))
3862{
Chris Wilson12555012016-08-16 09:50:40 +01003863 struct drm_i915_gem_request *request;
3864
3865 request = rcu_dereference(active->request);
3866 if (!request || i915_gem_request_completed(request))
3867 return 0;
3868
3869 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3870 * discussion of how to handle the race correctly, but for reporting
3871 * the busy state we err on the side of potentially reporting the
3872 * wrong engine as being busy (but we guarantee that the result
3873 * is at least self-consistent).
3874 *
3875 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3876 * whilst we are inspecting it, even under the RCU read lock as we are.
3877 * This means that there is a small window for the engine and/or the
3878 * seqno to have been overwritten. The seqno will always be in the
3879 * future compared to the intended, and so we know that if that
3880 * seqno is idle (on whatever engine) our request is idle and the
3881 * return 0 above is correct.
3882 *
3883 * The issue is that if the engine is switched, it is just as likely
3884 * to report that it is busy (but since the switch happened, we know
3885 * the request should be idle). So there is a small chance that a busy
3886 * result is actually the wrong engine.
3887 *
3888 * So why don't we care?
3889 *
3890 * For starters, the busy ioctl is a heuristic that is by definition
3891 * racy. Even with perfect serialisation in the driver, the hardware
3892 * state is constantly advancing - the state we report to the user
3893 * is stale.
3894 *
3895 * The critical information for the busy-ioctl is whether the object
3896 * is idle as userspace relies on that to detect whether its next
3897 * access will stall, or if it has missed submitting commands to
3898 * the hardware allowing the GPU to stall. We never generate a
3899 * false-positive for idleness, thus busy-ioctl is reliable at the
3900 * most fundamental level, and we maintain the guarantee that a
3901 * busy object left to itself will eventually become idle (and stay
3902 * idle!).
3903 *
3904 * We allow ourselves the leeway of potentially misreporting the busy
3905 * state because that is an optimisation heuristic that is constantly
3906 * in flux. Being quickly able to detect the busy/idle state is much
3907 * more important than accurate logging of exactly which engines were
3908 * busy.
3909 *
3910 * For accuracy in reporting the engine, we could use
3911 *
3912 * result = 0;
3913 * request = __i915_gem_active_get_rcu(active);
3914 * if (request) {
3915 * if (!i915_gem_request_completed(request))
3916 * result = flag(request->engine->exec_id);
3917 * i915_gem_request_put(request);
3918 * }
3919 *
3920 * but that still remains susceptible to both hardware and userspace
3921 * races. So we accept making the result of that race slightly worse,
3922 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003923 */
Chris Wilson12555012016-08-16 09:50:40 +01003924 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003925}
3926
Chris Wilsonedf6b762016-08-09 09:23:33 +01003927static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003928busy_check_reader(const struct i915_gem_active *active)
3929{
3930 return __busy_set_if_active(active, __busy_read_flag);
3931}
3932
Chris Wilsonedf6b762016-08-09 09:23:33 +01003933static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003934busy_check_writer(const struct i915_gem_active *active)
3935{
3936 return __busy_set_if_active(active, __busy_write_id);
3937}
3938
Eric Anholt673a3942008-07-30 12:06:12 -07003939int
Eric Anholt673a3942008-07-30 12:06:12 -07003940i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003941 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003942{
3943 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003944 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003945 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07003946
Chris Wilson03ac0642016-07-20 13:31:51 +01003947 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003948 if (!obj)
3949 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08003950
Chris Wilson426960b2016-01-15 16:51:46 +00003951 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003952 active = __I915_BO_ACTIVE(obj);
3953 if (active) {
3954 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00003955
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003956 /* Yes, the lookups are intentionally racy.
3957 *
3958 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
3959 * to regard the value as stale and as our ABI guarantees
3960 * forward progress, we confirm the status of each active
3961 * request with the hardware.
3962 *
3963 * Even though we guard the pointer lookup by RCU, that only
3964 * guarantees that the pointer and its contents remain
3965 * dereferencable and does *not* mean that the request we
3966 * have is the same as the one being tracked by the object.
3967 *
3968 * Consider that we lookup the request just as it is being
3969 * retired and freed. We take a local copy of the pointer,
3970 * but before we add its engine into the busy set, the other
3971 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01003972 * engine with a fresh and incomplete seqno. Guarding against
3973 * that requires careful serialisation and reference counting,
3974 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
3975 * instead we expect that if the result is busy, which engines
3976 * are busy is not completely reliable - we only guarantee
3977 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003978 */
3979 rcu_read_lock();
3980
3981 for_each_active(active, idx)
3982 args->busy |= busy_check_reader(&obj->last_read[idx]);
3983
3984 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01003985 * the set of read engines. This should be ensured by the
3986 * ordering of setting last_read/last_write in
3987 * i915_vma_move_to_active(), and then in reverse in retire.
3988 * However, for good measure, we always report the last_write
3989 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003990 *
3991 * We don't care that the set of active read/write engines
3992 * may change during construction of the result, as it is
3993 * equally liable to change before userspace can inspect
3994 * the result.
3995 */
3996 args->busy |= busy_check_writer(&obj->last_write);
3997
3998 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00003999 }
Eric Anholt673a3942008-07-30 12:06:12 -07004000
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004001 i915_gem_object_put_unlocked(obj);
4002 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004003}
4004
4005int
4006i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4007 struct drm_file *file_priv)
4008{
Akshay Joshi0206e352011-08-16 15:34:10 -04004009 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004010}
4011
Chris Wilson3ef94da2009-09-14 16:50:29 +01004012int
4013i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4014 struct drm_file *file_priv)
4015{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004016 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004017 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004018 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004019 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004020
4021 switch (args->madv) {
4022 case I915_MADV_DONTNEED:
4023 case I915_MADV_WILLNEED:
4024 break;
4025 default:
4026 return -EINVAL;
4027 }
4028
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004029 ret = i915_mutex_lock_interruptible(dev);
4030 if (ret)
4031 return ret;
4032
Chris Wilson03ac0642016-07-20 13:31:51 +01004033 obj = i915_gem_object_lookup(file_priv, args->handle);
4034 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004035 ret = -ENOENT;
4036 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004037 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004038
Daniel Vetter656bfa32014-11-20 09:26:30 +01004039 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004040 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004041 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4042 if (obj->madv == I915_MADV_WILLNEED)
4043 i915_gem_object_unpin_pages(obj);
4044 if (args->madv == I915_MADV_WILLNEED)
4045 i915_gem_object_pin_pages(obj);
4046 }
4047
Chris Wilson05394f32010-11-08 19:18:58 +00004048 if (obj->madv != __I915_MADV_PURGED)
4049 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004050
Chris Wilson6c085a72012-08-20 11:40:46 +02004051 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004052 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004053 i915_gem_object_truncate(obj);
4054
Chris Wilson05394f32010-11-08 19:18:58 +00004055 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004056
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004057 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004058unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004059 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004060 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004061}
4062
Chris Wilson37e680a2012-06-07 15:38:42 +01004063void i915_gem_object_init(struct drm_i915_gem_object *obj,
4064 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004065{
Chris Wilsonb4716182015-04-27 13:41:17 +01004066 int i;
4067
Ben Widawsky35c20a62013-05-31 11:28:48 -07004068 INIT_LIST_HEAD(&obj->global_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004069 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004070 init_request_active(&obj->last_read[i],
4071 i915_gem_object_retire__read);
4072 init_request_active(&obj->last_write,
4073 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004074 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004075 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004076 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004077
Chris Wilson37e680a2012-06-07 15:38:42 +01004078 obj->ops = ops;
4079
Chris Wilson50349242016-08-18 17:17:04 +01004080 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004081 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004082
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004083 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004084}
4085
Chris Wilson37e680a2012-06-07 15:38:42 +01004086static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004087 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004088 .get_pages = i915_gem_object_get_pages_gtt,
4089 .put_pages = i915_gem_object_put_pages_gtt,
4090};
4091
Dave Gordond37cd8a2016-04-22 19:14:32 +01004092struct drm_i915_gem_object *i915_gem_object_create(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00004093 size_t size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004094{
Daniel Vetterc397b902010-04-09 19:05:07 +00004095 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004096 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004097 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004098 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004099
Chris Wilson42dcedd2012-11-15 11:32:30 +00004100 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004101 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004102 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004103
Chris Wilsonfe3db792016-04-25 13:32:13 +01004104 ret = drm_gem_object_init(dev, &obj->base, size);
4105 if (ret)
4106 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004107
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004108 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4109 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4110 /* 965gm cannot relocate objects above 4GiB. */
4111 mask &= ~__GFP_HIGHMEM;
4112 mask |= __GFP_DMA32;
4113 }
4114
Al Viro93c76a32015-12-04 23:45:44 -05004115 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004116 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004117
Chris Wilson37e680a2012-06-07 15:38:42 +01004118 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004119
Daniel Vetterc397b902010-04-09 19:05:07 +00004120 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4121 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4122
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004123 if (HAS_LLC(dev)) {
4124 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004125 * cache) for about a 10% performance improvement
4126 * compared to uncached. Graphics requests other than
4127 * display scanout are coherent with the CPU in
4128 * accessing this cache. This means in this mode we
4129 * don't need to clflush on the CPU side, and on the
4130 * GPU side we only need to flush internal caches to
4131 * get data visible to the CPU.
4132 *
4133 * However, we maintain the display planes as UC, and so
4134 * need to rebind when first used as such.
4135 */
4136 obj->cache_level = I915_CACHE_LLC;
4137 } else
4138 obj->cache_level = I915_CACHE_NONE;
4139
Daniel Vetterd861e332013-07-24 23:25:03 +02004140 trace_i915_gem_object_create(obj);
4141
Chris Wilson05394f32010-11-08 19:18:58 +00004142 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004143
4144fail:
4145 i915_gem_object_free(obj);
4146
4147 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004148}
4149
Chris Wilson340fbd82014-05-22 09:16:52 +01004150static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4151{
4152 /* If we are the last user of the backing storage (be it shmemfs
4153 * pages or stolen etc), we know that the pages are going to be
4154 * immediately released. In this case, we can then skip copying
4155 * back the contents from the GPU.
4156 */
4157
4158 if (obj->madv != I915_MADV_WILLNEED)
4159 return false;
4160
4161 if (obj->base.filp == NULL)
4162 return true;
4163
4164 /* At first glance, this looks racy, but then again so would be
4165 * userspace racing mmap against close. However, the first external
4166 * reference to the filp can only be obtained through the
4167 * i915_gem_mmap_ioctl() which safeguards us against the user
4168 * acquiring such a reference whilst we are in the middle of
4169 * freeing the object.
4170 */
4171 return atomic_long_read(&obj->base.filp->f_count) == 1;
4172}
4173
Chris Wilson1488fc02012-04-24 15:47:31 +01004174void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004175{
Chris Wilson1488fc02012-04-24 15:47:31 +01004176 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004177 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004178 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004179 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004180
Paulo Zanonif65c9162013-11-27 18:20:34 -02004181 intel_runtime_pm_get(dev_priv);
4182
Chris Wilson26e12f82011-03-20 11:20:19 +00004183 trace_i915_gem_object_destroy(obj);
4184
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004185 /* All file-owned VMA should have been released by this point through
4186 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4187 * However, the object may also be bound into the global GTT (e.g.
4188 * older GPUs without per-process support, or for direct access through
4189 * the GTT either for the user or for scanout). Those VMA still need to
4190 * unbound now.
4191 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004192 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004193 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004194 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004195 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004196 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004197 }
Chris Wilson15717de2016-08-04 07:52:26 +01004198 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004199
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004200 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4201 * before progressing. */
4202 if (obj->stolen)
4203 i915_gem_object_unpin_pages(obj);
4204
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004205 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004206
Daniel Vetter656bfa32014-11-20 09:26:30 +01004207 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4208 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004209 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004210 i915_gem_object_unpin_pages(obj);
4211
Ben Widawsky401c29f2013-05-31 11:28:47 -07004212 if (WARN_ON(obj->pages_pin_count))
4213 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004214 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004215 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004216 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004217
Chris Wilson9da3da62012-06-01 15:20:22 +01004218 BUG_ON(obj->pages);
4219
Chris Wilson2f745ad2012-09-04 21:02:58 +01004220 if (obj->base.import_attach)
4221 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004222
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004223 if (obj->ops->release)
4224 obj->ops->release(obj);
4225
Chris Wilson05394f32010-11-08 19:18:58 +00004226 drm_gem_object_release(&obj->base);
4227 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004228
Chris Wilson05394f32010-11-08 19:18:58 +00004229 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004230 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004231
4232 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004233}
4234
Chris Wilsondcff85c2016-08-05 10:14:11 +01004235int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004236{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004237 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004238 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004239
Chris Wilson54b4f682016-07-21 21:16:19 +01004240 intel_suspend_gt_powersave(dev_priv);
4241
Chris Wilson45c5f202013-10-16 11:50:01 +01004242 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004243
4244 /* We have to flush all the executing contexts to main memory so
4245 * that they can saved in the hibernation image. To ensure the last
4246 * context image is coherent, we have to switch away from it. That
4247 * leaves the dev_priv->kernel_context still active when
4248 * we actually suspend, and its image in memory may not match the GPU
4249 * state. Fortunately, the kernel_context is disposable and we do
4250 * not rely on its state.
4251 */
4252 ret = i915_gem_switch_to_kernel_context(dev_priv);
4253 if (ret)
4254 goto err;
4255
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004256 ret = i915_gem_wait_for_idle(dev_priv,
4257 I915_WAIT_INTERRUPTIBLE |
4258 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004259 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004260 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004261
Chris Wilsonc0336662016-05-06 15:40:21 +01004262 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004263
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004264 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004265 mutex_unlock(&dev->struct_mutex);
4266
Chris Wilson737b1502015-01-26 18:03:03 +02004267 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004268 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4269 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004270
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004271 /* Assert that we sucessfully flushed all the work and
4272 * reset the GPU back to its idle, low power state.
4273 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004274 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004275
Imre Deak1c777c52016-10-12 17:46:37 +03004276 /*
4277 * Neither the BIOS, ourselves or any other kernel
4278 * expects the system to be in execlists mode on startup,
4279 * so we need to reset the GPU back to legacy mode. And the only
4280 * known way to disable logical contexts is through a GPU reset.
4281 *
4282 * So in order to leave the system in a known default configuration,
4283 * always reset the GPU upon unload and suspend. Afterwards we then
4284 * clean up the GEM state tracking, flushing off the requests and
4285 * leaving the system in a known idle state.
4286 *
4287 * Note that is of the upmost importance that the GPU is idle and
4288 * all stray writes are flushed *before* we dismantle the backing
4289 * storage for the pinned objects.
4290 *
4291 * However, since we are uncertain that resetting the GPU on older
4292 * machines is a good idea, we don't - just in case it leaves the
4293 * machine in an unusable condition.
4294 */
4295 if (HAS_HW_CONTEXTS(dev)) {
4296 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4297 WARN_ON(reset && reset != -ENODEV);
4298 }
4299
Eric Anholt673a3942008-07-30 12:06:12 -07004300 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004301
4302err:
4303 mutex_unlock(&dev->struct_mutex);
4304 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004305}
4306
Chris Wilson5ab57c72016-07-15 14:56:20 +01004307void i915_gem_resume(struct drm_device *dev)
4308{
4309 struct drm_i915_private *dev_priv = to_i915(dev);
4310
4311 mutex_lock(&dev->struct_mutex);
4312 i915_gem_restore_gtt_mappings(dev);
4313
4314 /* As we didn't flush the kernel context before suspend, we cannot
4315 * guarantee that the context image is complete. So let's just reset
4316 * it and start again.
4317 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004318 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004319
4320 mutex_unlock(&dev->struct_mutex);
4321}
4322
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004323void i915_gem_init_swizzling(struct drm_device *dev)
4324{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004325 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004326
Daniel Vetter11782b02012-01-31 16:47:55 +01004327 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004328 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4329 return;
4330
4331 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4332 DISP_TILE_SURFACE_SWIZZLING);
4333
Daniel Vetter11782b02012-01-31 16:47:55 +01004334 if (IS_GEN5(dev))
4335 return;
4336
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004337 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
4338 if (IS_GEN6(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004339 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Ben Widawsky8782e262012-12-18 10:31:23 -08004340 else if (IS_GEN7(dev))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004341 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Ben Widawsky31a53362013-11-02 21:07:04 -07004342 else if (IS_GEN8(dev))
4343 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004344 else
4345 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004346}
Daniel Vettere21af882012-02-09 20:53:27 +01004347
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004348static void init_unused_ring(struct drm_device *dev, u32 base)
4349{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004350 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004351
4352 I915_WRITE(RING_CTL(base), 0);
4353 I915_WRITE(RING_HEAD(base), 0);
4354 I915_WRITE(RING_TAIL(base), 0);
4355 I915_WRITE(RING_START(base), 0);
4356}
4357
4358static void init_unused_rings(struct drm_device *dev)
4359{
4360 if (IS_I830(dev)) {
4361 init_unused_ring(dev, PRB1_BASE);
4362 init_unused_ring(dev, SRB0_BASE);
4363 init_unused_ring(dev, SRB1_BASE);
4364 init_unused_ring(dev, SRB2_BASE);
4365 init_unused_ring(dev, SRB3_BASE);
4366 } else if (IS_GEN2(dev)) {
4367 init_unused_ring(dev, SRB0_BASE);
4368 init_unused_ring(dev, SRB1_BASE);
4369 } else if (IS_GEN3(dev)) {
4370 init_unused_ring(dev, PRB1_BASE);
4371 init_unused_ring(dev, PRB2_BASE);
4372 }
4373}
4374
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004375int
4376i915_gem_init_hw(struct drm_device *dev)
4377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004378 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004379 struct intel_engine_cs *engine;
Chris Wilsond200cda2016-04-28 09:56:44 +01004380 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004381
Chris Wilson5e4f5182015-02-13 14:35:59 +00004382 /* Double layer security blanket, see i915_gem_init() */
4383 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4384
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004385 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004386 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004387
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004388 if (IS_HASWELL(dev))
4389 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev) ?
4390 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004391
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004392 if (HAS_PCH_NOP(dev)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004393 if (IS_IVYBRIDGE(dev)) {
4394 u32 temp = I915_READ(GEN7_MSG_CTL);
4395 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4396 I915_WRITE(GEN7_MSG_CTL, temp);
4397 } else if (INTEL_INFO(dev)->gen >= 7) {
4398 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4399 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4400 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4401 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004402 }
4403
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004404 i915_gem_init_swizzling(dev);
4405
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004406 /*
4407 * At least 830 can leave some of the unused rings
4408 * "active" (ie. head != tail) after resume which
4409 * will prevent c3 entry. Makes sure all unused rings
4410 * are totally idle.
4411 */
4412 init_unused_rings(dev);
4413
Dave Gordoned54c1a2016-01-19 19:02:54 +00004414 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004415
John Harrison4ad2fd82015-06-18 13:11:20 +01004416 ret = i915_ppgtt_init_hw(dev);
4417 if (ret) {
4418 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4419 goto out;
4420 }
4421
4422 /* Need to do basic initialisation of all rings first: */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004423 for_each_engine(engine, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004424 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004425 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004426 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004427 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004428
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004429 intel_mocs_init_l3cc_table(dev);
4430
Alex Dai33a732f2015-08-12 15:43:36 +01004431 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004432 ret = intel_guc_setup(dev);
4433 if (ret)
4434 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004435
Chris Wilson5e4f5182015-02-13 14:35:59 +00004436out:
4437 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004438 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004439}
4440
Chris Wilson39df9192016-07-20 13:31:57 +01004441bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4442{
4443 if (INTEL_INFO(dev_priv)->gen < 6)
4444 return false;
4445
4446 /* TODO: make semaphores and Execlists play nicely together */
4447 if (i915.enable_execlists)
4448 return false;
4449
4450 if (value >= 0)
4451 return value;
4452
4453#ifdef CONFIG_INTEL_IOMMU
4454 /* Enable semaphores on SNB when IO remapping is off */
4455 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4456 return false;
4457#endif
4458
4459 return true;
4460}
4461
Chris Wilson1070a422012-04-24 15:47:41 +01004462int i915_gem_init(struct drm_device *dev)
4463{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004464 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004465 int ret;
4466
Chris Wilson1070a422012-04-24 15:47:41 +01004467 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004468
Oscar Mateoa83014d2014-07-24 17:04:21 +01004469 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004470 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004471 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004472 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004473 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004474 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004475 }
4476
Chris Wilson5e4f5182015-02-13 14:35:59 +00004477 /* This is just a security blanket to placate dragons.
4478 * On some systems, we very sporadically observe that the first TLBs
4479 * used by the CS may be stale, despite us poking the TLB reset. If
4480 * we hold the forcewake during initialisation these problems
4481 * just magically go away.
4482 */
4483 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4484
Chris Wilson72778cb2016-05-19 16:17:16 +01004485 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004486
4487 ret = i915_gem_init_ggtt(dev_priv);
4488 if (ret)
4489 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004490
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004491 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004492 if (ret)
4493 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004494
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004495 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004496 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004497 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004498
4499 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004500 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004501 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004502 * wedged. But we only want to do this where the GPU is angry,
4503 * for all other failure, such as an allocation failure, bail.
4504 */
4505 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004506 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004507 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004508 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004509
4510out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004511 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004512 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004513
Chris Wilson60990322014-04-09 09:19:42 +01004514 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004515}
4516
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004517void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004518i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004519{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004520 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004521 struct intel_engine_cs *engine;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004522
Dave Gordonb4ac5af2016-03-24 11:20:38 +00004523 for_each_engine(engine, dev_priv)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004524 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004525}
4526
Chris Wilson64193402010-10-24 12:38:05 +01004527static void
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004528init_engine_lists(struct intel_engine_cs *engine)
Chris Wilson64193402010-10-24 12:38:05 +01004529{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00004530 INIT_LIST_HEAD(&engine->request_list);
Chris Wilson64193402010-10-24 12:38:05 +01004531}
4532
Eric Anholt673a3942008-07-30 12:06:12 -07004533void
Imre Deak40ae4e12016-03-16 14:54:03 +02004534i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4535{
Chris Wilson91c8a322016-07-05 10:40:23 +01004536 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004537 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004538
4539 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4540 !IS_CHERRYVIEW(dev_priv))
4541 dev_priv->num_fence_regs = 32;
4542 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4543 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4544 dev_priv->num_fence_regs = 16;
4545 else
4546 dev_priv->num_fence_regs = 8;
4547
Chris Wilsonc0336662016-05-06 15:40:21 +01004548 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004549 dev_priv->num_fence_regs =
4550 I915_READ(vgtif_reg(avail_rs.fence_num));
4551
4552 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004553 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4554 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4555
4556 fence->i915 = dev_priv;
4557 fence->id = i;
4558 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4559 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004560 i915_gem_restore_fences(dev);
4561
4562 i915_gem_detect_bit_6_swizzle(dev);
4563}
4564
4565void
Imre Deakd64aa092016-01-19 15:26:29 +02004566i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004567{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004568 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004569 int i;
4570
Chris Wilsonefab6d82015-04-07 16:20:57 +01004571 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004572 kmem_cache_create("i915_gem_object",
4573 sizeof(struct drm_i915_gem_object), 0,
4574 SLAB_HWCACHE_ALIGN,
4575 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004576 dev_priv->vmas =
4577 kmem_cache_create("i915_gem_vma",
4578 sizeof(struct i915_vma), 0,
4579 SLAB_HWCACHE_ALIGN,
4580 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004581 dev_priv->requests =
4582 kmem_cache_create("i915_gem_request",
4583 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004584 SLAB_HWCACHE_ALIGN |
4585 SLAB_RECLAIM_ACCOUNT |
4586 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004587 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004588
Ben Widawskya33afea2013-09-17 21:12:45 -07004589 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004590 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4591 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004592 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004593 for (i = 0; i < I915_NUM_ENGINES; i++)
4594 init_engine_lists(&dev_priv->engine[i]);
Chris Wilson67d97da2016-07-04 08:08:31 +01004595 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004596 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004597 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004598 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004599 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004600 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004601
Chris Wilson72bfa192010-12-19 11:42:05 +00004602 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4603
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004604 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004605
Chris Wilsonce453d82011-02-21 14:43:56 +00004606 dev_priv->mm.interruptible = true;
4607
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004608 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4609
Chris Wilsonb5add952016-08-04 16:32:36 +01004610 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004611}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004612
Imre Deakd64aa092016-01-19 15:26:29 +02004613void i915_gem_load_cleanup(struct drm_device *dev)
4614{
4615 struct drm_i915_private *dev_priv = to_i915(dev);
4616
4617 kmem_cache_destroy(dev_priv->requests);
4618 kmem_cache_destroy(dev_priv->vmas);
4619 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004620
4621 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4622 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004623}
4624
Chris Wilson6a800ea2016-09-21 14:51:07 +01004625int i915_gem_freeze(struct drm_i915_private *dev_priv)
4626{
4627 intel_runtime_pm_get(dev_priv);
4628
4629 mutex_lock(&dev_priv->drm.struct_mutex);
4630 i915_gem_shrink_all(dev_priv);
4631 mutex_unlock(&dev_priv->drm.struct_mutex);
4632
4633 intel_runtime_pm_put(dev_priv);
4634
4635 return 0;
4636}
4637
Chris Wilson461fb992016-05-14 07:26:33 +01004638int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4639{
4640 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004641 struct list_head *phases[] = {
4642 &dev_priv->mm.unbound_list,
4643 &dev_priv->mm.bound_list,
4644 NULL
4645 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004646
4647 /* Called just before we write the hibernation image.
4648 *
4649 * We need to update the domain tracking to reflect that the CPU
4650 * will be accessing all the pages to create and restore from the
4651 * hibernation, and so upon restoration those pages will be in the
4652 * CPU domain.
4653 *
4654 * To make sure the hibernation image contains the latest state,
4655 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004656 *
4657 * To try and reduce the hibernation image, we manually shrink
4658 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004659 */
4660
Chris Wilson6a800ea2016-09-21 14:51:07 +01004661 mutex_lock(&dev_priv->drm.struct_mutex);
4662 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004663
Chris Wilson7aab2d52016-09-09 20:02:18 +01004664 for (p = phases; *p; p++) {
4665 list_for_each_entry(obj, *p, global_list) {
4666 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4667 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4668 }
Chris Wilson461fb992016-05-14 07:26:33 +01004669 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004670 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004671
4672 return 0;
4673}
4674
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004675void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004676{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004677 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004678 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004679
4680 /* Clean up our request list when the client is going away, so that
4681 * later retire_requests won't dereference our soon-to-be-gone
4682 * file_priv.
4683 */
Chris Wilson1c255952010-09-26 11:03:27 +01004684 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004685 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004686 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004687 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004688
Chris Wilson2e1b8732015-04-27 13:41:22 +01004689 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004690 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004691 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004692 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004693 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004694}
4695
4696int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4697{
4698 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004699 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004700
4701 DRM_DEBUG_DRIVER("\n");
4702
4703 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4704 if (!file_priv)
4705 return -ENOMEM;
4706
4707 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004708 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004709 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004710 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004711
4712 spin_lock_init(&file_priv->mm.lock);
4713 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004714
Chris Wilsonc80ff162016-07-27 09:07:27 +01004715 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004716
Ben Widawskye422b882013-12-06 14:10:58 -08004717 ret = i915_gem_context_open(dev, file);
4718 if (ret)
4719 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004720
Ben Widawskye422b882013-12-06 14:10:58 -08004721 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004722}
4723
Daniel Vetterb680c372014-09-19 18:27:27 +02004724/**
4725 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004726 * @old: current GEM buffer for the frontbuffer slots
4727 * @new: new GEM buffer for the frontbuffer slots
4728 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004729 *
4730 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4731 * from @old and setting them in @new. Both @old and @new can be NULL.
4732 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004733void i915_gem_track_fb(struct drm_i915_gem_object *old,
4734 struct drm_i915_gem_object *new,
4735 unsigned frontbuffer_bits)
4736{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004737 /* Control of individual bits within the mask are guarded by
4738 * the owning plane->mutex, i.e. we can never see concurrent
4739 * manipulation of individual bits. But since the bitfield as a whole
4740 * is updated using RMW, we need to use atomics in order to update
4741 * the bits.
4742 */
4743 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4744 sizeof(atomic_t) * BITS_PER_BYTE);
4745
Daniel Vettera071fa02014-06-18 23:28:09 +02004746 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004747 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4748 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004749 }
4750
4751 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004752 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4753 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004754 }
4755}
4756
Dave Gordon033908a2015-12-10 18:51:23 +00004757/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4758struct page *
4759i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4760{
4761 struct page *page;
4762
4763 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004764 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004765 return NULL;
4766
4767 page = i915_gem_object_get_page(obj, n);
4768 set_page_dirty(page);
4769 return page;
4770}
4771
Dave Gordonea702992015-07-09 19:29:02 +01004772/* Allocate a new GEM object and fill it with the supplied data */
4773struct drm_i915_gem_object *
4774i915_gem_object_create_from_data(struct drm_device *dev,
4775 const void *data, size_t size)
4776{
4777 struct drm_i915_gem_object *obj;
4778 struct sg_table *sg;
4779 size_t bytes;
4780 int ret;
4781
Dave Gordond37cd8a2016-04-22 19:14:32 +01004782 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004783 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004784 return obj;
4785
4786 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4787 if (ret)
4788 goto fail;
4789
4790 ret = i915_gem_object_get_pages(obj);
4791 if (ret)
4792 goto fail;
4793
4794 i915_gem_object_pin_pages(obj);
4795 sg = obj->pages;
4796 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004797 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004798 i915_gem_object_unpin_pages(obj);
4799
4800 if (WARN_ON(bytes != size)) {
4801 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4802 ret = -EFAULT;
4803 goto fail;
4804 }
4805
4806 return obj;
4807
4808fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004809 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004810 return ERR_PTR(ret);
4811}