blob: b8a51515e73cf5aea030b79848d25964d06472f5 [file] [log] [blame]
Roland Dreier225c7b12007-05-08 18:00:38 -07001/*
2 * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
3 * Copyright (c) 2005 Sun Microsystems, Inc. All rights reserved.
Jack Morgenstein51a379d2008-07-25 10:32:52 -07004 * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
Roland Dreier225c7b12007-05-08 18:00:38 -07005 * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
6 *
7 * This software is available to you under a choice of one of two
8 * licenses. You may choose to be licensed under the terms of the GNU
9 * General Public License (GPL) Version 2, available from the file
10 * COPYING in the main directory of this source tree, or the
11 * OpenIB.org BSD license below:
12 *
13 * Redistribution and use in source and binary forms, with or
14 * without modification, are permitted provided that the following
15 * conditions are met:
16 *
17 * - Redistributions of source code must retain the above
18 * copyright notice, this list of conditions and the following
19 * disclaimer.
20 *
21 * - Redistributions in binary form must reproduce the above
22 * copyright notice, this list of conditions and the following
23 * disclaimer in the documentation and/or other materials
24 * provided with the distribution.
25 *
26 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
27 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
28 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
29 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
30 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
31 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
32 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
33 * SOFTWARE.
34 */
35
36#include <linux/module.h>
37#include <linux/init.h>
38#include <linux/errno.h>
39#include <linux/pci.h>
40#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Eli Cohenc1b43dc2011-03-22 22:38:41 +000042#include <linux/io-mapping.h>
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000043#include <linux/delay.h>
Eyal Perryb046ffe2013-10-15 16:55:24 +020044#include <linux/kmod.h>
Jiri Pirko09d4d082016-02-26 17:32:24 +010045#include <net/devlink.h>
Roland Dreier225c7b12007-05-08 18:00:38 -070046
47#include <linux/mlx4/device.h>
48#include <linux/mlx4/doorbell.h>
49
50#include "mlx4.h"
51#include "fw.h"
52#include "icm.h"
53
54MODULE_AUTHOR("Roland Dreier");
55MODULE_DESCRIPTION("Mellanox ConnectX HCA low-level driver");
56MODULE_LICENSE("Dual BSD/GPL");
57MODULE_VERSION(DRV_VERSION);
58
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -070059struct workqueue_struct *mlx4_wq;
60
Roland Dreier225c7b12007-05-08 18:00:38 -070061#ifdef CONFIG_MLX4_DEBUG
62
63int mlx4_debug_level = 0;
64module_param_named(debug_level, mlx4_debug_level, int, 0644);
65MODULE_PARM_DESC(debug_level, "Enable debug tracing if > 0");
66
67#endif /* CONFIG_MLX4_DEBUG */
68
69#ifdef CONFIG_PCI_MSI
70
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +030071static int msi_x = 1;
Roland Dreier225c7b12007-05-08 18:00:38 -070072module_param(msi_x, int, 0444);
73MODULE_PARM_DESC(msi_x, "attempt to use MSI-X if nonzero");
74
75#else /* CONFIG_PCI_MSI */
76
77#define msi_x (0)
78
79#endif /* CONFIG_PCI_MSI */
80
Matan Barakdd41cc32014-03-19 18:11:53 +020081static uint8_t num_vfs[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030082static int num_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020083module_param_array(num_vfs, byte , &num_vfs_argc, 0444);
84MODULE_PARM_DESC(num_vfs, "enable #num_vfs functions if num_vfs > 0\n"
85 "num_vfs=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000086
Matan Barakdd41cc32014-03-19 18:11:53 +020087static uint8_t probe_vf[3] = {0, 0, 0};
Matan Barakeffa4bc2014-09-23 16:05:59 +030088static int probe_vfs_argc;
Matan Barakdd41cc32014-03-19 18:11:53 +020089module_param_array(probe_vf, byte, &probe_vfs_argc, 0444);
90MODULE_PARM_DESC(probe_vf, "number of vfs to probe by pf driver (num_vfs > 0)\n"
91 "probe_vf=port1,port2,port1+2");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +000092
Jack Morgenstein3c439b52012-12-06 17:12:00 +000093int mlx4_log_num_mgm_entry_size = MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +000094module_param_named(log_num_mgm_entry_size,
95 mlx4_log_num_mgm_entry_size, int, 0444);
96MODULE_PARM_DESC(log_num_mgm_entry_size, "log mgm size, that defines the num"
97 " of qp per mcg, for example:"
Jack Morgenstein3c439b52012-12-06 17:12:00 +000098 " 10 gives 248.range: 7 <="
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +000099 " log_num_mgm_entry_size <= 12."
Jack Morgenstein3c439b52012-12-06 17:12:00 +0000100 " To activate device managed"
101 " flow steering when available, set to -1");
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +0000102
Eyal Perrybe902ab2013-12-19 21:20:15 +0200103static bool enable_64b_cqe_eqe = true;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000104module_param(enable_64b_cqe_eqe, bool, 0444);
105MODULE_PARM_DESC(enable_64b_cqe_eqe,
Eyal Perrybe902ab2013-12-19 21:20:15 +0200106 "Enable 64 byte CQEs/EQEs when the FW supports this (default: True)");
Or Gerlitz08ff3232012-10-21 14:59:24 +0000107
Ido Shamay77507aa2014-09-18 11:50:59 +0300108#define PF_CONTEXT_BEHAVIOUR_MASK (MLX4_FUNC_CAP_64B_EQE_CQE | \
Matan Barak7d077cd2014-12-11 10:58:00 +0200109 MLX4_FUNC_CAP_EQE_CQE_STRIDE | \
110 MLX4_FUNC_CAP_DMFS_A0_STATIC)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000111
Yishai Hadas55ad3592015-01-25 16:59:42 +0200112#define RESET_PERSIST_MASK_FLAGS (MLX4_FLAG_SRIOV)
113
Bill Pembertonf57e6842012-12-03 09:23:15 -0500114static char mlx4_version[] =
Roland Dreier225c7b12007-05-08 18:00:38 -0700115 DRV_NAME ": Mellanox ConnectX core driver v"
116 DRV_VERSION " (" DRV_RELDATE ")\n";
117
118static struct mlx4_profile default_profile = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000119 .num_qp = 1 << 18,
Roland Dreier225c7b12007-05-08 18:00:38 -0700120 .num_srq = 1 << 16,
Jack Morgensteinc9f2ba52007-07-17 13:11:43 +0300121 .rdmarc_per_qp = 1 << 4,
Roland Dreier225c7b12007-05-08 18:00:38 -0700122 .num_cq = 1 << 16,
123 .num_mcg = 1 << 13,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000124 .num_mpt = 1 << 19,
Marcel Apfelbaum9fd7a1e2012-01-19 09:45:31 +0000125 .num_mtt = 1 << 20, /* It is really num mtt segements */
Roland Dreier225c7b12007-05-08 18:00:38 -0700126};
127
Amir Vadai2599d852014-07-22 15:44:11 +0300128static struct mlx4_profile low_mem_profile = {
129 .num_qp = 1 << 17,
130 .num_srq = 1 << 6,
131 .rdmarc_per_qp = 1 << 4,
132 .num_cq = 1 << 8,
133 .num_mcg = 1 << 8,
134 .num_mpt = 1 << 9,
135 .num_mtt = 1 << 7,
136};
137
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000138static int log_num_mac = 7;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700139module_param_named(log_num_mac, log_num_mac, int, 0444);
140MODULE_PARM_DESC(log_num_mac, "Log2 max number of MACs per ETH port (1-7)");
141
142static int log_num_vlan;
143module_param_named(log_num_vlan, log_num_vlan, int, 0444);
144MODULE_PARM_DESC(log_num_vlan, "Log2 max number of VLANs per ETH port (0-7)");
Or Gerlitzcb296882011-10-16 10:26:21 +0200145/* Log2 max number of VLANs per ETH port (0-7) */
146#define MLX4_LOG_NUM_VLANS 7
Amir Vadai2599d852014-07-22 15:44:11 +0300147#define MLX4_MIN_LOG_NUM_VLANS 0
148#define MLX4_MIN_LOG_NUM_MAC 1
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700149
Rusty Russelleb939922011-12-19 14:08:01 +0000150static bool use_prio;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700151module_param_named(use_prio, use_prio, bool, 0444);
Amir Vadaiecc8fb12014-05-22 15:55:39 +0300152MODULE_PARM_DESC(use_prio, "Enable steering by VLAN priority on ETH ports (deprecated)");
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700153
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000154int log_mtts_per_seg = ilog2(MLX4_MTT_ENTRY_PER_SEG);
Eli Cohenab6bf422009-05-27 14:38:34 -0700155module_param_named(log_mtts_per_seg, log_mtts_per_seg, int, 0444);
Eli Cohen04986282010-09-20 08:42:38 +0200156MODULE_PARM_DESC(log_mtts_per_seg, "Log2 number of MTT entries per segment (1-7)");
Eli Cohenab6bf422009-05-27 14:38:34 -0700157
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000158static int port_type_array[2] = {MLX4_PORT_TYPE_NONE, MLX4_PORT_TYPE_NONE};
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000159static int arr_argc = 2;
160module_param_array(port_type_array, int, &arr_argc, 0444);
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000161MODULE_PARM_DESC(port_type_array, "Array of port types: HW_DEFAULT (0) is default "
162 "1 for IB, 2 for Ethernet");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000163
164struct mlx4_port_config {
165 struct list_head list;
166 enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
167 struct pci_dev *pdev;
168};
169
Amir Vadai97989352014-03-06 18:28:17 +0200170static atomic_t pf_loading = ATOMIC_INIT(0);
171
Huy Nguyen85743f12016-02-17 17:24:26 +0200172static inline void mlx4_set_num_reserved_uars(struct mlx4_dev *dev,
173 struct mlx4_dev_cap *dev_cap)
174{
175 /* The reserved_uars is calculated by system page size unit.
176 * Therefore, adjustment is added when the uar page size is less
177 * than the system page size
178 */
179 dev->caps.reserved_uars =
180 max_t(int,
181 mlx4_get_num_reserved_uar(dev),
182 dev_cap->reserved_uars /
183 (1 << (PAGE_SHIFT - dev->uar_page_shift)));
184}
185
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700186int mlx4_check_port_params(struct mlx4_dev *dev,
187 enum mlx4_port_type *port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700188{
189 int i;
190
Yuval Shaia0b997652014-12-13 10:18:40 -0800191 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP)) {
192 for (i = 0; i < dev->caps.num_ports - 1; i++) {
193 if (port_type[i] != port_type[i + 1]) {
Joe Perches1a91de22014-05-07 12:52:57 -0700194 mlx4_err(dev, "Only same port types supported on this HCA, aborting\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700195 return -EINVAL;
196 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700197 }
198 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700199
200 for (i = 0; i < dev->caps.num_ports; i++) {
201 if (!(port_type[i] & dev->caps.supported_type[i+1])) {
Joe Perches1a91de22014-05-07 12:52:57 -0700202 mlx4_err(dev, "Requested port type for port %d is not supported on this HCA\n",
203 i + 1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700204 return -EINVAL;
205 }
206 }
207 return 0;
208}
209
210static void mlx4_set_port_mask(struct mlx4_dev *dev)
211{
212 int i;
213
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700214 for (i = 1; i <= dev->caps.num_ports; ++i)
Jack Morgenstein65dab252011-12-13 04:10:41 +0000215 dev->caps.port_mask[i] = dev->caps.port_type[i];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700216}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000217
Matan Barak7ae0e402014-11-13 14:45:32 +0200218enum {
219 MLX4_QUERY_FUNC_NUM_SYS_EQS = 1 << 0,
220};
221
222static int mlx4_query_func(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
223{
224 int err = 0;
225 struct mlx4_func func;
226
227 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
228 err = mlx4_QUERY_FUNC(dev, &func, 0);
229 if (err) {
230 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
231 return err;
232 }
233 dev_cap->max_eqs = func.max_eq;
234 dev_cap->reserved_eqs = func.rsvd_eqs;
235 dev_cap->reserved_uars = func.rsvd_uars;
236 err |= MLX4_QUERY_FUNC_NUM_SYS_EQS;
237 }
238 return err;
239}
240
Ido Shamay77507aa2014-09-18 11:50:59 +0300241static void mlx4_enable_cqe_eqe_stride(struct mlx4_dev *dev)
242{
243 struct mlx4_caps *dev_cap = &dev->caps;
244
245 /* FW not supporting or cancelled by user */
246 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_EQE_STRIDE) ||
247 !(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_CQE_STRIDE))
248 return;
249
250 /* Must have 64B CQE_EQE enabled by FW to use bigger stride
251 * When FW has NCSI it may decide not to report 64B CQE/EQEs
252 */
253 if (!(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_EQE) ||
254 !(dev_cap->flags & MLX4_DEV_CAP_FLAG_64B_CQE)) {
255 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
256 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
257 return;
258 }
259
260 if (cache_line_size() == 128 || cache_line_size() == 256) {
261 mlx4_dbg(dev, "Enabling CQE stride cacheLine supported\n");
262 /* Changing the real data inside CQE size to 32B */
263 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
264 dev_cap->flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
265
266 if (mlx4_is_master(dev))
267 dev_cap->function_caps |= MLX4_FUNC_CAP_EQE_CQE_STRIDE;
268 } else {
Or Gerlitz0fab5412015-02-03 17:57:17 +0200269 if (cache_line_size() != 32 && cache_line_size() != 64)
270 mlx4_dbg(dev, "Disabling CQE stride, cacheLine size unsupported\n");
Ido Shamay77507aa2014-09-18 11:50:59 +0300271 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
272 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
273 }
274}
275
Matan Barak431df8c2014-12-11 10:57:59 +0200276static int _mlx4_dev_port(struct mlx4_dev *dev, int port,
277 struct mlx4_port_cap *port_cap)
278{
279 dev->caps.vl_cap[port] = port_cap->max_vl;
280 dev->caps.ib_mtu_cap[port] = port_cap->ib_mtu;
281 dev->phys_caps.gid_phys_table_len[port] = port_cap->max_gids;
282 dev->phys_caps.pkey_phys_table_len[port] = port_cap->max_pkeys;
283 /* set gid and pkey table operating lengths by default
284 * to non-sriov values
285 */
286 dev->caps.gid_table_len[port] = port_cap->max_gids;
287 dev->caps.pkey_table_len[port] = port_cap->max_pkeys;
288 dev->caps.port_width_cap[port] = port_cap->max_port_width;
289 dev->caps.eth_mtu_cap[port] = port_cap->eth_mtu;
290 dev->caps.def_mac[port] = port_cap->def_mac;
291 dev->caps.supported_type[port] = port_cap->supported_port_types;
292 dev->caps.suggested_type[port] = port_cap->suggested_type;
293 dev->caps.default_sense[port] = port_cap->default_sense;
294 dev->caps.trans_type[port] = port_cap->trans_type;
295 dev->caps.vendor_oui[port] = port_cap->vendor_oui;
296 dev->caps.wavelength[port] = port_cap->wavelength;
297 dev->caps.trans_code[port] = port_cap->trans_code;
298
299 return 0;
300}
301
302static int mlx4_dev_port(struct mlx4_dev *dev, int port,
303 struct mlx4_port_cap *port_cap)
304{
305 int err = 0;
306
307 err = mlx4_QUERY_PORT(dev, port, port_cap);
308
309 if (err)
310 mlx4_err(dev, "QUERY_PORT command failed.\n");
311
312 return err;
313}
314
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300315static inline void mlx4_enable_ignore_fcs(struct mlx4_dev *dev)
316{
317 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_IGNORE_FCS))
318 return;
319
320 if (mlx4_is_mfunc(dev)) {
321 mlx4_dbg(dev, "SRIOV mode - Disabling Ignore FCS");
322 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
323 return;
324 }
325
326 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP)) {
327 mlx4_dbg(dev,
328 "Keep FCS is not supported - Disabling Ignore FCS");
329 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_IGNORE_FCS;
330 return;
331 }
332}
333
Matan Barak431df8c2014-12-11 10:57:59 +0200334#define MLX4_A0_STEERING_TABLE_SIZE 256
Roland Dreier3d73c282007-10-10 15:43:54 -0700335static int mlx4_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
Roland Dreier225c7b12007-05-08 18:00:38 -0700336{
337 int err;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700338 int i;
Roland Dreier225c7b12007-05-08 18:00:38 -0700339
340 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
341 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700342 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -0700343 return err;
344 }
Or Gerlitzc78e25e2014-12-14 16:18:05 +0200345 mlx4_dev_cap_dump(dev, dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -0700346
347 if (dev_cap->min_page_sz > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700348 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700349 dev_cap->min_page_sz, PAGE_SIZE);
350 return -ENODEV;
351 }
352 if (dev_cap->num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700353 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700354 dev_cap->num_ports, MLX4_MAX_PORTS);
355 return -ENODEV;
356 }
357
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200358 if (dev_cap->uar_size > pci_resource_len(dev->persist->pdev, 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700359 mlx4_err(dev, "HCA reported UAR size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Roland Dreier225c7b12007-05-08 18:00:38 -0700360 dev_cap->uar_size,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200361 (unsigned long long)
362 pci_resource_len(dev->persist->pdev, 2));
Roland Dreier225c7b12007-05-08 18:00:38 -0700363 return -ENODEV;
364 }
365
366 dev->caps.num_ports = dev_cap->num_ports;
Matan Barak7ae0e402014-11-13 14:45:32 +0200367 dev->caps.num_sys_eqs = dev_cap->num_sys_eqs;
368 dev->phys_caps.num_phys_eqs = dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS ?
369 dev->caps.num_sys_eqs :
370 MLX4_MAX_EQ_NUM;
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700371 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak431df8c2014-12-11 10:57:59 +0200372 err = _mlx4_dev_port(dev, i, dev_cap->port_cap + i);
373 if (err) {
374 mlx4_err(dev, "QUERY_PORT command failed, aborting\n");
375 return err;
376 }
Roland Dreier5ae2a7a2007-06-18 08:15:02 -0700377 }
378
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000379 dev->caps.uar_page_size = PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700380 dev->caps.num_uars = dev_cap->uar_size / PAGE_SIZE;
Roland Dreier225c7b12007-05-08 18:00:38 -0700381 dev->caps.local_ca_ack_delay = dev_cap->local_ca_ack_delay;
382 dev->caps.bf_reg_size = dev_cap->bf_reg_size;
383 dev->caps.bf_regs_per_page = dev_cap->bf_regs_per_page;
384 dev->caps.max_sq_sg = dev_cap->max_sq_sg;
385 dev->caps.max_rq_sg = dev_cap->max_rq_sg;
386 dev->caps.max_wqes = dev_cap->max_qp_sz;
387 dev->caps.max_qp_init_rdma = dev_cap->max_requester_per_qp;
Roland Dreier225c7b12007-05-08 18:00:38 -0700388 dev->caps.max_srq_wqes = dev_cap->max_srq_sz;
389 dev->caps.max_srq_sge = dev_cap->max_rq_sg - 1;
390 dev->caps.reserved_srqs = dev_cap->reserved_srqs;
391 dev->caps.max_sq_desc_sz = dev_cap->max_sq_desc_sz;
392 dev->caps.max_rq_desc_sz = dev_cap->max_rq_desc_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700393 /*
394 * Subtract 1 from the limit because we need to allocate a
395 * spare CQE so the HCA HW can tell the difference between an
396 * empty CQ and a full CQ.
397 */
398 dev->caps.max_cqes = dev_cap->max_cq_sz - 1;
399 dev->caps.reserved_cqs = dev_cap->reserved_cqs;
400 dev->caps.reserved_eqs = dev_cap->reserved_eqs;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000401 dev->caps.reserved_mtts = dev_cap->reserved_mtts;
Roland Dreier225c7b12007-05-08 18:00:38 -0700402 dev->caps.reserved_mrws = dev_cap->reserved_mrws;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000403
Roland Dreier225c7b12007-05-08 18:00:38 -0700404 dev->caps.reserved_pds = dev_cap->reserved_pds;
Sean Hefty012a8ff2011-06-02 09:01:33 -0700405 dev->caps.reserved_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
406 dev_cap->reserved_xrcds : 0;
407 dev->caps.max_xrcds = (dev->caps.flags & MLX4_DEV_CAP_FLAG_XRC) ?
408 dev_cap->max_xrcds : 0;
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +0000409 dev->caps.mtt_entry_sz = dev_cap->mtt_entry_sz;
410
Dotan Barak149983af2007-06-26 15:55:28 +0300411 dev->caps.max_msg_sz = dev_cap->max_msg_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700412 dev->caps.page_size_cap = ~(u32) (dev_cap->min_page_sz - 1);
413 dev->caps.flags = dev_cap->flags;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300414 dev->caps.flags2 = dev_cap->flags2;
Roland Dreier95d04f02008-07-23 08:12:26 -0700415 dev->caps.bmme_flags = dev_cap->bmme_flags;
416 dev->caps.reserved_lkey = dev_cap->reserved_lkey;
Roland Dreier225c7b12007-05-08 18:00:38 -0700417 dev->caps.stat_rate_support = dev_cap->stat_rate_support;
Eli Cohenb832be12008-04-16 21:09:27 -0700418 dev->caps.max_gso_sz = dev_cap->max_gso_sz;
Shlomo Pongratzb3416f42012-04-29 17:04:25 +0300419 dev->caps.max_rss_tbl_sz = dev_cap->max_rss_tbl_sz;
Roland Dreier225c7b12007-05-08 18:00:38 -0700420
Huy Nguyen85743f12016-02-17 17:24:26 +0200421 /* Save uar page shift */
422 if (!mlx4_is_slave(dev)) {
423 /* Virtual PCI function needs to determine UAR page size from
424 * firmware. Only master PCI function can set the uar page size
425 */
426 dev->uar_page_shift = DEFAULT_UAR_PAGE_SHIFT;
427 mlx4_set_num_reserved_uars(dev, dev_cap);
428 }
429
Hadar Hen Zion77fc29c2015-07-27 14:46:31 +0300430 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PHV_EN) {
431 struct mlx4_init_hca_param hca_param;
432
433 memset(&hca_param, 0, sizeof(hca_param));
434 err = mlx4_QUERY_HCA(dev, &hca_param);
435 /* Turn off PHV_EN flag in case phv_check_en is set.
436 * phv_check_en is a HW check that parse the packet and verify
437 * phv bit was reported correctly in the wqe. To allow QinQ
438 * PHV_EN flag should be set and phv_check_en must be cleared
439 * otherwise QinQ packets will be drop by the HW.
440 */
441 if (err || hca_param.phv_check_en)
442 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_PHV_EN;
443 }
444
Roland Dreierca3e57a2012-09-27 09:53:05 -0700445 /* Sense port always allowed on supported devices for ConnectX-1 and -2 */
446 if (mlx4_priv(dev)->pci_dev_data & MLX4_PCI_DEV_FORCE_SENSE_PORT)
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000447 dev->caps.flags |= MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Roland Dreieraadf4f32012-09-27 10:01:19 -0700448 /* Don't do sense port on multifunction devices (for now at least) */
449 if (mlx4_is_mfunc(dev))
450 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_SENSE_SUPPORT;
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000451
Amir Vadai2599d852014-07-22 15:44:11 +0300452 if (mlx4_low_memory_profile()) {
453 dev->caps.log_num_macs = MLX4_MIN_LOG_NUM_MAC;
454 dev->caps.log_num_vlans = MLX4_MIN_LOG_NUM_VLANS;
455 } else {
456 dev->caps.log_num_macs = log_num_mac;
457 dev->caps.log_num_vlans = MLX4_LOG_NUM_VLANS;
458 }
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700459
460 for (i = 1; i <= dev->caps.num_ports; ++i) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000461 dev->caps.port_type[i] = MLX4_PORT_TYPE_NONE;
462 if (dev->caps.supported_type[i]) {
463 /* if only ETH is supported - assign ETH */
464 if (dev->caps.supported_type[i] == MLX4_PORT_TYPE_ETH)
465 dev->caps.port_type[i] = MLX4_PORT_TYPE_ETH;
Jack Morgenstein105c3202012-06-19 11:21:43 +0300466 /* if only IB is supported, assign IB */
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000467 else if (dev->caps.supported_type[i] ==
Jack Morgenstein105c3202012-06-19 11:21:43 +0300468 MLX4_PORT_TYPE_IB)
469 dev->caps.port_type[i] = MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000470 else {
Jack Morgenstein105c3202012-06-19 11:21:43 +0300471 /* if IB and ETH are supported, we set the port
472 * type according to user selection of port type;
473 * if user selected none, take the FW hint */
474 if (port_type_array[i - 1] == MLX4_PORT_TYPE_NONE)
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000475 dev->caps.port_type[i] = dev->caps.suggested_type[i] ?
476 MLX4_PORT_TYPE_ETH : MLX4_PORT_TYPE_IB;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000477 else
Jack Morgenstein105c3202012-06-19 11:21:43 +0300478 dev->caps.port_type[i] = port_type_array[i - 1];
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000479 }
480 }
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000481 /*
482 * Link sensing is allowed on the port if 3 conditions are true:
483 * 1. Both protocols are supported on the port.
484 * 2. Different types are supported on the port
485 * 3. FW declared that it supports link sensing
486 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -0700487 mlx4_priv(dev)->sense.sense_allowed[i] =
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000488 ((dev->caps.supported_type[i] == MLX4_PORT_TYPE_AUTO) &&
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000489 (dev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
Yevgeny Petrilin58a60162011-12-19 04:00:26 +0000490 (dev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT));
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -0700491
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000492 /*
493 * If "default_sense" bit is set, we move the port to "AUTO" mode
494 * and perform sense_port FW command to try and set the correct
495 * port type from beginning
496 */
Yevgeny Petrilin46c46742011-12-29 07:42:34 +0000497 if (mlx4_priv(dev)->sense.sense_allowed[i] && dev->caps.default_sense[i]) {
Yevgeny Petrilin8d0fc7b2011-12-19 04:00:34 +0000498 enum mlx4_port_type sensed_port = MLX4_PORT_TYPE_NONE;
499 dev->caps.possible_type[i] = MLX4_PORT_TYPE_AUTO;
500 mlx4_SENSE_PORT(dev, i, &sensed_port);
501 if (sensed_port != MLX4_PORT_TYPE_NONE)
502 dev->caps.port_type[i] = sensed_port;
503 } else {
504 dev->caps.possible_type[i] = dev->caps.port_type[i];
505 }
506
Matan Barak431df8c2014-12-11 10:57:59 +0200507 if (dev->caps.log_num_macs > dev_cap->port_cap[i].log_max_macs) {
508 dev->caps.log_num_macs = dev_cap->port_cap[i].log_max_macs;
Joe Perches1a91de22014-05-07 12:52:57 -0700509 mlx4_warn(dev, "Requested number of MACs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700510 i, 1 << dev->caps.log_num_macs);
511 }
Matan Barak431df8c2014-12-11 10:57:59 +0200512 if (dev->caps.log_num_vlans > dev_cap->port_cap[i].log_max_vlans) {
513 dev->caps.log_num_vlans = dev_cap->port_cap[i].log_max_vlans;
Joe Perches1a91de22014-05-07 12:52:57 -0700514 mlx4_warn(dev, "Requested number of VLANs is too much for port %d, reducing to %d\n",
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700515 i, 1 << dev->caps.log_num_vlans);
516 }
517 }
518
Or Gerlitzac0a72a2015-06-14 17:13:06 +0300519 if (mlx4_is_master(dev) && (dev->caps.num_ports == 2) &&
520 (port_type_array[0] == MLX4_PORT_TYPE_IB) &&
521 (port_type_array[1] == MLX4_PORT_TYPE_ETH)) {
522 mlx4_warn(dev,
523 "Granular QoS per VF not supported with IB/Eth configuration\n");
524 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_QOS_VPP;
525 }
526
Eran Ben Elisha47d84172015-06-15 17:58:58 +0300527 dev->caps.max_counters = dev_cap->max_counters;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +0000528
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700529 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] = dev_cap->reserved_qps;
530 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] =
531 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] =
532 (1 << dev->caps.log_num_macs) *
533 (1 << dev->caps.log_num_vlans) *
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700534 dev->caps.num_ports;
535 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH] = MLX4_NUM_FEXCH;
Matan Barak7d077cd2014-12-11 10:58:00 +0200536
537 if (dev_cap->dmfs_high_rate_qpn_base > 0 &&
538 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN)
539 dev->caps.dmfs_high_rate_qpn_base = dev_cap->dmfs_high_rate_qpn_base;
540 else
541 dev->caps.dmfs_high_rate_qpn_base =
542 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
543
544 if (dev_cap->dmfs_high_rate_qpn_range > 0 &&
545 dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_FS_EN) {
546 dev->caps.dmfs_high_rate_qpn_range = dev_cap->dmfs_high_rate_qpn_range;
547 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DEFAULT;
548 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_FS_A0;
549 } else {
550 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_NOT_SUPPORTED;
551 dev->caps.dmfs_high_rate_qpn_base =
552 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
553 dev->caps.dmfs_high_rate_qpn_range = MLX4_A0_STEERING_TABLE_SIZE;
554 }
555
Or Gerlitzfc31e252015-03-18 14:57:34 +0200556 dev->caps.rl_caps = dev_cap->rl_caps;
557
Matan Barakd57febe2014-12-11 10:57:57 +0200558 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_RSS_RAW_ETH] =
Matan Barak7d077cd2014-12-11 10:58:00 +0200559 dev->caps.dmfs_high_rate_qpn_range;
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -0700560
561 dev->caps.reserved_qps = dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW] +
562 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_ETH_ADDR] +
563 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_ADDR] +
564 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FC_EXCH];
565
Jack Morgensteine2c76822012-08-03 08:40:41 +0000566 dev->caps.sqp_demux = (mlx4_is_master(dev)) ? MLX4_MAX_NUM_SLAVES : 0;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000567
Jack Morgensteinb3051322013-08-01 19:55:01 +0300568 if (!enable_64b_cqe_eqe && !mlx4_is_slave(dev)) {
Or Gerlitz08ff3232012-10-21 14:59:24 +0000569 if (dev_cap->flags &
570 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) {
571 mlx4_warn(dev, "64B EQEs/CQEs supported by the device but not enabled\n");
572 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_CQE;
573 dev->caps.flags &= ~MLX4_DEV_CAP_FLAG_64B_EQE;
574 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300575
576 if (dev_cap->flags2 &
577 (MLX4_DEV_CAP_FLAG2_CQE_STRIDE |
578 MLX4_DEV_CAP_FLAG2_EQE_STRIDE)) {
579 mlx4_warn(dev, "Disabling EQE/CQE stride per user request\n");
580 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_CQE_STRIDE;
581 dev_cap->flags2 &= ~MLX4_DEV_CAP_FLAG2_EQE_STRIDE;
582 }
Or Gerlitz08ff3232012-10-21 14:59:24 +0000583 }
584
Or Gerlitzf97b4b52013-01-10 15:18:35 +0000585 if ((dev->caps.flags &
Or Gerlitz08ff3232012-10-21 14:59:24 +0000586 (MLX4_DEV_CAP_FLAG_64B_CQE | MLX4_DEV_CAP_FLAG_64B_EQE)) &&
587 mlx4_is_master(dev))
588 dev->caps.function_caps |= MLX4_FUNC_CAP_64B_EQE_CQE;
589
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200590 if (!mlx4_is_slave(dev)) {
Ido Shamay77507aa2014-09-18 11:50:59 +0300591 mlx4_enable_cqe_eqe_stride(dev);
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200592 dev->caps.alloc_res_qp_mask =
Matan Barakd57febe2014-12-11 10:57:57 +0200593 (dev->caps.bf_reg_size ? MLX4_RESERVE_ETH_BF_QP : 0) |
594 MLX4_RESERVE_A0_QP;
Ido Shamay3742cc62015-04-02 16:31:17 +0300595
596 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_ETS_CFG) &&
597 dev->caps.flags & MLX4_DEV_CAP_FLAG_SET_ETH_SCHED) {
598 mlx4_warn(dev, "Old device ETS support detected\n");
599 mlx4_warn(dev, "Consider upgrading device FW.\n");
600 dev->caps.flags2 |= MLX4_DEV_CAP_FLAG2_ETS_CFG;
601 }
602
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200603 } else {
604 dev->caps.alloc_res_qp_mask = 0;
605 }
Ido Shamay77507aa2014-09-18 11:50:59 +0300606
Muhammad Mahajna78500b82015-04-02 16:31:22 +0300607 mlx4_enable_ignore_fcs(dev);
608
Roland Dreier225c7b12007-05-08 18:00:38 -0700609 return 0;
610}
Eyal Perryb912b2f2014-01-05 17:41:08 +0200611
612static int mlx4_get_pcie_dev_link_caps(struct mlx4_dev *dev,
613 enum pci_bus_speed *speed,
614 enum pcie_link_width *width)
615{
616 u32 lnkcap1, lnkcap2;
617 int err1, err2;
618
619#define PCIE_MLW_CAP_SHIFT 4 /* start of MLW mask in link capabilities */
620
621 *speed = PCI_SPEED_UNKNOWN;
622 *width = PCIE_LNK_WIDTH_UNKNOWN;
623
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200624 err1 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP,
625 &lnkcap1);
626 err2 = pcie_capability_read_dword(dev->persist->pdev, PCI_EXP_LNKCAP2,
627 &lnkcap2);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200628 if (!err2 && lnkcap2) { /* PCIe r3.0-compliant */
629 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
630 *speed = PCIE_SPEED_8_0GT;
631 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
632 *speed = PCIE_SPEED_5_0GT;
633 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
634 *speed = PCIE_SPEED_2_5GT;
635 }
636 if (!err1) {
637 *width = (lnkcap1 & PCI_EXP_LNKCAP_MLW) >> PCIE_MLW_CAP_SHIFT;
638 if (!lnkcap2) { /* pre-r3.0 */
639 if (lnkcap1 & PCI_EXP_LNKCAP_SLS_5_0GB)
640 *speed = PCIE_SPEED_5_0GT;
641 else if (lnkcap1 & PCI_EXP_LNKCAP_SLS_2_5GB)
642 *speed = PCIE_SPEED_2_5GT;
643 }
644 }
645
646 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) {
647 return err1 ? err1 :
648 err2 ? err2 : -EINVAL;
649 }
650 return 0;
651}
652
653static void mlx4_check_pcie_caps(struct mlx4_dev *dev)
654{
655 enum pcie_link_width width, width_cap;
656 enum pci_bus_speed speed, speed_cap;
657 int err;
658
659#define PCIE_SPEED_STR(speed) \
660 (speed == PCIE_SPEED_8_0GT ? "8.0GT/s" : \
661 speed == PCIE_SPEED_5_0GT ? "5.0GT/s" : \
662 speed == PCIE_SPEED_2_5GT ? "2.5GT/s" : \
663 "Unknown")
664
665 err = mlx4_get_pcie_dev_link_caps(dev, &speed_cap, &width_cap);
666 if (err) {
667 mlx4_warn(dev,
668 "Unable to determine PCIe device BW capabilities\n");
669 return;
670 }
671
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200672 err = pcie_get_minimum_link(dev->persist->pdev, &speed, &width);
Eyal Perryb912b2f2014-01-05 17:41:08 +0200673 if (err || speed == PCI_SPEED_UNKNOWN ||
674 width == PCIE_LNK_WIDTH_UNKNOWN) {
675 mlx4_warn(dev,
676 "Unable to determine PCI device chain minimum BW\n");
677 return;
678 }
679
680 if (width != width_cap || speed != speed_cap)
681 mlx4_warn(dev,
682 "PCIe BW is different than device's capability\n");
683
684 mlx4_info(dev, "PCIe link speed is %s, device supports %s\n",
685 PCIE_SPEED_STR(speed), PCIE_SPEED_STR(speed_cap));
686 mlx4_info(dev, "PCIe link width is x%d, device supports x%d\n",
687 width, width_cap);
688 return;
689}
690
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000691/*The function checks if there are live vf, return the num of them*/
692static int mlx4_how_many_lives_vf(struct mlx4_dev *dev)
693{
694 struct mlx4_priv *priv = mlx4_priv(dev);
695 struct mlx4_slave_state *s_state;
696 int i;
697 int ret = 0;
698
699 for (i = 1/*the ppf is 0*/; i < dev->num_slaves; ++i) {
700 s_state = &priv->mfunc.master.slave_state[i];
701 if (s_state->active && s_state->last_cmd !=
702 MLX4_COMM_CMD_RESET) {
703 mlx4_warn(dev, "%s: slave: %d is still active\n",
704 __func__, i);
705 ret++;
706 }
707 }
708 return ret;
709}
710
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300711int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey)
712{
713 u32 qk = MLX4_RESERVED_QKEY_BASE;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000714
715 if (qpn >= dev->phys_caps.base_tunnel_sqpn + 8 * MLX4_MFUNC_MAX ||
716 qpn < dev->phys_caps.base_proxy_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300717 return -EINVAL;
718
Jack Morgenstein47605df2012-08-03 08:40:57 +0000719 if (qpn >= dev->phys_caps.base_tunnel_sqpn)
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300720 /* tunnel qp */
Jack Morgenstein47605df2012-08-03 08:40:57 +0000721 qk += qpn - dev->phys_caps.base_tunnel_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300722 else
Jack Morgenstein47605df2012-08-03 08:40:57 +0000723 qk += qpn - dev->phys_caps.base_proxy_sqpn;
Jack Morgenstein396f2fe2012-06-19 11:21:42 +0300724 *qkey = qk;
725 return 0;
726}
727EXPORT_SYMBOL(mlx4_get_parav_qkey);
728
Jack Morgenstein54679e12012-08-03 08:40:43 +0000729void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port, int i, int val)
730{
731 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
732
733 if (!mlx4_is_master(dev))
734 return;
735
736 priv->virt2phys_pkey[slave][port - 1][i] = val;
737}
738EXPORT_SYMBOL(mlx4_sync_pkey_table);
739
Jack Morgensteinafa8fd12012-08-03 08:40:56 +0000740void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid)
741{
742 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
743
744 if (!mlx4_is_master(dev))
745 return;
746
747 priv->slave_node_guids[slave] = guid;
748}
749EXPORT_SYMBOL(mlx4_put_slave_node_guid);
750
751__be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave)
752{
753 struct mlx4_priv *priv = container_of(dev, struct mlx4_priv, dev);
754
755 if (!mlx4_is_master(dev))
756 return 0;
757
758 return priv->slave_node_guids[slave];
759}
760EXPORT_SYMBOL(mlx4_get_slave_node_guid);
761
Roland Dreiere10903b2012-02-26 01:48:12 -0800762int mlx4_is_slave_active(struct mlx4_dev *dev, int slave)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000763{
764 struct mlx4_priv *priv = mlx4_priv(dev);
765 struct mlx4_slave_state *s_slave;
766
767 if (!mlx4_is_master(dev))
768 return 0;
769
770 s_slave = &priv->mfunc.master.slave_state[slave];
771 return !!s_slave->active;
772}
773EXPORT_SYMBOL(mlx4_is_slave_active);
774
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000775static void slave_adjust_steering_mode(struct mlx4_dev *dev,
776 struct mlx4_dev_cap *dev_cap,
777 struct mlx4_init_hca_param *hca_param)
778{
779 dev->caps.steering_mode = hca_param->steering_mode;
780 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED) {
781 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
782 dev->caps.fs_log_max_ucast_qp_range_size =
783 dev_cap->fs_log_max_ucast_qp_range_size;
784 } else
785 dev->caps.num_qp_per_mgm =
786 4 * ((1 << hca_param->log_mc_entry_sz)/16 - 2);
787
788 mlx4_dbg(dev, "Steering mode is: %s\n",
789 mlx4_steering_mode_str(dev->caps.steering_mode));
790}
791
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000792static int mlx4_slave_cap(struct mlx4_dev *dev)
793{
794 int err;
795 u32 page_size;
796 struct mlx4_dev_cap dev_cap;
797 struct mlx4_func_cap func_cap;
798 struct mlx4_init_hca_param hca_param;
Matan Barak225c6c82014-11-13 14:45:28 +0200799 u8 i;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000800
801 memset(&hca_param, 0, sizeof(hca_param));
802 err = mlx4_QUERY_HCA(dev, &hca_param);
803 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700804 mlx4_err(dev, "QUERY_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000805 return err;
806 }
807
Eyal Perry483e0132014-05-14 12:15:14 +0300808 /* fail if the hca has an unknown global capability
809 * at this time global_caps should be always zeroed
810 */
811 if (hca_param.global_caps) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000812 mlx4_err(dev, "Unknown hca global capabilities\n");
813 return -ENOSYS;
814 }
815
816 mlx4_log_num_mgm_entry_size = hca_param.log_mc_entry_sz;
817
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +0000818 dev->caps.hca_core_clock = hca_param.hca_core_clock;
819
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000820 memset(&dev_cap, 0, sizeof(dev_cap));
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000821 dev->caps.max_qp_dest_rdma = 1 << hca_param.log_rd_per_qp;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000822 err = mlx4_dev_cap(dev, &dev_cap);
823 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700824 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000825 return err;
826 }
827
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000828 err = mlx4_QUERY_FW(dev);
829 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -0700830 mlx4_err(dev, "QUERY_FW command failed: could not get FW version\n");
Jack Morgensteinb91cb3e2012-05-30 09:14:53 +0000831
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000832 page_size = ~dev->caps.page_size_cap + 1;
833 mlx4_warn(dev, "HCA minimum page size:%d\n", page_size);
834 if (page_size > PAGE_SIZE) {
Joe Perches1a91de22014-05-07 12:52:57 -0700835 mlx4_err(dev, "HCA minimum page size of %d bigger than kernel PAGE_SIZE of %ld, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000836 page_size, PAGE_SIZE);
837 return -ENODEV;
838 }
839
Huy Nguyen85743f12016-02-17 17:24:26 +0200840 /* Set uar_page_shift for VF */
841 dev->uar_page_shift = hca_param.uar_page_sz + 12;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000842
Huy Nguyen85743f12016-02-17 17:24:26 +0200843 /* Make sure the master uar page size is valid */
844 if (dev->uar_page_shift > PAGE_SHIFT) {
845 mlx4_err(dev,
846 "Invalid configuration: uar page size is larger than system page size\n");
847 return -ENODEV;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000848 }
849
Huy Nguyen85743f12016-02-17 17:24:26 +0200850 /* Set reserved_uars based on the uar_page_shift */
851 mlx4_set_num_reserved_uars(dev, &dev_cap);
852
853 /* Although uar page size in FW differs from system page size,
854 * upper software layers (mlx4_ib, mlx4_en and part of mlx4_core)
855 * still works with assumption that uar page size == system page size
856 */
857 dev->caps.uar_page_size = PAGE_SIZE;
858
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000859 memset(&func_cap, 0, sizeof(func_cap));
Jack Morgenstein47605df2012-08-03 08:40:57 +0000860 err = mlx4_QUERY_FUNC_CAP(dev, 0, &func_cap);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000861 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700862 mlx4_err(dev, "QUERY_FUNC_CAP general command failed, aborting (%d)\n",
863 err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000864 return err;
865 }
866
867 if ((func_cap.pf_context_behaviour | PF_CONTEXT_BEHAVIOUR_MASK) !=
868 PF_CONTEXT_BEHAVIOUR_MASK) {
Matan Barak7d077cd2014-12-11 10:58:00 +0200869 mlx4_err(dev, "Unknown pf context behaviour %x known flags %x\n",
870 func_cap.pf_context_behaviour, PF_CONTEXT_BEHAVIOUR_MASK);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000871 return -ENOSYS;
872 }
873
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000874 dev->caps.num_ports = func_cap.num_ports;
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +0200875 dev->quotas.qp = func_cap.qp_quota;
876 dev->quotas.srq = func_cap.srq_quota;
877 dev->quotas.cq = func_cap.cq_quota;
878 dev->quotas.mpt = func_cap.mpt_quota;
879 dev->quotas.mtt = func_cap.mtt_quota;
880 dev->caps.num_qps = 1 << hca_param.log_num_qps;
881 dev->caps.num_srqs = 1 << hca_param.log_num_srqs;
882 dev->caps.num_cqs = 1 << hca_param.log_num_cqs;
883 dev->caps.num_mpts = 1 << hca_param.log_mpt_sz;
884 dev->caps.num_eqs = func_cap.max_eq;
885 dev->caps.reserved_eqs = func_cap.reserved_eq;
Jack Morgensteinf0ce0612015-01-27 15:58:00 +0200886 dev->caps.reserved_lkey = func_cap.reserved_lkey;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000887 dev->caps.num_pds = MLX4_NUM_PDS;
888 dev->caps.num_mgms = 0;
889 dev->caps.num_amgms = 0;
890
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000891 if (dev->caps.num_ports > MLX4_MAX_PORTS) {
Joe Perches1a91de22014-05-07 12:52:57 -0700892 mlx4_err(dev, "HCA has %d ports, but we only support %d, aborting\n",
893 dev->caps.num_ports, MLX4_MAX_PORTS);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000894 return -ENODEV;
895 }
896
Jack Morgenstein2b3ddf22015-10-14 17:43:48 +0300897 mlx4_replace_zero_macs(dev);
898
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300899 dev->caps.qp0_qkey = kcalloc(dev->caps.num_ports, sizeof(u32), GFP_KERNEL);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000900 dev->caps.qp0_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
901 dev->caps.qp0_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
902 dev->caps.qp1_tunnel = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
903 dev->caps.qp1_proxy = kcalloc(dev->caps.num_ports, sizeof (u32), GFP_KERNEL);
904
905 if (!dev->caps.qp0_tunnel || !dev->caps.qp0_proxy ||
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300906 !dev->caps.qp1_tunnel || !dev->caps.qp1_proxy ||
907 !dev->caps.qp0_qkey) {
Jack Morgenstein47605df2012-08-03 08:40:57 +0000908 err = -ENOMEM;
909 goto err_mem;
910 }
911
Jack Morgenstein66349612012-06-19 11:21:44 +0300912 for (i = 1; i <= dev->caps.num_ports; ++i) {
Matan Barak225c6c82014-11-13 14:45:28 +0200913 err = mlx4_QUERY_FUNC_CAP(dev, i, &func_cap);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000914 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -0700915 mlx4_err(dev, "QUERY_FUNC_CAP port command failed for port %d, aborting (%d)\n",
916 i, err);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000917 goto err_mem;
918 }
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300919 dev->caps.qp0_qkey[i - 1] = func_cap.qp0_qkey;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000920 dev->caps.qp0_tunnel[i - 1] = func_cap.qp0_tunnel_qpn;
921 dev->caps.qp0_proxy[i - 1] = func_cap.qp0_proxy_qpn;
922 dev->caps.qp1_tunnel[i - 1] = func_cap.qp1_tunnel_qpn;
923 dev->caps.qp1_proxy[i - 1] = func_cap.qp1_proxy_qpn;
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000924 dev->caps.port_mask[i] = dev->caps.port_type[i];
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +0200925 dev->caps.phys_port_id[i] = func_cap.phys_port_id;
Noa Osherovichd49c2192015-11-12 19:35:30 +0200926 err = mlx4_get_slave_pkey_gid_tbl_len(dev, i,
927 &dev->caps.gid_table_len[i],
928 &dev->caps.pkey_table_len[i]);
929 if (err)
Jack Morgenstein47605df2012-08-03 08:40:57 +0000930 goto err_mem;
Jack Morgenstein66349612012-06-19 11:21:44 +0300931 }
Jack Morgenstein6230bb22012-05-30 09:14:54 +0000932
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000933 if (dev->caps.uar_page_size * (dev->caps.num_uars -
934 dev->caps.reserved_uars) >
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200935 pci_resource_len(dev->persist->pdev,
936 2)) {
Joe Perches1a91de22014-05-07 12:52:57 -0700937 mlx4_err(dev, "HCA reported UAR region size of 0x%x bigger than PCI resource 2 size of 0x%llx, aborting\n",
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000938 dev->caps.uar_page_size * dev->caps.num_uars,
Yishai Hadas872bf2f2015-01-25 16:59:35 +0200939 (unsigned long long)
940 pci_resource_len(dev->persist->pdev, 2));
Noa Osherovichd49c2192015-11-12 19:35:30 +0200941 err = -ENOMEM;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000942 goto err_mem;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000943 }
944
Or Gerlitz08ff3232012-10-21 14:59:24 +0000945 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_EQE_ENABLED) {
946 dev->caps.eqe_size = 64;
947 dev->caps.eqe_factor = 1;
948 } else {
949 dev->caps.eqe_size = 32;
950 dev->caps.eqe_factor = 0;
951 }
952
953 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_64B_CQE_ENABLED) {
954 dev->caps.cqe_size = 64;
Ido Shamay77507aa2014-09-18 11:50:59 +0300955 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
Or Gerlitz08ff3232012-10-21 14:59:24 +0000956 } else {
957 dev->caps.cqe_size = 32;
958 }
959
Ido Shamay77507aa2014-09-18 11:50:59 +0300960 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_EQE_STRIDE_ENABLED) {
961 dev->caps.eqe_size = hca_param.eqe_size;
962 dev->caps.eqe_factor = 0;
963 }
964
965 if (hca_param.dev_cap_enabled & MLX4_DEV_CAP_CQE_STRIDE_ENABLED) {
966 dev->caps.cqe_size = hca_param.cqe_size;
967 /* User still need to know when CQE > 32B */
968 dev->caps.userspace_caps |= MLX4_USER_DEV_CAP_LARGE_CQE;
969 }
970
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300971 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -0700972 mlx4_warn(dev, "Timestamping is not supported in slave mode\n");
Amir Vadaif9bd2d72013-06-20 14:58:10 +0300973
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000974 slave_adjust_steering_mode(dev, &dev_cap, &hca_param);
Ido Shamay802f42a2015-04-02 16:31:06 +0300975 mlx4_dbg(dev, "RSS support for IP fragments is %s\n",
976 hca_param.rss_ip_frags ? "on" : "off");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +0000977
Eugenia Emantayevddae0342014-12-11 10:57:54 +0200978 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_BF_RES_QP &&
979 dev->caps.bf_reg_size)
980 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_ETH_BF_QP;
981
Matan Barakd57febe2014-12-11 10:57:57 +0200982 if (func_cap.extra_flags & MLX4_QUERY_FUNC_FLAGS_A0_RES_QP)
983 dev->caps.alloc_res_qp_mask |= MLX4_RESERVE_A0_QP;
984
Jack Morgensteinab9c17a2011-12-13 04:18:30 +0000985 return 0;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000986
987err_mem:
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300988 kfree(dev->caps.qp0_qkey);
Jack Morgenstein47605df2012-08-03 08:40:57 +0000989 kfree(dev->caps.qp0_tunnel);
990 kfree(dev->caps.qp0_proxy);
991 kfree(dev->caps.qp1_tunnel);
992 kfree(dev->caps.qp1_proxy);
Jack Morgenstein99ec41d2014-05-29 16:31:03 +0300993 dev->caps.qp0_qkey = NULL;
994 dev->caps.qp0_tunnel = NULL;
995 dev->caps.qp0_proxy = NULL;
996 dev->caps.qp1_tunnel = NULL;
997 dev->caps.qp1_proxy = NULL;
Jack Morgenstein47605df2012-08-03 08:40:57 +0000998
999 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001000}
Roland Dreier225c7b12007-05-08 18:00:38 -07001001
Eyal Perryb046ffe2013-10-15 16:55:24 +02001002static void mlx4_request_modules(struct mlx4_dev *dev)
1003{
1004 int port;
1005 int has_ib_port = false;
1006 int has_eth_port = false;
1007#define EN_DRV_NAME "mlx4_en"
1008#define IB_DRV_NAME "mlx4_ib"
1009
1010 for (port = 1; port <= dev->caps.num_ports; port++) {
1011 if (dev->caps.port_type[port] == MLX4_PORT_TYPE_IB)
1012 has_ib_port = true;
1013 else if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
1014 has_eth_port = true;
1015 }
1016
Eyal Perryb046ffe2013-10-15 16:55:24 +02001017 if (has_eth_port)
1018 request_module_nowait(EN_DRV_NAME);
Or Gerlitzf24f7902014-05-04 17:07:24 +03001019 if (has_ib_port || (dev->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
1020 request_module_nowait(IB_DRV_NAME);
Eyal Perryb046ffe2013-10-15 16:55:24 +02001021}
1022
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001023/*
1024 * Change the port configuration of the device.
1025 * Every user of this function must hold the port mutex.
1026 */
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001027int mlx4_change_port_types(struct mlx4_dev *dev,
1028 enum mlx4_port_type *port_types)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001029{
1030 int err = 0;
1031 int change = 0;
1032 int port;
1033
1034 for (port = 0; port < dev->caps.num_ports; port++) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001035 /* Change the port type only if the new type is different
1036 * from the current, and not set to Auto */
Yevgeny Petrilin3d8f9302012-02-21 03:41:07 +00001037 if (port_types[port] != dev->caps.port_type[port + 1])
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001038 change = 1;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001039 }
1040 if (change) {
1041 mlx4_unregister_device(dev);
1042 for (port = 1; port <= dev->caps.num_ports; port++) {
1043 mlx4_CLOSE_PORT(dev, port);
Yevgeny Petrilin1e0f03d2012-02-23 07:04:35 +00001044 dev->caps.port_type[port] = port_types[port - 1];
Jack Morgenstein66349612012-06-19 11:21:44 +03001045 err = mlx4_SET_PORT(dev, port, -1);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001046 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001047 mlx4_err(dev, "Failed to set port %d, aborting\n",
1048 port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001049 goto out;
1050 }
1051 }
1052 mlx4_set_port_mask(dev);
1053 err = mlx4_register_device(dev);
Eyal Perryb046ffe2013-10-15 16:55:24 +02001054 if (err) {
1055 mlx4_err(dev, "Failed to register device\n");
1056 goto out;
1057 }
1058 mlx4_request_modules(dev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001059 }
1060
1061out:
1062 return err;
1063}
1064
1065static ssize_t show_port_type(struct device *dev,
1066 struct device_attribute *attr,
1067 char *buf)
1068{
1069 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1070 port_attr);
1071 struct mlx4_dev *mdev = info->dev;
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001072 char type[8];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001073
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001074 sprintf(type, "%s",
1075 (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_IB) ?
1076 "ib" : "eth");
1077 if (mdev->caps.possible_type[info->port] == MLX4_PORT_TYPE_AUTO)
1078 sprintf(buf, "auto (%s)\n", type);
1079 else
1080 sprintf(buf, "%s\n", type);
1081
1082 return strlen(buf);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001083}
1084
Jiri Pirkob2facd92016-02-26 17:32:25 +01001085static int __set_port_type(struct mlx4_port_info *info,
1086 enum mlx4_port_type port_type)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001087{
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001088 struct mlx4_dev *mdev = info->dev;
1089 struct mlx4_priv *priv = mlx4_priv(mdev);
1090 enum mlx4_port_type types[MLX4_MAX_PORTS];
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001091 enum mlx4_port_type new_types[MLX4_MAX_PORTS];
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001092 int i;
1093 int err = 0;
1094
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001095 mlx4_stop_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001096 mutex_lock(&priv->port_mutex);
Jiri Pirkob2facd92016-02-26 17:32:25 +01001097 info->tmp_type = port_type;
1098
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001099 /* Possible type is always the one that was delivered */
1100 mdev->caps.possible_type[info->port] = info->tmp_type;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001101
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001102 for (i = 0; i < mdev->caps.num_ports; i++) {
1103 types[i] = priv->port[i+1].tmp_type ? priv->port[i+1].tmp_type :
1104 mdev->caps.possible_type[i+1];
1105 if (types[i] == MLX4_PORT_TYPE_AUTO)
1106 types[i] = mdev->caps.port_type[i+1];
1107 }
1108
Yevgeny Petrilin58a60162011-12-19 04:00:26 +00001109 if (!(mdev->caps.flags & MLX4_DEV_CAP_FLAG_DPDP) &&
1110 !(mdev->caps.flags & MLX4_DEV_CAP_FLAG_SENSE_SUPPORT)) {
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001111 for (i = 1; i <= mdev->caps.num_ports; i++) {
1112 if (mdev->caps.possible_type[i] == MLX4_PORT_TYPE_AUTO) {
1113 mdev->caps.possible_type[i] = mdev->caps.port_type[i];
1114 err = -EINVAL;
1115 }
1116 }
1117 }
1118 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001119 mlx4_err(mdev, "Auto sensing is not supported on this HCA. Set only 'eth' or 'ib' for both ports (should be the same)\n");
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001120 goto out;
1121 }
1122
1123 mlx4_do_sense_ports(mdev, new_types, types);
1124
1125 err = mlx4_check_port_params(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001126 if (err)
1127 goto out;
1128
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001129 /* We are about to apply the changes after the configuration
1130 * was verified, no need to remember the temporary types
1131 * any more */
1132 for (i = 0; i < mdev->caps.num_ports; i++)
1133 priv->port[i + 1].tmp_type = 0;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001134
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001135 err = mlx4_change_port_types(mdev, new_types);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001136
1137out:
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07001138 mlx4_start_sense(mdev);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001139 mutex_unlock(&priv->port_mutex);
Jiri Pirkob2facd92016-02-26 17:32:25 +01001140
1141 return err;
1142}
1143
1144static ssize_t set_port_type(struct device *dev,
1145 struct device_attribute *attr,
1146 const char *buf, size_t count)
1147{
1148 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1149 port_attr);
1150 struct mlx4_dev *mdev = info->dev;
1151 enum mlx4_port_type port_type;
1152 static DEFINE_MUTEX(set_port_type_mutex);
1153 int err;
1154
1155 mutex_lock(&set_port_type_mutex);
1156
1157 if (!strcmp(buf, "ib\n")) {
1158 port_type = MLX4_PORT_TYPE_IB;
1159 } else if (!strcmp(buf, "eth\n")) {
1160 port_type = MLX4_PORT_TYPE_ETH;
1161 } else if (!strcmp(buf, "auto\n")) {
1162 port_type = MLX4_PORT_TYPE_AUTO;
1163 } else {
1164 mlx4_err(mdev, "%s is not supported port type\n", buf);
1165 err = -EINVAL;
1166 goto err_out;
1167 }
1168
1169 err = __set_port_type(info, port_type);
1170
Amir Vadai0a984552014-11-02 16:26:14 +02001171err_out:
1172 mutex_unlock(&set_port_type_mutex);
1173
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07001174 return err ? err : count;
1175}
1176
Or Gerlitz096335b2012-01-11 19:02:17 +02001177enum ibta_mtu {
1178 IB_MTU_256 = 1,
1179 IB_MTU_512 = 2,
1180 IB_MTU_1024 = 3,
1181 IB_MTU_2048 = 4,
1182 IB_MTU_4096 = 5
1183};
1184
1185static inline int int_to_ibta_mtu(int mtu)
1186{
1187 switch (mtu) {
1188 case 256: return IB_MTU_256;
1189 case 512: return IB_MTU_512;
1190 case 1024: return IB_MTU_1024;
1191 case 2048: return IB_MTU_2048;
1192 case 4096: return IB_MTU_4096;
1193 default: return -1;
1194 }
1195}
1196
1197static inline int ibta_mtu_to_int(enum ibta_mtu mtu)
1198{
1199 switch (mtu) {
1200 case IB_MTU_256: return 256;
1201 case IB_MTU_512: return 512;
1202 case IB_MTU_1024: return 1024;
1203 case IB_MTU_2048: return 2048;
1204 case IB_MTU_4096: return 4096;
1205 default: return -1;
1206 }
1207}
1208
1209static ssize_t show_port_ib_mtu(struct device *dev,
1210 struct device_attribute *attr,
1211 char *buf)
1212{
1213 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1214 port_mtu_attr);
1215 struct mlx4_dev *mdev = info->dev;
1216
1217 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH)
1218 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1219
1220 sprintf(buf, "%d\n",
1221 ibta_mtu_to_int(mdev->caps.port_ib_mtu[info->port]));
1222 return strlen(buf);
1223}
1224
1225static ssize_t set_port_ib_mtu(struct device *dev,
1226 struct device_attribute *attr,
1227 const char *buf, size_t count)
1228{
1229 struct mlx4_port_info *info = container_of(attr, struct mlx4_port_info,
1230 port_mtu_attr);
1231 struct mlx4_dev *mdev = info->dev;
1232 struct mlx4_priv *priv = mlx4_priv(mdev);
1233 int err, port, mtu, ibta_mtu = -1;
1234
1235 if (mdev->caps.port_type[info->port] == MLX4_PORT_TYPE_ETH) {
1236 mlx4_warn(mdev, "port level mtu is only used for IB ports\n");
1237 return -EINVAL;
1238 }
1239
Dotan Barak618fad92013-06-25 12:09:36 +03001240 err = kstrtoint(buf, 0, &mtu);
1241 if (!err)
Or Gerlitz096335b2012-01-11 19:02:17 +02001242 ibta_mtu = int_to_ibta_mtu(mtu);
1243
Dotan Barak618fad92013-06-25 12:09:36 +03001244 if (err || ibta_mtu < 0) {
Or Gerlitz096335b2012-01-11 19:02:17 +02001245 mlx4_err(mdev, "%s is invalid IBTA mtu\n", buf);
1246 return -EINVAL;
1247 }
1248
1249 mdev->caps.port_ib_mtu[info->port] = ibta_mtu;
1250
1251 mlx4_stop_sense(mdev);
1252 mutex_lock(&priv->port_mutex);
1253 mlx4_unregister_device(mdev);
1254 for (port = 1; port <= mdev->caps.num_ports; port++) {
1255 mlx4_CLOSE_PORT(mdev, port);
Jack Morgenstein66349612012-06-19 11:21:44 +03001256 err = mlx4_SET_PORT(mdev, port, -1);
Or Gerlitz096335b2012-01-11 19:02:17 +02001257 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001258 mlx4_err(mdev, "Failed to set port %d, aborting\n",
1259 port);
Or Gerlitz096335b2012-01-11 19:02:17 +02001260 goto err_set_port;
1261 }
1262 }
1263 err = mlx4_register_device(mdev);
1264err_set_port:
1265 mutex_unlock(&priv->port_mutex);
1266 mlx4_start_sense(mdev);
1267 return err ? err : count;
1268}
1269
Moni Shouae57968a2015-12-06 18:07:43 +02001270/* bond for multi-function device */
1271#define MAX_MF_BOND_ALLOWED_SLAVES 63
1272static int mlx4_mf_bond(struct mlx4_dev *dev)
1273{
1274 int err = 0;
1275 struct mlx4_slaves_pport slaves_port1;
1276 struct mlx4_slaves_pport slaves_port2;
1277 DECLARE_BITMAP(slaves_port_1_2, MLX4_MFUNC_MAX);
1278
1279 slaves_port1 = mlx4_phys_to_slaves_pport(dev, 1);
1280 slaves_port2 = mlx4_phys_to_slaves_pport(dev, 2);
1281 bitmap_and(slaves_port_1_2,
1282 slaves_port1.slaves, slaves_port2.slaves,
1283 dev->persist->num_vfs + 1);
1284
1285 /* only single port vfs are allowed */
1286 if (bitmap_weight(slaves_port_1_2, dev->persist->num_vfs + 1) > 1) {
1287 mlx4_warn(dev, "HA mode unsupported for dual ported VFs\n");
1288 return -EINVAL;
1289 }
1290
1291 /* limit on maximum allowed VFs */
1292 if ((bitmap_weight(slaves_port1.slaves, dev->persist->num_vfs + 1) +
1293 bitmap_weight(slaves_port2.slaves, dev->persist->num_vfs + 1)) >
1294 MAX_MF_BOND_ALLOWED_SLAVES)
1295 return -EINVAL;
1296
1297 if (dev->caps.steering_mode != MLX4_STEERING_MODE_DEVICE_MANAGED) {
1298 mlx4_warn(dev, "HA mode unsupported for NON DMFS steering\n");
1299 return -EINVAL;
1300 }
1301
1302 err = mlx4_bond_mac_table(dev);
1303 if (err)
1304 return err;
1305 err = mlx4_bond_vlan_table(dev);
1306 if (err)
1307 goto err1;
1308 err = mlx4_bond_fs_rules(dev);
1309 if (err)
1310 goto err2;
1311
1312 return 0;
1313err2:
1314 (void)mlx4_unbond_vlan_table(dev);
1315err1:
1316 (void)mlx4_unbond_mac_table(dev);
1317 return err;
1318}
1319
1320static int mlx4_mf_unbond(struct mlx4_dev *dev)
1321{
1322 int ret, ret1;
1323
1324 ret = mlx4_unbond_fs_rules(dev);
1325 if (ret)
1326 mlx4_warn(dev, "multifunction unbond for flow rules failedi (%d)\n", ret);
1327 ret1 = mlx4_unbond_mac_table(dev);
1328 if (ret1) {
1329 mlx4_warn(dev, "multifunction unbond for MAC table failed (%d)\n", ret1);
1330 ret = ret1;
1331 }
1332 ret1 = mlx4_unbond_vlan_table(dev);
1333 if (ret1) {
1334 mlx4_warn(dev, "multifunction unbond for VLAN table failed (%d)\n", ret1);
1335 ret = ret1;
1336 }
1337 return ret;
1338}
1339
Moni Shoua53f33ae2015-02-03 16:48:33 +02001340int mlx4_bond(struct mlx4_dev *dev)
1341{
1342 int ret = 0;
1343 struct mlx4_priv *priv = mlx4_priv(dev);
1344
1345 mutex_lock(&priv->bond_mutex);
1346
Moni Shouae57968a2015-12-06 18:07:43 +02001347 if (!mlx4_is_bonded(dev)) {
Moni Shoua53f33ae2015-02-03 16:48:33 +02001348 ret = mlx4_do_bond(dev, true);
Moni Shouae57968a2015-12-06 18:07:43 +02001349 if (ret)
1350 mlx4_err(dev, "Failed to bond device: %d\n", ret);
1351 if (!ret && mlx4_is_master(dev)) {
1352 ret = mlx4_mf_bond(dev);
1353 if (ret) {
1354 mlx4_err(dev, "bond for multifunction failed\n");
1355 mlx4_do_bond(dev, false);
1356 }
1357 }
1358 }
Moni Shoua53f33ae2015-02-03 16:48:33 +02001359
1360 mutex_unlock(&priv->bond_mutex);
Moni Shouae57968a2015-12-06 18:07:43 +02001361 if (!ret)
Moni Shoua53f33ae2015-02-03 16:48:33 +02001362 mlx4_dbg(dev, "Device is bonded\n");
Moni Shouae57968a2015-12-06 18:07:43 +02001363
Moni Shoua53f33ae2015-02-03 16:48:33 +02001364 return ret;
1365}
1366EXPORT_SYMBOL_GPL(mlx4_bond);
1367
1368int mlx4_unbond(struct mlx4_dev *dev)
1369{
1370 int ret = 0;
1371 struct mlx4_priv *priv = mlx4_priv(dev);
1372
1373 mutex_lock(&priv->bond_mutex);
1374
Moni Shouae57968a2015-12-06 18:07:43 +02001375 if (mlx4_is_bonded(dev)) {
1376 int ret2 = 0;
1377
Moni Shoua53f33ae2015-02-03 16:48:33 +02001378 ret = mlx4_do_bond(dev, false);
Moni Shouae57968a2015-12-06 18:07:43 +02001379 if (ret)
1380 mlx4_err(dev, "Failed to unbond device: %d\n", ret);
1381 if (mlx4_is_master(dev))
1382 ret2 = mlx4_mf_unbond(dev);
1383 if (ret2) {
1384 mlx4_warn(dev, "Failed to unbond device for multifunction (%d)\n", ret2);
1385 ret = ret2;
1386 }
1387 }
Moni Shoua53f33ae2015-02-03 16:48:33 +02001388
1389 mutex_unlock(&priv->bond_mutex);
Moni Shouae57968a2015-12-06 18:07:43 +02001390 if (!ret)
Moni Shoua53f33ae2015-02-03 16:48:33 +02001391 mlx4_dbg(dev, "Device is unbonded\n");
Moni Shouae57968a2015-12-06 18:07:43 +02001392
Moni Shoua53f33ae2015-02-03 16:48:33 +02001393 return ret;
1394}
1395EXPORT_SYMBOL_GPL(mlx4_unbond);
1396
1397
1398int mlx4_port_map_set(struct mlx4_dev *dev, struct mlx4_port_map *v2p)
1399{
1400 u8 port1 = v2p->port1;
1401 u8 port2 = v2p->port2;
1402 struct mlx4_priv *priv = mlx4_priv(dev);
1403 int err;
1404
1405 if (!(dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_PORT_REMAP))
1406 return -ENOTSUPP;
1407
1408 mutex_lock(&priv->bond_mutex);
1409
1410 /* zero means keep current mapping for this port */
1411 if (port1 == 0)
1412 port1 = priv->v2p.port1;
1413 if (port2 == 0)
1414 port2 = priv->v2p.port2;
1415
1416 if ((port1 < 1) || (port1 > MLX4_MAX_PORTS) ||
1417 (port2 < 1) || (port2 > MLX4_MAX_PORTS) ||
1418 (port1 == 2 && port2 == 1)) {
1419 /* besides boundary checks cross mapping makes
1420 * no sense and therefore not allowed */
1421 err = -EINVAL;
1422 } else if ((port1 == priv->v2p.port1) &&
1423 (port2 == priv->v2p.port2)) {
1424 err = 0;
1425 } else {
1426 err = mlx4_virt2phy_port_map(dev, port1, port2);
1427 if (!err) {
1428 mlx4_dbg(dev, "port map changed: [%d][%d]\n",
1429 port1, port2);
1430 priv->v2p.port1 = port1;
1431 priv->v2p.port2 = port2;
1432 } else {
1433 mlx4_err(dev, "Failed to change port mape: %d\n", err);
1434 }
1435 }
1436
1437 mutex_unlock(&priv->bond_mutex);
1438 return err;
1439}
1440EXPORT_SYMBOL_GPL(mlx4_port_map_set);
1441
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001442static int mlx4_load_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07001443{
1444 struct mlx4_priv *priv = mlx4_priv(dev);
1445 int err;
1446
1447 priv->fw.fw_icm = mlx4_alloc_icm(dev, priv->fw.fw_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001448 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001449 if (!priv->fw.fw_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001450 mlx4_err(dev, "Couldn't allocate FW area, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001451 return -ENOMEM;
1452 }
1453
1454 err = mlx4_MAP_FA(dev, priv->fw.fw_icm);
1455 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001456 mlx4_err(dev, "MAP_FA command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001457 goto err_free;
1458 }
1459
1460 err = mlx4_RUN_FW(dev);
1461 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001462 mlx4_err(dev, "RUN_FW command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001463 goto err_unmap_fa;
1464 }
1465
1466 return 0;
1467
1468err_unmap_fa:
1469 mlx4_UNMAP_FA(dev);
1470
1471err_free:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001472 mlx4_free_icm(dev, priv->fw.fw_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001473 return err;
1474}
1475
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08001476static int mlx4_init_cmpt_table(struct mlx4_dev *dev, u64 cmpt_base,
1477 int cmpt_entry_sz)
Roland Dreier225c7b12007-05-08 18:00:38 -07001478{
1479 struct mlx4_priv *priv = mlx4_priv(dev);
1480 int err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001481 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001482
1483 err = mlx4_init_icm_table(dev, &priv->qp_table.cmpt_table,
1484 cmpt_base +
1485 ((u64) (MLX4_CMPT_TYPE_QP *
1486 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1487 cmpt_entry_sz, dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001488 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1489 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001490 if (err)
1491 goto err;
1492
1493 err = mlx4_init_icm_table(dev, &priv->srq_table.cmpt_table,
1494 cmpt_base +
1495 ((u64) (MLX4_CMPT_TYPE_SRQ *
1496 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1497 cmpt_entry_sz, dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001498 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001499 if (err)
1500 goto err_qp;
1501
1502 err = mlx4_init_icm_table(dev, &priv->cq_table.cmpt_table,
1503 cmpt_base +
1504 ((u64) (MLX4_CMPT_TYPE_CQ *
1505 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
1506 cmpt_entry_sz, dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001507 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001508 if (err)
1509 goto err_srq;
1510
Matan Barak7ae0e402014-11-13 14:45:32 +02001511 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001512 err = mlx4_init_icm_table(dev, &priv->eq_table.cmpt_table,
1513 cmpt_base +
1514 ((u64) (MLX4_CMPT_TYPE_EQ *
1515 cmpt_entry_sz) << MLX4_CMPT_SHIFT),
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001516 cmpt_entry_sz, num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001517 if (err)
1518 goto err_cq;
1519
1520 return 0;
1521
1522err_cq:
1523 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1524
1525err_srq:
1526 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1527
1528err_qp:
1529 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1530
1531err:
1532 return err;
1533}
1534
Roland Dreier3d73c282007-10-10 15:43:54 -07001535static int mlx4_init_icm(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
1536 struct mlx4_init_hca_param *init_hca, u64 icm_size)
Roland Dreier225c7b12007-05-08 18:00:38 -07001537{
1538 struct mlx4_priv *priv = mlx4_priv(dev);
1539 u64 aux_pages;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001540 int num_eqs;
Roland Dreier225c7b12007-05-08 18:00:38 -07001541 int err;
1542
1543 err = mlx4_SET_ICM_SIZE(dev, icm_size, &aux_pages);
1544 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001545 mlx4_err(dev, "SET_ICM_SIZE command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001546 return err;
1547 }
1548
Joe Perches1a91de22014-05-07 12:52:57 -07001549 mlx4_dbg(dev, "%lld KB of HCA context requires %lld KB aux memory\n",
Roland Dreier225c7b12007-05-08 18:00:38 -07001550 (unsigned long long) icm_size >> 10,
1551 (unsigned long long) aux_pages << 2);
1552
1553 priv->fw.aux_icm = mlx4_alloc_icm(dev, aux_pages,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001554 GFP_HIGHUSER | __GFP_NOWARN, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001555 if (!priv->fw.aux_icm) {
Joe Perches1a91de22014-05-07 12:52:57 -07001556 mlx4_err(dev, "Couldn't allocate aux memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001557 return -ENOMEM;
1558 }
1559
1560 err = mlx4_MAP_ICM_AUX(dev, priv->fw.aux_icm);
1561 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001562 mlx4_err(dev, "MAP_ICM_AUX command failed, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001563 goto err_free_aux;
1564 }
1565
1566 err = mlx4_init_cmpt_table(dev, init_hca->cmpt_base, dev_cap->cmpt_entry_sz);
1567 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001568 mlx4_err(dev, "Failed to map cMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001569 goto err_unmap_aux;
1570 }
1571
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001572
Matan Barak7ae0e402014-11-13 14:45:32 +02001573 num_eqs = dev->phys_caps.num_phys_eqs;
Roland Dreierfa0681d2009-09-05 20:24:49 -07001574 err = mlx4_init_icm_table(dev, &priv->eq_table.table,
1575 init_hca->eqc_base, dev_cap->eqc_entry_sz,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001576 num_eqs, num_eqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001577 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001578 mlx4_err(dev, "Failed to map EQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001579 goto err_unmap_cmpt;
1580 }
1581
Jack Morgensteind7bb58f2007-08-01 12:28:53 +03001582 /*
1583 * Reserved MTT entries must be aligned up to a cacheline
1584 * boundary, since the FW will write to them, while the driver
1585 * writes to all other MTT entries. (The variable
1586 * dev->caps.mtt_entry_sz below is really the MTT segment
1587 * size, not the raw entry size)
1588 */
1589 dev->caps.reserved_mtts =
1590 ALIGN(dev->caps.reserved_mtts * dev->caps.mtt_entry_sz,
1591 dma_get_cache_alignment()) / dev->caps.mtt_entry_sz;
1592
Roland Dreier225c7b12007-05-08 18:00:38 -07001593 err = mlx4_init_icm_table(dev, &priv->mr_table.mtt_table,
1594 init_hca->mtt_base,
1595 dev->caps.mtt_entry_sz,
Marcel Apfelbaum2b8fb282011-12-13 04:16:56 +00001596 dev->caps.num_mtts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001597 dev->caps.reserved_mtts, 1, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001598 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001599 mlx4_err(dev, "Failed to map MTT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001600 goto err_unmap_eq;
1601 }
1602
1603 err = mlx4_init_icm_table(dev, &priv->mr_table.dmpt_table,
1604 init_hca->dmpt_base,
1605 dev_cap->dmpt_entry_sz,
1606 dev->caps.num_mpts,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001607 dev->caps.reserved_mrws, 1, 1);
Roland Dreier225c7b12007-05-08 18:00:38 -07001608 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001609 mlx4_err(dev, "Failed to map dMPT context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001610 goto err_unmap_mtt;
1611 }
1612
1613 err = mlx4_init_icm_table(dev, &priv->qp_table.qp_table,
1614 init_hca->qpc_base,
1615 dev_cap->qpc_entry_sz,
1616 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001617 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1618 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001619 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001620 mlx4_err(dev, "Failed to map QP context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001621 goto err_unmap_dmpt;
1622 }
1623
1624 err = mlx4_init_icm_table(dev, &priv->qp_table.auxc_table,
1625 init_hca->auxc_base,
1626 dev_cap->aux_entry_sz,
1627 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001628 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1629 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001630 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001631 mlx4_err(dev, "Failed to map AUXC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001632 goto err_unmap_qp;
1633 }
1634
1635 err = mlx4_init_icm_table(dev, &priv->qp_table.altc_table,
1636 init_hca->altc_base,
1637 dev_cap->altc_entry_sz,
1638 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001639 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1640 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001641 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001642 mlx4_err(dev, "Failed to map ALTC context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001643 goto err_unmap_auxc;
1644 }
1645
1646 err = mlx4_init_icm_table(dev, &priv->qp_table.rdmarc_table,
1647 init_hca->rdmarc_base,
1648 dev_cap->rdmarc_entry_sz << priv->qp_table.rdmarc_shift,
1649 dev->caps.num_qps,
Yevgeny Petrilin93fc9e12008-10-22 10:25:29 -07001650 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW],
1651 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001652 if (err) {
1653 mlx4_err(dev, "Failed to map RDMARC context memory, aborting\n");
1654 goto err_unmap_altc;
1655 }
1656
1657 err = mlx4_init_icm_table(dev, &priv->cq_table.table,
1658 init_hca->cqc_base,
1659 dev_cap->cqc_entry_sz,
1660 dev->caps.num_cqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001661 dev->caps.reserved_cqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001662 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001663 mlx4_err(dev, "Failed to map CQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001664 goto err_unmap_rdmarc;
1665 }
1666
1667 err = mlx4_init_icm_table(dev, &priv->srq_table.table,
1668 init_hca->srqc_base,
1669 dev_cap->srq_entry_sz,
1670 dev->caps.num_srqs,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001671 dev->caps.reserved_srqs, 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001672 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001673 mlx4_err(dev, "Failed to map SRQ context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001674 goto err_unmap_cq;
1675 }
1676
1677 /*
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00001678 * For flow steering device managed mode it is required to use
1679 * mlx4_init_icm_table. For B0 steering mode it's not strictly
1680 * required, but for simplicity just map the whole multicast
1681 * group table now. The table isn't very big and it's a lot
1682 * easier than trying to track ref counts.
Roland Dreier225c7b12007-05-08 18:00:38 -07001683 */
1684 err = mlx4_init_icm_table(dev, &priv->mcg_table.table,
Eugenia Emantayev0ec2c0f2011-12-13 04:16:02 +00001685 init_hca->mc_base,
1686 mlx4_get_mgm_entry_size(dev),
Roland Dreier225c7b12007-05-08 18:00:38 -07001687 dev->caps.num_mgms + dev->caps.num_amgms,
1688 dev->caps.num_mgms + dev->caps.num_amgms,
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001689 0, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001690 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07001691 mlx4_err(dev, "Failed to map MCG context memory, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07001692 goto err_unmap_srq;
1693 }
1694
1695 return 0;
1696
1697err_unmap_srq:
1698 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1699
1700err_unmap_cq:
1701 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1702
1703err_unmap_rdmarc:
1704 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1705
1706err_unmap_altc:
1707 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1708
1709err_unmap_auxc:
1710 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1711
1712err_unmap_qp:
1713 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1714
1715err_unmap_dmpt:
1716 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1717
1718err_unmap_mtt:
1719 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
1720
1721err_unmap_eq:
Roland Dreierfa0681d2009-09-05 20:24:49 -07001722 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001723
1724err_unmap_cmpt:
1725 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1726 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1727 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1728 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
1729
1730err_unmap_aux:
1731 mlx4_UNMAP_ICM_AUX(dev);
1732
1733err_free_aux:
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001734 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001735
1736 return err;
1737}
1738
1739static void mlx4_free_icms(struct mlx4_dev *dev)
1740{
1741 struct mlx4_priv *priv = mlx4_priv(dev);
1742
1743 mlx4_cleanup_icm_table(dev, &priv->mcg_table.table);
1744 mlx4_cleanup_icm_table(dev, &priv->srq_table.table);
1745 mlx4_cleanup_icm_table(dev, &priv->cq_table.table);
1746 mlx4_cleanup_icm_table(dev, &priv->qp_table.rdmarc_table);
1747 mlx4_cleanup_icm_table(dev, &priv->qp_table.altc_table);
1748 mlx4_cleanup_icm_table(dev, &priv->qp_table.auxc_table);
1749 mlx4_cleanup_icm_table(dev, &priv->qp_table.qp_table);
1750 mlx4_cleanup_icm_table(dev, &priv->mr_table.dmpt_table);
1751 mlx4_cleanup_icm_table(dev, &priv->mr_table.mtt_table);
Roland Dreierfa0681d2009-09-05 20:24:49 -07001752 mlx4_cleanup_icm_table(dev, &priv->eq_table.table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001753 mlx4_cleanup_icm_table(dev, &priv->eq_table.cmpt_table);
1754 mlx4_cleanup_icm_table(dev, &priv->cq_table.cmpt_table);
1755 mlx4_cleanup_icm_table(dev, &priv->srq_table.cmpt_table);
1756 mlx4_cleanup_icm_table(dev, &priv->qp_table.cmpt_table);
Roland Dreier225c7b12007-05-08 18:00:38 -07001757
1758 mlx4_UNMAP_ICM_AUX(dev);
Jack Morgenstein5b0bf5e2007-08-01 12:28:20 +03001759 mlx4_free_icm(dev, priv->fw.aux_icm, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07001760}
1761
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001762static void mlx4_slave_exit(struct mlx4_dev *dev)
1763{
1764 struct mlx4_priv *priv = mlx4_priv(dev);
1765
Roland Dreierf3d4c892012-09-25 21:24:07 -07001766 mutex_lock(&priv->cmd.slave_cmd_mutex);
Yishai Hadas0cd93022015-01-25 16:59:43 +02001767 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP,
1768 MLX4_COMM_TIME))
Joe Perches1a91de22014-05-07 12:52:57 -07001769 mlx4_warn(dev, "Failed to close slave function\n");
Roland Dreierf3d4c892012-09-25 21:24:07 -07001770 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001771}
1772
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001773static int map_bf_area(struct mlx4_dev *dev)
1774{
1775 struct mlx4_priv *priv = mlx4_priv(dev);
1776 resource_size_t bf_start;
1777 resource_size_t bf_len;
1778 int err = 0;
1779
Jack Morgenstein3d747472012-02-19 21:38:52 +00001780 if (!dev->caps.bf_reg_size)
1781 return -ENXIO;
1782
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001783 bf_start = pci_resource_start(dev->persist->pdev, 2) +
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001784 (dev->caps.num_uars << PAGE_SHIFT);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001785 bf_len = pci_resource_len(dev->persist->pdev, 2) -
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001786 (dev->caps.num_uars << PAGE_SHIFT);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001787 priv->bf_mapping = io_mapping_create_wc(bf_start, bf_len);
1788 if (!priv->bf_mapping)
1789 err = -ENOMEM;
1790
1791 return err;
1792}
1793
1794static void unmap_bf_area(struct mlx4_dev *dev)
1795{
1796 if (mlx4_priv(dev)->bf_mapping)
1797 io_mapping_free(mlx4_priv(dev)->bf_mapping);
1798}
1799
Amir Vadaiec693d42013-04-23 06:06:49 +00001800cycle_t mlx4_read_clock(struct mlx4_dev *dev)
1801{
1802 u32 clockhi, clocklo, clockhi1;
1803 cycle_t cycles;
1804 int i;
1805 struct mlx4_priv *priv = mlx4_priv(dev);
1806
1807 for (i = 0; i < 10; i++) {
1808 clockhi = swab32(readl(priv->clock_mapping));
1809 clocklo = swab32(readl(priv->clock_mapping + 4));
1810 clockhi1 = swab32(readl(priv->clock_mapping));
1811 if (clockhi == clockhi1)
1812 break;
1813 }
1814
1815 cycles = (u64) clockhi << 32 | (u64) clocklo;
1816
1817 return cycles;
1818}
1819EXPORT_SYMBOL_GPL(mlx4_read_clock);
1820
1821
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001822static int map_internal_clock(struct mlx4_dev *dev)
1823{
1824 struct mlx4_priv *priv = mlx4_priv(dev);
1825
1826 priv->clock_mapping =
Yishai Hadas872bf2f2015-01-25 16:59:35 +02001827 ioremap(pci_resource_start(dev->persist->pdev,
1828 priv->fw.clock_bar) +
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001829 priv->fw.clock_offset, MLX4_CLOCK_SIZE);
1830
1831 if (!priv->clock_mapping)
1832 return -ENOMEM;
1833
1834 return 0;
1835}
1836
Matan Barak52033cf2015-06-11 16:35:26 +03001837int mlx4_get_internal_clock_params(struct mlx4_dev *dev,
1838 struct mlx4_clock_params *params)
1839{
1840 struct mlx4_priv *priv = mlx4_priv(dev);
1841
1842 if (mlx4_is_slave(dev))
1843 return -ENOTSUPP;
1844
1845 if (!params)
1846 return -EINVAL;
1847
1848 params->bar = priv->fw.clock_bar;
1849 params->offset = priv->fw.clock_offset;
1850 params->size = MLX4_CLOCK_SIZE;
1851
1852 return 0;
1853}
1854EXPORT_SYMBOL_GPL(mlx4_get_internal_clock_params);
1855
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001856static void unmap_internal_clock(struct mlx4_dev *dev)
1857{
1858 struct mlx4_priv *priv = mlx4_priv(dev);
1859
1860 if (priv->clock_mapping)
1861 iounmap(priv->clock_mapping);
1862}
1863
Roland Dreier225c7b12007-05-08 18:00:38 -07001864static void mlx4_close_hca(struct mlx4_dev *dev)
1865{
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00001866 unmap_internal_clock(dev);
Eli Cohenc1b43dc2011-03-22 22:38:41 +00001867 unmap_bf_area(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001868 if (mlx4_is_slave(dev))
1869 mlx4_slave_exit(dev);
1870 else {
1871 mlx4_CLOSE_HCA(dev, 0);
1872 mlx4_free_icms(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02001873 }
1874}
1875
1876static void mlx4_close_fw(struct mlx4_dev *dev)
1877{
1878 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001879 mlx4_UNMAP_FA(dev);
1880 mlx4_free_icm(dev, mlx4_priv(dev)->fw.fw_icm, 0);
1881 }
1882}
1883
Yishai Hadas55ad3592015-01-25 16:59:42 +02001884static int mlx4_comm_check_offline(struct mlx4_dev *dev)
1885{
1886#define COMM_CHAN_OFFLINE_OFFSET 0x09
1887
1888 u32 comm_flags;
1889 u32 offline_bit;
1890 unsigned long end;
1891 struct mlx4_priv *priv = mlx4_priv(dev);
1892
1893 end = msecs_to_jiffies(MLX4_COMM_OFFLINE_TIME_OUT) + jiffies;
1894 while (time_before(jiffies, end)) {
1895 comm_flags = swab32(readl((__iomem char *)priv->mfunc.comm +
1896 MLX4_COMM_CHAN_FLAGS));
1897 offline_bit = (comm_flags &
1898 (u32)(1 << COMM_CHAN_OFFLINE_OFFSET));
1899 if (!offline_bit)
1900 return 0;
1901 /* There are cases as part of AER/Reset flow that PF needs
1902 * around 100 msec to load. We therefore sleep for 100 msec
1903 * to allow other tasks to make use of that CPU during this
1904 * time interval.
1905 */
1906 msleep(100);
1907 }
1908 mlx4_err(dev, "Communication channel is offline.\n");
1909 return -EIO;
1910}
1911
1912static void mlx4_reset_vf_support(struct mlx4_dev *dev)
1913{
1914#define COMM_CHAN_RST_OFFSET 0x1e
1915
1916 struct mlx4_priv *priv = mlx4_priv(dev);
1917 u32 comm_rst;
1918 u32 comm_caps;
1919
1920 comm_caps = swab32(readl((__iomem char *)priv->mfunc.comm +
1921 MLX4_COMM_CHAN_CAPS));
1922 comm_rst = (comm_caps & (u32)(1 << COMM_CHAN_RST_OFFSET));
1923
1924 if (comm_rst)
1925 dev->caps.vf_caps |= MLX4_VF_CAP_FLAG_RESET;
1926}
1927
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001928static int mlx4_init_slave(struct mlx4_dev *dev)
1929{
1930 struct mlx4_priv *priv = mlx4_priv(dev);
1931 u64 dma = (u64) priv->mfunc.vhcr_dma;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001932 int ret_from_reset = 0;
1933 u32 slave_read;
1934 u32 cmd_channel_ver;
1935
Amir Vadai97989352014-03-06 18:28:17 +02001936 if (atomic_read(&pf_loading)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001937 mlx4_warn(dev, "PF is not ready - Deferring probe\n");
Amir Vadai97989352014-03-06 18:28:17 +02001938 return -EPROBE_DEFER;
1939 }
1940
Roland Dreierf3d4c892012-09-25 21:24:07 -07001941 mutex_lock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001942 priv->cmd.max_cmds = 1;
Yishai Hadas55ad3592015-01-25 16:59:42 +02001943 if (mlx4_comm_check_offline(dev)) {
1944 mlx4_err(dev, "PF is not responsive, skipping initialization\n");
1945 goto err_offline;
1946 }
1947
1948 mlx4_reset_vf_support(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001949 mlx4_warn(dev, "Sending reset\n");
1950 ret_from_reset = mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001951 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001952 /* if we are in the middle of flr the slave will try
1953 * NUM_OF_RESET_RETRIES times before leaving.*/
1954 if (ret_from_reset) {
1955 if (MLX4_DELAY_RESET_SLAVE == ret_from_reset) {
Joe Perches1a91de22014-05-07 12:52:57 -07001956 mlx4_warn(dev, "slave is currently in the middle of FLR - Deferring probe\n");
Jack Morgenstein5efe5352013-06-04 05:13:27 +00001957 mutex_unlock(&priv->cmd.slave_cmd_mutex);
1958 return -EPROBE_DEFER;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001959 } else
1960 goto err;
1961 }
1962
1963 /* check the driver version - the slave I/F revision
1964 * must match the master's */
1965 slave_read = swab32(readl(&priv->mfunc.comm->slave_read));
1966 cmd_channel_ver = mlx4_comm_get_version();
1967
1968 if (MLX4_COMM_GET_IF_REV(cmd_channel_ver) !=
1969 MLX4_COMM_GET_IF_REV(slave_read)) {
Joe Perches1a91de22014-05-07 12:52:57 -07001970 mlx4_err(dev, "slave driver version is not supported by the master\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001971 goto err;
1972 }
1973
1974 mlx4_warn(dev, "Sending vhcr0\n");
1975 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR0, dma >> 48,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001976 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001977 goto err;
1978 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR1, dma >> 32,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001979 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001980 goto err;
1981 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR2, dma >> 16,
Yishai Hadas0cd93022015-01-25 16:59:43 +02001982 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001983 goto err;
Yishai Hadas0cd93022015-01-25 16:59:43 +02001984 if (mlx4_comm_cmd(dev, MLX4_COMM_CMD_VHCR_EN, dma,
1985 MLX4_COMM_CMD_NA_OP, MLX4_COMM_TIME))
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001986 goto err;
Roland Dreierf3d4c892012-09-25 21:24:07 -07001987
1988 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001989 return 0;
1990
1991err:
Yishai Hadas0cd93022015-01-25 16:59:43 +02001992 mlx4_comm_cmd(dev, MLX4_COMM_CMD_RESET, 0, MLX4_COMM_CMD_NA_OP, 0);
Yishai Hadas55ad3592015-01-25 16:59:42 +02001993err_offline:
Roland Dreierf3d4c892012-09-25 21:24:07 -07001994 mutex_unlock(&priv->cmd.slave_cmd_mutex);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00001995 return -EIO;
Roland Dreier225c7b12007-05-08 18:00:38 -07001996}
1997
Jack Morgenstein66349612012-06-19 11:21:44 +03001998static void mlx4_parav_master_pf_caps(struct mlx4_dev *dev)
1999{
2000 int i;
2001
2002 for (i = 1; i <= dev->caps.num_ports; i++) {
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02002003 if (dev->caps.port_type[i] == MLX4_PORT_TYPE_ETH)
2004 dev->caps.gid_table_len[i] =
Matan Barak449fc482014-03-19 18:11:52 +02002005 mlx4_get_slave_num_gids(dev, 0, i);
Jack Morgensteinb6ffaef2014-03-12 12:00:39 +02002006 else
2007 dev->caps.gid_table_len[i] = 1;
Jack Morgenstein66349612012-06-19 11:21:44 +03002008 dev->caps.pkey_table_len[i] =
2009 dev->phys_caps.pkey_phys_table_len[i] - 1;
2010 }
2011}
2012
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002013static int choose_log_fs_mgm_entry_size(int qp_per_entry)
2014{
2015 int i = MLX4_MIN_MGM_LOG_ENTRY_SIZE;
2016
2017 for (i = MLX4_MIN_MGM_LOG_ENTRY_SIZE; i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE;
2018 i++) {
2019 if (qp_per_entry <= 4 * ((1 << i) / 16 - 2))
2020 break;
2021 }
2022
2023 return (i <= MLX4_MAX_MGM_LOG_ENTRY_SIZE) ? i : -1;
2024}
2025
Matan Barak7d077cd2014-12-11 10:58:00 +02002026static const char *dmfs_high_rate_steering_mode_str(int dmfs_high_steer_mode)
2027{
2028 switch (dmfs_high_steer_mode) {
2029 case MLX4_STEERING_DMFS_A0_DEFAULT:
2030 return "default performance";
2031
2032 case MLX4_STEERING_DMFS_A0_DYNAMIC:
2033 return "dynamic hybrid mode";
2034
2035 case MLX4_STEERING_DMFS_A0_STATIC:
2036 return "performance optimized for limited rule configuration (static)";
2037
2038 case MLX4_STEERING_DMFS_A0_DISABLE:
2039 return "disabled performance optimized steering";
2040
2041 case MLX4_STEERING_DMFS_A0_NOT_SUPPORTED:
2042 return "performance optimized steering not supported";
2043
2044 default:
2045 return "Unrecognized mode";
2046 }
2047}
2048
2049#define MLX4_DMFS_A0_STEERING (1UL << 2)
2050
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002051static void choose_steering_mode(struct mlx4_dev *dev,
2052 struct mlx4_dev_cap *dev_cap)
2053{
Matan Barak7d077cd2014-12-11 10:58:00 +02002054 if (mlx4_log_num_mgm_entry_size <= 0) {
2055 if ((-mlx4_log_num_mgm_entry_size) & MLX4_DMFS_A0_STEERING) {
2056 if (dev->caps.dmfs_high_steer_mode ==
2057 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2058 mlx4_err(dev, "DMFS high rate mode not supported\n");
2059 else
2060 dev->caps.dmfs_high_steer_mode =
2061 MLX4_STEERING_DMFS_A0_STATIC;
2062 }
2063 }
2064
2065 if (mlx4_log_num_mgm_entry_size <= 0 &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002066 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_FS_EN &&
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002067 (!mlx4_is_mfunc(dev) ||
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002068 (dev_cap->fs_max_num_qp_per_entry >=
2069 (dev->persist->num_vfs + 1))) &&
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002070 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry) >=
2071 MLX4_MIN_MGM_LOG_ENTRY_SIZE) {
2072 dev->oper_log_mgm_entry_size =
2073 choose_log_fs_mgm_entry_size(dev_cap->fs_max_num_qp_per_entry);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002074 dev->caps.steering_mode = MLX4_STEERING_MODE_DEVICE_MANAGED;
2075 dev->caps.num_qp_per_mgm = dev_cap->fs_max_num_qp_per_entry;
2076 dev->caps.fs_log_max_ucast_qp_range_size =
2077 dev_cap->fs_log_max_ucast_qp_range_size;
2078 } else {
Matan Barak7d077cd2014-12-11 10:58:00 +02002079 if (dev->caps.dmfs_high_steer_mode !=
2080 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2081 dev->caps.dmfs_high_steer_mode = MLX4_STEERING_DMFS_A0_DISABLE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002082 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER &&
2083 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
2084 dev->caps.steering_mode = MLX4_STEERING_MODE_B0;
2085 else {
2086 dev->caps.steering_mode = MLX4_STEERING_MODE_A0;
2087
2088 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_UC_STEER ||
2089 dev->caps.flags & MLX4_DEV_CAP_FLAG_VEP_MC_STEER)
Joe Perches1a91de22014-05-07 12:52:57 -07002090 mlx4_warn(dev, "Must have both UC_STEER and MC_STEER flags set to use B0 steering - falling back to A0 steering mode\n");
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002091 }
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002092 dev->oper_log_mgm_entry_size =
2093 mlx4_log_num_mgm_entry_size > 0 ?
2094 mlx4_log_num_mgm_entry_size :
2095 MLX4_DEFAULT_MGM_LOG_ENTRY_SIZE;
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002096 dev->caps.num_qp_per_mgm = mlx4_get_qp_per_mgm(dev);
2097 }
Joe Perches1a91de22014-05-07 12:52:57 -07002098 mlx4_dbg(dev, "Steering mode is: %s, oper_log_mgm_entry_size = %d, modparam log_num_mgm_entry_size = %d\n",
Jack Morgenstein3c439b52012-12-06 17:12:00 +00002099 mlx4_steering_mode_str(dev->caps.steering_mode),
2100 dev->oper_log_mgm_entry_size,
2101 mlx4_log_num_mgm_entry_size);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002102}
2103
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002104static void choose_tunnel_offload_mode(struct mlx4_dev *dev,
2105 struct mlx4_dev_cap *dev_cap)
2106{
2107 if (dev->caps.steering_mode == MLX4_STEERING_MODE_DEVICE_MANAGED &&
Or Gerlitz5eff6da2015-01-15 15:28:54 +02002108 dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_VXLAN_OFFLOADS)
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002109 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_VXLAN;
2110 else
2111 dev->caps.tunnel_offload_mode = MLX4_TUNNEL_OFFLOAD_MODE_NONE;
2112
2113 mlx4_dbg(dev, "Tunneling offload mode is: %s\n", (dev->caps.tunnel_offload_mode
2114 == MLX4_TUNNEL_OFFLOAD_MODE_VXLAN) ? "vxlan" : "none");
2115}
2116
Matan Barak7d077cd2014-12-11 10:58:00 +02002117static int mlx4_validate_optimized_steering(struct mlx4_dev *dev)
2118{
2119 int i;
2120 struct mlx4_port_cap port_cap;
2121
2122 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_NOT_SUPPORTED)
2123 return -EINVAL;
2124
2125 for (i = 1; i <= dev->caps.num_ports; i++) {
2126 if (mlx4_dev_port(dev, i, &port_cap)) {
2127 mlx4_err(dev,
2128 "QUERY_DEV_CAP command failed, can't veify DMFS high rate steering.\n");
2129 } else if ((dev->caps.dmfs_high_steer_mode !=
2130 MLX4_STEERING_DMFS_A0_DEFAULT) &&
2131 (port_cap.dmfs_optimized_state ==
2132 !!(dev->caps.dmfs_high_steer_mode ==
2133 MLX4_STEERING_DMFS_A0_DISABLE))) {
2134 mlx4_err(dev,
2135 "DMFS high rate steer mode differ, driver requested %s but %s in FW.\n",
2136 dmfs_high_rate_steering_mode_str(
2137 dev->caps.dmfs_high_steer_mode),
2138 (port_cap.dmfs_optimized_state ?
2139 "enabled" : "disabled"));
2140 }
2141 }
2142
2143 return 0;
2144}
2145
Matan Baraka0eacca2014-11-13 14:45:30 +02002146static int mlx4_init_fw(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002147{
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07002148 struct mlx4_mod_stat_cfg mlx4_cfg;
Matan Baraka0eacca2014-11-13 14:45:30 +02002149 int err = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002150
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002151 if (!mlx4_is_slave(dev)) {
2152 err = mlx4_QUERY_FW(dev);
2153 if (err) {
2154 if (err == -EACCES)
Joe Perches1a91de22014-05-07 12:52:57 -07002155 mlx4_info(dev, "non-primary physical function, skipping\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002156 else
Joe Perches1a91de22014-05-07 12:52:57 -07002157 mlx4_err(dev, "QUERY_FW command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002158 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002159 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002160
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002161 err = mlx4_load_fw(dev);
2162 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002163 mlx4_err(dev, "Failed to start FW, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002164 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002165 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002166
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002167 mlx4_cfg.log_pg_sz_m = 1;
2168 mlx4_cfg.log_pg_sz = 0;
2169 err = mlx4_MOD_STAT_CFG(dev, &mlx4_cfg);
2170 if (err)
2171 mlx4_warn(dev, "Failed to override log_pg_sz parameter\n");
Matan Baraka0eacca2014-11-13 14:45:30 +02002172 }
Vladimir Sokolovsky2d928652008-07-14 23:48:53 -07002173
Matan Baraka0eacca2014-11-13 14:45:30 +02002174 return err;
2175}
2176
2177static int mlx4_init_hca(struct mlx4_dev *dev)
2178{
2179 struct mlx4_priv *priv = mlx4_priv(dev);
2180 struct mlx4_adapter adapter;
2181 struct mlx4_dev_cap dev_cap;
2182 struct mlx4_profile profile;
2183 struct mlx4_init_hca_param init_hca;
2184 u64 icm_size;
2185 struct mlx4_config_dev_params params;
2186 int err;
2187
2188 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002189 err = mlx4_dev_cap(dev, &dev_cap);
2190 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002191 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002192 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002193 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002194
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002195 choose_steering_mode(dev, &dev_cap);
Or Gerlitz7ffdf722013-12-23 16:09:43 +02002196 choose_tunnel_offload_mode(dev, &dev_cap);
Jack Morgenstein7b8157b2012-12-06 17:11:59 +00002197
Matan Barak7d077cd2014-12-11 10:58:00 +02002198 if (dev->caps.dmfs_high_steer_mode == MLX4_STEERING_DMFS_A0_STATIC &&
2199 mlx4_is_master(dev))
2200 dev->caps.function_caps |= MLX4_FUNC_CAP_DMFS_A0_STATIC;
2201
Hadar Hen Zion8e1a28e2013-12-19 21:20:12 +02002202 err = mlx4_get_phys_port_id(dev);
2203 if (err)
2204 mlx4_err(dev, "Fail to get physical port id\n");
2205
Jack Morgenstein66349612012-06-19 11:21:44 +03002206 if (mlx4_is_master(dev))
2207 mlx4_parav_master_pf_caps(dev);
2208
Amir Vadai2599d852014-07-22 15:44:11 +03002209 if (mlx4_low_memory_profile()) {
2210 mlx4_info(dev, "Running from within kdump kernel. Using low memory profile\n");
2211 profile = low_mem_profile;
2212 } else {
2213 profile = default_profile;
2214 }
Hadar Hen Zion0ff1fb62012-07-05 04:03:46 +00002215 if (dev->caps.steering_mode ==
2216 MLX4_STEERING_MODE_DEVICE_MANAGED)
2217 profile.num_mcg = MLX4_FS_NUM_MCG;
Roland Dreier225c7b12007-05-08 18:00:38 -07002218
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002219 icm_size = mlx4_make_profile(dev, &profile, &dev_cap,
2220 &init_hca);
2221 if ((long long) icm_size < 0) {
2222 err = icm_size;
Jack Morgensteind0d01252014-12-30 11:59:50 +02002223 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002224 }
2225
Eli Cohena5bbe892012-02-09 18:10:06 +02002226 dev->caps.max_fmr_maps = (1 << (32 - ilog2(dev->caps.num_mpts))) - 1;
2227
Huy Nguyen85743f12016-02-17 17:24:26 +02002228 /* Always set UAR page size 4KB, set log_uar_sz accordingly */
2229 init_hca.log_uar_sz = ilog2(dev->caps.num_uars) +
2230 PAGE_SHIFT -
2231 DEFAULT_UAR_PAGE_SHIFT;
2232 init_hca.uar_page_sz = DEFAULT_UAR_PAGE_SHIFT - 12;
2233
Shani Michaelie4488342013-02-06 16:19:11 +00002234 init_hca.mw_enabled = 0;
2235 if (dev->caps.flags & MLX4_DEV_CAP_FLAG_MEM_WINDOW ||
2236 dev->caps.bmme_flags & MLX4_BMME_FLAG_TYPE_2_WIN)
2237 init_hca.mw_enabled = INIT_HCA_TPT_MW_ENABLE;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002238
2239 err = mlx4_init_icm(dev, &dev_cap, &init_hca, icm_size);
2240 if (err)
Jack Morgensteind0d01252014-12-30 11:59:50 +02002241 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002242
2243 err = mlx4_INIT_HCA(dev, &init_hca);
2244 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002245 mlx4_err(dev, "INIT_HCA command failed, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002246 goto err_free_icm;
2247 }
Matan Barak7ae0e402014-11-13 14:45:32 +02002248
2249 if (dev_cap.flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS) {
2250 err = mlx4_query_func(dev, &dev_cap);
2251 if (err < 0) {
2252 mlx4_err(dev, "QUERY_FUNC command failed, aborting.\n");
Jack Morgensteind0d01252014-12-30 11:59:50 +02002253 goto err_close;
Matan Barak7ae0e402014-11-13 14:45:32 +02002254 } else if (err & MLX4_QUERY_FUNC_NUM_SYS_EQS) {
2255 dev->caps.num_eqs = dev_cap.max_eqs;
2256 dev->caps.reserved_eqs = dev_cap.reserved_eqs;
2257 dev->caps.reserved_uars = dev_cap.reserved_uars;
2258 }
2259 }
2260
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002261 /*
2262 * If TS is supported by FW
2263 * read HCA frequency by QUERY_HCA command
2264 */
2265 if (dev->caps.flags2 & MLX4_DEV_CAP_FLAG2_TS) {
2266 memset(&init_hca, 0, sizeof(init_hca));
2267 err = mlx4_QUERY_HCA(dev, &init_hca);
2268 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002269 mlx4_err(dev, "QUERY_HCA command failed, disable timestamp\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002270 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2271 } else {
2272 dev->caps.hca_core_clock =
2273 init_hca.hca_core_clock;
2274 }
2275
2276 /* In case we got HCA frequency 0 - disable timestamping
2277 * to avoid dividing by zero
2278 */
2279 if (!dev->caps.hca_core_clock) {
2280 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
2281 mlx4_err(dev,
Joe Perches1a91de22014-05-07 12:52:57 -07002282 "HCA frequency is 0 - timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002283 } else if (map_internal_clock(dev)) {
2284 /*
2285 * Map internal clock,
2286 * in case of failure disable timestamping
2287 */
2288 dev->caps.flags2 &= ~MLX4_DEV_CAP_FLAG2_TS;
Joe Perches1a91de22014-05-07 12:52:57 -07002289 mlx4_err(dev, "Failed to map internal clock. Timestamping is not supported\n");
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002290 }
2291 }
Matan Barak7d077cd2014-12-11 10:58:00 +02002292
2293 if (dev->caps.dmfs_high_steer_mode !=
2294 MLX4_STEERING_DMFS_A0_NOT_SUPPORTED) {
2295 if (mlx4_validate_optimized_steering(dev))
2296 mlx4_warn(dev, "Optimized steering validation failed\n");
2297
2298 if (dev->caps.dmfs_high_steer_mode ==
2299 MLX4_STEERING_DMFS_A0_DISABLE) {
2300 dev->caps.dmfs_high_rate_qpn_base =
2301 dev->caps.reserved_qps_cnt[MLX4_QP_REGION_FW];
2302 dev->caps.dmfs_high_rate_qpn_range =
2303 MLX4_A0_STEERING_TABLE_SIZE;
2304 }
2305
2306 mlx4_dbg(dev, "DMFS high rate steer mode is: %s\n",
2307 dmfs_high_rate_steering_mode_str(
2308 dev->caps.dmfs_high_steer_mode));
2309 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002310 } else {
2311 err = mlx4_init_slave(dev);
2312 if (err) {
Jack Morgenstein5efe5352013-06-04 05:13:27 +00002313 if (err != -EPROBE_DEFER)
2314 mlx4_err(dev, "Failed to initialize slave\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002315 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002316 }
2317
2318 err = mlx4_slave_cap(dev);
2319 if (err) {
2320 mlx4_err(dev, "Failed to obtain slave caps\n");
2321 goto err_close;
2322 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002323 }
2324
Eli Cohenc1b43dc2011-03-22 22:38:41 +00002325 if (map_bf_area(dev))
2326 mlx4_dbg(dev, "Failed to map blue flame area\n");
2327
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002328 /*Only the master set the ports, all the rest got it from it.*/
2329 if (!mlx4_is_slave(dev))
2330 mlx4_set_port_mask(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002331
2332 err = mlx4_QUERY_ADAPTER(dev, &adapter);
2333 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002334 mlx4_err(dev, "QUERY_ADAPTER command failed, aborting\n");
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002335 goto unmap_bf;
Roland Dreier225c7b12007-05-08 18:00:38 -07002336 }
2337
Shani Michaelif8c64552014-11-09 13:51:53 +02002338 /* Query CONFIG_DEV parameters */
2339 err = mlx4_config_dev_retrieval(dev, &params);
2340 if (err && err != -ENOTSUPP) {
2341 mlx4_err(dev, "Failed to query CONFIG_DEV parameters\n");
2342 } else if (!err) {
2343 dev->caps.rx_checksum_flags_port[1] = params.rx_csum_flags_port_1;
2344 dev->caps.rx_checksum_flags_port[2] = params.rx_csum_flags_port_2;
2345 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002346 priv->eq_table.inta_pin = adapter.inta_pin;
Jack Morgensteincd9281d2007-09-18 09:14:18 +02002347 memcpy(dev->board_id, adapter.board_id, sizeof dev->board_id);
Roland Dreier225c7b12007-05-08 18:00:38 -07002348
2349 return 0;
2350
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002351unmap_bf:
Eugenia Emantayevddd8a6c2013-04-23 06:06:48 +00002352 unmap_internal_clock(dev);
Aviad Yehezkelbef772e2012-09-05 22:50:51 +00002353 unmap_bf_area(dev);
2354
Dotan Barakb38f2872014-05-29 16:30:59 +03002355 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03002356 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03002357 kfree(dev->caps.qp0_tunnel);
2358 kfree(dev->caps.qp0_proxy);
2359 kfree(dev->caps.qp1_tunnel);
2360 kfree(dev->caps.qp1_proxy);
2361 }
2362
Roland Dreier225c7b12007-05-08 18:00:38 -07002363err_close:
Dotan Barak41929ed2012-10-21 14:59:23 +00002364 if (mlx4_is_slave(dev))
2365 mlx4_slave_exit(dev);
2366 else
2367 mlx4_CLOSE_HCA(dev, 0);
Roland Dreier225c7b12007-05-08 18:00:38 -07002368
2369err_free_icm:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002370 if (!mlx4_is_slave(dev))
2371 mlx4_free_icms(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07002372
Roland Dreier225c7b12007-05-08 18:00:38 -07002373 return err;
2374}
2375
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002376static int mlx4_init_counters_table(struct mlx4_dev *dev)
2377{
2378 struct mlx4_priv *priv = mlx4_priv(dev);
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002379 int nent_pow2;
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002380
2381 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2382 return -ENOENT;
2383
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002384 if (!dev->caps.max_counters)
2385 return -ENOSPC;
2386
Eran Ben Elisha47d84172015-06-15 17:58:58 +03002387 nent_pow2 = roundup_pow_of_two(dev->caps.max_counters);
2388 /* reserve last counter index for sink counter */
2389 return mlx4_bitmap_init(&priv->counters_bitmap, nent_pow2,
2390 nent_pow2 - 1, 0,
2391 nent_pow2 - dev->caps.max_counters + 1);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002392}
2393
2394static void mlx4_cleanup_counters_table(struct mlx4_dev *dev)
2395{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002396 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2397 return;
2398
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002399 if (!dev->caps.max_counters)
2400 return;
2401
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002402 mlx4_bitmap_cleanup(&mlx4_priv(dev)->counters_bitmap);
2403}
2404
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002405static void mlx4_cleanup_default_counters(struct mlx4_dev *dev)
2406{
2407 struct mlx4_priv *priv = mlx4_priv(dev);
2408 int port;
2409
2410 for (port = 0; port < dev->caps.num_ports; port++)
2411 if (priv->def_counter[port] != -1)
2412 mlx4_counter_free(dev, priv->def_counter[port]);
2413}
2414
2415static int mlx4_allocate_default_counters(struct mlx4_dev *dev)
2416{
2417 struct mlx4_priv *priv = mlx4_priv(dev);
2418 int port, err = 0;
2419 u32 idx;
2420
2421 for (port = 0; port < dev->caps.num_ports; port++)
2422 priv->def_counter[port] = -1;
2423
2424 for (port = 0; port < dev->caps.num_ports; port++) {
2425 err = mlx4_counter_alloc(dev, &idx);
2426
2427 if (!err || err == -ENOSPC) {
2428 priv->def_counter[port] = idx;
2429 } else if (err == -ENOENT) {
2430 err = 0;
2431 continue;
Or Gerlitz178d23e2015-07-22 16:53:46 +03002432 } else if (mlx4_is_slave(dev) && err == -EINVAL) {
2433 priv->def_counter[port] = MLX4_SINK_COUNTER_INDEX(dev);
2434 mlx4_warn(dev, "can't allocate counter from old PF driver, using index %d\n",
2435 MLX4_SINK_COUNTER_INDEX(dev));
2436 err = 0;
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002437 } else {
2438 mlx4_err(dev, "%s: failed to allocate default counter port %d err %d\n",
2439 __func__, port + 1, err);
2440 mlx4_cleanup_default_counters(dev);
2441 return err;
2442 }
2443
2444 mlx4_dbg(dev, "%s: default counter index %d for port %d\n",
2445 __func__, priv->def_counter[port], port + 1);
2446 }
2447
2448 return err;
2449}
2450
Jack Morgensteinba062d52012-05-15 10:35:03 +00002451int __mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002452{
2453 struct mlx4_priv *priv = mlx4_priv(dev);
2454
2455 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2456 return -ENOENT;
2457
2458 *idx = mlx4_bitmap_alloc(&priv->counters_bitmap);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002459 if (*idx == -1) {
2460 *idx = MLX4_SINK_COUNTER_INDEX(dev);
2461 return -ENOSPC;
2462 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002463
2464 return 0;
2465}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002466
2467int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx)
2468{
2469 u64 out_param;
2470 int err;
2471
2472 if (mlx4_is_mfunc(dev)) {
2473 err = mlx4_cmd_imm(dev, 0, &out_param, RES_COUNTER,
2474 RES_OP_RESERVE, MLX4_CMD_ALLOC_RES,
2475 MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
2476 if (!err)
2477 *idx = get_param_l(&out_param);
2478
2479 return err;
2480 }
2481 return __mlx4_counter_alloc(dev, idx);
2482}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002483EXPORT_SYMBOL_GPL(mlx4_counter_alloc);
2484
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002485static int __mlx4_clear_if_stat(struct mlx4_dev *dev,
2486 u8 counter_index)
2487{
2488 struct mlx4_cmd_mailbox *if_stat_mailbox;
2489 int err;
2490 u32 if_stat_in_mod = (counter_index & 0xff) | MLX4_QUERY_IF_STAT_RESET;
2491
2492 if_stat_mailbox = mlx4_alloc_cmd_mailbox(dev);
2493 if (IS_ERR(if_stat_mailbox))
2494 return PTR_ERR(if_stat_mailbox);
2495
2496 err = mlx4_cmd_box(dev, 0, if_stat_mailbox->dma, if_stat_in_mod, 0,
2497 MLX4_CMD_QUERY_IF_STAT, MLX4_CMD_TIME_CLASS_C,
2498 MLX4_CMD_NATIVE);
2499
2500 mlx4_free_cmd_mailbox(dev, if_stat_mailbox);
2501 return err;
2502}
2503
Jack Morgensteinba062d52012-05-15 10:35:03 +00002504void __mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002505{
Eran Ben Elishaefa6bc92015-06-15 17:58:56 +03002506 if (!(dev->caps.flags & MLX4_DEV_CAP_FLAG_COUNTERS))
2507 return;
2508
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002509 if (idx == MLX4_SINK_COUNTER_INDEX(dev))
2510 return;
2511
Eran Ben Elishab72ca7e2015-06-15 17:58:57 +03002512 __mlx4_clear_if_stat(dev, idx);
2513
Jack Morgenstein7c6d74d2013-12-08 16:50:17 +02002514 mlx4_bitmap_free(&mlx4_priv(dev)->counters_bitmap, idx, MLX4_USE_RR);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002515 return;
2516}
Jack Morgensteinba062d52012-05-15 10:35:03 +00002517
2518void mlx4_counter_free(struct mlx4_dev *dev, u32 idx)
2519{
Jack Morgensteine7dbeba2013-03-07 03:46:54 +00002520 u64 in_param = 0;
Jack Morgensteinba062d52012-05-15 10:35:03 +00002521
2522 if (mlx4_is_mfunc(dev)) {
2523 set_param_l(&in_param, idx);
2524 mlx4_cmd(dev, in_param, RES_COUNTER, RES_OP_RESERVE,
2525 MLX4_CMD_FREE_RES, MLX4_CMD_TIME_CLASS_A,
2526 MLX4_CMD_WRAPPED);
2527 return;
2528 }
2529 __mlx4_counter_free(dev, idx);
2530}
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002531EXPORT_SYMBOL_GPL(mlx4_counter_free);
2532
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002533int mlx4_get_default_counter_index(struct mlx4_dev *dev, int port)
2534{
2535 struct mlx4_priv *priv = mlx4_priv(dev);
2536
2537 return priv->def_counter[port - 1];
2538}
2539EXPORT_SYMBOL_GPL(mlx4_get_default_counter_index);
2540
Yishai Hadas773af942015-03-03 10:54:48 +02002541void mlx4_set_admin_guid(struct mlx4_dev *dev, __be64 guid, int entry, int port)
2542{
2543 struct mlx4_priv *priv = mlx4_priv(dev);
2544
2545 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2546}
2547EXPORT_SYMBOL_GPL(mlx4_set_admin_guid);
2548
2549__be64 mlx4_get_admin_guid(struct mlx4_dev *dev, int entry, int port)
2550{
2551 struct mlx4_priv *priv = mlx4_priv(dev);
2552
2553 return priv->mfunc.master.vf_admin[entry].vport[port].guid;
2554}
2555EXPORT_SYMBOL_GPL(mlx4_get_admin_guid);
2556
Yishai Hadasfb517a42015-03-03 11:23:32 +02002557void mlx4_set_random_admin_guid(struct mlx4_dev *dev, int entry, int port)
2558{
2559 struct mlx4_priv *priv = mlx4_priv(dev);
2560 __be64 guid;
2561
2562 /* hw GUID */
2563 if (entry == 0)
2564 return;
2565
2566 get_random_bytes((char *)&guid, sizeof(guid));
2567 guid &= ~(cpu_to_be64(1ULL << 56));
2568 guid |= cpu_to_be64(1ULL << 57);
2569 priv->mfunc.master.vf_admin[entry].vport[port].guid = guid;
2570}
2571
Roland Dreier3d73c282007-10-10 15:43:54 -07002572static int mlx4_setup_hca(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002573{
2574 struct mlx4_priv *priv = mlx4_priv(dev);
2575 int err;
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002576 int port;
Jack Morgenstein9a5aa622008-11-28 21:29:46 -08002577 __be32 ib_port_default_caps;
Roland Dreier225c7b12007-05-08 18:00:38 -07002578
Roland Dreier225c7b12007-05-08 18:00:38 -07002579 err = mlx4_init_uar_table(dev);
2580 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002581 mlx4_err(dev, "Failed to initialize user access region table, aborting\n");
2582 return err;
Roland Dreier225c7b12007-05-08 18:00:38 -07002583 }
2584
2585 err = mlx4_uar_alloc(dev, &priv->driver_uar);
2586 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002587 mlx4_err(dev, "Failed to allocate driver access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002588 goto err_uar_table_free;
2589 }
2590
Roland Dreier4979d182011-01-12 09:50:36 -08002591 priv->kar = ioremap((phys_addr_t) priv->driver_uar.pfn << PAGE_SHIFT, PAGE_SIZE);
Roland Dreier225c7b12007-05-08 18:00:38 -07002592 if (!priv->kar) {
Joe Perches1a91de22014-05-07 12:52:57 -07002593 mlx4_err(dev, "Couldn't map kernel access region, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002594 err = -ENOMEM;
2595 goto err_uar_free;
2596 }
2597
2598 err = mlx4_init_pd_table(dev);
2599 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002600 mlx4_err(dev, "Failed to initialize protection domain table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002601 goto err_kar_unmap;
2602 }
2603
Sean Hefty012a8ff2011-06-02 09:01:33 -07002604 err = mlx4_init_xrcd_table(dev);
2605 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002606 mlx4_err(dev, "Failed to initialize reliable connection domain table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002607 goto err_pd_table_free;
2608 }
2609
Roland Dreier225c7b12007-05-08 18:00:38 -07002610 err = mlx4_init_mr_table(dev);
2611 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002612 mlx4_err(dev, "Failed to initialize memory region table, aborting\n");
Sean Hefty012a8ff2011-06-02 09:01:33 -07002613 goto err_xrcd_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002614 }
2615
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002616 if (!mlx4_is_slave(dev)) {
2617 err = mlx4_init_mcg_table(dev);
2618 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002619 mlx4_err(dev, "Failed to initialize multicast group table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002620 goto err_mr_table_free;
2621 }
Jack Morgenstein114840c2014-06-01 11:53:50 +03002622 err = mlx4_config_mad_demux(dev);
2623 if (err) {
2624 mlx4_err(dev, "Failed in config_mad_demux, aborting\n");
2625 goto err_mcg_table_free;
2626 }
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002627 }
2628
Roland Dreier225c7b12007-05-08 18:00:38 -07002629 err = mlx4_init_eq_table(dev);
2630 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002631 mlx4_err(dev, "Failed to initialize event queue table, aborting\n");
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002632 goto err_mcg_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002633 }
2634
2635 err = mlx4_cmd_use_events(dev);
2636 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002637 mlx4_err(dev, "Failed to switch to event-driven firmware commands, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002638 goto err_eq_table_free;
2639 }
2640
2641 err = mlx4_NOP(dev);
2642 if (err) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002643 if (dev->flags & MLX4_FLAG_MSI_X) {
Joe Perches1a91de22014-05-07 12:52:57 -07002644 mlx4_warn(dev, "NOP command failed to generate MSI-X interrupt IRQ %d)\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002645 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Joe Perches1a91de22014-05-07 12:52:57 -07002646 mlx4_warn(dev, "Trying again without MSI-X\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002647 } else {
Joe Perches1a91de22014-05-07 12:52:57 -07002648 mlx4_err(dev, "NOP command failed to generate interrupt (IRQ %d), aborting\n",
Matan Barakc66fa192015-05-31 09:30:16 +03002649 priv->eq_table.eq[MLX4_EQ_ASYNC].irq);
Roland Dreier225c7b12007-05-08 18:00:38 -07002650 mlx4_err(dev, "BIOS or ACPI interrupt routing problem?\n");
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03002651 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002652
2653 goto err_cmd_poll;
2654 }
2655
2656 mlx4_dbg(dev, "NOP command IRQ test passed\n");
2657
2658 err = mlx4_init_cq_table(dev);
2659 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002660 mlx4_err(dev, "Failed to initialize completion queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002661 goto err_cmd_poll;
2662 }
2663
2664 err = mlx4_init_srq_table(dev);
2665 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002666 mlx4_err(dev, "Failed to initialize shared receive queue table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002667 goto err_cq_table_free;
2668 }
2669
2670 err = mlx4_init_qp_table(dev);
2671 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07002672 mlx4_err(dev, "Failed to initialize queue pair table, aborting\n");
Roland Dreier225c7b12007-05-08 18:00:38 -07002673 goto err_srq_table_free;
2674 }
2675
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002676 if (!mlx4_is_slave(dev)) {
2677 err = mlx4_init_counters_table(dev);
2678 if (err && err != -ENOENT) {
2679 mlx4_err(dev, "Failed to initialize counters table, aborting\n");
2680 goto err_qp_table_free;
2681 }
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002682 }
2683
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002684 err = mlx4_allocate_default_counters(dev);
2685 if (err) {
2686 mlx4_err(dev, "Failed to allocate default counters, aborting\n");
2687 goto err_counters_table_free;
Roland Dreier225c7b12007-05-08 18:00:38 -07002688 }
2689
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002690 if (!mlx4_is_slave(dev)) {
2691 for (port = 1; port <= dev->caps.num_ports; port++) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002692 ib_port_default_caps = 0;
2693 err = mlx4_get_port_ib_caps(dev, port,
2694 &ib_port_default_caps);
2695 if (err)
Joe Perches1a91de22014-05-07 12:52:57 -07002696 mlx4_warn(dev, "failed to get port %d default ib capabilities (%d). Continuing with caps = 0\n",
2697 port, err);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002698 dev->caps.ib_port_def_cap[port] = ib_port_default_caps;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002699
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002700 /* initialize per-slave default ib port capabilities */
2701 if (mlx4_is_master(dev)) {
2702 int i;
2703 for (i = 0; i < dev->num_slaves; i++) {
2704 if (i == mlx4_master_func_num(dev))
2705 continue;
2706 priv->mfunc.master.slave_state[i].ib_cap_mask[port] =
Joe Perches1a91de22014-05-07 12:52:57 -07002707 ib_port_default_caps;
Jack Morgenstein2aca1172012-06-19 11:21:41 +03002708 }
2709 }
2710
Or Gerlitz096335b2012-01-11 19:02:17 +02002711 if (mlx4_is_mfunc(dev))
2712 dev->caps.port_ib_mtu[port] = IB_MTU_2048;
2713 else
2714 dev->caps.port_ib_mtu[port] = IB_MTU_4096;
Marcel Apfelbaum97285b72011-10-24 11:02:34 +02002715
Jack Morgenstein66349612012-06-19 11:21:44 +03002716 err = mlx4_SET_PORT(dev, port, mlx4_is_master(dev) ?
2717 dev->caps.pkey_table_len[port] : -1);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002718 if (err) {
2719 mlx4_err(dev, "Failed to set port %d, aborting\n",
Joe Perches1a91de22014-05-07 12:52:57 -07002720 port);
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002721 goto err_default_countes_free;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002722 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002723 }
2724 }
2725
Roland Dreier225c7b12007-05-08 18:00:38 -07002726 return 0;
2727
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03002728err_default_countes_free:
2729 mlx4_cleanup_default_counters(dev);
2730
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002731err_counters_table_free:
Eran Ben Elisha2632d182015-06-15 17:58:59 +03002732 if (!mlx4_is_slave(dev))
2733 mlx4_cleanup_counters_table(dev);
Or Gerlitzf2a3f6a2011-06-15 14:47:14 +00002734
Roland Dreier225c7b12007-05-08 18:00:38 -07002735err_qp_table_free:
2736 mlx4_cleanup_qp_table(dev);
2737
2738err_srq_table_free:
2739 mlx4_cleanup_srq_table(dev);
2740
2741err_cq_table_free:
2742 mlx4_cleanup_cq_table(dev);
2743
2744err_cmd_poll:
2745 mlx4_cmd_use_polling(dev);
2746
2747err_eq_table_free:
2748 mlx4_cleanup_eq_table(dev);
2749
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03002750err_mcg_table_free:
2751 if (!mlx4_is_slave(dev))
2752 mlx4_cleanup_mcg_table(dev);
2753
Jack Morgensteinee49bd92007-07-12 17:50:45 +03002754err_mr_table_free:
Roland Dreier225c7b12007-05-08 18:00:38 -07002755 mlx4_cleanup_mr_table(dev);
2756
Sean Hefty012a8ff2011-06-02 09:01:33 -07002757err_xrcd_table_free:
2758 mlx4_cleanup_xrcd_table(dev);
2759
Roland Dreier225c7b12007-05-08 18:00:38 -07002760err_pd_table_free:
2761 mlx4_cleanup_pd_table(dev);
2762
2763err_kar_unmap:
2764 iounmap(priv->kar);
2765
2766err_uar_free:
2767 mlx4_uar_free(dev, &priv->driver_uar);
2768
2769err_uar_table_free:
2770 mlx4_cleanup_uar_table(dev);
2771 return err;
2772}
2773
Ido Shamayde161802015-05-31 09:30:17 +03002774static int mlx4_init_affinity_hint(struct mlx4_dev *dev, int port, int eqn)
2775{
2776 int requested_cpu = 0;
2777 struct mlx4_priv *priv = mlx4_priv(dev);
2778 struct mlx4_eq *eq;
2779 int off = 0;
2780 int i;
2781
2782 if (eqn > dev->caps.num_comp_vectors)
2783 return -EINVAL;
2784
2785 for (i = 1; i < port; i++)
2786 off += mlx4_get_eqs_per_port(dev, i);
2787
2788 requested_cpu = eqn - off - !!(eqn > MLX4_EQ_ASYNC);
2789
2790 /* Meaning EQs are shared, and this call comes from the second port */
2791 if (requested_cpu < 0)
2792 return 0;
2793
2794 eq = &priv->eq_table.eq[eqn];
2795
2796 if (!zalloc_cpumask_var(&eq->affinity_mask, GFP_KERNEL))
2797 return -ENOMEM;
2798
2799 cpumask_set_cpu(requested_cpu, eq->affinity_mask);
2800
2801 return 0;
2802}
2803
Roland Dreiere8f9b2e2008-02-04 20:20:41 -08002804static void mlx4_enable_msi_x(struct mlx4_dev *dev)
Roland Dreier225c7b12007-05-08 18:00:38 -07002805{
2806 struct mlx4_priv *priv = mlx4_priv(dev);
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002807 struct msix_entry *entries;
Roland Dreier225c7b12007-05-08 18:00:38 -07002808 int i;
Matan Barakc66fa192015-05-31 09:30:16 +03002809 int port = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07002810
2811 if (msi_x) {
Matan Barakc66fa192015-05-31 09:30:16 +03002812 int nreq = dev->caps.num_ports * num_online_cpus() + 1;
Matan Barak7ae0e402014-11-13 14:45:32 +02002813
Or Gerlitzca4c7b32013-01-17 05:30:43 +00002814 nreq = min_t(int, dev->caps.num_eqs - dev->caps.reserved_eqs,
2815 nreq);
Carol L Soto85121d62015-10-07 12:31:46 -04002816 if (nreq > MAX_MSIX)
Carol L Soto92932672015-08-27 14:43:25 -05002817 nreq = MAX_MSIX;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002818
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002819 entries = kcalloc(nreq, sizeof *entries, GFP_KERNEL);
2820 if (!entries)
2821 goto no_msi;
2822
2823 for (i = 0; i < nreq; ++i)
Roland Dreier225c7b12007-05-08 18:00:38 -07002824 entries[i].entry = i;
2825
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002826 nreq = pci_enable_msix_range(dev->persist->pdev, entries, 2,
2827 nreq);
Alexander Gordeev66e2f9c2014-02-18 11:11:47 +01002828
Matan Barakc66fa192015-05-31 09:30:16 +03002829 if (nreq < 0 || nreq < MLX4_EQ_ASYNC) {
Nicolas Morey-Chaisemartin5bf0da72009-04-21 10:11:06 -07002830 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002831 goto no_msi;
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00002832 }
Matan Barakc66fa192015-05-31 09:30:16 +03002833 /* 1 is reserved for events (asyncrounous EQ) */
2834 dev->caps.num_comp_vectors = nreq - 1;
2835
2836 priv->eq_table.eq[MLX4_EQ_ASYNC].irq = entries[0].vector;
2837 bitmap_zero(priv->eq_table.eq[MLX4_EQ_ASYNC].actv_ports.ports,
2838 dev->caps.num_ports);
2839
2840 for (i = 0; i < dev->caps.num_comp_vectors + 1; i++) {
2841 if (i == MLX4_EQ_ASYNC)
2842 continue;
2843
2844 priv->eq_table.eq[i].irq =
2845 entries[i + 1 - !!(i > MLX4_EQ_ASYNC)].vector;
2846
Carol L Soto85121d62015-10-07 12:31:46 -04002847 if (MLX4_IS_LEGACY_EQ_MODE(dev->caps)) {
Matan Barakc66fa192015-05-31 09:30:16 +03002848 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2849 dev->caps.num_ports);
Ido Shamayde161802015-05-31 09:30:17 +03002850 /* We don't set affinity hint when there
2851 * aren't enough EQs
2852 */
Matan Barakc66fa192015-05-31 09:30:16 +03002853 } else {
2854 set_bit(port,
2855 priv->eq_table.eq[i].actv_ports.ports);
Ido Shamayde161802015-05-31 09:30:17 +03002856 if (mlx4_init_affinity_hint(dev, port + 1, i))
2857 mlx4_warn(dev, "Couldn't init hint cpumask for EQ %d\n",
2858 i);
Matan Barakc66fa192015-05-31 09:30:16 +03002859 }
2860 /* We divide the Eqs evenly between the two ports.
2861 * (dev->caps.num_comp_vectors / dev->caps.num_ports)
2862 * refers to the number of Eqs per port
2863 * (i.e eqs_per_port). Theoretically, we would like to
2864 * write something like (i + 1) % eqs_per_port == 0.
2865 * However, since there's an asynchronous Eq, we have
2866 * to skip over it by comparing this condition to
2867 * !!((i + 1) > MLX4_EQ_ASYNC).
2868 */
2869 if ((dev->caps.num_comp_vectors > dev->caps.num_ports) &&
2870 ((i + 1) %
2871 (dev->caps.num_comp_vectors / dev->caps.num_ports)) ==
2872 !!((i + 1) > MLX4_EQ_ASYNC))
2873 /* If dev->caps.num_comp_vectors < dev->caps.num_ports,
2874 * everything is shared anyway.
2875 */
2876 port++;
2877 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002878
2879 dev->flags |= MLX4_FLAG_MSI_X;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002880
2881 kfree(entries);
Roland Dreier225c7b12007-05-08 18:00:38 -07002882 return;
2883 }
2884
2885no_msi:
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08002886 dev->caps.num_comp_vectors = 1;
2887
Matan Barakc66fa192015-05-31 09:30:16 +03002888 BUG_ON(MLX4_EQ_ASYNC >= 2);
2889 for (i = 0; i < 2; ++i) {
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002890 priv->eq_table.eq[i].irq = dev->persist->pdev->irq;
Matan Barakc66fa192015-05-31 09:30:16 +03002891 if (i != MLX4_EQ_ASYNC) {
2892 bitmap_fill(priv->eq_table.eq[i].actv_ports.ports,
2893 dev->caps.num_ports);
2894 }
2895 }
Roland Dreier225c7b12007-05-08 18:00:38 -07002896}
2897
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002898static int mlx4_init_port_info(struct mlx4_dev *dev, int port)
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002899{
Jiri Pirko09d4d082016-02-26 17:32:24 +01002900 struct devlink *devlink = priv_to_devlink(mlx4_priv(dev));
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002901 struct mlx4_port_info *info = &mlx4_priv(dev)->port[port];
Jiri Pirko09d4d082016-02-26 17:32:24 +01002902 int err;
2903
2904 err = devlink_port_register(devlink, &info->devlink_port, port);
2905 if (err)
2906 return err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002907
2908 info->dev = dev;
2909 info->port = port;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002910 if (!mlx4_is_slave(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002911 mlx4_init_mac_table(dev, &info->mac_table);
2912 mlx4_init_vlan_table(dev, &info->vlan_table);
Jack Morgenstein111c6092014-05-27 09:26:38 +03002913 mlx4_init_roce_gid_table(dev, &info->gid_table);
Yan Burman16a10ff2013-02-07 02:25:22 +00002914 info->base_qpn = mlx4_get_base_qpn(dev, port);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002915 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002916
2917 sprintf(info->dev_name, "mlx4_port%d", port);
2918 info->port_attr.attr.name = info->dev_name;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00002919 if (mlx4_is_mfunc(dev))
2920 info->port_attr.attr.mode = S_IRUGO;
2921 else {
2922 info->port_attr.attr.mode = S_IRUGO | S_IWUSR;
2923 info->port_attr.store = set_port_type;
2924 }
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002925 info->port_attr.show = show_port_type;
Greg Kroah-Hartman3691c9642010-03-15 14:01:55 -07002926 sysfs_attr_init(&info->port_attr.attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002927
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002928 err = device_create_file(&dev->persist->pdev->dev, &info->port_attr);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002929 if (err) {
2930 mlx4_err(dev, "Failed to create file for port %d\n", port);
Jiri Pirko09d4d082016-02-26 17:32:24 +01002931 devlink_port_unregister(&info->devlink_port);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002932 info->port = -1;
2933 }
2934
Or Gerlitz096335b2012-01-11 19:02:17 +02002935 sprintf(info->dev_mtu_name, "mlx4_port%d_mtu", port);
2936 info->port_mtu_attr.attr.name = info->dev_mtu_name;
2937 if (mlx4_is_mfunc(dev))
2938 info->port_mtu_attr.attr.mode = S_IRUGO;
2939 else {
2940 info->port_mtu_attr.attr.mode = S_IRUGO | S_IWUSR;
2941 info->port_mtu_attr.store = set_port_ib_mtu;
2942 }
2943 info->port_mtu_attr.show = show_port_ib_mtu;
2944 sysfs_attr_init(&info->port_mtu_attr.attr);
2945
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002946 err = device_create_file(&dev->persist->pdev->dev,
2947 &info->port_mtu_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002948 if (err) {
2949 mlx4_err(dev, "Failed to create mtu file for port %d\n", port);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002950 device_remove_file(&info->dev->persist->pdev->dev,
2951 &info->port_attr);
Or Gerlitz096335b2012-01-11 19:02:17 +02002952 info->port = -1;
2953 }
2954
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07002955 return err;
2956}
2957
2958static void mlx4_cleanup_port_info(struct mlx4_port_info *info)
2959{
2960 if (info->port < 0)
2961 return;
2962
Yishai Hadas872bf2f2015-01-25 16:59:35 +02002963 device_remove_file(&info->dev->persist->pdev->dev, &info->port_attr);
2964 device_remove_file(&info->dev->persist->pdev->dev,
2965 &info->port_mtu_attr);
Matan Barakc66fa192015-05-31 09:30:16 +03002966#ifdef CONFIG_RFS_ACCEL
2967 free_irq_cpu_rmap(info->rmap);
2968 info->rmap = NULL;
2969#endif
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07002970}
2971
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002972static int mlx4_init_steering(struct mlx4_dev *dev)
2973{
2974 struct mlx4_priv *priv = mlx4_priv(dev);
2975 int num_entries = dev->caps.num_ports;
2976 int i, j;
2977
2978 priv->steer = kzalloc(sizeof(struct mlx4_steer) * num_entries, GFP_KERNEL);
2979 if (!priv->steer)
2980 return -ENOMEM;
2981
Eugenia Emantayev45b51362012-02-14 06:37:41 +00002982 for (i = 0; i < num_entries; i++)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002983 for (j = 0; j < MLX4_NUM_STEERS; j++) {
2984 INIT_LIST_HEAD(&priv->steer[i].promisc_qps[j]);
2985 INIT_LIST_HEAD(&priv->steer[i].steer_entries[j]);
2986 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00002987 return 0;
2988}
2989
2990static void mlx4_clear_steering(struct mlx4_dev *dev)
2991{
2992 struct mlx4_priv *priv = mlx4_priv(dev);
2993 struct mlx4_steer_index *entry, *tmp_entry;
2994 struct mlx4_promisc_qp *pqp, *tmp_pqp;
2995 int num_entries = dev->caps.num_ports;
2996 int i, j;
2997
2998 for (i = 0; i < num_entries; i++) {
2999 for (j = 0; j < MLX4_NUM_STEERS; j++) {
3000 list_for_each_entry_safe(pqp, tmp_pqp,
3001 &priv->steer[i].promisc_qps[j],
3002 list) {
3003 list_del(&pqp->list);
3004 kfree(pqp);
3005 }
3006 list_for_each_entry_safe(entry, tmp_entry,
3007 &priv->steer[i].steer_entries[j],
3008 list) {
3009 list_del(&entry->list);
3010 list_for_each_entry_safe(pqp, tmp_pqp,
3011 &entry->duplicates,
3012 list) {
3013 list_del(&pqp->list);
3014 kfree(pqp);
3015 }
3016 kfree(entry);
3017 }
3018 }
3019 }
3020 kfree(priv->steer);
3021}
3022
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003023static int extended_func_num(struct pci_dev *pdev)
3024{
3025 return PCI_SLOT(pdev->devfn) * 8 + PCI_FUNC(pdev->devfn);
3026}
3027
3028#define MLX4_OWNER_BASE 0x8069c
3029#define MLX4_OWNER_SIZE 4
3030
3031static int mlx4_get_ownership(struct mlx4_dev *dev)
3032{
3033 void __iomem *owner;
3034 u32 ret;
3035
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003036 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003037 return -EIO;
3038
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003039 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
3040 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003041 MLX4_OWNER_SIZE);
3042 if (!owner) {
3043 mlx4_err(dev, "Failed to obtain ownership bit\n");
3044 return -ENOMEM;
3045 }
3046
3047 ret = readl(owner);
3048 iounmap(owner);
3049 return (int) !!ret;
3050}
3051
3052static void mlx4_free_ownership(struct mlx4_dev *dev)
3053{
3054 void __iomem *owner;
3055
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003056 if (pci_channel_offline(dev->persist->pdev))
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00003057 return;
3058
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003059 owner = ioremap(pci_resource_start(dev->persist->pdev, 0) +
3060 MLX4_OWNER_BASE,
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003061 MLX4_OWNER_SIZE);
3062 if (!owner) {
3063 mlx4_err(dev, "Failed to obtain ownership bit\n");
3064 return;
3065 }
3066 writel(0, owner);
3067 msleep(1000);
3068 iounmap(owner);
3069}
3070
Matan Baraka0eacca2014-11-13 14:45:30 +02003071#define SRIOV_VALID_STATE(flags) (!!((flags) & MLX4_FLAG_SRIOV) ==\
3072 !!((flags) & MLX4_FLAG_MASTER))
3073
3074static u64 mlx4_enable_sriov(struct mlx4_dev *dev, struct pci_dev *pdev,
Yishai Hadas55ad3592015-01-25 16:59:42 +02003075 u8 total_vfs, int existing_vfs, int reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02003076{
3077 u64 dev_flags = dev->flags;
Matan Barakda315672014-12-14 16:18:04 +02003078 int err = 0;
Carol Soto0beb44b2015-07-06 09:20:19 -05003079 int fw_enabled_sriov_vfs = min(pci_sriov_get_totalvfs(pdev),
3080 MLX4_MAX_NUM_VF);
Matan Baraka0eacca2014-11-13 14:45:30 +02003081
Yishai Hadas55ad3592015-01-25 16:59:42 +02003082 if (reset_flow) {
3083 dev->dev_vfs = kcalloc(total_vfs, sizeof(*dev->dev_vfs),
3084 GFP_KERNEL);
3085 if (!dev->dev_vfs)
3086 goto free_mem;
3087 return dev_flags;
3088 }
3089
Matan Barakda315672014-12-14 16:18:04 +02003090 atomic_inc(&pf_loading);
3091 if (dev->flags & MLX4_FLAG_SRIOV) {
3092 if (existing_vfs != total_vfs) {
3093 mlx4_err(dev, "SR-IOV was already enabled, but with num_vfs (%d) different than requested (%d)\n",
3094 existing_vfs, total_vfs);
3095 total_vfs = existing_vfs;
3096 }
3097 }
3098
3099 dev->dev_vfs = kzalloc(total_vfs * sizeof(*dev->dev_vfs), GFP_KERNEL);
Matan Baraka0eacca2014-11-13 14:45:30 +02003100 if (NULL == dev->dev_vfs) {
3101 mlx4_err(dev, "Failed to allocate memory for VFs\n");
3102 goto disable_sriov;
Matan Barakda315672014-12-14 16:18:04 +02003103 }
Matan Baraka0eacca2014-11-13 14:45:30 +02003104
Matan Barakda315672014-12-14 16:18:04 +02003105 if (!(dev->flags & MLX4_FLAG_SRIOV)) {
Carol Soto0beb44b2015-07-06 09:20:19 -05003106 if (total_vfs > fw_enabled_sriov_vfs) {
3107 mlx4_err(dev, "requested vfs (%d) > available vfs (%d). Continuing without SR_IOV\n",
3108 total_vfs, fw_enabled_sriov_vfs);
3109 err = -ENOMEM;
3110 goto disable_sriov;
3111 }
Matan Barakda315672014-12-14 16:18:04 +02003112 mlx4_warn(dev, "Enabling SR-IOV with %d VFs\n", total_vfs);
3113 err = pci_enable_sriov(pdev, total_vfs);
3114 }
3115 if (err) {
3116 mlx4_err(dev, "Failed to enable SR-IOV, continuing without SR-IOV (err = %d)\n",
3117 err);
3118 goto disable_sriov;
3119 } else {
3120 mlx4_warn(dev, "Running in master mode\n");
3121 dev_flags |= MLX4_FLAG_SRIOV |
3122 MLX4_FLAG_MASTER;
3123 dev_flags &= ~MLX4_FLAG_SLAVE;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003124 dev->persist->num_vfs = total_vfs;
Matan Baraka0eacca2014-11-13 14:45:30 +02003125 }
3126 return dev_flags;
3127
3128disable_sriov:
Matan Barakda315672014-12-14 16:18:04 +02003129 atomic_dec(&pf_loading);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003130free_mem:
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003131 dev->persist->num_vfs = 0;
Matan Baraka0eacca2014-11-13 14:45:30 +02003132 kfree(dev->dev_vfs);
Carol L Soto5114a042015-06-02 16:07:23 -05003133 dev->dev_vfs = NULL;
Matan Baraka0eacca2014-11-13 14:45:30 +02003134 return dev_flags & ~MLX4_FLAG_MASTER;
3135}
3136
Matan Barakde966c52014-11-13 14:45:33 +02003137enum {
3138 MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64 = -1,
3139};
3140
3141static int mlx4_check_dev_cap(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap,
3142 int *nvfs)
3143{
3144 int requested_vfs = nvfs[0] + nvfs[1] + nvfs[2];
3145 /* Checking for 64 VFs as a limitation of CX2 */
3146 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_80_VFS) &&
3147 requested_vfs >= 64) {
3148 mlx4_err(dev, "Requested %d VFs, but FW does not support more than 64\n",
3149 requested_vfs);
3150 return MLX4_DEV_CAP_CHECK_NUM_VFS_ABOVE_64;
3151 }
3152 return 0;
3153}
3154
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003155static int mlx4_load_one(struct pci_dev *pdev, int pci_dev_data,
Yishai Hadas55ad3592015-01-25 16:59:42 +02003156 int total_vfs, int *nvfs, struct mlx4_priv *priv,
3157 int reset_flow)
Roland Dreier225c7b12007-05-08 18:00:38 -07003158{
Roland Dreier225c7b12007-05-08 18:00:38 -07003159 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003160 unsigned sum = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003161 int err;
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07003162 int port;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003163 int i;
Matan Barak7ae0e402014-11-13 14:45:32 +02003164 struct mlx4_dev_cap *dev_cap = NULL;
Jack Morgensteinbbb07af2014-09-30 12:03:47 +03003165 int existing_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003166
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003167 dev = &priv->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07003168
Roland Dreierb5814012007-06-07 11:51:58 -07003169 INIT_LIST_HEAD(&priv->ctx_list);
3170 spin_lock_init(&priv->ctx_lock);
Roland Dreier225c7b12007-05-08 18:00:38 -07003171
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003172 mutex_init(&priv->port_mutex);
Moni Shoua53f33ae2015-02-03 16:48:33 +02003173 mutex_init(&priv->bond_mutex);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003174
Yevgeny Petrilin62968832008-04-23 11:55:45 -07003175 INIT_LIST_HEAD(&priv->pgdir_list);
3176 mutex_init(&priv->pgdir_mutex);
3177
Eli Cohenc1b43dc2011-03-22 22:38:41 +00003178 INIT_LIST_HEAD(&priv->bf_list);
3179 mutex_init(&priv->bf_mutex);
3180
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00003181 dev->rev_id = pdev->revision;
Eugenia Emantayev6e7136e2013-11-07 12:19:53 +02003182 dev->numa_node = dev_to_node(&pdev->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003183
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003184 /* Detect if this device is a virtual function */
Roland Dreier839f1242012-09-27 09:23:41 -07003185 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003186 mlx4_warn(dev, "Detected virtual function - running in slave mode\n");
3187 dev->flags |= MLX4_FLAG_SLAVE;
3188 } else {
3189 /* We reset the device and enable SRIOV only for physical
3190 * devices. Try to claim ownership on the device;
3191 * if already taken, skip -- do not allow multiple PFs */
3192 err = mlx4_get_ownership(dev);
3193 if (err) {
3194 if (err < 0)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003195 return err;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003196 else {
Joe Perches1a91de22014-05-07 12:52:57 -07003197 mlx4_warn(dev, "Multiple PFs not yet supported - Skipping PF\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003198 return -EINVAL;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003199 }
3200 }
Sergei Shtylyovaca7a3a2011-06-23 04:44:30 +00003201
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03003202 atomic_set(&priv->opreq_count, 0);
3203 INIT_WORK(&priv->opreq_task, mlx4_opreq_action);
3204
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003205 /*
3206 * Now reset the HCA before we touch the PCI capabilities or
3207 * attempt a firmware command, since a boot ROM may have left
3208 * the HCA in an undefined state.
3209 */
3210 err = mlx4_reset(dev);
3211 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003212 mlx4_err(dev, "Failed to reset HCA, aborting\n");
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003213 goto err_sriov;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003214 }
Matan Barak7ae0e402014-11-13 14:45:32 +02003215
3216 if (total_vfs) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003217 dev->flags = MLX4_FLAG_MASTER;
Matan Barakda315672014-12-14 16:18:04 +02003218 existing_vfs = pci_num_vf(pdev);
3219 if (existing_vfs)
3220 dev->flags |= MLX4_FLAG_SRIOV;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003221 dev->persist->num_vfs = total_vfs;
Matan Barak7ae0e402014-11-13 14:45:32 +02003222 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003223 }
3224
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003225 /* on load remove any previous indication of internal error,
3226 * device is up.
3227 */
3228 dev->persist->state = MLX4_DEVICE_STATE_UP;
3229
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003230slave_start:
Eugenia Emantayev521130d2012-09-05 22:50:52 +00003231 err = mlx4_cmd_init(dev);
3232 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003233 mlx4_err(dev, "Failed to init command interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003234 goto err_sriov;
3235 }
3236
3237 /* In slave functions, the communication channel must be initialized
3238 * before posting commands. Also, init num_slaves before calling
3239 * mlx4_init_hca */
3240 if (mlx4_is_mfunc(dev)) {
Matan Barak7ae0e402014-11-13 14:45:32 +02003241 if (mlx4_is_master(dev)) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003242 dev->num_slaves = MLX4_MAX_NUM_SLAVES;
Matan Barak7ae0e402014-11-13 14:45:32 +02003243
3244 } else {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003245 dev->num_slaves = 0;
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003246 err = mlx4_multi_func_init(dev);
3247 if (err) {
Joe Perches1a91de22014-05-07 12:52:57 -07003248 mlx4_err(dev, "Failed to init slave mfunc interface, aborting\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003249 goto err_cmd;
3250 }
3251 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003252 }
3253
Matan Baraka0eacca2014-11-13 14:45:30 +02003254 err = mlx4_init_fw(dev);
3255 if (err) {
3256 mlx4_err(dev, "Failed to init fw, aborting.\n");
3257 goto err_mfunc;
3258 }
3259
Matan Barak7ae0e402014-11-13 14:45:32 +02003260 if (mlx4_is_master(dev)) {
Matan Barakda315672014-12-14 16:18:04 +02003261 /* when we hit the goto slave_start below, dev_cap already initialized */
Matan Barak7ae0e402014-11-13 14:45:32 +02003262 if (!dev_cap) {
3263 dev_cap = kzalloc(sizeof(*dev_cap), GFP_KERNEL);
3264
3265 if (!dev_cap) {
3266 err = -ENOMEM;
3267 goto err_fw;
3268 }
3269
3270 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3271 if (err) {
3272 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3273 goto err_fw;
3274 }
3275
Matan Barakde966c52014-11-13 14:45:33 +02003276 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3277 goto err_fw;
3278
Matan Barak7ae0e402014-11-13 14:45:32 +02003279 if (!(dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003280 u64 dev_flags = mlx4_enable_sriov(dev, pdev,
3281 total_vfs,
3282 existing_vfs,
3283 reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003284
Carol Sotoed3d2272015-06-02 16:07:24 -05003285 mlx4_close_fw(dev);
Matan Barak7ae0e402014-11-13 14:45:32 +02003286 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
3287 dev->flags = dev_flags;
3288 if (!SRIOV_VALID_STATE(dev->flags)) {
3289 mlx4_err(dev, "Invalid SRIOV state\n");
3290 goto err_sriov;
3291 }
3292 err = mlx4_reset(dev);
3293 if (err) {
3294 mlx4_err(dev, "Failed to reset HCA, aborting.\n");
3295 goto err_sriov;
3296 }
3297 goto slave_start;
3298 }
3299 } else {
3300 /* Legacy mode FW requires SRIOV to be enabled before
3301 * doing QUERY_DEV_CAP, since max_eq's value is different if
3302 * SRIOV is enabled.
3303 */
3304 memset(dev_cap, 0, sizeof(*dev_cap));
3305 err = mlx4_QUERY_DEV_CAP(dev, dev_cap);
3306 if (err) {
3307 mlx4_err(dev, "QUERY_DEV_CAP command failed, aborting.\n");
3308 goto err_fw;
3309 }
Matan Barakde966c52014-11-13 14:45:33 +02003310
3311 if (mlx4_check_dev_cap(dev, dev_cap, nvfs))
3312 goto err_fw;
Matan Barak7ae0e402014-11-13 14:45:32 +02003313 }
3314 }
3315
Roland Dreier225c7b12007-05-08 18:00:38 -07003316 err = mlx4_init_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003317 if (err) {
3318 if (err == -EACCES) {
3319 /* Not primary Physical function
3320 * Running in slave mode */
Matan Barakffc39f62014-11-13 14:45:29 +02003321 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Matan Baraka0eacca2014-11-13 14:45:30 +02003322 /* We're not a PF */
3323 if (dev->flags & MLX4_FLAG_SRIOV) {
3324 if (!existing_vfs)
3325 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003326 if (mlx4_is_master(dev) && !reset_flow)
Matan Baraka0eacca2014-11-13 14:45:30 +02003327 atomic_dec(&pf_loading);
3328 dev->flags &= ~MLX4_FLAG_SRIOV;
3329 }
3330 if (!mlx4_is_slave(dev))
3331 mlx4_free_ownership(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003332 dev->flags |= MLX4_FLAG_SLAVE;
3333 dev->flags &= ~MLX4_FLAG_MASTER;
3334 goto slave_start;
3335 } else
Matan Baraka0eacca2014-11-13 14:45:30 +02003336 goto err_fw;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003337 }
3338
Matan Barak7ae0e402014-11-13 14:45:32 +02003339 if (mlx4_is_master(dev) && (dev_cap->flags2 & MLX4_DEV_CAP_FLAG2_SYS_EQS)) {
Yishai Hadas55ad3592015-01-25 16:59:42 +02003340 u64 dev_flags = mlx4_enable_sriov(dev, pdev, total_vfs,
3341 existing_vfs, reset_flow);
Matan Barak7ae0e402014-11-13 14:45:32 +02003342
3343 if ((dev->flags ^ dev_flags) & (MLX4_FLAG_MASTER | MLX4_FLAG_SLAVE)) {
3344 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_VHCR);
3345 dev->flags = dev_flags;
3346 err = mlx4_cmd_init(dev);
3347 if (err) {
3348 /* Only VHCR is cleaned up, so could still
3349 * send FW commands
3350 */
3351 mlx4_err(dev, "Failed to init VHCR command interface, aborting\n");
3352 goto err_close;
3353 }
3354 } else {
3355 dev->flags = dev_flags;
3356 }
3357
3358 if (!SRIOV_VALID_STATE(dev->flags)) {
3359 mlx4_err(dev, "Invalid SRIOV state\n");
3360 goto err_close;
3361 }
3362 }
3363
Eyal Perryb912b2f2014-01-05 17:41:08 +02003364 /* check if the device is functioning at its maximum possible speed.
3365 * No return code for this call, just warn the user in case of PCI
3366 * express device capabilities are under-satisfied by the bus.
3367 */
Eyal Perry83d34592014-05-04 17:07:25 +03003368 if (!mlx4_is_slave(dev))
3369 mlx4_check_pcie_caps(dev);
Eyal Perryb912b2f2014-01-05 17:41:08 +02003370
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003371 /* In master functions, the communication channel must be initialized
3372 * after obtaining its address from fw */
3373 if (mlx4_is_master(dev)) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003374 if (dev->caps.num_ports < 2 &&
3375 num_vfs_argc > 1) {
3376 err = -EINVAL;
3377 mlx4_err(dev,
3378 "Error: Trying to configure VFs on port 2, but HCA has only %d physical ports\n",
3379 dev->caps.num_ports);
3380 goto err_close;
3381 }
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003382 memcpy(dev->persist->nvfs, nvfs, sizeof(dev->persist->nvfs));
Matan Barakdd41cc32014-03-19 18:11:53 +02003383
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003384 for (i = 0;
3385 i < sizeof(dev->persist->nvfs)/
3386 sizeof(dev->persist->nvfs[0]); i++) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003387 unsigned j;
3388
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003389 for (j = 0; j < dev->persist->nvfs[i]; ++sum, ++j) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003390 dev->dev_vfs[sum].min_port = i < 2 ? i + 1 : 1;
3391 dev->dev_vfs[sum].n_ports = i < 2 ? 1 :
3392 dev->caps.num_ports;
Matan Barakdd41cc32014-03-19 18:11:53 +02003393 }
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003394 }
3395
3396 /* In master functions, the communication channel
3397 * must be initialized after obtaining its address from fw
3398 */
3399 err = mlx4_multi_func_init(dev);
3400 if (err) {
3401 mlx4_err(dev, "Failed to init master mfunc interface, aborting.\n");
3402 goto err_close;
Matan Barak1ab95d32014-03-19 18:11:50 +02003403 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003404 }
Roland Dreier225c7b12007-05-08 18:00:38 -07003405
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003406 err = mlx4_alloc_eq_table(dev);
3407 if (err)
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003408 goto err_master_mfunc;
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003409
Matan Barakc66fa192015-05-31 09:30:16 +03003410 bitmap_zero(priv->msix_ctl.pool_bm, MAX_MSIX);
Yevgeny Petrilin730c41d2012-02-21 03:39:32 +00003411 mutex_init(&priv->msix_ctl.pool_lock);
Yevgeny Petrilin0b7ca5a2011-03-22 22:37:47 +00003412
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003413 mlx4_enable_msi_x(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003414 if ((mlx4_is_mfunc(dev)) &&
3415 !(dev->flags & MLX4_FLAG_MSI_X)) {
Jack Morgensteinf356fcbe2013-01-24 01:54:17 +00003416 err = -ENOSYS;
Joe Perches1a91de22014-05-07 12:52:57 -07003417 mlx4_err(dev, "INTx is not supported in multi-function mode, aborting\n");
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003418 goto err_free_eq;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003419 }
3420
3421 if (!mlx4_is_slave(dev)) {
3422 err = mlx4_init_steering(dev);
3423 if (err)
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003424 goto err_disable_msix;
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003425 }
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003426
Roland Dreier225c7b12007-05-08 18:00:38 -07003427 err = mlx4_setup_hca(dev);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003428 if (err == -EBUSY && (dev->flags & MLX4_FLAG_MSI_X) &&
3429 !mlx4_is_mfunc(dev)) {
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003430 dev->flags &= ~MLX4_FLAG_MSI_X;
Yevgeny Petrilin9858d2d2012-06-25 00:24:12 +00003431 dev->caps.num_comp_vectors = 1;
Michael S. Tsirkin08fb1052007-08-07 16:08:28 +03003432 pci_disable_msix(pdev);
3433 err = mlx4_setup_hca(dev);
3434 }
3435
Roland Dreier225c7b12007-05-08 18:00:38 -07003436 if (err)
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003437 goto err_steer;
Roland Dreier225c7b12007-05-08 18:00:38 -07003438
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003439 mlx4_init_quotas(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003440 /* When PF resources are ready arm its comm channel to enable
3441 * getting commands
3442 */
3443 if (mlx4_is_master(dev)) {
3444 err = mlx4_ARM_COMM_CHANNEL(dev);
3445 if (err) {
3446 mlx4_err(dev, " Failed to arm comm channel eq: %x\n",
3447 err);
3448 goto err_steer;
3449 }
3450 }
Jack Morgenstein5a0d0a62013-11-03 10:03:23 +02003451
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003452 for (port = 1; port <= dev->caps.num_ports; port++) {
3453 err = mlx4_init_port_info(dev, port);
3454 if (err)
3455 goto err_port;
3456 }
Yevgeny Petrilin2a2336f2008-10-22 11:44:46 -07003457
Moni Shoua53f33ae2015-02-03 16:48:33 +02003458 priv->v2p.port1 = 1;
3459 priv->v2p.port2 = 2;
3460
Roland Dreier225c7b12007-05-08 18:00:38 -07003461 err = mlx4_register_device(dev);
3462 if (err)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003463 goto err_port;
Roland Dreier225c7b12007-05-08 18:00:38 -07003464
Eyal Perryb046ffe2013-10-15 16:55:24 +02003465 mlx4_request_modules(dev);
3466
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07003467 mlx4_sense_init(dev);
3468 mlx4_start_sense(dev);
3469
Wei Yangbefdf892014-04-14 09:51:19 +08003470 priv->removed = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003471
Yishai Hadas55ad3592015-01-25 16:59:42 +02003472 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003473 atomic_dec(&pf_loading);
3474
Matan Barakda315672014-12-14 16:18:04 +02003475 kfree(dev_cap);
Roland Dreier225c7b12007-05-08 18:00:38 -07003476 return 0;
3477
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003478err_port:
Eli Cohenb4f77262010-01-06 12:54:39 -08003479 for (--port; port >= 1; --port)
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07003480 mlx4_cleanup_port_info(&priv->port[port]);
3481
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003482 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003483 if (!mlx4_is_slave(dev))
3484 mlx4_cleanup_counters_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003485 mlx4_cleanup_qp_table(dev);
3486 mlx4_cleanup_srq_table(dev);
3487 mlx4_cleanup_cq_table(dev);
3488 mlx4_cmd_use_polling(dev);
3489 mlx4_cleanup_eq_table(dev);
Yevgeny Petrilinfe6f7002013-07-28 18:54:21 +03003490 mlx4_cleanup_mcg_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003491 mlx4_cleanup_mr_table(dev);
Sean Hefty012a8ff2011-06-02 09:01:33 -07003492 mlx4_cleanup_xrcd_table(dev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003493 mlx4_cleanup_pd_table(dev);
3494 mlx4_cleanup_uar_table(dev);
3495
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003496err_steer:
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003497 if (!mlx4_is_slave(dev))
3498 mlx4_clear_steering(dev);
Yevgeny Petrilinb12d93d2011-03-22 22:38:24 +00003499
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003500err_disable_msix:
3501 if (dev->flags & MLX4_FLAG_MSI_X)
3502 pci_disable_msix(pdev);
3503
Yevgeny Petrilinb8dd7862008-12-22 07:15:03 -08003504err_free_eq:
3505 mlx4_free_eq_table(dev);
3506
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003507err_master_mfunc:
Jack Morgenstein772103e2015-01-27 15:58:01 +02003508 if (mlx4_is_master(dev)) {
3509 mlx4_free_resource_tracker(dev, RES_TR_FREE_STRUCTS_ONLY);
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003510 mlx4_multi_func_cleanup(dev);
Jack Morgenstein772103e2015-01-27 15:58:01 +02003511 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003512
Dotan Barakb38f2872014-05-29 16:30:59 +03003513 if (mlx4_is_slave(dev)) {
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003514 kfree(dev->caps.qp0_qkey);
Dotan Barakb38f2872014-05-29 16:30:59 +03003515 kfree(dev->caps.qp0_tunnel);
3516 kfree(dev->caps.qp0_proxy);
3517 kfree(dev->caps.qp1_tunnel);
3518 kfree(dev->caps.qp1_proxy);
3519 }
3520
Roland Dreier225c7b12007-05-08 18:00:38 -07003521err_close:
3522 mlx4_close_hca(dev);
3523
Matan Baraka0eacca2014-11-13 14:45:30 +02003524err_fw:
3525 mlx4_close_fw(dev);
3526
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003527err_mfunc:
3528 if (mlx4_is_slave(dev))
3529 mlx4_multi_func_cleanup(dev);
3530
Roland Dreier225c7b12007-05-08 18:00:38 -07003531err_cmd:
Matan Barakffc39f62014-11-13 14:45:29 +02003532 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003533
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003534err_sriov:
Yishai Hadas55ad3592015-01-25 16:59:42 +02003535 if (dev->flags & MLX4_FLAG_SRIOV && !existing_vfs) {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003536 pci_disable_sriov(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003537 dev->flags &= ~MLX4_FLAG_SRIOV;
3538 }
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003539
Yishai Hadas55ad3592015-01-25 16:59:42 +02003540 if (mlx4_is_master(dev) && dev->persist->num_vfs && !reset_flow)
Amir Vadaie1a5ddc2014-04-14 11:17:22 +03003541 atomic_dec(&pf_loading);
3542
Matan Barak1ab95d32014-03-19 18:11:50 +02003543 kfree(priv->dev.dev_vfs);
3544
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003545 if (!mlx4_is_slave(dev))
3546 mlx4_free_ownership(dev);
3547
Matan Barak7ae0e402014-11-13 14:45:32 +02003548 kfree(dev_cap);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003549 return err;
3550}
3551
3552static int __mlx4_init_one(struct pci_dev *pdev, int pci_dev_data,
3553 struct mlx4_priv *priv)
3554{
3555 int err;
3556 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3557 int prb_vf[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3558 const int param_map[MLX4_MAX_PORTS + 1][MLX4_MAX_PORTS + 1] = {
3559 {2, 0, 0}, {0, 1, 2}, {0, 1, 2} };
3560 unsigned total_vfs = 0;
3561 unsigned int i;
3562
3563 pr_info(DRV_NAME ": Initializing %s\n", pci_name(pdev));
3564
3565 err = pci_enable_device(pdev);
3566 if (err) {
3567 dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
3568 return err;
3569 }
3570
3571 /* Due to requirement that all VFs and the PF are *guaranteed* 2 MACS
3572 * per port, we must limit the number of VFs to 63 (since their are
3573 * 128 MACs)
3574 */
3575 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) && i < num_vfs_argc;
3576 total_vfs += nvfs[param_map[num_vfs_argc - 1][i]], i++) {
3577 nvfs[param_map[num_vfs_argc - 1][i]] = num_vfs[i];
3578 if (nvfs[i] < 0) {
3579 dev_err(&pdev->dev, "num_vfs module parameter cannot be negative\n");
3580 err = -EINVAL;
3581 goto err_disable_pdev;
3582 }
3583 }
3584 for (i = 0; i < sizeof(prb_vf)/sizeof(prb_vf[0]) && i < probe_vfs_argc;
3585 i++) {
3586 prb_vf[param_map[probe_vfs_argc - 1][i]] = probe_vf[i];
3587 if (prb_vf[i] < 0 || prb_vf[i] > nvfs[i]) {
3588 dev_err(&pdev->dev, "probe_vf module parameter cannot be negative or greater than num_vfs\n");
3589 err = -EINVAL;
3590 goto err_disable_pdev;
3591 }
3592 }
Carol Soto0beb44b2015-07-06 09:20:19 -05003593 if (total_vfs > MLX4_MAX_NUM_VF) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003594 dev_err(&pdev->dev,
Carol Soto0beb44b2015-07-06 09:20:19 -05003595 "Requested more VF's (%d) than allowed by hw (%d)\n",
3596 total_vfs, MLX4_MAX_NUM_VF);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003597 err = -EINVAL;
3598 goto err_disable_pdev;
3599 }
3600
3601 for (i = 0; i < MLX4_MAX_PORTS; i++) {
Carol Soto0beb44b2015-07-06 09:20:19 -05003602 if (nvfs[i] + nvfs[2] > MLX4_MAX_NUM_VF_P_PORT) {
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003603 dev_err(&pdev->dev,
Carol Soto0beb44b2015-07-06 09:20:19 -05003604 "Requested more VF's (%d) for port (%d) than allowed by driver (%d)\n",
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003605 nvfs[i] + nvfs[2], i + 1,
Carol Soto0beb44b2015-07-06 09:20:19 -05003606 MLX4_MAX_NUM_VF_P_PORT);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003607 err = -EINVAL;
3608 goto err_disable_pdev;
3609 }
3610 }
3611
3612 /* Check for BARs. */
3613 if (!(pci_dev_data & MLX4_PCI_DEV_IS_VF) &&
3614 !(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
3615 dev_err(&pdev->dev, "Missing DCS, aborting (driver_data: 0x%x, pci_resource_flags(pdev, 0):0x%lx)\n",
3616 pci_dev_data, pci_resource_flags(pdev, 0));
3617 err = -ENODEV;
3618 goto err_disable_pdev;
3619 }
3620 if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
3621 dev_err(&pdev->dev, "Missing UAR, aborting\n");
3622 err = -ENODEV;
3623 goto err_disable_pdev;
3624 }
3625
3626 err = pci_request_regions(pdev, DRV_NAME);
3627 if (err) {
3628 dev_err(&pdev->dev, "Couldn't get PCI resources, aborting\n");
3629 goto err_disable_pdev;
3630 }
3631
3632 pci_set_master(pdev);
3633
3634 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
3635 if (err) {
3636 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit PCI DMA mask\n");
3637 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
3638 if (err) {
3639 dev_err(&pdev->dev, "Can't set PCI DMA mask, aborting\n");
3640 goto err_release_regions;
3641 }
3642 }
3643 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
3644 if (err) {
3645 dev_warn(&pdev->dev, "Warning: couldn't set 64-bit consistent PCI DMA mask\n");
3646 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
3647 if (err) {
3648 dev_err(&pdev->dev, "Can't set consistent PCI DMA mask, aborting\n");
3649 goto err_release_regions;
3650 }
3651 }
3652
3653 /* Allow large DMA segments, up to the firmware limit of 1 GB */
3654 dma_set_max_seg_size(&pdev->dev, 1024 * 1024 * 1024);
3655 /* Detect if this device is a virtual function */
3656 if (pci_dev_data & MLX4_PCI_DEV_IS_VF) {
3657 /* When acting as pf, we normally skip vfs unless explicitly
3658 * requested to probe them.
3659 */
3660 if (total_vfs) {
3661 unsigned vfs_offset = 0;
3662
3663 for (i = 0; i < sizeof(nvfs)/sizeof(nvfs[0]) &&
3664 vfs_offset + nvfs[i] < extended_func_num(pdev);
3665 vfs_offset += nvfs[i], i++)
3666 ;
3667 if (i == sizeof(nvfs)/sizeof(nvfs[0])) {
3668 err = -ENODEV;
3669 goto err_release_regions;
3670 }
3671 if ((extended_func_num(pdev) - vfs_offset)
3672 > prb_vf[i]) {
3673 dev_warn(&pdev->dev, "Skipping virtual function:%d\n",
3674 extended_func_num(pdev));
3675 err = -ENODEV;
3676 goto err_release_regions;
3677 }
3678 }
3679 }
3680
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003681 err = mlx4_catas_init(&priv->dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003682 if (err)
3683 goto err_release_regions;
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003684
Yishai Hadas55ad3592015-01-25 16:59:42 +02003685 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 0);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003686 if (err)
3687 goto err_catas;
3688
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003689 return 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003690
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003691err_catas:
3692 mlx4_catas_end(&priv->dev);
3693
Roland Dreiera01df0f2009-09-05 20:24:48 -07003694err_release_regions:
3695 pci_release_regions(pdev);
Roland Dreier225c7b12007-05-08 18:00:38 -07003696
3697err_disable_pdev:
3698 pci_disable_device(pdev);
3699 pci_set_drvdata(pdev, NULL);
3700 return err;
3701}
3702
Jiri Pirkob2facd92016-02-26 17:32:25 +01003703static int mlx4_devlink_port_type_set(struct devlink_port *devlink_port,
3704 enum devlink_port_type port_type)
3705{
3706 struct mlx4_port_info *info = container_of(devlink_port,
3707 struct mlx4_port_info,
3708 devlink_port);
3709 enum mlx4_port_type mlx4_port_type;
3710
3711 switch (port_type) {
3712 case DEVLINK_PORT_TYPE_AUTO:
3713 mlx4_port_type = MLX4_PORT_TYPE_AUTO;
3714 break;
3715 case DEVLINK_PORT_TYPE_ETH:
3716 mlx4_port_type = MLX4_PORT_TYPE_ETH;
3717 break;
3718 case DEVLINK_PORT_TYPE_IB:
3719 mlx4_port_type = MLX4_PORT_TYPE_IB;
3720 break;
3721 default:
3722 return -EOPNOTSUPP;
3723 }
3724
3725 return __set_port_type(info, mlx4_port_type);
3726}
3727
3728static const struct devlink_ops mlx4_devlink_ops = {
3729 .port_type_set = mlx4_devlink_port_type_set,
3730};
3731
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00003732static int mlx4_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
Roland Dreier3d73c282007-10-10 15:43:54 -07003733{
Jiri Pirko09d4d082016-02-26 17:32:24 +01003734 struct devlink *devlink;
Wei Yangbefdf892014-04-14 09:51:19 +08003735 struct mlx4_priv *priv;
3736 struct mlx4_dev *dev;
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003737 int ret;
Wei Yangbefdf892014-04-14 09:51:19 +08003738
Joe Perches0a645e82010-07-10 07:22:46 +00003739 printk_once(KERN_INFO "%s", mlx4_version);
Roland Dreier3d73c282007-10-10 15:43:54 -07003740
Jiri Pirkob2facd92016-02-26 17:32:25 +01003741 devlink = devlink_alloc(&mlx4_devlink_ops, sizeof(*priv));
Jiri Pirko09d4d082016-02-26 17:32:24 +01003742 if (!devlink)
Wei Yangbefdf892014-04-14 09:51:19 +08003743 return -ENOMEM;
Jiri Pirko09d4d082016-02-26 17:32:24 +01003744 priv = devlink_priv(devlink);
Wei Yangbefdf892014-04-14 09:51:19 +08003745
3746 dev = &priv->dev;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003747 dev->persist = kzalloc(sizeof(*dev->persist), GFP_KERNEL);
3748 if (!dev->persist) {
Jiri Pirko09d4d082016-02-26 17:32:24 +01003749 ret = -ENOMEM;
3750 goto err_devlink_free;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003751 }
3752 dev->persist->pdev = pdev;
3753 dev->persist->dev = dev;
3754 pci_set_drvdata(pdev, dev->persist);
Wei Yangbefdf892014-04-14 09:51:19 +08003755 priv->pci_dev_data = id->driver_data;
Yishai Hadasf6bc11e2015-01-25 16:59:38 +02003756 mutex_init(&dev->persist->device_state_mutex);
Yishai Hadasc69453e2015-01-25 16:59:40 +02003757 mutex_init(&dev->persist->interface_state_mutex);
Wei Yangbefdf892014-04-14 09:51:19 +08003758
Jiri Pirko09d4d082016-02-26 17:32:24 +01003759 ret = devlink_register(devlink, &pdev->dev);
3760 if (ret)
3761 goto err_persist_free;
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02003762
Jiri Pirko09d4d082016-02-26 17:32:24 +01003763 ret = __mlx4_init_one(pdev, id->driver_data, priv);
3764 if (ret)
3765 goto err_devlink_unregister;
3766
3767 pci_save_state(pdev);
3768 return 0;
3769
3770err_devlink_unregister:
3771 devlink_unregister(devlink);
3772err_persist_free:
3773 kfree(dev->persist);
3774err_devlink_free:
3775 devlink_free(devlink);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003776 return ret;
Roland Dreier3d73c282007-10-10 15:43:54 -07003777}
3778
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003779static void mlx4_clean_dev(struct mlx4_dev *dev)
3780{
3781 struct mlx4_dev_persistent *persist = dev->persist;
3782 struct mlx4_priv *priv = mlx4_priv(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003783 unsigned long flags = (dev->flags & RESET_PERSIST_MASK_FLAGS);
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003784
3785 memset(priv, 0, sizeof(*priv));
3786 priv->dev.persist = persist;
Yishai Hadas55ad3592015-01-25 16:59:42 +02003787 priv->dev.flags = flags;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003788}
3789
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003790static void mlx4_unload_one(struct pci_dev *pdev)
Wei Yangbefdf892014-04-14 09:51:19 +08003791{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003792 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3793 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08003794 struct mlx4_priv *priv = mlx4_priv(dev);
3795 int pci_dev_data;
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003796 int p, i;
Wei Yangbefdf892014-04-14 09:51:19 +08003797
3798 if (priv->removed)
3799 return;
3800
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003801 /* saving current ports type for further use */
3802 for (i = 0; i < dev->caps.num_ports; i++) {
3803 dev->persist->curr_port_type[i] = dev->caps.port_type[i + 1];
3804 dev->persist->curr_port_poss_type[i] = dev->caps.
3805 possible_type[i + 1];
3806 }
3807
Wei Yangbefdf892014-04-14 09:51:19 +08003808 pci_dev_data = priv->pci_dev_data;
3809
Wei Yangbefdf892014-04-14 09:51:19 +08003810 mlx4_stop_sense(dev);
3811 mlx4_unregister_device(dev);
3812
3813 for (p = 1; p <= dev->caps.num_ports; p++) {
3814 mlx4_cleanup_port_info(&priv->port[p]);
3815 mlx4_CLOSE_PORT(dev, p);
3816 }
3817
3818 if (mlx4_is_master(dev))
3819 mlx4_free_resource_tracker(dev,
3820 RES_TR_FREE_SLAVES_ONLY);
3821
Eran Ben Elisha6de5f7f2015-06-15 17:59:02 +03003822 mlx4_cleanup_default_counters(dev);
Eran Ben Elisha2632d182015-06-15 17:58:59 +03003823 if (!mlx4_is_slave(dev))
3824 mlx4_cleanup_counters_table(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003825 mlx4_cleanup_qp_table(dev);
3826 mlx4_cleanup_srq_table(dev);
3827 mlx4_cleanup_cq_table(dev);
3828 mlx4_cmd_use_polling(dev);
3829 mlx4_cleanup_eq_table(dev);
3830 mlx4_cleanup_mcg_table(dev);
3831 mlx4_cleanup_mr_table(dev);
3832 mlx4_cleanup_xrcd_table(dev);
3833 mlx4_cleanup_pd_table(dev);
3834
3835 if (mlx4_is_master(dev))
3836 mlx4_free_resource_tracker(dev,
3837 RES_TR_FREE_STRUCTS_ONLY);
3838
3839 iounmap(priv->kar);
3840 mlx4_uar_free(dev, &priv->driver_uar);
3841 mlx4_cleanup_uar_table(dev);
3842 if (!mlx4_is_slave(dev))
3843 mlx4_clear_steering(dev);
3844 mlx4_free_eq_table(dev);
3845 if (mlx4_is_master(dev))
3846 mlx4_multi_func_cleanup(dev);
3847 mlx4_close_hca(dev);
Matan Baraka0eacca2014-11-13 14:45:30 +02003848 mlx4_close_fw(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003849 if (mlx4_is_slave(dev))
3850 mlx4_multi_func_cleanup(dev);
Matan Barakffc39f62014-11-13 14:45:29 +02003851 mlx4_cmd_cleanup(dev, MLX4_CMD_CLEANUP_ALL);
Wei Yangbefdf892014-04-14 09:51:19 +08003852
3853 if (dev->flags & MLX4_FLAG_MSI_X)
3854 pci_disable_msix(pdev);
Wei Yangbefdf892014-04-14 09:51:19 +08003855
3856 if (!mlx4_is_slave(dev))
3857 mlx4_free_ownership(dev);
3858
Jack Morgenstein99ec41d2014-05-29 16:31:03 +03003859 kfree(dev->caps.qp0_qkey);
Wei Yangbefdf892014-04-14 09:51:19 +08003860 kfree(dev->caps.qp0_tunnel);
3861 kfree(dev->caps.qp0_proxy);
3862 kfree(dev->caps.qp1_tunnel);
3863 kfree(dev->caps.qp1_proxy);
3864 kfree(dev->dev_vfs);
3865
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003866 mlx4_clean_dev(dev);
Wei Yangbefdf892014-04-14 09:51:19 +08003867 priv->pci_dev_data = pci_dev_data;
3868 priv->removed = 1;
3869}
3870
Roland Dreier3d73c282007-10-10 15:43:54 -07003871static void mlx4_remove_one(struct pci_dev *pdev)
Roland Dreier225c7b12007-05-08 18:00:38 -07003872{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003873 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3874 struct mlx4_dev *dev = persist->dev;
Roland Dreier225c7b12007-05-08 18:00:38 -07003875 struct mlx4_priv *priv = mlx4_priv(dev);
Jiri Pirko09d4d082016-02-26 17:32:24 +01003876 struct devlink *devlink = priv_to_devlink(priv);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003877 int active_vfs = 0;
Roland Dreier225c7b12007-05-08 18:00:38 -07003878
Yishai Hadasc69453e2015-01-25 16:59:40 +02003879 mutex_lock(&persist->interface_state_mutex);
3880 persist->interface_state |= MLX4_INTERFACE_STATE_DELETION;
3881 mutex_unlock(&persist->interface_state_mutex);
3882
Yishai Hadas55ad3592015-01-25 16:59:42 +02003883 /* Disabling SR-IOV is not allowed while there are active vf's */
3884 if (mlx4_is_master(dev) && dev->flags & MLX4_FLAG_SRIOV) {
3885 active_vfs = mlx4_how_many_lives_vf(dev);
3886 if (active_vfs) {
3887 pr_warn("Removing PF when there are active VF's !!\n");
3888 pr_warn("Will not disable SR-IOV.\n");
3889 }
3890 }
3891
Yishai Hadasc69453e2015-01-25 16:59:40 +02003892 /* device marked to be under deletion running now without the lock
3893 * letting other tasks to be terminated
3894 */
3895 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
3896 mlx4_unload_one(pdev);
3897 else
3898 mlx4_info(dev, "%s: interface is down\n", __func__);
Yishai Hadasad9a0bf2015-01-25 16:59:37 +02003899 mlx4_catas_end(dev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003900 if (dev->flags & MLX4_FLAG_SRIOV && !active_vfs) {
3901 mlx4_warn(dev, "Disabling SR-IOV\n");
3902 pci_disable_sriov(pdev);
3903 }
3904
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003905 pci_release_regions(pdev);
3906 pci_disable_device(pdev);
Jiri Pirko09d4d082016-02-26 17:32:24 +01003907 devlink_unregister(devlink);
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003908 kfree(dev->persist);
Jiri Pirko09d4d082016-02-26 17:32:24 +01003909 devlink_free(devlink);
Wei Yangbefdf892014-04-14 09:51:19 +08003910 pci_set_drvdata(pdev, NULL);
Roland Dreier225c7b12007-05-08 18:00:38 -07003911}
3912
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003913static int restore_current_port_types(struct mlx4_dev *dev,
3914 enum mlx4_port_type *types,
3915 enum mlx4_port_type *poss_types)
3916{
3917 struct mlx4_priv *priv = mlx4_priv(dev);
3918 int err, i;
3919
3920 mlx4_stop_sense(dev);
3921
3922 mutex_lock(&priv->port_mutex);
3923 for (i = 0; i < dev->caps.num_ports; i++)
3924 dev->caps.possible_type[i + 1] = poss_types[i];
3925 err = mlx4_change_port_types(dev, types);
3926 mlx4_start_sense(dev);
3927 mutex_unlock(&priv->port_mutex);
3928
3929 return err;
3930}
3931
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003932int mlx4_restart_one(struct pci_dev *pdev)
3933{
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003934 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
3935 struct mlx4_dev *dev = persist->dev;
Roland Dreier839f1242012-09-27 09:23:41 -07003936 struct mlx4_priv *priv = mlx4_priv(dev);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003937 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
3938 int pci_dev_data, err, total_vfs;
Roland Dreier839f1242012-09-27 09:23:41 -07003939
3940 pci_dev_data = priv->pci_dev_data;
Yishai Hadas872bf2f2015-01-25 16:59:35 +02003941 total_vfs = dev->persist->num_vfs;
3942 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003943
3944 mlx4_unload_one(pdev);
Yishai Hadas55ad3592015-01-25 16:59:42 +02003945 err = mlx4_load_one(pdev, pci_dev_data, total_vfs, nvfs, priv, 1);
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003946 if (err) {
3947 mlx4_err(dev, "%s: ERROR: mlx4_load_one failed, pci_name=%s, err=%d\n",
3948 __func__, pci_name(pdev), err);
3949 return err;
3950 }
3951
Yishai Hadasdd0eefe2015-01-25 16:59:36 +02003952 err = restore_current_port_types(dev, dev->persist->curr_port_type,
3953 dev->persist->curr_port_poss_type);
3954 if (err)
3955 mlx4_err(dev, "could not restore original port types (%d)\n",
3956 err);
3957
Majd Dibbinye1c00e12014-09-30 12:03:48 +03003958 return err;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03003959}
3960
Benoit Taine9baa3c32014-08-08 15:56:03 +02003961static const struct pci_device_id mlx4_pci_table[] = {
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003962 /* MT25408 "Hermon" SDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003963 { PCI_VDEVICE(MELLANOX, 0x6340), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003964 /* MT25408 "Hermon" DDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003965 { PCI_VDEVICE(MELLANOX, 0x634a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003966 /* MT25408 "Hermon" QDR */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003967 { PCI_VDEVICE(MELLANOX, 0x6354), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003968 /* MT25408 "Hermon" DDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003969 { PCI_VDEVICE(MELLANOX, 0x6732), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003970 /* MT25408 "Hermon" QDR PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003971 { PCI_VDEVICE(MELLANOX, 0x673c), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003972 /* MT25408 "Hermon" EN 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003973 { PCI_VDEVICE(MELLANOX, 0x6368), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003974 /* MT25408 "Hermon" EN 10GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003975 { PCI_VDEVICE(MELLANOX, 0x6750), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003976 /* MT25458 ConnectX EN 10GBASE-T 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003977 { PCI_VDEVICE(MELLANOX, 0x6372), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003978 /* MT25458 ConnectX EN 10GBASE-T+Gen2 10GigE */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003979 { PCI_VDEVICE(MELLANOX, 0x675a), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003980 /* MT26468 ConnectX EN 10GigE PCIe gen2*/
Roland Dreierca3e57a2012-09-27 09:53:05 -07003981 { PCI_VDEVICE(MELLANOX, 0x6764), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003982 /* MT26438 ConnectX EN 40GigE PCIe gen2 5GT/s */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003983 { PCI_VDEVICE(MELLANOX, 0x6746), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003984 /* MT26478 ConnectX2 40GigE PCIe gen2 */
Roland Dreierca3e57a2012-09-27 09:53:05 -07003985 { PCI_VDEVICE(MELLANOX, 0x676e), MLX4_PCI_DEV_FORCE_SENSE_PORT },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003986 /* MT25400 Family [ConnectX-2 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003987 { PCI_VDEVICE(MELLANOX, 0x1002), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003988 /* MT27500 Family [ConnectX-3] */
3989 { PCI_VDEVICE(MELLANOX, 0x1003), 0 },
3990 /* MT27500 Family [ConnectX-3 Virtual Function] */
Roland Dreier839f1242012-09-27 09:23:41 -07003991 { PCI_VDEVICE(MELLANOX, 0x1004), MLX4_PCI_DEV_IS_VF },
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00003992 { PCI_VDEVICE(MELLANOX, 0x1005), 0 }, /* MT27510 Family */
3993 { PCI_VDEVICE(MELLANOX, 0x1006), 0 }, /* MT27511 Family */
3994 { PCI_VDEVICE(MELLANOX, 0x1007), 0 }, /* MT27520 Family */
3995 { PCI_VDEVICE(MELLANOX, 0x1008), 0 }, /* MT27521 Family */
3996 { PCI_VDEVICE(MELLANOX, 0x1009), 0 }, /* MT27530 Family */
3997 { PCI_VDEVICE(MELLANOX, 0x100a), 0 }, /* MT27531 Family */
3998 { PCI_VDEVICE(MELLANOX, 0x100b), 0 }, /* MT27540 Family */
3999 { PCI_VDEVICE(MELLANOX, 0x100c), 0 }, /* MT27541 Family */
4000 { PCI_VDEVICE(MELLANOX, 0x100d), 0 }, /* MT27550 Family */
4001 { PCI_VDEVICE(MELLANOX, 0x100e), 0 }, /* MT27551 Family */
4002 { PCI_VDEVICE(MELLANOX, 0x100f), 0 }, /* MT27560 Family */
4003 { PCI_VDEVICE(MELLANOX, 0x1010), 0 }, /* MT27561 Family */
Roland Dreier225c7b12007-05-08 18:00:38 -07004004 { 0, }
4005};
4006
4007MODULE_DEVICE_TABLE(pci, mlx4_pci_table);
4008
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004009static pci_ers_result_t mlx4_pci_err_detected(struct pci_dev *pdev,
4010 pci_channel_state_t state)
4011{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004012 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004013
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004014 mlx4_err(persist->dev, "mlx4_pci_err_detected was called\n");
4015 mlx4_enter_error_state(persist);
4016
4017 mutex_lock(&persist->interface_state_mutex);
4018 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4019 mlx4_unload_one(pdev);
4020
4021 mutex_unlock(&persist->interface_state_mutex);
4022 if (state == pci_channel_io_perm_failure)
4023 return PCI_ERS_RESULT_DISCONNECT;
4024
4025 pci_disable_device(pdev);
4026 return PCI_ERS_RESULT_NEED_RESET;
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004027}
4028
4029static pci_ers_result_t mlx4_pci_slot_reset(struct pci_dev *pdev)
4030{
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004031 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4032 struct mlx4_dev *dev = persist->dev;
Wei Yangbefdf892014-04-14 09:51:19 +08004033 struct mlx4_priv *priv = mlx4_priv(dev);
4034 int ret;
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004035 int nvfs[MLX4_MAX_PORTS + 1] = {0, 0, 0};
4036 int total_vfs;
Wei Yang97a52212014-03-27 09:28:31 +08004037
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004038 mlx4_err(dev, "mlx4_pci_slot_reset was called\n");
4039 ret = pci_enable_device(pdev);
4040 if (ret) {
4041 mlx4_err(dev, "Can not re-enable device, ret=%d\n", ret);
4042 return PCI_ERS_RESULT_DISCONNECT;
4043 }
4044
4045 pci_set_master(pdev);
4046 pci_restore_state(pdev);
4047 pci_save_state(pdev);
4048
4049 total_vfs = dev->persist->num_vfs;
4050 memcpy(nvfs, dev->persist->nvfs, sizeof(dev->persist->nvfs));
4051
4052 mutex_lock(&persist->interface_state_mutex);
4053 if (!(persist->interface_state & MLX4_INTERFACE_STATE_UP)) {
4054 ret = mlx4_load_one(pdev, priv->pci_dev_data, total_vfs, nvfs,
Yishai Hadas55ad3592015-01-25 16:59:42 +02004055 priv, 1);
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004056 if (ret) {
4057 mlx4_err(dev, "%s: mlx4_load_one failed, ret=%d\n",
4058 __func__, ret);
4059 goto end;
4060 }
4061
4062 ret = restore_current_port_types(dev, dev->persist->
4063 curr_port_type, dev->persist->
4064 curr_port_poss_type);
4065 if (ret)
4066 mlx4_err(dev, "could not restore original port types (%d)\n", ret);
4067 }
4068end:
4069 mutex_unlock(&persist->interface_state_mutex);
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004070
4071 return ret ? PCI_ERS_RESULT_DISCONNECT : PCI_ERS_RESULT_RECOVERED;
4072}
4073
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004074static void mlx4_shutdown(struct pci_dev *pdev)
4075{
4076 struct mlx4_dev_persistent *persist = pci_get_drvdata(pdev);
4077
4078 mlx4_info(persist->dev, "mlx4_shutdown was called\n");
4079 mutex_lock(&persist->interface_state_mutex);
4080 if (persist->interface_state & MLX4_INTERFACE_STATE_UP)
4081 mlx4_unload_one(pdev);
4082 mutex_unlock(&persist->interface_state_mutex);
4083}
4084
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07004085static const struct pci_error_handlers mlx4_err_handler = {
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004086 .error_detected = mlx4_pci_err_detected,
4087 .slot_reset = mlx4_pci_slot_reset,
4088};
4089
Roland Dreier225c7b12007-05-08 18:00:38 -07004090static struct pci_driver mlx4_driver = {
4091 .name = DRV_NAME,
4092 .id_table = mlx4_pci_table,
4093 .probe = mlx4_init_one,
Yishai Hadas2ba5fbd2015-01-25 16:59:41 +02004094 .shutdown = mlx4_shutdown,
Bill Pembertonf57e6842012-12-03 09:23:15 -05004095 .remove = mlx4_remove_one,
Kleber Sacilotto de Souza57dbf292012-07-20 09:55:43 +00004096 .err_handler = &mlx4_err_handler,
Roland Dreier225c7b12007-05-08 18:00:38 -07004097};
4098
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004099static int __init mlx4_verify_params(void)
4100{
4101 if ((log_num_mac < 0) || (log_num_mac > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03004102 pr_warn("mlx4_core: bad num_mac: %d\n", log_num_mac);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004103 return -1;
4104 }
4105
Or Gerlitzcb296882011-10-16 10:26:21 +02004106 if (log_num_vlan != 0)
Amir Vadaic20862c2014-05-22 15:55:40 +03004107 pr_warn("mlx4_core: log_num_vlan - obsolete module param, using %d\n",
4108 MLX4_LOG_NUM_VLANS);
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004109
Amir Vadaiecc8fb12014-05-22 15:55:39 +03004110 if (use_prio != 0)
4111 pr_warn("mlx4_core: use_prio - obsolete module param, ignored\n");
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004112
Eli Cohen04986282010-09-20 08:42:38 +02004113 if ((log_mtts_per_seg < 1) || (log_mtts_per_seg > 7)) {
Amir Vadaic20862c2014-05-22 15:55:40 +03004114 pr_warn("mlx4_core: bad log_mtts_per_seg: %d\n",
4115 log_mtts_per_seg);
Eli Cohenab6bf422009-05-27 14:38:34 -07004116 return -1;
4117 }
4118
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00004119 /* Check if module param for ports type has legal combination */
4120 if (port_type_array[0] == false && port_type_array[1] == true) {
Amir Vadaic20862c2014-05-22 15:55:40 +03004121 pr_warn("Module parameter configuration ETH/IB is not supported. Switching to default configuration IB/IB\n");
Jack Morgensteinab9c17a2011-12-13 04:18:30 +00004122 port_type_array[0] = true;
4123 }
4124
Matan Barak7d077cd2014-12-11 10:58:00 +02004125 if (mlx4_log_num_mgm_entry_size < -7 ||
4126 (mlx4_log_num_mgm_entry_size > 0 &&
4127 (mlx4_log_num_mgm_entry_size < MLX4_MIN_MGM_LOG_ENTRY_SIZE ||
4128 mlx4_log_num_mgm_entry_size > MLX4_MAX_MGM_LOG_ENTRY_SIZE))) {
4129 pr_warn("mlx4_core: mlx4_log_num_mgm_entry_size (%d) not in legal range (-7..0 or %d..%d)\n",
Joe Perches1a91de22014-05-07 12:52:57 -07004130 mlx4_log_num_mgm_entry_size,
4131 MLX4_MIN_MGM_LOG_ENTRY_SIZE,
4132 MLX4_MAX_MGM_LOG_ENTRY_SIZE);
Jack Morgenstein3c439b52012-12-06 17:12:00 +00004133 return -1;
4134 }
4135
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004136 return 0;
4137}
4138
Roland Dreier225c7b12007-05-08 18:00:38 -07004139static int __init mlx4_init(void)
4140{
4141 int ret;
4142
Yevgeny Petrilin7ff93f82008-10-22 15:38:42 -07004143 if (mlx4_verify_params())
4144 return -EINVAL;
4145
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07004146
4147 mlx4_wq = create_singlethread_workqueue("mlx4");
4148 if (!mlx4_wq)
4149 return -ENOMEM;
Jack Morgensteinee49bd92007-07-12 17:50:45 +03004150
Roland Dreier225c7b12007-05-08 18:00:38 -07004151 ret = pci_register_driver(&mlx4_driver);
Wei Yang1b85ee02013-12-03 10:04:10 +08004152 if (ret < 0)
4153 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07004154 return ret < 0 ? ret : 0;
4155}
4156
4157static void __exit mlx4_cleanup(void)
4158{
4159 pci_unregister_driver(&mlx4_driver);
Yevgeny Petrilin27bf91d2009-03-18 19:45:11 -07004160 destroy_workqueue(mlx4_wq);
Roland Dreier225c7b12007-05-08 18:00:38 -07004161}
4162
4163module_init(mlx4_init);
4164module_exit(mlx4_cleanup);