blob: 753662f98f7561e57fb9bd0b5d1d0bd5633dfc7a [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020050#include <linux/ethtool.h>
51#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090052#include <linux/slab.h>
Ben Greearb1ae1ed2010-09-30 12:22:58 -070053#include <linux/etherdevice.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland0e472252011-01-24 23:32:55 -050064#define CREATE_TRACE_POINTS
65#include "trace.h"
66
John W. Linville18cb6e32011-01-05 09:39:59 -050067int ath5k_modparam_nohwcrypt;
68module_param_named(nohwcrypt, ath5k_modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040069MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020070
Bob Copeland42639fc2009-03-30 08:05:29 -040071static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040072module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040073MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
74
Jiri Slabyfa1c1142007-08-12 17:33:16 +020075/* Module info */
76MODULE_AUTHOR("Jiri Slaby");
77MODULE_AUTHOR("Nick Kossifidis");
78MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
79MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
80MODULE_LICENSE("Dual BSD/GPL");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020081
Felix Fietkau132b1c32010-12-02 10:26:56 +010082static int ath5k_init(struct ieee80211_hw *hw);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +020083static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
84 bool skip_pcu);
Bruno Randolfcd2c5482010-12-22 19:20:32 +090085int ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif);
86void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +020087
Jiri Slabyfa1c1142007-08-12 17:33:16 +020088/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +010089static const struct ath5k_srev_name srev_names[] = {
Felix Fietkaua0b907e2010-12-02 10:27:16 +010090#ifdef CONFIG_ATHEROS_AR231X
91 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
92 { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
93 { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
94 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
95 { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
96 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
97 { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
98#else
Nick Kossifidis1bef0162008-09-29 02:09:09 +030099 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
100 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
101 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
102 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
103 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
104 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
105 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
106 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
107 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
108 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
109 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
110 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
111 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
112 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
113 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
114 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
115 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
116 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100117#endif
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300118 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200119 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
120 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300121 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200122 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
123 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
124 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300125 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200126 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
127 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300128 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
129 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
130 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300131 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200132 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
Felix Fietkaua0b907e2010-12-02 10:27:16 +0100133#ifdef CONFIG_ATHEROS_AR231X
134 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
135 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
136#endif
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200137 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
138};
139
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100140static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200141 { .bitrate = 10,
142 .hw_value = ATH5K_RATE_CODE_1M, },
143 { .bitrate = 20,
144 .hw_value = ATH5K_RATE_CODE_2M,
145 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
146 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
147 { .bitrate = 55,
148 .hw_value = ATH5K_RATE_CODE_5_5M,
149 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
150 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
151 { .bitrate = 110,
152 .hw_value = ATH5K_RATE_CODE_11M,
153 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
154 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
155 { .bitrate = 60,
156 .hw_value = ATH5K_RATE_CODE_6M,
157 .flags = 0 },
158 { .bitrate = 90,
159 .hw_value = ATH5K_RATE_CODE_9M,
160 .flags = 0 },
161 { .bitrate = 120,
162 .hw_value = ATH5K_RATE_CODE_12M,
163 .flags = 0 },
164 { .bitrate = 180,
165 .hw_value = ATH5K_RATE_CODE_18M,
166 .flags = 0 },
167 { .bitrate = 240,
168 .hw_value = ATH5K_RATE_CODE_24M,
169 .flags = 0 },
170 { .bitrate = 360,
171 .hw_value = ATH5K_RATE_CODE_36M,
172 .flags = 0 },
173 { .bitrate = 480,
174 .hw_value = ATH5K_RATE_CODE_48M,
175 .flags = 0 },
176 { .bitrate = 540,
177 .hw_value = ATH5K_RATE_CODE_54M,
178 .flags = 0 },
179 /* XR missing */
180};
181
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200182static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
183{
184 u64 tsf = ath5k_hw_get_tsf64(ah);
185
186 if ((tsf & 0x7fff) < rstamp)
187 tsf -= 0x8000;
188
189 return (tsf & ~0x7fff) | rstamp;
190}
191
Felix Fietkaue5b046d2010-12-02 10:27:01 +0100192const char *
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200193ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
194{
195 const char *name = "xxxxx";
196 unsigned int i;
197
198 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
199 if (srev_names[i].sr_type != type)
200 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300201
202 if ((val & 0xf0) == srev_names[i].sr_val)
203 name = srev_names[i].sr_name;
204
205 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200206 name = srev_names[i].sr_name;
207 break;
208 }
209 }
210
211 return name;
212}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700213static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
214{
215 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
216 return ath5k_hw_reg_read(ah, reg_offset);
217}
218
219static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
220{
221 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
222 ath5k_hw_reg_write(ah, val, reg_offset);
223}
224
225static const struct ath_ops ath5k_common_ops = {
226 .read = ath5k_ioread32,
227 .write = ath5k_iowrite32,
228};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200230/***********************\
231* Driver Initialization *
232\***********************/
233
Bob Copelandf769c362009-03-30 22:30:31 -0400234static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
235{
236 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
237 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700238 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400239
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700240 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400241}
242
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200243/********************\
244* Channel/mode setup *
245\********************/
246
247/*
Bob Copeland42639fc2009-03-30 08:05:29 -0400248 * Returns true for the channel numbers used without all_channels modparam.
249 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900250static bool ath5k_is_standard_channel(short chan, enum ieee80211_band band)
Bob Copeland42639fc2009-03-30 08:05:29 -0400251{
Bruno Randolf410e6122011-01-19 18:20:57 +0900252 if (band == IEEE80211_BAND_2GHZ && chan <= 14)
253 return true;
254
255 return /* UNII 1,2 */
256 (((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
Bob Copeland42639fc2009-03-30 08:05:29 -0400257 /* midband */
258 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
259 /* UNII-3 */
Bruno Randolf410e6122011-01-19 18:20:57 +0900260 ((chan & 3) == 1 && chan >= 149 && chan <= 165) ||
261 /* 802.11j 5.030-5.080 GHz (20MHz) */
262 (chan == 8 || chan == 12 || chan == 16) ||
263 /* 802.11j 4.9GHz (20MHz) */
264 (chan == 184 || chan == 188 || chan == 192 || chan == 196));
Bob Copeland42639fc2009-03-30 08:05:29 -0400265}
266
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200267static unsigned int
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900268ath5k_setup_channels(struct ath5k_hw *ah, struct ieee80211_channel *channels,
269 unsigned int mode, unsigned int max)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200270{
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900271 unsigned int count, size, chfreq, freq, ch;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900272 enum ieee80211_band band;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200274 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500275 case AR5K_MODE_11A:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200276 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Bruno Randolf97d9c3a2011-01-19 18:20:52 +0900277 size = 220;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200278 chfreq = CHANNEL_5GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900279 band = IEEE80211_BAND_5GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500281 case AR5K_MODE_11B:
282 case AR5K_MODE_11G:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500283 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200284 chfreq = CHANNEL_2GHZ;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900285 band = IEEE80211_BAND_2GHZ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200286 break;
287 default:
288 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
289 return 0;
290 }
291
Bruno Randolf2b1351a2011-01-21 12:19:52 +0900292 count = 0;
293 for (ch = 1; ch <= size && count < max; ch++) {
Bruno Randolf90c02d72011-01-19 18:20:36 +0900294 freq = ieee80211_channel_to_frequency(ch, band);
295
296 if (freq == 0) /* mapping failed - not a standard channel */
297 continue;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500298
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200299 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500300 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200301 continue;
302
Bruno Randolf410e6122011-01-19 18:20:57 +0900303 if (!modparam_all_channels &&
304 !ath5k_is_standard_channel(ch, band))
Bob Copeland42639fc2009-03-30 08:05:29 -0400305 continue;
306
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500307 /* Write channel info and increment counter */
308 channels[count].center_freq = freq;
Bruno Randolf90c02d72011-01-19 18:20:36 +0900309 channels[count].band = band;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500310 switch (mode) {
311 case AR5K_MODE_11A:
312 case AR5K_MODE_11G:
313 channels[count].hw_value = chfreq | CHANNEL_OFDM;
314 break;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500315 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500316 channels[count].hw_value = CHANNEL_B;
317 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200318
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200319 count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200320 }
321
322 return count;
323}
324
Bruno Randolf63266a62008-07-30 17:12:58 +0200325static void
326ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
327{
328 u8 i;
329
330 for (i = 0; i < AR5K_MAX_RATES; i++)
331 sc->rate_idx[b->band][i] = -1;
332
333 for (i = 0; i < b->n_bitrates; i++) {
334 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
335 if (b->bitrates[i].hw_value_short)
336 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
337 }
338}
339
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200340static int
Bruno Randolf63266a62008-07-30 17:12:58 +0200341ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200342{
343 struct ath5k_softc *sc = hw->priv;
344 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +0200345 struct ieee80211_supported_band *sband;
346 int max_c, count_c = 0;
347 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200348
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500349 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200350 max_c = ARRAY_SIZE(sc->channels);
351
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500352 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +0200353 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
354 sband->band = IEEE80211_BAND_2GHZ;
355 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200356
Bruno Randolf63266a62008-07-30 17:12:58 +0200357 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
358 /* G mode */
359 memcpy(sband->bitrates, &ath5k_rates[0],
360 sizeof(struct ieee80211_rate) * 12);
361 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500363 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900364 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200365 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500366
367 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +0200368 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500369 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +0200370 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
371 /* B mode */
372 memcpy(sband->bitrates, &ath5k_rates[0],
373 sizeof(struct ieee80211_rate) * 4);
374 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500375
Bruno Randolf63266a62008-07-30 17:12:58 +0200376 /* 5211 only supports B rates and uses 4bit rate codes
377 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
378 * fix them up here:
379 */
380 if (ah->ah_version == AR5K_AR5211) {
381 for (i = 0; i < 4; i++) {
382 sband->bitrates[i].hw_value =
383 sband->bitrates[i].hw_value & 0xF;
384 sband->bitrates[i].hw_value_short =
385 sband->bitrates[i].hw_value_short & 0xF;
386 }
387 }
388
389 sband->channels = sc->channels;
Bruno Randolf08105692011-01-19 18:20:47 +0900390 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +0200391 AR5K_MODE_11B, max_c);
392
393 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
394 count_c = sband->n_channels;
395 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500396 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200397 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500398
Bruno Randolf63266a62008-07-30 17:12:58 +0200399 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500400 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +0200401 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500402 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +0200403 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
404
405 memcpy(sband->bitrates, &ath5k_rates[4],
406 sizeof(struct ieee80211_rate) * 8);
407 sband->n_bitrates = 8;
408
409 sband->channels = &sc->channels[count_c];
Bruno Randolf08105692011-01-19 18:20:47 +0900410 sband->n_channels = ath5k_setup_channels(ah, sband->channels,
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500411 AR5K_MODE_11A, max_c);
412
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500413 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
414 }
Bruno Randolf63266a62008-07-30 17:12:58 +0200415 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500416
Luis R. Rodriguezb4461972008-02-04 10:03:54 -0500417 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500418
419 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200420}
421
422/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200423 * Set/change channels. We always reset the chip.
424 * To accomplish this we must first cleanup any pending DMA,
425 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -0500426 *
427 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200428 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900429int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200430ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
431{
Bruno Randolf8d67a032010-06-16 19:11:12 +0900432 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
433 "channel set, resetting (%u -> %u MHz)\n",
434 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200435
Joerg Alberte30eb4a2009-08-05 01:52:07 +0200436 /*
437 * To switch channels clear any pending DMA operations;
438 * wait long enough for the RX fifo to drain, reset the
439 * hardware at the new frequency, and then re-enable
440 * the relevant bits of the h/w.
441 */
Nick Kossifidis8aec7af2010-11-23 21:39:28 +0200442 return ath5k_reset(sc, chan, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200443}
444
Ben Greeare4b0b322011-03-03 14:39:05 -0800445void ath5k_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700446{
Ben Greeare4b0b322011-03-03 14:39:05 -0800447 struct ath5k_vif_iter_data *iter_data = data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700448 int i;
Ben Greear62c58fb2010-10-08 12:01:15 -0700449 struct ath5k_vif *avf = (void *)vif->drv_priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700450
451 if (iter_data->hw_macaddr)
452 for (i = 0; i < ETH_ALEN; i++)
453 iter_data->mask[i] &=
454 ~(iter_data->hw_macaddr[i] ^ mac[i]);
455
456 if (!iter_data->found_active) {
457 iter_data->found_active = true;
458 memcpy(iter_data->active_mac, mac, ETH_ALEN);
459 }
460
461 if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
462 if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
463 iter_data->need_set_hw_addr = false;
464
465 if (!iter_data->any_assoc) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700466 if (avf->assoc)
467 iter_data->any_assoc = true;
468 }
Ben Greear62c58fb2010-10-08 12:01:15 -0700469
470 /* Calculate combined mode - when APs are active, operate in AP mode.
471 * Otherwise use the mode of the new interface. This can currently
472 * only deal with combinations of APs and STAs. Only one ad-hoc
Ben Greear7afbb2f2010-11-10 11:43:51 -0800473 * interfaces is allowed.
Ben Greear62c58fb2010-10-08 12:01:15 -0700474 */
475 if (avf->opmode == NL80211_IFTYPE_AP)
476 iter_data->opmode = NL80211_IFTYPE_AP;
Ben Greeare4b0b322011-03-03 14:39:05 -0800477 else {
478 if (avf->opmode == NL80211_IFTYPE_STATION)
479 iter_data->n_stas++;
Ben Greear62c58fb2010-10-08 12:01:15 -0700480 if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
481 iter_data->opmode = avf->opmode;
Ben Greeare4b0b322011-03-03 14:39:05 -0800482 }
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700483}
484
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900485void
486ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
487 struct ieee80211_vif *vif)
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700488{
489 struct ath_common *common = ath5k_hw_common(sc->ah);
Ben Greeare4b0b322011-03-03 14:39:05 -0800490 struct ath5k_vif_iter_data iter_data;
491 u32 rfilt;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700492
493 /*
494 * Use the hardware MAC address as reference, the hardware uses it
495 * together with the BSSID mask when matching addresses.
496 */
497 iter_data.hw_macaddr = common->macaddr;
498 memset(&iter_data.mask, 0xff, ETH_ALEN);
499 iter_data.found_active = false;
500 iter_data.need_set_hw_addr = true;
Ben Greear62c58fb2010-10-08 12:01:15 -0700501 iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
Ben Greeare4b0b322011-03-03 14:39:05 -0800502 iter_data.n_stas = 0;
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700503
504 if (vif)
Ben Greeare4b0b322011-03-03 14:39:05 -0800505 ath5k_vif_iter(&iter_data, vif->addr, vif);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700506
507 /* Get list of all active MAC addresses */
Ben Greeare4b0b322011-03-03 14:39:05 -0800508 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700509 &iter_data);
510 memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
511
Ben Greear62c58fb2010-10-08 12:01:15 -0700512 sc->opmode = iter_data.opmode;
513 if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
514 /* Nothing active, default to station mode */
515 sc->opmode = NL80211_IFTYPE_STATION;
516
Ben Greear7afbb2f2010-11-10 11:43:51 -0800517 ath5k_hw_set_opmode(sc->ah, sc->opmode);
518 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
519 sc->opmode, ath_opmode_to_string(sc->opmode));
Ben Greear62c58fb2010-10-08 12:01:15 -0700520
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700521 if (iter_data.need_set_hw_addr && iter_data.found_active)
522 ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
523
Ben Greear62c58fb2010-10-08 12:01:15 -0700524 if (ath5k_hw_hasbssidmask(sc->ah))
525 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700526
Ben Greeare4b0b322011-03-03 14:39:05 -0800527 /* Set up RX Filter */
528 if (iter_data.n_stas > 1) {
529 /* If you have multiple STA interfaces connected to
530 * different APs, ARPs are not received (most of the time?)
531 * Enabling PROMISC appears to fix that probem.
532 */
533 sc->filter_flags |= AR5K_RX_FILTER_PROM;
534 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200535
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200536 rfilt = sc->filter_flags;
Ben Greeare4b0b322011-03-03 14:39:05 -0800537 ath5k_hw_set_rx_filter(sc->ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200538 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
539}
540
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500541static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +0200542ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
543{
Bob Copelandb7266042009-03-02 21:55:18 -0500544 int rix;
545
546 /* return base rate on errors */
547 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
548 "hw_rix out of bounds: %x\n", hw_rix))
549 return 0;
550
Bruno Randolf930a7622011-01-19 18:21:13 +0900551 rix = sc->rate_idx[sc->curchan->band][hw_rix];
Bob Copelandb7266042009-03-02 21:55:18 -0500552 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
553 rix = 0;
554
555 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500556}
557
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200558/***************\
559* Buffers setup *
560\***************/
561
Bob Copelandb6ea0352009-01-10 14:42:54 -0500562static
563struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
564{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700565 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500566 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -0500567
568 /*
569 * Allocate buffer with headroom_needed space for the
570 * fake physical layer header at the start.
571 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700572 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800573 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -0700574 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500575
576 if (!skb) {
577 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -0800578 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -0500579 return NULL;
580 }
Bob Copelandb6ea0352009-01-10 14:42:54 -0500581
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100582 *skb_addr = dma_map_single(sc->dev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800583 skb->data, common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100584 DMA_FROM_DEVICE);
585
586 if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
Bob Copelandb6ea0352009-01-10 14:42:54 -0500587 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
588 dev_kfree_skb(skb);
589 return NULL;
590 }
591 return skb;
592}
593
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200594static int
595ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
596{
597 struct ath5k_hw *ah = sc->ah;
598 struct sk_buff *skb = bf->skb;
599 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900600 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200601
Bob Copelandb6ea0352009-01-10 14:42:54 -0500602 if (!skb) {
603 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
604 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200605 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200606 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200607 }
608
609 /*
610 * Setup descriptors. For receive we always terminate
611 * the descriptor list with a self-linked entry so we'll
612 * not get overrun under high load (as can happen with a
613 * 5212 when ANI processing enables PHY error frames).
614 *
Bruno Randolfbeade632010-06-16 19:11:25 +0900615 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200616 * each descriptor as self-linked and add it to the end. As
617 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +0900618 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200619 * if DMA is happening. When processing RX interrupts we
620 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +0900621 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 * someplace to write a new frame.
623 */
624 ds = bf->desc;
625 ds->ds_link = bf->daddr; /* link to self */
626 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +0900627 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900628 if (ret) {
629 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +0900630 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +0900631 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200632
633 if (sc->rxlink != NULL)
634 *sc->rxlink = bf->daddr;
635 sc->rxlink = &ds->ds_link;
636 return 0;
637}
638
Bob Copeland2ac29272010-02-09 13:06:54 -0500639static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
640{
641 struct ieee80211_hdr *hdr;
642 enum ath5k_pkt_type htype;
643 __le16 fc;
644
645 hdr = (struct ieee80211_hdr *)skb->data;
646 fc = hdr->frame_control;
647
648 if (ieee80211_is_beacon(fc))
649 htype = AR5K_PKT_TYPE_BEACON;
650 else if (ieee80211_is_probe_resp(fc))
651 htype = AR5K_PKT_TYPE_PROBE_RESP;
652 else if (ieee80211_is_atim(fc))
653 htype = AR5K_PKT_TYPE_ATIM;
654 else if (ieee80211_is_pspoll(fc))
655 htype = AR5K_PKT_TYPE_PSPOLL;
656 else
657 htype = AR5K_PKT_TYPE_NORMAL;
658
659 return htype;
660}
661
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200662static int
Bob Copelandcec8db22009-07-04 12:59:51 -0400663ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100664 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200665{
666 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200667 struct ath5k_desc *ds = bf->desc;
668 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +0200669 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200670 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200671 struct ieee80211_rate *rate;
672 unsigned int mrr_rate[3], mrr_tries[3];
673 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -0500674 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -0500675 u16 cts_rate = 0;
676 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -0500677 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200678
679 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +0200680
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200681 /* XXX endianness */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100682 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
683 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200684
Bob Copeland8902ff42009-01-22 08:44:20 -0500685 rate = ieee80211_get_tx_rate(sc->hw, info);
John W. Linvilled8e1ba72010-08-24 15:27:34 -0400686 if (!rate) {
687 ret = -EINVAL;
688 goto err_unmap;
689 }
Bob Copeland8902ff42009-01-22 08:44:20 -0500690
Johannes Berge039fa42008-05-15 12:55:29 +0200691 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200692 flags |= AR5K_TXDESC_NOACK;
693
Bob Copeland8902ff42009-01-22 08:44:20 -0500694 rc_flags = info->control.rates[0].flags;
695 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
696 rate->hw_value_short : rate->hw_value;
697
Bruno Randolf281c56d2008-02-05 18:44:55 +0900698 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200699
Nick Kossifidis8f655dd2009-03-15 22:20:35 +0200700 /* FIXME: If we are in g mode and rate is a CCK rate
701 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
702 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -0500703 if (info->control.hw_key) {
704 keyidx = info->control.hw_key->hw_key_idx;
705 pktlen += info->control.hw_key->icv_len;
706 }
Bob Copeland07c1e852009-01-22 08:44:21 -0500707 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
708 flags |= AR5K_TXDESC_RTSENA;
709 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
710 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700711 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500712 }
713 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
714 flags |= AR5K_TXDESC_CTSENA;
715 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
716 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700717 info->control.vif, pktlen, info));
Bob Copeland07c1e852009-01-22 08:44:21 -0500718 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200719 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100720 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -0500721 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +0200722 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -0500723 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -0400724 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -0500725 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200726 if (ret)
727 goto err_unmap;
728
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200729 memset(mrr_rate, 0, sizeof(mrr_rate));
730 memset(mrr_tries, 0, sizeof(mrr_tries));
731 for (i = 0; i < 3; i++) {
732 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
733 if (!rate)
734 break;
735
736 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +0200737 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200738 }
739
Bruno Randolfa6668192010-06-16 19:12:01 +0900740 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200741 mrr_rate[0], mrr_tries[0],
742 mrr_rate[1], mrr_tries[1],
743 mrr_rate[2], mrr_tries[2]);
744
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200745 ds->ds_link = 0;
746 ds->ds_data = bf->skbaddr;
747
748 spin_lock_bh(&txq->lock);
749 list_add_tail(&bf->list, &txq->q);
Bruno Randolf925e0b02010-09-17 11:36:35 +0900750 txq->txq_len++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200751 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300752 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200753 else /* no, so only link it */
754 *txq->link = bf->daddr;
755
756 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +0300757 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +0200758 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200759 spin_unlock_bh(&txq->lock);
760
761 return 0;
762err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100763 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200764 return ret;
765}
766
767/*******************\
768* Descriptors setup *
769\*******************/
770
771static int
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100772ath5k_desc_alloc(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200773{
774 struct ath5k_desc *ds;
775 struct ath5k_buf *bf;
776 dma_addr_t da;
777 unsigned int i;
778 int ret;
779
780 /* allocate descriptors */
781 sc->desc_len = sizeof(struct ath5k_desc) *
782 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100783
784 sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
785 &sc->desc_daddr, GFP_KERNEL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200786 if (sc->desc == NULL) {
787 ATH5K_ERR(sc, "can't allocate descriptors\n");
788 ret = -ENOMEM;
789 goto err;
790 }
791 ds = sc->desc;
792 da = sc->desc_daddr;
793 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
794 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
795
796 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
797 sizeof(struct ath5k_buf), GFP_KERNEL);
798 if (bf == NULL) {
799 ATH5K_ERR(sc, "can't allocate bufptr\n");
800 ret = -ENOMEM;
801 goto err_free;
802 }
803 sc->bufptr = bf;
804
805 INIT_LIST_HEAD(&sc->rxbuf);
806 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
807 bf->desc = ds;
808 bf->daddr = da;
809 list_add_tail(&bf->list, &sc->rxbuf);
810 }
811
812 INIT_LIST_HEAD(&sc->txbuf);
813 sc->txbuf_len = ATH_TXBUF;
814 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
815 da += sizeof(*ds)) {
816 bf->desc = ds;
817 bf->daddr = da;
818 list_add_tail(&bf->list, &sc->txbuf);
819 }
820
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700821 /* beacon buffers */
822 INIT_LIST_HEAD(&sc->bcbuf);
823 for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
824 bf->desc = ds;
825 bf->daddr = da;
826 list_add_tail(&bf->list, &sc->bcbuf);
827 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200828
829 return 0;
830err_free:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100831 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200832err:
833 sc->desc = NULL;
834 return ret;
835}
836
Bruno Randolfcd2c5482010-12-22 19:20:32 +0900837void
838ath5k_txbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
839{
840 BUG_ON(!bf);
841 if (!bf->skb)
842 return;
843 dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
844 DMA_TO_DEVICE);
845 dev_kfree_skb_any(bf->skb);
846 bf->skb = NULL;
847 bf->skbaddr = 0;
848 bf->desc->ds_data = 0;
849}
850
851void
852ath5k_rxbuf_free_skb(struct ath5k_softc *sc, struct ath5k_buf *bf)
853{
854 struct ath5k_hw *ah = sc->ah;
855 struct ath_common *common = ath5k_hw_common(ah);
856
857 BUG_ON(!bf);
858 if (!bf->skb)
859 return;
860 dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
861 DMA_FROM_DEVICE);
862 dev_kfree_skb_any(bf->skb);
863 bf->skb = NULL;
864 bf->skbaddr = 0;
865 bf->desc->ds_data = 0;
866}
867
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200868static void
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100869ath5k_desc_free(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200870{
871 struct ath5k_buf *bf;
872
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200873 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900874 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200875 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900876 ath5k_rxbuf_free_skb(sc, bf);
Ben Greearb1ae1ed2010-09-30 12:22:58 -0700877 list_for_each_entry(bf, &sc->bcbuf, list)
878 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200879
880 /* Free memory associated with all descriptors */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +0100881 dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +0900882 sc->desc = NULL;
883 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200884
885 kfree(sc->bufptr);
886 sc->bufptr = NULL;
887}
888
889
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200890/**************\
891* Queues setup *
892\**************/
893
894static struct ath5k_txq *
895ath5k_txq_setup(struct ath5k_softc *sc,
896 int qtype, int subtype)
897{
898 struct ath5k_hw *ah = sc->ah;
899 struct ath5k_txq *txq;
900 struct ath5k_txq_info qi = {
901 .tqi_subtype = subtype,
Bruno Randolfde8af452010-09-17 11:37:12 +0900902 /* XXX: default values not correct for B and XR channels,
903 * but who cares? */
904 .tqi_aifs = AR5K_TUNE_AIFS,
905 .tqi_cw_min = AR5K_TUNE_CWMIN,
906 .tqi_cw_max = AR5K_TUNE_CWMAX
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907 };
908 int qnum;
909
910 /*
911 * Enable interrupts only for EOL and DESC conditions.
912 * We mark tx descriptors to receive a DESC interrupt
Bob Copelanda180a132010-08-15 13:03:12 -0400913 * when a tx queue gets deep; otherwise we wait for the
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200914 * EOL to reap descriptors. Note that this is done to
915 * reduce interrupt load and this only defers reaping
916 * descriptors, never transmitting frames. Aside from
917 * reducing interrupts this also permits more concurrency.
918 * The only potential downside is if the tx queue backs
919 * up in which case the top half of the kernel may backup
920 * due to a lack of tx descriptors.
921 */
922 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
923 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
924 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
925 if (qnum < 0) {
926 /*
927 * NB: don't print a message, this happens
928 * normally on parts with too few tx queues
929 */
930 return ERR_PTR(qnum);
931 }
932 if (qnum >= ARRAY_SIZE(sc->txqs)) {
933 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
934 qnum, ARRAY_SIZE(sc->txqs));
935 ath5k_hw_release_tx_queue(ah, qnum);
936 return ERR_PTR(-EINVAL);
937 }
938 txq = &sc->txqs[qnum];
939 if (!txq->setup) {
940 txq->qnum = qnum;
941 txq->link = NULL;
942 INIT_LIST_HEAD(&txq->q);
943 spin_lock_init(&txq->lock);
944 txq->setup = true;
Bruno Randolf925e0b02010-09-17 11:36:35 +0900945 txq->txq_len = 0;
John W. Linville81266ba2011-03-07 16:32:59 -0500946 txq->txq_max = ATH5K_TXQ_LEN_MAX;
Bruno Randolf4edd7612010-09-17 11:36:56 +0900947 txq->txq_poll_mark = false;
Bruno Randolf923e5b32010-09-17 11:37:02 +0900948 txq->txq_stuck = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200949 }
950 return &sc->txqs[qnum];
951}
952
953static int
954ath5k_beaconq_setup(struct ath5k_hw *ah)
955{
956 struct ath5k_txq_info qi = {
Bruno Randolfde8af452010-09-17 11:37:12 +0900957 /* XXX: default values not correct for B and XR channels,
958 * but who cares? */
959 .tqi_aifs = AR5K_TUNE_AIFS,
960 .tqi_cw_min = AR5K_TUNE_CWMIN,
961 .tqi_cw_max = AR5K_TUNE_CWMAX,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200962 /* NB: for dynamic turbo, don't enable any other interrupts */
963 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
964 };
965
966 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
967}
968
969static int
970ath5k_beaconq_config(struct ath5k_softc *sc)
971{
972 struct ath5k_hw *ah = sc->ah;
973 struct ath5k_txq_info qi;
974 int ret;
975
976 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
977 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -0500978 goto err;
979
Johannes Berg05c914f2008-09-11 00:01:58 +0200980 if (sc->opmode == NL80211_IFTYPE_AP ||
981 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200982 /*
983 * Always burst out beacon and CAB traffic
984 * (aifs = cwmin = cwmax = 0)
985 */
986 qi.tqi_aifs = 0;
987 qi.tqi_cw_min = 0;
988 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +0200989 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900990 /*
991 * Adhoc mode; backoff between 0 and (2 * cw_min).
992 */
993 qi.tqi_aifs = 0;
994 qi.tqi_cw_min = 0;
Bruno Randolfde8af452010-09-17 11:37:12 +0900995 qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200996 }
997
Bruno Randolf6d91e1d2008-01-19 18:18:41 +0900998 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
999 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1000 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1001
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001002 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001003 if (ret) {
1004 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1005 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001006 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001007 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001008 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1009 if (ret)
1010 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001011
Bob Copelanda951ae22010-01-20 23:51:04 -05001012 /* reconfigure cabq with ready time to 80% of beacon_interval */
1013 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1014 if (ret)
1015 goto err;
1016
1017 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1018 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1019 if (ret)
1020 goto err;
1021
1022 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1023err:
1024 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001025}
1026
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001027/**
1028 * ath5k_drain_tx_buffs - Empty tx buffers
1029 *
1030 * @sc The &struct ath5k_softc
1031 *
1032 * Empty tx buffers from all queues in preparation
1033 * of a reset or during shutdown.
1034 *
1035 * NB: this assumes output has been stopped and
1036 * we do not need to block ath5k_tx_tasklet
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037 */
1038static void
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001039ath5k_drain_tx_buffs(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001040{
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001041 struct ath5k_txq *txq;
1042 struct ath5k_buf *bf, *bf0;
1043 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001044
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001045 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
1046 if (sc->txqs[i].setup) {
1047 txq = &sc->txqs[i];
1048 spin_lock_bh(&txq->lock);
1049 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
1050 ath5k_debug_printtxbuf(sc, bf);
1051
1052 ath5k_txbuf_free_skb(sc, bf);
1053
1054 spin_lock_bh(&sc->txbuflock);
1055 list_move_tail(&bf->list, &sc->txbuf);
1056 sc->txbuf_len++;
1057 txq->txq_len--;
1058 spin_unlock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001059 }
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001060 txq->link = NULL;
1061 txq->txq_poll_mark = false;
1062 spin_unlock_bh(&txq->lock);
1063 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001064 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001065}
1066
1067static void
1068ath5k_txq_release(struct ath5k_softc *sc)
1069{
1070 struct ath5k_txq *txq = sc->txqs;
1071 unsigned int i;
1072
1073 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1074 if (txq->setup) {
1075 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1076 txq->setup = false;
1077 }
1078}
1079
1080
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001081/*************\
1082* RX Handling *
1083\*************/
1084
1085/*
1086 * Enable the receive h/w following a reset.
1087 */
1088static int
1089ath5k_rx_start(struct ath5k_softc *sc)
1090{
1091 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001092 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001093 struct ath5k_buf *bf;
1094 int ret;
1095
Nick Kossifidisb6127982010-08-15 13:03:11 -04001096 common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001097
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001098 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1099 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001100
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001101 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001102 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001103 list_for_each_entry(bf, &sc->rxbuf, list) {
1104 ret = ath5k_rxbuf_setup(sc, bf);
1105 if (ret != 0) {
1106 spin_unlock_bh(&sc->rxbuflock);
1107 goto err;
1108 }
1109 }
1110 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001111 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001112 spin_unlock_bh(&sc->rxbuflock);
1113
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001114 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Ben Greeare4b0b322011-03-03 14:39:05 -08001115 ath5k_update_bssid_mask_and_opmode(sc, NULL); /* set filters, etc. */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001116 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1117
1118 return 0;
1119err:
1120 return ret;
1121}
1122
1123/*
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001124 * Disable the receive logic on PCU (DRU)
1125 * In preparation for a shutdown.
1126 *
1127 * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
1128 * does.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001129 */
1130static void
1131ath5k_rx_stop(struct ath5k_softc *sc)
1132{
1133 struct ath5k_hw *ah = sc->ah;
1134
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02001136 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001137
1138 ath5k_debug_printrxbuffs(sc, ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001139}
1140
1141static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001142ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1143 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001144{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001145 struct ath5k_hw *ah = sc->ah;
1146 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001147 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001148 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001149
Bruno Randolfb47f4072008-03-05 18:35:45 +09001150 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1151 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001152 return RX_FLAG_DECRYPTED;
1153
1154 /* Apparently when a default key is used to decrypt the packet
1155 the hw does not set the index used to decrypt. In such cases
1156 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001157 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001158 if (ieee80211_has_protected(hdr->frame_control) &&
1159 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1160 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001161 keyix = skb->data[hlen + 3] >> 6;
1162
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001163 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001164 return RX_FLAG_DECRYPTED;
1165 }
1166
1167 return 0;
1168}
1169
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001170
1171static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001172ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1173 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001174{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001175 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001176 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001177 u32 hw_tu;
1178 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1179
Harvey Harrison24b56e72008-06-14 23:33:38 -07001180 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001181 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001182 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001183 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001184 * Received an IBSS beacon with the same BSSID. Hardware *must*
1185 * have updated the local TSF. We have to work around various
1186 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001187 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001188 tsf = ath5k_hw_get_tsf64(sc->ah);
1189 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1190 hw_tu = TSF_TO_TU(tsf);
1191
1192 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1193 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001194 (unsigned long long)bc_tstamp,
1195 (unsigned long long)rxs->mactime,
1196 (unsigned long long)(rxs->mactime - bc_tstamp),
1197 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001198
1199 /*
1200 * Sometimes the HW will give us a wrong tstamp in the rx
1201 * status, causing the timestamp extension to go wrong.
1202 * (This seems to happen especially with beacon frames bigger
1203 * than 78 byte (incl. FCS))
1204 * But we know that the receive timestamp must be later than the
1205 * timestamp of the beacon since HW must have synced to that.
1206 *
1207 * NOTE: here we assume mactime to be after the frame was
1208 * received, not like mac80211 which defines it at the start.
1209 */
1210 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001211 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001212 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001213 (unsigned long long)rxs->mactime,
1214 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001215 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001216 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001217
1218 /*
1219 * Local TSF might have moved higher than our beacon timers,
1220 * in that case we have to update them to continue sending
1221 * beacons. This also takes care of synchronizing beacon sending
1222 * times with other stations.
1223 */
1224 if (hw_tu >= sc->nexttbtt)
1225 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf7f896122010-09-27 12:22:21 +09001226
1227 /* Check if the beacon timers are still correct, because a TSF
1228 * update might have created a window between them - for a
1229 * longer description see the comment of this function: */
1230 if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
1231 ath5k_beacon_update_timers(sc, bc_tstamp);
1232 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1233 "fixed beacon timers after beacon receive\n");
1234 }
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001235 }
1236}
1237
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001238static void
1239ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1240{
1241 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1242 struct ath5k_hw *ah = sc->ah;
1243 struct ath_common *common = ath5k_hw_common(ah);
1244
1245 /* only beacons from our BSSID */
1246 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1247 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1248 return;
1249
Bruno Randolfeef39be2010-11-16 10:58:43 +09001250 ewma_add(&ah->ah_beacon_rssi_avg, rssi);
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001251
1252 /* in IBSS mode we should keep RSSI statistics per neighbour */
1253 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1254}
1255
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001256/*
Bob Copelanda180a132010-08-15 13:03:12 -04001257 * Compute padding position. skb must contain an IEEE 802.11 frame
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001258 */
1259static int ath5k_common_padpos(struct sk_buff *skb)
1260{
1261 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1262 __le16 frame_control = hdr->frame_control;
1263 int padpos = 24;
1264
1265 if (ieee80211_has_a4(frame_control)) {
1266 padpos += ETH_ALEN;
1267 }
1268 if (ieee80211_is_data_qos(frame_control)) {
1269 padpos += IEEE80211_QOS_CTL_LEN;
1270 }
1271
1272 return padpos;
1273}
1274
1275/*
Bob Copelanda180a132010-08-15 13:03:12 -04001276 * This function expects an 802.11 frame and returns the number of
1277 * bytes added, or -1 if we don't have enough header room.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001278 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001279static int ath5k_add_padding(struct sk_buff *skb)
1280{
1281 int padpos = ath5k_common_padpos(skb);
1282 int padsize = padpos & 3;
1283
1284 if (padsize && skb->len>padpos) {
1285
1286 if (skb_headroom(skb) < padsize)
1287 return -1;
1288
1289 skb_push(skb, padsize);
1290 memmove(skb->data, skb->data+padsize, padpos);
1291 return padsize;
1292 }
1293
1294 return 0;
1295}
1296
1297/*
Bob Copelanda180a132010-08-15 13:03:12 -04001298 * The MAC header is padded to have 32-bit boundary if the
1299 * packet payload is non-zero. The general calculation for
1300 * padsize would take into account odd header lengths:
1301 * padsize = 4 - (hdrlen & 3); however, since only
1302 * even-length headers are used, padding can only be 0 or 2
1303 * bytes and we can optimize this a bit. We must not try to
1304 * remove padding from short control frames that do not have a
1305 * payload.
1306 *
1307 * This function expects an 802.11 frame and returns the number of
1308 * bytes removed.
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001309 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001310static int ath5k_remove_padding(struct sk_buff *skb)
1311{
1312 int padpos = ath5k_common_padpos(skb);
1313 int padsize = padpos & 3;
1314
1315 if (padsize && skb->len>=padpos+padsize) {
1316 memmove(skb->data + padsize, skb->data, padpos);
1317 skb_pull(skb, padsize);
1318 return padsize;
1319 }
1320
1321 return 0;
1322}
1323
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001324static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001325ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1326 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001327{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001328 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001329
Bruno Randolf8a89f062010-06-16 19:11:51 +09001330 ath5k_remove_padding(skb);
1331
1332 rxs = IEEE80211_SKB_RXCB(skb);
1333
1334 rxs->flag = 0;
1335 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1336 rxs->flag |= RX_FLAG_MMIC_ERROR;
1337
1338 /*
1339 * always extend the mac timestamp, since this information is
1340 * also needed for proper IBSS merging.
1341 *
1342 * XXX: it might be too late to do it here, since rs_tstamp is
1343 * 15bit only. that means TSF extension has to be done within
1344 * 32768usec (about 32ms). it might be necessary to move this to
1345 * the interrupt handler, like it is done in madwifi.
1346 *
1347 * Unfortunately we don't know when the hardware takes the rx
1348 * timestamp (beginning of phy frame, data frame, end of rx?).
1349 * The only thing we know is that it is hardware specific...
1350 * On AR5213 it seems the rx timestamp is at the end of the
1351 * frame, but i'm not sure.
1352 *
1353 * NOTE: mac80211 defines mactime at the beginning of the first
1354 * data symbol. Since we don't have any time references it's
1355 * impossible to comply to that. This affects IBSS merge only
1356 * right now, so it's not too bad...
1357 */
1358 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
Johannes Berg6ebacbb2011-02-23 15:06:08 +01001359 rxs->flag |= RX_FLAG_MACTIME_MPDU;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001360
1361 rxs->freq = sc->curchan->center_freq;
Bruno Randolf930a7622011-01-19 18:21:13 +09001362 rxs->band = sc->curchan->band;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001363
1364 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1365
1366 rxs->antenna = rs->rs_antenna;
1367
1368 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1369 sc->stats.antenna_rx[rs->rs_antenna]++;
1370 else
1371 sc->stats.antenna_rx[0]++; /* invalid */
1372
1373 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1374 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1375
1376 if (rxs->rate_idx >= 0 && rs->rs_rate ==
Bruno Randolf930a7622011-01-19 18:21:13 +09001377 sc->sbands[sc->curchan->band].bitrates[rxs->rate_idx].hw_value_short)
Bruno Randolf8a89f062010-06-16 19:11:51 +09001378 rxs->flag |= RX_FLAG_SHORTPRE;
1379
Bob Copeland0e472252011-01-24 23:32:55 -05001380 trace_ath5k_rx(sc, skb);
Bruno Randolf8a89f062010-06-16 19:11:51 +09001381
1382 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1383
1384 /* check beacons in IBSS mode */
1385 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1386 ath5k_check_ibss_tsf(sc, skb, rxs);
1387
1388 ieee80211_rx(sc->hw, skb);
1389}
1390
Bruno Randolf02a78b42010-06-16 19:11:56 +09001391/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1392 *
1393 * Check if we want to further process this frame or not. Also update
1394 * statistics. Return true if we want this frame, false if not.
1395 */
1396static bool
1397ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1398{
1399 sc->stats.rx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001400 sc->stats.rx_bytes_count += rs->rs_datalen;
Bruno Randolf02a78b42010-06-16 19:11:56 +09001401
1402 if (unlikely(rs->rs_status)) {
1403 if (rs->rs_status & AR5K_RXERR_CRC)
1404 sc->stats.rxerr_crc++;
1405 if (rs->rs_status & AR5K_RXERR_FIFO)
1406 sc->stats.rxerr_fifo++;
1407 if (rs->rs_status & AR5K_RXERR_PHY) {
1408 sc->stats.rxerr_phy++;
1409 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1410 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1411 return false;
1412 }
1413 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1414 /*
1415 * Decrypt error. If the error occurred
1416 * because there was no hardware key, then
1417 * let the frame through so the upper layers
1418 * can process it. This is necessary for 5210
1419 * parts which have no way to setup a ``clear''
1420 * key cache entry.
1421 *
1422 * XXX do key cache faulting
1423 */
1424 sc->stats.rxerr_decrypt++;
1425 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
1426 !(rs->rs_status & AR5K_RXERR_CRC))
1427 return true;
1428 }
1429 if (rs->rs_status & AR5K_RXERR_MIC) {
1430 sc->stats.rxerr_mic++;
1431 return true;
1432 }
1433
Bob Copeland23538c22010-08-15 13:03:13 -04001434 /* reject any frames with non-crypto errors */
1435 if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
Bruno Randolf02a78b42010-06-16 19:11:56 +09001436 return false;
1437 }
1438
1439 if (unlikely(rs->rs_more)) {
1440 sc->stats.rxerr_jumbo++;
1441 return false;
1442 }
1443 return true;
1444}
1445
Bruno Randolf8a89f062010-06-16 19:11:51 +09001446static void
1447ath5k_tasklet_rx(unsigned long data)
1448{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001449 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05001450 struct sk_buff *skb, *next_skb;
1451 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001452 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001453 struct ath5k_hw *ah = sc->ah;
1454 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04001455 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001456 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001457 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001458
1459 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001460 if (list_empty(&sc->rxbuf)) {
1461 ATH5K_WARN(sc, "empty rx buf pool\n");
1462 goto unlock;
1463 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001464 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001465 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
1466 BUG_ON(bf->skb == NULL);
1467 skb = bf->skb;
1468 ds = bf->desc;
1469
Bob Copelandc57ca812009-04-15 07:57:35 -04001470 /* bail if HW is still using self-linked descriptor */
1471 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
1472 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001473
Bruno Randolfb47f4072008-03-05 18:35:45 +09001474 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001475 if (unlikely(ret == -EINPROGRESS))
1476 break;
1477 else if (unlikely(ret)) {
1478 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09001479 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09001480 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001481 }
1482
Bruno Randolf02a78b42010-06-16 19:11:56 +09001483 if (ath5k_receive_frame_ok(sc, &rs)) {
1484 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09001485
Bruno Randolf02a78b42010-06-16 19:11:56 +09001486 /*
1487 * If we can't replace bf->skb with a new skb under
1488 * memory pressure, just skip this packet
1489 */
1490 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001491 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001492
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001493 dma_unmap_single(sc->dev, bf->skbaddr,
Bruno Randolf02a78b42010-06-16 19:11:56 +09001494 common->rx_bufsize,
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001495 DMA_FROM_DEVICE);
Bruno Randolf02a78b42010-06-16 19:11:56 +09001496
1497 skb_put(skb, rs.rs_datalen);
1498
1499 ath5k_receive_frame(sc, skb, &rs);
1500
1501 bf->skb = next_skb;
1502 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001503 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001504next:
1505 list_move_tail(&bf->list, &sc->rxbuf);
1506 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02001507unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001508 spin_unlock(&sc->rxbuflock);
1509}
1510
1511
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001512/*************\
1513* TX Handling *
1514\*************/
1515
Johannes Berg7bb45682011-02-24 14:42:06 +01001516void
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001517ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
1518 struct ath5k_txq *txq)
Bob Copeland8a63fac2010-09-17 12:45:07 +09001519{
1520 struct ath5k_softc *sc = hw->priv;
1521 struct ath5k_buf *bf;
1522 unsigned long flags;
1523 int padsize;
1524
Bob Copeland0e472252011-01-24 23:32:55 -05001525 trace_ath5k_tx(sc, skb, txq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001526
1527 /*
1528 * The hardware expects the header padded to 4 byte boundaries.
1529 * If this is not the case, we add the padding after the header.
1530 */
1531 padsize = ath5k_add_padding(skb);
1532 if (padsize < 0) {
1533 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
1534 " headroom to pad");
1535 goto drop_packet;
1536 }
1537
John W. Linville81266ba2011-03-07 16:32:59 -05001538 if (txq->txq_len >= txq->txq_max)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001539 ieee80211_stop_queue(hw, txq->qnum);
1540
Bob Copeland8a63fac2010-09-17 12:45:07 +09001541 spin_lock_irqsave(&sc->txbuflock, flags);
1542 if (list_empty(&sc->txbuf)) {
1543 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
1544 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bruno Randolf651d9372010-09-17 11:36:46 +09001545 ieee80211_stop_queues(hw);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001546 goto drop_packet;
1547 }
1548 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
1549 list_del(&bf->list);
1550 sc->txbuf_len--;
1551 if (list_empty(&sc->txbuf))
1552 ieee80211_stop_queues(hw);
1553 spin_unlock_irqrestore(&sc->txbuflock, flags);
1554
1555 bf->skb = skb;
1556
1557 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
1558 bf->skb = NULL;
1559 spin_lock_irqsave(&sc->txbuflock, flags);
1560 list_add_tail(&bf->list, &sc->txbuf);
1561 sc->txbuf_len++;
1562 spin_unlock_irqrestore(&sc->txbuflock, flags);
1563 goto drop_packet;
1564 }
Johannes Berg7bb45682011-02-24 14:42:06 +01001565 return;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001566
1567drop_packet:
1568 dev_kfree_skb_any(skb);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001569}
1570
Bruno Randolf14404012010-09-17 11:36:51 +09001571static void
1572ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
Bob Copeland0e472252011-01-24 23:32:55 -05001573 struct ath5k_txq *txq, struct ath5k_tx_status *ts)
Bruno Randolf14404012010-09-17 11:36:51 +09001574{
1575 struct ieee80211_tx_info *info;
1576 int i;
1577
1578 sc->stats.tx_all_count++;
Ben Greearb72acdd2010-10-01 10:54:04 -07001579 sc->stats.tx_bytes_count += skb->len;
Bruno Randolf14404012010-09-17 11:36:51 +09001580 info = IEEE80211_SKB_CB(skb);
1581
1582 ieee80211_tx_info_clear_status(info);
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001583 for (i = 0; i <= ts->ts_final_idx; i++) {
Bruno Randolf14404012010-09-17 11:36:51 +09001584 struct ieee80211_tx_rate *r =
1585 &info->status.rates[i];
1586
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001587 r->count = ts->ts_retry[i];
Bruno Randolf14404012010-09-17 11:36:51 +09001588 }
1589
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001590 info->status.rates[ts->ts_final_idx + 1].idx = -1;
Bruno Randolf14404012010-09-17 11:36:51 +09001591
1592 if (unlikely(ts->ts_status)) {
1593 sc->stats.ack_fail++;
1594 if (ts->ts_status & AR5K_TXERR_FILT) {
1595 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1596 sc->stats.txerr_filt++;
1597 }
1598 if (ts->ts_status & AR5K_TXERR_XRETRY)
1599 sc->stats.txerr_retry++;
1600 if (ts->ts_status & AR5K_TXERR_FIFO)
1601 sc->stats.txerr_fifo++;
1602 } else {
1603 info->flags |= IEEE80211_TX_STAT_ACK;
1604 info->status.ack_signal = ts->ts_rssi;
Felix Fietkau6d7b97b2011-04-09 21:37:14 +02001605
1606 /* count the successful attempt as well */
1607 info->status.rates[ts->ts_final_idx].count++;
Bruno Randolf14404012010-09-17 11:36:51 +09001608 }
1609
1610 /*
1611 * Remove MAC header padding before giving the frame
1612 * back to mac80211.
1613 */
1614 ath5k_remove_padding(skb);
1615
1616 if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
1617 sc->stats.antenna_tx[ts->ts_antenna]++;
1618 else
1619 sc->stats.antenna_tx[0]++; /* invalid */
1620
Bob Copeland0e472252011-01-24 23:32:55 -05001621 trace_ath5k_tx_complete(sc, skb, txq, ts);
Bruno Randolf14404012010-09-17 11:36:51 +09001622 ieee80211_tx_status(sc->hw, skb);
1623}
Bob Copeland8a63fac2010-09-17 12:45:07 +09001624
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001625static void
1626ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1627{
Bruno Randolfb47f4072008-03-05 18:35:45 +09001628 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001629 struct ath5k_buf *bf, *bf0;
1630 struct ath5k_desc *ds;
1631 struct sk_buff *skb;
Bruno Randolf14404012010-09-17 11:36:51 +09001632 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001633
1634 spin_lock(&txq->lock);
1635 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolf23413292010-09-17 11:37:07 +09001636
1637 txq->txq_poll_mark = false;
1638
1639 /* skb might already have been processed last time. */
1640 if (bf->skb != NULL) {
1641 ds = bf->desc;
1642
1643 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
1644 if (unlikely(ret == -EINPROGRESS))
1645 break;
1646 else if (unlikely(ret)) {
1647 ATH5K_ERR(sc,
1648 "error %d while processing "
1649 "queue %u\n", ret, txq->qnum);
1650 break;
1651 }
1652
1653 skb = bf->skb;
1654 bf->skb = NULL;
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001655
1656 dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
1657 DMA_TO_DEVICE);
Bob Copeland0e472252011-01-24 23:32:55 -05001658 ath5k_tx_frame_completed(sc, skb, txq, &ts);
Bruno Randolf23413292010-09-17 11:37:07 +09001659 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001660
Bob Copelanda05988b2010-04-07 23:55:58 -04001661 /*
1662 * It's possible that the hardware can say the buffer is
1663 * completed when it hasn't yet loaded the ds_link from
Bruno Randolf23413292010-09-17 11:37:07 +09001664 * host memory and moved on.
1665 * Always keep the last descriptor to avoid HW races...
Bob Copelanda05988b2010-04-07 23:55:58 -04001666 */
Bruno Randolf23413292010-09-17 11:37:07 +09001667 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
1668 spin_lock(&sc->txbuflock);
1669 list_move_tail(&bf->list, &sc->txbuf);
1670 sc->txbuf_len++;
1671 txq->txq_len--;
1672 spin_unlock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001673 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001674 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001675 spin_unlock(&txq->lock);
Bruno Randolf4198a8d2010-10-05 13:27:17 +09001676 if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
Bruno Randolf925e0b02010-09-17 11:36:35 +09001677 ieee80211_wake_queue(sc->hw, txq->qnum);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001678}
1679
1680static void
1681ath5k_tasklet_tx(unsigned long data)
1682{
Bob Copeland8784d2e2009-07-29 17:32:28 -04001683 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001684 struct ath5k_softc *sc = (void *)data;
1685
Bob Copeland8784d2e2009-07-29 17:32:28 -04001686 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
1687 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
1688 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001689}
1690
1691
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001692/*****************\
1693* Beacon handling *
1694\*****************/
1695
1696/*
1697 * Setup the beacon frame for transmit.
1698 */
1699static int
Johannes Berge039fa42008-05-15 12:55:29 +02001700ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001701{
1702 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001703 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001704 struct ath5k_hw *ah = sc->ah;
1705 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001706 int ret = 0;
1707 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001708 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001709 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001710
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001711 bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
1712 DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001713 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
1714 "skbaddr %llx\n", skb, skb->data, skb->len,
1715 (unsigned long long)bf->skbaddr);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001716
1717 if (dma_mapping_error(sc->dev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001718 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
1719 return -EIO;
1720 }
1721
1722 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001723 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001724
1725 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02001726 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001727 ds->ds_link = bf->daddr; /* self-linked */
1728 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001729 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001730 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001731
1732 /*
1733 * If we use multiple antennas on AP and use
1734 * the Sectored AP scenario, switch antenna every
1735 * 4 beacons to make sure everybody hears our AP.
1736 * When a client tries to associate, hw will keep
1737 * track of the tx antenna to be used for this client
1738 * automaticaly, based on ACKed packets.
1739 *
1740 * Note: AP still listens and transmits RTS on the
1741 * default antenna which is supposed to be an omni.
1742 *
1743 * Note2: On sectored scenarios it's possible to have
Bob Copelanda180a132010-08-15 13:03:12 -04001744 * multiple antennas (1 omni -- the default -- and 14
1745 * sectors), so if we choose to actually support this
1746 * mode, we need to allow the user to set how many antennas
1747 * we have and tweak the code below to send beacons
1748 * on all of them.
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001749 */
1750 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
1751 antenna = sc->bsent & 4 ? 2 : 1;
1752
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001753
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001754 /* FIXME: If we are in g mode and rate is a CCK rate
1755 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1756 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001757 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09001758 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001759 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001760 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02001761 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001762 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001763 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001764 if (ret)
1765 goto err_unmap;
1766
1767 return 0;
1768err_unmap:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01001769 dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001770 return ret;
1771}
1772
1773/*
Bob Copeland8a63fac2010-09-17 12:45:07 +09001774 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
1775 * this is called only once at config_bss time, for AP we do it every
1776 * SWBA interrupt so that the TIM will reflect buffered frames.
1777 *
1778 * Called with the beacon lock.
1779 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001780int
Bob Copeland8a63fac2010-09-17 12:45:07 +09001781ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
1782{
1783 int ret;
1784 struct ath5k_softc *sc = hw->priv;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001785 struct ath5k_vif *avf = (void *)vif->drv_priv;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001786 struct sk_buff *skb;
1787
1788 if (WARN_ON(!vif)) {
1789 ret = -EINVAL;
1790 goto out;
1791 }
1792
1793 skb = ieee80211_beacon_get(hw, vif);
1794
1795 if (!skb) {
1796 ret = -ENOMEM;
1797 goto out;
1798 }
1799
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001800 ath5k_txbuf_free_skb(sc, avf->bbuf);
1801 avf->bbuf->skb = skb;
1802 ret = ath5k_beacon_setup(sc, avf->bbuf);
Bob Copeland8a63fac2010-09-17 12:45:07 +09001803 if (ret)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001804 avf->bbuf->skb = NULL;
Bob Copeland8a63fac2010-09-17 12:45:07 +09001805out:
1806 return ret;
1807}
1808
1809/*
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001810 * Transmit a beacon frame at SWBA. Dynamic updates to the
1811 * frame contents are done as needed and the slot time is
1812 * also adjusted based on current state.
1813 *
Bob Copeland5faaff72010-07-13 11:32:40 -04001814 * This is called from software irq context (beacontq tasklets)
1815 * or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001816 */
1817static void
1818ath5k_beacon_send(struct ath5k_softc *sc)
1819{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001820 struct ath5k_hw *ah = sc->ah;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001821 struct ieee80211_vif *vif;
1822 struct ath5k_vif *avf;
1823 struct ath5k_buf *bf;
Bob Copelandcec8db22009-07-04 12:59:51 -04001824 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001825
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001826 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001827
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001828 /*
1829 * Check if the previous beacon has gone out. If
Bob Copelanda180a132010-08-15 13:03:12 -04001830 * not, don't don't try to post another: skip this
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001831 * period and wait for the next. Missed beacons
1832 * indicate a problem and should not occur. If we
1833 * miss too many consecutive beacons reset the device.
1834 */
1835 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
1836 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001837 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001838 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001839 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001840 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001841 "stuck beacon time (%u missed)\n",
1842 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09001843 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1844 "stuck beacon, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04001845 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001846 }
1847 return;
1848 }
1849 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001850 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001851 "resume beacon xmit after %u misses\n",
1852 sc->bmisscount);
1853 sc->bmisscount = 0;
1854 }
1855
Javier Cardonab93996c2010-12-07 13:37:56 -08001856 if ((sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) ||
1857 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001858 u64 tsf = ath5k_hw_get_tsf64(ah);
1859 u32 tsftu = TSF_TO_TU(tsf);
1860 int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
1861 vif = sc->bslot[(slot + 1) % ATH_BCBUF];
1862 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1863 "tsf %llx tsftu %x intval %u slot %u vif %p\n",
1864 (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
1865 } else /* only one interface */
1866 vif = sc->bslot[0];
1867
1868 if (!vif)
1869 return;
1870
1871 avf = (void *)vif->drv_priv;
1872 bf = avf->bbuf;
1873 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
1874 sc->opmode == NL80211_IFTYPE_MONITOR)) {
1875 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
1876 return;
1877 }
1878
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001879 /*
1880 * Stop any current dma and put the new frame on the queue.
1881 * This should never fail since we check above that no frames
1882 * are still pending on the queue.
1883 */
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02001884 if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04001885 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001886 /* NB: hw still stops DMA, so proceed */
1887 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001888
Javier Cardonad82b5772010-12-07 13:35:55 -08001889 /* refresh the beacon for AP or MESH mode */
1890 if (sc->opmode == NL80211_IFTYPE_AP ||
1891 sc->opmode == NL80211_IFTYPE_MESH_POINT)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001892 ath5k_beacon_update(sc->hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04001893
Bob Copeland0e472252011-01-24 23:32:55 -05001894 trace_ath5k_tx(sc, bf->skb, &sc->txqs[sc->bhalq]);
1895
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001896 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
1897 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09001898 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001899 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
1900
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001901 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001902 while (skb) {
1903 ath5k_tx_queue(sc->hw, skb, sc->cabq);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001904 skb = ieee80211_get_buffered_bc(sc->hw, vif);
Bob Copelandcec8db22009-07-04 12:59:51 -04001905 }
1906
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001907 sc->bsent++;
1908}
1909
Bruno Randolf9804b982008-01-19 18:17:59 +09001910/**
1911 * ath5k_beacon_update_timers - update beacon timers
1912 *
1913 * @sc: struct ath5k_softc pointer we are operating on
1914 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
1915 * beacon timer update based on the current HW TSF.
1916 *
1917 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
1918 * of a received beacon or the current local hardware TSF and write it to the
1919 * beacon timer registers.
1920 *
1921 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001922 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09001923 * when we otherwise know we have to update the timers, but we keep it in this
1924 * function to have it all together in one place.
1925 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09001926void
Bruno Randolf9804b982008-01-19 18:17:59 +09001927ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001928{
1929 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09001930 u32 nexttbtt, intval, hw_tu, bc_tu;
1931 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001932
1933 intval = sc->bintval & AR5K_BEACON_PERIOD;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07001934 if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
1935 intval /= ATH_BCBUF; /* staggered multi-bss beacons */
1936 if (intval < 15)
1937 ATH5K_WARN(sc, "intval %u is too low, min 15\n",
1938 intval);
1939 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001940 if (WARN_ON(!intval))
1941 return;
1942
Bruno Randolf9804b982008-01-19 18:17:59 +09001943 /* beacon TSF converted to TU */
1944 bc_tu = TSF_TO_TU(bc_tsf);
1945
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001946 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09001947 hw_tsf = ath5k_hw_get_tsf64(ah);
1948 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001949
Bruno Randolf11f21df2010-09-27 12:22:26 +09001950#define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
1951 /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
1952 * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
1953 * configuration we need to make sure it is bigger than that. */
1954
Bruno Randolf9804b982008-01-19 18:17:59 +09001955 if (bc_tsf == -1) {
1956 /*
1957 * no beacons received, called internally.
1958 * just need to refresh timers based on HW TSF.
1959 */
1960 nexttbtt = roundup(hw_tu + FUDGE, intval);
1961 } else if (bc_tsf == 0) {
1962 /*
1963 * no beacon received, probably called by ath5k_reset_tsf().
1964 * reset TSF to start with 0.
1965 */
1966 nexttbtt = intval;
1967 intval |= AR5K_BEACON_RESET_TSF;
1968 } else if (bc_tsf > hw_tsf) {
1969 /*
1970 * beacon received, SW merge happend but HW TSF not yet updated.
1971 * not possible to reconfigure timers yet, but next time we
1972 * receive a beacon with the same BSSID, the hardware will
1973 * automatically update the TSF and then we need to reconfigure
1974 * the timers.
1975 */
1976 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1977 "need to wait for HW TSF sync\n");
1978 return;
1979 } else {
1980 /*
1981 * most important case for beacon synchronization between STA.
1982 *
1983 * beacon received and HW TSF has been already updated by HW.
1984 * update next TBTT based on the TSF of the beacon, but make
1985 * sure it is ahead of our local TSF timer.
1986 */
1987 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
1988 }
1989#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001990
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001991 sc->nexttbtt = nexttbtt;
1992
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001993 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001994 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09001995
1996 /*
1997 * debugging output last in order to preserve the time critical aspect
1998 * of this function
1999 */
2000 if (bc_tsf == -1)
2001 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2002 "reconfigured timers based on HW TSF\n");
2003 else if (bc_tsf == 0)
2004 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2005 "reset HW TSF and timers\n");
2006 else
2007 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2008 "updated timers based on beacon TSF\n");
2009
2010 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002011 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2012 (unsigned long long) bc_tsf,
2013 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002014 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2015 intval & AR5K_BEACON_PERIOD,
2016 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2017 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002018}
2019
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002020/**
2021 * ath5k_beacon_config - Configure the beacon queues and interrupts
2022 *
2023 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002024 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002025 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002026 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002027 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002028void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002029ath5k_beacon_config(struct ath5k_softc *sc)
2030{
2031 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002032 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002033
Bob Copeland21800492009-07-04 12:59:52 -04002034 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002035 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002036 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002037
Bob Copeland21800492009-07-04 12:59:52 -04002038 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002039 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002040 * In IBSS mode we use a self-linked tx descriptor and let the
2041 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002042 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002043 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002044 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002045 */
2046 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002047
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002048 sc->imask |= AR5K_INT_SWBA;
2049
Jiri Slabyda966bc2008-10-12 22:54:10 +02002050 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002051 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002052 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002053 } else
2054 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002055 } else {
Nick Kossifidis14fae2d2010-11-23 20:55:17 +02002056 ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002057 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002058
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002059 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002060 mmiowb();
2061 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002062}
2063
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002064static void ath5k_tasklet_beacon(unsigned long data)
2065{
2066 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2067
2068 /*
2069 * Software beacon alert--time to send a beacon.
2070 *
2071 * In IBSS mode we use this interrupt just to
2072 * keep track of the next TBTT (target beacon
2073 * transmission time) in order to detect wether
2074 * automatic TSF updates happened.
2075 */
2076 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2077 /* XXX: only if VEOL suppported */
2078 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2079 sc->nexttbtt += sc->bintval;
2080 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2081 "SWBA nexttbtt: %x hw_tu: %x "
2082 "TSF: %llx\n",
2083 sc->nexttbtt,
2084 TSF_TO_TU(tsf),
2085 (unsigned long long) tsf);
2086 } else {
2087 spin_lock(&sc->block);
2088 ath5k_beacon_send(sc);
2089 spin_unlock(&sc->block);
2090 }
2091}
2092
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002093
2094/********************\
2095* Interrupt handling *
2096\********************/
2097
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002098static void
2099ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2100{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002101 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2102 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2103 /* run ANI only when full calibration is not active */
2104 ah->ah_cal_next_ani = jiffies +
2105 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2106 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2107
2108 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002109 ah->ah_cal_next_full = jiffies +
2110 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2111 tasklet_schedule(&ah->ah_sc->calib);
2112 }
2113 /* we could use SWI to generate enough interrupts to meet our
2114 * calibration interval requirements, if necessary:
2115 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2116}
2117
Felix Fietkau132b1c32010-12-02 10:26:56 +01002118irqreturn_t
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002119ath5k_intr(int irq, void *dev_id)
2120{
2121 struct ath5k_softc *sc = dev_id;
2122 struct ath5k_hw *ah = sc->ah;
2123 enum ath5k_int status;
2124 unsigned int counter = 1000;
2125
2126 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
Felix Fietkau4cebb342010-12-02 10:27:21 +01002127 ((ath5k_get_bus_type(ah) != ATH_AHB) &&
2128 !ath5k_hw_is_intr_pending(ah))))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002129 return IRQ_NONE;
2130
2131 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002132 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2133 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2134 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002135 if (unlikely(status & AR5K_INT_FATAL)) {
2136 /*
2137 * Fatal errors are unrecoverable.
2138 * Typically these are caused by DMA errors.
2139 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002140 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2141 "fatal int, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002142 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002143 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002144 /*
2145 * Receive buffers are full. Either the bus is busy or
2146 * the CPU is not fast enough to process all received
2147 * frames.
2148 * Older chipsets need a reset to come out of this
2149 * condition, but we treat it as RX for newer chips.
2150 * We don't know exactly which versions need a reset -
2151 * this guess is copied from the HAL.
2152 */
2153 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002154 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2155 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2156 "rx overrun, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002157 ieee80211_queue_work(sc->hw, &sc->reset_work);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002158 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002159 else
2160 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002161 } else {
2162 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002163 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002164 }
2165 if (status & AR5K_INT_RXEOL) {
2166 /*
2167 * NB: the hardware should re-read the link when
2168 * RXE bit is written, but it doesn't work at
2169 * least on older hardware revs.
2170 */
Bruno Randolfb3f194e2010-07-14 10:53:29 +09002171 sc->stats.rxeol_intr++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002172 }
2173 if (status & AR5K_INT_TXURN) {
2174 /* bump tx trigger level */
2175 ath5k_hw_update_tx_triglevel(ah, true);
2176 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002177 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002178 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002179 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2180 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002181 tasklet_schedule(&sc->txtq);
2182 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002183 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002184 }
2185 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002186 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002187 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002188 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002189 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002190 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002191 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002192
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002193 }
Felix Fietkau4cebb342010-12-02 10:27:21 +01002194
2195 if (ath5k_get_bus_type(ah) == ATH_AHB)
2196 break;
2197
Bob Copeland2516baa2009-04-27 22:18:10 -04002198 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002199
2200 if (unlikely(!counter))
2201 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2202
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002203 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002204
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002205 return IRQ_HANDLED;
2206}
2207
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002208/*
2209 * Periodically recalibrate the PHY to account
2210 * for temperature/environment changes.
2211 */
2212static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002213ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002214{
2215 struct ath5k_softc *sc = (void *)data;
2216 struct ath5k_hw *ah = sc->ah;
2217
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002218 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002219 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002220
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002221 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002222 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2223 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002224
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002225 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002226 /*
2227 * Rfgain is out of bounds, reset the chip
2228 * to load new gain values.
2229 */
2230 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland5faaff72010-07-13 11:32:40 -04002231 ieee80211_queue_work(sc->hw, &sc->reset_work);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002232 }
2233 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2234 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002235 ieee80211_frequency_to_channel(
2236 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002237
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002238 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolf651d9372010-09-17 11:36:46 +09002239 * doesn't.
2240 * TODO: We should stop TX here, so that it doesn't interfere.
2241 * Note that stopping the queues is not enough to stop TX! */
Bruno Randolfafe86282010-05-19 10:31:10 +09002242 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2243 ah->ah_cal_next_nf = jiffies +
2244 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
Bruno Randolfafe86282010-05-19 10:31:10 +09002245 ath5k_hw_update_noise_floor(ah);
Bruno Randolfafe86282010-05-19 10:31:10 +09002246 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002247
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002248 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002249}
2250
2251
Bruno Randolf2111ac02010-04-02 18:44:08 +09002252static void
2253ath5k_tasklet_ani(unsigned long data)
2254{
2255 struct ath5k_softc *sc = (void *)data;
2256 struct ath5k_hw *ah = sc->ah;
2257
2258 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2259 ath5k_ani_calibration(ah);
2260 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002261}
2262
2263
Bruno Randolf4edd7612010-09-17 11:36:56 +09002264static void
2265ath5k_tx_complete_poll_work(struct work_struct *work)
2266{
2267 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2268 tx_complete_work.work);
2269 struct ath5k_txq *txq;
2270 int i;
2271 bool needreset = false;
2272
Bob Copeland599b13a2011-01-18 08:06:43 -05002273 mutex_lock(&sc->lock);
2274
Bruno Randolf4edd7612010-09-17 11:36:56 +09002275 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
2276 if (sc->txqs[i].setup) {
2277 txq = &sc->txqs[i];
2278 spin_lock_bh(&txq->lock);
Bruno Randolf23413292010-09-17 11:37:07 +09002279 if (txq->txq_len > 1) {
Bruno Randolf4edd7612010-09-17 11:36:56 +09002280 if (txq->txq_poll_mark) {
2281 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
2282 "TX queue stuck %d\n",
2283 txq->qnum);
2284 needreset = true;
Bruno Randolf923e5b32010-09-17 11:37:02 +09002285 txq->txq_stuck++;
Bruno Randolf4edd7612010-09-17 11:36:56 +09002286 spin_unlock_bh(&txq->lock);
2287 break;
2288 } else {
2289 txq->txq_poll_mark = true;
2290 }
2291 }
2292 spin_unlock_bh(&txq->lock);
2293 }
2294 }
2295
2296 if (needreset) {
2297 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2298 "TX queues stuck, resetting\n");
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002299 ath5k_reset(sc, NULL, true);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002300 }
2301
Bob Copeland599b13a2011-01-18 08:06:43 -05002302 mutex_unlock(&sc->lock);
2303
Bruno Randolf4edd7612010-09-17 11:36:56 +09002304 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2305 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2306}
2307
2308
Bob Copeland8a63fac2010-09-17 12:45:07 +09002309/*************************\
2310* Initialization routines *
2311\*************************/
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002312
Felix Fietkau132b1c32010-12-02 10:26:56 +01002313int
2314ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
2315{
2316 struct ieee80211_hw *hw = sc->hw;
2317 struct ath_common *common;
2318 int ret;
2319 int csz;
2320
2321 /* Initialize driver private data */
2322 SET_IEEE80211_DEV(hw, sc->dev);
2323 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Nick Kossifidisb9e61f12010-12-03 06:12:39 +02002324 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
2325 IEEE80211_HW_SIGNAL_DBM |
2326 IEEE80211_HW_REPORTS_TX_ACK_STATUS;
Felix Fietkau132b1c32010-12-02 10:26:56 +01002327
2328 hw->wiphy->interface_modes =
2329 BIT(NL80211_IFTYPE_AP) |
2330 BIT(NL80211_IFTYPE_STATION) |
2331 BIT(NL80211_IFTYPE_ADHOC) |
2332 BIT(NL80211_IFTYPE_MESH_POINT);
2333
Bruno Randolf3de135d2010-12-16 11:30:33 +09002334 /* both antennas can be configured as RX or TX */
2335 hw->wiphy->available_antennas_tx = 0x3;
2336 hw->wiphy->available_antennas_rx = 0x3;
2337
Felix Fietkau132b1c32010-12-02 10:26:56 +01002338 hw->extra_tx_headroom = 2;
2339 hw->channel_change_time = 5000;
2340
2341 /*
2342 * Mark the device as detached to avoid processing
2343 * interrupts until setup is complete.
2344 */
2345 __set_bit(ATH_STAT_INVALID, sc->status);
2346
2347 sc->opmode = NL80211_IFTYPE_STATION;
2348 sc->bintval = 1000;
2349 mutex_init(&sc->lock);
2350 spin_lock_init(&sc->rxbuflock);
2351 spin_lock_init(&sc->txbuflock);
2352 spin_lock_init(&sc->block);
2353
2354
2355 /* Setup interrupt handler */
2356 ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
2357 if (ret) {
2358 ATH5K_ERR(sc, "request_irq failed\n");
2359 goto err;
2360 }
2361
2362 /* If we passed the test, malloc an ath5k_hw struct */
2363 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
2364 if (!sc->ah) {
2365 ret = -ENOMEM;
2366 ATH5K_ERR(sc, "out of memory\n");
2367 goto err_irq;
2368 }
2369
2370 sc->ah->ah_sc = sc;
2371 sc->ah->ah_iobase = sc->iobase;
2372 common = ath5k_hw_common(sc->ah);
2373 common->ops = &ath5k_common_ops;
2374 common->bus_ops = bus_ops;
2375 common->ah = sc->ah;
2376 common->hw = hw;
2377 common->priv = sc;
2378
2379 /*
2380 * Cache line size is used to size and align various
2381 * structures used to communicate with the hardware.
2382 */
2383 ath5k_read_cachesize(common, &csz);
2384 common->cachelsz = csz << 2; /* convert to bytes */
2385
2386 spin_lock_init(&common->cc_lock);
2387
2388 /* Initialize device */
2389 ret = ath5k_hw_init(sc);
2390 if (ret)
2391 goto err_free_ah;
2392
2393 /* set up multi-rate retry capabilities */
2394 if (sc->ah->ah_version == AR5K_AR5212) {
2395 hw->max_rates = 4;
Bruno Randolf76a9f6f2011-01-28 16:52:11 +09002396 hw->max_rate_tries = max(AR5K_INIT_RETRY_SHORT,
2397 AR5K_INIT_RETRY_LONG);
Felix Fietkau132b1c32010-12-02 10:26:56 +01002398 }
2399
2400 hw->vif_data_size = sizeof(struct ath5k_vif);
2401
2402 /* Finish private driver data initialization */
2403 ret = ath5k_init(hw);
2404 if (ret)
2405 goto err_ah;
2406
2407 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
2408 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
2409 sc->ah->ah_mac_srev,
2410 sc->ah->ah_phy_revision);
2411
2412 if (!sc->ah->ah_single_chip) {
2413 /* Single chip radio (!RF5111) */
2414 if (sc->ah->ah_radio_5ghz_revision &&
2415 !sc->ah->ah_radio_2ghz_revision) {
2416 /* No 5GHz support -> report 2GHz radio */
2417 if (!test_bit(AR5K_MODE_11A,
2418 sc->ah->ah_capabilities.cap_mode)) {
2419 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2420 ath5k_chip_name(AR5K_VERSION_RAD,
2421 sc->ah->ah_radio_5ghz_revision),
2422 sc->ah->ah_radio_5ghz_revision);
2423 /* No 2GHz support (5110 and some
2424 * 5Ghz only cards) -> report 5Ghz radio */
2425 } else if (!test_bit(AR5K_MODE_11B,
2426 sc->ah->ah_capabilities.cap_mode)) {
2427 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2428 ath5k_chip_name(AR5K_VERSION_RAD,
2429 sc->ah->ah_radio_5ghz_revision),
2430 sc->ah->ah_radio_5ghz_revision);
2431 /* Multiband radio */
2432 } else {
2433 ATH5K_INFO(sc, "RF%s multiband radio found"
2434 " (0x%x)\n",
2435 ath5k_chip_name(AR5K_VERSION_RAD,
2436 sc->ah->ah_radio_5ghz_revision),
2437 sc->ah->ah_radio_5ghz_revision);
2438 }
2439 }
2440 /* Multi chip radio (RF5111 - RF2111) ->
2441 * report both 2GHz/5GHz radios */
2442 else if (sc->ah->ah_radio_5ghz_revision &&
2443 sc->ah->ah_radio_2ghz_revision){
2444 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
2445 ath5k_chip_name(AR5K_VERSION_RAD,
2446 sc->ah->ah_radio_5ghz_revision),
2447 sc->ah->ah_radio_5ghz_revision);
2448 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
2449 ath5k_chip_name(AR5K_VERSION_RAD,
2450 sc->ah->ah_radio_2ghz_revision),
2451 sc->ah->ah_radio_2ghz_revision);
2452 }
2453 }
2454
2455 ath5k_debug_init_device(sc);
2456
2457 /* ready to process interrupts */
2458 __clear_bit(ATH_STAT_INVALID, sc->status);
2459
2460 return 0;
2461err_ah:
2462 ath5k_hw_deinit(sc->ah);
2463err_free_ah:
2464 kfree(sc->ah);
2465err_irq:
2466 free_irq(sc->irq, sc);
2467err:
2468 return ret;
2469}
2470
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002471static int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002472ath5k_stop_locked(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002473{
Bob Copeland8a63fac2010-09-17 12:45:07 +09002474 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002475
Bob Copeland8a63fac2010-09-17 12:45:07 +09002476 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2477 test_bit(ATH_STAT_INVALID, sc->status));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002478
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002479 /*
Bob Copeland8a63fac2010-09-17 12:45:07 +09002480 * Shutdown the hardware and driver:
2481 * stop output from above
2482 * disable interrupts
2483 * turn off timers
2484 * turn off the radio
2485 * clear transmit machinery
2486 * clear receive machinery
2487 * drain and release tx queues
2488 * reclaim beacon resources
2489 * power down hardware
2490 *
2491 * Note that some of this work is not possible if the
2492 * hardware is gone (invalid).
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002493 */
Bob Copeland8a63fac2010-09-17 12:45:07 +09002494 ieee80211_stop_queues(sc->hw);
2495
2496 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2497 ath5k_led_off(sc);
2498 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002499 synchronize_irq(sc->irq);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002500 ath5k_rx_stop(sc);
Nick Kossifidis80dac9e2010-11-23 20:45:38 +02002501 ath5k_hw_dma_stop(ah);
2502 ath5k_drain_tx_buffs(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002503 ath5k_hw_phy_disable(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002504 }
2505
Bob Copeland8a63fac2010-09-17 12:45:07 +09002506 return 0;
2507}
2508
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002509int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002510ath5k_init_hw(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002511{
2512 struct ath5k_hw *ah = sc->ah;
2513 struct ath_common *common = ath5k_hw_common(ah);
2514 int ret, i;
2515
2516 mutex_lock(&sc->lock);
2517
2518 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2519
2520 /*
2521 * Stop anything previously setup. This is safe
2522 * no matter this is the first time through or not.
2523 */
2524 ath5k_stop_locked(sc);
2525
2526 /*
2527 * The basic interface to setting the hardware in a good
2528 * state is ``reset''. On return the hardware is known to
2529 * be powered up and with interrupts disabled. This must
2530 * be followed by initialization of the appropriate bits
2531 * and then setup of the interrupt mask.
2532 */
2533 sc->curchan = sc->hw->conf.channel;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002534 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2535 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
2536 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2537
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002538 ret = ath5k_reset(sc, NULL, false);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002539 if (ret)
2540 goto done;
2541
2542 ath5k_rfkill_hw_start(ah);
2543
2544 /*
2545 * Reset the key cache since some parts do not reset the
2546 * contents on initial power up or resume from suspend.
2547 */
2548 for (i = 0; i < common->keymax; i++)
2549 ath_hw_keyreset(common, (u16) i);
2550
Nick Kossifidis61cde032010-11-23 21:12:23 +02002551 /* Use higher rates for acks instead of base
2552 * rate */
2553 ah->ah_ack_bitrate_high = true;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002554
2555 for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
2556 sc->bslot[i] = NULL;
2557
Bob Copeland8a63fac2010-09-17 12:45:07 +09002558 ret = 0;
2559done:
2560 mmiowb();
2561 mutex_unlock(&sc->lock);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002562
2563 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2564 msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
2565
Bob Copeland8a63fac2010-09-17 12:45:07 +09002566 return ret;
2567}
2568
2569static void stop_tasklets(struct ath5k_softc *sc)
2570{
2571 tasklet_kill(&sc->rxtq);
2572 tasklet_kill(&sc->txtq);
2573 tasklet_kill(&sc->calib);
2574 tasklet_kill(&sc->beacontq);
2575 tasklet_kill(&sc->ani_tasklet);
2576}
2577
2578/*
2579 * Stop the device, grabbing the top-level lock to protect
2580 * against concurrent entry through ath5k_init (which can happen
2581 * if another thread does a system call and the thread doing the
2582 * stop is preempted).
2583 */
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002584int
Bob Copeland8a63fac2010-09-17 12:45:07 +09002585ath5k_stop_hw(struct ath5k_softc *sc)
2586{
2587 int ret;
2588
2589 mutex_lock(&sc->lock);
2590 ret = ath5k_stop_locked(sc);
2591 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2592 /*
2593 * Don't set the card in full sleep mode!
2594 *
2595 * a) When the device is in this state it must be carefully
2596 * woken up or references to registers in the PCI clock
2597 * domain may freeze the bus (and system). This varies
2598 * by chip and is mostly an issue with newer parts
2599 * (madwifi sources mentioned srev >= 0x78) that go to
2600 * sleep more quickly.
2601 *
2602 * b) On older chips full sleep results a weird behaviour
2603 * during wakeup. I tested various cards with srev < 0x78
2604 * and they don't wake up after module reload, a second
2605 * module reload is needed to bring the card up again.
2606 *
2607 * Until we figure out what's going on don't enable
2608 * full chip reset on any chip (this is what Legacy HAL
2609 * and Sam's HAL do anyway). Instead Perform a full reset
2610 * on the device (same as initial state after attach) and
2611 * leave it idle (keep MAC/BB on warm reset) */
2612 ret = ath5k_hw_on_hold(sc->ah);
2613
2614 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2615 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002616 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002617
Bob Copeland8a63fac2010-09-17 12:45:07 +09002618 mmiowb();
2619 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002620
Bob Copeland8a63fac2010-09-17 12:45:07 +09002621 stop_tasklets(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002622
Bruno Randolf4edd7612010-09-17 11:36:56 +09002623 cancel_delayed_work_sync(&sc->tx_complete_work);
2624
Bob Copeland8a63fac2010-09-17 12:45:07 +09002625 ath5k_rfkill_hw_stop(sc->ah);
2626
2627 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002628}
2629
Bob Copeland209d889b2009-05-07 08:09:08 -04002630/*
2631 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2632 * and change to the given channel.
Bob Copeland5faaff72010-07-13 11:32:40 -04002633 *
2634 * This should be called with sc->lock.
Bob Copeland209d889b2009-05-07 08:09:08 -04002635 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002636static int
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002637ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
2638 bool skip_pcu)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002639{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002640 struct ath5k_hw *ah = sc->ah;
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002641 struct ath_common *common = ath5k_hw_common(ah);
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002642 int ret, ani_mode;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002643
2644 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002645
Bob Copeland450464d2010-07-13 11:32:41 -04002646 ath5k_hw_set_imr(ah, 0);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002647 synchronize_irq(sc->irq);
Bob Copeland450464d2010-07-13 11:32:41 -04002648 stop_tasklets(sc);
2649
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002650 /* Save ani mode and disable ANI durring
2651 * reset. If we don't we might get false
2652 * PHY error interrupts. */
2653 ani_mode = ah->ah_sc->ani_state.ani_mode;
2654 ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
2655
Nick Kossifidis19252ec2010-12-03 06:05:19 +02002656 /* We are going to empty hw queues
2657 * so we should also free any remaining
2658 * tx buffers */
2659 ath5k_drain_tx_buffs(sc);
Bruno Randolf930a7622011-01-19 18:21:13 +09002660 if (chan)
Bob Copeland209d889b2009-05-07 08:09:08 -04002661 sc->curchan = chan;
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002662 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
2663 skip_pcu);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002664 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002665 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2666 goto err;
2667 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002668
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002669 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002670 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002671 ATH5K_ERR(sc, "can't start recv logic\n");
2672 goto err;
2673 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002674
Nick Kossifidis344b54b2010-12-03 06:07:13 +02002675 ath5k_ani_init(ah, ani_mode);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002676
Bruno Randolfac559522010-05-19 10:30:55 +09002677 ah->ah_cal_next_full = jiffies;
2678 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002679 ah->ah_cal_next_nf = jiffies;
Bruno Randolf5dcc03f2010-12-02 19:12:31 +09002680 ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
Bruno Randolfafe86282010-05-19 10:31:10 +09002681
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002682 /* clear survey data and cycle counters */
2683 memset(&sc->survey, 0, sizeof(sc->survey));
Bob Copelandbb007552010-12-26 12:10:05 -05002684 spin_lock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002685 ath_hw_cycle_counters_update(common);
2686 memset(&common->cc_survey, 0, sizeof(common->cc_survey));
2687 memset(&common->cc_ani, 0, sizeof(common->cc_ani));
Bob Copelandbb007552010-12-26 12:10:05 -05002688 spin_unlock_bh(&common->cc_lock);
Bruno Randolff15a4bb2010-12-16 16:22:20 +09002689
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002690 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002691 * Change channels and update the h/w rate map if we're switching;
2692 * e.g. 11a to 11b/g.
2693 *
2694 * We may be doing a reset in response to an ioctl that changes the
2695 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002696 *
2697 * XXX needed?
2698 */
2699/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002700
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002701 ath5k_beacon_config(sc);
2702 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002703
Bruno Randolf397f3852010-05-19 10:30:49 +09002704 ieee80211_wake_queues(sc->hw);
2705
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002706 return 0;
2707err:
2708 return ret;
2709}
2710
Bob Copeland5faaff72010-07-13 11:32:40 -04002711static void ath5k_reset_work(struct work_struct *work)
2712{
2713 struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
2714 reset_work);
2715
2716 mutex_lock(&sc->lock);
Nick Kossifidis8aec7af2010-11-23 21:39:28 +02002717 ath5k_reset(sc, NULL, true);
Bob Copeland5faaff72010-07-13 11:32:40 -04002718 mutex_unlock(&sc->lock);
2719}
2720
Bob Copeland8a63fac2010-09-17 12:45:07 +09002721static int
Felix Fietkau132b1c32010-12-02 10:26:56 +01002722ath5k_init(struct ieee80211_hw *hw)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002723{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002724
Bob Copeland8a63fac2010-09-17 12:45:07 +09002725 struct ath5k_softc *sc = hw->priv;
2726 struct ath5k_hw *ah = sc->ah;
2727 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bruno Randolf925e0b02010-09-17 11:36:35 +09002728 struct ath5k_txq *txq;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002729 u8 mac[ETH_ALEN] = {};
2730 int ret;
2731
Bob Copeland8a63fac2010-09-17 12:45:07 +09002732
2733 /*
2734 * Check if the MAC has multi-rate retry support.
2735 * We do this by trying to setup a fake extended
2736 * descriptor. MACs that don't have support will
2737 * return false w/o doing anything. MACs that do
2738 * support it will return true w/o doing anything.
2739 */
2740 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
2741
2742 if (ret < 0)
2743 goto err;
2744 if (ret > 0)
2745 __set_bit(ATH_STAT_MRRETRY, sc->status);
2746
2747 /*
2748 * Collect the channel list. The 802.11 layer
2749 * is resposible for filtering this list based
2750 * on settings like the phy mode and regulatory
2751 * domain restrictions.
2752 */
2753 ret = ath5k_setup_bands(hw);
2754 if (ret) {
2755 ATH5K_ERR(sc, "can't get channels\n");
2756 goto err;
2757 }
2758
Bob Copeland8a63fac2010-09-17 12:45:07 +09002759 /*
2760 * Allocate tx+rx descriptors and populate the lists.
2761 */
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002762 ret = ath5k_desc_alloc(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002763 if (ret) {
2764 ATH5K_ERR(sc, "can't allocate descriptors\n");
2765 goto err;
2766 }
2767
2768 /*
2769 * Allocate hardware transmit queues: one queue for
2770 * beacon frames and one data queue for each QoS
2771 * priority. Note that hw functions handle resetting
2772 * these queues at the needed time.
2773 */
2774 ret = ath5k_beaconq_setup(ah);
2775 if (ret < 0) {
2776 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
2777 goto err_desc;
2778 }
2779 sc->bhalq = ret;
2780 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
2781 if (IS_ERR(sc->cabq)) {
2782 ATH5K_ERR(sc, "can't setup cab queue\n");
2783 ret = PTR_ERR(sc->cabq);
2784 goto err_bhal;
2785 }
2786
Bruno Randolf22d8d9f2010-12-07 11:08:12 +09002787 /* 5211 and 5212 usually support 10 queues but we better rely on the
2788 * capability information */
2789 if (ah->ah_capabilities.cap_queues.q_tx_num >= 6) {
2790 /* This order matches mac80211's queue priority, so we can
2791 * directly use the mac80211 queue number without any mapping */
2792 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
2793 if (IS_ERR(txq)) {
2794 ATH5K_ERR(sc, "can't setup xmit queue\n");
2795 ret = PTR_ERR(txq);
2796 goto err_queues;
2797 }
2798 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
2799 if (IS_ERR(txq)) {
2800 ATH5K_ERR(sc, "can't setup xmit queue\n");
2801 ret = PTR_ERR(txq);
2802 goto err_queues;
2803 }
2804 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2805 if (IS_ERR(txq)) {
2806 ATH5K_ERR(sc, "can't setup xmit queue\n");
2807 ret = PTR_ERR(txq);
2808 goto err_queues;
2809 }
2810 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
2811 if (IS_ERR(txq)) {
2812 ATH5K_ERR(sc, "can't setup xmit queue\n");
2813 ret = PTR_ERR(txq);
2814 goto err_queues;
2815 }
2816 hw->queues = 4;
2817 } else {
2818 /* older hardware (5210) can only support one data queue */
2819 txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
2820 if (IS_ERR(txq)) {
2821 ATH5K_ERR(sc, "can't setup xmit queue\n");
2822 ret = PTR_ERR(txq);
2823 goto err_queues;
2824 }
2825 hw->queues = 1;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002826 }
2827
2828 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
2829 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
2830 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
2831 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
2832 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
2833
2834 INIT_WORK(&sc->reset_work, ath5k_reset_work);
Bruno Randolf4edd7612010-09-17 11:36:56 +09002835 INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002836
2837 ret = ath5k_eeprom_read_mac(ah, mac);
2838 if (ret) {
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002839 ATH5K_ERR(sc, "unable to read address from EEPROM\n");
Bob Copeland8a63fac2010-09-17 12:45:07 +09002840 goto err_queues;
2841 }
2842
2843 SET_IEEE80211_PERM_ADDR(hw, mac);
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002844 memcpy(&sc->lladdr, mac, ETH_ALEN);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002845 /* All MAC address bits matter for ACKs */
Ben Greear62c58fb2010-10-08 12:01:15 -07002846 ath5k_update_bssid_mask_and_opmode(sc, NULL);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002847
2848 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
2849 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
2850 if (ret) {
2851 ATH5K_ERR(sc, "can't initialize regulatory system\n");
2852 goto err_queues;
2853 }
2854
2855 ret = ieee80211_register_hw(hw);
2856 if (ret) {
2857 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
2858 goto err_queues;
2859 }
2860
2861 if (!ath_is_world_regd(regulatory))
2862 regulatory_hint(hw->wiphy, regulatory->alpha2);
2863
2864 ath5k_init_leds(sc);
2865
2866 ath5k_sysfs_register(sc);
2867
2868 return 0;
2869err_queues:
2870 ath5k_txq_release(sc);
2871err_bhal:
2872 ath5k_hw_release_tx_queue(ah, sc->bhalq);
2873err_desc:
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002874 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002875err:
2876 return ret;
2877}
2878
Felix Fietkau132b1c32010-12-02 10:26:56 +01002879void
2880ath5k_deinit_softc(struct ath5k_softc *sc)
Bob Copeland8a63fac2010-09-17 12:45:07 +09002881{
Felix Fietkau132b1c32010-12-02 10:26:56 +01002882 struct ieee80211_hw *hw = sc->hw;
Bob Copeland8a63fac2010-09-17 12:45:07 +09002883
2884 /*
2885 * NB: the order of these is important:
2886 * o call the 802.11 layer before detaching ath5k_hw to
2887 * ensure callbacks into the driver to delete global
2888 * key cache entries can be handled
2889 * o reclaim the tx queue data structures after calling
2890 * the 802.11 layer as we'll get called back to reclaim
2891 * node state and potentially want to use them
2892 * o to cleanup the tx queues the hal is called, so detach
2893 * it last
2894 * XXX: ??? detach ath5k_hw ???
2895 * Other than that, it's straightforward...
2896 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002897 ath5k_debug_finish_device(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002898 ieee80211_unregister_hw(hw);
Felix Fietkauaeae4ac2010-12-02 10:26:51 +01002899 ath5k_desc_free(sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002900 ath5k_txq_release(sc);
2901 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
2902 ath5k_unregister_leds(sc);
2903
2904 ath5k_sysfs_unregister(sc);
2905 /*
2906 * NB: can't reclaim these until after ieee80211_ifdetach
2907 * returns because we'll get called back to reclaim node
2908 * state and potentially want to use them.
2909 */
Felix Fietkau132b1c32010-12-02 10:26:56 +01002910 ath5k_hw_deinit(sc->ah);
2911 free_irq(sc->irq, sc);
Bob Copeland8a63fac2010-09-17 12:45:07 +09002912}
2913
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002914bool
2915ath_any_vif_assoc(struct ath5k_softc *sc)
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002916{
Ben Greeare4b0b322011-03-03 14:39:05 -08002917 struct ath5k_vif_iter_data iter_data;
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002918 iter_data.hw_macaddr = NULL;
2919 iter_data.any_assoc = false;
2920 iter_data.need_set_hw_addr = false;
2921 iter_data.found_active = true;
2922
Ben Greeare4b0b322011-03-03 14:39:05 -08002923 ieee80211_iterate_active_interfaces_atomic(sc->hw, ath5k_vif_iter,
Ben Greearb1ae1ed2010-09-30 12:22:58 -07002924 &iter_data);
2925 return iter_data.any_assoc;
2926}
2927
Bruno Randolfcd2c5482010-12-22 19:20:32 +09002928void
Martin Xu02969b32008-11-24 10:49:27 +08002929set_beacon_filter(struct ieee80211_hw *hw, bool enable)
2930{
2931 struct ath5k_softc *sc = hw->priv;
2932 struct ath5k_hw *ah = sc->ah;
2933 u32 rfilt;
2934 rfilt = ath5k_hw_get_rx_filter(ah);
2935 if (enable)
2936 rfilt |= AR5K_RX_FILTER_BEACON;
2937 else
2938 rfilt &= ~AR5K_RX_FILTER_BEACON;
2939 ath5k_hw_set_rx_filter(ah, rfilt);
2940 sc->filter_flags = rfilt;
2941}