blob: 0208eee91c5bf7209ba627123cab7b2185a8c6be [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
193 if (IS_CHAN_B(chan))
194 hw_delay = (4 * hw_delay) / 22;
195 else
196 hw_delay /= 10;
197
198 if (IS_CHAN_HALF_RATE(chan))
199 hw_delay *= 2;
200 else if (IS_CHAN_QUARTER_RATE(chan))
201 hw_delay *= 4;
202
203 udelay(hw_delay + BASE_ACTIVATE_DELAY);
204}
205
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100206void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100207 int column, unsigned int *writecnt)
208{
209 int r;
210
211 ENABLE_REGWRITE_BUFFER(ah);
212 for (r = 0; r < array->ia_rows; r++) {
213 REG_WRITE(ah, INI_RA(array, r, 0),
214 INI_RA(array, r, column));
215 DO_DELAY(*writecnt);
216 }
217 REGWRITE_BUFFER_FLUSH(ah);
218}
219
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700220u32 ath9k_hw_reverse_bits(u32 val, u32 n)
221{
222 u32 retval;
223 int i;
224
225 for (i = 0, retval = 0; i < n; i++) {
226 retval = (retval << 1) | (val & 1);
227 val >>= 1;
228 }
229 return retval;
230}
231
Sujithcbe61d82009-02-09 13:27:12 +0530232u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100233 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530234 u32 frameLen, u16 rateix,
235 bool shortPreamble)
236{
237 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530238
239 if (kbps == 0)
240 return 0;
241
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530243 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530244 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100245 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530246 phyTime >>= 1;
247 numBits = frameLen << 3;
248 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
249 break;
Sujith46d14a52008-11-18 09:08:13 +0530250 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530251 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530252 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
253 numBits = OFDM_PLCP_BITS + (frameLen << 3);
254 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
255 txTime = OFDM_SIFS_TIME_QUARTER
256 + OFDM_PREAMBLE_TIME_QUARTER
257 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530258 } else if (ah->curchan &&
259 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530260 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
261 numBits = OFDM_PLCP_BITS + (frameLen << 3);
262 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
263 txTime = OFDM_SIFS_TIME_HALF +
264 OFDM_PREAMBLE_TIME_HALF
265 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
266 } else {
267 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
268 numBits = OFDM_PLCP_BITS + (frameLen << 3);
269 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
270 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
271 + (numSymbols * OFDM_SYMBOL_TIME);
272 }
273 break;
274 default:
Joe Perches38002762010-12-02 19:12:36 -0800275 ath_err(ath9k_hw_common(ah),
276 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530277 txTime = 0;
278 break;
279 }
280
281 return txTime;
282}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400283EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530284
Sujithcbe61d82009-02-09 13:27:12 +0530285void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530286 struct ath9k_channel *chan,
287 struct chan_centers *centers)
288{
289 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530290
291 if (!IS_CHAN_HT40(chan)) {
292 centers->ctl_center = centers->ext_center =
293 centers->synth_center = chan->channel;
294 return;
295 }
296
297 if ((chan->chanmode == CHANNEL_A_HT40PLUS) ||
298 (chan->chanmode == CHANNEL_G_HT40PLUS)) {
299 centers->synth_center =
300 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
301 extoff = 1;
302 } else {
303 centers->synth_center =
304 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
305 extoff = -1;
306 }
307
308 centers->ctl_center =
309 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700310 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530311 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700312 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530313}
314
315/******************/
316/* Chip Revisions */
317/******************/
318
Sujithcbe61d82009-02-09 13:27:12 +0530319static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530320{
321 u32 val;
322
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530323 switch (ah->hw_version.devid) {
324 case AR5416_AR9100_DEVID:
325 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
326 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200327 case AR9300_DEVID_AR9330:
328 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
329 if (ah->get_mac_revision) {
330 ah->hw_version.macRev = ah->get_mac_revision();
331 } else {
332 val = REG_READ(ah, AR_SREV);
333 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
334 }
335 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530336 case AR9300_DEVID_AR9340:
337 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
338 val = REG_READ(ah, AR_SREV);
339 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
340 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200341 case AR9300_DEVID_QCA955X:
342 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
343 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530344 }
345
Sujithf1dc5602008-10-29 10:16:30 +0530346 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
347
348 if (val == 0xFF) {
349 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530350 ah->hw_version.macVersion =
351 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
352 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530353
Sujith Manoharan77fac462012-09-11 20:09:18 +0530354 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530355 ah->is_pciexpress = true;
356 else
357 ah->is_pciexpress = (val &
358 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530359 } else {
360 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530361 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530362
Sujithd535a422009-02-09 13:27:06 +0530363 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530364
Sujithd535a422009-02-09 13:27:06 +0530365 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530366 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530367 }
368}
369
Sujithf1dc5602008-10-29 10:16:30 +0530370/************************************/
371/* HW Attach, Detach, Init Routines */
372/************************************/
373
Sujithcbe61d82009-02-09 13:27:12 +0530374static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530375{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100376 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530377 return;
378
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
384 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
385 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
386 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
387 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
388
389 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
390}
391
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530393static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530394{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700395 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400396 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530397 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800398 static const u32 patternData[4] = {
399 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
400 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400401 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530402
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400403 if (!AR_SREV_9300_20_OR_LATER(ah)) {
404 loop_max = 2;
405 regAddr[1] = AR_PHY_BASE + (8 << 2);
406 } else
407 loop_max = 1;
408
409 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530410 u32 addr = regAddr[i];
411 u32 wrData, rdData;
412
413 regHold[i] = REG_READ(ah, addr);
414 for (j = 0; j < 0x100; j++) {
415 wrData = (j << 16) | j;
416 REG_WRITE(ah, addr, wrData);
417 rdData = REG_READ(ah, addr);
418 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800419 ath_err(common,
420 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
421 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530422 return false;
423 }
424 }
425 for (j = 0; j < 4; j++) {
426 wrData = patternData[j];
427 REG_WRITE(ah, addr, wrData);
428 rdData = REG_READ(ah, addr);
429 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800430 ath_err(common,
431 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
432 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530433 return false;
434 }
435 }
436 REG_WRITE(ah, regAddr[i], regHold[i]);
437 }
438 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530439
Sujithf1dc5602008-10-29 10:16:30 +0530440 return true;
441}
442
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700443static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700444{
445 int i;
446
Felix Fietkau689e7562012-04-12 22:35:56 +0200447 ah->config.dma_beacon_response_time = 1;
448 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.additional_swba_backoff = 0;
450 ah->config.ack_6mb = 0x0;
451 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530453 ah->config.pcie_waen = 0;
454 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700455
456 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530457 ah->config.spurchans[i][0] = AR_NO_SPUR;
458 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700459 }
460
Sujith0ce024c2009-12-14 14:57:00 +0530461 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400462 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400463
464 /*
465 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
466 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
467 * This means we use it for all AR5416 devices, and the few
468 * minor PCI AR9280 devices out there.
469 *
470 * Serialization is required because these devices do not handle
471 * well the case of two concurrent reads/writes due to the latency
472 * involved. During one read/write another read/write can be issued
473 * on another CPU while the previous read/write may still be working
474 * on our hardware, if we hit this case the hardware poops in a loop.
475 * We prevent this by serializing reads and writes.
476 *
477 * This issue is not present on PCI-Express devices or pre-AR5416
478 * devices (legacy, 802.11abg).
479 */
480 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700481 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700482}
483
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700484static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700486 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
487
488 regulatory->country_code = CTRY_DEFAULT;
489 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700490
Sujithd535a422009-02-09 13:27:06 +0530491 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530492 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700493
Sujith2660b812009-02-09 13:27:26 +0530494 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200495 ah->sta_id1_defaults =
496 AR_STA_ID1_CRPT_MIC_ENABLE |
497 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100498 if (AR_SREV_9100(ah))
499 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530500 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530501 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200502 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100503 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504}
505
Sujithcbe61d82009-02-09 13:27:12 +0530506static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700507{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700508 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530509 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700510 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530511 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800512 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700513
Sujithf1dc5602008-10-29 10:16:30 +0530514 sum = 0;
515 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400516 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530517 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700518 common->macaddr[2 * i] = eeval >> 8;
519 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700520 }
Sujithd8baa932009-03-30 15:28:25 +0530521 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530522 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700524 return 0;
525}
526
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700527static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700528{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530529 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700530 int ecode;
531
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530532 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530533 if (!ath9k_hw_chip_test(ah))
534 return -ENODEV;
535 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700536
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400537 if (!AR_SREV_9300_20_OR_LATER(ah)) {
538 ecode = ar9002_hw_rf_claim(ah);
539 if (ecode != 0)
540 return ecode;
541 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700542
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700543 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700544 if (ecode != 0)
545 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530546
Joe Perchesd2182b62011-12-15 14:55:53 -0800547 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800548 ah->eep_ops->get_eeprom_ver(ah),
549 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530550
Sujith Manoharane3233002013-06-03 09:19:26 +0530551 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530552
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700553 return 0;
554}
555
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100556static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700557{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100558 if (!AR_SREV_9300_20_OR_LATER(ah))
559 return ar9002_hw_attach_ops(ah);
560
561 ar9003_hw_attach_ops(ah);
562 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700563}
564
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400565/* Called for all hardware families */
566static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700567{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700568 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700569 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700570
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530571 ath9k_hw_read_revisions(ah);
572
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530573 /*
574 * Read back AR_WA into a permanent copy and set bits 14 and 17.
575 * We need to do this to avoid RMW of this register. We cannot
576 * read the reg when chip is asleep.
577 */
578 ah->WARegVal = REG_READ(ah, AR_WA);
579 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
580 AR_WA_ASPM_TIMER_BASED_DISABLE);
581
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700582 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800583 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700584 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700585 }
586
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530587 if (AR_SREV_9462(ah))
Rajkumar Manoharaneec353c2011-10-13 10:49:13 +0530588 ah->WARegVal &= ~AR_WA_D3_L1_DISABLE;
589
Sujith Manoharana4a29542012-09-10 09:20:03 +0530590 if (AR_SREV_9565(ah)) {
591 ah->WARegVal |= AR_WA_BIT22;
592 REG_WRITE(ah, AR_WA, ah->WARegVal);
593 }
594
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400595 ath9k_hw_init_defaults(ah);
596 ath9k_hw_init_config(ah);
597
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100598 r = ath9k_hw_attach_ops(ah);
599 if (r)
600 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400601
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700602 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800603 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700604 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700605 }
606
Felix Fietkauf3eef642012-03-14 16:40:25 +0100607 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700608 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300609 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400610 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611 ah->config.serialize_regmode =
612 SER_REG_MODE_ON;
613 } else {
614 ah->config.serialize_regmode =
615 SER_REG_MODE_OFF;
616 }
617 }
618
Joe Perchesd2182b62011-12-15 14:55:53 -0800619 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700620 ah->config.serialize_regmode);
621
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500622 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
623 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
624 else
625 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
626
Felix Fietkau6da5a722010-12-12 00:51:12 +0100627 switch (ah->hw_version.macVersion) {
628 case AR_SREV_VERSION_5416_PCI:
629 case AR_SREV_VERSION_5416_PCIE:
630 case AR_SREV_VERSION_9160:
631 case AR_SREV_VERSION_9100:
632 case AR_SREV_VERSION_9280:
633 case AR_SREV_VERSION_9285:
634 case AR_SREV_VERSION_9287:
635 case AR_SREV_VERSION_9271:
636 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200637 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100638 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530639 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530640 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200641 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530642 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100643 break;
644 default:
Joe Perches38002762010-12-02 19:12:36 -0800645 ath_err(common,
646 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
647 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700648 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700649 }
650
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200651 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200652 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400653 ah->is_pciexpress = false;
654
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700655 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700656 ath9k_hw_init_cal_settings(ah);
657
658 ah->ani_function = ATH9K_ANI_ALL;
Felix Fietkau7a370812010-09-22 12:34:52 +0200659 if (AR_SREV_9280_20_OR_LATER(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700660 ah->ani_function &= ~ATH9K_ANI_NOISE_IMMUNITY_LEVEL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400661 if (!AR_SREV_9300_20_OR_LATER(ah))
662 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700663
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200664 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700665 ath9k_hw_disablepcie(ah);
666
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700667 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700668 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700669 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700670
671 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100672 r = ath9k_hw_fill_cap_info(ah);
673 if (r)
674 return r;
675
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700676 r = ath9k_hw_init_macaddr(ah);
677 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800678 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700679 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700680 }
681
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400682 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530683 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 else
Sujith2660b812009-02-09 13:27:26 +0530685 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700686
Gabor Juhos88e641d2011-06-21 11:23:30 +0200687 if (AR_SREV_9330(ah))
688 ah->bb_watchdog_timeout_ms = 85;
689 else
690 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700691
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400692 common->state = ATH_HW_INITIALIZED;
693
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700694 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695}
696
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400697int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530698{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400699 int ret;
700 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530701
Sujith Manoharan77fac462012-09-11 20:09:18 +0530702 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 switch (ah->hw_version.devid) {
704 case AR5416_DEVID_PCI:
705 case AR5416_DEVID_PCIE:
706 case AR5416_AR9100_DEVID:
707 case AR9160_DEVID_PCI:
708 case AR9280_DEVID_PCI:
709 case AR9280_DEVID_PCIE:
710 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400711 case AR9287_DEVID_PCI:
712 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400713 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400714 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800715 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200716 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530717 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200718 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700719 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530720 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530721 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530722 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400723 break;
724 default:
725 if (common->bus_ops->ath_bus_type == ATH_USB)
726 break;
Joe Perches38002762010-12-02 19:12:36 -0800727 ath_err(common, "Hardware device ID 0x%04x not supported\n",
728 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400729 return -EOPNOTSUPP;
730 }
Sujithf1dc5602008-10-29 10:16:30 +0530731
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400732 ret = __ath9k_hw_init(ah);
733 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800734 ath_err(common,
735 "Unable to initialize hardware; initialization status: %d\n",
736 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400737 return ret;
738 }
Sujithf1dc5602008-10-29 10:16:30 +0530739
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400740 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530741}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400742EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530743
Sujithcbe61d82009-02-09 13:27:12 +0530744static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530745{
Sujith7d0d0df2010-04-16 11:53:57 +0530746 ENABLE_REGWRITE_BUFFER(ah);
747
Sujithf1dc5602008-10-29 10:16:30 +0530748 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
749 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
750
751 REG_WRITE(ah, AR_QOS_NO_ACK,
752 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
753 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
754 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
755
756 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
757 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
758 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
759 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
760 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530761
762 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530763}
764
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530765u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530766{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530767 struct ath_common *common = ath9k_hw_common(ah);
768 int i = 0;
769
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100770 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
771 udelay(100);
772 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
773
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530774 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
775
Vivek Natarajanb1415812011-01-27 14:45:07 +0530776 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530777
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 if (WARN_ON_ONCE(i >= 100)) {
779 ath_err(common, "PLL4 meaurement not done\n");
780 break;
781 }
782
783 i++;
784 }
785
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100786 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530787}
788EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
789
Sujithcbe61d82009-02-09 13:27:12 +0530790static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530791 struct ath9k_channel *chan)
792{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800793 u32 pll;
794
Sujith Manoharana4a29542012-09-10 09:20:03 +0530795 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530796 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
797 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
798 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
799 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
800 AR_CH0_DPLL2_KD, 0x40);
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530803
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530804 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
805 AR_CH0_BB_DPLL1_REFDIV, 0x5);
806 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
807 AR_CH0_BB_DPLL1_NINI, 0x58);
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_NFRAC, 0x0);
810
811 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
812 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
813 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
814 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
817
818 /* program BB PLL phase_shift to 0x6 */
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
820 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
821
822 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
823 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530824 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200825 } else if (AR_SREV_9330(ah)) {
826 u32 ddr_dpll2, pll_control2, kd;
827
828 if (ah->is_clk_25mhz) {
829 ddr_dpll2 = 0x18e82f01;
830 pll_control2 = 0xe04a3d;
831 kd = 0x1d;
832 } else {
833 ddr_dpll2 = 0x19e82f01;
834 pll_control2 = 0x886666;
835 kd = 0x3d;
836 }
837
838 /* program DDR PLL ki and kd value */
839 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
840
841 /* program DDR PLL phase_shift */
842 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
843 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
844
845 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
846 udelay(1000);
847
848 /* program refdiv, nint, frac to RTC register */
849 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
850
851 /* program BB PLL kd and ki value */
852 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
853 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
854
855 /* program BB PLL phase_shift */
856 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
857 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200858 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530859 u32 regval, pll2_divint, pll2_divfrac, refdiv;
860
861 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
862 udelay(1000);
863
864 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
865 udelay(100);
866
867 if (ah->is_clk_25mhz) {
868 pll2_divint = 0x54;
869 pll2_divfrac = 0x1eb85;
870 refdiv = 3;
871 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200872 if (AR_SREV_9340(ah)) {
873 pll2_divint = 88;
874 pll2_divfrac = 0;
875 refdiv = 5;
876 } else {
877 pll2_divint = 0x11;
878 pll2_divfrac = 0x26666;
879 refdiv = 1;
880 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530881 }
882
883 regval = REG_READ(ah, AR_PHY_PLL_MODE);
884 regval |= (0x1 << 16);
885 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
886 udelay(100);
887
888 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
889 (pll2_divint << 18) | pll2_divfrac);
890 udelay(100);
891
892 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200893 if (AR_SREV_9340(ah))
894 regval = (regval & 0x80071fff) | (0x1 << 30) |
895 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
896 else
897 regval = (regval & 0x80071fff) | (0x3 << 30) |
898 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530899 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
900 REG_WRITE(ah, AR_PHY_PLL_MODE,
901 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
902 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530903 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800904
905 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530906 if (AR_SREV_9565(ah))
907 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100908 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530909
Gabor Juhosfc05a312012-07-03 19:13:31 +0200910 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
911 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530912 udelay(1000);
913
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400914 /* Switch the core clock for ar9271 to 117Mhz */
915 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530916 udelay(500);
917 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400918 }
919
Sujithf1dc5602008-10-29 10:16:30 +0530920 udelay(RTC_PLL_SETTLE_DELAY);
921
922 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530923
Gabor Juhosfc05a312012-07-03 19:13:31 +0200924 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530925 if (ah->is_clk_25mhz) {
926 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
927 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
928 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
929 } else {
930 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
931 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
932 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
933 }
934 udelay(100);
935 }
Sujithf1dc5602008-10-29 10:16:30 +0530936}
937
Sujithcbe61d82009-02-09 13:27:12 +0530938static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800939 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530940{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530941 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400942 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530943 AR_IMR_TXURN |
944 AR_IMR_RXERR |
945 AR_IMR_RXORN |
946 AR_IMR_BCNMISC;
947
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200948 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530949 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
950
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400951 if (AR_SREV_9300_20_OR_LATER(ah)) {
952 imr_reg |= AR_IMR_RXOK_HP;
953 if (ah->config.rx_intr_mitigation)
954 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
955 else
956 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530957
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400958 } else {
959 if (ah->config.rx_intr_mitigation)
960 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
961 else
962 imr_reg |= AR_IMR_RXOK;
963 }
964
965 if (ah->config.tx_intr_mitigation)
966 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
967 else
968 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530969
Sujith7d0d0df2010-04-16 11:53:57 +0530970 ENABLE_REGWRITE_BUFFER(ah);
971
Pavel Roskin152d5302010-03-31 18:05:37 -0400972 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500973 ah->imrs2_reg |= AR_IMR_S2_GTT;
974 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530975
976 if (!AR_SREV_9100(ah)) {
977 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530978 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530979 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
980 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400981
Sujith7d0d0df2010-04-16 11:53:57 +0530982 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530983
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400984 if (AR_SREV_9300_20_OR_LATER(ah)) {
985 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
986 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
987 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
988 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
989 }
Sujithf1dc5602008-10-29 10:16:30 +0530990}
991
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700992static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
993{
994 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
995 val = min(val, (u32) 0xFFFF);
996 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
997}
998
Felix Fietkau0005baf2010-01-15 02:33:40 +0100999static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301000{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001001 u32 val = ath9k_hw_mac_to_clks(ah, us);
1002 val = min(val, (u32) 0xFFFF);
1003 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301004}
1005
Felix Fietkau0005baf2010-01-15 02:33:40 +01001006static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301007{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001008 u32 val = ath9k_hw_mac_to_clks(ah, us);
1009 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1010 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1011}
1012
1013static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1014{
1015 u32 val = ath9k_hw_mac_to_clks(ah, us);
1016 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1017 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301018}
1019
Sujithcbe61d82009-02-09 13:27:12 +05301020static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301021{
Sujithf1dc5602008-10-29 10:16:30 +05301022 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001023 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1024 tu);
Sujith2660b812009-02-09 13:27:26 +05301025 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301026 return false;
1027 } else {
1028 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return true;
1031 }
1032}
1033
Felix Fietkau0005baf2010-01-15 02:33:40 +01001034void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301035{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001036 struct ath_common *common = ath9k_hw_common(ah);
1037 struct ieee80211_conf *conf = &common->hw->conf;
1038 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001039 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001040 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001041 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001042 int rx_lat = 0, tx_lat = 0, eifs = 0;
1043 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001044
Joe Perchesd2182b62011-12-15 14:55:53 -08001045 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001046 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301047
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001048 if (!chan)
1049 return;
1050
Sujith2660b812009-02-09 13:27:26 +05301051 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001052 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001053
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301054 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1055 rx_lat = 41;
1056 else
1057 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001058 tx_lat = 54;
1059
Felix Fietkaue88e4862012-04-19 21:18:22 +02001060 if (IS_CHAN_5GHZ(chan))
1061 sifstime = 16;
1062 else
1063 sifstime = 10;
1064
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001065 if (IS_CHAN_HALF_RATE(chan)) {
1066 eifs = 175;
1067 rx_lat *= 2;
1068 tx_lat *= 2;
1069 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1070 tx_lat += 11;
1071
Felix Fietkaue88e4862012-04-19 21:18:22 +02001072 sifstime *= 2;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001073 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001074 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001075 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1076 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301077 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 tx_lat *= 4;
1079 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1080 tx_lat += 22;
1081
Felix Fietkaue88e4862012-04-19 21:18:22 +02001082 sifstime *= 4;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001083 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001084 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001085 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301086 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1087 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1088 reg = AR_USEC_ASYNC_FIFO;
1089 } else {
1090 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1091 common->clockrate;
1092 reg = REG_READ(ah, AR_USEC);
1093 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001094 rx_lat = MS(reg, AR_USEC_RX_LAT);
1095 tx_lat = MS(reg, AR_USEC_TX_LAT);
1096
1097 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001098 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001099
Felix Fietkaue239d852010-01-15 02:34:58 +01001100 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001101 slottime += 3 * ah->coverage_class;
1102 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001103 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001104
1105 /*
1106 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001107 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001108 * This was initially only meant to work around an issue with delayed
1109 * BA frames in some implementations, but it has been found to fix ACK
1110 * timeout issues in other cases as well.
1111 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001112 if (conf->chandef.chan &&
1113 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001114 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001115 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001116 ctstimeout += 48 - sifstime - ah->slottime;
1117 }
1118
Felix Fietkau42c45682010-02-11 18:07:19 +01001119
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001120 ath9k_hw_set_sifs_time(ah, sifstime);
1121 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001122 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001123 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301124 if (ah->globaltxtimeout != (u32) -1)
1125 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001126
1127 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1128 REG_RMW(ah, AR_USEC,
1129 (common->clockrate - 1) |
1130 SM(rx_lat, AR_USEC_RX_LAT) |
1131 SM(tx_lat, AR_USEC_TX_LAT),
1132 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1133
Sujithf1dc5602008-10-29 10:16:30 +05301134}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001135EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301136
Sujith285f2dd2010-01-08 10:36:07 +05301137void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001138{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001139 struct ath_common *common = ath9k_hw_common(ah);
1140
Sujith736b3a22010-03-17 14:25:24 +05301141 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001142 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001143
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001144 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001145}
Sujith285f2dd2010-01-08 10:36:07 +05301146EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001147
Sujithf1dc5602008-10-29 10:16:30 +05301148/*******/
1149/* INI */
1150/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001151
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001152u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001153{
1154 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1155
1156 if (IS_CHAN_B(chan))
1157 ctl |= CTL_11B;
1158 else if (IS_CHAN_G(chan))
1159 ctl |= CTL_11G;
1160 else
1161 ctl |= CTL_11A;
1162
1163 return ctl;
1164}
1165
Sujithf1dc5602008-10-29 10:16:30 +05301166/****************************************/
1167/* Reset and Channel Switching Routines */
1168/****************************************/
1169
Sujithcbe61d82009-02-09 13:27:12 +05301170static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301171{
Felix Fietkau57b32222010-04-15 17:39:22 -04001172 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001173 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301174
Sujith7d0d0df2010-04-16 11:53:57 +05301175 ENABLE_REGWRITE_BUFFER(ah);
1176
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001177 /*
1178 * set AHB_MODE not to do cacheline prefetches
1179 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001180 if (!AR_SREV_9300_20_OR_LATER(ah))
1181 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301182
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001183 /*
1184 * let mac dma reads be in 128 byte chunks
1185 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001186 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301187
Sujith7d0d0df2010-04-16 11:53:57 +05301188 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301189
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001190 /*
1191 * Restore TX Trigger Level to its pre-reset value.
1192 * The initial value depends on whether aggregation is enabled, and is
1193 * adjusted whenever underruns are detected.
1194 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001195 if (!AR_SREV_9300_20_OR_LATER(ah))
1196 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301197
Sujith7d0d0df2010-04-16 11:53:57 +05301198 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301199
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001200 /*
1201 * let mac dma writes be in 128 byte chunks
1202 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001203 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301204
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001205 /*
1206 * Setup receive FIFO threshold to hold off TX activities
1207 */
Sujithf1dc5602008-10-29 10:16:30 +05301208 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1209
Felix Fietkau57b32222010-04-15 17:39:22 -04001210 if (AR_SREV_9300_20_OR_LATER(ah)) {
1211 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1212 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1213
1214 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1215 ah->caps.rx_status_len);
1216 }
1217
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001218 /*
1219 * reduce the number of usable entries in PCU TXBUF to avoid
1220 * wrap around issues.
1221 */
Sujithf1dc5602008-10-29 10:16:30 +05301222 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001223 /* For AR9285 the number of Fifos are reduced to half.
1224 * So set the usable tx buf size also to half to
1225 * avoid data/delimiter underruns
1226 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001227 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1228 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1229 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1230 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1231 } else {
1232 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301233 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001234
Felix Fietkau86c157b2013-05-23 12:20:56 +02001235 if (!AR_SREV_9271(ah))
1236 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1237
Sujith7d0d0df2010-04-16 11:53:57 +05301238 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301239
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001240 if (AR_SREV_9300_20_OR_LATER(ah))
1241 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301242}
1243
Sujithcbe61d82009-02-09 13:27:12 +05301244static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301245{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001246 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1247 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301248
Sujithf1dc5602008-10-29 10:16:30 +05301249 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001250 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001251 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301252 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1253 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001254 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001255 case NL80211_IFTYPE_AP:
1256 set |= AR_STA_ID1_STA_AP;
1257 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001258 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001259 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301260 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301261 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001262 if (!ah->is_monitoring)
1263 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301264 break;
Sujithf1dc5602008-10-29 10:16:30 +05301265 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001266 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301267}
1268
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001269void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1270 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001271{
1272 u32 coef_exp, coef_man;
1273
1274 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1275 if ((coef_scaled >> coef_exp) & 0x1)
1276 break;
1277
1278 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1279
1280 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1281
1282 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1283 *coef_exponent = coef_exp - 16;
1284}
1285
Sujithcbe61d82009-02-09 13:27:12 +05301286static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301287{
1288 u32 rst_flags;
1289 u32 tmpReg;
1290
Sujith70768492009-02-16 13:23:12 +05301291 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001292 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1293 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301294 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1295 }
1296
Sujith7d0d0df2010-04-16 11:53:57 +05301297 ENABLE_REGWRITE_BUFFER(ah);
1298
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001299 if (AR_SREV_9300_20_OR_LATER(ah)) {
1300 REG_WRITE(ah, AR_WA, ah->WARegVal);
1301 udelay(10);
1302 }
1303
Sujithf1dc5602008-10-29 10:16:30 +05301304 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1305 AR_RTC_FORCE_WAKE_ON_INT);
1306
1307 if (AR_SREV_9100(ah)) {
1308 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1309 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1310 } else {
1311 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001312 if (AR_SREV_9340(ah))
1313 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1314 else
1315 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1316 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1317
1318 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001319 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301320 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001321
1322 val = AR_RC_HOSTIF;
1323 if (!AR_SREV_9300_20_OR_LATER(ah))
1324 val |= AR_RC_AHB;
1325 REG_WRITE(ah, AR_RC, val);
1326
1327 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301328 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301329
1330 rst_flags = AR_RTC_RC_MAC_WARM;
1331 if (type == ATH9K_RESET_COLD)
1332 rst_flags |= AR_RTC_RC_MAC_COLD;
1333 }
1334
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001335 if (AR_SREV_9330(ah)) {
1336 int npend = 0;
1337 int i;
1338
1339 /* AR9330 WAR:
1340 * call external reset function to reset WMAC if:
1341 * - doing a cold reset
1342 * - we have pending frames in the TX queues
1343 */
1344
1345 for (i = 0; i < AR_NUM_QCU; i++) {
1346 npend = ath9k_hw_numtxpending(ah, i);
1347 if (npend)
1348 break;
1349 }
1350
1351 if (ah->external_reset &&
1352 (npend || type == ATH9K_RESET_COLD)) {
1353 int reset_err = 0;
1354
Joe Perchesd2182b62011-12-15 14:55:53 -08001355 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001356 "reset MAC via external reset\n");
1357
1358 reset_err = ah->external_reset();
1359 if (reset_err) {
1360 ath_err(ath9k_hw_common(ah),
1361 "External reset failed, err=%d\n",
1362 reset_err);
1363 return false;
1364 }
1365
1366 REG_WRITE(ah, AR_RTC_RESET, 1);
1367 }
1368 }
1369
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301370 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301371 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301372
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001373 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301374
1375 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301376
Sujithf1dc5602008-10-29 10:16:30 +05301377 udelay(50);
1378
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001379 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301380 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001381 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301382 return false;
1383 }
1384
1385 if (!AR_SREV_9100(ah))
1386 REG_WRITE(ah, AR_RC, 0);
1387
Sujithf1dc5602008-10-29 10:16:30 +05301388 if (AR_SREV_9100(ah))
1389 udelay(50);
1390
1391 return true;
1392}
1393
Sujithcbe61d82009-02-09 13:27:12 +05301394static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301395{
Sujith7d0d0df2010-04-16 11:53:57 +05301396 ENABLE_REGWRITE_BUFFER(ah);
1397
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001398 if (AR_SREV_9300_20_OR_LATER(ah)) {
1399 REG_WRITE(ah, AR_WA, ah->WARegVal);
1400 udelay(10);
1401 }
1402
Sujithf1dc5602008-10-29 10:16:30 +05301403 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1404 AR_RTC_FORCE_WAKE_ON_INT);
1405
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001406 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301407 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1408
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001409 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301410
Sujith7d0d0df2010-04-16 11:53:57 +05301411 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301412
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001413 if (!AR_SREV_9300_20_OR_LATER(ah))
1414 udelay(2);
1415
1416 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301417 REG_WRITE(ah, AR_RC, 0);
1418
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001419 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301420
1421 if (!ath9k_hw_wait(ah,
1422 AR_RTC_STATUS,
1423 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301424 AR_RTC_STATUS_ON,
1425 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001426 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301427 return false;
1428 }
1429
Sujithf1dc5602008-10-29 10:16:30 +05301430 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1431}
1432
Sujithcbe61d82009-02-09 13:27:12 +05301433static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301434{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301435 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301436
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001437 if (AR_SREV_9300_20_OR_LATER(ah)) {
1438 REG_WRITE(ah, AR_WA, ah->WARegVal);
1439 udelay(10);
1440 }
1441
Sujithf1dc5602008-10-29 10:16:30 +05301442 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1443 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1444
Felix Fietkauceb26a62012-10-03 21:07:51 +02001445 if (!ah->reset_power_on)
1446 type = ATH9K_RESET_POWER_ON;
1447
Sujithf1dc5602008-10-29 10:16:30 +05301448 switch (type) {
1449 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301450 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301451 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001452 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301453 break;
Sujithf1dc5602008-10-29 10:16:30 +05301454 case ATH9K_RESET_WARM:
1455 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301456 ret = ath9k_hw_set_reset(ah, type);
1457 break;
Sujithf1dc5602008-10-29 10:16:30 +05301458 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301459 break;
Sujithf1dc5602008-10-29 10:16:30 +05301460 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301461
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301462 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301463}
1464
Sujithcbe61d82009-02-09 13:27:12 +05301465static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301466 struct ath9k_channel *chan)
1467{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001468 int reset_type = ATH9K_RESET_WARM;
1469
1470 if (AR_SREV_9280(ah)) {
1471 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1472 reset_type = ATH9K_RESET_POWER_ON;
1473 else
1474 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001475 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1476 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1477 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001478
1479 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301480 return false;
1481
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001482 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301483 return false;
1484
Sujith2660b812009-02-09 13:27:26 +05301485 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001486
1487 if (AR_SREV_9330(ah))
1488 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301489 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301490 ath9k_hw_set_rfmode(ah, chan);
1491
1492 return true;
1493}
1494
Sujithcbe61d82009-02-09 13:27:12 +05301495static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001496 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301497{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001498 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301499 struct ath9k_hw_capabilities *pCap = &ah->caps;
1500 bool band_switch = false, mode_diff = false;
1501 u8 ini_reloaded;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001502 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001503 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301504
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301505 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
1506 u32 cur = ah->curchan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1507 u32 new = chan->channelFlags & (CHANNEL_2GHZ | CHANNEL_5GHZ);
1508 band_switch = (cur != new);
1509 mode_diff = (chan->chanmode != ah->curchan->chanmode);
1510 }
Sujithf1dc5602008-10-29 10:16:30 +05301511
1512 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1513 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001514 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001515 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301516 return false;
1517 }
1518 }
1519
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001520 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001521 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301522 return false;
1523 }
1524
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301525 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301526 ath9k_hw_mark_phy_inactive(ah);
1527 udelay(5);
1528
1529 ath9k_hw_init_pll(ah, NULL);
1530
1531 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1532 ath_err(common, "Failed to do fast channel change\n");
1533 return false;
1534 }
1535 }
1536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301538
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001539 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001540 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001541 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001542 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301543 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001544 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001545 ath9k_hw_apply_txpower(ah, chan, false);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001546 ath9k_hw_rfbus_done(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301547
1548 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1549 ath9k_hw_set_delta_slope(ah, chan);
1550
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001551 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301552
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301553 if (band_switch || mode_diff) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301554 ah->ah_flags |= AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301555 if (band_switch || ini_reloaded)
1556 ah->eep_ops->set_board_values(ah, chan);
1557
1558 ath9k_hw_init_bb(ah, chan);
1559
1560 if (band_switch || ini_reloaded)
1561 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301562 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301563 }
1564
Sujithf1dc5602008-10-29 10:16:30 +05301565 return true;
1566}
1567
Felix Fietkau691680b2011-03-19 13:55:38 +01001568static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1569{
1570 u32 gpio_mask = ah->gpio_mask;
1571 int i;
1572
1573 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1574 if (!(gpio_mask & 1))
1575 continue;
1576
1577 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1578 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1579 }
1580}
1581
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301582static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1583 int *hang_state, int *hang_pos)
1584{
1585 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1586 u32 chain_state, dcs_pos, i;
1587
1588 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1589 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1590 for (i = 0; i < 3; i++) {
1591 if (chain_state == dcu_chain_state[i]) {
1592 *hang_state = chain_state;
1593 *hang_pos = dcs_pos;
1594 return true;
1595 }
1596 }
1597 }
1598 return false;
1599}
1600
1601#define DCU_COMPLETE_STATE 1
1602#define DCU_COMPLETE_STATE_MASK 0x3
1603#define NUM_STATUS_READS 50
1604static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1605{
1606 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1607 u32 i, hang_pos, hang_state, num_state = 6;
1608
1609 comp_state = REG_READ(ah, AR_DMADBG_6);
1610
1611 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1612 ath_dbg(ath9k_hw_common(ah), RESET,
1613 "MAC Hang signature not found at DCU complete\n");
1614 return false;
1615 }
1616
1617 chain_state = REG_READ(ah, dcs_reg);
1618 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1619 goto hang_check_iter;
1620
1621 dcs_reg = AR_DMADBG_5;
1622 num_state = 4;
1623 chain_state = REG_READ(ah, dcs_reg);
1624 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1625 goto hang_check_iter;
1626
1627 ath_dbg(ath9k_hw_common(ah), RESET,
1628 "MAC Hang signature 1 not found\n");
1629 return false;
1630
1631hang_check_iter:
1632 ath_dbg(ath9k_hw_common(ah), RESET,
1633 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1634 chain_state, comp_state, hang_state, hang_pos);
1635
1636 for (i = 0; i < NUM_STATUS_READS; i++) {
1637 chain_state = REG_READ(ah, dcs_reg);
1638 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1639 comp_state = REG_READ(ah, AR_DMADBG_6);
1640
1641 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1642 DCU_COMPLETE_STATE) ||
1643 (chain_state != hang_state))
1644 return false;
1645 }
1646
1647 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1648
1649 return true;
1650}
1651
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001652bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301653{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001654 int count = 50;
1655 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301656
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301657 if (AR_SREV_9300(ah))
1658 return !ath9k_hw_detect_mac_hang(ah);
1659
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001660 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001661 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301662
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001663 do {
1664 reg = REG_READ(ah, AR_OBS_BUS_1);
1665
1666 if ((reg & 0x7E7FFFEF) == 0x00702400)
1667 continue;
1668
1669 switch (reg & 0x7E000B00) {
1670 case 0x1E000000:
1671 case 0x52000B00:
1672 case 0x18000B00:
1673 continue;
1674 default:
1675 return true;
1676 }
1677 } while (count-- > 0);
1678
1679 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301680}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001681EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301682
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301683static void ath9k_hw_init_mfp(struct ath_hw *ah)
1684{
1685 /* Setup MFP options for CCMP */
1686 if (AR_SREV_9280_20_OR_LATER(ah)) {
1687 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1688 * frames when constructing CCMP AAD. */
1689 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1690 0xc7ff);
1691 ah->sw_mgmt_crypto = false;
1692 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1693 /* Disable hardware crypto for management frames */
1694 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1695 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1696 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1697 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1698 ah->sw_mgmt_crypto = true;
1699 } else {
1700 ah->sw_mgmt_crypto = true;
1701 }
1702}
1703
1704static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1705 u32 macStaId1, u32 saveDefAntenna)
1706{
1707 struct ath_common *common = ath9k_hw_common(ah);
1708
1709 ENABLE_REGWRITE_BUFFER(ah);
1710
Felix Fietkauecbbed32013-04-16 12:51:56 +02001711 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301712 | AR_STA_ID1_RTS_USE_DEF
1713 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001714 | ah->sta_id1_defaults,
1715 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301716 ath_hw_setbssidmask(common);
1717 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1718 ath9k_hw_write_associd(ah);
1719 REG_WRITE(ah, AR_ISR, ~0);
1720 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1721
1722 REGWRITE_BUFFER_FLUSH(ah);
1723
1724 ath9k_hw_set_operating_mode(ah, ah->opmode);
1725}
1726
1727static void ath9k_hw_init_queues(struct ath_hw *ah)
1728{
1729 int i;
1730
1731 ENABLE_REGWRITE_BUFFER(ah);
1732
1733 for (i = 0; i < AR_NUM_DCU; i++)
1734 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1735
1736 REGWRITE_BUFFER_FLUSH(ah);
1737
1738 ah->intr_txqs = 0;
1739 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1740 ath9k_hw_resettxqueue(ah, i);
1741}
1742
1743/*
1744 * For big endian systems turn on swapping for descriptors
1745 */
1746static void ath9k_hw_init_desc(struct ath_hw *ah)
1747{
1748 struct ath_common *common = ath9k_hw_common(ah);
1749
1750 if (AR_SREV_9100(ah)) {
1751 u32 mask;
1752 mask = REG_READ(ah, AR_CFG);
1753 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1754 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1755 mask);
1756 } else {
1757 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1758 REG_WRITE(ah, AR_CFG, mask);
1759 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1760 REG_READ(ah, AR_CFG));
1761 }
1762 } else {
1763 if (common->bus_ops->ath_bus_type == ATH_USB) {
1764 /* Configure AR9271 target WLAN */
1765 if (AR_SREV_9271(ah))
1766 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1767 else
1768 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1769 }
1770#ifdef __BIG_ENDIAN
1771 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1772 AR_SREV_9550(ah))
1773 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1774 else
1775 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1776#endif
1777 }
1778}
1779
Sujith Manoharancaed6572012-03-14 14:40:46 +05301780/*
1781 * Fast channel change:
1782 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301783 */
1784static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1785{
1786 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301787 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301788 int ret;
1789
1790 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1791 goto fail;
1792
1793 if (ah->chip_fullsleep)
1794 goto fail;
1795
1796 if (!ah->curchan)
1797 goto fail;
1798
1799 if (chan->channel == ah->curchan->channel)
1800 goto fail;
1801
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001802 if ((ah->curchan->channelFlags | chan->channelFlags) &
1803 (CHANNEL_HALF | CHANNEL_QUARTER))
1804 goto fail;
1805
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301806 /*
1807 * If cross-band fcc is not supoprted, bail out if
1808 * either channelFlags or chanmode differ.
1809 *
1810 * chanmode will be different if the HT operating mode
1811 * changes because of CSA.
1812 */
1813 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
1814 if ((chan->channelFlags & CHANNEL_ALL) !=
1815 (ah->curchan->channelFlags & CHANNEL_ALL))
1816 goto fail;
1817
1818 if (chan->chanmode != ah->curchan->chanmode)
1819 goto fail;
1820 }
Sujith Manoharancaed6572012-03-14 14:40:46 +05301821
1822 if (!ath9k_hw_check_alive(ah))
1823 goto fail;
1824
1825 /*
1826 * For AR9462, make sure that calibration data for
1827 * re-using are present.
1828 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301829 if (AR_SREV_9462(ah) && (ah->caldata &&
1830 (!ah->caldata->done_txiqcal_once ||
1831 !ah->caldata->done_txclcal_once ||
1832 !ah->caldata->rtt_done)))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301833 goto fail;
1834
1835 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1836 ah->curchan->channel, chan->channel);
1837
1838 ret = ath9k_hw_channel_change(ah, chan);
1839 if (!ret)
1840 goto fail;
1841
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301842 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301843 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301844
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301845 ath9k_hw_loadnf(ah, ah->curchan);
1846 ath9k_hw_start_nfcal(ah, true);
1847
Sujith Manoharancaed6572012-03-14 14:40:46 +05301848 if (AR_SREV_9271(ah))
1849 ar9002_hw_load_ani_reg(ah, chan);
1850
1851 return 0;
1852fail:
1853 return -EINVAL;
1854}
1855
Sujithcbe61d82009-02-09 13:27:12 +05301856int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301857 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001858{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001859 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001861 u32 saveDefAntenna;
1862 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301863 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301864 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301865 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301866 bool save_fullsleep = ah->chip_fullsleep;
1867
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301868 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301869 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1870 if (start_mci_reset)
1871 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301872 }
1873
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001874 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001875 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001876
Sujith Manoharancaed6572012-03-14 14:40:46 +05301877 if (ah->curchan && !ah->chip_fullsleep)
1878 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001879
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001880 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301881 if (caldata && (chan->channel != caldata->channel ||
Sujith Manoharan696df782013-06-10 13:49:39 +05301882 chan->channelFlags != caldata->channelFlags ||
1883 chan->chanmode != caldata->chanmode)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001884 /* Operating channel changed, reset channel calibration data */
1885 memset(caldata, 0, sizeof(*caldata));
1886 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001887 } else if (caldata) {
1888 caldata->paprd_packet_sent = false;
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001889 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001890 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001891
Sujith Manoharancaed6572012-03-14 14:40:46 +05301892 if (fastcc) {
1893 r = ath9k_hw_do_fastcc(ah, chan);
1894 if (!r)
1895 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001896 }
1897
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301898 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301899 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301900
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001901 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1902 if (saveDefAntenna == 0)
1903 saveDefAntenna = 1;
1904
1905 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1906
Sujith46fe7822009-09-17 09:25:25 +05301907 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001908 if (AR_SREV_9100(ah) ||
1909 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301910 tsf = ath9k_hw_gettsf64(ah);
1911
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001912 saveLedState = REG_READ(ah, AR_CFG_LED) &
1913 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1914 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1915
1916 ath9k_hw_mark_phy_inactive(ah);
1917
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001918 ah->paprd_table_write_done = false;
1919
Sujith05020d22010-03-17 14:25:23 +05301920 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001921 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1922 REG_WRITE(ah,
1923 AR9271_RESET_POWER_DOWN_CONTROL,
1924 AR9271_RADIO_RF_RST);
1925 udelay(50);
1926 }
1927
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001928 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001929 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001930 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001931 }
1932
Sujith05020d22010-03-17 14:25:23 +05301933 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001934 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1935 ah->htc_reset_init = false;
1936 REG_WRITE(ah,
1937 AR9271_RESET_POWER_DOWN_CONTROL,
1938 AR9271_GATE_MAC_CTL);
1939 udelay(50);
1940 }
1941
Sujith46fe7822009-09-17 09:25:25 +05301942 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001943 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301944 ath9k_hw_settsf64(ah, tsf);
1945
Felix Fietkau7a370812010-09-22 12:34:52 +02001946 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301947 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948
Sujithe9141f72010-06-01 15:14:10 +05301949 if (!AR_SREV_9300_20_OR_LATER(ah))
1950 ar9002_hw_enable_async_fifo(ah);
1951
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001952 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001953 if (r)
1954 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001955
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301956 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301957 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1958
Felix Fietkauf860d522010-06-30 02:07:48 +02001959 /*
1960 * Some AR91xx SoC devices frequently fail to accept TSF writes
1961 * right after the chip reset. When that happens, write a new
1962 * value after the initvals have been applied, with an offset
1963 * based on measured time difference
1964 */
1965 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1966 tsf += 1500;
1967 ath9k_hw_settsf64(ah, tsf);
1968 }
1969
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301970 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001971
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 if (IS_CHAN_OFDM(chan) || IS_CHAN_HT(chan))
1973 ath9k_hw_set_delta_slope(ah, chan);
1974
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001975 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301976 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001977
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301978 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301979
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001980 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001981 if (r)
1982 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001983
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001984 ath9k_hw_set_clockrate(ah);
1985
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301986 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301987 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001988 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989 ath9k_hw_init_qos(ah);
1990
Sujith2660b812009-02-09 13:27:26 +05301991 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001992 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301993
Felix Fietkau0005baf2010-01-15 02:33:40 +01001994 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001995
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001996 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1997 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1998 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1999 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2000 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2001 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2002 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302003 }
2004
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002005 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002006
2007 ath9k_hw_set_dma(ah);
2008
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302009 if (!ath9k_hw_mci_is_enabled(ah))
2010 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002011
Sujith0ce024c2009-12-14 14:57:00 +05302012 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002013 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2014 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2015 }
2016
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002017 if (ah->config.tx_intr_mitigation) {
2018 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2019 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2020 }
2021
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022 ath9k_hw_init_bb(ah, chan);
2023
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302024 if (caldata) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05302025 caldata->done_txiqcal_once = false;
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302026 caldata->done_txclcal_once = false;
2027 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002028 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002029 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302031 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302032 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302033
Sujith7d0d0df2010-04-16 11:53:57 +05302034 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002035
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002036 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002037 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2038
Sujith7d0d0df2010-04-16 11:53:57 +05302039 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302040
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302041 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002042
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302043 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302044 ath9k_hw_btcoex_enable(ah);
2045
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302046 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302047 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302048
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302049 ath9k_hw_loadnf(ah, chan);
2050 ath9k_hw_start_nfcal(ah, true);
2051
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302052 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002053 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302054 ar9003_hw_disable_phy_restart(ah);
2055 }
2056
Felix Fietkau691680b2011-03-19 13:55:38 +01002057 ath9k_hw_apply_gpio_override(ah);
2058
Sujith Manoharan362cd032012-09-16 08:06:36 +05302059 if (AR_SREV_9565(ah) && ah->shared_chain_lnadiv)
2060 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2061
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002062 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002063}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002064EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002065
Sujithf1dc5602008-10-29 10:16:30 +05302066/******************************/
2067/* Power Management (Chipset) */
2068/******************************/
2069
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002070/*
2071 * Notify Power Mgt is disabled in self-generated frames.
2072 * If requested, force chip to sleep.
2073 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302075{
2076 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302077
Sujith Manoharana4a29542012-09-10 09:20:03 +05302078 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302079 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2080 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2081 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082 /* xxx Required for WLAN only case ? */
2083 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2084 udelay(100);
2085 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302086
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302087 /*
2088 * Clear the RTC force wake bit to allow the
2089 * mac to go to sleep.
2090 */
2091 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302092
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302093 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302094 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302095
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302096 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2097 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2098
2099 /* Shutdown chip. Active low */
2100 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2101 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2102 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302103 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002104
2105 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002106 if (AR_SREV_9300_20_OR_LATER(ah))
2107 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002108}
2109
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002110/*
2111 * Notify Power Management is enabled in self-generating
2112 * frames. If request, set power mode of chip to
2113 * auto/normal. Duration in units of 128us (1/8 TU).
2114 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302115static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302117 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302118
Sujithf1dc5602008-10-29 10:16:30 +05302119 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002120
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302121 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2122 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2123 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2124 AR_RTC_FORCE_WAKE_ON_INT);
2125 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302126
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302127 /* When chip goes into network sleep, it could be waken
2128 * up by MCI_INT interrupt caused by BT's HW messages
2129 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2130 * rate (~100us). This will cause chip to leave and
2131 * re-enter network sleep mode frequently, which in
2132 * consequence will have WLAN MCI HW to generate lots of
2133 * SYS_WAKING and SYS_SLEEPING messages which will make
2134 * BT CPU to busy to process.
2135 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302136 if (ath9k_hw_mci_is_enabled(ah))
2137 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2138 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302139 /*
2140 * Clear the RTC force wake bit to allow the
2141 * mac to go to sleep.
2142 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302143 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302144
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302145 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302146 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302147 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002148
2149 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2150 if (AR_SREV_9300_20_OR_LATER(ah))
2151 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302152}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302154static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302155{
2156 u32 val;
2157 int i;
2158
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002159 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2160 if (AR_SREV_9300_20_OR_LATER(ah)) {
2161 REG_WRITE(ah, AR_WA, ah->WARegVal);
2162 udelay(10);
2163 }
2164
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302165 if ((REG_READ(ah, AR_RTC_STATUS) &
2166 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2167 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302168 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002169 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302170 if (!AR_SREV_9300_20_OR_LATER(ah))
2171 ath9k_hw_init_pll(ah, NULL);
2172 }
2173 if (AR_SREV_9100(ah))
2174 REG_SET_BIT(ah, AR_RTC_RESET,
2175 AR_RTC_RESET_EN);
2176
2177 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2178 AR_RTC_FORCE_WAKE_EN);
2179 udelay(50);
2180
2181 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2182 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2183 if (val == AR_RTC_STATUS_ON)
2184 break;
2185 udelay(50);
2186 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2187 AR_RTC_FORCE_WAKE_EN);
2188 }
2189 if (i == 0) {
2190 ath_err(ath9k_hw_common(ah),
2191 "Failed to wakeup in %uus\n",
2192 POWER_UP_TIME / 20);
2193 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002194 }
2195
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302196 if (ath9k_hw_mci_is_enabled(ah))
2197 ar9003_mci_set_power_awake(ah);
2198
Sujithf1dc5602008-10-29 10:16:30 +05302199 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2200
2201 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202}
2203
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002204bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302205{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002206 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302207 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302208 static const char *modes[] = {
2209 "AWAKE",
2210 "FULL-SLEEP",
2211 "NETWORK SLEEP",
2212 "UNDEFINED"
2213 };
Sujithf1dc5602008-10-29 10:16:30 +05302214
Gabor Juhoscbdec972009-07-24 17:27:22 +02002215 if (ah->power_mode == mode)
2216 return status;
2217
Joe Perchesd2182b62011-12-15 14:55:53 -08002218 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002219 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302220
2221 switch (mode) {
2222 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302223 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302224 break;
2225 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302226 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302227 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302228
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302229 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302230 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302231 break;
2232 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302233 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302234 break;
2235 default:
Joe Perches38002762010-12-02 19:12:36 -08002236 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302237 return false;
2238 }
Sujith2660b812009-02-09 13:27:26 +05302239 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302240
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002241 /*
2242 * XXX: If this warning never comes up after a while then
2243 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2244 * ath9k_hw_setpower() return type void.
2245 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302246
2247 if (!(ah->ah_flags & AH_UNPLUGGED))
2248 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002249
Sujithf1dc5602008-10-29 10:16:30 +05302250 return status;
2251}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002252EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302253
Sujithf1dc5602008-10-29 10:16:30 +05302254/*******************/
2255/* Beacon Handling */
2256/*******************/
2257
Sujithcbe61d82009-02-09 13:27:12 +05302258void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002259{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260 int flags = 0;
2261
Sujith7d0d0df2010-04-16 11:53:57 +05302262 ENABLE_REGWRITE_BUFFER(ah);
2263
Sujith2660b812009-02-09 13:27:26 +05302264 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002265 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266 REG_SET_BIT(ah, AR_TXCFG,
2267 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002268 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2269 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002270 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002271 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002272 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002273 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2274 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2275 TU_TO_USEC(ah->config.dma_beacon_response_time));
2276 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2277 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 flags |=
2279 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2280 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002281 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002282 ath_dbg(ath9k_hw_common(ah), BEACON,
2283 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002284 return;
2285 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286 }
2287
Felix Fietkaudd347f22011-03-22 21:54:17 +01002288 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2289 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2290 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2291 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002292
Sujith7d0d0df2010-04-16 11:53:57 +05302293 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302294
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2296}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002297EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002298
Sujithcbe61d82009-02-09 13:27:12 +05302299void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302300 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301{
2302 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302303 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002304 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002305
Sujith7d0d0df2010-04-16 11:53:57 +05302306 ENABLE_REGWRITE_BUFFER(ah);
2307
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2309
2310 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302311 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002312 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302313 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002314
Sujith7d0d0df2010-04-16 11:53:57 +05302315 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302316
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317 REG_RMW_FIELD(ah, AR_RSSI_THR,
2318 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2319
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302320 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321
2322 if (bs->bs_sleepduration > beaconintval)
2323 beaconintval = bs->bs_sleepduration;
2324
2325 dtimperiod = bs->bs_dtimperiod;
2326 if (bs->bs_sleepduration > dtimperiod)
2327 dtimperiod = bs->bs_sleepduration;
2328
2329 if (beaconintval == dtimperiod)
2330 nextTbtt = bs->bs_nextdtim;
2331 else
2332 nextTbtt = bs->bs_nexttbtt;
2333
Joe Perchesd2182b62011-12-15 14:55:53 -08002334 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2335 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2336 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2337 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002338
Sujith7d0d0df2010-04-16 11:53:57 +05302339 ENABLE_REGWRITE_BUFFER(ah);
2340
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002341 REG_WRITE(ah, AR_NEXT_DTIM,
2342 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2343 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2344
2345 REG_WRITE(ah, AR_SLEEP1,
2346 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2347 | AR_SLEEP1_ASSUME_DTIM);
2348
Sujith60b67f52008-08-07 10:52:38 +05302349 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002350 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2351 else
2352 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2353
2354 REG_WRITE(ah, AR_SLEEP2,
2355 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2356
2357 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2358 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2359
Sujith7d0d0df2010-04-16 11:53:57 +05302360 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302361
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002362 REG_SET_BIT(ah, AR_TIMER_MODE,
2363 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2364 AR_DTIM_TIMER_EN);
2365
Sujith4af9cf42009-02-12 10:06:47 +05302366 /* TSF Out of Range Threshold */
2367 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002368}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002369EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370
Sujithf1dc5602008-10-29 10:16:30 +05302371/*******************/
2372/* HW Capabilities */
2373/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002374
Felix Fietkau60540692011-07-19 08:46:44 +02002375static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2376{
2377 eeprom_chainmask &= chip_chainmask;
2378 if (eeprom_chainmask)
2379 return eeprom_chainmask;
2380 else
2381 return chip_chainmask;
2382}
2383
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002384/**
2385 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2386 * @ah: the atheros hardware data structure
2387 *
2388 * We enable DFS support upstream on chipsets which have passed a series
2389 * of tests. The testing requirements are going to be documented. Desired
2390 * test requirements are documented at:
2391 *
2392 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2393 *
2394 * Once a new chipset gets properly tested an individual commit can be used
2395 * to document the testing for DFS for that chipset.
2396 */
2397static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2398{
2399
2400 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002401 /* for temporary testing DFS with 9280 */
2402 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002403 /* AR9580 will likely be our first target to get testing on */
2404 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002405 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002406 default:
2407 return false;
2408 }
2409}
2410
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002411int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002412{
Sujith2660b812009-02-09 13:27:26 +05302413 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002414 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002415 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002416 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002417
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302418 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002419 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420
Sujithf74df6f2009-02-09 13:27:24 +05302421 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002422 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302423
Sujith2660b812009-02-09 13:27:26 +05302424 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302425 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002426 if (regulatory->current_rd == 0x64 ||
2427 regulatory->current_rd == 0x65)
2428 regulatory->current_rd += 5;
2429 else if (regulatory->current_rd == 0x41)
2430 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002431 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2432 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002433 }
Sujithdc2222a2008-08-14 13:26:55 +05302434
Sujithf74df6f2009-02-09 13:27:24 +05302435 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002436 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002437 ath_err(common,
2438 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002439 return -EINVAL;
2440 }
2441
Felix Fietkaud4659912010-10-14 16:02:39 +02002442 if (eeval & AR5416_OPFLAGS_11A)
2443 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002444
Felix Fietkaud4659912010-10-14 16:02:39 +02002445 if (eeval & AR5416_OPFLAGS_11G)
2446 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302447
Sujith Manoharane41db612012-09-10 09:20:12 +05302448 if (AR_SREV_9485(ah) ||
2449 AR_SREV_9285(ah) ||
2450 AR_SREV_9330(ah) ||
2451 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002452 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302453 else if (AR_SREV_9462(ah))
2454 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002455 else if (!AR_SREV_9280_20_OR_LATER(ah))
2456 chip_chainmask = 7;
2457 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2458 chip_chainmask = 3;
2459 else
2460 chip_chainmask = 7;
2461
Sujithf74df6f2009-02-09 13:27:24 +05302462 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002463 /*
2464 * For AR9271 we will temporarilly uses the rx chainmax as read from
2465 * the EEPROM.
2466 */
Sujith8147f5d2009-02-20 15:13:23 +05302467 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002468 !(eeval & AR5416_OPFLAGS_11A) &&
2469 !(AR_SREV_9271(ah)))
2470 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302471 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002472 else if (AR_SREV_9100(ah))
2473 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302474 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002475 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302476 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302477
Felix Fietkau60540692011-07-19 08:46:44 +02002478 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2479 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002480 ah->txchainmask = pCap->tx_chainmask;
2481 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002482
Felix Fietkau7a370812010-09-22 12:34:52 +02002483 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302484
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002485 /* enable key search for every frame in an aggregate */
2486 if (AR_SREV_9300_20_OR_LATER(ah))
2487 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2488
Bruno Randolfce2220d2010-09-17 11:36:25 +09002489 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2490
Felix Fietkau0db156e2011-03-23 20:57:29 +01002491 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302492 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2493 else
2494 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2495
Sujith5b5fa352010-03-17 14:25:15 +05302496 if (AR_SREV_9271(ah))
2497 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302498 else if (AR_DEVID_7010(ah))
2499 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302500 else if (AR_SREV_9300_20_OR_LATER(ah))
2501 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2502 else if (AR_SREV_9287_11_OR_LATER(ah))
2503 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002504 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302505 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002506 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302507 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2508 else
2509 pCap->num_gpio_pins = AR_NUM_GPIO;
2510
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302511 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302512 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302513 else
Sujithf1dc5602008-10-29 10:16:30 +05302514 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302515
Johannes Berg74e13062013-07-03 20:55:38 +02002516#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302517 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2518 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2519 ah->rfkill_gpio =
2520 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2521 ah->rfkill_polarity =
2522 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302523
2524 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2525 }
2526#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002527 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302528 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2529 else
2530 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302531
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302532 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302533 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2534 else
2535 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2536
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002537 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002538 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302539 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002540 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2541
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002542 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2543 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2544 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002545 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002546 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002547 } else {
2548 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002549 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002550 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002551 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002552
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002553 if (AR_SREV_9300_20_OR_LATER(ah))
2554 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2555
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002556 if (AR_SREV_9300_20_OR_LATER(ah))
2557 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2558
Felix Fietkaua42acef2010-09-22 12:34:54 +02002559 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002560 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2561
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002562 if (AR_SREV_9285(ah))
2563 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2564 ant_div_ctl1 =
2565 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2566 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1))
2567 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2568 }
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302569 if (AR_SREV_9300_20_OR_LATER(ah)) {
2570 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2571 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2572 }
2573
2574
Sujith Manoharan06236e52012-09-16 08:07:12 +05302575 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302576 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
2577 /*
2578 * enable the diversity-combining algorithm only when
2579 * both enable_lna_div and enable_fast_div are set
2580 * Table for Diversity
2581 * ant_div_alt_lnaconf bit 0-1
2582 * ant_div_main_lnaconf bit 2-3
2583 * ant_div_alt_gaintb bit 4
2584 * ant_div_main_gaintb bit 5
2585 * enable_ant_div_lnadiv bit 6
2586 * enable_ant_fast_div bit 7
2587 */
2588 if ((ant_div_ctl1 >> 0x6) == 0x3)
2589 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
2590 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002591
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002592 if (ath9k_hw_dfs_tested(ah))
2593 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2594
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002595 tx_chainmask = pCap->tx_chainmask;
2596 rx_chainmask = pCap->rx_chainmask;
2597 while (tx_chainmask || rx_chainmask) {
2598 if (tx_chainmask & BIT(0))
2599 pCap->max_txchains++;
2600 if (rx_chainmask & BIT(0))
2601 pCap->max_rxchains++;
2602
2603 tx_chainmask >>= 1;
2604 rx_chainmask >>= 1;
2605 }
2606
Sujith Manoharana4a29542012-09-10 09:20:03 +05302607 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302608 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2609 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2610
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302611 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302612 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302613 }
2614
Sujith Manoharan846e4382013-06-03 09:19:24 +05302615 if (AR_SREV_9462(ah))
2616 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302617
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302618 if (AR_SREV_9300_20_OR_LATER(ah) &&
2619 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2620 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2621
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302622 /*
2623 * Fast channel change across bands is available
2624 * only for AR9462 and AR9565.
2625 */
2626 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2627 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2628
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002629 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002630}
2631
Sujithf1dc5602008-10-29 10:16:30 +05302632/****************************/
2633/* GPIO / RFKILL / Antennae */
2634/****************************/
2635
Sujithcbe61d82009-02-09 13:27:12 +05302636static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302637 u32 gpio, u32 type)
2638{
2639 int addr;
2640 u32 gpio_shift, tmp;
2641
2642 if (gpio > 11)
2643 addr = AR_GPIO_OUTPUT_MUX3;
2644 else if (gpio > 5)
2645 addr = AR_GPIO_OUTPUT_MUX2;
2646 else
2647 addr = AR_GPIO_OUTPUT_MUX1;
2648
2649 gpio_shift = (gpio % 6) * 5;
2650
2651 if (AR_SREV_9280_20_OR_LATER(ah)
2652 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2653 REG_RMW(ah, addr, (type << gpio_shift),
2654 (0x1f << gpio_shift));
2655 } else {
2656 tmp = REG_READ(ah, addr);
2657 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2658 tmp &= ~(0x1f << gpio_shift);
2659 tmp |= (type << gpio_shift);
2660 REG_WRITE(ah, addr, tmp);
2661 }
2662}
2663
Sujithcbe61d82009-02-09 13:27:12 +05302664void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302665{
2666 u32 gpio_shift;
2667
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002668 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302669
Sujith88c1f4f2010-06-30 14:46:31 +05302670 if (AR_DEVID_7010(ah)) {
2671 gpio_shift = gpio;
2672 REG_RMW(ah, AR7010_GPIO_OE,
2673 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2674 (AR7010_GPIO_OE_MASK << gpio_shift));
2675 return;
2676 }
Sujithf1dc5602008-10-29 10:16:30 +05302677
Sujith88c1f4f2010-06-30 14:46:31 +05302678 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302679 REG_RMW(ah,
2680 AR_GPIO_OE_OUT,
2681 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2682 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2683}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002684EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302685
Sujithcbe61d82009-02-09 13:27:12 +05302686u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302687{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302688#define MS_REG_READ(x, y) \
2689 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2690
Sujith2660b812009-02-09 13:27:26 +05302691 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302692 return 0xffffffff;
2693
Sujith88c1f4f2010-06-30 14:46:31 +05302694 if (AR_DEVID_7010(ah)) {
2695 u32 val;
2696 val = REG_READ(ah, AR7010_GPIO_IN);
2697 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2698 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002699 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2700 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002701 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302702 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002703 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302704 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002705 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302706 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002707 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302708 return MS_REG_READ(AR928X, gpio) != 0;
2709 else
2710 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302711}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002712EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302713
Sujithcbe61d82009-02-09 13:27:12 +05302714void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302715 u32 ah_signal_type)
2716{
2717 u32 gpio_shift;
2718
Sujith88c1f4f2010-06-30 14:46:31 +05302719 if (AR_DEVID_7010(ah)) {
2720 gpio_shift = gpio;
2721 REG_RMW(ah, AR7010_GPIO_OE,
2722 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2723 (AR7010_GPIO_OE_MASK << gpio_shift));
2724 return;
2725 }
2726
Sujithf1dc5602008-10-29 10:16:30 +05302727 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302728 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302729 REG_RMW(ah,
2730 AR_GPIO_OE_OUT,
2731 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2732 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2733}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002734EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302735
Sujithcbe61d82009-02-09 13:27:12 +05302736void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302737{
Sujith88c1f4f2010-06-30 14:46:31 +05302738 if (AR_DEVID_7010(ah)) {
2739 val = val ? 0 : 1;
2740 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2741 AR_GPIO_BIT(gpio));
2742 return;
2743 }
2744
Sujith5b5fa352010-03-17 14:25:15 +05302745 if (AR_SREV_9271(ah))
2746 val = ~val;
2747
Sujithf1dc5602008-10-29 10:16:30 +05302748 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2749 AR_GPIO_BIT(gpio));
2750}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002751EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302752
Sujithcbe61d82009-02-09 13:27:12 +05302753void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302754{
2755 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2756}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002757EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302758
Sujithf1dc5602008-10-29 10:16:30 +05302759/*********************/
2760/* General Operation */
2761/*********************/
2762
Sujithcbe61d82009-02-09 13:27:12 +05302763u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302764{
2765 u32 bits = REG_READ(ah, AR_RX_FILTER);
2766 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2767
2768 if (phybits & AR_PHY_ERR_RADAR)
2769 bits |= ATH9K_RX_FILTER_PHYRADAR;
2770 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2771 bits |= ATH9K_RX_FILTER_PHYERR;
2772
2773 return bits;
2774}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002775EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302776
Sujithcbe61d82009-02-09 13:27:12 +05302777void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302778{
2779 u32 phybits;
2780
Sujith7d0d0df2010-04-16 11:53:57 +05302781 ENABLE_REGWRITE_BUFFER(ah);
2782
Sujith Manoharana4a29542012-09-10 09:20:03 +05302783 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302784 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2785
Sujith7ea310b2009-09-03 12:08:43 +05302786 REG_WRITE(ah, AR_RX_FILTER, bits);
2787
Sujithf1dc5602008-10-29 10:16:30 +05302788 phybits = 0;
2789 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2790 phybits |= AR_PHY_ERR_RADAR;
2791 if (bits & ATH9K_RX_FILTER_PHYERR)
2792 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2793 REG_WRITE(ah, AR_PHY_ERR, phybits);
2794
2795 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002796 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302797 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002798 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302799
2800 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302801}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002802EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302803
Sujithcbe61d82009-02-09 13:27:12 +05302804bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302805{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302806 if (ath9k_hw_mci_is_enabled(ah))
2807 ar9003_mci_bt_gain_ctrl(ah);
2808
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302809 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2810 return false;
2811
2812 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002813 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302814 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302815}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002816EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302817
Sujithcbe61d82009-02-09 13:27:12 +05302818bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302819{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002820 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302821 return false;
2822
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302823 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2824 return false;
2825
2826 ath9k_hw_init_pll(ah, NULL);
2827 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302828}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002829EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302830
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002831static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302832{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002833 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002834
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002835 if (IS_CHAN_2GHZ(chan))
2836 gain_param = EEP_ANTENNA_GAIN_2G;
2837 else
2838 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302839
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002840 return ah->eep_ops->get_eeprom(ah, gain_param);
2841}
2842
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002843void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2844 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002845{
2846 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2847 struct ieee80211_channel *channel;
2848 int chan_pwr, new_pwr, max_gain;
2849 int ant_gain, ant_reduction = 0;
2850
2851 if (!chan)
2852 return;
2853
2854 channel = chan->chan;
2855 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2856 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2857 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2858
2859 ant_gain = get_antenna_gain(ah, chan);
2860 if (ant_gain > max_gain)
2861 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302862
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002863 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002864 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002865 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002866}
2867
2868void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2869{
2870 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2871 struct ath9k_channel *chan = ah->curchan;
2872 struct ieee80211_channel *channel = chan->chan;
2873
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002874 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002875 if (test)
2876 channel->max_power = MAX_RATE_POWER / 2;
2877
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002878 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002879
2880 if (test)
2881 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302882}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002883EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302884
Sujithcbe61d82009-02-09 13:27:12 +05302885void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302886{
Sujith2660b812009-02-09 13:27:26 +05302887 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302888}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002889EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302890
Sujithcbe61d82009-02-09 13:27:12 +05302891void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302892{
2893 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2894 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2895}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002896EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302897
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002898void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302899{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002900 struct ath_common *common = ath9k_hw_common(ah);
2901
2902 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2903 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2904 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302905}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002906EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302907
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002908#define ATH9K_MAX_TSF_READ 10
2909
Sujithcbe61d82009-02-09 13:27:12 +05302910u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302911{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002912 u32 tsf_lower, tsf_upper1, tsf_upper2;
2913 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302914
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002915 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2916 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2917 tsf_lower = REG_READ(ah, AR_TSF_L32);
2918 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2919 if (tsf_upper2 == tsf_upper1)
2920 break;
2921 tsf_upper1 = tsf_upper2;
2922 }
Sujithf1dc5602008-10-29 10:16:30 +05302923
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002924 WARN_ON( i == ATH9K_MAX_TSF_READ );
2925
2926 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302927}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002928EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302929
Sujithcbe61d82009-02-09 13:27:12 +05302930void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002931{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002932 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002933 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002934}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002935EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002936
Sujithcbe61d82009-02-09 13:27:12 +05302937void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302938{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002939 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2940 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002941 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002942 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002943
Sujithf1dc5602008-10-29 10:16:30 +05302944 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002945}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002946EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302948void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002949{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302950 if (set)
Sujith2660b812009-02-09 13:27:26 +05302951 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002952 else
Sujith2660b812009-02-09 13:27:26 +05302953 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002954}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002955EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002956
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002957void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002958{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002959 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302960 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002961
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002962 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302963 macmode = AR_2040_JOINED_RX_CLEAR;
2964 else
2965 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002966
Sujithf1dc5602008-10-29 10:16:30 +05302967 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002968}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302969
2970/* HW Generic timers configuration */
2971
2972static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2973{
2974 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2975 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2976 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2977 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2978 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2979 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2980 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2981 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2982 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2983 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2984 AR_NDP2_TIMER_MODE, 0x0002},
2985 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2986 AR_NDP2_TIMER_MODE, 0x0004},
2987 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2988 AR_NDP2_TIMER_MODE, 0x0008},
2989 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2990 AR_NDP2_TIMER_MODE, 0x0010},
2991 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2992 AR_NDP2_TIMER_MODE, 0x0020},
2993 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2994 AR_NDP2_TIMER_MODE, 0x0040},
2995 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2996 AR_NDP2_TIMER_MODE, 0x0080}
2997};
2998
2999/* HW generic timer primitives */
3000
3001/* compute and clear index of rightmost 1 */
3002static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
3003{
3004 u32 b;
3005
3006 b = *mask;
3007 b &= (0-b);
3008 *mask &= ~b;
3009 b *= debruijn32;
3010 b >>= 27;
3011
3012 return timer_table->gen_timer_index[b];
3013}
3014
Felix Fietkaudd347f22011-03-22 21:54:17 +01003015u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303016{
3017 return REG_READ(ah, AR_TSF_L32);
3018}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003019EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303020
3021struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3022 void (*trigger)(void *),
3023 void (*overflow)(void *),
3024 void *arg,
3025 u8 timer_index)
3026{
3027 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3028 struct ath_gen_timer *timer;
3029
3030 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003031 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303032 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033
3034 /* allocate a hardware generic timer slot */
3035 timer_table->timers[timer_index] = timer;
3036 timer->index = timer_index;
3037 timer->trigger = trigger;
3038 timer->overflow = overflow;
3039 timer->arg = arg;
3040
3041 return timer;
3042}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003043EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303044
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003045void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3046 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303047 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003048 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303049{
3050 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303051 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303052
3053 BUG_ON(!timer_period);
3054
3055 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3056
3057 tsf = ath9k_hw_gettsf32(ah);
3058
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303059 timer_next = tsf + trig_timeout;
3060
Sujith Manoharan14335312013-06-18 10:13:39 +05303061 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003062 "current tsf %x period %x timer_next %x\n",
3063 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303064
3065 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066 * Program generic timer registers
3067 */
3068 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3069 timer_next);
3070 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3071 timer_period);
3072 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3073 gen_tmr_configuration[timer->index].mode_mask);
3074
Sujith Manoharana4a29542012-09-10 09:20:03 +05303075 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303076 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303077 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303078 * to use. But we still follow the old rule, 0 - 7 use tsf and
3079 * 8 - 15 use tsf2.
3080 */
3081 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3082 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3083 (1 << timer->index));
3084 else
3085 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3086 (1 << timer->index));
3087 }
3088
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303089 /* Enable both trigger and thresh interrupt masks */
3090 REG_SET_BIT(ah, AR_IMR_S5,
3091 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3092 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303093}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003094EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003096void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303097{
3098 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3099
3100 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3101 (timer->index >= ATH_MAX_GEN_TIMER)) {
3102 return;
3103 }
3104
3105 /* Clear generic timer enable bits. */
3106 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3107 gen_tmr_configuration[timer->index].mode_mask);
3108
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303109 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3110 /*
3111 * Need to switch back to TSF if it was using TSF2.
3112 */
3113 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3114 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3115 (1 << timer->index));
3116 }
3117 }
3118
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303119 /* Disable both trigger and thresh interrupt masks */
3120 REG_CLR_BIT(ah, AR_IMR_S5,
3121 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3122 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3123
3124 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303125}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003126EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303127
3128void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3129{
3130 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3131
3132 /* free the hardware generic timer slot */
3133 timer_table->timers[timer->index] = NULL;
3134 kfree(timer);
3135}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003136EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303137
3138/*
3139 * Generic Timer Interrupts handling
3140 */
3141void ath_gen_timer_isr(struct ath_hw *ah)
3142{
3143 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3144 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003145 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303146 u32 trigger_mask, thresh_mask, index;
3147
3148 /* get hardware generic timer interrupt status */
3149 trigger_mask = ah->intr_gen_timer_trigger;
3150 thresh_mask = ah->intr_gen_timer_thresh;
3151 trigger_mask &= timer_table->timer_mask.val;
3152 thresh_mask &= timer_table->timer_mask.val;
3153
3154 trigger_mask &= ~thresh_mask;
3155
3156 while (thresh_mask) {
3157 index = rightmost_index(timer_table, &thresh_mask);
3158 timer = timer_table->timers[index];
3159 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303160 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003161 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303162 timer->overflow(timer->arg);
3163 }
3164
3165 while (trigger_mask) {
3166 index = rightmost_index(timer_table, &trigger_mask);
3167 timer = timer_table->timers[index];
3168 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303169 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003170 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303171 timer->trigger(timer->arg);
3172 }
3173}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003174EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003175
Sujith05020d22010-03-17 14:25:23 +05303176/********/
3177/* HTC */
3178/********/
3179
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003180static struct {
3181 u32 version;
3182 const char * name;
3183} ath_mac_bb_names[] = {
3184 /* Devices with external radios */
3185 { AR_SREV_VERSION_5416_PCI, "5416" },
3186 { AR_SREV_VERSION_5416_PCIE, "5418" },
3187 { AR_SREV_VERSION_9100, "9100" },
3188 { AR_SREV_VERSION_9160, "9160" },
3189 /* Single-chip solutions */
3190 { AR_SREV_VERSION_9280, "9280" },
3191 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003192 { AR_SREV_VERSION_9287, "9287" },
3193 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003194 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003195 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003196 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303197 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303198 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003199 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303200 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003201};
3202
3203/* For devices with external radios */
3204static struct {
3205 u16 version;
3206 const char * name;
3207} ath_rf_names[] = {
3208 { 0, "5133" },
3209 { AR_RAD5133_SREV_MAJOR, "5133" },
3210 { AR_RAD5122_SREV_MAJOR, "5122" },
3211 { AR_RAD2133_SREV_MAJOR, "2133" },
3212 { AR_RAD2122_SREV_MAJOR, "2122" }
3213};
3214
3215/*
3216 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3217 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003218static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003219{
3220 int i;
3221
3222 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3223 if (ath_mac_bb_names[i].version == mac_bb_version) {
3224 return ath_mac_bb_names[i].name;
3225 }
3226 }
3227
3228 return "????";
3229}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003230
3231/*
3232 * Return the RF name. "????" is returned if the RF is unknown.
3233 * Used for devices with external radios.
3234 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003235static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003236{
3237 int i;
3238
3239 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3240 if (ath_rf_names[i].version == rf_version) {
3241 return ath_rf_names[i].name;
3242 }
3243 }
3244
3245 return "????";
3246}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003247
3248void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3249{
3250 int used;
3251
3252 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003253 if (AR_SREV_9280_20_OR_LATER(ah)) {
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003254 used = snprintf(hw_name, len,
3255 "Atheros AR%s Rev:%x",
3256 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3257 ah->hw_version.macRev);
3258 }
3259 else {
3260 used = snprintf(hw_name, len,
3261 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3262 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3263 ah->hw_version.macRev,
3264 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev &
3265 AR_RADIO_SREV_MAJOR)),
3266 ah->hw_version.phyRev);
3267 }
3268
3269 hw_name[used] = '\0';
3270}
3271EXPORT_SYMBOL(ath9k_hw_name);