blob: 3822d25723a60ea5e03224592242c032a7e7cf68 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Chon Ming Lee00fc31b2014-04-09 13:28:15 +030032#define _PIPE3(pipe, a, b, c) (pipe < 2 ? _PIPE(pipe, a, b) : c)
33#define _PORT3(port, a, b, c) (port < 2 ? _PORT(port, a, b) : c)
Eugeni Dodonov2b139522012-03-29 12:32:22 -030034
Daniel Vetter6b26c862012-04-24 14:04:12 +020035#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
36#define _MASKED_BIT_DISABLE(a) ((a) << 16)
37
Jesse Barnes585fb112008-07-29 11:54:06 -070038/* PCI config space */
39
40#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070041#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070042#define GC_CLOCK_133_200 (0 << 0)
43#define GC_CLOCK_100_200 (1 << 0)
44#define GC_CLOCK_100_133 (2 << 0)
45#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080046#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070047#define GCFGC 0xf0 /* 915+ only */
48#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
49#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020051#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
52#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
53#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
54#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
55#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
56#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070057#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070058#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
59#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
60#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
61#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
62#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
63#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
64#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
65#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
66#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
67#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
68#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
69#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
70#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
71#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
72#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
73#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
74#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
75#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
76#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010077#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
78
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070079
80/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070081#define I965_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070082#define GRDOM_FULL (0<<2)
83#define GRDOM_RENDER (1<<2)
84#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070085#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020086#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070087
Ville Syrjäläb3a3f032014-05-19 19:23:24 +030088#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
89#define ILK_GRDOM_FULL (0<<1)
90#define ILK_GRDOM_RENDER (1<<1)
91#define ILK_GRDOM_MEDIA (3<<1)
92#define ILK_GRDOM_MASK (3<<1)
93#define ILK_GRDOM_RESET_ENABLE (1<<0)
94
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070095#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
96#define GEN6_MBC_SNPCR_SHIFT 21
97#define GEN6_MBC_SNPCR_MASK (3<<21)
98#define GEN6_MBC_SNPCR_MAX (0<<21)
99#define GEN6_MBC_SNPCR_MED (1<<21)
100#define GEN6_MBC_SNPCR_LOW (2<<21)
101#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
102
Imre Deak9e72b462014-05-05 15:13:55 +0300103#define VLV_G3DCTL 0x9024
104#define VLV_GSCKGCTL 0x9028
105
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100106#define GEN6_MBCTL 0x0907c
107#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
108#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
109#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
110#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
111#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
112
Eric Anholtcff458c2010-11-18 09:31:14 +0800113#define GEN6_GDRST 0x941c
114#define GEN6_GRDOM_FULL (1 << 0)
115#define GEN6_GRDOM_RENDER (1 << 1)
116#define GEN6_GRDOM_MEDIA (1 << 2)
117#define GEN6_GRDOM_BLT (1 << 3)
118
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
120#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
121#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
122#define PP_DIR_DCLV_2G 0xffffffff
123
Ben Widawsky94e409c2013-11-04 22:29:36 -0800124#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
125#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
126
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100127#define GAM_ECOCHK 0x4090
128#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700129#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100130#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
131#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300132#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
133#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
134#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
135#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
136#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100137
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200138#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300139#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200140#define ECOBITS_PPGTT_CACHE64B (3<<8)
141#define ECOBITS_PPGTT_CACHE4B (0<<8)
142
Daniel Vetterbe901a52012-04-11 20:42:39 +0200143#define GAB_CTL 0x24000
144#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
145
Jesse Barnes585fb112008-07-29 11:54:06 -0700146/* VGA stuff */
147
148#define VGA_ST01_MDA 0x3ba
149#define VGA_ST01_CGA 0x3da
150
151#define VGA_MSR_WRITE 0x3c2
152#define VGA_MSR_READ 0x3cc
153#define VGA_MSR_MEM_EN (1<<1)
154#define VGA_MSR_CGA_MODE (1<<0)
155
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300156#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100157#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300158#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700159
160#define VGA_AR_INDEX 0x3c0
161#define VGA_AR_VID_EN (1<<5)
162#define VGA_AR_DATA_WRITE 0x3c0
163#define VGA_AR_DATA_READ 0x3c1
164
165#define VGA_GR_INDEX 0x3ce
166#define VGA_GR_DATA 0x3cf
167/* GR05 */
168#define VGA_GR_MEM_READ_MODE_SHIFT 3
169#define VGA_GR_MEM_READ_MODE_PLANE 1
170/* GR06 */
171#define VGA_GR_MEM_MODE_MASK 0xc
172#define VGA_GR_MEM_MODE_SHIFT 2
173#define VGA_GR_MEM_A0000_AFFFF 0
174#define VGA_GR_MEM_A0000_BFFFF 1
175#define VGA_GR_MEM_B0000_B7FFF 2
176#define VGA_GR_MEM_B0000_BFFFF 3
177
178#define VGA_DACMASK 0x3c6
179#define VGA_DACRX 0x3c7
180#define VGA_DACWX 0x3c8
181#define VGA_DACDATA 0x3c9
182
183#define VGA_CR_INDEX_MDA 0x3b4
184#define VGA_CR_DATA_MDA 0x3b5
185#define VGA_CR_INDEX_CGA 0x3d4
186#define VGA_CR_DATA_CGA 0x3d5
187
188/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800189 * Instruction field definitions used by the command parser
190 */
191#define INSTR_CLIENT_SHIFT 29
192#define INSTR_CLIENT_MASK 0xE0000000
193#define INSTR_MI_CLIENT 0x0
194#define INSTR_BC_CLIENT 0x2
195#define INSTR_RC_CLIENT 0x3
196#define INSTR_SUBCLIENT_SHIFT 27
197#define INSTR_SUBCLIENT_MASK 0x18000000
198#define INSTR_MEDIA_SUBCLIENT 0x2
199
200/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700201 * Memory interface instructions used by the kernel
202 */
203#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800204/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
205#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700206
207#define MI_NOOP MI_INSTR(0, 0)
208#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
209#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200210#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700211#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
212#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
213#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
214#define MI_FLUSH MI_INSTR(0x04, 0)
215#define MI_READ_FLUSH (1 << 0)
216#define MI_EXE_FLUSH (1 << 1)
217#define MI_NO_WRITE_FLUSH (1 << 2)
218#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
219#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800220#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800221#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
222#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
223#define MI_ARB_ENABLE (1<<0)
224#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700225#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800226#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
227#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400228#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200229#define MI_OVERLAY_CONTINUE (0x0<<21)
230#define MI_OVERLAY_ON (0x1<<21)
231#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700232#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500233#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700234#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500235#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200236/* IVB has funny definitions for which plane to flip. */
237#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
238#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
239#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
240#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
241#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
242#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800243#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
244#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
245#define MI_SEMAPHORE_UPDATE (1<<21)
246#define MI_SEMAPHORE_COMPARE (1<<20)
247#define MI_SEMAPHORE_REGISTER (1<<18)
248#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
249#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
250#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
251#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
252#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
253#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
254#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
255#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
256#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
257#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
258#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
259#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100260#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
261#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800262#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
263#define MI_MM_SPACE_GTT (1<<8)
264#define MI_MM_SPACE_PHYSICAL (0<<8)
265#define MI_SAVE_EXT_STATE_EN (1<<3)
266#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800267#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800268#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
270#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
271#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
272#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000273/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
274 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
275 * simply ignores the register load under certain conditions.
276 * - One can actually load arbitrary many arbitrary registers: Simply issue x
277 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
278 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100279#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
280#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100281#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800282#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000283#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700284#define MI_FLUSH_DW_STORE_INDEX (1<<21)
285#define MI_INVALIDATE_TLB (1<<18)
286#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800287#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800288#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700289#define MI_INVALIDATE_BSD (1<<7)
290#define MI_FLUSH_DW_USE_GTT (1<<2)
291#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700292#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100293#define MI_BATCH_NON_SECURE (1)
294/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800295#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100296#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800297#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700298#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100299#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700300#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800301
Rodrigo Vivi94353732013-08-28 16:45:46 -0300302
303#define MI_PREDICATE_RESULT_2 (0x2214)
304#define LOWER_SLICE_ENABLED (1<<0)
305#define LOWER_SLICE_DISABLED (0<<0)
306
Jesse Barnes585fb112008-07-29 11:54:06 -0700307/*
308 * 3D instructions used by the kernel
309 */
310#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
311
312#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
313#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
314#define SC_UPDATE_SCISSOR (0x1<<1)
315#define SC_ENABLE_MASK (0x1<<0)
316#define SC_ENABLE (0x1<<0)
317#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
318#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
319#define SCI_YMIN_MASK (0xffff<<16)
320#define SCI_XMIN_MASK (0xffff<<0)
321#define SCI_YMAX_MASK (0xffff<<16)
322#define SCI_XMAX_MASK (0xffff<<0)
323#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
324#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
325#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
326#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
327#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
328#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
329#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
330#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
331#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
332#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
333#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
334#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
335#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
336#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
337#define BLT_DEPTH_8 (0<<24)
338#define BLT_DEPTH_16_565 (1<<24)
339#define BLT_DEPTH_16_1555 (2<<24)
340#define BLT_DEPTH_32 (3<<24)
341#define BLT_ROP_GXCOPY (0xcc<<16)
342#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
343#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
344#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
345#define ASYNC_FLIP (1<<22)
346#define DISPLAY_PLANE_A (0<<20)
347#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200348#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200349#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800350#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800351#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200352#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700353#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200354#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800355#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200356#define PIPE_CONTROL_DEPTH_STALL (1<<13)
357#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200358#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200359#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
360#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
361#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
362#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200363#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
364#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
365#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200366#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200367#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700368#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700369
Brad Volkin3a6fa982014-02-18 10:15:47 -0800370/*
371 * Commands used only by the command parser
372 */
373#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
374#define MI_ARB_CHECK MI_INSTR(0x05, 0)
375#define MI_RS_CONTROL MI_INSTR(0x06, 0)
376#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
377#define MI_PREDICATE MI_INSTR(0x0C, 0)
378#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
379#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800380#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800381#define MI_URB_CLEAR MI_INSTR(0x19, 0)
382#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
383#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800384#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
385#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800386#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
387#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
388#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
389#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
390#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
391#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
392
393#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
394#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800395#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
396#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800397#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
398#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
399#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
401#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
403#define GFX_OP_3DSTATE_SO_DECL_LIST \
404 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
405
406#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
407 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
408#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
409 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
410#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
411 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
412#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
413 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
414#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
415 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
416
417#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
418
419#define COLOR_BLT ((0x2<<29)|(0x40<<22))
420#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100421
422/*
Brad Volkin5947de92014-02-18 10:15:50 -0800423 * Registers used only by the command parser
424 */
425#define BCS_SWCTRL 0x22200
426
427#define HS_INVOCATION_COUNT 0x2300
428#define DS_INVOCATION_COUNT 0x2308
429#define IA_VERTICES_COUNT 0x2310
430#define IA_PRIMITIVES_COUNT 0x2318
431#define VS_INVOCATION_COUNT 0x2320
432#define GS_INVOCATION_COUNT 0x2328
433#define GS_PRIMITIVES_COUNT 0x2330
434#define CL_INVOCATION_COUNT 0x2338
435#define CL_PRIMITIVES_COUNT 0x2340
436#define PS_INVOCATION_COUNT 0x2348
437#define PS_DEPTH_COUNT 0x2350
438
439/* There are the 4 64-bit counter registers, one for each stream output */
440#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
441
Brad Volkin113a0472014-04-08 14:18:58 -0700442#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
443
444#define GEN7_3DPRIM_END_OFFSET 0x2420
445#define GEN7_3DPRIM_START_VERTEX 0x2430
446#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
447#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
448#define GEN7_3DPRIM_START_INSTANCE 0x243C
449#define GEN7_3DPRIM_BASE_VERTEX 0x2440
450
Kenneth Graunke180b8132014-03-25 22:52:03 -0700451#define OACONTROL 0x2360
452
Brad Volkin220375a2014-02-18 10:15:51 -0800453#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
454#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
455#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
456 _GEN7_PIPEA_DE_LOAD_SL, \
457 _GEN7_PIPEB_DE_LOAD_SL)
458
Brad Volkin5947de92014-02-18 10:15:50 -0800459/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100460 * Reset registers
461 */
462#define DEBUG_RESET_I830 0x6070
463#define DEBUG_RESET_FULL (1<<7)
464#define DEBUG_RESET_RENDER (1<<8)
465#define DEBUG_RESET_DISPLAY (1<<9)
466
Jesse Barnes57f350b2012-03-28 13:39:25 -0700467/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300468 * IOSF sideband
469 */
470#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
471#define IOSF_DEVFN_SHIFT 24
472#define IOSF_OPCODE_SHIFT 16
473#define IOSF_PORT_SHIFT 8
474#define IOSF_BYTE_ENABLES_SHIFT 4
475#define IOSF_BAR_SHIFT 1
476#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800477#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300478#define IOSF_PORT_PUNIT 0x4
479#define IOSF_PORT_NC 0x11
480#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300481#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300482#define IOSF_PORT_GPIO_NC 0x13
483#define IOSF_PORT_CCK 0x14
484#define IOSF_PORT_CCU 0xA9
485#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530486#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300487#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
488#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
489
Jesse Barnes30a970c2013-11-04 13:48:12 -0800490/* See configdb bunit SB addr map */
491#define BUNIT_REG_BISOC 0x11
492
Jesse Barnes30a970c2013-11-04 13:48:12 -0800493#define PUNIT_REG_DSPFREQ 0x36
494#define DSPFREQSTAT_SHIFT 30
495#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
496#define DSPFREQGUAR_SHIFT 14
497#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200498
499/* See the PUNIT HAS v0.8 for the below bits */
500enum punit_power_well {
501 PUNIT_POWER_WELL_RENDER = 0,
502 PUNIT_POWER_WELL_MEDIA = 1,
503 PUNIT_POWER_WELL_DISP2D = 3,
504 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
505 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
506 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
507 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
508 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
509 PUNIT_POWER_WELL_DPIO_RX0 = 10,
510 PUNIT_POWER_WELL_DPIO_RX1 = 11,
511
512 PUNIT_POWER_WELL_NUM,
513};
514
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800515#define PUNIT_REG_PWRGT_CTRL 0x60
516#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200517#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
518#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
519#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
520#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
521#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800522
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300523#define PUNIT_REG_GPU_LFM 0xd3
524#define PUNIT_REG_GPU_FREQ_REQ 0xd4
525#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300526#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300527#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
528
529#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
530#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
531
532#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
533#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
534#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
535#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
536#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
537#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
538#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
539#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
540#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
541#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
542
ymohanmabe4fc042013-08-27 23:40:56 +0300543/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800544#define CCK_FUSE_REG 0x8
545#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300546#define CCK_REG_DSI_PLL_FUSE 0x44
547#define CCK_REG_DSI_PLL_CONTROL 0x48
548#define DSI_PLL_VCO_EN (1 << 31)
549#define DSI_PLL_LDO_GATE (1 << 30)
550#define DSI_PLL_P1_POST_DIV_SHIFT 17
551#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
552#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
553#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
554#define DSI_PLL_MUX_MASK (3 << 9)
555#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
556#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
557#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
558#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
559#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
560#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
561#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
562#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
563#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
564#define DSI_PLL_LOCK (1 << 0)
565#define CCK_REG_DSI_PLL_DIVIDER 0x4c
566#define DSI_PLL_LFSR (1 << 31)
567#define DSI_PLL_FRACTION_EN (1 << 30)
568#define DSI_PLL_FRAC_COUNTER_SHIFT 27
569#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
570#define DSI_PLL_USYNC_CNT_SHIFT 18
571#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
572#define DSI_PLL_N1_DIV_SHIFT 16
573#define DSI_PLL_N1_DIV_MASK (3 << 16)
574#define DSI_PLL_M1_DIV_SHIFT 0
575#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800576#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300577
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300578/*
579 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200580 *
581 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200582 *
583 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700584 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300585#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300586
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200587#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700588#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
589#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
590#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700591#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700592
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800593#define DPIO_PHY(pipe) ((pipe) >> 1)
594#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
595
Daniel Vetter598fac62013-04-18 22:01:46 +0200596/*
597 * Per pipe/PLL DPIO regs
598 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800599#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700600#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200601#define DPIO_POST_DIV_DAC 0
602#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
603#define DPIO_POST_DIV_LVDS1 2
604#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700605#define DPIO_K_SHIFT (24) /* 4 bits */
606#define DPIO_P1_SHIFT (21) /* 3 bits */
607#define DPIO_P2_SHIFT (16) /* 5 bits */
608#define DPIO_N_SHIFT (12) /* 4 bits */
609#define DPIO_ENABLE_CALIBRATION (1<<11)
610#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
611#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800612#define _VLV_PLL_DW3_CH1 0x802c
613#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700614
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800615#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700616#define DPIO_REFSEL_OVERRIDE 27
617#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
618#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
619#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530620#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700621#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
622#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800623#define _VLV_PLL_DW5_CH1 0x8034
624#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700625
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800626#define _VLV_PLL_DW7_CH0 0x801c
627#define _VLV_PLL_DW7_CH1 0x803c
628#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700629
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800630#define _VLV_PLL_DW8_CH0 0x8040
631#define _VLV_PLL_DW8_CH1 0x8060
632#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200633
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800634#define VLV_PLL_DW9_BCAST 0xc044
635#define _VLV_PLL_DW9_CH0 0x8044
636#define _VLV_PLL_DW9_CH1 0x8064
637#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200638
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800639#define _VLV_PLL_DW10_CH0 0x8048
640#define _VLV_PLL_DW10_CH1 0x8068
641#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200642
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800643#define _VLV_PLL_DW11_CH0 0x804c
644#define _VLV_PLL_DW11_CH1 0x806c
645#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700646
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800647/* Spec for ref block start counts at DW10 */
648#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200649
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800650#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100651
Daniel Vetter598fac62013-04-18 22:01:46 +0200652/*
653 * Per DDI channel DPIO regs
654 */
655
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800656#define _VLV_PCS_DW0_CH0 0x8200
657#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200658#define DPIO_PCS_TX_LANE2_RESET (1<<16)
659#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800660#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200661
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800662#define _VLV_PCS_DW1_CH0 0x8204
663#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200664#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
665#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
666#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
667#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800668#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200669
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800670#define _VLV_PCS_DW8_CH0 0x8220
671#define _VLV_PCS_DW8_CH1 0x8420
672#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200673
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800674#define _VLV_PCS01_DW8_CH0 0x0220
675#define _VLV_PCS23_DW8_CH0 0x0420
676#define _VLV_PCS01_DW8_CH1 0x2620
677#define _VLV_PCS23_DW8_CH1 0x2820
678#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
679#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200680
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800681#define _VLV_PCS_DW9_CH0 0x8224
682#define _VLV_PCS_DW9_CH1 0x8424
683#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200684
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300685#define _CHV_PCS_DW10_CH0 0x8228
686#define _CHV_PCS_DW10_CH1 0x8428
687#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
688#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
689#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
690
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800691#define _VLV_PCS_DW11_CH0 0x822c
692#define _VLV_PCS_DW11_CH1 0x842c
693#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200694
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800695#define _VLV_PCS_DW12_CH0 0x8230
696#define _VLV_PCS_DW12_CH1 0x8430
697#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200698
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800699#define _VLV_PCS_DW14_CH0 0x8238
700#define _VLV_PCS_DW14_CH1 0x8438
701#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200702
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800703#define _VLV_PCS_DW23_CH0 0x825c
704#define _VLV_PCS_DW23_CH1 0x845c
705#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200706
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800707#define _VLV_TX_DW2_CH0 0x8288
708#define _VLV_TX_DW2_CH1 0x8488
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300709#define DPIO_SWING_MARGIN_SHIFT 16
710#define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
711#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800712#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200713
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800714#define _VLV_TX_DW3_CH0 0x828c
715#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300716/* The following bit for CHV phy */
717#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800718#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
719
720#define _VLV_TX_DW4_CH0 0x8290
721#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300722#define DPIO_SWING_DEEMPH9P5_SHIFT 24
723#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800724#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
725
726#define _VLV_TX3_DW4_CH0 0x690
727#define _VLV_TX3_DW4_CH1 0x2a90
728#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
729
730#define _VLV_TX_DW5_CH0 0x8294
731#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200732#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800733#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200734
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800735#define _VLV_TX_DW11_CH0 0x82ac
736#define _VLV_TX_DW11_CH1 0x84ac
737#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200738
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800739#define _VLV_TX_DW14_CH0 0x82b8
740#define _VLV_TX_DW14_CH1 0x84b8
741#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530742
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300743/* CHV dpPhy registers */
744#define _CHV_PLL_DW0_CH0 0x8000
745#define _CHV_PLL_DW0_CH1 0x8180
746#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
747
748#define _CHV_PLL_DW1_CH0 0x8004
749#define _CHV_PLL_DW1_CH1 0x8184
750#define DPIO_CHV_N_DIV_SHIFT 8
751#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
752#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
753
754#define _CHV_PLL_DW2_CH0 0x8008
755#define _CHV_PLL_DW2_CH1 0x8188
756#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
757
758#define _CHV_PLL_DW3_CH0 0x800c
759#define _CHV_PLL_DW3_CH1 0x818c
760#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
761#define DPIO_CHV_FIRST_MOD (0 << 8)
762#define DPIO_CHV_SECOND_MOD (1 << 8)
763#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
764#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
765
766#define _CHV_PLL_DW6_CH0 0x8018
767#define _CHV_PLL_DW6_CH1 0x8198
768#define DPIO_CHV_GAIN_CTRL_SHIFT 16
769#define DPIO_CHV_INT_COEFF_SHIFT 8
770#define DPIO_CHV_PROP_COEFF_SHIFT 0
771#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
772
773#define _CHV_CMN_DW13_CH0 0x8134
774#define _CHV_CMN_DW0_CH1 0x8080
775#define DPIO_CHV_S1_DIV_SHIFT 21
776#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
777#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
778#define DPIO_CHV_K_DIV_SHIFT 4
779#define DPIO_PLL_FREQLOCK (1 << 1)
780#define DPIO_PLL_LOCK (1 << 0)
781#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
782
783#define _CHV_CMN_DW14_CH0 0x8138
784#define _CHV_CMN_DW1_CH1 0x8084
785#define DPIO_AFC_RECAL (1 << 14)
786#define DPIO_DCLKP_EN (1 << 13)
787#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
788
789#define CHV_CMN_DW30 0x8178
790#define DPIO_LRC_BYPASS (1 << 3)
791
792#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
793 (lane) * 0x200 + (offset))
794
795#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
796#define DPIO_FRC_LATENCY_SHFIT 8
797#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
798#define DPIO_UPAR_SHIFT 30
Jesse Barnes585fb112008-07-29 11:54:06 -0700799/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800800 * Fence registers
801 */
802#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700803#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800804#define I830_FENCE_START_MASK 0x07f80000
805#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800806#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800807#define I830_FENCE_PITCH_SHIFT 4
808#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200809#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700810#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200811#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800812
813#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800814#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800815
816#define FENCE_REG_965_0 0x03000
817#define I965_FENCE_PITCH_SHIFT 2
818#define I965_FENCE_TILING_Y_SHIFT 1
819#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200820#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800821
Eric Anholt4e901fd2009-10-26 16:44:17 -0700822#define FENCE_REG_SANDYBRIDGE_0 0x100000
823#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300824#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700825
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100826/* control register for cpu gtt access */
827#define TILECTL 0x101000
828#define TILECTL_SWZCTL (1 << 0)
829#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
830#define TILECTL_BACKSNOOP_DIS (1 << 3)
831
Jesse Barnesde151cf2008-11-12 10:03:55 -0800832/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700833 * Instruction and interrupt control regs
834 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700835#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200836#define RENDER_RING_BASE 0x02000
837#define BSD_RING_BASE 0x04000
838#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +0800839#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -0700840#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100841#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200842#define RING_TAIL(base) ((base)+0x30)
843#define RING_HEAD(base) ((base)+0x34)
844#define RING_START(base) ((base)+0x38)
845#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000846#define RING_SYNC_0(base) ((base)+0x40)
847#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700848#define RING_SYNC_2(base) ((base)+0x48)
849#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
850#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
851#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
852#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
853#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
854#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
855#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
856#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
857#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
858#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
859#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
860#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700861#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000862#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200863#define RING_HWS_PGA(base) ((base)+0x80)
864#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Imre Deak9e72b462014-05-05 15:13:55 +0300865
866#define GEN7_WR_WATERMARK 0x4028
867#define GEN7_GFX_PRIO_CTRL 0x402C
868#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100869#define ARB_MODE_SWIZZLE_SNB (1<<4)
870#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +0300871#define GEN7_GFX_PEND_TLB0 0x4034
872#define GEN7_GFX_PEND_TLB1 0x4038
873/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
874#define GEN7_LRA_LIMITS_BASE 0x403C
875#define GEN7_LRA_LIMITS_REG_NUM 13
876#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
877#define GEN7_GFX_MAX_REQ_COUNT 0x4074
878
Ben Widawsky31a53362013-11-02 21:07:04 -0700879#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700880#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700881#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700882#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100883#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700884#define RING_FAULT_GTTSEL_MASK (1<<11)
885#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
886#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
887#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100888#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800889#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700890#define BSD_HWS_PGA_GEN7 (0x04180)
891#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700892#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200893#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000894#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000895#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000896#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700897#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700898#define TAIL_ADDR 0x001FFFF8
899#define HEAD_WRAP_COUNT 0xFFE00000
900#define HEAD_WRAP_ONE 0x00200000
901#define HEAD_ADDR 0x001FFFFC
902#define RING_NR_PAGES 0x001FF000
903#define RING_REPORT_MASK 0x00000006
904#define RING_REPORT_64K 0x00000002
905#define RING_REPORT_128K 0x00000004
906#define RING_NO_REPORT 0x00000000
907#define RING_VALID_MASK 0x00000001
908#define RING_VALID 0x00000001
909#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100910#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
911#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000912#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +0300913
914#define GEN7_TLB_RD_ADDR 0x4700
915
Chris Wilson8168bd42010-11-11 17:54:52 +0000916#if 0
917#define PRB0_TAIL 0x02030
918#define PRB0_HEAD 0x02034
919#define PRB0_START 0x02038
920#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700921#define PRB1_TAIL 0x02040 /* 915+ only */
922#define PRB1_HEAD 0x02044 /* 915+ only */
923#define PRB1_START 0x02048 /* 915+ only */
924#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000925#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700926#define IPEIR_I965 0x02064
927#define IPEHR_I965 0x02068
928#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700929#define GEN7_INSTDONE_1 0x0206c
930#define GEN7_SC_INSTDONE 0x07100
931#define GEN7_SAMPLER_INSTDONE 0x0e160
932#define GEN7_ROW_INSTDONE 0x0e164
933#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100934#define RING_IPEIR(base) ((base)+0x64)
935#define RING_IPEHR(base) ((base)+0x68)
936#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100937#define RING_INSTPS(base) ((base)+0x70)
938#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700939#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100940#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530941#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700942#define INSTPS 0x02070 /* 965+ only */
943#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700944#define ACTHD_I965 0x02074
945#define HWS_PGA 0x02080
946#define HWS_ADDRESS_MASK 0xfffff000
947#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700948#define PWRCTXA 0x2088 /* 965GM+ only */
949#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700950#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700951#define IPEHR 0x0208c
952#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700953#define NOPID 0x02094
954#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200955#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000956#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200957#define RING_BBADDR(base) ((base)+0x140)
958#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800959
Chris Wilsonf4068392010-10-27 20:36:41 +0100960#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700961#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300962#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300963#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100964#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300965#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100966#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300967#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100968#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200969#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300970#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200971#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100972
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300973#define FPGA_DBG 0x42300
974#define FPGA_DBG_RM_NOCLAIM (1<<31)
975
Chris Wilson0f3b6842013-01-15 12:05:55 +0000976#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700977/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100978#define DERRMR_PIPEA_SCANLINE (1<<0)
979#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
980#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
981#define DERRMR_PIPEA_VBLANK (1<<3)
982#define DERRMR_PIPEA_HBLANK (1<<5)
983#define DERRMR_PIPEB_SCANLINE (1<<8)
984#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
985#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
986#define DERRMR_PIPEB_VBLANK (1<<11)
987#define DERRMR_PIPEB_HBLANK (1<<13)
988/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
989#define DERRMR_PIPEC_SCANLINE (1<<14)
990#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
991#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
992#define DERRMR_PIPEC_VBLANK (1<<21)
993#define DERRMR_PIPEC_HBLANK (1<<22)
994
Chris Wilson0f3b6842013-01-15 12:05:55 +0000995
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700996/* GM45+ chicken bits -- debug workaround bits that may be required
997 * for various sorts of correct behavior. The top 16 bits of each are
998 * the enables for writing to the corresponding low bit.
999 */
1000#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001001#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001002#define _3D_CHICKEN2 0x0208c
1003/* Disables pipelining of read flushes past the SF-WIZ interface.
1004 * Required on all Ironlake steppings according to the B-Spec, but the
1005 * particular danger of not doing so is not specified.
1006 */
1007# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1008#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001009#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001010#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001011#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1012#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001013
Eric Anholt71cf39b2010-03-08 23:41:55 -08001014#define MI_MODE 0x0209c
1015# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001016# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001017# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301018# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001019# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001020
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001021#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001022#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001023#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1024#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1025#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1026#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
1027#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001028#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001029
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001030#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001031#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001032#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001033#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001034#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001035#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1036#define GFX_REPLAY_MODE (1<<11)
1037#define GFX_PSMI_GRANULARITY (1<<10)
1038#define GFX_PPGTT_ENABLE (1<<9)
1039
Daniel Vettera7e806d2012-07-11 16:27:55 +02001040#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301041#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001042
Imre Deak9e72b462014-05-05 15:13:55 +03001043#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1044#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001045#define SCPD0 0x0209c /* 915+ only */
1046#define IER 0x020a0
1047#define IIR 0x020a4
1048#define IMR 0x020a8
1049#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001050#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -07001051#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001052#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff7630102013-01-24 15:29:52 +02001053#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1054#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1055#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1056#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1057#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001058#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001059#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001060#define EIR 0x020b0
1061#define EMR 0x020b4
1062#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001063#define GM45_ERROR_PAGE_TABLE (1<<5)
1064#define GM45_ERROR_MEM_PRIV (1<<4)
1065#define I915_ERROR_PAGE_TABLE (1<<4)
1066#define GM45_ERROR_CP_PRIV (1<<3)
1067#define I915_ERROR_MEMORY_REFRESH (1<<1)
1068#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001069#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001070#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +00001071#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
1072 will not assert AGPBUSY# and will only
1073 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001074#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001075#define INSTPM_TLB_INVALIDATE (1<<9)
1076#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001077#define ACTHD 0x020c8
1078#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001079#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001080#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001081#define FW_BLC_SELF_EN_MASK (1<<31)
1082#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1083#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001084#define MM_BURST_LENGTH 0x00700000
1085#define MM_FIFO_WATERMARK 0x0001F000
1086#define LM_BURST_LENGTH 0x00000700
1087#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001088#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001089
1090/* Make render/texture TLB fetches lower priorty than associated data
1091 * fetches. This is not turned on by default
1092 */
1093#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1094
1095/* Isoch request wait on GTT enable (Display A/B/C streams).
1096 * Make isoch requests stall on the TLB update. May cause
1097 * display underruns (test mode only)
1098 */
1099#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1100
1101/* Block grant count for isoch requests when block count is
1102 * set to a finite value.
1103 */
1104#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1105#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1106#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1107#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1108#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1109
1110/* Enable render writes to complete in C2/C3/C4 power states.
1111 * If this isn't enabled, render writes are prevented in low
1112 * power states. That seems bad to me.
1113 */
1114#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1115
1116/* This acknowledges an async flip immediately instead
1117 * of waiting for 2TLB fetches.
1118 */
1119#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1120
1121/* Enables non-sequential data reads through arbiter
1122 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001123#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001124
1125/* Disable FSB snooping of cacheable write cycles from binner/render
1126 * command stream
1127 */
1128#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1129
1130/* Arbiter time slice for non-isoch streams */
1131#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1132#define MI_ARB_TIME_SLICE_1 (0 << 5)
1133#define MI_ARB_TIME_SLICE_2 (1 << 5)
1134#define MI_ARB_TIME_SLICE_4 (2 << 5)
1135#define MI_ARB_TIME_SLICE_6 (3 << 5)
1136#define MI_ARB_TIME_SLICE_8 (4 << 5)
1137#define MI_ARB_TIME_SLICE_10 (5 << 5)
1138#define MI_ARB_TIME_SLICE_14 (6 << 5)
1139#define MI_ARB_TIME_SLICE_16 (7 << 5)
1140
1141/* Low priority grace period page size */
1142#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1143#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1144
1145/* Disable display A/B trickle feed */
1146#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1147
1148/* Set display plane priority */
1149#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1150#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1151
Jesse Barnes585fb112008-07-29 11:54:06 -07001152#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001153#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001154#define CM0_IZ_OPT_DISABLE (1<<6)
1155#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001156#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001157#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1158#define CM0_COLOR_EVICT_DISABLE (1<<3)
1159#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1160#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1161#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001162#define GFX_FLSH_CNTL_GEN6 0x101008
1163#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001164#define ECOSKPD 0x021d0
1165#define ECO_GATING_CX_ONLY (1<<3)
1166#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001167
Chia-I Wufe27c602014-01-28 13:29:33 +08001168#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301169#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001170#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001171#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001172#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1173#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001174
Jesse Barnes4efe0702011-01-18 11:25:41 -08001175#define GEN6_BLITTER_ECOSKPD 0x221d0
1176#define GEN6_BLITTER_LOCK_SHIFT 16
1177#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1178
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001179#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1180#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1181
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001182#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001183#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1184#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1185#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1186#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001187
Ben Widawskycc609d52013-05-28 19:22:29 -07001188/* On modern GEN architectures interrupt control consists of two sets
1189 * of registers. The first set pertains to the ring generating the
1190 * interrupt. The second control is for the functional block generating the
1191 * interrupt. These are PM, GT, DE, etc.
1192 *
1193 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1194 * GT interrupt bits, so we don't need to duplicate the defines.
1195 *
1196 * These defines should cover us well from SNB->HSW with minor exceptions
1197 * it can also work on ILK.
1198 */
1199#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1200#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1201#define GT_BLT_USER_INTERRUPT (1 << 22)
1202#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1203#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001204#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001205#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1206#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1207#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1208#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1209#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1210#define GT_RENDER_USER_INTERRUPT (1 << 0)
1211
Ben Widawsky12638c52013-05-28 19:22:31 -07001212#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1213#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1214
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001215#define GT_PARITY_ERROR(dev) \
1216 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001217 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218
Ben Widawskycc609d52013-05-28 19:22:29 -07001219/* These are all the "old" interrupts */
1220#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001221
1222#define I915_PM_INTERRUPT (1<<31)
1223#define I915_ISP_INTERRUPT (1<<22)
1224#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1225#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
1226#define I915_MIPIB_INTERRUPT (1<<19)
1227#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001228#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1229#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001230#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1231#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001232#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001233#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001234#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001235#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001236#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001237#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001238#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001239#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001240#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001241#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001242#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001243#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001244#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001245#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001246#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1247#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1248#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1249#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1250#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001251#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1252#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001253#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001254#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001255#define I915_USER_INTERRUPT (1<<1)
1256#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001257#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001258
1259#define GEN6_BSD_RNCID 0x12198
1260
Ben Widawskya1e969e2012-04-14 18:41:32 -07001261#define GEN7_FF_THREAD_MODE 0x20a0
1262#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001263#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001264#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1265#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1266#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1267#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001268#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001269#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1270#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1271#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1272#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1273#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1274#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1275#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1276#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1277
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001278/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001279 * Framebuffer compression (915+ only)
1280 */
1281
1282#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1283#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1284#define FBC_CONTROL 0x03208
1285#define FBC_CTL_EN (1<<31)
1286#define FBC_CTL_PERIODIC (1<<30)
1287#define FBC_CTL_INTERVAL_SHIFT (16)
1288#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001289#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001290#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001291#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001292#define FBC_COMMAND 0x0320c
1293#define FBC_CMD_COMPRESS (1<<0)
1294#define FBC_STATUS 0x03210
1295#define FBC_STAT_COMPRESSING (1<<31)
1296#define FBC_STAT_COMPRESSED (1<<30)
1297#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001298#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001299#define FBC_CONTROL2 0x03214
1300#define FBC_CTL_FENCE_DBL (0<<4)
1301#define FBC_CTL_IDLE_IMM (0<<2)
1302#define FBC_CTL_IDLE_FULL (1<<2)
1303#define FBC_CTL_IDLE_LINE (2<<2)
1304#define FBC_CTL_IDLE_DEBUG (3<<2)
1305#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001306#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001307#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001308#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001309
1310#define FBC_LL_SIZE (1536)
1311
Jesse Barnes74dff282009-09-14 15:39:40 -07001312/* Framebuffer compression for GM45+ */
1313#define DPFC_CB_BASE 0x3200
1314#define DPFC_CONTROL 0x3208
1315#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001316#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1317#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001318#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001319#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001320#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001321#define DPFC_SR_EN (1<<10)
1322#define DPFC_CTL_LIMIT_1X (0<<6)
1323#define DPFC_CTL_LIMIT_2X (1<<6)
1324#define DPFC_CTL_LIMIT_4X (2<<6)
1325#define DPFC_RECOMP_CTL 0x320c
1326#define DPFC_RECOMP_STALL_EN (1<<27)
1327#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1328#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1329#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1330#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1331#define DPFC_STATUS 0x3210
1332#define DPFC_INVAL_SEG_SHIFT (16)
1333#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1334#define DPFC_COMP_SEG_SHIFT (0)
1335#define DPFC_COMP_SEG_MASK (0x000003ff)
1336#define DPFC_STATUS2 0x3214
1337#define DPFC_FENCE_YOFF 0x3218
1338#define DPFC_CHICKEN 0x3224
1339#define DPFC_HT_MODIFY (1<<31)
1340
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001341/* Framebuffer compression for Ironlake */
1342#define ILK_DPFC_CB_BASE 0x43200
1343#define ILK_DPFC_CONTROL 0x43208
1344/* The bit 28-8 is reserved */
1345#define DPFC_RESERVED (0x1FFFFF00)
1346#define ILK_DPFC_RECOMP_CTL 0x4320c
1347#define ILK_DPFC_STATUS 0x43210
1348#define ILK_DPFC_FENCE_YOFF 0x43218
1349#define ILK_DPFC_CHICKEN 0x43224
1350#define ILK_FBC_RT_BASE 0x2128
1351#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001352#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001353
1354#define ILK_DISPLAY_CHICKEN1 0x42000
1355#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001356#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001357
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001358
Jesse Barnes585fb112008-07-29 11:54:06 -07001359/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001360 * Framebuffer compression for Sandybridge
1361 *
1362 * The following two registers are of type GTTMMADR
1363 */
1364#define SNB_DPFC_CTL_SA 0x100100
1365#define SNB_CPU_FENCE_ENABLE (1<<29)
1366#define DPFC_CPU_FENCE_OFFSET 0x100104
1367
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001368/* Framebuffer compression for Ivybridge */
1369#define IVB_FBC_RT_BASE 0x7020
1370
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001371#define IPS_CTL 0x43408
1372#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001373
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001374#define MSG_FBC_REND_STATE 0x50380
1375#define FBC_REND_NUKE (1<<2)
1376#define FBC_REND_CACHE_CLEAN (1<<1)
1377
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001378/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001379 * GPIO regs
1380 */
1381#define GPIOA 0x5010
1382#define GPIOB 0x5014
1383#define GPIOC 0x5018
1384#define GPIOD 0x501c
1385#define GPIOE 0x5020
1386#define GPIOF 0x5024
1387#define GPIOG 0x5028
1388#define GPIOH 0x502c
1389# define GPIO_CLOCK_DIR_MASK (1 << 0)
1390# define GPIO_CLOCK_DIR_IN (0 << 1)
1391# define GPIO_CLOCK_DIR_OUT (1 << 1)
1392# define GPIO_CLOCK_VAL_MASK (1 << 2)
1393# define GPIO_CLOCK_VAL_OUT (1 << 3)
1394# define GPIO_CLOCK_VAL_IN (1 << 4)
1395# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1396# define GPIO_DATA_DIR_MASK (1 << 8)
1397# define GPIO_DATA_DIR_IN (0 << 9)
1398# define GPIO_DATA_DIR_OUT (1 << 9)
1399# define GPIO_DATA_VAL_MASK (1 << 10)
1400# define GPIO_DATA_VAL_OUT (1 << 11)
1401# define GPIO_DATA_VAL_IN (1 << 12)
1402# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1403
Chris Wilsonf899fc62010-07-20 15:44:45 -07001404#define GMBUS0 0x5100 /* clock/port select */
1405#define GMBUS_RATE_100KHZ (0<<8)
1406#define GMBUS_RATE_50KHZ (1<<8)
1407#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1408#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1409#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1410#define GMBUS_PORT_DISABLED 0
1411#define GMBUS_PORT_SSC 1
1412#define GMBUS_PORT_VGADDC 2
1413#define GMBUS_PORT_PANEL 3
1414#define GMBUS_PORT_DPC 4 /* HDMIC */
1415#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001416#define GMBUS_PORT_DPD 6 /* HDMID */
1417#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001418#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001419#define GMBUS1 0x5104 /* command/status */
1420#define GMBUS_SW_CLR_INT (1<<31)
1421#define GMBUS_SW_RDY (1<<30)
1422#define GMBUS_ENT (1<<29) /* enable timeout */
1423#define GMBUS_CYCLE_NONE (0<<25)
1424#define GMBUS_CYCLE_WAIT (1<<25)
1425#define GMBUS_CYCLE_INDEX (2<<25)
1426#define GMBUS_CYCLE_STOP (4<<25)
1427#define GMBUS_BYTE_COUNT_SHIFT 16
1428#define GMBUS_SLAVE_INDEX_SHIFT 8
1429#define GMBUS_SLAVE_ADDR_SHIFT 1
1430#define GMBUS_SLAVE_READ (1<<0)
1431#define GMBUS_SLAVE_WRITE (0<<0)
1432#define GMBUS2 0x5108 /* status */
1433#define GMBUS_INUSE (1<<15)
1434#define GMBUS_HW_WAIT_PHASE (1<<14)
1435#define GMBUS_STALL_TIMEOUT (1<<13)
1436#define GMBUS_INT (1<<12)
1437#define GMBUS_HW_RDY (1<<11)
1438#define GMBUS_SATOER (1<<10)
1439#define GMBUS_ACTIVE (1<<9)
1440#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1441#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1442#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1443#define GMBUS_NAK_EN (1<<3)
1444#define GMBUS_IDLE_EN (1<<2)
1445#define GMBUS_HW_WAIT_EN (1<<1)
1446#define GMBUS_HW_RDY_EN (1<<0)
1447#define GMBUS5 0x5120 /* byte index */
1448#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001449
Jesse Barnes585fb112008-07-29 11:54:06 -07001450/*
1451 * Clock control & power management
1452 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001453#define DPLL_A_OFFSET 0x6014
1454#define DPLL_B_OFFSET 0x6018
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001455#define CHV_DPLL_C_OFFSET 0x6030
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001456#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1457 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001458
1459#define VGA0 0x6000
1460#define VGA1 0x6004
1461#define VGA_PD 0x6010
1462#define VGA0_PD_P2_DIV_4 (1 << 7)
1463#define VGA0_PD_P1_DIV_2 (1 << 5)
1464#define VGA0_PD_P1_SHIFT 0
1465#define VGA0_PD_P1_MASK (0x1f << 0)
1466#define VGA1_PD_P2_DIV_4 (1 << 15)
1467#define VGA1_PD_P1_DIV_2 (1 << 13)
1468#define VGA1_PD_P1_SHIFT 8
1469#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001470#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001471#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1472#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001473#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001474#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001475#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001476#define DPLL_VGA_MODE_DIS (1 << 28)
1477#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1478#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1479#define DPLL_MODE_MASK (3 << 26)
1480#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1481#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1482#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1483#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1484#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1485#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001486#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001487#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001488#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001489#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001490#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001491#define DPLL_PORTC_READY_MASK (0xf << 4)
1492#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001493
Jesse Barnes585fb112008-07-29 11:54:06 -07001494#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03001495
1496/* Additional CHV pll/phy registers */
1497#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
1498#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03001499#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
1500#define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
1501 ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
1502#define PHY_COM_LANE_RESET_ASSERT(phy, val) \
1503 ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
1504#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
1505#define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
1506
Jesse Barnes585fb112008-07-29 11:54:06 -07001507/*
1508 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1509 * this field (only one bit may be set).
1510 */
1511#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1512#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001513#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001514/* i830, required in DVO non-gang */
1515#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1516#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1517#define PLL_REF_INPUT_DREFCLK (0 << 13)
1518#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1519#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1520#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1521#define PLL_REF_INPUT_MASK (3 << 13)
1522#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001523/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001524# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1525# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1526# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1527# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1528# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1529
Jesse Barnes585fb112008-07-29 11:54:06 -07001530/*
1531 * Parallel to Serial Load Pulse phase selection.
1532 * Selects the phase for the 10X DPLL clock for the PCIe
1533 * digital display port. The range is 4 to 13; 10 or more
1534 * is just a flip delay. The default is 6
1535 */
1536#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1537#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1538/*
1539 * SDVO multiplier for 945G/GM. Not used on 965.
1540 */
1541#define SDVO_MULTIPLIER_MASK 0x000000ff
1542#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1543#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001544
1545#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1546#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001547#define CHV_DPLL_C_MD_OFFSET 0x603c
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001548#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1549 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001550
Jesse Barnes585fb112008-07-29 11:54:06 -07001551/*
1552 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1553 *
1554 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1555 */
1556#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1557#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1558/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1559#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1560#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1561/*
1562 * SDVO/UDI pixel multiplier.
1563 *
1564 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1565 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1566 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1567 * dummy bytes in the datastream at an increased clock rate, with both sides of
1568 * the link knowing how many bytes are fill.
1569 *
1570 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1571 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1572 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1573 * through an SDVO command.
1574 *
1575 * This register field has values of multiplication factor minus 1, with
1576 * a maximum multiplier of 5 for SDVO.
1577 */
1578#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1579#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1580/*
1581 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1582 * This best be set to the default value (3) or the CRT won't work. No,
1583 * I don't entirely understand what this does...
1584 */
1585#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1586#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001587
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001588#define _FPA0 0x06040
1589#define _FPA1 0x06044
1590#define _FPB0 0x06048
1591#define _FPB1 0x0604c
1592#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1593#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001594#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001595#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001596#define FP_N_DIV_SHIFT 16
1597#define FP_M1_DIV_MASK 0x00003f00
1598#define FP_M1_DIV_SHIFT 8
1599#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001600#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001601#define FP_M2_DIV_SHIFT 0
1602#define DPLL_TEST 0x606c
1603#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1604#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1605#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1606#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1607#define DPLLB_TEST_N_BYPASS (1 << 19)
1608#define DPLLB_TEST_M_BYPASS (1 << 18)
1609#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1610#define DPLLA_TEST_N_BYPASS (1 << 3)
1611#define DPLLA_TEST_M_BYPASS (1 << 2)
1612#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1613#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001614#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001615#define DSTATE_PLL_D3_OFF (1<<3)
1616#define DSTATE_GFX_CLOCK_GATING (1<<1)
1617#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001618#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001619# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1620# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1621# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1622# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1623# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1624# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1625# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1626# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1627# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1628# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1629# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1630# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1631# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1632# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1633# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1634# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1635# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1636# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1637# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1638# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1639# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1640# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1641# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1642# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1643# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1644# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1645# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1646# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1647/**
1648 * This bit must be set on the 830 to prevent hangs when turning off the
1649 * overlay scaler.
1650 */
1651# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1652# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1653# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1654# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1655# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1656
1657#define RENCLK_GATE_D1 0x6204
1658# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1659# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1660# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1661# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1662# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1663# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1664# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1665# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1666# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1667/** This bit must be unset on 855,865 */
1668# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1669# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1670# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1671# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1672/** This bit must be set on 855,865. */
1673# define SV_CLOCK_GATE_DISABLE (1 << 0)
1674# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1675# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1676# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1677# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1678# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1679# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1680# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1681# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1682# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1683# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1684# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1685# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1686# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1687# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1688# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1689# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1690# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1691
1692# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1693/** This bit must always be set on 965G/965GM */
1694# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1695# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1696# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1697# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1698# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1699# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1700/** This bit must always be set on 965G */
1701# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1702# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1703# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1704# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1705# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1706# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1707# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1708# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1709# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1710# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1711# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1712# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1713# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1714# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1715# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1716# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1717# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1718# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1719# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1720
1721#define RENCLK_GATE_D2 0x6208
1722#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1723#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1724#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1725#define RAMCLK_GATE_D 0x6210 /* CRL only */
1726#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001727
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001728#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001729#define FW_CSPWRDWNEN (1<<15)
1730
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001731#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1732
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001733#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1734#define CDCLK_FREQ_SHIFT 4
1735#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1736#define CZCLK_FREQ_MASK 0xf
1737#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1738
Jesse Barnes585fb112008-07-29 11:54:06 -07001739/*
1740 * Palette regs
1741 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001742#define PALETTE_A_OFFSET 0xa000
1743#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03001744#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001745#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1746 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001747
Eric Anholt673a3942008-07-30 12:06:12 -07001748/* MCH MMIO space */
1749
1750/*
1751 * MCHBAR mirror.
1752 *
1753 * This mirrors the MCHBAR MMIO space whose location is determined by
1754 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1755 * every way. It is not accessible from the CP register read instructions.
1756 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001757 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1758 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001759 */
1760#define MCHBAR_MIRROR_BASE 0x10000
1761
Yuanhan Liu13982612010-12-15 15:42:31 +08001762#define MCHBAR_MIRROR_BASE_SNB 0x140000
1763
Chris Wilson3ebecd02013-04-12 19:10:13 +01001764/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001765#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001766
Eric Anholt673a3942008-07-30 12:06:12 -07001767/** 915-945 and GM965 MCH register controlling DRAM channel access */
1768#define DCC 0x10200
1769#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1770#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1771#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1772#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1773#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001774#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001775
Li Peng95534262010-05-18 18:58:44 +08001776/** Pineview MCH register contains DDR3 setting */
1777#define CSHRDDR3CTL 0x101a8
1778#define CSHRDDR3CTL_DDR3 (1 << 2)
1779
Eric Anholt673a3942008-07-30 12:06:12 -07001780/** 965 MCH register controlling DRAM channel configuration */
1781#define C0DRB3 0x10206
1782#define C1DRB3 0x10606
1783
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001784/** snb MCH registers for reading the DRAM channel configuration */
1785#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1786#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1787#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1788#define MAD_DIMM_ECC_MASK (0x3 << 24)
1789#define MAD_DIMM_ECC_OFF (0x0 << 24)
1790#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1791#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1792#define MAD_DIMM_ECC_ON (0x3 << 24)
1793#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1794#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1795#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1796#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1797#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1798#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1799#define MAD_DIMM_A_SELECT (0x1 << 16)
1800/* DIMM sizes are in multiples of 256mb. */
1801#define MAD_DIMM_B_SIZE_SHIFT 8
1802#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1803#define MAD_DIMM_A_SIZE_SHIFT 0
1804#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1805
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001806/** snb MCH registers for priority tuning */
1807#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1808#define MCH_SSKPD_WM0_MASK 0x3f
1809#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001810
Jesse Barnesec013e72013-08-20 10:29:23 +01001811#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1812
Keith Packardb11248d2009-06-11 22:28:56 -07001813/* Clocking configuration register */
1814#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001815#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001816#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1817#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1818#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1819#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1820#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001821/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001822#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001823#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001824#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001825#define CLKCFG_MEM_533 (1 << 4)
1826#define CLKCFG_MEM_667 (2 << 4)
1827#define CLKCFG_MEM_800 (3 << 4)
1828#define CLKCFG_MEM_MASK (7 << 4)
1829
Jesse Barnesea056c12010-09-10 10:02:13 -07001830#define TSC1 0x11001
1831#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001832#define TR1 0x11006
1833#define TSFS 0x11020
1834#define TSFS_SLOPE_MASK 0x0000ff00
1835#define TSFS_SLOPE_SHIFT 8
1836#define TSFS_INTR_MASK 0x000000ff
1837
Jesse Barnesf97108d2010-01-29 11:27:07 -08001838#define CRSTANDVID 0x11100
1839#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1840#define PXVFREQ_PX_MASK 0x7f000000
1841#define PXVFREQ_PX_SHIFT 24
1842#define VIDFREQ_BASE 0x11110
1843#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1844#define VIDFREQ2 0x11114
1845#define VIDFREQ3 0x11118
1846#define VIDFREQ4 0x1111c
1847#define VIDFREQ_P0_MASK 0x1f000000
1848#define VIDFREQ_P0_SHIFT 24
1849#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1850#define VIDFREQ_P0_CSCLK_SHIFT 20
1851#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1852#define VIDFREQ_P0_CRCLK_SHIFT 16
1853#define VIDFREQ_P1_MASK 0x00001f00
1854#define VIDFREQ_P1_SHIFT 8
1855#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1856#define VIDFREQ_P1_CSCLK_SHIFT 4
1857#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1858#define INTTOEXT_BASE_ILK 0x11300
1859#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1860#define INTTOEXT_MAP3_SHIFT 24
1861#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1862#define INTTOEXT_MAP2_SHIFT 16
1863#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1864#define INTTOEXT_MAP1_SHIFT 8
1865#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1866#define INTTOEXT_MAP0_SHIFT 0
1867#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1868#define MEMSWCTL 0x11170 /* Ironlake only */
1869#define MEMCTL_CMD_MASK 0xe000
1870#define MEMCTL_CMD_SHIFT 13
1871#define MEMCTL_CMD_RCLK_OFF 0
1872#define MEMCTL_CMD_RCLK_ON 1
1873#define MEMCTL_CMD_CHFREQ 2
1874#define MEMCTL_CMD_CHVID 3
1875#define MEMCTL_CMD_VMMOFF 4
1876#define MEMCTL_CMD_VMMON 5
1877#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1878 when command complete */
1879#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1880#define MEMCTL_FREQ_SHIFT 8
1881#define MEMCTL_SFCAVM (1<<7)
1882#define MEMCTL_TGT_VID_MASK 0x007f
1883#define MEMIHYST 0x1117c
1884#define MEMINTREN 0x11180 /* 16 bits */
1885#define MEMINT_RSEXIT_EN (1<<8)
1886#define MEMINT_CX_SUPR_EN (1<<7)
1887#define MEMINT_CONT_BUSY_EN (1<<6)
1888#define MEMINT_AVG_BUSY_EN (1<<5)
1889#define MEMINT_EVAL_CHG_EN (1<<4)
1890#define MEMINT_MON_IDLE_EN (1<<3)
1891#define MEMINT_UP_EVAL_EN (1<<2)
1892#define MEMINT_DOWN_EVAL_EN (1<<1)
1893#define MEMINT_SW_CMD_EN (1<<0)
1894#define MEMINTRSTR 0x11182 /* 16 bits */
1895#define MEM_RSEXIT_MASK 0xc000
1896#define MEM_RSEXIT_SHIFT 14
1897#define MEM_CONT_BUSY_MASK 0x3000
1898#define MEM_CONT_BUSY_SHIFT 12
1899#define MEM_AVG_BUSY_MASK 0x0c00
1900#define MEM_AVG_BUSY_SHIFT 10
1901#define MEM_EVAL_CHG_MASK 0x0300
1902#define MEM_EVAL_BUSY_SHIFT 8
1903#define MEM_MON_IDLE_MASK 0x00c0
1904#define MEM_MON_IDLE_SHIFT 6
1905#define MEM_UP_EVAL_MASK 0x0030
1906#define MEM_UP_EVAL_SHIFT 4
1907#define MEM_DOWN_EVAL_MASK 0x000c
1908#define MEM_DOWN_EVAL_SHIFT 2
1909#define MEM_SW_CMD_MASK 0x0003
1910#define MEM_INT_STEER_GFX 0
1911#define MEM_INT_STEER_CMR 1
1912#define MEM_INT_STEER_SMI 2
1913#define MEM_INT_STEER_SCI 3
1914#define MEMINTRSTS 0x11184
1915#define MEMINT_RSEXIT (1<<7)
1916#define MEMINT_CONT_BUSY (1<<6)
1917#define MEMINT_AVG_BUSY (1<<5)
1918#define MEMINT_EVAL_CHG (1<<4)
1919#define MEMINT_MON_IDLE (1<<3)
1920#define MEMINT_UP_EVAL (1<<2)
1921#define MEMINT_DOWN_EVAL (1<<1)
1922#define MEMINT_SW_CMD (1<<0)
1923#define MEMMODECTL 0x11190
1924#define MEMMODE_BOOST_EN (1<<31)
1925#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1926#define MEMMODE_BOOST_FREQ_SHIFT 24
1927#define MEMMODE_IDLE_MODE_MASK 0x00030000
1928#define MEMMODE_IDLE_MODE_SHIFT 16
1929#define MEMMODE_IDLE_MODE_EVAL 0
1930#define MEMMODE_IDLE_MODE_CONT 1
1931#define MEMMODE_HWIDLE_EN (1<<15)
1932#define MEMMODE_SWMODE_EN (1<<14)
1933#define MEMMODE_RCLK_GATE (1<<13)
1934#define MEMMODE_HW_UPDATE (1<<12)
1935#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1936#define MEMMODE_FSTART_SHIFT 8
1937#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1938#define MEMMODE_FMAX_SHIFT 4
1939#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1940#define RCBMAXAVG 0x1119c
1941#define MEMSWCTL2 0x1119e /* Cantiga only */
1942#define SWMEMCMD_RENDER_OFF (0 << 13)
1943#define SWMEMCMD_RENDER_ON (1 << 13)
1944#define SWMEMCMD_SWFREQ (2 << 13)
1945#define SWMEMCMD_TARVID (3 << 13)
1946#define SWMEMCMD_VRM_OFF (4 << 13)
1947#define SWMEMCMD_VRM_ON (5 << 13)
1948#define CMDSTS (1<<12)
1949#define SFCAVM (1<<11)
1950#define SWFREQ_MASK 0x0380 /* P0-7 */
1951#define SWFREQ_SHIFT 7
1952#define TARVID_MASK 0x001f
1953#define MEMSTAT_CTG 0x111a0
1954#define RCBMINAVG 0x111a0
1955#define RCUPEI 0x111b0
1956#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001957#define RSTDBYCTL 0x111b8
1958#define RS1EN (1<<31)
1959#define RS2EN (1<<30)
1960#define RS3EN (1<<29)
1961#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1962#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1963#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1964#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1965#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1966#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1967#define RSX_STATUS_MASK (7<<20)
1968#define RSX_STATUS_ON (0<<20)
1969#define RSX_STATUS_RC1 (1<<20)
1970#define RSX_STATUS_RC1E (2<<20)
1971#define RSX_STATUS_RS1 (3<<20)
1972#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1973#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1974#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1975#define RSX_STATUS_RSVD2 (7<<20)
1976#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1977#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1978#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1979#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1980#define RS1CONTSAV_MASK (3<<14)
1981#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1982#define RS1CONTSAV_RSVD (1<<14)
1983#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1984#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1985#define NORMSLEXLAT_MASK (3<<12)
1986#define SLOW_RS123 (0<<12)
1987#define SLOW_RS23 (1<<12)
1988#define SLOW_RS3 (2<<12)
1989#define NORMAL_RS123 (3<<12)
1990#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1991#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1992#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1993#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1994#define RS_CSTATE_MASK (3<<4)
1995#define RS_CSTATE_C367_RS1 (0<<4)
1996#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1997#define RS_CSTATE_RSVD (2<<4)
1998#define RS_CSTATE_C367_RS2 (3<<4)
1999#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2000#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002001#define VIDCTL 0x111c0
2002#define VIDSTS 0x111c8
2003#define VIDSTART 0x111cc /* 8 bits */
2004#define MEMSTAT_ILK 0x111f8
2005#define MEMSTAT_VID_MASK 0x7f00
2006#define MEMSTAT_VID_SHIFT 8
2007#define MEMSTAT_PSTATE_MASK 0x00f8
2008#define MEMSTAT_PSTATE_SHIFT 3
2009#define MEMSTAT_MON_ACTV (1<<2)
2010#define MEMSTAT_SRC_CTL_MASK 0x0003
2011#define MEMSTAT_SRC_CTL_CORE 0
2012#define MEMSTAT_SRC_CTL_TRB 1
2013#define MEMSTAT_SRC_CTL_THM 2
2014#define MEMSTAT_SRC_CTL_STDBY 3
2015#define RCPREVBSYTUPAVG 0x113b8
2016#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002017#define PMMISC 0x11214
2018#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002019#define SDEW 0x1124c
2020#define CSIEW0 0x11250
2021#define CSIEW1 0x11254
2022#define CSIEW2 0x11258
2023#define PEW 0x1125c
2024#define DEW 0x11270
2025#define MCHAFE 0x112c0
2026#define CSIEC 0x112e0
2027#define DMIEC 0x112e4
2028#define DDREC 0x112e8
2029#define PEG0EC 0x112ec
2030#define PEG1EC 0x112f0
2031#define GFXEC 0x112f4
2032#define RPPREVBSYTUPAVG 0x113b8
2033#define RPPREVBSYTDNAVG 0x113bc
2034#define ECR 0x11600
2035#define ECR_GPFE (1<<31)
2036#define ECR_IMONE (1<<30)
2037#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2038#define OGW0 0x11608
2039#define OGW1 0x1160c
2040#define EG0 0x11610
2041#define EG1 0x11614
2042#define EG2 0x11618
2043#define EG3 0x1161c
2044#define EG4 0x11620
2045#define EG5 0x11624
2046#define EG6 0x11628
2047#define EG7 0x1162c
2048#define PXW 0x11664
2049#define PXWL 0x11680
2050#define LCFUSE02 0x116c0
2051#define LCFUSE_HIV_MASK 0x000000ff
2052#define CSIPLL0 0x12c10
2053#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002054#define PEG_BAND_GAP_DATA 0x14d68
2055
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002056#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2057#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
2058#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
2059
Ben Widawsky153b4b952013-10-22 22:05:09 -07002060#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
2061#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2062#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002063
Jesse Barnes585fb112008-07-29 11:54:06 -07002064/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002065 * Logical Context regs
2066 */
2067#define CCID 0x2180
2068#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002069/*
2070 * Notes on SNB/IVB/VLV context size:
2071 * - Power context is saved elsewhere (LLC or stolen)
2072 * - Ring/execlist context is saved on SNB, not on IVB
2073 * - Extended context size already includes render context size
2074 * - We always need to follow the extended context size.
2075 * SNB BSpec has comments indicating that we should use the
2076 * render context size instead if execlists are disabled, but
2077 * based on empirical testing that's just nonsense.
2078 * - Pipelined/VF state is saved on SNB/IVB respectively
2079 * - GT1 size just indicates how much of render context
2080 * doesn't need saving on GT1
2081 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002082#define CXT_SIZE 0x21a0
2083#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2084#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2085#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2086#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2087#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002088#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002089 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2090 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002091#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002092#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2093#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002094#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2095#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2096#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2097#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002098#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002099 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002100/* Haswell does have the CXT_SIZE register however it does not appear to be
2101 * valid. Now, docs explain in dwords what is in the context object. The full
2102 * size is 70720 bytes, however, the power context and execlist context will
2103 * never be saved (power context is stored elsewhere, and execlists don't work
2104 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2105 */
2106#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002107/* Same as Haswell, but 72064 bytes now. */
2108#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2109
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002110
Jesse Barnese454a052013-09-26 17:55:58 -07002111#define VLV_CLK_CTL2 0x101104
2112#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2113
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002114/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002115 * Overlay regs
2116 */
2117
2118#define OVADD 0x30000
2119#define DOVSTA 0x30008
2120#define OC_BUF (0x3<<20)
2121#define OGAMC5 0x30010
2122#define OGAMC4 0x30014
2123#define OGAMC3 0x30018
2124#define OGAMC2 0x3001c
2125#define OGAMC1 0x30020
2126#define OGAMC0 0x30024
2127
2128/*
2129 * Display engine regs
2130 */
2131
Shuang He8bf1e9f2013-10-15 18:55:27 +01002132/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002133#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002134#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002135/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002136#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2137#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2138#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002139/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002140#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2141#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2142#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2143/* embedded DP port on the north display block, reserved on ivb */
2144#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2145#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002146/* vlv source selection */
2147#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2148#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2149#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2150/* with DP port the pipe source is invalid */
2151#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2152#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2153#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2154/* gen3+ source selection */
2155#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2156#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2157#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2158/* with DP/TV port the pipe source is invalid */
2159#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2160#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2161#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2162#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2163#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2164/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002165#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002166
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002167#define _PIPE_CRC_RES_1_A_IVB 0x60064
2168#define _PIPE_CRC_RES_2_A_IVB 0x60068
2169#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2170#define _PIPE_CRC_RES_4_A_IVB 0x60070
2171#define _PIPE_CRC_RES_5_A_IVB 0x60074
2172
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002173#define _PIPE_CRC_RES_RED_A 0x60060
2174#define _PIPE_CRC_RES_GREEN_A 0x60064
2175#define _PIPE_CRC_RES_BLUE_A 0x60068
2176#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2177#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002178
2179/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002180#define _PIPE_CRC_RES_1_B_IVB 0x61064
2181#define _PIPE_CRC_RES_2_B_IVB 0x61068
2182#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2183#define _PIPE_CRC_RES_4_B_IVB 0x61070
2184#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002185
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002186#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002187#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002188 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002189#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002190 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002191#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002192 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002193#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002194 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002195#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002196 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002197
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002198#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002199 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002200#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002201 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002202#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002203 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002204#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002205 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002206#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002207 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002208
Jesse Barnes585fb112008-07-29 11:54:06 -07002209/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002210#define _HTOTAL_A 0x60000
2211#define _HBLANK_A 0x60004
2212#define _HSYNC_A 0x60008
2213#define _VTOTAL_A 0x6000c
2214#define _VBLANK_A 0x60010
2215#define _VSYNC_A 0x60014
2216#define _PIPEASRC 0x6001c
2217#define _BCLRPAT_A 0x60020
2218#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002219
2220/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002221#define _HTOTAL_B 0x61000
2222#define _HBLANK_B 0x61004
2223#define _HSYNC_B 0x61008
2224#define _VTOTAL_B 0x6100c
2225#define _VBLANK_B 0x61010
2226#define _VSYNC_B 0x61014
2227#define _PIPEBSRC 0x6101c
2228#define _BCLRPAT_B 0x61020
2229#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002230
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002231#define TRANSCODER_A_OFFSET 0x60000
2232#define TRANSCODER_B_OFFSET 0x61000
2233#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002234#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002235#define TRANSCODER_EDP_OFFSET 0x6f000
2236
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002237#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2238 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2239 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002240
2241#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2242#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2243#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2244#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2245#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2246#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2247#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2248#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2249#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002250
Ben Widawskyed8546a2013-11-04 22:45:05 -08002251/* HSW+ eDP PSR registers */
2252#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002253#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002254#define EDP_PSR_ENABLE (1<<31)
2255#define EDP_PSR_LINK_DISABLE (0<<27)
2256#define EDP_PSR_LINK_STANDBY (1<<27)
2257#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2258#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2259#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2260#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2261#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2262#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2263#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2264#define EDP_PSR_TP1_TP2_SEL (0<<11)
2265#define EDP_PSR_TP1_TP3_SEL (1<<11)
2266#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2267#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2268#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2269#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2270#define EDP_PSR_TP1_TIME_500us (0<<4)
2271#define EDP_PSR_TP1_TIME_100us (1<<4)
2272#define EDP_PSR_TP1_TIME_2500us (2<<4)
2273#define EDP_PSR_TP1_TIME_0us (3<<4)
2274#define EDP_PSR_IDLE_FRAME_SHIFT 0
2275
Ben Widawsky18b59922013-09-20 09:35:30 -07002276#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2277#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002278#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002279#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002280#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002281#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2282#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2283#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002284
Ben Widawsky18b59922013-09-20 09:35:30 -07002285#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002286#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002287#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2288#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2289#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2290#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2291#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2292#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2293#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2294#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2295#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2296#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2297#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2298#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2299#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2300#define EDP_PSR_STATUS_COUNT_SHIFT 16
2301#define EDP_PSR_STATUS_COUNT_MASK 0xf
2302#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2303#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2304#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2305#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2306#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2307#define EDP_PSR_STATUS_IDLE_MASK 0xf
2308
Ben Widawsky18b59922013-09-20 09:35:30 -07002309#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002310#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002311
Ben Widawsky18b59922013-09-20 09:35:30 -07002312#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002313#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2314#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2315#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2316
Jesse Barnes585fb112008-07-29 11:54:06 -07002317/* VGA port control */
2318#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002319#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002320#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002321
Jesse Barnes585fb112008-07-29 11:54:06 -07002322#define ADPA_DAC_ENABLE (1<<31)
2323#define ADPA_DAC_DISABLE 0
2324#define ADPA_PIPE_SELECT_MASK (1<<30)
2325#define ADPA_PIPE_A_SELECT 0
2326#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002327#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002328/* CPT uses bits 29:30 for pch transcoder select */
2329#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2330#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2331#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2332#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2333#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2334#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2335#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2336#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2337#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2338#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2339#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2340#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2341#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2342#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2343#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2344#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2345#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2346#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2347#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002348#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2349#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002350#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002351#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002352#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002353#define ADPA_HSYNC_CNTL_ENABLE 0
2354#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2355#define ADPA_VSYNC_ACTIVE_LOW 0
2356#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2357#define ADPA_HSYNC_ACTIVE_LOW 0
2358#define ADPA_DPMS_MASK (~(3<<10))
2359#define ADPA_DPMS_ON (0<<10)
2360#define ADPA_DPMS_SUSPEND (1<<10)
2361#define ADPA_DPMS_STANDBY (2<<10)
2362#define ADPA_DPMS_OFF (3<<10)
2363
Chris Wilson939fe4d2010-10-09 10:33:26 +01002364
Jesse Barnes585fb112008-07-29 11:54:06 -07002365/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002366#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002367#define PORTB_HOTPLUG_INT_EN (1 << 29)
2368#define PORTC_HOTPLUG_INT_EN (1 << 28)
2369#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002370#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2371#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2372#define TV_HOTPLUG_INT_EN (1 << 18)
2373#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002374#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2375 PORTC_HOTPLUG_INT_EN | \
2376 PORTD_HOTPLUG_INT_EN | \
2377 SDVOC_HOTPLUG_INT_EN | \
2378 SDVOB_HOTPLUG_INT_EN | \
2379 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002380#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002381#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2382/* must use period 64 on GM45 according to docs */
2383#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2384#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2385#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2386#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2387#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2388#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2389#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2390#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2391#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2392#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2393#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2394#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002395
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002396#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002397/*
2398 * HDMI/DP bits are gen4+
2399 *
2400 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2401 * Please check the detailed lore in the commit message for for experimental
2402 * evidence.
2403 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002404#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2405#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2406#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2407/* VLV DP/HDMI bits again match Bspec */
2408#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2409#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2410#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002411#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2412#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2413#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002414/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002415#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2416#define TV_HOTPLUG_INT_STATUS (1 << 10)
2417#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2418#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2419#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2420#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002421#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2422#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2423#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002424#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2425
Chris Wilson084b6122012-05-11 18:01:33 +01002426/* SDVO is different across gen3/4 */
2427#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2428#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002429/*
2430 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2431 * since reality corrobates that they're the same as on gen3. But keep these
2432 * bits here (and the comment!) to help any other lost wanderers back onto the
2433 * right tracks.
2434 */
Chris Wilson084b6122012-05-11 18:01:33 +01002435#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2436#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2437#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2438#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002439#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2440 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2441 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2442 PORTB_HOTPLUG_INT_STATUS | \
2443 PORTC_HOTPLUG_INT_STATUS | \
2444 PORTD_HOTPLUG_INT_STATUS)
2445
Egbert Eiche5868a32013-02-28 04:17:12 -05002446#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2447 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2448 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2449 PORTB_HOTPLUG_INT_STATUS | \
2450 PORTC_HOTPLUG_INT_STATUS | \
2451 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002452
Paulo Zanonic20cd312013-02-19 16:21:45 -03002453/* SDVO and HDMI port control.
2454 * The same register may be used for SDVO or HDMI */
2455#define GEN3_SDVOB 0x61140
2456#define GEN3_SDVOC 0x61160
2457#define GEN4_HDMIB GEN3_SDVOB
2458#define GEN4_HDMIC GEN3_SDVOC
2459#define PCH_SDVOB 0xe1140
2460#define PCH_HDMIB PCH_SDVOB
2461#define PCH_HDMIC 0xe1150
2462#define PCH_HDMID 0xe1160
2463
Daniel Vetter84093602013-11-01 10:50:21 +01002464#define PORT_DFT_I9XX 0x61150
2465#define DC_BALANCE_RESET (1 << 25)
2466#define PORT_DFT2_G4X 0x61154
2467#define DC_BALANCE_RESET_VLV (1 << 31)
2468#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2469#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2470#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2471
Paulo Zanonic20cd312013-02-19 16:21:45 -03002472/* Gen 3 SDVO bits: */
2473#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002474#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2475#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002476#define SDVO_PIPE_B_SELECT (1 << 30)
2477#define SDVO_STALL_SELECT (1 << 29)
2478#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002479/**
2480 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002481 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002482 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2483 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002484#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002485#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002486#define SDVO_PHASE_SELECT_MASK (15 << 19)
2487#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2488#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2489#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2490#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2491#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2492#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002493/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002494#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2495 SDVO_INTERRUPT_ENABLE)
2496#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2497
2498/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002499#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002500#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002501#define SDVO_ENCODING_SDVO (0 << 10)
2502#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002503#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2504#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002505#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002506#define SDVO_AUDIO_ENABLE (1 << 6)
2507/* VSYNC/HSYNC bits new with 965, default is to be set */
2508#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2509#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2510
2511/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002512#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002513#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2514
2515/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002516#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2517#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002518
Chon Ming Lee44f37d12014-04-09 13:28:21 +03002519/* CHV SDVO/HDMI bits: */
2520#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
2521#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
2522
Jesse Barnes585fb112008-07-29 11:54:06 -07002523
2524/* DVO port control */
2525#define DVOA 0x61120
2526#define DVOB 0x61140
2527#define DVOC 0x61160
2528#define DVO_ENABLE (1 << 31)
2529#define DVO_PIPE_B_SELECT (1 << 30)
2530#define DVO_PIPE_STALL_UNUSED (0 << 28)
2531#define DVO_PIPE_STALL (1 << 28)
2532#define DVO_PIPE_STALL_TV (2 << 28)
2533#define DVO_PIPE_STALL_MASK (3 << 28)
2534#define DVO_USE_VGA_SYNC (1 << 15)
2535#define DVO_DATA_ORDER_I740 (0 << 14)
2536#define DVO_DATA_ORDER_FP (1 << 14)
2537#define DVO_VSYNC_DISABLE (1 << 11)
2538#define DVO_HSYNC_DISABLE (1 << 10)
2539#define DVO_VSYNC_TRISTATE (1 << 9)
2540#define DVO_HSYNC_TRISTATE (1 << 8)
2541#define DVO_BORDER_ENABLE (1 << 7)
2542#define DVO_DATA_ORDER_GBRG (1 << 6)
2543#define DVO_DATA_ORDER_RGGB (0 << 6)
2544#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2545#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2546#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2547#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2548#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2549#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2550#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2551#define DVO_PRESERVE_MASK (0x7<<24)
2552#define DVOA_SRCDIM 0x61124
2553#define DVOB_SRCDIM 0x61144
2554#define DVOC_SRCDIM 0x61164
2555#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2556#define DVO_SRCDIM_VERTICAL_SHIFT 0
2557
2558/* LVDS port control */
2559#define LVDS 0x61180
2560/*
2561 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2562 * the DPLL semantics change when the LVDS is assigned to that pipe.
2563 */
2564#define LVDS_PORT_EN (1 << 31)
2565/* Selects pipe B for LVDS data. Must be set on pre-965. */
2566#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002567#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002568#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002569/* LVDS dithering flag on 965/g4x platform */
2570#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002571/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2572#define LVDS_VSYNC_POLARITY (1 << 21)
2573#define LVDS_HSYNC_POLARITY (1 << 20)
2574
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002575/* Enable border for unscaled (or aspect-scaled) display */
2576#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002577/*
2578 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2579 * pixel.
2580 */
2581#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2582#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2583#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2584/*
2585 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2586 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2587 * on.
2588 */
2589#define LVDS_A3_POWER_MASK (3 << 6)
2590#define LVDS_A3_POWER_DOWN (0 << 6)
2591#define LVDS_A3_POWER_UP (3 << 6)
2592/*
2593 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2594 * is set.
2595 */
2596#define LVDS_CLKB_POWER_MASK (3 << 4)
2597#define LVDS_CLKB_POWER_DOWN (0 << 4)
2598#define LVDS_CLKB_POWER_UP (3 << 4)
2599/*
2600 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2601 * setting for whether we are in dual-channel mode. The B3 pair will
2602 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2603 */
2604#define LVDS_B0B3_POWER_MASK (3 << 2)
2605#define LVDS_B0B3_POWER_DOWN (0 << 2)
2606#define LVDS_B0B3_POWER_UP (3 << 2)
2607
David Härdeman3c17fe42010-09-24 21:44:32 +02002608/* Video Data Island Packet control */
2609#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002610/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2611 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2612 * of the infoframe structure specified by CEA-861. */
2613#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002614#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002615#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002616/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002617#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002618#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002619#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002620#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002621#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2622#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002623#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002624#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2625#define VIDEO_DIP_SELECT_AVI (0 << 19)
2626#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2627#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002628#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002629#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2630#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2631#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002632#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002633/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002634#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2635#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002636#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002637#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2638#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002639#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002640
Jesse Barnes585fb112008-07-29 11:54:06 -07002641/* Panel power sequencing */
2642#define PP_STATUS 0x61200
2643#define PP_ON (1 << 31)
2644/*
2645 * Indicates that all dependencies of the panel are on:
2646 *
2647 * - PLL enabled
2648 * - pipe enabled
2649 * - LVDS/DVOB/DVOC on
2650 */
2651#define PP_READY (1 << 30)
2652#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002653#define PP_SEQUENCE_POWER_UP (1 << 28)
2654#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2655#define PP_SEQUENCE_MASK (3 << 28)
2656#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002657#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002658#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002659#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2660#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2661#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2662#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2663#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2664#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2665#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2666#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2667#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002668#define PP_CONTROL 0x61204
2669#define POWER_TARGET_ON (1 << 0)
2670#define PP_ON_DELAYS 0x61208
2671#define PP_OFF_DELAYS 0x6120c
2672#define PP_DIVISOR 0x61210
2673
2674/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002675#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002676#define PFIT_ENABLE (1 << 31)
2677#define PFIT_PIPE_MASK (3 << 29)
2678#define PFIT_PIPE_SHIFT 29
2679#define VERT_INTERP_DISABLE (0 << 10)
2680#define VERT_INTERP_BILINEAR (1 << 10)
2681#define VERT_INTERP_MASK (3 << 10)
2682#define VERT_AUTO_SCALE (1 << 9)
2683#define HORIZ_INTERP_DISABLE (0 << 6)
2684#define HORIZ_INTERP_BILINEAR (1 << 6)
2685#define HORIZ_INTERP_MASK (3 << 6)
2686#define HORIZ_AUTO_SCALE (1 << 5)
2687#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002688#define PFIT_FILTER_FUZZY (0 << 24)
2689#define PFIT_SCALING_AUTO (0 << 26)
2690#define PFIT_SCALING_PROGRAMMED (1 << 26)
2691#define PFIT_SCALING_PILLAR (2 << 26)
2692#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002693#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002694/* Pre-965 */
2695#define PFIT_VERT_SCALE_SHIFT 20
2696#define PFIT_VERT_SCALE_MASK 0xfff00000
2697#define PFIT_HORIZ_SCALE_SHIFT 4
2698#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2699/* 965+ */
2700#define PFIT_VERT_SCALE_SHIFT_965 16
2701#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2702#define PFIT_HORIZ_SCALE_SHIFT_965 0
2703#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2704
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002705#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002706
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002707#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2708#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002709#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2710 _VLV_BLC_PWM_CTL2_B)
2711
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002712#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2713#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002714#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2715 _VLV_BLC_PWM_CTL_B)
2716
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002717#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2718#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002719#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2720 _VLV_BLC_HIST_CTL_B)
2721
Jesse Barnes585fb112008-07-29 11:54:06 -07002722/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002723#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002724#define BLM_PWM_ENABLE (1 << 31)
2725#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2726#define BLM_PIPE_SELECT (1 << 29)
2727#define BLM_PIPE_SELECT_IVB (3 << 29)
2728#define BLM_PIPE_A (0 << 29)
2729#define BLM_PIPE_B (1 << 29)
2730#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002731#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2732#define BLM_TRANSCODER_B BLM_PIPE_B
2733#define BLM_TRANSCODER_C BLM_PIPE_C
2734#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002735#define BLM_PIPE(pipe) ((pipe) << 29)
2736#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2737#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2738#define BLM_PHASE_IN_ENABLE (1 << 25)
2739#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2740#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2741#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2742#define BLM_PHASE_IN_COUNT_SHIFT (8)
2743#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2744#define BLM_PHASE_IN_INCR_SHIFT (0)
2745#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002746#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002747/*
2748 * This is the most significant 15 bits of the number of backlight cycles in a
2749 * complete cycle of the modulated backlight control.
2750 *
2751 * The actual value is this field multiplied by two.
2752 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002753#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2754#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2755#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002756/*
2757 * This is the number of cycles out of the backlight modulation cycle for which
2758 * the backlight is on.
2759 *
2760 * This field must be no greater than the number of cycles in the complete
2761 * backlight modulation cycle.
2762 */
2763#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2764#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002765#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2766#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002767
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002768#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002769
Daniel Vetter7cf41602012-06-05 10:07:09 +02002770/* New registers for PCH-split platforms. Safe where new bits show up, the
2771 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2772#define BLC_PWM_CPU_CTL2 0x48250
2773#define BLC_PWM_CPU_CTL 0x48254
2774
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002775#define HSW_BLC_PWM2_CTL 0x48350
2776
Daniel Vetter7cf41602012-06-05 10:07:09 +02002777/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2778 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2779#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002780#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002781#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2782#define BLM_PCH_POLARITY (1 << 29)
2783#define BLC_PWM_PCH_CTL2 0xc8254
2784
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002785#define UTIL_PIN_CTL 0x48400
2786#define UTIL_PIN_ENABLE (1 << 31)
2787
2788#define PCH_GTC_CTL 0xe7000
2789#define PCH_GTC_ENABLE (1 << 31)
2790
Jesse Barnes585fb112008-07-29 11:54:06 -07002791/* TV port control */
2792#define TV_CTL 0x68000
2793/** Enables the TV encoder */
2794# define TV_ENC_ENABLE (1 << 31)
2795/** Sources the TV encoder input from pipe B instead of A. */
2796# define TV_ENC_PIPEB_SELECT (1 << 30)
2797/** Outputs composite video (DAC A only) */
2798# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2799/** Outputs SVideo video (DAC B/C) */
2800# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2801/** Outputs Component video (DAC A/B/C) */
2802# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2803/** Outputs Composite and SVideo (DAC A/B/C) */
2804# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2805# define TV_TRILEVEL_SYNC (1 << 21)
2806/** Enables slow sync generation (945GM only) */
2807# define TV_SLOW_SYNC (1 << 20)
2808/** Selects 4x oversampling for 480i and 576p */
2809# define TV_OVERSAMPLE_4X (0 << 18)
2810/** Selects 2x oversampling for 720p and 1080i */
2811# define TV_OVERSAMPLE_2X (1 << 18)
2812/** Selects no oversampling for 1080p */
2813# define TV_OVERSAMPLE_NONE (2 << 18)
2814/** Selects 8x oversampling */
2815# define TV_OVERSAMPLE_8X (3 << 18)
2816/** Selects progressive mode rather than interlaced */
2817# define TV_PROGRESSIVE (1 << 17)
2818/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2819# define TV_PAL_BURST (1 << 16)
2820/** Field for setting delay of Y compared to C */
2821# define TV_YC_SKEW_MASK (7 << 12)
2822/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2823# define TV_ENC_SDP_FIX (1 << 11)
2824/**
2825 * Enables a fix for the 915GM only.
2826 *
2827 * Not sure what it does.
2828 */
2829# define TV_ENC_C0_FIX (1 << 10)
2830/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002831# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002832# define TV_FUSE_STATE_MASK (3 << 4)
2833/** Read-only state that reports all features enabled */
2834# define TV_FUSE_STATE_ENABLED (0 << 4)
2835/** Read-only state that reports that Macrovision is disabled in hardware*/
2836# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2837/** Read-only state that reports that TV-out is disabled in hardware. */
2838# define TV_FUSE_STATE_DISABLED (2 << 4)
2839/** Normal operation */
2840# define TV_TEST_MODE_NORMAL (0 << 0)
2841/** Encoder test pattern 1 - combo pattern */
2842# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2843/** Encoder test pattern 2 - full screen vertical 75% color bars */
2844# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2845/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2846# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2847/** Encoder test pattern 4 - random noise */
2848# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2849/** Encoder test pattern 5 - linear color ramps */
2850# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2851/**
2852 * This test mode forces the DACs to 50% of full output.
2853 *
2854 * This is used for load detection in combination with TVDAC_SENSE_MASK
2855 */
2856# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2857# define TV_TEST_MODE_MASK (7 << 0)
2858
2859#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002860# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002861/**
2862 * Reports that DAC state change logic has reported change (RO).
2863 *
2864 * This gets cleared when TV_DAC_STATE_EN is cleared
2865*/
2866# define TVDAC_STATE_CHG (1 << 31)
2867# define TVDAC_SENSE_MASK (7 << 28)
2868/** Reports that DAC A voltage is above the detect threshold */
2869# define TVDAC_A_SENSE (1 << 30)
2870/** Reports that DAC B voltage is above the detect threshold */
2871# define TVDAC_B_SENSE (1 << 29)
2872/** Reports that DAC C voltage is above the detect threshold */
2873# define TVDAC_C_SENSE (1 << 28)
2874/**
2875 * Enables DAC state detection logic, for load-based TV detection.
2876 *
2877 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2878 * to off, for load detection to work.
2879 */
2880# define TVDAC_STATE_CHG_EN (1 << 27)
2881/** Sets the DAC A sense value to high */
2882# define TVDAC_A_SENSE_CTL (1 << 26)
2883/** Sets the DAC B sense value to high */
2884# define TVDAC_B_SENSE_CTL (1 << 25)
2885/** Sets the DAC C sense value to high */
2886# define TVDAC_C_SENSE_CTL (1 << 24)
2887/** Overrides the ENC_ENABLE and DAC voltage levels */
2888# define DAC_CTL_OVERRIDE (1 << 7)
2889/** Sets the slew rate. Must be preserved in software */
2890# define ENC_TVDAC_SLEW_FAST (1 << 6)
2891# define DAC_A_1_3_V (0 << 4)
2892# define DAC_A_1_1_V (1 << 4)
2893# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002894# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002895# define DAC_B_1_3_V (0 << 2)
2896# define DAC_B_1_1_V (1 << 2)
2897# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002898# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002899# define DAC_C_1_3_V (0 << 0)
2900# define DAC_C_1_1_V (1 << 0)
2901# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002902# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002903
2904/**
2905 * CSC coefficients are stored in a floating point format with 9 bits of
2906 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2907 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2908 * -1 (0x3) being the only legal negative value.
2909 */
2910#define TV_CSC_Y 0x68010
2911# define TV_RY_MASK 0x07ff0000
2912# define TV_RY_SHIFT 16
2913# define TV_GY_MASK 0x00000fff
2914# define TV_GY_SHIFT 0
2915
2916#define TV_CSC_Y2 0x68014
2917# define TV_BY_MASK 0x07ff0000
2918# define TV_BY_SHIFT 16
2919/**
2920 * Y attenuation for component video.
2921 *
2922 * Stored in 1.9 fixed point.
2923 */
2924# define TV_AY_MASK 0x000003ff
2925# define TV_AY_SHIFT 0
2926
2927#define TV_CSC_U 0x68018
2928# define TV_RU_MASK 0x07ff0000
2929# define TV_RU_SHIFT 16
2930# define TV_GU_MASK 0x000007ff
2931# define TV_GU_SHIFT 0
2932
2933#define TV_CSC_U2 0x6801c
2934# define TV_BU_MASK 0x07ff0000
2935# define TV_BU_SHIFT 16
2936/**
2937 * U attenuation for component video.
2938 *
2939 * Stored in 1.9 fixed point.
2940 */
2941# define TV_AU_MASK 0x000003ff
2942# define TV_AU_SHIFT 0
2943
2944#define TV_CSC_V 0x68020
2945# define TV_RV_MASK 0x0fff0000
2946# define TV_RV_SHIFT 16
2947# define TV_GV_MASK 0x000007ff
2948# define TV_GV_SHIFT 0
2949
2950#define TV_CSC_V2 0x68024
2951# define TV_BV_MASK 0x07ff0000
2952# define TV_BV_SHIFT 16
2953/**
2954 * V attenuation for component video.
2955 *
2956 * Stored in 1.9 fixed point.
2957 */
2958# define TV_AV_MASK 0x000007ff
2959# define TV_AV_SHIFT 0
2960
2961#define TV_CLR_KNOBS 0x68028
2962/** 2s-complement brightness adjustment */
2963# define TV_BRIGHTNESS_MASK 0xff000000
2964# define TV_BRIGHTNESS_SHIFT 24
2965/** Contrast adjustment, as a 2.6 unsigned floating point number */
2966# define TV_CONTRAST_MASK 0x00ff0000
2967# define TV_CONTRAST_SHIFT 16
2968/** Saturation adjustment, as a 2.6 unsigned floating point number */
2969# define TV_SATURATION_MASK 0x0000ff00
2970# define TV_SATURATION_SHIFT 8
2971/** Hue adjustment, as an integer phase angle in degrees */
2972# define TV_HUE_MASK 0x000000ff
2973# define TV_HUE_SHIFT 0
2974
2975#define TV_CLR_LEVEL 0x6802c
2976/** Controls the DAC level for black */
2977# define TV_BLACK_LEVEL_MASK 0x01ff0000
2978# define TV_BLACK_LEVEL_SHIFT 16
2979/** Controls the DAC level for blanking */
2980# define TV_BLANK_LEVEL_MASK 0x000001ff
2981# define TV_BLANK_LEVEL_SHIFT 0
2982
2983#define TV_H_CTL_1 0x68030
2984/** Number of pixels in the hsync. */
2985# define TV_HSYNC_END_MASK 0x1fff0000
2986# define TV_HSYNC_END_SHIFT 16
2987/** Total number of pixels minus one in the line (display and blanking). */
2988# define TV_HTOTAL_MASK 0x00001fff
2989# define TV_HTOTAL_SHIFT 0
2990
2991#define TV_H_CTL_2 0x68034
2992/** Enables the colorburst (needed for non-component color) */
2993# define TV_BURST_ENA (1 << 31)
2994/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2995# define TV_HBURST_START_SHIFT 16
2996# define TV_HBURST_START_MASK 0x1fff0000
2997/** Length of the colorburst */
2998# define TV_HBURST_LEN_SHIFT 0
2999# define TV_HBURST_LEN_MASK 0x0001fff
3000
3001#define TV_H_CTL_3 0x68038
3002/** End of hblank, measured in pixels minus one from start of hsync */
3003# define TV_HBLANK_END_SHIFT 16
3004# define TV_HBLANK_END_MASK 0x1fff0000
3005/** Start of hblank, measured in pixels minus one from start of hsync */
3006# define TV_HBLANK_START_SHIFT 0
3007# define TV_HBLANK_START_MASK 0x0001fff
3008
3009#define TV_V_CTL_1 0x6803c
3010/** XXX */
3011# define TV_NBR_END_SHIFT 16
3012# define TV_NBR_END_MASK 0x07ff0000
3013/** XXX */
3014# define TV_VI_END_F1_SHIFT 8
3015# define TV_VI_END_F1_MASK 0x00003f00
3016/** XXX */
3017# define TV_VI_END_F2_SHIFT 0
3018# define TV_VI_END_F2_MASK 0x0000003f
3019
3020#define TV_V_CTL_2 0x68040
3021/** Length of vsync, in half lines */
3022# define TV_VSYNC_LEN_MASK 0x07ff0000
3023# define TV_VSYNC_LEN_SHIFT 16
3024/** Offset of the start of vsync in field 1, measured in one less than the
3025 * number of half lines.
3026 */
3027# define TV_VSYNC_START_F1_MASK 0x00007f00
3028# define TV_VSYNC_START_F1_SHIFT 8
3029/**
3030 * Offset of the start of vsync in field 2, measured in one less than the
3031 * number of half lines.
3032 */
3033# define TV_VSYNC_START_F2_MASK 0x0000007f
3034# define TV_VSYNC_START_F2_SHIFT 0
3035
3036#define TV_V_CTL_3 0x68044
3037/** Enables generation of the equalization signal */
3038# define TV_EQUAL_ENA (1 << 31)
3039/** Length of vsync, in half lines */
3040# define TV_VEQ_LEN_MASK 0x007f0000
3041# define TV_VEQ_LEN_SHIFT 16
3042/** Offset of the start of equalization in field 1, measured in one less than
3043 * the number of half lines.
3044 */
3045# define TV_VEQ_START_F1_MASK 0x0007f00
3046# define TV_VEQ_START_F1_SHIFT 8
3047/**
3048 * Offset of the start of equalization in field 2, measured in one less than
3049 * the number of half lines.
3050 */
3051# define TV_VEQ_START_F2_MASK 0x000007f
3052# define TV_VEQ_START_F2_SHIFT 0
3053
3054#define TV_V_CTL_4 0x68048
3055/**
3056 * Offset to start of vertical colorburst, measured in one less than the
3057 * number of lines from vertical start.
3058 */
3059# define TV_VBURST_START_F1_MASK 0x003f0000
3060# define TV_VBURST_START_F1_SHIFT 16
3061/**
3062 * Offset to the end of vertical colorburst, measured in one less than the
3063 * number of lines from the start of NBR.
3064 */
3065# define TV_VBURST_END_F1_MASK 0x000000ff
3066# define TV_VBURST_END_F1_SHIFT 0
3067
3068#define TV_V_CTL_5 0x6804c
3069/**
3070 * Offset to start of vertical colorburst, measured in one less than the
3071 * number of lines from vertical start.
3072 */
3073# define TV_VBURST_START_F2_MASK 0x003f0000
3074# define TV_VBURST_START_F2_SHIFT 16
3075/**
3076 * Offset to the end of vertical colorburst, measured in one less than the
3077 * number of lines from the start of NBR.
3078 */
3079# define TV_VBURST_END_F2_MASK 0x000000ff
3080# define TV_VBURST_END_F2_SHIFT 0
3081
3082#define TV_V_CTL_6 0x68050
3083/**
3084 * Offset to start of vertical colorburst, measured in one less than the
3085 * number of lines from vertical start.
3086 */
3087# define TV_VBURST_START_F3_MASK 0x003f0000
3088# define TV_VBURST_START_F3_SHIFT 16
3089/**
3090 * Offset to the end of vertical colorburst, measured in one less than the
3091 * number of lines from the start of NBR.
3092 */
3093# define TV_VBURST_END_F3_MASK 0x000000ff
3094# define TV_VBURST_END_F3_SHIFT 0
3095
3096#define TV_V_CTL_7 0x68054
3097/**
3098 * Offset to start of vertical colorburst, measured in one less than the
3099 * number of lines from vertical start.
3100 */
3101# define TV_VBURST_START_F4_MASK 0x003f0000
3102# define TV_VBURST_START_F4_SHIFT 16
3103/**
3104 * Offset to the end of vertical colorburst, measured in one less than the
3105 * number of lines from the start of NBR.
3106 */
3107# define TV_VBURST_END_F4_MASK 0x000000ff
3108# define TV_VBURST_END_F4_SHIFT 0
3109
3110#define TV_SC_CTL_1 0x68060
3111/** Turns on the first subcarrier phase generation DDA */
3112# define TV_SC_DDA1_EN (1 << 31)
3113/** Turns on the first subcarrier phase generation DDA */
3114# define TV_SC_DDA2_EN (1 << 30)
3115/** Turns on the first subcarrier phase generation DDA */
3116# define TV_SC_DDA3_EN (1 << 29)
3117/** Sets the subcarrier DDA to reset frequency every other field */
3118# define TV_SC_RESET_EVERY_2 (0 << 24)
3119/** Sets the subcarrier DDA to reset frequency every fourth field */
3120# define TV_SC_RESET_EVERY_4 (1 << 24)
3121/** Sets the subcarrier DDA to reset frequency every eighth field */
3122# define TV_SC_RESET_EVERY_8 (2 << 24)
3123/** Sets the subcarrier DDA to never reset the frequency */
3124# define TV_SC_RESET_NEVER (3 << 24)
3125/** Sets the peak amplitude of the colorburst.*/
3126# define TV_BURST_LEVEL_MASK 0x00ff0000
3127# define TV_BURST_LEVEL_SHIFT 16
3128/** Sets the increment of the first subcarrier phase generation DDA */
3129# define TV_SCDDA1_INC_MASK 0x00000fff
3130# define TV_SCDDA1_INC_SHIFT 0
3131
3132#define TV_SC_CTL_2 0x68064
3133/** Sets the rollover for the second subcarrier phase generation DDA */
3134# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3135# define TV_SCDDA2_SIZE_SHIFT 16
3136/** Sets the increent of the second subcarrier phase generation DDA */
3137# define TV_SCDDA2_INC_MASK 0x00007fff
3138# define TV_SCDDA2_INC_SHIFT 0
3139
3140#define TV_SC_CTL_3 0x68068
3141/** Sets the rollover for the third subcarrier phase generation DDA */
3142# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3143# define TV_SCDDA3_SIZE_SHIFT 16
3144/** Sets the increent of the third subcarrier phase generation DDA */
3145# define TV_SCDDA3_INC_MASK 0x00007fff
3146# define TV_SCDDA3_INC_SHIFT 0
3147
3148#define TV_WIN_POS 0x68070
3149/** X coordinate of the display from the start of horizontal active */
3150# define TV_XPOS_MASK 0x1fff0000
3151# define TV_XPOS_SHIFT 16
3152/** Y coordinate of the display from the start of vertical active (NBR) */
3153# define TV_YPOS_MASK 0x00000fff
3154# define TV_YPOS_SHIFT 0
3155
3156#define TV_WIN_SIZE 0x68074
3157/** Horizontal size of the display window, measured in pixels*/
3158# define TV_XSIZE_MASK 0x1fff0000
3159# define TV_XSIZE_SHIFT 16
3160/**
3161 * Vertical size of the display window, measured in pixels.
3162 *
3163 * Must be even for interlaced modes.
3164 */
3165# define TV_YSIZE_MASK 0x00000fff
3166# define TV_YSIZE_SHIFT 0
3167
3168#define TV_FILTER_CTL_1 0x68080
3169/**
3170 * Enables automatic scaling calculation.
3171 *
3172 * If set, the rest of the registers are ignored, and the calculated values can
3173 * be read back from the register.
3174 */
3175# define TV_AUTO_SCALE (1 << 31)
3176/**
3177 * Disables the vertical filter.
3178 *
3179 * This is required on modes more than 1024 pixels wide */
3180# define TV_V_FILTER_BYPASS (1 << 29)
3181/** Enables adaptive vertical filtering */
3182# define TV_VADAPT (1 << 28)
3183# define TV_VADAPT_MODE_MASK (3 << 26)
3184/** Selects the least adaptive vertical filtering mode */
3185# define TV_VADAPT_MODE_LEAST (0 << 26)
3186/** Selects the moderately adaptive vertical filtering mode */
3187# define TV_VADAPT_MODE_MODERATE (1 << 26)
3188/** Selects the most adaptive vertical filtering mode */
3189# define TV_VADAPT_MODE_MOST (3 << 26)
3190/**
3191 * Sets the horizontal scaling factor.
3192 *
3193 * This should be the fractional part of the horizontal scaling factor divided
3194 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3195 *
3196 * (src width - 1) / ((oversample * dest width) - 1)
3197 */
3198# define TV_HSCALE_FRAC_MASK 0x00003fff
3199# define TV_HSCALE_FRAC_SHIFT 0
3200
3201#define TV_FILTER_CTL_2 0x68084
3202/**
3203 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3204 *
3205 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3206 */
3207# define TV_VSCALE_INT_MASK 0x00038000
3208# define TV_VSCALE_INT_SHIFT 15
3209/**
3210 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3211 *
3212 * \sa TV_VSCALE_INT_MASK
3213 */
3214# define TV_VSCALE_FRAC_MASK 0x00007fff
3215# define TV_VSCALE_FRAC_SHIFT 0
3216
3217#define TV_FILTER_CTL_3 0x68088
3218/**
3219 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3220 *
3221 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3222 *
3223 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3224 */
3225# define TV_VSCALE_IP_INT_MASK 0x00038000
3226# define TV_VSCALE_IP_INT_SHIFT 15
3227/**
3228 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3229 *
3230 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3231 *
3232 * \sa TV_VSCALE_IP_INT_MASK
3233 */
3234# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3235# define TV_VSCALE_IP_FRAC_SHIFT 0
3236
3237#define TV_CC_CONTROL 0x68090
3238# define TV_CC_ENABLE (1 << 31)
3239/**
3240 * Specifies which field to send the CC data in.
3241 *
3242 * CC data is usually sent in field 0.
3243 */
3244# define TV_CC_FID_MASK (1 << 27)
3245# define TV_CC_FID_SHIFT 27
3246/** Sets the horizontal position of the CC data. Usually 135. */
3247# define TV_CC_HOFF_MASK 0x03ff0000
3248# define TV_CC_HOFF_SHIFT 16
3249/** Sets the vertical position of the CC data. Usually 21 */
3250# define TV_CC_LINE_MASK 0x0000003f
3251# define TV_CC_LINE_SHIFT 0
3252
3253#define TV_CC_DATA 0x68094
3254# define TV_CC_RDY (1 << 31)
3255/** Second word of CC data to be transmitted. */
3256# define TV_CC_DATA_2_MASK 0x007f0000
3257# define TV_CC_DATA_2_SHIFT 16
3258/** First word of CC data to be transmitted. */
3259# define TV_CC_DATA_1_MASK 0x0000007f
3260# define TV_CC_DATA_1_SHIFT 0
3261
3262#define TV_H_LUMA_0 0x68100
3263#define TV_H_LUMA_59 0x681ec
3264#define TV_H_CHROMA_0 0x68200
3265#define TV_H_CHROMA_59 0x682ec
3266#define TV_V_LUMA_0 0x68300
3267#define TV_V_LUMA_42 0x683a8
3268#define TV_V_CHROMA_0 0x68400
3269#define TV_V_CHROMA_42 0x684a8
3270
Keith Packard040d87f2009-05-30 20:42:33 -07003271/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003272#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003273#define DP_B 0x64100
3274#define DP_C 0x64200
3275#define DP_D 0x64300
3276
3277#define DP_PORT_EN (1 << 31)
3278#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003279#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003280#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
3281#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003282
Keith Packard040d87f2009-05-30 20:42:33 -07003283/* Link training mode - select a suitable mode for each stage */
3284#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3285#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3286#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3287#define DP_LINK_TRAIN_OFF (3 << 28)
3288#define DP_LINK_TRAIN_MASK (3 << 28)
3289#define DP_LINK_TRAIN_SHIFT 28
3290
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003291/* CPT Link training mode */
3292#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3293#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3294#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3295#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3296#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3297#define DP_LINK_TRAIN_SHIFT_CPT 8
3298
Keith Packard040d87f2009-05-30 20:42:33 -07003299/* Signal voltages. These are mostly controlled by the other end */
3300#define DP_VOLTAGE_0_4 (0 << 25)
3301#define DP_VOLTAGE_0_6 (1 << 25)
3302#define DP_VOLTAGE_0_8 (2 << 25)
3303#define DP_VOLTAGE_1_2 (3 << 25)
3304#define DP_VOLTAGE_MASK (7 << 25)
3305#define DP_VOLTAGE_SHIFT 25
3306
3307/* Signal pre-emphasis levels, like voltages, the other end tells us what
3308 * they want
3309 */
3310#define DP_PRE_EMPHASIS_0 (0 << 22)
3311#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3312#define DP_PRE_EMPHASIS_6 (2 << 22)
3313#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3314#define DP_PRE_EMPHASIS_MASK (7 << 22)
3315#define DP_PRE_EMPHASIS_SHIFT 22
3316
3317/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003318#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003319#define DP_PORT_WIDTH_MASK (7 << 19)
3320
3321/* Mystic DPCD version 1.1 special mode */
3322#define DP_ENHANCED_FRAMING (1 << 18)
3323
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003324/* eDP */
3325#define DP_PLL_FREQ_270MHZ (0 << 16)
3326#define DP_PLL_FREQ_160MHZ (1 << 16)
3327#define DP_PLL_FREQ_MASK (3 << 16)
3328
Keith Packard040d87f2009-05-30 20:42:33 -07003329/** locked once port is enabled */
3330#define DP_PORT_REVERSAL (1 << 15)
3331
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003332/* eDP */
3333#define DP_PLL_ENABLE (1 << 14)
3334
Keith Packard040d87f2009-05-30 20:42:33 -07003335/** sends the clock on lane 15 of the PEG for debug */
3336#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3337
3338#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003339#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003340
3341/** limit RGB values to avoid confusing TVs */
3342#define DP_COLOR_RANGE_16_235 (1 << 8)
3343
3344/** Turn on the audio link */
3345#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3346
3347/** vs and hs sync polarity */
3348#define DP_SYNC_VS_HIGH (1 << 4)
3349#define DP_SYNC_HS_HIGH (1 << 3)
3350
3351/** A fantasy */
3352#define DP_DETECTED (1 << 2)
3353
3354/** The aux channel provides a way to talk to the
3355 * signal sink for DDC etc. Max packet size supported
3356 * is 20 bytes in each direction, hence the 5 fixed
3357 * data registers
3358 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003359#define DPA_AUX_CH_CTL 0x64010
3360#define DPA_AUX_CH_DATA1 0x64014
3361#define DPA_AUX_CH_DATA2 0x64018
3362#define DPA_AUX_CH_DATA3 0x6401c
3363#define DPA_AUX_CH_DATA4 0x64020
3364#define DPA_AUX_CH_DATA5 0x64024
3365
Keith Packard040d87f2009-05-30 20:42:33 -07003366#define DPB_AUX_CH_CTL 0x64110
3367#define DPB_AUX_CH_DATA1 0x64114
3368#define DPB_AUX_CH_DATA2 0x64118
3369#define DPB_AUX_CH_DATA3 0x6411c
3370#define DPB_AUX_CH_DATA4 0x64120
3371#define DPB_AUX_CH_DATA5 0x64124
3372
3373#define DPC_AUX_CH_CTL 0x64210
3374#define DPC_AUX_CH_DATA1 0x64214
3375#define DPC_AUX_CH_DATA2 0x64218
3376#define DPC_AUX_CH_DATA3 0x6421c
3377#define DPC_AUX_CH_DATA4 0x64220
3378#define DPC_AUX_CH_DATA5 0x64224
3379
3380#define DPD_AUX_CH_CTL 0x64310
3381#define DPD_AUX_CH_DATA1 0x64314
3382#define DPD_AUX_CH_DATA2 0x64318
3383#define DPD_AUX_CH_DATA3 0x6431c
3384#define DPD_AUX_CH_DATA4 0x64320
3385#define DPD_AUX_CH_DATA5 0x64324
3386
3387#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3388#define DP_AUX_CH_CTL_DONE (1 << 30)
3389#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3390#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3391#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3392#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3393#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3394#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3395#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3396#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3397#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3398#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3399#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3400#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3401#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3402#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3403#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3404#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3405#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3406#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3407#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3408
3409/*
3410 * Computing GMCH M and N values for the Display Port link
3411 *
3412 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3413 *
3414 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3415 *
3416 * The GMCH value is used internally
3417 *
3418 * bytes_per_pixel is the number of bytes coming out of the plane,
3419 * which is after the LUTs, so we want the bytes for our color format.
3420 * For our current usage, this is always 3, one byte for R, G and B.
3421 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003422#define _PIPEA_DATA_M_G4X 0x70050
3423#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003424
3425/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003426#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003427#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003428#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003429
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003430#define DATA_LINK_M_N_MASK (0xffffff)
3431#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003432
Daniel Vettere3b95f12013-05-03 11:49:49 +02003433#define _PIPEA_DATA_N_G4X 0x70054
3434#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003435#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3436
3437/*
3438 * Computing Link M and N values for the Display Port link
3439 *
3440 * Link M / N = pixel_clock / ls_clk
3441 *
3442 * (the DP spec calls pixel_clock the 'strm_clk')
3443 *
3444 * The Link value is transmitted in the Main Stream
3445 * Attributes and VB-ID.
3446 */
3447
Daniel Vettere3b95f12013-05-03 11:49:49 +02003448#define _PIPEA_LINK_M_G4X 0x70060
3449#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003450#define PIPEA_DP_LINK_M_MASK (0xffffff)
3451
Daniel Vettere3b95f12013-05-03 11:49:49 +02003452#define _PIPEA_LINK_N_G4X 0x70064
3453#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003454#define PIPEA_DP_LINK_N_MASK (0xffffff)
3455
Daniel Vettere3b95f12013-05-03 11:49:49 +02003456#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3457#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3458#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3459#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003460
Jesse Barnes585fb112008-07-29 11:54:06 -07003461/* Display & cursor control */
3462
3463/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003464#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003465#define DSL_LINEMASK_GEN2 0x00000fff
3466#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003467#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003468#define PIPECONF_ENABLE (1<<31)
3469#define PIPECONF_DISABLE 0
3470#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003471#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003472#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003473#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003474#define PIPECONF_SINGLE_WIDE 0
3475#define PIPECONF_PIPE_UNLOCKED 0
3476#define PIPECONF_PIPE_LOCKED (1<<25)
3477#define PIPECONF_PALETTE 0
3478#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003479#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003480#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003481#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003482/* Note that pre-gen3 does not support interlaced display directly. Panel
3483 * fitting must be disabled on pre-ilk for interlaced. */
3484#define PIPECONF_PROGRESSIVE (0 << 21)
3485#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3486#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3487#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3488#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3489/* Ironlake and later have a complete new set of values for interlaced. PFIT
3490 * means panel fitter required, PF means progressive fetch, DBL means power
3491 * saving pixel doubling. */
3492#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3493#define PIPECONF_INTERLACED_ILK (3 << 21)
3494#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3495#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003496#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05303497#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07003498#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003499#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003500#define PIPECONF_BPC_MASK (0x7 << 5)
3501#define PIPECONF_8BPC (0<<5)
3502#define PIPECONF_10BPC (1<<5)
3503#define PIPECONF_6BPC (2<<5)
3504#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003505#define PIPECONF_DITHER_EN (1<<4)
3506#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3507#define PIPECONF_DITHER_TYPE_SP (0<<2)
3508#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3509#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3510#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003511#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003512#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003513#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003514#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3515#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003516#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003517#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003518#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003519#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3520#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3521#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3522#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003523#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003524#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3525#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3526#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003527#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003528#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003529#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3530#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003531#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07003532#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003533#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003534#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003535#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3536#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003537#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3538#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003539#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003540#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003541#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003542#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3543#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3544#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3545#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3546#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003547#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003548#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003549#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3550#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003551#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003552#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003553#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3554#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003555#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07003556#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03003557#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003558#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3559
Imre Deak755e9012014-02-10 18:42:47 +02003560#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3561#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3562
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003563#define PIPE_A_OFFSET 0x70000
3564#define PIPE_B_OFFSET 0x71000
3565#define PIPE_C_OFFSET 0x72000
3566#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003567/*
3568 * There's actually no pipe EDP. Some pipe registers have
3569 * simply shifted from the pipe to the transcoder, while
3570 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3571 * to access such registers in transcoder EDP.
3572 */
3573#define PIPE_EDP_OFFSET 0x7f000
3574
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003575#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3576 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3577 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003578
3579#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3580#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3581#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3582#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3583#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003584
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003585#define _PIPE_MISC_A 0x70030
3586#define _PIPE_MISC_B 0x71030
3587#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3588#define PIPEMISC_DITHER_8_BPC (0<<5)
3589#define PIPEMISC_DITHER_10_BPC (1<<5)
3590#define PIPEMISC_DITHER_6_BPC (2<<5)
3591#define PIPEMISC_DITHER_12_BPC (3<<5)
3592#define PIPEMISC_DITHER_ENABLE (1<<4)
3593#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3594#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003595#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003596
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003597#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003598#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003599#define PIPEB_HLINE_INT_EN (1<<28)
3600#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003601#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3602#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3603#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003604#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07003605#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003606#define PIPEA_HLINE_INT_EN (1<<20)
3607#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003608#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3609#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003610#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03003611#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
3612#define PIPEC_HLINE_INT_EN (1<<12)
3613#define PIPEC_VBLANK_INT_EN (1<<11)
3614#define SPRITEF_FLIPDONE_INT_EN (1<<10)
3615#define SPRITEE_FLIPDONE_INT_EN (1<<9)
3616#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003617
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003618#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
3619#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
3620#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
3621#define PLANEC_INVALID_GTT_INT_EN (1<<25)
3622#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003623#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3624#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3625#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3626#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3627#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3628#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3629#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3630#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3631#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003632#define DPINVGTT_EN_MASK_CHV 0xfff0000
3633#define SPRITEF_INVALID_GTT_STATUS (1<<11)
3634#define SPRITEE_INVALID_GTT_STATUS (1<<10)
3635#define PLANEC_INVALID_GTT_STATUS (1<<9)
3636#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003637#define CURSORB_INVALID_GTT_STATUS (1<<7)
3638#define CURSORA_INVALID_GTT_STATUS (1<<6)
3639#define SPRITED_INVALID_GTT_STATUS (1<<5)
3640#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3641#define PLANEB_INVALID_GTT_STATUS (1<<3)
3642#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3643#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3644#define PLANEA_INVALID_GTT_STATUS (1<<0)
3645#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03003646#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003647
Jesse Barnes585fb112008-07-29 11:54:06 -07003648#define DSPARB 0x70030
3649#define DSPARB_CSTART_MASK (0x7f << 7)
3650#define DSPARB_CSTART_SHIFT 7
3651#define DSPARB_BSTART_MASK (0x7f)
3652#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003653#define DSPARB_BEND_SHIFT 9 /* on 855 */
3654#define DSPARB_AEND_SHIFT 0
3655
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003656#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003657#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003658#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003659#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003660#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003661#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003662#define DSPFW_PLANEB_MASK (0x7f<<8)
3663#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003664#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003665#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003666#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003667#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003668#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003669#define DSPFW_HPLL_SR_EN (1<<31)
3670#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003671#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003672#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3673#define DSPFW_HPLL_CURSOR_SHIFT 16
3674#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3675#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003676#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3677#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003678
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003679/* drain latency register values*/
3680#define DRAIN_LATENCY_PRECISION_32 32
3681#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003682#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003683#define DDL_CURSORA_PRECISION_32 (1<<31)
3684#define DDL_CURSORA_PRECISION_16 (0<<31)
3685#define DDL_CURSORA_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003686#define DDL_SPRITEB_PRECISION_32 (1<<23)
3687#define DDL_SPRITEB_PRECISION_16 (0<<23)
3688#define DDL_SPRITEB_SHIFT 16
3689#define DDL_SPRITEA_PRECISION_32 (1<<15)
3690#define DDL_SPRITEA_PRECISION_16 (0<<15)
3691#define DDL_SPRITEA_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003692#define DDL_PLANEA_PRECISION_32 (1<<7)
3693#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003694#define DDL_PLANEA_SHIFT 0
3695
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003696#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003697#define DDL_CURSORB_PRECISION_32 (1<<31)
3698#define DDL_CURSORB_PRECISION_16 (0<<31)
3699#define DDL_CURSORB_SHIFT 24
Ville Syrjäläc294c542014-04-09 13:28:13 +03003700#define DDL_SPRITED_PRECISION_32 (1<<23)
3701#define DDL_SPRITED_PRECISION_16 (0<<23)
3702#define DDL_SPRITED_SHIFT 16
3703#define DDL_SPRITEC_PRECISION_32 (1<<15)
3704#define DDL_SPRITEC_PRECISION_16 (0<<15)
3705#define DDL_SPRITEC_SHIFT 8
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003706#define DDL_PLANEB_PRECISION_32 (1<<7)
3707#define DDL_PLANEB_PRECISION_16 (0<<7)
Ville Syrjäläc294c542014-04-09 13:28:13 +03003708#define DDL_PLANEB_SHIFT 0
3709
3710#define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
3711#define DDL_CURSORC_PRECISION_32 (1<<31)
3712#define DDL_CURSORC_PRECISION_16 (0<<31)
3713#define DDL_CURSORC_SHIFT 24
3714#define DDL_SPRITEF_PRECISION_32 (1<<23)
3715#define DDL_SPRITEF_PRECISION_16 (0<<23)
3716#define DDL_SPRITEF_SHIFT 16
3717#define DDL_SPRITEE_PRECISION_32 (1<<15)
3718#define DDL_SPRITEE_PRECISION_16 (0<<15)
3719#define DDL_SPRITEE_SHIFT 8
3720#define DDL_PLANEC_PRECISION_32 (1<<7)
3721#define DDL_PLANEC_PRECISION_16 (0<<7)
3722#define DDL_PLANEC_SHIFT 0
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003723
Shaohua Li7662c8b2009-06-26 11:23:55 +08003724/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003725#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003726#define I915_FIFO_LINE_SIZE 64
3727#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003728
Jesse Barnesceb04242012-03-28 13:39:22 -07003729#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003730#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003731#define I965_FIFO_SIZE 512
3732#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003733#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003734#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003735#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003736
Jesse Barnesceb04242012-03-28 13:39:22 -07003737#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003738#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003739#define I915_MAX_WM 0x3f
3740
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003741#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3742#define PINEVIEW_FIFO_LINE_SIZE 64
3743#define PINEVIEW_MAX_WM 0x1ff
3744#define PINEVIEW_DFT_WM 0x3f
3745#define PINEVIEW_DFT_HPLLOFF_WM 0
3746#define PINEVIEW_GUARD_WM 10
3747#define PINEVIEW_CURSOR_FIFO 64
3748#define PINEVIEW_CURSOR_MAX_WM 0x3f
3749#define PINEVIEW_CURSOR_DFT_WM 0
3750#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003751
Jesse Barnesceb04242012-03-28 13:39:22 -07003752#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003753#define I965_CURSOR_FIFO 64
3754#define I965_CURSOR_MAX_WM 32
3755#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003756
3757/* define the Watermark register on Ironlake */
3758#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003759#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003760#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003761#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003762#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003763#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003764
3765#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003766#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003767#define WM1_LP_ILK 0x45108
3768#define WM1_LP_SR_EN (1<<31)
3769#define WM1_LP_LATENCY_SHIFT 24
3770#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003771#define WM1_LP_FBC_MASK (0xf<<20)
3772#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003773#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003774#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003775#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003776#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003777#define WM2_LP_ILK 0x4510c
3778#define WM2_LP_EN (1<<31)
3779#define WM3_LP_ILK 0x45110
3780#define WM3_LP_EN (1<<31)
3781#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003782#define WM2S_LP_IVB 0x45124
3783#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003784#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003785
Paulo Zanonicca32e92013-05-31 11:45:06 -03003786#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3787 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3788 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3789
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003790/* Memory latency timer register */
3791#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003792#define MLTR_WM1_SHIFT 0
3793#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003794/* the unit of memory self-refresh latency time is 0.5us */
3795#define ILK_SRLT_MASK 0x3f
3796
Yuanhan Liu13982612010-12-15 15:42:31 +08003797
3798/* the address where we get all kinds of latency value */
3799#define SSKPD 0x5d10
3800#define SSKPD_WM_MASK 0x3f
3801#define SSKPD_WM0_SHIFT 0
3802#define SSKPD_WM1_SHIFT 8
3803#define SSKPD_WM2_SHIFT 16
3804#define SSKPD_WM3_SHIFT 24
3805
Jesse Barnes585fb112008-07-29 11:54:06 -07003806/*
3807 * The two pipe frame counter registers are not synchronized, so
3808 * reading a stable value is somewhat tricky. The following code
3809 * should work:
3810 *
3811 * do {
3812 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3813 * PIPE_FRAME_HIGH_SHIFT;
3814 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3815 * PIPE_FRAME_LOW_SHIFT);
3816 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3817 * PIPE_FRAME_HIGH_SHIFT);
3818 * } while (high1 != high2);
3819 * frame = (high1 << 8) | low1;
3820 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003821#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003822#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3823#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003824#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003825#define PIPE_FRAME_LOW_MASK 0xff000000
3826#define PIPE_FRAME_LOW_SHIFT 24
3827#define PIPE_PIXEL_MASK 0x00ffffff
3828#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003829/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03003830#define _PIPEA_FRMCOUNT_GM45 0x70040
3831#define _PIPEA_FLIPCOUNT_GM45 0x70044
3832#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003833
3834/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003835#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003836/* Old style CUR*CNTR flags (desktop 8xx) */
3837#define CURSOR_ENABLE 0x80000000
3838#define CURSOR_GAMMA_ENABLE 0x40000000
3839#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003840#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003841#define CURSOR_FORMAT_SHIFT 24
3842#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3843#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3844#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3845#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3846#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3847#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3848/* New style CUR*CNTR flags */
3849#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003850#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303851#define CURSOR_MODE_128_32B_AX 0x02
3852#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003853#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303854#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3855#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003856#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003857#define MCURSOR_PIPE_SELECT (1 << 28)
3858#define MCURSOR_PIPE_A 0x00
3859#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003860#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003861#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003862#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3863#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003864#define CURSOR_POS_MASK 0x007FF
3865#define CURSOR_POS_SIGN 0x8000
3866#define CURSOR_X_SHIFT 0
3867#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003868#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003869#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3870#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3871#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003872
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003873#define _CURBCNTR_IVB 0x71080
3874#define _CURBBASE_IVB 0x71084
3875#define _CURBPOS_IVB 0x71088
3876
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003877#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3878#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3879#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003880
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003881#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3882#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3883#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3884
Jesse Barnes585fb112008-07-29 11:54:06 -07003885/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003886#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003887#define DISPLAY_PLANE_ENABLE (1<<31)
3888#define DISPLAY_PLANE_DISABLE 0
3889#define DISPPLANE_GAMMA_ENABLE (1<<30)
3890#define DISPPLANE_GAMMA_DISABLE 0
3891#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003892#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003893#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003894#define DISPPLANE_BGRA555 (0x3<<26)
3895#define DISPPLANE_BGRX555 (0x4<<26)
3896#define DISPPLANE_BGRX565 (0x5<<26)
3897#define DISPPLANE_BGRX888 (0x6<<26)
3898#define DISPPLANE_BGRA888 (0x7<<26)
3899#define DISPPLANE_RGBX101010 (0x8<<26)
3900#define DISPPLANE_RGBA101010 (0x9<<26)
3901#define DISPPLANE_BGRX101010 (0xa<<26)
3902#define DISPPLANE_RGBX161616 (0xc<<26)
3903#define DISPPLANE_RGBX888 (0xe<<26)
3904#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003905#define DISPPLANE_STEREO_ENABLE (1<<25)
3906#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003907#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003908#define DISPPLANE_SEL_PIPE_SHIFT 24
3909#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003910#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003911#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003912#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3913#define DISPPLANE_SRC_KEY_DISABLE 0
3914#define DISPPLANE_LINE_DOUBLE (1<<20)
3915#define DISPPLANE_NO_LINE_DOUBLE 0
3916#define DISPPLANE_STEREO_POLARITY_FIRST 0
3917#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003918#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003919#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003920#define _DSPAADDR 0x70184
3921#define _DSPASTRIDE 0x70188
3922#define _DSPAPOS 0x7018C /* reserved */
3923#define _DSPASIZE 0x70190
3924#define _DSPASURF 0x7019C /* 965+ only */
3925#define _DSPATILEOFF 0x701A4 /* 965+ only */
3926#define _DSPAOFFSET 0x701A4 /* HSW */
3927#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003928
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003929#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3930#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3931#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3932#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3933#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3934#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3935#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003936#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003937#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3938#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003939
Armin Reese446f2542012-03-30 16:20:16 -07003940/* Display/Sprite base address macros */
3941#define DISP_BASEADDR_MASK (0xfffff000)
3942#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3943#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003944
Jesse Barnes585fb112008-07-29 11:54:06 -07003945/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003946#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3947#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3948#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3949#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3950#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3951#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3952#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3953#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3954#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3955#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3956#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3957#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3958#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003959
3960/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003961#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3962#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3963#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003964#define _PIPEBFRAMEHIGH 0x71040
3965#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003966#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3967#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003968
Jesse Barnes585fb112008-07-29 11:54:06 -07003969
3970/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003971#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003972#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3973#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3974#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3975#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003976#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3977#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3978#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3979#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3980#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3981#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3982#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3983#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003984
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003985/* Sprite A control */
3986#define _DVSACNTR 0x72180
3987#define DVS_ENABLE (1<<31)
3988#define DVS_GAMMA_ENABLE (1<<30)
3989#define DVS_PIXFORMAT_MASK (3<<25)
3990#define DVS_FORMAT_YUV422 (0<<25)
3991#define DVS_FORMAT_RGBX101010 (1<<25)
3992#define DVS_FORMAT_RGBX888 (2<<25)
3993#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003994#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003995#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003996#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003997#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3998#define DVS_YUV_ORDER_YUYV (0<<16)
3999#define DVS_YUV_ORDER_UYVY (1<<16)
4000#define DVS_YUV_ORDER_YVYU (2<<16)
4001#define DVS_YUV_ORDER_VYUY (3<<16)
4002#define DVS_DEST_KEY (1<<2)
4003#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4004#define DVS_TILED (1<<10)
4005#define _DVSALINOFF 0x72184
4006#define _DVSASTRIDE 0x72188
4007#define _DVSAPOS 0x7218c
4008#define _DVSASIZE 0x72190
4009#define _DVSAKEYVAL 0x72194
4010#define _DVSAKEYMSK 0x72198
4011#define _DVSASURF 0x7219c
4012#define _DVSAKEYMAXVAL 0x721a0
4013#define _DVSATILEOFF 0x721a4
4014#define _DVSASURFLIVE 0x721ac
4015#define _DVSASCALE 0x72204
4016#define DVS_SCALE_ENABLE (1<<31)
4017#define DVS_FILTER_MASK (3<<29)
4018#define DVS_FILTER_MEDIUM (0<<29)
4019#define DVS_FILTER_ENHANCING (1<<29)
4020#define DVS_FILTER_SOFTENING (2<<29)
4021#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4022#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4023#define _DVSAGAMC 0x72300
4024
4025#define _DVSBCNTR 0x73180
4026#define _DVSBLINOFF 0x73184
4027#define _DVSBSTRIDE 0x73188
4028#define _DVSBPOS 0x7318c
4029#define _DVSBSIZE 0x73190
4030#define _DVSBKEYVAL 0x73194
4031#define _DVSBKEYMSK 0x73198
4032#define _DVSBSURF 0x7319c
4033#define _DVSBKEYMAXVAL 0x731a0
4034#define _DVSBTILEOFF 0x731a4
4035#define _DVSBSURFLIVE 0x731ac
4036#define _DVSBSCALE 0x73204
4037#define _DVSBGAMC 0x73300
4038
4039#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4040#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4041#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4042#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4043#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004044#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004045#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4046#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4047#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004048#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4049#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004050#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004051
4052#define _SPRA_CTL 0x70280
4053#define SPRITE_ENABLE (1<<31)
4054#define SPRITE_GAMMA_ENABLE (1<<30)
4055#define SPRITE_PIXFORMAT_MASK (7<<25)
4056#define SPRITE_FORMAT_YUV422 (0<<25)
4057#define SPRITE_FORMAT_RGBX101010 (1<<25)
4058#define SPRITE_FORMAT_RGBX888 (2<<25)
4059#define SPRITE_FORMAT_RGBX161616 (3<<25)
4060#define SPRITE_FORMAT_YUV444 (4<<25)
4061#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004062#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004063#define SPRITE_SOURCE_KEY (1<<22)
4064#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4065#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4066#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4067#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4068#define SPRITE_YUV_ORDER_YUYV (0<<16)
4069#define SPRITE_YUV_ORDER_UYVY (1<<16)
4070#define SPRITE_YUV_ORDER_YVYU (2<<16)
4071#define SPRITE_YUV_ORDER_VYUY (3<<16)
4072#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4073#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4074#define SPRITE_TILED (1<<10)
4075#define SPRITE_DEST_KEY (1<<2)
4076#define _SPRA_LINOFF 0x70284
4077#define _SPRA_STRIDE 0x70288
4078#define _SPRA_POS 0x7028c
4079#define _SPRA_SIZE 0x70290
4080#define _SPRA_KEYVAL 0x70294
4081#define _SPRA_KEYMSK 0x70298
4082#define _SPRA_SURF 0x7029c
4083#define _SPRA_KEYMAX 0x702a0
4084#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004085#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004086#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004087#define _SPRA_SCALE 0x70304
4088#define SPRITE_SCALE_ENABLE (1<<31)
4089#define SPRITE_FILTER_MASK (3<<29)
4090#define SPRITE_FILTER_MEDIUM (0<<29)
4091#define SPRITE_FILTER_ENHANCING (1<<29)
4092#define SPRITE_FILTER_SOFTENING (2<<29)
4093#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4094#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
4095#define _SPRA_GAMC 0x70400
4096
4097#define _SPRB_CTL 0x71280
4098#define _SPRB_LINOFF 0x71284
4099#define _SPRB_STRIDE 0x71288
4100#define _SPRB_POS 0x7128c
4101#define _SPRB_SIZE 0x71290
4102#define _SPRB_KEYVAL 0x71294
4103#define _SPRB_KEYMSK 0x71298
4104#define _SPRB_SURF 0x7129c
4105#define _SPRB_KEYMAX 0x712a0
4106#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004107#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004108#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004109#define _SPRB_SCALE 0x71304
4110#define _SPRB_GAMC 0x71400
4111
4112#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
4113#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
4114#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
4115#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
4116#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
4117#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
4118#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
4119#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
4120#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
4121#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01004122#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004123#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
4124#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004125#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004126
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004127#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004128#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08004129#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004130#define SP_PIXFORMAT_MASK (0xf<<26)
4131#define SP_FORMAT_YUV422 (0<<26)
4132#define SP_FORMAT_BGR565 (5<<26)
4133#define SP_FORMAT_BGRX8888 (6<<26)
4134#define SP_FORMAT_BGRA8888 (7<<26)
4135#define SP_FORMAT_RGBX1010102 (8<<26)
4136#define SP_FORMAT_RGBA1010102 (9<<26)
4137#define SP_FORMAT_RGBX8888 (0xe<<26)
4138#define SP_FORMAT_RGBA8888 (0xf<<26)
4139#define SP_SOURCE_KEY (1<<22)
4140#define SP_YUV_BYTE_ORDER_MASK (3<<16)
4141#define SP_YUV_ORDER_YUYV (0<<16)
4142#define SP_YUV_ORDER_UYVY (1<<16)
4143#define SP_YUV_ORDER_YVYU (2<<16)
4144#define SP_YUV_ORDER_VYUY (3<<16)
4145#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004146#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
4147#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
4148#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
4149#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
4150#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
4151#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
4152#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
4153#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
4154#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
4155#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
4156#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004157
Ville Syrjälä921c3b62013-06-25 14:16:35 +03004158#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
4159#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
4160#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
4161#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
4162#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
4163#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
4164#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
4165#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
4166#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
4167#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
4168#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
4169#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07004170
4171#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
4172#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
4173#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
4174#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
4175#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
4176#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
4177#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
4178#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
4179#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
4180#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
4181#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
4182#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
4183
Jesse Barnes585fb112008-07-29 11:54:06 -07004184/* VBIOS regs */
4185#define VGACNTRL 0x71400
4186# define VGA_DISP_DISABLE (1 << 31)
4187# define VGA_2X_MODE (1 << 30)
4188# define VGA_PIPE_B_SELECT (1 << 29)
4189
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004190#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
4191
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004192/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004193
4194#define CPU_VGACNTRL 0x41000
4195
4196#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
4197#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
4198#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
4199#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
4200#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
4201#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4202#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4203#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4204#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4205
4206/* refresh rate hardware control */
4207#define RR_HW_CTL 0x45300
4208#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4209#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4210
4211#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004212#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004213#define FDI_PLL_BIOS_1 0x46004
4214#define FDI_PLL_BIOS_2 0x46008
4215#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4216#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4217#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4218
Eric Anholt8956c8b2010-03-18 13:21:14 -07004219#define PCH_3DCGDIS0 0x46020
4220# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4221# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4222
Eric Anholt06f37752010-12-14 10:06:46 -08004223#define PCH_3DCGDIS1 0x46024
4224# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4225
Zhenyu Wangb9055052009-06-05 15:38:38 +08004226#define FDI_PLL_FREQ_CTL 0x46030
4227#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4228#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4229#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4230
4231
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004232#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004233#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004234#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004235#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004236
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004237#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004238#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004239#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004240#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004241
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004242#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004243#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004244#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004245#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004246
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004247#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004248#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004249#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004250#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004251
4252/* PIPEB timing regs are same start from 0x61000 */
4253
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004254#define _PIPEB_DATA_M1 0x61030
4255#define _PIPEB_DATA_N1 0x61034
4256#define _PIPEB_DATA_M2 0x61038
4257#define _PIPEB_DATA_N2 0x6103c
4258#define _PIPEB_LINK_M1 0x61040
4259#define _PIPEB_LINK_N1 0x61044
4260#define _PIPEB_LINK_M2 0x61048
4261#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004262
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004263#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4264#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4265#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4266#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4267#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4268#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4269#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4270#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004271
4272/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004273/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4274#define _PFA_CTL_1 0x68080
4275#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004276#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004277#define PF_PIPE_SEL_MASK_IVB (3<<29)
4278#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004279#define PF_FILTER_MASK (3<<23)
4280#define PF_FILTER_PROGRAMMED (0<<23)
4281#define PF_FILTER_MED_3x3 (1<<23)
4282#define PF_FILTER_EDGE_ENHANCE (2<<23)
4283#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004284#define _PFA_WIN_SZ 0x68074
4285#define _PFB_WIN_SZ 0x68874
4286#define _PFA_WIN_POS 0x68070
4287#define _PFB_WIN_POS 0x68870
4288#define _PFA_VSCALE 0x68084
4289#define _PFB_VSCALE 0x68884
4290#define _PFA_HSCALE 0x68090
4291#define _PFB_HSCALE 0x68890
4292
4293#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4294#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4295#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4296#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4297#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004298
4299/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004300#define _LGC_PALETTE_A 0x4a000
4301#define _LGC_PALETTE_B 0x4a800
4302#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004303
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004304#define _GAMMA_MODE_A 0x4a480
4305#define _GAMMA_MODE_B 0x4ac80
4306#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4307#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004308#define GAMMA_MODE_MODE_8BIT (0 << 0)
4309#define GAMMA_MODE_MODE_10BIT (1 << 0)
4310#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004311#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4312
Zhenyu Wangb9055052009-06-05 15:38:38 +08004313/* interrupts */
4314#define DE_MASTER_IRQ_CONTROL (1 << 31)
4315#define DE_SPRITEB_FLIP_DONE (1 << 29)
4316#define DE_SPRITEA_FLIP_DONE (1 << 28)
4317#define DE_PLANEB_FLIP_DONE (1 << 27)
4318#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004319#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004320#define DE_PCU_EVENT (1 << 25)
4321#define DE_GTT_FAULT (1 << 24)
4322#define DE_POISON (1 << 23)
4323#define DE_PERFORM_COUNTER (1 << 22)
4324#define DE_PCH_EVENT (1 << 21)
4325#define DE_AUX_CHANNEL_A (1 << 20)
4326#define DE_DP_A_HOTPLUG (1 << 19)
4327#define DE_GSE (1 << 18)
4328#define DE_PIPEB_VBLANK (1 << 15)
4329#define DE_PIPEB_EVEN_FIELD (1 << 14)
4330#define DE_PIPEB_ODD_FIELD (1 << 13)
4331#define DE_PIPEB_LINE_COMPARE (1 << 12)
4332#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004333#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004334#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4335#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004336#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004337#define DE_PIPEA_EVEN_FIELD (1 << 6)
4338#define DE_PIPEA_ODD_FIELD (1 << 5)
4339#define DE_PIPEA_LINE_COMPARE (1 << 4)
4340#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004341#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004342#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004343#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004344#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004345
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004346/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004347#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004348#define DE_GSE_IVB (1<<29)
4349#define DE_PCH_EVENT_IVB (1<<28)
4350#define DE_DP_A_HOTPLUG_IVB (1<<27)
4351#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004352#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4353#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4354#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004355#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004356#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004357#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004358#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4359#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004360#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004361#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004362#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4363
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004364#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4365#define MASTER_INTERRUPT_ENABLE (1<<31)
4366
Zhenyu Wangb9055052009-06-05 15:38:38 +08004367#define DEISR 0x44000
4368#define DEIMR 0x44004
4369#define DEIIR 0x44008
4370#define DEIER 0x4400c
4371
Zhenyu Wangb9055052009-06-05 15:38:38 +08004372#define GTISR 0x44010
4373#define GTIMR 0x44014
4374#define GTIIR 0x44018
4375#define GTIER 0x4401c
4376
Ben Widawskyabd58f02013-11-02 21:07:09 -07004377#define GEN8_MASTER_IRQ 0x44200
4378#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4379#define GEN8_PCU_IRQ (1<<30)
4380#define GEN8_DE_PCH_IRQ (1<<23)
4381#define GEN8_DE_MISC_IRQ (1<<22)
4382#define GEN8_DE_PORT_IRQ (1<<20)
4383#define GEN8_DE_PIPE_C_IRQ (1<<18)
4384#define GEN8_DE_PIPE_B_IRQ (1<<17)
4385#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004386#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004387#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03004388#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004389#define GEN8_GT_VCS2_IRQ (1<<3)
4390#define GEN8_GT_VCS1_IRQ (1<<2)
4391#define GEN8_GT_BCS_IRQ (1<<1)
4392#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004393
4394#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4395#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4396#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4397#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4398
4399#define GEN8_BCS_IRQ_SHIFT 16
4400#define GEN8_RCS_IRQ_SHIFT 0
4401#define GEN8_VCS2_IRQ_SHIFT 16
4402#define GEN8_VCS1_IRQ_SHIFT 0
4403#define GEN8_VECS_IRQ_SHIFT 0
4404
4405#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4406#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4407#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4408#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004409#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004410#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4411#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4412#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4413#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4414#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4415#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01004416#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004417#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4418#define GEN8_PIPE_VSYNC (1 << 1)
4419#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004420#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4421 (GEN8_PIPE_CURSOR_FAULT | \
4422 GEN8_PIPE_SPRITE_FAULT | \
4423 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004424
4425#define GEN8_DE_PORT_ISR 0x44440
4426#define GEN8_DE_PORT_IMR 0x44444
4427#define GEN8_DE_PORT_IIR 0x44448
4428#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004429#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4430#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004431
4432#define GEN8_DE_MISC_ISR 0x44460
4433#define GEN8_DE_MISC_IMR 0x44464
4434#define GEN8_DE_MISC_IIR 0x44468
4435#define GEN8_DE_MISC_IER 0x4446c
4436#define GEN8_DE_MISC_GSE (1 << 27)
4437
4438#define GEN8_PCU_ISR 0x444e0
4439#define GEN8_PCU_IMR 0x444e4
4440#define GEN8_PCU_IIR 0x444e8
4441#define GEN8_PCU_IER 0x444ec
4442
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004443#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004444/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4445#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004446#define ILK_DPARB_GATE (1<<22)
4447#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004448#define FUSE_STRAP 0x42014
4449#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4450#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4451#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4452#define ILK_HDCP_DISABLE (1 << 25)
4453#define ILK_eDP_A_DISABLE (1 << 24)
4454#define HSW_CDCLK_LIMIT (1 << 24)
4455#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004456
Damien Lespiau231e54f2012-10-19 17:55:41 +01004457#define ILK_DSPCLK_GATE_D 0x42020
4458#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4459#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4460#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4461#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4462#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004463
Eric Anholt116ac8d2011-12-21 10:31:09 -08004464#define IVB_CHICKEN3 0x4200c
4465# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4466# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4467
Paulo Zanoni90a88642013-05-03 17:23:45 -03004468#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004469#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004470#define FORCE_ARB_IDLE_PLANES (1 << 14)
4471
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004472#define _CHICKEN_PIPESL_1_A 0x420b0
4473#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004474#define HSW_FBCQ_DIS (1 << 22)
4475#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004476#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4477
Zhenyu Wang553bd142009-09-02 10:57:52 +08004478#define DISP_ARB_CTL 0x45000
4479#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004480#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004481#define DISP_ARB_CTL2 0x45004
4482#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004483#define GEN7_MSG_CTL 0x45010
4484#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4485#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004486#define HSW_NDE_RSTWRN_OPT 0x46408
4487#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004488
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004489/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004490#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4491# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004492#define COMMON_SLICE_CHICKEN2 0x7014
4493# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004494
Ville Syrjälä031994e2014-01-22 21:32:46 +02004495#define GEN7_L3SQCREG1 0xB010
4496#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4497
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004498#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004499#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004500#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004501
4502#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4503#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4504
Jesse Barnes61939d92012-10-02 17:43:38 -05004505#define GEN7_L3SQCREG4 0xb034
4506#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4507
Ben Widawsky63801f22013-12-12 17:26:03 -08004508/* GEN8 chicken */
4509#define HDC_CHICKEN0 0x7300
4510#define HDC_FORCE_NON_COHERENT (1<<4)
4511
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004512/* WaCatErrorRejectionIssue */
4513#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4514#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4515
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004516#define HSW_SCRATCH1 0xb038
4517#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4518
Zhenyu Wangb9055052009-06-05 15:38:38 +08004519/* PCH */
4520
Adam Jackson23e81d62012-06-06 15:45:44 -04004521/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004522#define SDE_AUDIO_POWER_D (1 << 27)
4523#define SDE_AUDIO_POWER_C (1 << 26)
4524#define SDE_AUDIO_POWER_B (1 << 25)
4525#define SDE_AUDIO_POWER_SHIFT (25)
4526#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4527#define SDE_GMBUS (1 << 24)
4528#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4529#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4530#define SDE_AUDIO_HDCP_MASK (3 << 22)
4531#define SDE_AUDIO_TRANSB (1 << 21)
4532#define SDE_AUDIO_TRANSA (1 << 20)
4533#define SDE_AUDIO_TRANS_MASK (3 << 20)
4534#define SDE_POISON (1 << 19)
4535/* 18 reserved */
4536#define SDE_FDI_RXB (1 << 17)
4537#define SDE_FDI_RXA (1 << 16)
4538#define SDE_FDI_MASK (3 << 16)
4539#define SDE_AUXD (1 << 15)
4540#define SDE_AUXC (1 << 14)
4541#define SDE_AUXB (1 << 13)
4542#define SDE_AUX_MASK (7 << 13)
4543/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004544#define SDE_CRT_HOTPLUG (1 << 11)
4545#define SDE_PORTD_HOTPLUG (1 << 10)
4546#define SDE_PORTC_HOTPLUG (1 << 9)
4547#define SDE_PORTB_HOTPLUG (1 << 8)
4548#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004549#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4550 SDE_SDVOB_HOTPLUG | \
4551 SDE_PORTB_HOTPLUG | \
4552 SDE_PORTC_HOTPLUG | \
4553 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004554#define SDE_TRANSB_CRC_DONE (1 << 5)
4555#define SDE_TRANSB_CRC_ERR (1 << 4)
4556#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4557#define SDE_TRANSA_CRC_DONE (1 << 2)
4558#define SDE_TRANSA_CRC_ERR (1 << 1)
4559#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4560#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004561
4562/* south display engine interrupt: CPT/PPT */
4563#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4564#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4565#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4566#define SDE_AUDIO_POWER_SHIFT_CPT 29
4567#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4568#define SDE_AUXD_CPT (1 << 27)
4569#define SDE_AUXC_CPT (1 << 26)
4570#define SDE_AUXB_CPT (1 << 25)
4571#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004572#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4573#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4574#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004575#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004576#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004577#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004578 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004579 SDE_PORTD_HOTPLUG_CPT | \
4580 SDE_PORTC_HOTPLUG_CPT | \
4581 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004582#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004583#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004584#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4585#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4586#define SDE_FDI_RXC_CPT (1 << 8)
4587#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4588#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4589#define SDE_FDI_RXB_CPT (1 << 4)
4590#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4591#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4592#define SDE_FDI_RXA_CPT (1 << 0)
4593#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4594 SDE_AUDIO_CP_REQ_B_CPT | \
4595 SDE_AUDIO_CP_REQ_A_CPT)
4596#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4597 SDE_AUDIO_CP_CHG_B_CPT | \
4598 SDE_AUDIO_CP_CHG_A_CPT)
4599#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4600 SDE_FDI_RXB_CPT | \
4601 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004602
4603#define SDEISR 0xc4000
4604#define SDEIMR 0xc4004
4605#define SDEIIR 0xc4008
4606#define SDEIER 0xc400c
4607
Paulo Zanoni86642812013-04-12 17:57:57 -03004608#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004609#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004610#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4611#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4612#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004613#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004614
Zhenyu Wangb9055052009-06-05 15:38:38 +08004615/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004616#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004617#define PORTD_HOTPLUG_ENABLE (1 << 20)
4618#define PORTD_PULSE_DURATION_2ms (0)
4619#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4620#define PORTD_PULSE_DURATION_6ms (2 << 18)
4621#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004622#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004623#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4624#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4625#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4626#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004627#define PORTC_HOTPLUG_ENABLE (1 << 12)
4628#define PORTC_PULSE_DURATION_2ms (0)
4629#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4630#define PORTC_PULSE_DURATION_6ms (2 << 10)
4631#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004632#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004633#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4634#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4635#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4636#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004637#define PORTB_HOTPLUG_ENABLE (1 << 4)
4638#define PORTB_PULSE_DURATION_2ms (0)
4639#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4640#define PORTB_PULSE_DURATION_6ms (2 << 2)
4641#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004642#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004643#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4644#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4645#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4646#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004647
4648#define PCH_GPIOA 0xc5010
4649#define PCH_GPIOB 0xc5014
4650#define PCH_GPIOC 0xc5018
4651#define PCH_GPIOD 0xc501c
4652#define PCH_GPIOE 0xc5020
4653#define PCH_GPIOF 0xc5024
4654
Eric Anholtf0217c42009-12-01 11:56:30 -08004655#define PCH_GMBUS0 0xc5100
4656#define PCH_GMBUS1 0xc5104
4657#define PCH_GMBUS2 0xc5108
4658#define PCH_GMBUS3 0xc510c
4659#define PCH_GMBUS4 0xc5110
4660#define PCH_GMBUS5 0xc5120
4661
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004662#define _PCH_DPLL_A 0xc6014
4663#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004664#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004665
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004666#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004667#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004668#define _PCH_FPA1 0xc6044
4669#define _PCH_FPB0 0xc6048
4670#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004671#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4672#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004673
4674#define PCH_DPLL_TEST 0xc606c
4675
4676#define PCH_DREF_CONTROL 0xC6200
4677#define DREF_CONTROL_MASK 0x7fc3
4678#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4679#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4680#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4681#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4682#define DREF_SSC_SOURCE_DISABLE (0<<11)
4683#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004684#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004685#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4686#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4687#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004688#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004689#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4690#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004691#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004692#define DREF_SSC4_DOWNSPREAD (0<<6)
4693#define DREF_SSC4_CENTERSPREAD (1<<6)
4694#define DREF_SSC1_DISABLE (0<<1)
4695#define DREF_SSC1_ENABLE (1<<1)
4696#define DREF_SSC4_DISABLE (0)
4697#define DREF_SSC4_ENABLE (1)
4698
4699#define PCH_RAWCLK_FREQ 0xc6204
4700#define FDL_TP1_TIMER_SHIFT 12
4701#define FDL_TP1_TIMER_MASK (3<<12)
4702#define FDL_TP2_TIMER_SHIFT 10
4703#define FDL_TP2_TIMER_MASK (3<<10)
4704#define RAWCLK_FREQ_MASK 0x3ff
4705
4706#define PCH_DPLL_TMR_CFG 0xc6208
4707
4708#define PCH_SSC4_PARMS 0xc6210
4709#define PCH_SSC4_AUX_PARMS 0xc6214
4710
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004711#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004712#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4713#define TRANS_DPLLA_SEL(pipe) 0
4714#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004715
Zhenyu Wangb9055052009-06-05 15:38:38 +08004716/* transcoder */
4717
Daniel Vetter275f01b22013-05-03 11:49:47 +02004718#define _PCH_TRANS_HTOTAL_A 0xe0000
4719#define TRANS_HTOTAL_SHIFT 16
4720#define TRANS_HACTIVE_SHIFT 0
4721#define _PCH_TRANS_HBLANK_A 0xe0004
4722#define TRANS_HBLANK_END_SHIFT 16
4723#define TRANS_HBLANK_START_SHIFT 0
4724#define _PCH_TRANS_HSYNC_A 0xe0008
4725#define TRANS_HSYNC_END_SHIFT 16
4726#define TRANS_HSYNC_START_SHIFT 0
4727#define _PCH_TRANS_VTOTAL_A 0xe000c
4728#define TRANS_VTOTAL_SHIFT 16
4729#define TRANS_VACTIVE_SHIFT 0
4730#define _PCH_TRANS_VBLANK_A 0xe0010
4731#define TRANS_VBLANK_END_SHIFT 16
4732#define TRANS_VBLANK_START_SHIFT 0
4733#define _PCH_TRANS_VSYNC_A 0xe0014
4734#define TRANS_VSYNC_END_SHIFT 16
4735#define TRANS_VSYNC_START_SHIFT 0
4736#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004737
Daniel Vettere3b95f12013-05-03 11:49:49 +02004738#define _PCH_TRANSA_DATA_M1 0xe0030
4739#define _PCH_TRANSA_DATA_N1 0xe0034
4740#define _PCH_TRANSA_DATA_M2 0xe0038
4741#define _PCH_TRANSA_DATA_N2 0xe003c
4742#define _PCH_TRANSA_LINK_M1 0xe0040
4743#define _PCH_TRANSA_LINK_N1 0xe0044
4744#define _PCH_TRANSA_LINK_M2 0xe0048
4745#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004746
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004747/* Per-transcoder DIP controls */
4748
4749#define _VIDEO_DIP_CTL_A 0xe0200
4750#define _VIDEO_DIP_DATA_A 0xe0208
4751#define _VIDEO_DIP_GCP_A 0xe0210
4752
4753#define _VIDEO_DIP_CTL_B 0xe1200
4754#define _VIDEO_DIP_DATA_B 0xe1208
4755#define _VIDEO_DIP_GCP_B 0xe1210
4756
4757#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4758#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4759#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4760
Ville Syrjäläb9064872013-01-24 15:29:31 +02004761#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4762#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4763#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004764
Ville Syrjäläb9064872013-01-24 15:29:31 +02004765#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4766#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4767#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004768
4769#define VLV_TVIDEO_DIP_CTL(pipe) \
4770 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4771#define VLV_TVIDEO_DIP_DATA(pipe) \
4772 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4773#define VLV_TVIDEO_DIP_GCP(pipe) \
4774 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4775
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004776/* Haswell DIP controls */
4777#define HSW_VIDEO_DIP_CTL_A 0x60200
4778#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4779#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4780#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4781#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4782#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4783#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4784#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4785#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4786#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4787#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4788#define HSW_VIDEO_DIP_GCP_A 0x60210
4789
4790#define HSW_VIDEO_DIP_CTL_B 0x61200
4791#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4792#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4793#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4794#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4795#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4796#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4797#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4798#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4799#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4800#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4801#define HSW_VIDEO_DIP_GCP_B 0x61210
4802
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004803#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004804 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004805#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004806 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004807#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004808 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004809#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004810 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004811#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004812 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004813#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004814 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004815
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004816#define HSW_STEREO_3D_CTL_A 0x70020
4817#define S3D_ENABLE (1<<31)
4818#define HSW_STEREO_3D_CTL_B 0x71020
4819
4820#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004821 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004822
Daniel Vetter275f01b22013-05-03 11:49:47 +02004823#define _PCH_TRANS_HTOTAL_B 0xe1000
4824#define _PCH_TRANS_HBLANK_B 0xe1004
4825#define _PCH_TRANS_HSYNC_B 0xe1008
4826#define _PCH_TRANS_VTOTAL_B 0xe100c
4827#define _PCH_TRANS_VBLANK_B 0xe1010
4828#define _PCH_TRANS_VSYNC_B 0xe1014
4829#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004830
Daniel Vetter275f01b22013-05-03 11:49:47 +02004831#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4832#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4833#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4834#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4835#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4836#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4837#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4838 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004839
Daniel Vettere3b95f12013-05-03 11:49:49 +02004840#define _PCH_TRANSB_DATA_M1 0xe1030
4841#define _PCH_TRANSB_DATA_N1 0xe1034
4842#define _PCH_TRANSB_DATA_M2 0xe1038
4843#define _PCH_TRANSB_DATA_N2 0xe103c
4844#define _PCH_TRANSB_LINK_M1 0xe1040
4845#define _PCH_TRANSB_LINK_N1 0xe1044
4846#define _PCH_TRANSB_LINK_M2 0xe1048
4847#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004848
Daniel Vettere3b95f12013-05-03 11:49:49 +02004849#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4850#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4851#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4852#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4853#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4854#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4855#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4856#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004857
Daniel Vetterab9412b2013-05-03 11:49:46 +02004858#define _PCH_TRANSACONF 0xf0008
4859#define _PCH_TRANSBCONF 0xf1008
4860#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4861#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004862#define TRANS_DISABLE (0<<31)
4863#define TRANS_ENABLE (1<<31)
4864#define TRANS_STATE_MASK (1<<30)
4865#define TRANS_STATE_DISABLE (0<<30)
4866#define TRANS_STATE_ENABLE (1<<30)
4867#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4868#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4869#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4870#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004871#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004872#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004873#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004874#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004875#define TRANS_8BPC (0<<5)
4876#define TRANS_10BPC (1<<5)
4877#define TRANS_6BPC (2<<5)
4878#define TRANS_12BPC (3<<5)
4879
Daniel Vetterce401412012-10-31 22:52:30 +01004880#define _TRANSA_CHICKEN1 0xf0060
4881#define _TRANSB_CHICKEN1 0xf1060
4882#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4883#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004884#define _TRANSA_CHICKEN2 0xf0064
4885#define _TRANSB_CHICKEN2 0xf1064
4886#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004887#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4888#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4889#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4890#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4891#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004892
Jesse Barnes291427f2011-07-29 12:42:37 -07004893#define SOUTH_CHICKEN1 0xc2000
4894#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4895#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004896#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4897#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4898#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004899#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004900#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4901#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4902#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004903
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004904#define _FDI_RXA_CHICKEN 0xc200c
4905#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004906#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4907#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004908#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004909
Jesse Barnes382b0932010-10-07 16:01:25 -07004910#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004911#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004912#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004913#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004914#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004915
Zhenyu Wangb9055052009-06-05 15:38:38 +08004916/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004917#define _FDI_TXA_CTL 0x60100
4918#define _FDI_TXB_CTL 0x61100
4919#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004920#define FDI_TX_DISABLE (0<<31)
4921#define FDI_TX_ENABLE (1<<31)
4922#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4923#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4924#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4925#define FDI_LINK_TRAIN_NONE (3<<28)
4926#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4927#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4928#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4929#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4930#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4931#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4932#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4933#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004934/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4935 SNB has different settings. */
4936/* SNB A-stepping */
4937#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4938#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4939#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4940#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4941/* SNB B-stepping */
4942#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4943#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4944#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4945#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4946#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004947#define FDI_DP_PORT_WIDTH_SHIFT 19
4948#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4949#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004950#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004951/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004952#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004953
4954/* Ivybridge has different bits for lolz */
4955#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4956#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4957#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4958#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4959
Zhenyu Wangb9055052009-06-05 15:38:38 +08004960/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004961#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004962#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004963#define FDI_SCRAMBLING_ENABLE (0<<7)
4964#define FDI_SCRAMBLING_DISABLE (1<<7)
4965
4966/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004967#define _FDI_RXA_CTL 0xf000c
4968#define _FDI_RXB_CTL 0xf100c
4969#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004970#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004971/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004972#define FDI_FS_ERRC_ENABLE (1<<27)
4973#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004974#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004975#define FDI_8BPC (0<<16)
4976#define FDI_10BPC (1<<16)
4977#define FDI_6BPC (2<<16)
4978#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004979#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004980#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4981#define FDI_RX_PLL_ENABLE (1<<13)
4982#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4983#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4984#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4985#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4986#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004987#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004988/* CPT */
4989#define FDI_AUTO_TRAINING (1<<10)
4990#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4991#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4992#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4993#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4994#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004995
Paulo Zanoni04945642012-11-01 21:00:59 -02004996#define _FDI_RXA_MISC 0xf0010
4997#define _FDI_RXB_MISC 0xf1010
4998#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4999#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
5000#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
5001#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
5002#define FDI_RX_TP1_TO_TP2_48 (2<<20)
5003#define FDI_RX_TP1_TO_TP2_64 (3<<20)
5004#define FDI_RX_FDI_DELAY_90 (0x90<<0)
5005#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
5006
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005007#define _FDI_RXA_TUSIZE1 0xf0030
5008#define _FDI_RXA_TUSIZE2 0xf0038
5009#define _FDI_RXB_TUSIZE1 0xf1030
5010#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005011#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
5012#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005013
5014/* FDI_RX interrupt register format */
5015#define FDI_RX_INTER_LANE_ALIGN (1<<10)
5016#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
5017#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
5018#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
5019#define FDI_RX_FS_CODE_ERR (1<<6)
5020#define FDI_RX_FE_CODE_ERR (1<<5)
5021#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
5022#define FDI_RX_HDCP_LINK_FAIL (1<<3)
5023#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
5024#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
5025#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
5026
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005027#define _FDI_RXA_IIR 0xf0014
5028#define _FDI_RXA_IMR 0xf0018
5029#define _FDI_RXB_IIR 0xf1014
5030#define _FDI_RXB_IMR 0xf1018
5031#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
5032#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005033
5034#define FDI_PLL_CTL_1 0xfe000
5035#define FDI_PLL_CTL_2 0xfe004
5036
Zhenyu Wangb9055052009-06-05 15:38:38 +08005037#define PCH_LVDS 0xe1180
5038#define LVDS_DETECTED (1 << 1)
5039
Shobhit Kumar98364372012-06-15 11:55:14 -07005040/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005041#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
5042#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
5043#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03005044#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
5045#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005046#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
5047#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07005048
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02005049#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
5050#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
5051#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
5052#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
5053#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07005054
Jesse Barnes453c5422013-03-28 09:55:41 -07005055#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
5056#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
5057#define VLV_PIPE_PP_ON_DELAYS(pipe) \
5058 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
5059#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
5060 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
5061#define VLV_PIPE_PP_DIVISOR(pipe) \
5062 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
5063
Zhenyu Wangb9055052009-06-05 15:38:38 +08005064#define PCH_PP_STATUS 0xc7200
5065#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07005066#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07005067#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005068#define EDP_FORCE_VDD (1 << 3)
5069#define EDP_BLC_ENABLE (1 << 2)
5070#define PANEL_POWER_RESET (1 << 1)
5071#define PANEL_POWER_OFF (0 << 0)
5072#define PANEL_POWER_ON (1 << 0)
5073#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07005074#define PANEL_PORT_SELECT_MASK (3 << 30)
5075#define PANEL_PORT_SELECT_LVDS (0 << 30)
5076#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07005077#define PANEL_PORT_SELECT_DPC (2 << 30)
5078#define PANEL_PORT_SELECT_DPD (3 << 30)
5079#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
5080#define PANEL_POWER_UP_DELAY_SHIFT 16
5081#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
5082#define PANEL_LIGHT_ON_DELAY_SHIFT 0
5083
Zhenyu Wangb9055052009-06-05 15:38:38 +08005084#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07005085#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
5086#define PANEL_POWER_DOWN_DELAY_SHIFT 16
5087#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
5088#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
5089
Zhenyu Wangb9055052009-06-05 15:38:38 +08005090#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07005091#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
5092#define PP_REFERENCE_DIVIDER_SHIFT 8
5093#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
5094#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005095
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08005096#define PCH_DP_B 0xe4100
5097#define PCH_DPB_AUX_CH_CTL 0xe4110
5098#define PCH_DPB_AUX_CH_DATA1 0xe4114
5099#define PCH_DPB_AUX_CH_DATA2 0xe4118
5100#define PCH_DPB_AUX_CH_DATA3 0xe411c
5101#define PCH_DPB_AUX_CH_DATA4 0xe4120
5102#define PCH_DPB_AUX_CH_DATA5 0xe4124
5103
5104#define PCH_DP_C 0xe4200
5105#define PCH_DPC_AUX_CH_CTL 0xe4210
5106#define PCH_DPC_AUX_CH_DATA1 0xe4214
5107#define PCH_DPC_AUX_CH_DATA2 0xe4218
5108#define PCH_DPC_AUX_CH_DATA3 0xe421c
5109#define PCH_DPC_AUX_CH_DATA4 0xe4220
5110#define PCH_DPC_AUX_CH_DATA5 0xe4224
5111
5112#define PCH_DP_D 0xe4300
5113#define PCH_DPD_AUX_CH_CTL 0xe4310
5114#define PCH_DPD_AUX_CH_DATA1 0xe4314
5115#define PCH_DPD_AUX_CH_DATA2 0xe4318
5116#define PCH_DPD_AUX_CH_DATA3 0xe431c
5117#define PCH_DPD_AUX_CH_DATA4 0xe4320
5118#define PCH_DPD_AUX_CH_DATA5 0xe4324
5119
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005120/* CPT */
5121#define PORT_TRANS_A_SEL_CPT 0
5122#define PORT_TRANS_B_SEL_CPT (1<<29)
5123#define PORT_TRANS_C_SEL_CPT (2<<29)
5124#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07005125#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02005126#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
5127#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005128
5129#define TRANS_DP_CTL_A 0xe0300
5130#define TRANS_DP_CTL_B 0xe1300
5131#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01005132#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005133#define TRANS_DP_OUTPUT_ENABLE (1<<31)
5134#define TRANS_DP_PORT_SEL_B (0<<29)
5135#define TRANS_DP_PORT_SEL_C (1<<29)
5136#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08005137#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005138#define TRANS_DP_PORT_SEL_MASK (3<<29)
5139#define TRANS_DP_AUDIO_ONLY (1<<26)
5140#define TRANS_DP_ENH_FRAMING (1<<18)
5141#define TRANS_DP_8BPC (0<<9)
5142#define TRANS_DP_10BPC (1<<9)
5143#define TRANS_DP_6BPC (2<<9)
5144#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08005145#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005146#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
5147#define TRANS_DP_VSYNC_ACTIVE_LOW 0
5148#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
5149#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01005150#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005151
5152/* SNB eDP training params */
5153/* SNB A-stepping */
5154#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
5155#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
5156#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
5157#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
5158/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08005159#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
5160#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
5161#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
5162#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
5163#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005164#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
5165
Keith Packard1a2eb462011-11-16 16:26:07 -08005166/* IVB */
5167#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
5168#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
5169#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
5170#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
5171#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
5172#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03005173#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08005174
5175/* legacy values */
5176#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
5177#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
5178#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
5179#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
5180#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
5181
5182#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
5183
Imre Deak9e72b462014-05-05 15:13:55 +03005184#define VLV_PMWGICZ 0x1300a4
5185
Zou Nan haicae58522010-11-09 17:17:32 +08005186#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07005187#define FORCEWAKE_VLV 0x1300b0
5188#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08005189#define FORCEWAKE_MEDIA_VLV 0x1300b8
5190#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03005191#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00005192#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08005193#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03005194#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
5195#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
5196#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
5197
Jesse Barnesd62b4892013-03-08 10:45:53 -08005198#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03005199#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
5200#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
5201#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
5202#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08005203#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01005204#define FORCEWAKE_KERNEL 0x1
5205#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08005206#define FORCEWAKE_MT_ACK 0x130040
5207#define ECOBUS 0xa180
5208#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03005209#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00005210
Ben Widawskydd202c62012-02-09 10:15:18 +01005211#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005212#define GT_FIFO_SBDROPERR (1<<6)
5213#define GT_FIFO_BLOBDROPERR (1<<5)
5214#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5215#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005216#define GT_FIFO_OVFERR (1<<2)
5217#define GT_FIFO_IAWRERR (1<<1)
5218#define GT_FIFO_IARDERR (1<<0)
5219
Ville Syrjälä46520e22013-11-14 02:00:00 +02005220#define GTFIFOCTL 0x120008
5221#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005222#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005223
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005224#define HSW_IDICR 0x9008
5225#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5226#define HSW_EDRAM_PRESENT 0x120010
5227
Daniel Vetter80e829f2012-03-31 11:21:57 +02005228#define GEN6_UCGCTL1 0x9400
5229# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005230# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005231
Eric Anholt406478d2011-11-07 16:07:04 -08005232#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005233# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005234# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005235# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005236# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005237# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005238
Imre Deak9e72b462014-05-05 15:13:55 +03005239#define GEN6_UCGCTL3 0x9408
5240
Jesse Barnese3f33d42012-06-14 11:04:50 -07005241#define GEN7_UCGCTL4 0x940c
5242#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5243
Imre Deak9e72b462014-05-05 15:13:55 +03005244#define GEN6_RCGCTL1 0x9410
5245#define GEN6_RCGCTL2 0x9414
5246#define GEN6_RSTCTL 0x9420
5247
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005248#define GEN8_UCGCTL6 0x9430
5249#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5250
Imre Deak9e72b462014-05-05 15:13:55 +03005251#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005252#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005253#define GEN6_TURBO_DISABLE (1<<31)
5254#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005255#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005256#define GEN6_OFFSET(x) ((x)<<19)
5257#define GEN6_AGGRESSIVE_TURBO (0<<15)
5258#define GEN6_RC_VIDEO_FREQ 0xA00C
5259#define GEN6_RC_CONTROL 0xA090
5260#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5261#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5262#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5263#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5264#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005265#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005266#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005267#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5268#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5269#define GEN6_RP_DOWN_TIMEOUT 0xA010
5270#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005271#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005272#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005273#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005274#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005275#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005276#define GEN6_RP_CONTROL 0xA024
5277#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005278#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5279#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5280#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5281#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5282#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005283#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5284#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005285#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5286#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5287#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005288#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005289#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005290#define GEN6_RP_UP_THRESHOLD 0xA02C
5291#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005292#define GEN6_RP_CUR_UP_EI 0xA050
5293#define GEN6_CURICONT_MASK 0xffffff
5294#define GEN6_RP_CUR_UP 0xA054
5295#define GEN6_CURBSYTAVG_MASK 0xffffff
5296#define GEN6_RP_PREV_UP 0xA058
5297#define GEN6_RP_CUR_DOWN_EI 0xA05C
5298#define GEN6_CURIAVG_MASK 0xffffff
5299#define GEN6_RP_CUR_DOWN 0xA060
5300#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005301#define GEN6_RP_UP_EI 0xA068
5302#define GEN6_RP_DOWN_EI 0xA06C
5303#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03005304#define GEN6_RPDEUHWTC 0xA080
5305#define GEN6_RPDEUC 0xA084
5306#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00005307#define GEN6_RC_STATE 0xA094
5308#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5309#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5310#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5311#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5312#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5313#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03005314#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00005315#define GEN6_RC1e_THRESHOLD 0xA0B4
5316#define GEN6_RC6_THRESHOLD 0xA0B8
5317#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03005318#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00005319#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005320#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03005321#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03005322#define VLV_PWRDWNUPCTL 0xA294
Chris Wilson8fd26852010-12-08 18:40:43 +00005323
5324#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005325#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005326#define GEN6_PMIIR 0x44028
5327#define GEN6_PMIER 0x4402C
5328#define GEN6_PM_MBOX_EVENT (1<<25)
5329#define GEN6_PM_THERMAL_EVENT (1<<24)
5330#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5331#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5332#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5333#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5334#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005335#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005336 GEN6_PM_RP_DOWN_THRESHOLD | \
5337 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005338
Imre Deak9e72b462014-05-05 15:13:55 +03005339#define GEN7_GT_SCRATCH_BASE 0x4F100
5340#define GEN7_GT_SCRATCH_REG_NUM 8
5341
Deepak S76c3552f2014-01-30 23:08:16 +05305342#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5343#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5344#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5345
Ben Widawskycce66a22012-03-27 18:59:38 -07005346#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005347#define VLV_COUNTER_CONTROL 0x138104
5348#define VLV_COUNT_RANGE_HIGH (1<<15)
5349#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5350#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005351#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03005352#define VLV_GT_RENDER_RC6 0x138108
5353#define VLV_GT_MEDIA_RC6 0x13810C
5354
Ben Widawskycce66a22012-03-27 18:59:38 -07005355#define GEN6_GT_GFX_RC6p 0x13810C
5356#define GEN6_GT_GFX_RC6pp 0x138110
5357
Chris Wilson8fd26852010-12-08 18:40:43 +00005358#define GEN6_PCODE_MAILBOX 0x138124
5359#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005360#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005361#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5362#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005363#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5364#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005365#define GEN6_PCODE_READ_D_COMP 0x10
5366#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005367#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5368#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005369#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005370#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005371#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005372#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005373
Ben Widawsky4d855292011-12-12 19:34:16 -08005374#define GEN6_GT_CORE_STATUS 0x138060
5375#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5376#define GEN6_RCn_MASK 7
5377#define GEN6_RC0 0
5378#define GEN6_RC3 2
5379#define GEN6_RC6 3
5380#define GEN6_RC7 4
5381
Ben Widawskye3689192012-05-25 16:56:22 -07005382#define GEN7_MISCCPCTL (0x9424)
5383#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5384
5385/* IVYBRIDGE DPF */
5386#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005387#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005388#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5389#define GEN7_PARITY_ERROR_VALID (1<<13)
5390#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5391#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5392#define GEN7_PARITY_ERROR_ROW(reg) \
5393 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5394#define GEN7_PARITY_ERROR_BANK(reg) \
5395 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5396#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5397 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5398#define GEN7_L3CDERRST1_ENABLE (1<<7)
5399
Ben Widawskyb9524a12012-05-25 16:56:24 -07005400#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005401#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005402#define GEN7_L3LOG_SIZE 0x80
5403
Jesse Barnes12f33822012-10-25 12:15:45 -07005404#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5405#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5406#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005407#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005408#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5409
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005410#define GEN8_ROW_CHICKEN 0xe4f0
5411#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005412#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005413
Jesse Barnes8ab43972012-10-25 12:15:42 -07005414#define GEN7_ROW_CHICKEN2 0xe4f4
5415#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5416#define DOP_CLOCK_GATING_DISABLE (1<<0)
5417
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005418#define HSW_ROW_CHICKEN3 0xe49c
5419#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5420
Ben Widawskyfd392b62013-11-04 22:52:39 -08005421#define HALF_SLICE_CHICKEN3 0xe184
5422#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005423#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005424
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005425#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005426#define INTEL_AUDIO_DEVCL 0x808629FB
5427#define INTEL_AUDIO_DEVBLC 0x80862801
5428#define INTEL_AUDIO_DEVCTG 0x80862802
5429
5430#define G4X_AUD_CNTL_ST 0x620B4
5431#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5432#define G4X_ELDV_DEVCTG (1 << 14)
5433#define G4X_ELD_ADDR (0xf << 5)
5434#define G4X_ELD_ACK (1 << 4)
5435#define G4X_HDMIW_HDMIEDID 0x6210C
5436
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005437#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005438#define IBX_HDMIW_HDMIEDID_B 0xE2150
5439#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5440 IBX_HDMIW_HDMIEDID_A, \
5441 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005442#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005443#define IBX_AUD_CNTL_ST_B 0xE21B4
5444#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5445 IBX_AUD_CNTL_ST_A, \
5446 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005447#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5448#define IBX_ELD_ADDRESS (0x1f << 5)
5449#define IBX_ELD_ACK (1 << 4)
5450#define IBX_AUD_CNTL_ST2 0xE20C0
5451#define IBX_ELD_VALIDB (1 << 0)
5452#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005453
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005454#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005455#define CPT_HDMIW_HDMIEDID_B 0xE5150
5456#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5457 CPT_HDMIW_HDMIEDID_A, \
5458 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005459#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005460#define CPT_AUD_CNTL_ST_B 0xE51B4
5461#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5462 CPT_AUD_CNTL_ST_A, \
5463 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005464#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005465
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005466#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5467#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5468#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5469 VLV_HDMIW_HDMIEDID_A, \
5470 VLV_HDMIW_HDMIEDID_B)
5471#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5472#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5473#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5474 VLV_AUD_CNTL_ST_A, \
5475 VLV_AUD_CNTL_ST_B)
5476#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5477
Eric Anholtae662d32012-01-03 09:23:29 -08005478/* These are the 4 32-bit write offset registers for each stream
5479 * output buffer. It determines the offset from the
5480 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5481 */
5482#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5483
Wu Fengguangb6daa022012-01-06 14:41:31 -06005484#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005485#define IBX_AUD_CONFIG_B 0xe2100
5486#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5487 IBX_AUD_CONFIG_A, \
5488 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005489#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005490#define CPT_AUD_CONFIG_B 0xe5100
5491#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5492 CPT_AUD_CONFIG_A, \
5493 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005494#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5495#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5496#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5497 VLV_AUD_CONFIG_A, \
5498 VLV_AUD_CONFIG_B)
5499
Wu Fengguangb6daa022012-01-06 14:41:31 -06005500#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5501#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5502#define AUD_CONFIG_UPPER_N_SHIFT 20
5503#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5504#define AUD_CONFIG_LOWER_N_SHIFT 4
5505#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5506#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005507#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5508#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5509#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5510#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5511#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5512#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5513#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5514#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5515#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5516#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5517#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005518#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5519
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005520/* HSW Audio */
5521#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5522#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5523#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5524 HSW_AUD_CONFIG_A, \
5525 HSW_AUD_CONFIG_B)
5526
5527#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5528#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5529#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5530 HSW_AUD_MISC_CTRL_A, \
5531 HSW_AUD_MISC_CTRL_B)
5532
5533#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5534#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5535#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5536 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5537 HSW_AUD_DIP_ELD_CTRL_ST_B)
5538
5539/* Audio Digital Converter */
5540#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5541#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5542#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5543 HSW_AUD_DIG_CNVT_1, \
5544 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005545#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005546
5547#define HSW_AUD_EDID_DATA_A 0x65050
5548#define HSW_AUD_EDID_DATA_B 0x65150
5549#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5550 HSW_AUD_EDID_DATA_A, \
5551 HSW_AUD_EDID_DATA_B)
5552
5553#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5554#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5555#define AUDIO_INACTIVE_C (1<<11)
5556#define AUDIO_INACTIVE_B (1<<7)
5557#define AUDIO_INACTIVE_A (1<<3)
5558#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5559#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5560#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5561#define AUDIO_ELD_VALID_A (1<<0)
5562#define AUDIO_ELD_VALID_B (1<<4)
5563#define AUDIO_ELD_VALID_C (1<<8)
5564#define AUDIO_CP_READY_A (1<<1)
5565#define AUDIO_CP_READY_B (1<<5)
5566#define AUDIO_CP_READY_C (1<<9)
5567
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005568/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005569#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5570#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5571#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5572#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005573#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5574#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005575#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005576#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5577#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005578#define HSW_PWR_WELL_FORCE_ON (1<<19)
5579#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005580
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005581/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005582#define TRANS_DDI_FUNC_CTL_A 0x60400
5583#define TRANS_DDI_FUNC_CTL_B 0x61400
5584#define TRANS_DDI_FUNC_CTL_C 0x62400
5585#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005586#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5587
Paulo Zanoniad80a812012-10-24 16:06:19 -02005588#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005589/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005590#define TRANS_DDI_PORT_MASK (7<<28)
5591#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5592#define TRANS_DDI_PORT_NONE (0<<28)
5593#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5594#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5595#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5596#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5597#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5598#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5599#define TRANS_DDI_BPC_MASK (7<<20)
5600#define TRANS_DDI_BPC_8 (0<<20)
5601#define TRANS_DDI_BPC_10 (1<<20)
5602#define TRANS_DDI_BPC_6 (2<<20)
5603#define TRANS_DDI_BPC_12 (3<<20)
5604#define TRANS_DDI_PVSYNC (1<<17)
5605#define TRANS_DDI_PHSYNC (1<<16)
5606#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5607#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5608#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5609#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5610#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5611#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005612
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005613/* DisplayPort Transport Control */
5614#define DP_TP_CTL_A 0x64040
5615#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005616#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5617#define DP_TP_CTL_ENABLE (1<<31)
5618#define DP_TP_CTL_MODE_SST (0<<27)
5619#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005620#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005621#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005622#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5623#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5624#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005625#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5626#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005627#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005628#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005629
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005630/* DisplayPort Transport Status */
5631#define DP_TP_STATUS_A 0x64044
5632#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005633#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005634#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005635#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5636
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005637/* DDI Buffer Control */
5638#define DDI_BUF_CTL_A 0x64000
5639#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005640#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5641#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005642/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005643#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005644#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005645#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005646#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005647#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005648#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005649#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5650#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005651#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005652/* Broadwell */
5653#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5654#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5655#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5656#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5657#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5658#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5659#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5660#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5661#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005662#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005663#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005664#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005665#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005666#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005667#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5668
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005669/* DDI Buffer Translations */
5670#define DDI_BUF_TRANS_A 0x64E00
5671#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005672#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005673
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005674/* Sideband Interface (SBI) is programmed indirectly, via
5675 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5676 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005677#define SBI_ADDR 0xC6000
5678#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005679#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005680#define SBI_CTL_DEST_ICLK (0x0<<16)
5681#define SBI_CTL_DEST_MPHY (0x1<<16)
5682#define SBI_CTL_OP_IORD (0x2<<8)
5683#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005684#define SBI_CTL_OP_CRRD (0x6<<8)
5685#define SBI_CTL_OP_CRWR (0x7<<8)
5686#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005687#define SBI_RESPONSE_SUCCESS (0x0<<1)
5688#define SBI_BUSY (0x1<<0)
5689#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005690
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005691/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005692#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005693#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5694#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5695#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5696#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005697#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005698#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005699#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005700#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005701#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005702#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005703#define SBI_SSCAUXDIV6 0x0610
5704#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005705#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005706#define SBI_GEN0 0x1f00
5707#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005708
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005709/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005710#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005711#define PIXCLK_GATE_UNGATE (1<<0)
5712#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005713
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005714/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005715#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005716#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005717#define SPLL_PLL_SSC (1<<28)
5718#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005719#define SPLL_PLL_LCPLL (3<<28)
5720#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005721#define SPLL_PLL_FREQ_810MHz (0<<26)
5722#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005723#define SPLL_PLL_FREQ_2700MHz (2<<26)
5724#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005725
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005726/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005727#define WRPLL_CTL1 0x46040
5728#define WRPLL_CTL2 0x46060
5729#define WRPLL_PLL_ENABLE (1<<31)
5730#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005731#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005732#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005733/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005734#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005735#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005736#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005737#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5738#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005739#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005740#define WRPLL_DIVIDER_FB_SHIFT 16
5741#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005742
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005743/* Port clock selection */
5744#define PORT_CLK_SEL_A 0x46100
5745#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005746#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005747#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5748#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5749#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005750#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005751#define PORT_CLK_SEL_WRPLL1 (4<<29)
5752#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005753#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005754#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005755
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005756/* Transcoder clock selection */
5757#define TRANS_CLK_SEL_A 0x46140
5758#define TRANS_CLK_SEL_B 0x46144
5759#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5760/* For each transcoder, we need to select the corresponding port clock */
5761#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5762#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005763
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005764#define TRANSA_MSA_MISC 0x60410
5765#define TRANSB_MSA_MISC 0x61410
5766#define TRANSC_MSA_MISC 0x62410
5767#define TRANS_EDP_MSA_MISC 0x6f410
5768#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5769
Paulo Zanonic9809792012-10-23 18:30:00 -02005770#define TRANS_MSA_SYNC_CLK (1<<0)
5771#define TRANS_MSA_6_BPC (0<<5)
5772#define TRANS_MSA_8_BPC (1<<5)
5773#define TRANS_MSA_10_BPC (2<<5)
5774#define TRANS_MSA_12_BPC (3<<5)
5775#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005776
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005777/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005778#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005779#define LCPLL_PLL_DISABLE (1<<31)
5780#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005781#define LCPLL_CLK_FREQ_MASK (3<<26)
5782#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005783#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5784#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5785#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005786#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005787#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005788#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005789#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005790#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5791
5792#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5793#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5794#define D_COMP_COMP_FORCE (1<<8)
5795#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005796
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005797/* Pipe WM_LINETIME - watermark line time */
5798#define PIPE_WM_LINETIME_A 0x45270
5799#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005800#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5801 PIPE_WM_LINETIME_B)
5802#define PIPE_WM_LINETIME_MASK (0x1ff)
5803#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005804#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005805#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005806
5807/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005808#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005809#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5810#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005811#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5812#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5813#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5814
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005815#define WM_MISC 0x45260
5816#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5817
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005818#define WM_DBG 0x45280
5819#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5820#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5821#define WM_DBG_DISALLOW_SPRITE (1<<2)
5822
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005823/* pipe CSC */
5824#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5825#define _PIPE_A_CSC_COEFF_BY 0x49014
5826#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5827#define _PIPE_A_CSC_COEFF_BU 0x4901c
5828#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5829#define _PIPE_A_CSC_COEFF_BV 0x49024
5830#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005831#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5832#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5833#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005834#define _PIPE_A_CSC_PREOFF_HI 0x49030
5835#define _PIPE_A_CSC_PREOFF_ME 0x49034
5836#define _PIPE_A_CSC_PREOFF_LO 0x49038
5837#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5838#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5839#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5840
5841#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5842#define _PIPE_B_CSC_COEFF_BY 0x49114
5843#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5844#define _PIPE_B_CSC_COEFF_BU 0x4911c
5845#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5846#define _PIPE_B_CSC_COEFF_BV 0x49124
5847#define _PIPE_B_CSC_MODE 0x49128
5848#define _PIPE_B_CSC_PREOFF_HI 0x49130
5849#define _PIPE_B_CSC_PREOFF_ME 0x49134
5850#define _PIPE_B_CSC_PREOFF_LO 0x49138
5851#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5852#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5853#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5854
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005855#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5856#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5857#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5858#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5859#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5860#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5861#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5862#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5863#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5864#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5865#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5866#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5867#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5868
Jani Nikula3230bf12013-08-27 15:12:16 +03005869/* VLV MIPI registers */
5870
5871#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5872#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5873#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5874#define DPI_ENABLE (1 << 31) /* A + B */
5875#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5876#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5877#define DUAL_LINK_MODE_MASK (1 << 26)
5878#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5879#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5880#define DITHERING_ENABLE (1 << 25) /* A + B */
5881#define FLOPPED_HSTX (1 << 23)
5882#define DE_INVERT (1 << 19) /* XXX */
5883#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5884#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5885#define AFE_LATCHOUT (1 << 17)
5886#define LP_OUTPUT_HOLD (1 << 16)
5887#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5888#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5889#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5890#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5891#define CSB_SHIFT 9
5892#define CSB_MASK (3 << 9)
5893#define CSB_20MHZ (0 << 9)
5894#define CSB_10MHZ (1 << 9)
5895#define CSB_40MHZ (2 << 9)
5896#define BANDGAP_MASK (1 << 8)
5897#define BANDGAP_PNW_CIRCUIT (0 << 8)
5898#define BANDGAP_LNC_CIRCUIT (1 << 8)
5899#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5900#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5901#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5902#define TEARING_EFFECT_SHIFT 2 /* A + B */
5903#define TEARING_EFFECT_MASK (3 << 2)
5904#define TEARING_EFFECT_OFF (0 << 2)
5905#define TEARING_EFFECT_DSI (1 << 2)
5906#define TEARING_EFFECT_GPIO (2 << 2)
5907#define LANE_CONFIGURATION_SHIFT 0
5908#define LANE_CONFIGURATION_MASK (3 << 0)
5909#define LANE_CONFIGURATION_4LANE (0 << 0)
5910#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5911#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5912
5913#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5914#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5915#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5916#define TEARING_EFFECT_DELAY_SHIFT 0
5917#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5918
5919/* XXX: all bits reserved */
5920#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5921
5922/* MIPI DSI Controller and D-PHY registers */
5923
5924#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5925#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5926#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5927#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5928#define ULPS_STATE_MASK (3 << 1)
5929#define ULPS_STATE_ENTER (2 << 1)
5930#define ULPS_STATE_EXIT (1 << 1)
5931#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5932#define DEVICE_READY (1 << 0)
5933
5934#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5935#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5936#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5937#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5938#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5939#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5940#define TEARING_EFFECT (1 << 31)
5941#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5942#define GEN_READ_DATA_AVAIL (1 << 29)
5943#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5944#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5945#define RX_PROT_VIOLATION (1 << 26)
5946#define RX_INVALID_TX_LENGTH (1 << 25)
5947#define ACK_WITH_NO_ERROR (1 << 24)
5948#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5949#define LP_RX_TIMEOUT (1 << 22)
5950#define HS_TX_TIMEOUT (1 << 21)
5951#define DPI_FIFO_UNDERRUN (1 << 20)
5952#define LOW_CONTENTION (1 << 19)
5953#define HIGH_CONTENTION (1 << 18)
5954#define TXDSI_VC_ID_INVALID (1 << 17)
5955#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5956#define TXCHECKSUM_ERROR (1 << 15)
5957#define TXECC_MULTIBIT_ERROR (1 << 14)
5958#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5959#define TXFALSE_CONTROL_ERROR (1 << 12)
5960#define RXDSI_VC_ID_INVALID (1 << 11)
5961#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5962#define RXCHECKSUM_ERROR (1 << 9)
5963#define RXECC_MULTIBIT_ERROR (1 << 8)
5964#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5965#define RXFALSE_CONTROL_ERROR (1 << 6)
5966#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5967#define RX_LP_TX_SYNC_ERROR (1 << 4)
5968#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5969#define RXEOT_SYNC_ERROR (1 << 2)
5970#define RXSOT_SYNC_ERROR (1 << 1)
5971#define RXSOT_ERROR (1 << 0)
5972
5973#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5974#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5975#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5976#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5977#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5978#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5979#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5980#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5981#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5982#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5983#define VID_MODE_FORMAT_MASK (0xf << 7)
5984#define VID_MODE_NOT_SUPPORTED (0 << 7)
5985#define VID_MODE_FORMAT_RGB565 (1 << 7)
5986#define VID_MODE_FORMAT_RGB666 (2 << 7)
5987#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5988#define VID_MODE_FORMAT_RGB888 (4 << 7)
5989#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5990#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5991#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5992#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5993#define DATA_LANES_PRG_REG_SHIFT 0
5994#define DATA_LANES_PRG_REG_MASK (7 << 0)
5995
5996#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5997#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5998#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5999#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
6000
6001#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
6002#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
6003#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
6004#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
6005
6006#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
6007#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
6008#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
6009#define TURN_AROUND_TIMEOUT_MASK 0x3f
6010
6011#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
6012#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
6013#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
6014#define DEVICE_RESET_TIMER_MASK 0xffff
6015
6016#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
6017#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
6018#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
6019#define VERTICAL_ADDRESS_SHIFT 16
6020#define VERTICAL_ADDRESS_MASK (0xffff << 16)
6021#define HORIZONTAL_ADDRESS_SHIFT 0
6022#define HORIZONTAL_ADDRESS_MASK 0xffff
6023
6024#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
6025#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
6026#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
6027#define DBI_FIFO_EMPTY_HALF (0 << 0)
6028#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
6029#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
6030
6031/* regs below are bits 15:0 */
6032#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
6033#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
6034#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
6035
6036#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
6037#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
6038#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
6039
6040#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
6041#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
6042#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
6043
6044#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
6045#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
6046#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
6047
6048#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
6049#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
6050#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
6051
6052#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
6053#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
6054#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
6055
6056#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
6057#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
6058#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
6059
6060#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
6061#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
6062#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
6063/* regs above are bits 15:0 */
6064
6065#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
6066#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
6067#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
6068#define DPI_LP_MODE (1 << 6)
6069#define BACKLIGHT_OFF (1 << 5)
6070#define BACKLIGHT_ON (1 << 4)
6071#define COLOR_MODE_OFF (1 << 3)
6072#define COLOR_MODE_ON (1 << 2)
6073#define TURN_ON (1 << 1)
6074#define SHUTDOWN (1 << 0)
6075
6076#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
6077#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
6078#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
6079#define COMMAND_BYTE_SHIFT 0
6080#define COMMAND_BYTE_MASK (0x3f << 0)
6081
6082#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
6083#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
6084#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
6085#define MASTER_INIT_TIMER_SHIFT 0
6086#define MASTER_INIT_TIMER_MASK (0xffff << 0)
6087
6088#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
6089#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
6090#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
6091#define MAX_RETURN_PKT_SIZE_SHIFT 0
6092#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
6093
6094#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
6095#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
6096#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
6097#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
6098#define DISABLE_VIDEO_BTA (1 << 3)
6099#define IP_TG_CONFIG (1 << 2)
6100#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
6101#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
6102#define VIDEO_MODE_BURST (3 << 0)
6103
6104#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
6105#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
6106#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
6107#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
6108#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
6109#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
6110#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
6111#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
6112#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
6113#define CLOCKSTOP (1 << 1)
6114#define EOT_DISABLE (1 << 0)
6115
6116#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
6117#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
6118#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
6119#define LP_BYTECLK_SHIFT 0
6120#define LP_BYTECLK_MASK (0xffff << 0)
6121
6122/* bits 31:0 */
6123#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
6124#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
6125#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
6126
6127/* bits 31:0 */
6128#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
6129#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
6130#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
6131
6132#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
6133#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
6134#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
6135#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
6136#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
6137#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
6138#define LONG_PACKET_WORD_COUNT_SHIFT 8
6139#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
6140#define SHORT_PACKET_PARAM_SHIFT 8
6141#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
6142#define VIRTUAL_CHANNEL_SHIFT 6
6143#define VIRTUAL_CHANNEL_MASK (3 << 6)
6144#define DATA_TYPE_SHIFT 0
6145#define DATA_TYPE_MASK (3f << 0)
6146/* data type values, see include/video/mipi_display.h */
6147
6148#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
6149#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
6150#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
6151#define DPI_FIFO_EMPTY (1 << 28)
6152#define DBI_FIFO_EMPTY (1 << 27)
6153#define LP_CTRL_FIFO_EMPTY (1 << 26)
6154#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
6155#define LP_CTRL_FIFO_FULL (1 << 24)
6156#define HS_CTRL_FIFO_EMPTY (1 << 18)
6157#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
6158#define HS_CTRL_FIFO_FULL (1 << 16)
6159#define LP_DATA_FIFO_EMPTY (1 << 10)
6160#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
6161#define LP_DATA_FIFO_FULL (1 << 8)
6162#define HS_DATA_FIFO_EMPTY (1 << 2)
6163#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
6164#define HS_DATA_FIFO_FULL (1 << 0)
6165
6166#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
6167#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
6168#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
6169#define DBI_HS_LP_MODE_MASK (1 << 0)
6170#define DBI_LP_MODE (1 << 0)
6171#define DBI_HS_MODE (0 << 0)
6172
6173#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
6174#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
6175#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
6176#define EXIT_ZERO_COUNT_SHIFT 24
6177#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
6178#define TRAIL_COUNT_SHIFT 16
6179#define TRAIL_COUNT_MASK (0x1f << 16)
6180#define CLK_ZERO_COUNT_SHIFT 8
6181#define CLK_ZERO_COUNT_MASK (0xff << 8)
6182#define PREPARE_COUNT_SHIFT 0
6183#define PREPARE_COUNT_MASK (0x3f << 0)
6184
6185/* bits 31:0 */
6186#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
6187#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
6188#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
6189
6190#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
6191#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
6192#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
6193#define LP_HS_SSW_CNT_SHIFT 16
6194#define LP_HS_SSW_CNT_MASK (0xffff << 16)
6195#define HS_LP_PWR_SW_CNT_SHIFT 0
6196#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
6197
6198#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
6199#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
6200#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
6201#define STOP_STATE_STALL_COUNTER_SHIFT 0
6202#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
6203
6204#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
6205#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
6206#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
6207#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
6208#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
6209#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
6210#define RX_CONTENTION_DETECTED (1 << 0)
6211
6212/* XXX: only pipe A ?!? */
6213#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
6214#define DBI_TYPEC_ENABLE (1 << 31)
6215#define DBI_TYPEC_WIP (1 << 30)
6216#define DBI_TYPEC_OPTION_SHIFT 28
6217#define DBI_TYPEC_OPTION_MASK (3 << 28)
6218#define DBI_TYPEC_FREQ_SHIFT 24
6219#define DBI_TYPEC_FREQ_MASK (0xf << 24)
6220#define DBI_TYPEC_OVERRIDE (1 << 8)
6221#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
6222#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
6223
6224
6225/* MIPI adapter registers */
6226
6227#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
6228#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
6229#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
6230#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
6231#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6232#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6233#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6234#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6235#define READ_REQUEST_PRIORITY_SHIFT 3
6236#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6237#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6238#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6239#define RGB_FLIP_TO_BGR (1 << 2)
6240
6241#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6242#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6243#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6244#define DATA_MEM_ADDRESS_SHIFT 5
6245#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6246#define DATA_VALID (1 << 0)
6247
6248#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6249#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6250#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6251#define DATA_LENGTH_SHIFT 0
6252#define DATA_LENGTH_MASK (0xfffff << 0)
6253
6254#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6255#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6256#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6257#define COMMAND_MEM_ADDRESS_SHIFT 5
6258#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6259#define AUTO_PWG_ENABLE (1 << 2)
6260#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6261#define COMMAND_VALID (1 << 0)
6262
6263#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6264#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6265#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6266#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6267#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6268
6269#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6270#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6271#define MIPI_READ_DATA_RETURN(pipe, n) \
6272 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6273
6274#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6275#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6276#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6277#define READ_DATA_VALID(n) (1 << (n))
6278
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006279/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006280#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6281#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6282#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6283#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6284#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6285#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006286
Jesse Barnes585fb112008-07-29 11:54:06 -07006287#endif /* _I915_REG_H_ */