blob: f281fa8cc831b624bee698443f0c93e8dded1da5 [file] [log] [blame]
Alex Deucher97b2e202015-04-20 16:51:00 -04001/*
2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 *
24 * Authors: Dave Airlie
25 * Alex Deucher
26 * Jerome Glisse
27 */
28#ifndef __AMDGPU_H__
29#define __AMDGPU_H__
30
31#include <linux/atomic.h>
32#include <linux/wait.h>
33#include <linux/list.h>
34#include <linux/kref.h>
Christian Königa9f87f62017-03-30 14:03:59 +020035#include <linux/rbtree.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040036#include <linux/hashtable.h>
Chris Wilsonf54d1862016-10-25 13:00:45 +010037#include <linux/dma-fence.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040038
Masahiro Yamada248a1d62017-04-24 13:50:21 +090039#include <drm/ttm/ttm_bo_api.h>
40#include <drm/ttm/ttm_bo_driver.h>
41#include <drm/ttm/ttm_placement.h>
42#include <drm/ttm/ttm_module.h>
43#include <drm/ttm/ttm_execbuf_util.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040044
Chunming Zhoud03846a2015-07-28 14:20:03 -040045#include <drm/drmP.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040046#include <drm/drm_gem.h>
Chunming Zhou7e5a5472015-04-24 17:37:30 +080047#include <drm/amdgpu_drm.h>
Lucas Stach1b1f42d2017-12-06 17:49:39 +010048#include <drm/gpu_scheduler.h>
Alex Deucher97b2e202015-04-20 16:51:00 -040049
Andres Rodriguez78c16832017-02-02 00:38:22 -050050#include <kgd_kfd_interface.h>
Rex Zhuc79563a2017-09-29 15:58:19 +080051#include "dm_pp_interface.h"
52#include "kgd_pp_interface.h"
Andres Rodriguez78c16832017-02-02 00:38:22 -050053
yanyang15fc3aee2015-05-22 14:39:35 -040054#include "amd_shared.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040055#include "amdgpu_mode.h"
56#include "amdgpu_ih.h"
57#include "amdgpu_irq.h"
58#include "amdgpu_ucode.h"
Flora Cuic632d792016-08-02 11:32:41 +080059#include "amdgpu_ttm.h"
Huang Rui0e5ca0d2017-03-03 18:37:23 -050060#include "amdgpu_psp.h"
Alex Deucher97b2e202015-04-20 16:51:00 -040061#include "amdgpu_gds.h"
Christian König56113502016-09-28 12:36:44 +020062#include "amdgpu_sync.h"
Christian König78023012016-09-28 15:33:18 +020063#include "amdgpu_ring.h"
Christian König073440d2016-09-28 15:41:50 +020064#include "amdgpu_vm.h"
Alex Deuchercf0978812016-10-07 11:40:09 -040065#include "amdgpu_dpm.h"
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -040066#include "amdgpu_acp.h"
Leo Liu4df654d2017-01-02 10:07:33 -050067#include "amdgpu_uvd.h"
Leo Liu5e568172017-01-10 11:02:58 -050068#include "amdgpu_vce.h"
Leo Liu95aa13f2017-05-11 16:27:33 -040069#include "amdgpu_vcn.h"
Christian König9a189992017-09-12 14:29:07 -040070#include "amdgpu_mn.h"
Christian König770d13b2018-01-12 14:52:22 +010071#include "amdgpu_gmc.h"
Harry Wentland45622362017-09-12 15:58:20 -040072#include "amdgpu_dm.h"
Monk Liuceeb50e2016-09-19 12:13:58 +080073#include "amdgpu_virt.h"
Christian König3490bdb2017-07-06 22:02:41 +020074#include "amdgpu_gart.h"
Alex Deucher75758252017-12-14 15:23:14 -050075#include "amdgpu_debugfs.h"
Rex Zhuc79563a2017-09-29 15:58:19 +080076
Alex Deucher97b2e202015-04-20 16:51:00 -040077/*
78 * Modules parameters.
79 */
80extern int amdgpu_modeset;
81extern int amdgpu_vram_limit;
John Brooks218b5dc2017-06-27 22:33:17 -040082extern int amdgpu_vis_vram_limit;
Alex Deucher83e74db2017-08-21 11:58:25 -040083extern int amdgpu_gart_size;
Christian König36d38372017-07-07 13:17:45 +020084extern int amdgpu_gtt_size;
Marek Olšák95844d22016-08-17 23:49:27 +020085extern int amdgpu_moverate;
Alex Deucher97b2e202015-04-20 16:51:00 -040086extern int amdgpu_benchmarking;
87extern int amdgpu_testing;
88extern int amdgpu_audio;
89extern int amdgpu_disp_priority;
90extern int amdgpu_hw_i2c;
91extern int amdgpu_pcie_gen2;
92extern int amdgpu_msi;
93extern int amdgpu_lockup_timeout;
94extern int amdgpu_dpm;
Huang Ruie635ee02016-11-01 15:35:38 +080095extern int amdgpu_fw_load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -040096extern int amdgpu_aspm;
97extern int amdgpu_runtime_pm;
Rex Zhu0b693f02017-09-19 14:36:08 +080098extern uint amdgpu_ip_block_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -040099extern int amdgpu_bapm;
100extern int amdgpu_deep_color;
101extern int amdgpu_vm_size;
102extern int amdgpu_vm_block_size;
Roger Hed07f14b2017-08-15 16:05:59 +0800103extern int amdgpu_vm_fragment_size;
Christian Königd9c13152015-09-28 12:31:26 +0200104extern int amdgpu_vm_fault_stop;
Christian Königb495bd32015-09-10 14:00:35 +0200105extern int amdgpu_vm_debug;
Harish Kasiviswanathan9a4b7d42017-06-09 11:26:57 -0400106extern int amdgpu_vm_update_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400107extern int amdgpu_dc;
Harry Wentland02e749d2017-09-12 20:02:11 -0400108extern int amdgpu_dc_log;
Jammy Zhou1333f722015-07-30 16:36:58 +0800109extern int amdgpu_sched_jobs;
Jammy Zhou4afcb302015-07-30 16:44:05 +0800110extern int amdgpu_sched_hw_submission;
Rex Zhu3ca67302016-11-02 13:38:37 +0800111extern int amdgpu_no_evict;
112extern int amdgpu_direct_gma_size;
Rex Zhu0b693f02017-09-19 14:36:08 +0800113extern uint amdgpu_pcie_gen_cap;
114extern uint amdgpu_pcie_lane_cap;
115extern uint amdgpu_cg_mask;
116extern uint amdgpu_pg_mask;
117extern uint amdgpu_sdma_phase_quantum;
Nicolai Hähnle6f8941a2016-06-17 19:31:33 +0200118extern char *amdgpu_disable_cu;
Emily Deng9accf2f2016-08-10 16:01:25 +0800119extern char *amdgpu_virtual_display;
Rex Zhu0b693f02017-09-19 14:36:08 +0800120extern uint amdgpu_pp_feature_mask;
Christian König6a7f76e2016-08-24 15:51:49 +0200121extern int amdgpu_vram_page_split;
Alex Deucherbce23e02017-03-28 12:52:08 -0400122extern int amdgpu_ngg;
123extern int amdgpu_prim_buf_per_se;
124extern int amdgpu_pos_buf_per_se;
125extern int amdgpu_cntl_sb_buf_per_se;
126extern int amdgpu_param_buf_per_se;
Monk Liu65781c72017-05-11 13:36:44 +0800127extern int amdgpu_job_hang_limit;
Hawking Zhange8835e02017-05-26 14:40:36 +0800128extern int amdgpu_lbpw;
Andres Rodriguez4a75aef2017-09-26 12:22:46 -0400129extern int amdgpu_compute_multipipe;
Andrey Grodzovskydcebf022017-12-12 14:09:30 -0500130extern int amdgpu_gpu_recovery;
Shaoyun Liubfca0282018-02-01 17:37:50 -0500131extern int amdgpu_emu_mode;
Alex Deucher97b2e202015-04-20 16:51:00 -0400132
Felix Kuehling6dd13092017-06-05 18:53:55 +0900133#ifdef CONFIG_DRM_AMDGPU_SI
134extern int amdgpu_si_support;
135#endif
Felix Kuehling7df28982017-06-05 18:43:27 +0900136#ifdef CONFIG_DRM_AMDGPU_CIK
137extern int amdgpu_cik_support;
138#endif
Alex Deucher97b2e202015-04-20 16:51:00 -0400139
Chunming Zhou55ed8caf2017-04-21 16:40:00 +0800140#define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
Chunming Zhou4b559c92015-07-21 15:53:04 +0800141#define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
Alex Deucher97b2e202015-04-20 16:51:00 -0400142#define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
143#define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
144/* AMDGPU_IB_POOL_SIZE must be a power of 2 */
145#define AMDGPU_IB_POOL_SIZE 16
146#define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
147#define AMDGPUFB_CONN_LIMIT 4
Alex Deuchera5bde2f2016-09-23 16:23:41 -0400148#define AMDGPU_BIOS_NUM_SCRATCH 16
Alex Deucher97b2e202015-04-20 16:51:00 -0400149
Jammy Zhou36f523a2015-09-01 12:54:27 +0800150/* max number of IP instances */
151#define AMDGPU_MAX_SDMA_INSTANCES 2
152
Alex Deucher97b2e202015-04-20 16:51:00 -0400153/* hard reset data */
154#define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
155
156/* reset flags */
157#define AMDGPU_RESET_GFX (1 << 0)
158#define AMDGPU_RESET_COMPUTE (1 << 1)
159#define AMDGPU_RESET_DMA (1 << 2)
160#define AMDGPU_RESET_CP (1 << 3)
161#define AMDGPU_RESET_GRBM (1 << 4)
162#define AMDGPU_RESET_DMA1 (1 << 5)
163#define AMDGPU_RESET_RLC (1 << 6)
164#define AMDGPU_RESET_SEM (1 << 7)
165#define AMDGPU_RESET_IH (1 << 8)
166#define AMDGPU_RESET_VMC (1 << 9)
167#define AMDGPU_RESET_MC (1 << 10)
168#define AMDGPU_RESET_DISPLAY (1 << 11)
169#define AMDGPU_RESET_UVD (1 << 12)
170#define AMDGPU_RESET_VCE (1 << 13)
171#define AMDGPU_RESET_VCE1 (1 << 14)
172
Alex Deucher97b2e202015-04-20 16:51:00 -0400173/* GFX current status */
174#define AMDGPU_GFX_NORMAL_MODE 0x00000000L
175#define AMDGPU_GFX_SAFE_MODE 0x00000001L
176#define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
177#define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
178#define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
179
180/* max cursor sizes (in pixels) */
181#define CIK_CURSOR_WIDTH 128
182#define CIK_CURSOR_HEIGHT 128
183
Monk Liu57406822017-10-25 16:37:02 +0800184/* GPU RESET flags */
185#define AMDGPU_RESET_INFO_VRAM_LOST (1 << 0)
186#define AMDGPU_RESET_INFO_FULLRESET (1 << 1)
187
Alex Deucher97b2e202015-04-20 16:51:00 -0400188struct amdgpu_device;
Alex Deucher97b2e202015-04-20 16:51:00 -0400189struct amdgpu_ib;
Alex Deucher97b2e202015-04-20 16:51:00 -0400190struct amdgpu_cs_parser;
Chunming Zhoubb977d32015-08-18 15:16:40 +0800191struct amdgpu_job;
Alex Deucher97b2e202015-04-20 16:51:00 -0400192struct amdgpu_irq_src;
Alex Deucher0b492a42015-08-16 22:48:26 -0400193struct amdgpu_fpriv;
Christian König9cca0b82017-09-06 16:15:28 +0200194struct amdgpu_bo_va_mapping;
Alex Deucher97b2e202015-04-20 16:51:00 -0400195
196enum amdgpu_cp_irq {
197 AMDGPU_CP_IRQ_GFX_EOP = 0,
198 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
199 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
200 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
201 AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
202 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
203 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
204 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
205 AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
206
207 AMDGPU_CP_IRQ_LAST
208};
209
210enum amdgpu_sdma_irq {
211 AMDGPU_SDMA_IRQ_TRAP0 = 0,
212 AMDGPU_SDMA_IRQ_TRAP1,
213
214 AMDGPU_SDMA_IRQ_LAST
215};
216
217enum amdgpu_thermal_irq {
218 AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
219 AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
220
221 AMDGPU_THERMAL_IRQ_LAST
222};
223
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800224enum amdgpu_kiq_irq {
225 AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
226 AMDGPU_CP_KIQ_IRQ_LAST
227};
228
Alex Deucher2990a1f2017-12-15 16:18:00 -0500229int amdgpu_device_ip_set_clockgating_state(struct amdgpu_device *adev,
230 enum amd_ip_block_type block_type,
231 enum amd_clockgating_state state);
232int amdgpu_device_ip_set_powergating_state(struct amdgpu_device *adev,
233 enum amd_ip_block_type block_type,
234 enum amd_powergating_state state);
235void amdgpu_device_ip_get_clockgating_state(struct amdgpu_device *adev,
236 u32 *flags);
237int amdgpu_device_ip_wait_for_idle(struct amdgpu_device *adev,
238 enum amd_ip_block_type block_type);
239bool amdgpu_device_ip_is_idle(struct amdgpu_device *adev,
240 enum amd_ip_block_type block_type);
Alex Deucher97b2e202015-04-20 16:51:00 -0400241
Alex Deuchera1255102016-10-13 17:41:13 -0400242#define AMDGPU_MAX_IP_NUM 16
243
244struct amdgpu_ip_block_status {
245 bool valid;
246 bool sw;
247 bool hw;
248 bool late_initialized;
249 bool hang;
250};
251
Alex Deucher97b2e202015-04-20 16:51:00 -0400252struct amdgpu_ip_block_version {
Alex Deuchera1255102016-10-13 17:41:13 -0400253 const enum amd_ip_block_type type;
254 const u32 major;
255 const u32 minor;
256 const u32 rev;
yanyang15fc3aee2015-05-22 14:39:35 -0400257 const struct amd_ip_funcs *funcs;
Alex Deucher97b2e202015-04-20 16:51:00 -0400258};
259
Alex Deuchera1255102016-10-13 17:41:13 -0400260struct amdgpu_ip_block {
261 struct amdgpu_ip_block_status status;
262 const struct amdgpu_ip_block_version *version;
263};
264
Alex Deucher2990a1f2017-12-15 16:18:00 -0500265int amdgpu_device_ip_block_version_cmp(struct amdgpu_device *adev,
266 enum amd_ip_block_type type,
267 u32 major, u32 minor);
Alex Deucher97b2e202015-04-20 16:51:00 -0400268
Alex Deucher2990a1f2017-12-15 16:18:00 -0500269struct amdgpu_ip_block *
270amdgpu_device_ip_get_ip_block(struct amdgpu_device *adev,
271 enum amd_ip_block_type type);
Alex Deuchera1255102016-10-13 17:41:13 -0400272
Alex Deucher2990a1f2017-12-15 16:18:00 -0500273int amdgpu_device_ip_block_add(struct amdgpu_device *adev,
274 const struct amdgpu_ip_block_version *ip_block_version);
Alex Deucher97b2e202015-04-20 16:51:00 -0400275
276/* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
277struct amdgpu_buffer_funcs {
278 /* maximum bytes in a single operation */
279 uint32_t copy_max_bytes;
280
281 /* number of dw to reserve per operation */
282 unsigned copy_num_dw;
283
284 /* used for buffer migration */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800285 void (*emit_copy_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400286 /* src addr in bytes */
287 uint64_t src_offset,
288 /* dst addr in bytes */
289 uint64_t dst_offset,
290 /* number of byte to transfer */
291 uint32_t byte_count);
292
293 /* maximum bytes in a single operation */
294 uint32_t fill_max_bytes;
295
296 /* number of dw to reserve per operation */
297 unsigned fill_num_dw;
298
299 /* used for buffer clearing */
Chunming Zhou6e7a3842015-08-27 13:46:09 +0800300 void (*emit_fill_buffer)(struct amdgpu_ib *ib,
Alex Deucher97b2e202015-04-20 16:51:00 -0400301 /* value to write to memory */
302 uint32_t src_data,
303 /* dst addr in bytes */
304 uint64_t dst_offset,
305 /* number of byte to fill */
306 uint32_t byte_count);
307};
308
309/* provided by hw blocks that can write ptes, e.g., sdma */
310struct amdgpu_vm_pte_funcs {
Yong Zhaoe6d92192017-09-19 12:58:15 -0400311 /* number of dw to reserve per operation */
312 unsigned copy_pte_num_dw;
313
Alex Deucher97b2e202015-04-20 16:51:00 -0400314 /* copy pte entries from GART */
315 void (*copy_pte)(struct amdgpu_ib *ib,
316 uint64_t pe, uint64_t src,
317 unsigned count);
Yong Zhaoe6d92192017-09-19 12:58:15 -0400318
Alex Deucher97b2e202015-04-20 16:51:00 -0400319 /* write pte one entry at a time with addr mapping */
Christian Königde9ea7b2016-08-12 11:33:30 +0200320 void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
321 uint64_t value, unsigned count,
322 uint32_t incr);
Alex Deucher97b2e202015-04-20 16:51:00 -0400323 /* for linear pte/pde updates without addr mapping */
324 void (*set_pte_pde)(struct amdgpu_ib *ib,
325 uint64_t pe,
326 uint64_t addr, unsigned count,
Chunming Zhou6b777602016-09-21 16:19:19 +0800327 uint32_t incr, uint64_t flags);
Alex Deucher97b2e202015-04-20 16:51:00 -0400328};
329
Alex Deucher97b2e202015-04-20 16:51:00 -0400330/* provided by the ih block */
331struct amdgpu_ih_funcs {
332 /* ring read/write ptr handling, called from interrupt context */
333 u32 (*get_wptr)(struct amdgpu_device *adev);
Felix Kuehling00ecd8a2017-08-26 02:40:45 -0400334 bool (*prescreen_iv)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400335 void (*decode_iv)(struct amdgpu_device *adev,
336 struct amdgpu_iv_entry *entry);
337 void (*set_rptr)(struct amdgpu_device *adev);
338};
339
Alex Deucher97b2e202015-04-20 16:51:00 -0400340/*
341 * BIOS.
342 */
343bool amdgpu_get_bios(struct amdgpu_device *adev);
344bool amdgpu_read_bios(struct amdgpu_device *adev);
345
346/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400347 * Clocks
348 */
349
350#define AMDGPU_MAX_PPLL 3
351
352struct amdgpu_clock {
353 struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
354 struct amdgpu_pll spll;
355 struct amdgpu_pll mpll;
356 /* 10 Khz units */
357 uint32_t default_mclk;
358 uint32_t default_sclk;
359 uint32_t default_dispclk;
360 uint32_t current_dispclk;
361 uint32_t dp_extclk;
362 uint32_t max_pixel_clock;
363};
364
365/*
Christian König9124a392017-07-21 00:16:21 +0200366 * GEM.
Alex Deucher97b2e202015-04-20 16:51:00 -0400367 */
Alex Deucher97b2e202015-04-20 16:51:00 -0400368
Chunming Zhou7e5a5472015-04-24 17:37:30 +0800369#define AMDGPU_GEM_DOMAIN_MAX 0x3
Alex Deucher97b2e202015-04-20 16:51:00 -0400370#define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
371
372void amdgpu_gem_object_free(struct drm_gem_object *obj);
373int amdgpu_gem_object_open(struct drm_gem_object *obj,
374 struct drm_file *file_priv);
375void amdgpu_gem_object_close(struct drm_gem_object *obj,
376 struct drm_file *file_priv);
377unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
378struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
Christian König4d9c5142016-05-03 18:46:19 +0200379struct drm_gem_object *
380amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
381 struct dma_buf_attachment *attach,
382 struct sg_table *sg);
Alex Deucher97b2e202015-04-20 16:51:00 -0400383struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
384 struct drm_gem_object *gobj,
385 int flags);
Samuel Li09052fc2017-12-08 16:18:59 -0500386struct drm_gem_object *amdgpu_gem_prime_import(struct drm_device *dev,
387 struct dma_buf *dma_buf);
Alex Deucher97b2e202015-04-20 16:51:00 -0400388struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
389void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
390void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Samuel Lidfced2e2017-08-22 15:25:33 -0400391int amdgpu_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Alex Deucher97b2e202015-04-20 16:51:00 -0400392
393/* sub-allocation manager, it has to be protected by another lock.
394 * By conception this is an helper for other part of the driver
395 * like the indirect buffer or semaphore, which both have their
396 * locking.
397 *
398 * Principe is simple, we keep a list of sub allocation in offset
399 * order (first entry has offset == 0, last entry has the highest
400 * offset).
401 *
402 * When allocating new object we first check if there is room at
403 * the end total_size - (last_object_offset + last_object_size) >=
404 * alloc_size. If so we allocate new object there.
405 *
406 * When there is not enough room at the end, we start waiting for
407 * each sub object until we reach object_offset+object_size >=
408 * alloc_size, this object then become the sub object we return.
409 *
410 * Alignment can't be bigger than page size.
411 *
412 * Hole are not considered for allocation to keep things simple.
413 * Assumption is that there won't be hole (all object on same
414 * alignment).
415 */
Christian König6ba60b82016-03-11 14:50:08 +0100416
417#define AMDGPU_SA_NUM_FENCE_LISTS 32
418
Alex Deucher97b2e202015-04-20 16:51:00 -0400419struct amdgpu_sa_manager {
420 wait_queue_head_t wq;
421 struct amdgpu_bo *bo;
422 struct list_head *hole;
Christian König6ba60b82016-03-11 14:50:08 +0100423 struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
Alex Deucher97b2e202015-04-20 16:51:00 -0400424 struct list_head olist;
425 unsigned size;
426 uint64_t gpu_addr;
427 void *cpu_ptr;
428 uint32_t domain;
429 uint32_t align;
430};
431
Alex Deucher97b2e202015-04-20 16:51:00 -0400432/* sub-allocation buffer */
433struct amdgpu_sa_bo {
434 struct list_head olist;
435 struct list_head flist;
436 struct amdgpu_sa_manager *manager;
437 unsigned soffset;
438 unsigned eoffset;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100439 struct dma_fence *fence;
Alex Deucher97b2e202015-04-20 16:51:00 -0400440};
441
442/*
443 * GEM objects.
444 */
Christian König418aa0c2016-02-15 16:59:57 +0100445void amdgpu_gem_force_release(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400446int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
Christian Könige1eb899b42017-08-25 09:14:43 +0200447 int alignment, u32 initial_domain,
448 u64 flags, bool kernel,
449 struct reservation_object *resv,
450 struct drm_gem_object **obj);
Alex Deucher97b2e202015-04-20 16:51:00 -0400451
452int amdgpu_mode_dumb_create(struct drm_file *file_priv,
453 struct drm_device *dev,
454 struct drm_mode_create_dumb *args);
455int amdgpu_mode_dumb_mmap(struct drm_file *filp,
456 struct drm_device *dev,
457 uint32_t handle, uint64_t *offset_p);
Rex Zhud573de22016-05-12 13:27:28 +0800458int amdgpu_fence_slab_init(void);
459void amdgpu_fence_slab_fini(void);
Alex Deucher97b2e202015-04-20 16:51:00 -0400460
461/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400462 * GPU doorbell structures, functions & helpers
463 */
464typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
465{
466 AMDGPU_DOORBELL_KIQ = 0x000,
467 AMDGPU_DOORBELL_HIQ = 0x001,
468 AMDGPU_DOORBELL_DIQ = 0x002,
469 AMDGPU_DOORBELL_MEC_RING0 = 0x010,
470 AMDGPU_DOORBELL_MEC_RING1 = 0x011,
471 AMDGPU_DOORBELL_MEC_RING2 = 0x012,
472 AMDGPU_DOORBELL_MEC_RING3 = 0x013,
473 AMDGPU_DOORBELL_MEC_RING4 = 0x014,
474 AMDGPU_DOORBELL_MEC_RING5 = 0x015,
475 AMDGPU_DOORBELL_MEC_RING6 = 0x016,
476 AMDGPU_DOORBELL_MEC_RING7 = 0x017,
477 AMDGPU_DOORBELL_GFX_RING0 = 0x020,
478 AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
479 AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
480 AMDGPU_DOORBELL_IH = 0x1E8,
481 AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
482 AMDGPU_DOORBELL_INVALID = 0xFFFF
483} AMDGPU_DOORBELL_ASSIGNMENT;
484
485struct amdgpu_doorbell {
486 /* doorbell mmio */
487 resource_size_t base;
488 resource_size_t size;
489 u32 __iomem *ptr;
490 u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
491};
492
Ken Wang39807b92016-03-18 15:41:42 +0800493/*
494 * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
495 */
496typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
497{
498 /*
499 * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
500 * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
501 * Compute related doorbells are allocated from 0x00 to 0x8a
502 */
503
504
505 /* kernel scheduling */
506 AMDGPU_DOORBELL64_KIQ = 0x00,
507
508 /* HSA interface queue and debug queue */
509 AMDGPU_DOORBELL64_HIQ = 0x01,
510 AMDGPU_DOORBELL64_DIQ = 0x02,
511
512 /* Compute engines */
513 AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
514 AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
515 AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
516 AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
517 AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
518 AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
519 AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
520 AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
521
522 /* User queue doorbell range (128 doorbells) */
523 AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
524 AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
525
526 /* Graphics engine */
527 AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
528
529 /*
530 * Other graphics doorbells can be allocated here: from 0x8c to 0xef
531 * Graphics voltage island aperture 1
532 * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
533 */
534
535 /* sDMA engines */
536 AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
537 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
538 AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
539 AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
540
541 /* Interrupt handler */
542 AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
543 AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
544 AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
545
Monk Liue6b3ecb2016-12-30 16:18:56 +0800546 /* VCN engine use 32 bits doorbell */
547 AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
548 AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
549 AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
550 AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
551
552 /* overlap the doorbell assignment with VCN as they are mutually exclusive
553 * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
554 */
Frank Min4ed11d72017-06-12 10:57:43 +0800555 AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
556 AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
557 AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
558 AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
Monk Liue6b3ecb2016-12-30 16:18:56 +0800559
Frank Min4ed11d72017-06-12 10:57:43 +0800560 AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
561 AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
562 AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
563 AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
Ken Wang39807b92016-03-18 15:41:42 +0800564
565 AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
566 AMDGPU_DOORBELL64_INVALID = 0xFFFF
567} AMDGPU_DOORBELL64_ASSIGNMENT;
568
Alex Deucher97b2e202015-04-20 16:51:00 -0400569/*
570 * IRQS.
571 */
572
573struct amdgpu_flip_work {
Michel Dänzer325cbba2016-08-04 12:39:37 +0900574 struct delayed_work flip_work;
Alex Deucher97b2e202015-04-20 16:51:00 -0400575 struct work_struct unpin_work;
576 struct amdgpu_device *adev;
577 int crtc_id;
Michel Dänzer325cbba2016-08-04 12:39:37 +0900578 u32 target_vblank;
Alex Deucher97b2e202015-04-20 16:51:00 -0400579 uint64_t base;
580 struct drm_pending_vblank_event *event;
Christian König765e7fb2016-09-15 15:06:50 +0200581 struct amdgpu_bo *old_abo;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100582 struct dma_fence *excl;
Christian König1ffd2652015-08-11 17:29:52 +0200583 unsigned shared_count;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100584 struct dma_fence **shared;
585 struct dma_fence_cb cb;
Alex Deuchercb9e59d2016-05-05 16:03:57 -0400586 bool async;
Alex Deucher97b2e202015-04-20 16:51:00 -0400587};
588
589
590/*
591 * CP & rings.
592 */
593
594struct amdgpu_ib {
595 struct amdgpu_sa_bo *sa_bo;
596 uint32_t length_dw;
597 uint64_t gpu_addr;
598 uint32_t *ptr;
Jammy Zhoude807f82015-05-11 23:41:41 +0800599 uint32_t flags;
Alex Deucher97b2e202015-04-20 16:51:00 -0400600};
601
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100602extern const struct drm_sched_backend_ops amdgpu_sched_ops;
Chunming Zhouc1b69ed2015-07-21 13:45:14 +0800603
Christian König50838c82016-02-03 13:44:52 +0100604int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
Monk Liuc5637832016-04-19 20:11:32 +0800605 struct amdgpu_job **job, struct amdgpu_vm *vm);
Christian Königd71518b2016-02-01 12:20:25 +0100606int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
607 struct amdgpu_job **job);
Monk Liub6723c82016-03-10 12:14:44 +0800608
Christian Königa5fb4ec2016-06-29 15:10:31 +0200609void amdgpu_job_free_resources(struct amdgpu_job *job);
Christian König50838c82016-02-03 13:44:52 +0100610void amdgpu_job_free(struct amdgpu_job *job);
Christian Königd71518b2016-02-01 12:20:25 +0100611int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100612 struct drm_sched_entity *entity, void *owner,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100613 struct dma_fence **f);
Christian König8b4fb002015-11-15 16:04:16 +0100614
Alex Deucher97b2e202015-04-20 16:51:00 -0400615/*
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500616 * Queue manager
617 */
618struct amdgpu_queue_mapper {
619 int hw_ip;
620 struct mutex lock;
621 /* protected by lock */
622 struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
623};
624
625struct amdgpu_queue_mgr {
626 struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
627};
628
629int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
630 struct amdgpu_queue_mgr *mgr);
631int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
632 struct amdgpu_queue_mgr *mgr);
633int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
634 struct amdgpu_queue_mgr *mgr,
Michel Dänzerfa7c7932017-11-22 15:55:21 +0100635 u32 hw_ip, u32 instance, u32 ring,
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500636 struct amdgpu_ring **out_ring);
637
638/*
Alex Deucher97b2e202015-04-20 16:51:00 -0400639 * context related structures
640 */
641
Christian König21c16bf2015-07-07 17:24:49 +0200642struct amdgpu_ctx_ring {
Christian König91404fb2015-08-05 18:33:21 +0200643 uint64_t sequence;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100644 struct dma_fence **fences;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100645 struct drm_sched_entity entity;
Christian König21c16bf2015-07-07 17:24:49 +0200646};
647
Alex Deucher97b2e202015-04-20 16:51:00 -0400648struct amdgpu_ctx {
Alex Deucher0b492a42015-08-16 22:48:26 -0400649 struct kref refcount;
Chunming Zhou9cb7e5a2015-07-21 13:17:19 +0800650 struct amdgpu_device *adev;
Andres Rodriguezeffd9242017-02-16 00:47:32 -0500651 struct amdgpu_queue_mgr queue_mgr;
Alex Deucher0b492a42015-08-16 22:48:26 -0400652 unsigned reset_counter;
Monk Liu668ca1b2017-10-17 14:39:23 +0800653 unsigned reset_counter_query;
Christian Könige55f2b62017-10-09 15:18:43 +0200654 uint32_t vram_lost_counter;
Christian König21c16bf2015-07-07 17:24:49 +0200655 spinlock_t ring_lock;
Chris Wilsonf54d1862016-10-25 13:00:45 +0100656 struct dma_fence **fences;
Christian König21c16bf2015-07-07 17:24:49 +0200657 struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
Christian Könige55f2b62017-10-09 15:18:43 +0200658 bool preamble_presented;
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100659 enum drm_sched_priority init_priority;
660 enum drm_sched_priority override_priority;
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400661 struct mutex lock;
Monk Liu11029002017-10-23 12:25:24 +0800662 atomic_t guilty;
Alex Deucher97b2e202015-04-20 16:51:00 -0400663};
664
665struct amdgpu_ctx_mgr {
Alex Deucher0b492a42015-08-16 22:48:26 -0400666 struct amdgpu_device *adev;
667 struct mutex lock;
668 /* protected by lock */
669 struct idr ctx_handles;
Alex Deucher97b2e202015-04-20 16:51:00 -0400670};
671
Alex Deucher0b492a42015-08-16 22:48:26 -0400672struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
673int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
674
Monk Liueb01abc2017-09-15 13:40:31 +0800675int amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
676 struct dma_fence *fence, uint64_t *seq);
Chris Wilsonf54d1862016-10-25 13:00:45 +0100677struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
Christian König21c16bf2015-07-07 17:24:49 +0200678 struct amdgpu_ring *ring, uint64_t seq);
Andres Rodriguezc23be4a2017-06-06 20:20:38 -0400679void amdgpu_ctx_priority_override(struct amdgpu_ctx *ctx,
Lucas Stach1b1f42d2017-12-06 17:49:39 +0100680 enum drm_sched_priority priority);
Christian König21c16bf2015-07-07 17:24:49 +0200681
Alex Deucher0b492a42015-08-16 22:48:26 -0400682int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
683 struct drm_file *filp);
684
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400685int amdgpu_ctx_wait_prev_fence(struct amdgpu_ctx *ctx, unsigned ring_id);
686
Christian Königefd4ccb2015-08-04 16:20:31 +0200687void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
688void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
Alex Deucher0b492a42015-08-16 22:48:26 -0400689
Andrey Grodzovsky0ae94442017-10-10 16:50:17 -0400690
Alex Deucher97b2e202015-04-20 16:51:00 -0400691/*
692 * file private structure
693 */
694
695struct amdgpu_fpriv {
696 struct amdgpu_vm vm;
Junwei Zhangb85891b2017-01-16 13:59:01 +0800697 struct amdgpu_bo_va *prt_va;
Christian König0f4b3c62017-07-31 15:32:40 +0200698 struct amdgpu_bo_va *csa_va;
Alex Deucher97b2e202015-04-20 16:51:00 -0400699 struct mutex bo_list_lock;
700 struct idr bo_list_handles;
Alex Deucher0b492a42015-08-16 22:48:26 -0400701 struct amdgpu_ctx_mgr ctx_mgr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400702};
703
704/*
705 * residency list
706 */
Christian König9124a392017-07-21 00:16:21 +0200707struct amdgpu_bo_list_entry {
708 struct amdgpu_bo *robj;
709 struct ttm_validate_buffer tv;
710 struct amdgpu_bo_va *bo_va;
711 uint32_t priority;
712 struct page **user_pages;
713 int user_invalidated;
714};
Alex Deucher97b2e202015-04-20 16:51:00 -0400715
716struct amdgpu_bo_list {
717 struct mutex lock;
Alex Xie5ac55622017-06-16 09:07:29 -0400718 struct rcu_head rhead;
719 struct kref refcount;
Alex Deucher97b2e202015-04-20 16:51:00 -0400720 struct amdgpu_bo *gds_obj;
721 struct amdgpu_bo *gws_obj;
722 struct amdgpu_bo *oa_obj;
Christian König211dff52016-02-22 15:40:59 +0100723 unsigned first_userptr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400724 unsigned num_entries;
725 struct amdgpu_bo_list_entry *array;
726};
727
728struct amdgpu_bo_list *
729amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
Christian König636ce252015-12-18 21:26:47 +0100730void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
731 struct list_head *validated);
Alex Deucher97b2e202015-04-20 16:51:00 -0400732void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
733void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
734
735/*
736 * GFX stuff
737 */
738#include "clearstate_defs.h"
739
Alex Deucher79e54122016-04-08 15:45:13 -0400740struct amdgpu_rlc_funcs {
741 void (*enter_safe_mode)(struct amdgpu_device *adev);
742 void (*exit_safe_mode)(struct amdgpu_device *adev);
743};
744
Alex Deucher97b2e202015-04-20 16:51:00 -0400745struct amdgpu_rlc {
746 /* for power gating */
747 struct amdgpu_bo *save_restore_obj;
748 uint64_t save_restore_gpu_addr;
749 volatile uint32_t *sr_ptr;
750 const u32 *reg_list;
751 u32 reg_list_size;
752 /* for clear state */
753 struct amdgpu_bo *clear_state_obj;
754 uint64_t clear_state_gpu_addr;
755 volatile uint32_t *cs_ptr;
756 const struct cs_section_def *cs_data;
757 u32 clear_state_size;
758 /* for cp tables */
759 struct amdgpu_bo *cp_table_obj;
760 uint64_t cp_table_gpu_addr;
761 volatile uint32_t *cp_table_ptr;
762 u32 cp_table_size;
Alex Deucher79e54122016-04-08 15:45:13 -0400763
764 /* safe mode for updating CG/PG state */
765 bool in_safe_mode;
766 const struct amdgpu_rlc_funcs *funcs;
Eric Huang2b6cd972016-04-14 17:26:07 -0400767
768 /* for firmware data */
769 u32 save_and_restore_offset;
770 u32 clear_state_descriptor_offset;
771 u32 avail_scratch_ram_locations;
772 u32 reg_restore_list_size;
773 u32 reg_list_format_start;
774 u32 reg_list_format_separate_start;
775 u32 starting_offsets_start;
776 u32 reg_list_format_size_bytes;
777 u32 reg_list_size_bytes;
778
779 u32 *register_list_format;
780 u32 *register_restore;
Alex Deucher97b2e202015-04-20 16:51:00 -0400781};
782
Andres Rodriguez78c16832017-02-02 00:38:22 -0500783#define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
784
Alex Deucher97b2e202015-04-20 16:51:00 -0400785struct amdgpu_mec {
786 struct amdgpu_bo *hpd_eop_obj;
787 u64 hpd_eop_gpu_addr;
Ken Wangb1023572017-03-03 17:59:39 -0500788 struct amdgpu_bo *mec_fw_obj;
789 u64 mec_fw_gpu_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -0400790 u32 num_mec;
Andres Rodriguez42794b22017-02-01 19:08:23 -0500791 u32 num_pipe_per_mec;
792 u32 num_queue_per_pipe;
Xiangliang Yu59a82d72017-02-17 16:03:10 +0800793 void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
Andres Rodriguez78c16832017-02-02 00:38:22 -0500794
795 /* These are the resources for which amdgpu takes ownership */
796 DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400797};
798
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800799struct amdgpu_kiq {
800 u64 eop_gpu_addr;
801 struct amdgpu_bo *eop_obj;
pding43ca8ef2017-10-13 15:38:35 +0800802 spinlock_t ring_lock;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800803 struct amdgpu_ring ring;
804 struct amdgpu_irq_src irq;
805};
806
Alex Deucher97b2e202015-04-20 16:51:00 -0400807/*
808 * GPU scratch registers structures, functions & helpers
809 */
810struct amdgpu_scratch {
811 unsigned num_reg;
812 uint32_t reg_base;
Nils Wallménius50261152017-01-16 21:56:48 +0100813 uint32_t free_mask;
Alex Deucher97b2e202015-04-20 16:51:00 -0400814};
815
816/*
817 * GFX configurations
818 */
Alex Deuchere3fa7632016-10-10 10:56:21 -0400819#define AMDGPU_GFX_MAX_SE 4
820#define AMDGPU_GFX_MAX_SH_PER_SE 2
821
822struct amdgpu_rb_config {
823 uint32_t rb_backend_disable;
824 uint32_t user_rb_backend_disable;
825 uint32_t raster_config;
826 uint32_t raster_config_1;
827};
828
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500829struct gb_addr_config {
830 uint16_t pipe_interleave_size;
831 uint8_t num_pipes;
832 uint8_t max_compress_frags;
833 uint8_t num_banks;
834 uint8_t num_se;
835 uint8_t num_rb_per_se;
836};
837
Junwei Zhangea323f82017-02-21 10:32:37 +0800838struct amdgpu_gfx_config {
Alex Deucher97b2e202015-04-20 16:51:00 -0400839 unsigned max_shader_engines;
840 unsigned max_tile_pipes;
841 unsigned max_cu_per_sh;
842 unsigned max_sh_per_se;
843 unsigned max_backends_per_se;
844 unsigned max_texture_channel_caches;
845 unsigned max_gprs;
846 unsigned max_gs_threads;
847 unsigned max_hw_contexts;
848 unsigned sc_prim_fifo_size_frontend;
849 unsigned sc_prim_fifo_size_backend;
850 unsigned sc_hiz_tile_fifo_size;
851 unsigned sc_earlyz_tile_fifo_size;
852
853 unsigned num_tile_pipes;
854 unsigned backend_enable_mask;
855 unsigned mem_max_burst_length_bytes;
856 unsigned mem_row_size_in_kb;
857 unsigned shader_engine_tile_size;
858 unsigned num_gpus;
859 unsigned multi_gpu_tile_size;
860 unsigned mc_arb_ramcfg;
861 unsigned gb_addr_config;
Alex Deucher8f8e00c2016-02-12 00:39:13 -0500862 unsigned num_rbs;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800863 unsigned gs_vgt_table_depth;
864 unsigned gs_prim_buffer_depth;
Alex Deucher97b2e202015-04-20 16:51:00 -0400865
866 uint32_t tile_mode_array[32];
867 uint32_t macrotile_mode_array[16];
Alex Deuchere3fa7632016-10-10 10:56:21 -0400868
Andrey Grodzovskyd0e95752016-12-12 13:40:37 -0500869 struct gb_addr_config gb_addr_config_fields;
Alex Deuchere3fa7632016-10-10 10:56:21 -0400870 struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
Junwei Zhangdf6e2c42017-02-17 11:05:49 +0800871
872 /* gfx configure feature */
873 uint32_t double_offchip_lds_buf;
Alex Deucher97b2e202015-04-20 16:51:00 -0400874};
875
Alex Deucher7dae69a2016-05-03 16:25:53 -0400876struct amdgpu_cu_info {
Flora Cuiebdebf42017-12-08 23:08:40 -0500877 uint32_t simd_per_cu;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800878 uint32_t max_waves_per_simd;
Junwei Zhang408bfe72017-04-27 11:12:07 +0800879 uint32_t wave_front_size;
Hawking Zhang51fd0372017-06-09 22:30:52 +0800880 uint32_t max_scratch_slots_per_cu;
881 uint32_t lds_size;
Flora Cuidbfe85e2017-06-20 11:08:35 +0800882
883 /* total active CU number */
884 uint32_t number;
885 uint32_t ao_cu_mask;
886 uint32_t ao_cu_bitmap[4][4];
Alex Deucher7dae69a2016-05-03 16:25:53 -0400887 uint32_t bitmap[4][4];
888};
889
Alex Deucherb95e31f2016-07-07 15:01:42 -0400890struct amdgpu_gfx_funcs {
891 /* get the gpu clock counter */
892 uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
Tom St Denis9559ef52016-06-28 10:26:48 -0400893 void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
Tom St Denis472259f2016-10-14 09:49:09 -0400894 void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
Tom St Denisc5a60ce2016-12-05 11:39:19 -0500895 void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
896 void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
Alex Deucherb95e31f2016-07-07 15:01:42 -0400897};
898
Alex Deucherbce23e02017-03-28 12:52:08 -0400899struct amdgpu_ngg_buf {
900 struct amdgpu_bo *bo;
901 uint64_t gpu_addr;
902 uint32_t size;
903 uint32_t bo_size;
904};
905
906enum {
Guenter Roeckaf8baf12017-05-03 23:49:18 -0700907 NGG_PRIM = 0,
908 NGG_POS,
909 NGG_CNTL,
910 NGG_PARAM,
Alex Deucherbce23e02017-03-28 12:52:08 -0400911 NGG_BUF_MAX
912};
913
914struct amdgpu_ngg {
915 struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
916 uint32_t gds_reserve_addr;
917 uint32_t gds_reserve_size;
918 bool init;
919};
920
Alex Deucher97b2e202015-04-20 16:51:00 -0400921struct amdgpu_gfx {
922 struct mutex gpu_clock_mutex;
Junwei Zhangea323f82017-02-21 10:32:37 +0800923 struct amdgpu_gfx_config config;
Alex Deucher97b2e202015-04-20 16:51:00 -0400924 struct amdgpu_rlc rlc;
925 struct amdgpu_mec mec;
Xiangliang Yu4e638ae2016-12-23 15:00:01 +0800926 struct amdgpu_kiq kiq;
Alex Deucher97b2e202015-04-20 16:51:00 -0400927 struct amdgpu_scratch scratch;
928 const struct firmware *me_fw; /* ME firmware */
929 uint32_t me_fw_version;
930 const struct firmware *pfp_fw; /* PFP firmware */
931 uint32_t pfp_fw_version;
932 const struct firmware *ce_fw; /* CE firmware */
933 uint32_t ce_fw_version;
934 const struct firmware *rlc_fw; /* RLC firmware */
935 uint32_t rlc_fw_version;
936 const struct firmware *mec_fw; /* MEC firmware */
937 uint32_t mec_fw_version;
938 const struct firmware *mec2_fw; /* MEC2 firmware */
939 uint32_t mec2_fw_version;
Ken Wang02558a02015-06-03 19:52:06 +0800940 uint32_t me_feature_version;
941 uint32_t ce_feature_version;
942 uint32_t pfp_feature_version;
Jammy Zhou351643d2015-08-04 10:43:50 +0800943 uint32_t rlc_feature_version;
944 uint32_t mec_feature_version;
945 uint32_t mec2_feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -0400946 struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
947 unsigned num_gfx_rings;
948 struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
949 unsigned num_compute_rings;
950 struct amdgpu_irq_src eop_irq;
951 struct amdgpu_irq_src priv_reg_irq;
952 struct amdgpu_irq_src priv_inst_irq;
953 /* gfx status */
Alex Deucher7dae69a2016-05-03 16:25:53 -0400954 uint32_t gfx_current_status;
Ken Wanga101a892015-06-03 17:47:54 +0800955 /* ce ram size*/
Alex Deucher7dae69a2016-05-03 16:25:53 -0400956 unsigned ce_ram_size;
957 struct amdgpu_cu_info cu_info;
Alex Deucherb95e31f2016-07-07 15:01:42 -0400958 const struct amdgpu_gfx_funcs *funcs;
Chunming Zhou3d7c6382016-07-15 11:28:30 +0800959
960 /* reset mask */
961 uint32_t grbm_soft_reset;
962 uint32_t srbm_soft_reset;
David Panaritib4e40672017-03-28 12:57:31 -0400963 /* s3/s4 mask */
964 bool in_suspend;
Alex Deucherbce23e02017-03-28 12:52:08 -0400965 /* NGG */
966 struct amdgpu_ngg ngg;
Andres Rodriguezb8866c22017-04-28 20:05:51 -0400967
968 /* pipe reservation */
969 struct mutex pipe_reserve_mutex;
970 DECLARE_BITMAP (pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
Alex Deucher97b2e202015-04-20 16:51:00 -0400971};
972
Christian Königb07c60c2016-01-31 12:29:04 +0100973int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
Alex Deucher97b2e202015-04-20 16:51:00 -0400974 unsigned size, struct amdgpu_ib *ib);
Christian König4d9c5142016-05-03 18:46:19 +0200975void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
Chris Wilsonf54d1862016-10-25 13:00:45 +0100976 struct dma_fence *f);
Christian Königb07c60c2016-01-31 12:29:04 +0100977int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
Junwei Zhang50ddc752017-01-23 16:30:38 +0800978 struct amdgpu_ib *ibs, struct amdgpu_job *job,
979 struct dma_fence **f);
Alex Deucher97b2e202015-04-20 16:51:00 -0400980int amdgpu_ib_pool_init(struct amdgpu_device *adev);
981void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
982int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -0400983
984/*
985 * CS.
986 */
987struct amdgpu_cs_chunk {
988 uint32_t chunk_id;
989 uint32_t length_dw;
Christian König758ac172016-05-06 22:14:00 +0200990 void *kdata;
Alex Deucher97b2e202015-04-20 16:51:00 -0400991};
992
993struct amdgpu_cs_parser {
994 struct amdgpu_device *adev;
995 struct drm_file *filp;
Christian König3cb485f2015-05-11 15:34:59 +0200996 struct amdgpu_ctx *ctx;
Christian Königc3cca412015-12-15 14:41:33 +0100997
Alex Deucher97b2e202015-04-20 16:51:00 -0400998 /* chunks */
999 unsigned nchunks;
1000 struct amdgpu_cs_chunk *chunks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001001
Christian König50838c82016-02-03 13:44:52 +01001002 /* scheduler job object */
1003 struct amdgpu_job *job;
Alex Deucher97b2e202015-04-20 16:51:00 -04001004
Christian Königc3cca412015-12-15 14:41:33 +01001005 /* buffer objects */
1006 struct ww_acquire_ctx ticket;
1007 struct amdgpu_bo_list *bo_list;
Christian König3fe89772017-09-12 14:25:14 -04001008 struct amdgpu_mn *mn;
Christian Königc3cca412015-12-15 14:41:33 +01001009 struct amdgpu_bo_list_entry vm_pd;
1010 struct list_head validated;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001011 struct dma_fence *fence;
Christian Königc3cca412015-12-15 14:41:33 +01001012 uint64_t bytes_moved_threshold;
John Brooks00f06b22017-06-27 22:33:18 -04001013 uint64_t bytes_moved_vis_threshold;
Christian Königc3cca412015-12-15 14:41:33 +01001014 uint64_t bytes_moved;
John Brooks00f06b22017-06-27 22:33:18 -04001015 uint64_t bytes_moved_vis;
Christian König662bfa62016-09-01 12:13:18 +02001016 struct amdgpu_bo_list_entry *evictable;
Alex Deucher97b2e202015-04-20 16:51:00 -04001017
1018 /* user fence */
Christian König91acbeb2015-12-14 16:42:31 +01001019 struct amdgpu_bo_list_entry uf_entry;
Dave Airlie660e8552017-03-13 22:18:15 +00001020
1021 unsigned num_post_dep_syncobjs;
1022 struct drm_syncobj **post_dep_syncobjs;
Alex Deucher97b2e202015-04-20 16:51:00 -04001023};
1024
Monk Liu753ad492016-08-26 13:28:28 +08001025#define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
1026#define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
1027#define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
1028
Chunming Zhoubb977d32015-08-18 15:16:40 +08001029struct amdgpu_job {
Lucas Stach1b1f42d2017-12-06 17:49:39 +01001030 struct drm_sched_job base;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001031 struct amdgpu_device *adev;
Christian Königedf600d2016-05-03 15:54:54 +02001032 struct amdgpu_vm *vm;
Christian Königb07c60c2016-01-31 12:29:04 +01001033 struct amdgpu_ring *ring;
Christian Könige86f9ce2016-02-08 12:13:05 +01001034 struct amdgpu_sync sync;
Chunming Zhoudf83d1e2017-05-09 15:50:22 +08001035 struct amdgpu_sync sched_sync;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001036 struct amdgpu_ib *ibs;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001037 struct dma_fence *fence; /* the hw fence */
Monk Liu753ad492016-08-26 13:28:28 +08001038 uint32_t preamble_status;
Chunming Zhoubb977d32015-08-18 15:16:40 +08001039 uint32_t num_ibs;
Christian Könige2840222015-11-05 19:49:48 +01001040 void *owner;
Monk Liu3aecd242016-08-25 15:40:48 +08001041 uint64_t fence_ctx; /* the fence_context this job uses */
Chunming Zhoufd53be32016-07-01 17:59:01 +08001042 bool vm_needs_flush;
Christian Königd88bf582016-05-06 17:50:03 +02001043 uint64_t vm_pd_addr;
Christian König5a4633c2018-01-08 14:48:11 +01001044 unsigned vmid;
1045 unsigned pasid;
Christian Königd88bf582016-05-06 17:50:03 +02001046 uint32_t gds_base, gds_size;
1047 uint32_t gws_base, gws_size;
1048 uint32_t oa_base, oa_size;
Christian König14e47f92017-10-09 15:04:41 +02001049 uint32_t vram_lost_counter;
Christian König758ac172016-05-06 22:14:00 +02001050
1051 /* user fence handling */
Christian Königb5f5acb2016-06-29 13:26:41 +02001052 uint64_t uf_addr;
Christian König758ac172016-05-06 22:14:00 +02001053 uint64_t uf_sequence;
1054
Chunming Zhoubb977d32015-08-18 15:16:40 +08001055};
Junwei Zhanga6db8a32015-09-09 09:21:19 +08001056#define to_amdgpu_job(sched_job) \
1057 container_of((sched_job), struct amdgpu_job, base)
Chunming Zhoubb977d32015-08-18 15:16:40 +08001058
Christian König7270f832016-01-31 11:00:41 +01001059static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
1060 uint32_t ib_idx, int idx)
Alex Deucher97b2e202015-04-20 16:51:00 -04001061{
Christian König50838c82016-02-03 13:44:52 +01001062 return p->job->ibs[ib_idx].ptr[idx];
Alex Deucher97b2e202015-04-20 16:51:00 -04001063}
1064
Christian König7270f832016-01-31 11:00:41 +01001065static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
1066 uint32_t ib_idx, int idx,
1067 uint32_t value)
1068{
Christian König50838c82016-02-03 13:44:52 +01001069 p->job->ibs[ib_idx].ptr[idx] = value;
Christian König7270f832016-01-31 11:00:41 +01001070}
1071
Alex Deucher97b2e202015-04-20 16:51:00 -04001072/*
1073 * Writeback
1074 */
Monk Liu73469582017-12-29 17:06:41 +08001075#define AMDGPU_MAX_WB 128 /* Reserve at most 128 WB slots for amdgpu-owned rings. */
Alex Deucher97b2e202015-04-20 16:51:00 -04001076
1077struct amdgpu_wb {
1078 struct amdgpu_bo *wb_obj;
1079 volatile uint32_t *wb;
1080 uint64_t gpu_addr;
1081 u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
1082 unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
1083};
1084
Alex Deucher131b4b32017-12-14 16:03:43 -05001085int amdgpu_device_wb_get(struct amdgpu_device *adev, u32 *wb);
1086void amdgpu_device_wb_free(struct amdgpu_device *adev, u32 wb);
Alex Deucher97b2e202015-04-20 16:51:00 -04001087
Alex Deucher041d9d92017-12-15 16:49:33 -05001088void amdgpu_device_get_pcie_info(struct amdgpu_device *adev);
Alex Deucherd0dd7f02015-11-11 19:45:06 -05001089
Alex Deucher97b2e202015-04-20 16:51:00 -04001090/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001091 * SDMA
1092 */
Alex Deucherc113ea12015-10-08 16:30:37 -04001093struct amdgpu_sdma_instance {
Alex Deucher97b2e202015-04-20 16:51:00 -04001094 /* SDMA firmware */
1095 const struct firmware *fw;
1096 uint32_t fw_version;
Jammy Zhoucfa21042015-08-04 10:50:47 +08001097 uint32_t feature_version;
Alex Deucher97b2e202015-04-20 16:51:00 -04001098
1099 struct amdgpu_ring ring;
Jammy Zhou18111de2015-08-31 14:06:39 +08001100 bool burst_nop;
Alex Deucher97b2e202015-04-20 16:51:00 -04001101};
1102
Alex Deucherc113ea12015-10-08 16:30:37 -04001103struct amdgpu_sdma {
1104 struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
Ken Wang30d15742016-01-19 14:05:23 +08001105#ifdef CONFIG_DRM_AMDGPU_SI
1106 //SI DMA has a difference trap irq number for the second engine
1107 struct amdgpu_irq_src trap_irq_1;
1108#endif
Alex Deucherc113ea12015-10-08 16:30:37 -04001109 struct amdgpu_irq_src trap_irq;
1110 struct amdgpu_irq_src illegal_inst_irq;
Christian Königedf600d2016-05-03 15:54:54 +02001111 int num_instances;
Chunming Zhoue702a682016-07-13 10:28:56 +08001112 uint32_t srbm_soft_reset;
Alex Deucherc113ea12015-10-08 16:30:37 -04001113};
1114
Alex Deucher97b2e202015-04-20 16:51:00 -04001115/*
1116 * Firmware
1117 */
Huang Ruie635ee02016-11-01 15:35:38 +08001118enum amdgpu_firmware_load_type {
1119 AMDGPU_FW_LOAD_DIRECT = 0,
1120 AMDGPU_FW_LOAD_SMU,
1121 AMDGPU_FW_LOAD_PSP,
1122};
1123
Alex Deucher97b2e202015-04-20 16:51:00 -04001124struct amdgpu_firmware {
1125 struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
Huang Ruie635ee02016-11-01 15:35:38 +08001126 enum amdgpu_firmware_load_type load_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001127 struct amdgpu_bo *fw_buf;
1128 unsigned int fw_size;
Huang Rui2445b222017-03-03 16:20:35 -05001129 unsigned int max_ucodes;
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001130 /* firmwares are loaded by psp instead of smu from vega10 */
1131 const struct amdgpu_psp_funcs *funcs;
1132 struct amdgpu_bo *rbuf;
1133 struct mutex mutex;
Huang Ruiab4fe3e2017-06-05 22:11:59 +08001134
1135 /* gpu info firmware data pointer */
1136 const struct firmware *gpu_info_fw;
Monk Liud59c0262017-09-15 14:35:09 +08001137
1138 void *fw_buf_ptr;
1139 uint64_t fw_buf_mc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001140};
1141
1142/*
1143 * Benchmarking
1144 */
1145void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
1146
1147
1148/*
1149 * Testing
1150 */
1151void amdgpu_test_moves(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001152
Huang Rui50ab2532016-06-12 15:51:09 +08001153
Alex Deucher97b2e202015-04-20 16:51:00 -04001154/*
1155 * amdgpu smumgr functions
1156 */
1157struct amdgpu_smumgr_funcs {
1158 int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
1159 int (*request_smu_load_fw)(struct amdgpu_device *adev);
1160 int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
1161};
1162
1163/*
1164 * amdgpu smumgr
1165 */
1166struct amdgpu_smumgr {
1167 struct amdgpu_bo *toc_buf;
1168 struct amdgpu_bo *smu_buf;
1169 /* asic priv smu data */
1170 void *priv;
1171 spinlock_t smu_lock;
1172 /* smumgr functions */
1173 const struct amdgpu_smumgr_funcs *smumgr_funcs;
1174 /* ucode loading complete flag */
1175 uint32_t fw_flags;
1176};
1177
1178/*
1179 * ASIC specific register table accessible by UMD
1180 */
1181struct amdgpu_allowed_register_entry {
1182 uint32_t reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001183 bool grbm_indexed;
1184};
1185
Alex Deucher97b2e202015-04-20 16:51:00 -04001186/*
1187 * ASIC specific functions.
1188 */
1189struct amdgpu_asic_funcs {
1190 bool (*read_disabled_bios)(struct amdgpu_device *adev);
Alex Deucher7946b872015-11-24 10:14:28 -05001191 bool (*read_bios_from_rom)(struct amdgpu_device *adev,
1192 u8 *bios, u32 length_bytes);
Alex Deucher97b2e202015-04-20 16:51:00 -04001193 int (*read_register)(struct amdgpu_device *adev, u32 se_num,
1194 u32 sh_num, u32 reg_offset, u32 *value);
1195 void (*set_vga_state)(struct amdgpu_device *adev, bool state);
1196 int (*reset)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001197 /* get the reference clock */
1198 u32 (*get_xclk)(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001199 /* MM block clocks */
1200 int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
1201 int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001202 /* static power management */
1203 int (*get_pcie_lanes)(struct amdgpu_device *adev);
1204 void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
Alex Deucherbbf282d2017-03-03 17:26:10 -05001205 /* get config memsize register */
1206 u32 (*get_config_memsize)(struct amdgpu_device *adev);
Alex Deucher2df1b8b2017-09-06 18:04:51 -04001207 /* flush hdp write queue */
Christian König69882562018-01-19 14:17:40 +01001208 void (*flush_hdp)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
Alex Deucher2df1b8b2017-09-06 18:04:51 -04001209 /* invalidate hdp read cache */
Christian König69882562018-01-19 14:17:40 +01001210 void (*invalidate_hdp)(struct amdgpu_device *adev,
1211 struct amdgpu_ring *ring);
Alex Deucher97b2e202015-04-20 16:51:00 -04001212};
1213
1214/*
1215 * IOCTL.
1216 */
1217int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
1218 struct drm_file *filp);
1219int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
1220 struct drm_file *filp);
1221
1222int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
1223 struct drm_file *filp);
1224int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
1225 struct drm_file *filp);
1226int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
1227 struct drm_file *filp);
1228int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
1229 struct drm_file *filp);
1230int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
1231 struct drm_file *filp);
1232int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
1233 struct drm_file *filp);
1234int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Marek Olšák7ca24cf2017-09-12 22:42:14 +02001235int amdgpu_cs_fence_to_handle_ioctl(struct drm_device *dev, void *data,
1236 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001237int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
Junwei Zhangeef18a82016-11-04 16:16:10 -04001238int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
1239 struct drm_file *filp);
Alex Deucher97b2e202015-04-20 16:51:00 -04001240
1241int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
1242 struct drm_file *filp);
1243
1244/* VRAM scratch page for HDP bug, default vram page */
1245struct amdgpu_vram_scratch {
1246 struct amdgpu_bo *robj;
1247 volatile uint32_t *ptr;
1248 u64 gpu_addr;
1249};
1250
1251/*
1252 * ACPI
1253 */
1254struct amdgpu_atif_notification_cfg {
1255 bool enabled;
1256 int command_code;
1257};
1258
1259struct amdgpu_atif_notifications {
1260 bool display_switch;
1261 bool expansion_mode_change;
1262 bool thermal_state;
1263 bool forced_power_state;
1264 bool system_power_state;
1265 bool display_conf_change;
1266 bool px_gfx_switch;
1267 bool brightness_change;
1268 bool dgpu_display_event;
1269};
1270
1271struct amdgpu_atif_functions {
1272 bool system_params;
1273 bool sbios_requests;
1274 bool select_active_disp;
1275 bool lid_state;
1276 bool get_tv_standard;
1277 bool set_tv_standard;
1278 bool get_panel_expansion_mode;
1279 bool set_panel_expansion_mode;
1280 bool temperature_change;
1281 bool graphics_device_types;
1282};
1283
1284struct amdgpu_atif {
1285 struct amdgpu_atif_notifications notifications;
1286 struct amdgpu_atif_functions functions;
1287 struct amdgpu_atif_notification_cfg notification_cfg;
1288 struct amdgpu_encoder *encoder_for_bl;
1289};
1290
1291struct amdgpu_atcs_functions {
1292 bool get_ext_state;
1293 bool pcie_perf_req;
1294 bool pcie_dev_rdy;
1295 bool pcie_bus_width;
1296};
1297
1298struct amdgpu_atcs {
1299 struct amdgpu_atcs_functions functions;
1300};
1301
Alex Deucher97b2e202015-04-20 16:51:00 -04001302/*
Horace Chena05502e2017-09-29 14:41:57 +08001303 * Firmware VRAM reservation
1304 */
1305struct amdgpu_fw_vram_usage {
1306 u64 start_offset;
1307 u64 size;
1308 struct amdgpu_bo *reserved_bo;
1309 void *va;
1310};
1311
Horace Chena05502e2017-09-29 14:41:57 +08001312/*
Chunming Zhoud03846a2015-07-28 14:20:03 -04001313 * CGS
1314 */
Dave Airlie110e6f22016-04-12 13:25:48 +10001315struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
1316void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001317
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001318/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001319 * Core structure, functions and helpers.
1320 */
1321typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
1322typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1323
1324typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
1325typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
1326
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001327
1328/*
1329 * amdgpu nbio functions
1330 *
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001331 */
Alex Deucherbf383fb2017-12-08 13:07:58 -05001332struct nbio_hdp_flush_reg {
1333 u32 ref_and_mask_cp0;
1334 u32 ref_and_mask_cp1;
1335 u32 ref_and_mask_cp2;
1336 u32 ref_and_mask_cp3;
1337 u32 ref_and_mask_cp4;
1338 u32 ref_and_mask_cp5;
1339 u32 ref_and_mask_cp6;
1340 u32 ref_and_mask_cp7;
1341 u32 ref_and_mask_cp8;
1342 u32 ref_and_mask_cp9;
1343 u32 ref_and_mask_sdma0;
1344 u32 ref_and_mask_sdma1;
1345};
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001346
1347struct amdgpu_nbio_funcs {
Alex Deucherbf383fb2017-12-08 13:07:58 -05001348 const struct nbio_hdp_flush_reg *hdp_flush_reg;
1349 u32 (*get_hdp_flush_req_offset)(struct amdgpu_device *adev);
1350 u32 (*get_hdp_flush_done_offset)(struct amdgpu_device *adev);
1351 u32 (*get_pcie_index_offset)(struct amdgpu_device *adev);
1352 u32 (*get_pcie_data_offset)(struct amdgpu_device *adev);
1353 u32 (*get_rev_id)(struct amdgpu_device *adev);
Alex Deucherbf383fb2017-12-08 13:07:58 -05001354 void (*mc_access_enable)(struct amdgpu_device *adev, bool enable);
Christian König69882562018-01-19 14:17:40 +01001355 void (*hdp_flush)(struct amdgpu_device *adev, struct amdgpu_ring *ring);
Alex Deucherbf383fb2017-12-08 13:07:58 -05001356 u32 (*get_memsize)(struct amdgpu_device *adev);
1357 void (*sdma_doorbell_range)(struct amdgpu_device *adev, int instance,
1358 bool use_doorbell, int doorbell_index);
1359 void (*enable_doorbell_aperture)(struct amdgpu_device *adev,
1360 bool enable);
1361 void (*enable_doorbell_selfring_aperture)(struct amdgpu_device *adev,
1362 bool enable);
1363 void (*ih_doorbell_range)(struct amdgpu_device *adev,
1364 bool use_doorbell, int doorbell_index);
1365 void (*update_medium_grain_clock_gating)(struct amdgpu_device *adev,
1366 bool enable);
1367 void (*update_medium_grain_light_sleep)(struct amdgpu_device *adev,
1368 bool enable);
1369 void (*get_clockgating_state)(struct amdgpu_device *adev,
1370 u32 *flags);
1371 void (*ih_control)(struct amdgpu_device *adev);
1372 void (*init_registers)(struct amdgpu_device *adev);
1373 void (*detect_hw_virt)(struct amdgpu_device *adev);
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001374};
1375
1376
Shaoyun Liu45228242017-11-27 13:16:35 -05001377/* Define the HW IP blocks will be used in driver , add more if necessary */
1378enum amd_hw_ip_block_type {
1379 GC_HWIP = 1,
1380 HDP_HWIP,
1381 SDMA0_HWIP,
1382 SDMA1_HWIP,
1383 MMHUB_HWIP,
1384 ATHUB_HWIP,
1385 NBIO_HWIP,
1386 MP0_HWIP,
1387 UVD_HWIP,
1388 VCN_HWIP = UVD_HWIP,
1389 VCE_HWIP,
1390 DF_HWIP,
1391 DCE_HWIP,
1392 OSSSYS_HWIP,
1393 SMUIO_HWIP,
1394 PWR_HWIP,
1395 NBIF_HWIP,
1396 MAX_HWIP
1397};
1398
1399#define HWIP_MAX_INSTANCE 6
1400
Rex Zhu11dc9362017-09-29 16:07:14 +08001401struct amd_powerplay {
1402 struct cgs_device *cgs_device;
1403 void *pp_handle;
1404 const struct amd_ip_funcs *ip_funcs;
1405 const struct amd_pm_funcs *pp_funcs;
1406};
1407
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001408#define AMDGPU_RESET_MAGIC_NUM 64
Alex Deucher97b2e202015-04-20 16:51:00 -04001409struct amdgpu_device {
1410 struct device *dev;
1411 struct drm_device *ddev;
1412 struct pci_dev *pdev;
Alex Deucher97b2e202015-04-20 16:51:00 -04001413
Maruthi Bayyavarapua8fe58c2015-09-22 17:05:20 -04001414#ifdef CONFIG_DRM_AMD_ACP
1415 struct amdgpu_acp acp;
1416#endif
1417
Alex Deucher97b2e202015-04-20 16:51:00 -04001418 /* ASIC */
Jammy Zhou2f7d10b2015-07-22 11:29:01 +08001419 enum amd_asic_type asic_type;
Alex Deucher97b2e202015-04-20 16:51:00 -04001420 uint32_t family;
1421 uint32_t rev_id;
1422 uint32_t external_rev_id;
1423 unsigned long flags;
1424 int usec_timeout;
1425 const struct amdgpu_asic_funcs *asic_funcs;
1426 bool shutdown;
Alex Deucher97b2e202015-04-20 16:51:00 -04001427 bool need_dma32;
Chunming Zhoufd5fd482018-02-09 10:44:09 +08001428 bool need_swiotlb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001429 bool accel_working;
Christian Königedf600d2016-05-03 15:54:54 +02001430 struct work_struct reset_work;
Alex Deucher97b2e202015-04-20 16:51:00 -04001431 struct notifier_block acpi_nb;
1432 struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
1433 struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Christian Königedf600d2016-05-03 15:54:54 +02001434 unsigned debugfs_count;
Alex Deucher97b2e202015-04-20 16:51:00 -04001435#if defined(CONFIG_DEBUG_FS)
Tom St Denisadcec282016-04-15 13:08:44 -04001436 struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001437#endif
1438 struct amdgpu_atif atif;
1439 struct amdgpu_atcs atcs;
1440 struct mutex srbm_mutex;
1441 /* GRBM index mutex. Protects concurrent access to GRBM index */
1442 struct mutex grbm_idx_mutex;
1443 struct dev_pm_domain vga_pm_domain;
1444 bool have_disp_power_ref;
1445
1446 /* BIOS */
Alex Deucher0cdd5002017-02-13 16:01:58 -05001447 bool is_atom_fw;
Alex Deucher97b2e202015-04-20 16:51:00 -04001448 uint8_t *bios;
Evan Quana9f5db92016-12-07 09:56:46 +08001449 uint32_t bios_size;
Kent Russell5af2c102017-08-08 07:48:01 -04001450 struct amdgpu_bo *stolen_vga_memory;
Alex Deuchera5bde2f2016-09-23 16:23:41 -04001451 uint32_t bios_scratch_reg_offset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001452 uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
1453
1454 /* Register/doorbell mmio */
1455 resource_size_t rmmio_base;
1456 resource_size_t rmmio_size;
1457 void __iomem *rmmio;
1458 /* protects concurrent MM_INDEX/DATA based register access */
1459 spinlock_t mmio_idx_lock;
1460 /* protects concurrent SMC based register access */
1461 spinlock_t smc_idx_lock;
1462 amdgpu_rreg_t smc_rreg;
1463 amdgpu_wreg_t smc_wreg;
1464 /* protects concurrent PCIE register access */
1465 spinlock_t pcie_idx_lock;
1466 amdgpu_rreg_t pcie_rreg;
1467 amdgpu_wreg_t pcie_wreg;
Huang Rui36b9a952016-08-31 13:23:25 +08001468 amdgpu_rreg_t pciep_rreg;
1469 amdgpu_wreg_t pciep_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001470 /* protects concurrent UVD register access */
1471 spinlock_t uvd_ctx_idx_lock;
1472 amdgpu_rreg_t uvd_ctx_rreg;
1473 amdgpu_wreg_t uvd_ctx_wreg;
1474 /* protects concurrent DIDT register access */
1475 spinlock_t didt_idx_lock;
1476 amdgpu_rreg_t didt_rreg;
1477 amdgpu_wreg_t didt_wreg;
Rex Zhuccdbb202016-06-08 12:47:41 +08001478 /* protects concurrent gc_cac register access */
1479 spinlock_t gc_cac_idx_lock;
1480 amdgpu_rreg_t gc_cac_rreg;
1481 amdgpu_wreg_t gc_cac_wreg;
Evan Quan16abb5d2017-07-04 09:21:50 +08001482 /* protects concurrent se_cac register access */
1483 spinlock_t se_cac_idx_lock;
1484 amdgpu_rreg_t se_cac_rreg;
1485 amdgpu_wreg_t se_cac_wreg;
Alex Deucher97b2e202015-04-20 16:51:00 -04001486 /* protects concurrent ENDPOINT (audio) register access */
1487 spinlock_t audio_endpt_idx_lock;
1488 amdgpu_block_rreg_t audio_endpt_rreg;
1489 amdgpu_block_wreg_t audio_endpt_wreg;
1490 void __iomem *rio_mem;
1491 resource_size_t rio_mem_size;
1492 struct amdgpu_doorbell doorbell;
1493
1494 /* clock/pll info */
1495 struct amdgpu_clock clock;
1496
1497 /* MC */
Christian König770d13b2018-01-12 14:52:22 +01001498 struct amdgpu_gmc gmc;
Alex Deucher97b2e202015-04-20 16:51:00 -04001499 struct amdgpu_gart gart;
Christian König92e71b02018-02-22 08:35:11 +01001500 dma_addr_t dummy_page_addr;
Alex Deucher97b2e202015-04-20 16:51:00 -04001501 struct amdgpu_vm_manager vm_manager;
Alex Xiee60f8db2017-03-09 11:36:26 -05001502 struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
Alex Deucher97b2e202015-04-20 16:51:00 -04001503
1504 /* memory management */
1505 struct amdgpu_mman mman;
Alex Deucher97b2e202015-04-20 16:51:00 -04001506 struct amdgpu_vram_scratch vram_scratch;
1507 struct amdgpu_wb wb;
Alex Deucher97b2e202015-04-20 16:51:00 -04001508 atomic64_t num_bytes_moved;
Christian Königdbd5ed62016-06-21 16:28:14 +02001509 atomic64_t num_evictions;
Marek Olšák68e2c5f2017-05-17 20:05:08 +02001510 atomic64_t num_vram_cpu_page_faults;
Marek Olšákd94aed52015-05-05 21:13:49 +02001511 atomic_t gpu_reset_counter;
Chunming Zhouf1892132017-05-15 16:48:27 +08001512 atomic_t vram_lost_counter;
Alex Deucher97b2e202015-04-20 16:51:00 -04001513
Marek Olšák95844d22016-08-17 23:49:27 +02001514 /* data for buffer migration throttling */
1515 struct {
1516 spinlock_t lock;
1517 s64 last_update_us;
1518 s64 accum_us; /* accumulated microseconds */
John Brooks00f06b22017-06-27 22:33:18 -04001519 s64 accum_us_vis; /* for visible VRAM */
Marek Olšák95844d22016-08-17 23:49:27 +02001520 u32 log2_max_MBps;
1521 } mm_stats;
1522
Alex Deucher97b2e202015-04-20 16:51:00 -04001523 /* display */
Emily Deng9accf2f2016-08-10 16:01:25 +08001524 bool enable_virtual_display;
Alex Deucher97b2e202015-04-20 16:51:00 -04001525 struct amdgpu_mode_info mode_info;
Harry Wentland45622362017-09-12 15:58:20 -04001526 /* For pre-DCE11. DCE11 and later are in "struct amdgpu_device->dm" */
Alex Deucher97b2e202015-04-20 16:51:00 -04001527 struct work_struct hotplug_work;
1528 struct amdgpu_irq_src crtc_irq;
1529 struct amdgpu_irq_src pageflip_irq;
1530 struct amdgpu_irq_src hpd_irq;
1531
1532 /* rings */
Christian König76bf0db2016-06-01 15:10:02 +02001533 u64 fence_context;
Alex Deucher97b2e202015-04-20 16:51:00 -04001534 unsigned num_rings;
1535 struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
1536 bool ib_pool_ready;
1537 struct amdgpu_sa_manager ring_tmp_bo;
1538
1539 /* interrupts */
1540 struct amdgpu_irq irq;
1541
Alex Deucher1f7371b2015-12-02 17:46:21 -05001542 /* powerplay */
1543 struct amd_powerplay powerplay;
Eric Huangf3898ea2015-12-11 16:24:34 -05001544 bool pp_force_state_enabled;
Alex Deucher1f7371b2015-12-02 17:46:21 -05001545
Alex Deucher97b2e202015-04-20 16:51:00 -04001546 /* dpm */
1547 struct amdgpu_pm pm;
1548 u32 cg_flags;
1549 u32 pg_flags;
1550
1551 /* amdgpu smumgr */
1552 struct amdgpu_smumgr smu;
1553
1554 /* gfx */
1555 struct amdgpu_gfx gfx;
1556
1557 /* sdma */
Alex Deucherc113ea12015-10-08 16:30:37 -04001558 struct amdgpu_sdma sdma;
Alex Deucher97b2e202015-04-20 16:51:00 -04001559
Leo Liub43aaee2017-11-21 09:08:07 -05001560 /* uvd */
1561 struct amdgpu_uvd uvd;
Alex Deucher97b2e202015-04-20 16:51:00 -04001562
Leo Liub43aaee2017-11-21 09:08:07 -05001563 /* vce */
1564 struct amdgpu_vce vce;
Leo Liu95d09062016-12-21 13:21:52 -05001565
Leo Liub43aaee2017-11-21 09:08:07 -05001566 /* vcn */
1567 struct amdgpu_vcn vcn;
Alex Deucher97b2e202015-04-20 16:51:00 -04001568
1569 /* firmwares */
1570 struct amdgpu_firmware firmware;
1571
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001572 /* PSP */
1573 struct psp_context psp;
1574
Alex Deucher97b2e202015-04-20 16:51:00 -04001575 /* GDS */
1576 struct amdgpu_gds gds;
1577
Harry Wentland45622362017-09-12 15:58:20 -04001578 /* display related functionality */
1579 struct amdgpu_display_manager dm;
1580
Alex Deuchera1255102016-10-13 17:41:13 -04001581 struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
Alex Deucher97b2e202015-04-20 16:51:00 -04001582 int num_ip_blocks;
Alex Deucher97b2e202015-04-20 16:51:00 -04001583 struct mutex mn_lock;
1584 DECLARE_HASHTABLE(mn_hash, 7);
1585
1586 /* tracking pinned memory */
1587 u64 vram_pin_size;
Chunming Zhoue131b912016-04-05 10:48:48 +08001588 u64 invisible_pin_size;
Alex Deucher97b2e202015-04-20 16:51:00 -04001589 u64 gart_pin_size;
Oded Gabbay130e0372015-06-12 21:35:14 +03001590
1591 /* amdkfd interface */
1592 struct kfd_dev *kfd;
Chunming Zhou23ca0e42015-07-06 13:42:58 +08001593
Shaoyun Liu45228242017-11-27 13:16:35 -05001594 /* soc15 register offset based on ip, instance and segment */
1595 uint32_t *reg_offset[MAX_HWIP][HWIP_MAX_INSTANCE];
1596
Shaoyun Liu946a4d52017-11-28 17:01:21 -05001597 const struct amdgpu_nbio_funcs *nbio_funcs;
1598
Shirish S2dc80b02017-05-25 10:05:25 +05301599 /* delayed work_func for deferring clockgating during resume */
1600 struct delayed_work late_init_work;
1601
Xiangliang Yu5a5099c2017-01-09 18:06:57 -05001602 struct amdgpu_virt virt;
Horace Chena05502e2017-09-29 14:41:57 +08001603 /* firmware VRAM reservation */
1604 struct amdgpu_fw_vram_usage fw_vram_usage;
Chunming Zhou0c4e7fa2016-08-17 11:41:30 +08001605
1606 /* link all shadow bo */
1607 struct list_head shadow_list;
1608 struct mutex shadow_list_lock;
Andres Rodriguez795f2812017-03-06 16:27:55 -05001609 /* keep an lru list of rings by HW IP */
1610 struct list_head ring_lru_list;
1611 spinlock_t ring_lru_list_lock;
Chunming Zhou5c1354b2016-08-30 16:13:10 +08001612
Jim Quc836fec2017-02-10 15:59:59 +08001613 /* record hw reset is performed */
1614 bool has_hw_reset;
Chunming Zhou0c49e0b2017-05-15 14:20:00 +08001615 u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
Jim Quc836fec2017-02-10 15:59:59 +08001616
Ken Wang47ed4e12017-07-04 13:11:52 +08001617 /* record last mm index being written through WREG32*/
1618 unsigned long last_mm_index;
Monk Liu13a752e2017-10-17 15:11:12 +08001619 bool in_gpu_reset;
1620 struct mutex lock_reset;
Alex Deucher97b2e202015-04-20 16:51:00 -04001621};
1622
Christian Königa7d64de2016-09-15 14:58:48 +02001623static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
1624{
1625 return container_of(bdev, struct amdgpu_device, mman.bdev);
1626}
1627
Alex Deucher97b2e202015-04-20 16:51:00 -04001628int amdgpu_device_init(struct amdgpu_device *adev,
1629 struct drm_device *ddev,
1630 struct pci_dev *pdev,
1631 uint32_t flags);
1632void amdgpu_device_fini(struct amdgpu_device *adev);
1633int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
1634
1635uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
Monk Liu15d72fd2017-01-25 15:07:40 +08001636 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001637void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
Monk Liu15d72fd2017-01-25 15:07:40 +08001638 uint32_t acc_flags);
Alex Deucher97b2e202015-04-20 16:51:00 -04001639u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
1640void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
1641
1642u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
1643void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
Ken Wang832be402016-03-18 15:23:08 +08001644u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
1645void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
Alex Deucher97b2e202015-04-20 16:51:00 -04001646
Harry Wentland45622362017-09-12 15:58:20 -04001647bool amdgpu_device_asic_has_dc_support(enum amd_asic_type asic_type);
1648bool amdgpu_device_has_dc_support(struct amdgpu_device *adev);
1649
Shaoyun Liu9475a942018-02-01 18:13:23 -05001650int emu_soc_asic_init(struct amdgpu_device *adev);
1651
Alex Deucher97b2e202015-04-20 16:51:00 -04001652/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001653 * Registers read & write functions.
1654 */
Monk Liu15d72fd2017-01-25 15:07:40 +08001655
1656#define AMDGPU_REGS_IDX (1<<0)
1657#define AMDGPU_REGS_NO_KIQ (1<<1)
1658
1659#define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
1660#define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
1661
1662#define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
1663#define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
1664#define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
1665#define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
1666#define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
Alex Deucher97b2e202015-04-20 16:51:00 -04001667#define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1668#define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
1669#define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
1670#define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
Huang Rui36b9a952016-08-31 13:23:25 +08001671#define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
1672#define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001673#define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
1674#define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
1675#define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
1676#define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
1677#define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
1678#define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
Rex Zhuccdbb202016-06-08 12:47:41 +08001679#define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
1680#define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
Evan Quan16abb5d2017-07-04 09:21:50 +08001681#define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
1682#define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001683#define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
1684#define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
1685#define WREG32_P(reg, val, mask) \
1686 do { \
1687 uint32_t tmp_ = RREG32(reg); \
1688 tmp_ &= (mask); \
1689 tmp_ |= ((val) & ~(mask)); \
1690 WREG32(reg, tmp_); \
1691 } while (0)
1692#define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
1693#define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
1694#define WREG32_PLL_P(reg, val, mask) \
1695 do { \
1696 uint32_t tmp_ = RREG32_PLL(reg); \
1697 tmp_ &= (mask); \
1698 tmp_ |= ((val) & ~(mask)); \
1699 WREG32_PLL(reg, tmp_); \
1700 } while (0)
1701#define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
1702#define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
1703#define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
1704
1705#define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
1706#define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
Ken Wang832be402016-03-18 15:23:08 +08001707#define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
1708#define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
Alex Deucher97b2e202015-04-20 16:51:00 -04001709
1710#define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
1711#define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
1712
1713#define REG_SET_FIELD(orig_val, reg, field, field_val) \
1714 (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
1715 (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
1716
1717#define REG_GET_FIELD(value, reg, field) \
1718 (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
1719
Tom St Denis61cb8ce2016-08-09 10:13:21 -04001720#define WREG32_FIELD(reg, field, val) \
1721 WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1722
Tom St Denisccaf3572017-04-04 09:14:13 -04001723#define WREG32_FIELD_OFFSET(reg, offset, field, val) \
1724 WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
1725
Alex Deucher97b2e202015-04-20 16:51:00 -04001726/*
1727 * BIOS helpers.
1728 */
1729#define RBIOS8(i) (adev->bios[i])
1730#define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
1731#define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
1732
Alex Deucherc113ea12015-10-08 16:30:37 -04001733static inline struct amdgpu_sdma_instance *
1734amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001735{
1736 struct amdgpu_device *adev = ring->adev;
1737 int i;
1738
Alex Deucherc113ea12015-10-08 16:30:37 -04001739 for (i = 0; i < adev->sdma.num_instances; i++)
1740 if (&adev->sdma.instance[i].ring == ring)
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001741 break;
1742
1743 if (i < AMDGPU_MAX_SDMA_INSTANCES)
Alex Deucherc113ea12015-10-08 16:30:37 -04001744 return &adev->sdma.instance[i];
Jammy Zhou4b2f7e22015-09-01 12:56:17 +08001745 else
1746 return NULL;
1747}
1748
Alex Deucher97b2e202015-04-20 16:51:00 -04001749/*
1750 * ASICs macro.
1751 */
1752#define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
1753#define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001754#define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
1755#define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
1756#define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
Maruthi Bayyavarapu841686d2016-08-01 12:42:32 -04001757#define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
1758#define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
1759#define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001760#define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
Alex Deucher7946b872015-11-24 10:14:28 -05001761#define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
Alex Deucher97b2e202015-04-20 16:51:00 -04001762#define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
Alex Deucherbbf282d2017-03-03 17:26:10 -05001763#define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
Christian König69882562018-01-19 14:17:40 +01001764#define amdgpu_asic_flush_hdp(adev, r) (adev)->asic_funcs->flush_hdp((adev), (r))
1765#define amdgpu_asic_invalidate_hdp(adev, r) (adev)->asic_funcs->invalidate_hdp((adev), (r))
Christian König132f34e2018-01-12 15:26:08 +01001766#define amdgpu_gmc_flush_gpu_tlb(adev, vmid) (adev)->gmc.gmc_funcs->flush_gpu_tlb((adev), (vmid))
Christian Königc633c002018-02-04 10:32:35 +01001767#define amdgpu_gmc_emit_flush_gpu_tlb(r, vmid, addr) (r)->adev->gmc.gmc_funcs->emit_flush_gpu_tlb((r), (vmid), (addr))
1768#define amdgpu_gmc_emit_pasid_mapping(r, vmid, pasid) (r)->adev->gmc.gmc_funcs->emit_pasid_mapping((r), (vmid), (pasid))
Christian König132f34e2018-01-12 15:26:08 +01001769#define amdgpu_gmc_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gmc.gmc_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
1770#define amdgpu_gmc_get_vm_pde(adev, level, dst, flags) (adev)->gmc.gmc_funcs->get_vm_pde((adev), (level), (dst), (flags))
1771#define amdgpu_gmc_get_pte_flags(adev, flags) (adev)->gmc.gmc_funcs->get_vm_pte_flags((adev),(flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001772#define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
Christian Königde9ea7b2016-08-12 11:33:30 +02001773#define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001774#define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
Alex Deucher97b2e202015-04-20 16:51:00 -04001775#define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
1776#define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
Christian Königbbec97a2016-07-05 21:07:17 +02001777#define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
Alex Deucher97b2e202015-04-20 16:51:00 -04001778#define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
1779#define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
1780#define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
Christian Königc4f46f22017-12-18 17:08:25 +01001781#define amdgpu_ring_emit_ib(r, ib, vmid, c) (r)->funcs->emit_ib((r), (ib), (vmid), (c))
Christian Königb8c7b392016-03-01 15:42:52 +01001782#define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
Christian Königc633c002018-02-04 10:32:35 +01001783#define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
Chunming Zhou890ee232015-06-01 14:35:03 +08001784#define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
Alex Deucher97b2e202015-04-20 16:51:00 -04001785#define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
Christian Königd2edb072015-05-11 14:10:34 +02001786#define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
Monk Liuc2167a62016-08-26 14:12:37 +08001787#define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
Monk Liu753ad492016-08-26 13:28:28 +08001788#define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
Xiangliang Yub6091c12017-01-10 12:53:52 +08001789#define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
1790#define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
Christian Königc1e877d2018-01-26 12:45:32 +01001791#define amdgpu_ring_emit_reg_wait(r, d, v, m) (r)->funcs->emit_reg_wait((r), (d), (v), (m))
Monk Liu3b4d68e2017-05-01 18:09:22 +08001792#define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
Christian König9e5d53092016-01-31 12:20:55 +01001793#define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
Monk Liu03ccf482016-01-14 19:07:38 +08001794#define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
1795#define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
Alex Deucher97b2e202015-04-20 16:51:00 -04001796#define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
Felix Kuehling00ecd8a2017-08-26 02:40:45 -04001797#define amdgpu_ih_prescreen_iv(adev) (adev)->irq.ih_funcs->prescreen_iv((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001798#define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
1799#define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
Alex Deucher97b2e202015-04-20 16:51:00 -04001800#define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
Alex Deucher97b2e202015-04-20 16:51:00 -04001801#define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
1802#define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
1803#define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
1804#define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
1805#define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
1806#define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
Alex Deuchercb9e59d2016-05-05 16:03:57 -04001807#define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
Alex Deucher97b2e202015-04-20 16:51:00 -04001808#define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
1809#define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
1810#define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001811#define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
Chunming Zhou6e7a3842015-08-27 13:46:09 +08001812#define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
Alex Deucherb95e31f2016-07-07 15:01:42 -04001813#define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
Tom St Denis9559ef52016-06-28 10:26:48 -04001814#define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
Alex Deucher97b2e202015-04-20 16:51:00 -04001815#define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
Huang Rui0e5ca0d2017-03-03 18:37:23 -05001816#define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
Alex Deucher97b2e202015-04-20 16:51:00 -04001817
1818/* Common functions */
Alex Deucher5f152b52017-12-15 16:40:49 -05001819int amdgpu_device_gpu_recover(struct amdgpu_device *adev,
1820 struct amdgpu_job* job, bool force);
Alex Deucher8111c382017-12-14 16:22:53 -05001821void amdgpu_device_pci_config_reset(struct amdgpu_device *adev);
Alex Deucher39c640c2017-12-15 16:22:11 -05001822bool amdgpu_device_need_post(struct amdgpu_device *adev);
Samuel Li166140f2018-01-19 15:28:27 -05001823void amdgpu_display_update_priority(struct amdgpu_device *adev);
Chunming Zhoud5fc5e82015-07-21 16:52:10 +08001824
John Brooks00f06b22017-06-27 22:33:18 -04001825void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
1826 u64 num_vis_bytes);
Christian König765e7fb2016-09-15 15:06:50 +02001827void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
Alex Deucher97b2e202015-04-20 16:51:00 -04001828bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
Alex Deucher2543e282017-12-14 16:33:36 -05001829void amdgpu_device_vram_location(struct amdgpu_device *adev,
Christian König770d13b2018-01-12 14:52:22 +01001830 struct amdgpu_gmc *mc, u64 base);
Alex Deucher2543e282017-12-14 16:33:36 -05001831void amdgpu_device_gart_location(struct amdgpu_device *adev,
Christian König770d13b2018-01-12 14:52:22 +01001832 struct amdgpu_gmc *mc);
Christian Königd6895ad2017-02-28 10:36:43 +01001833int amdgpu_device_resize_fb_bar(struct amdgpu_device *adev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001834void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
Baoyou Xie9f31a0b02016-09-15 21:43:26 +08001835int amdgpu_ttm_init(struct amdgpu_device *adev);
1836void amdgpu_ttm_fini(struct amdgpu_device *adev);
Alex Deucher9c3f2b52017-12-14 16:20:19 -05001837void amdgpu_device_program_register_sequence(struct amdgpu_device *adev,
Alex Deucher97b2e202015-04-20 16:51:00 -04001838 const u32 *registers,
1839 const u32 array_size);
1840
1841bool amdgpu_device_is_px(struct drm_device *dev);
1842/* atpx handler */
1843#if defined(CONFIG_VGA_SWITCHEROO)
1844void amdgpu_register_atpx_handler(void);
1845void amdgpu_unregister_atpx_handler(void);
Alex Deuchera78fe132016-06-01 13:08:21 -04001846bool amdgpu_has_atpx_dgpu_power_cntl(void);
Alex Deucher2f5af822016-06-02 09:04:01 -04001847bool amdgpu_is_atpx_hybrid(void);
Alex Deucherefc83cf2016-09-14 14:01:41 -04001848bool amdgpu_atpx_dgpu_req_power_for_displays(void);
Alex Xie714f88e2017-04-05 11:07:13 -04001849bool amdgpu_has_atpx(void);
Alex Deucher97b2e202015-04-20 16:51:00 -04001850#else
1851static inline void amdgpu_register_atpx_handler(void) {}
1852static inline void amdgpu_unregister_atpx_handler(void) {}
Alex Deuchera78fe132016-06-01 13:08:21 -04001853static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
Alex Deucher2f5af822016-06-02 09:04:01 -04001854static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
Alex Deucherefc83cf2016-09-14 14:01:41 -04001855static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
Alex Xie714f88e2017-04-05 11:07:13 -04001856static inline bool amdgpu_has_atpx(void) { return false; }
Alex Deucher97b2e202015-04-20 16:51:00 -04001857#endif
1858
1859/*
1860 * KMS
1861 */
1862extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
Nils Wallméniusf498d9e2016-04-10 16:29:59 +02001863extern const int amdgpu_max_kms_ioctl;
Alex Deucher97b2e202015-04-20 16:51:00 -04001864
1865int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
Gabriel Krisman Bertazi11b3c202017-01-06 15:57:31 -02001866void amdgpu_driver_unload_kms(struct drm_device *dev);
Alex Deucher97b2e202015-04-20 16:51:00 -04001867void amdgpu_driver_lastclose_kms(struct drm_device *dev);
1868int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
1869void amdgpu_driver_postclose_kms(struct drm_device *dev,
1870 struct drm_file *file_priv);
Alex Deuchercdd61df2017-12-14 16:47:40 -05001871int amdgpu_device_ip_suspend(struct amdgpu_device *adev);
Alex Deucher810ddc32016-08-23 13:25:49 -04001872int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
1873int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
Thierry Reding88e72712015-09-24 18:35:31 +02001874u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
1875int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
1876void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
Alex Deucher97b2e202015-04-20 16:51:00 -04001877long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
1878 unsigned long arg);
1879
1880/*
Alex Deucher97b2e202015-04-20 16:51:00 -04001881 * functions used by amdgpu_encoder.c
1882 */
1883struct amdgpu_afmt_acr {
1884 u32 clock;
1885
1886 int n_32khz;
1887 int cts_32khz;
1888
1889 int n_44_1khz;
1890 int cts_44_1khz;
1891
1892 int n_48khz;
1893 int cts_48khz;
1894
1895};
1896
1897struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
1898
1899/* amdgpu_acpi.c */
1900#if defined(CONFIG_ACPI)
1901int amdgpu_acpi_init(struct amdgpu_device *adev);
1902void amdgpu_acpi_fini(struct amdgpu_device *adev);
1903bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
1904int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
1905 u8 perf_req, bool advertise);
1906int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
1907#else
1908static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
1909static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
1910#endif
1911
Christian König9cca0b82017-09-06 16:15:28 +02001912int amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
1913 uint64_t addr, struct amdgpu_bo **bo,
1914 struct amdgpu_bo_va_mapping **mapping);
Alex Deucher97b2e202015-04-20 16:51:00 -04001915
Harry Wentland45622362017-09-12 15:58:20 -04001916#if defined(CONFIG_DRM_AMD_DC)
1917int amdgpu_dm_display_resume(struct amdgpu_device *adev );
1918#else
1919static inline int amdgpu_dm_display_resume(struct amdgpu_device *adev) { return 0; }
1920#endif
1921
Alex Deucher97b2e202015-04-20 16:51:00 -04001922#include "amdgpu_object.h"
Alex Deucher97b2e202015-04-20 16:51:00 -04001923#endif