blob: bd4c8f56b5d9debecd2468796c50637619eebe5c [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100094 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100095 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 break;
97 case 0x10:
98 engine->instmem.init = nv04_instmem_init;
99 engine->instmem.takedown = nv04_instmem_takedown;
100 engine->instmem.suspend = nv04_instmem_suspend;
101 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000102 engine->instmem.get = nv04_instmem_get;
103 engine->instmem.put = nv04_instmem_put;
104 engine->instmem.map = nv04_instmem_map;
105 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000106 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 engine->mc.init = nv04_mc_init;
108 engine->mc.takedown = nv04_mc_takedown;
109 engine->timer.init = nv04_timer_init;
110 engine->timer.read = nv04_timer_read;
111 engine->timer.takedown = nv04_timer_takedown;
112 engine->fb.init = nv10_fb_init;
113 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200114 engine->fb.init_tile_region = nv10_fb_init_tile_region;
115 engine->fb.set_tile_region = nv10_fb_set_tile_region;
116 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.channels = 32;
118 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000119 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 engine->fifo.disable = nv04_fifo_disable;
121 engine->fifo.enable = nv04_fifo_enable;
122 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200126 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.early_init = nv04_display_early_init;
130 engine->display.late_takedown = nv04_display_late_takedown;
131 engine->display.create = nv04_display_create;
132 engine->display.init = nv04_display_init;
133 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000134 engine->gpio.init = nouveau_stub_init;
135 engine->gpio.takedown = nouveau_stub_takedown;
136 engine->gpio.get = nv10_gpio_get;
137 engine->gpio.set = nv10_gpio_set;
138 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000139 engine->pm.clock_get = nv04_pm_clock_get;
140 engine->pm.clock_pre = nv04_pm_clock_pre;
141 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000142 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000143 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 break;
146 case 0x20:
147 engine->instmem.init = nv04_instmem_init;
148 engine->instmem.takedown = nv04_instmem_takedown;
149 engine->instmem.suspend = nv04_instmem_suspend;
150 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000151 engine->instmem.get = nv04_instmem_get;
152 engine->instmem.put = nv04_instmem_put;
153 engine->instmem.map = nv04_instmem_map;
154 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000155 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 engine->mc.init = nv04_mc_init;
157 engine->mc.takedown = nv04_mc_takedown;
158 engine->timer.init = nv04_timer_init;
159 engine->timer.read = nv04_timer_read;
160 engine->timer.takedown = nv04_timer_takedown;
161 engine->fb.init = nv10_fb_init;
162 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200163 engine->fb.init_tile_region = nv10_fb_init_tile_region;
164 engine->fb.set_tile_region = nv10_fb_set_tile_region;
165 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channels = 32;
167 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000168 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.disable = nv04_fifo_disable;
170 engine->fifo.enable = nv04_fifo_enable;
171 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100172 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->fifo.channel_id = nv10_fifo_channel_id;
174 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200175 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.load_context = nv10_fifo_load_context;
177 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200178 engine->display.early_init = nv04_display_early_init;
179 engine->display.late_takedown = nv04_display_late_takedown;
180 engine->display.create = nv04_display_create;
181 engine->display.init = nv04_display_init;
182 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000183 engine->gpio.init = nouveau_stub_init;
184 engine->gpio.takedown = nouveau_stub_takedown;
185 engine->gpio.get = nv10_gpio_get;
186 engine->gpio.set = nv10_gpio_set;
187 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000188 engine->pm.clock_get = nv04_pm_clock_get;
189 engine->pm.clock_pre = nv04_pm_clock_pre;
190 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000191 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000192 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000193 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 break;
195 case 0x30:
196 engine->instmem.init = nv04_instmem_init;
197 engine->instmem.takedown = nv04_instmem_takedown;
198 engine->instmem.suspend = nv04_instmem_suspend;
199 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000200 engine->instmem.get = nv04_instmem_get;
201 engine->instmem.put = nv04_instmem_put;
202 engine->instmem.map = nv04_instmem_map;
203 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000204 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 engine->mc.init = nv04_mc_init;
206 engine->mc.takedown = nv04_mc_takedown;
207 engine->timer.init = nv04_timer_init;
208 engine->timer.read = nv04_timer_read;
209 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200210 engine->fb.init = nv30_fb_init;
211 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200212 engine->fb.init_tile_region = nv30_fb_init_tile_region;
213 engine->fb.set_tile_region = nv10_fb_set_tile_region;
214 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.channels = 32;
216 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000217 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.disable = nv04_fifo_disable;
219 engine->fifo.enable = nv04_fifo_enable;
220 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100221 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.channel_id = nv10_fifo_channel_id;
223 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200224 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.load_context = nv10_fifo_load_context;
226 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.early_init = nv04_display_early_init;
228 engine->display.late_takedown = nv04_display_late_takedown;
229 engine->display.create = nv04_display_create;
230 engine->display.init = nv04_display_init;
231 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000232 engine->gpio.init = nouveau_stub_init;
233 engine->gpio.takedown = nouveau_stub_takedown;
234 engine->gpio.get = nv10_gpio_get;
235 engine->gpio.set = nv10_gpio_set;
236 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000237 engine->pm.clock_get = nv04_pm_clock_get;
238 engine->pm.clock_pre = nv04_pm_clock_pre;
239 engine->pm.clock_set = nv04_pm_clock_set;
240 engine->pm.voltage_get = nouveau_voltage_gpio_get;
241 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000242 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000243 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 break;
246 case 0x40:
247 case 0x60:
248 engine->instmem.init = nv04_instmem_init;
249 engine->instmem.takedown = nv04_instmem_takedown;
250 engine->instmem.suspend = nv04_instmem_suspend;
251 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000252 engine->instmem.get = nv04_instmem_get;
253 engine->instmem.put = nv04_instmem_put;
254 engine->instmem.map = nv04_instmem_map;
255 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000256 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->mc.init = nv40_mc_init;
258 engine->mc.takedown = nv40_mc_takedown;
259 engine->timer.init = nv04_timer_init;
260 engine->timer.read = nv04_timer_read;
261 engine->timer.takedown = nv04_timer_takedown;
262 engine->fb.init = nv40_fb_init;
263 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200264 engine->fb.init_tile_region = nv30_fb_init_tile_region;
265 engine->fb.set_tile_region = nv40_fb_set_tile_region;
266 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.channels = 32;
268 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000269 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.disable = nv04_fifo_disable;
271 engine->fifo.enable = nv04_fifo_enable;
272 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100273 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.channel_id = nv10_fifo_channel_id;
275 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200276 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->fifo.load_context = nv40_fifo_load_context;
278 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200279 engine->display.early_init = nv04_display_early_init;
280 engine->display.late_takedown = nv04_display_late_takedown;
281 engine->display.create = nv04_display_create;
282 engine->display.init = nv04_display_init;
283 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000284 engine->gpio.init = nouveau_stub_init;
285 engine->gpio.takedown = nouveau_stub_takedown;
286 engine->gpio.get = nv10_gpio_get;
287 engine->gpio.set = nv10_gpio_set;
288 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000289 engine->pm.clock_get = nv04_pm_clock_get;
290 engine->pm.clock_pre = nv04_pm_clock_pre;
291 engine->pm.clock_set = nv04_pm_clock_set;
292 engine->pm.voltage_get = nouveau_voltage_gpio_get;
293 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200294 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000295 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000296 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000297 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000298 break;
299 case 0x50:
300 case 0x80: /* gotta love NVIDIA's consistency.. */
301 case 0x90:
302 case 0xA0:
303 engine->instmem.init = nv50_instmem_init;
304 engine->instmem.takedown = nv50_instmem_takedown;
305 engine->instmem.suspend = nv50_instmem_suspend;
306 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000307 engine->instmem.get = nv50_instmem_get;
308 engine->instmem.put = nv50_instmem_put;
309 engine->instmem.map = nv50_instmem_map;
310 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000311 if (dev_priv->chipset == 0x50)
312 engine->instmem.flush = nv50_instmem_flush;
313 else
314 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000315 engine->mc.init = nv50_mc_init;
316 engine->mc.takedown = nv50_mc_takedown;
317 engine->timer.init = nv04_timer_init;
318 engine->timer.read = nv04_timer_read;
319 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000320 engine->fb.init = nv50_fb_init;
321 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000322 engine->fifo.channels = 128;
323 engine->fifo.init = nv50_fifo_init;
324 engine->fifo.takedown = nv50_fifo_takedown;
325 engine->fifo.disable = nv04_fifo_disable;
326 engine->fifo.enable = nv04_fifo_enable;
327 engine->fifo.reassign = nv04_fifo_reassign;
328 engine->fifo.channel_id = nv50_fifo_channel_id;
329 engine->fifo.create_context = nv50_fifo_create_context;
330 engine->fifo.destroy_context = nv50_fifo_destroy_context;
331 engine->fifo.load_context = nv50_fifo_load_context;
332 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000333 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200334 engine->display.early_init = nv50_display_early_init;
335 engine->display.late_takedown = nv50_display_late_takedown;
336 engine->display.create = nv50_display_create;
337 engine->display.init = nv50_display_init;
338 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000339 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000340 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000341 engine->gpio.get = nv50_gpio_get;
342 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000343 engine->gpio.irq_register = nv50_gpio_irq_register;
344 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000345 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000346 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000347 case 0x84:
348 case 0x86:
349 case 0x92:
350 case 0x94:
351 case 0x96:
352 case 0x98:
353 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000354 case 0xaa:
355 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000356 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000357 engine->pm.clock_get = nv50_pm_clock_get;
358 engine->pm.clock_pre = nv50_pm_clock_pre;
359 engine->pm.clock_set = nv50_pm_clock_set;
360 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000361 default:
362 engine->pm.clock_get = nva3_pm_clock_get;
363 engine->pm.clock_pre = nva3_pm_clock_pre;
364 engine->pm.clock_set = nva3_pm_clock_set;
365 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000366 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000367 engine->pm.voltage_get = nouveau_voltage_gpio_get;
368 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200369 if (dev_priv->chipset >= 0x84)
370 engine->pm.temp_get = nv84_temp_get;
371 else
372 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000373 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000374 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000375 engine->vram.get = nv50_vram_new;
376 engine->vram.put = nv50_vram_del;
377 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000378 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000379 case 0xC0:
380 engine->instmem.init = nvc0_instmem_init;
381 engine->instmem.takedown = nvc0_instmem_takedown;
382 engine->instmem.suspend = nvc0_instmem_suspend;
383 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000384 engine->instmem.get = nv50_instmem_get;
385 engine->instmem.put = nv50_instmem_put;
386 engine->instmem.map = nv50_instmem_map;
387 engine->instmem.unmap = nv50_instmem_unmap;
388 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000389 engine->mc.init = nv50_mc_init;
390 engine->mc.takedown = nv50_mc_takedown;
391 engine->timer.init = nv04_timer_init;
392 engine->timer.read = nv04_timer_read;
393 engine->timer.takedown = nv04_timer_takedown;
394 engine->fb.init = nvc0_fb_init;
395 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000396 engine->fifo.channels = 128;
397 engine->fifo.init = nvc0_fifo_init;
398 engine->fifo.takedown = nvc0_fifo_takedown;
399 engine->fifo.disable = nvc0_fifo_disable;
400 engine->fifo.enable = nvc0_fifo_enable;
401 engine->fifo.reassign = nvc0_fifo_reassign;
402 engine->fifo.channel_id = nvc0_fifo_channel_id;
403 engine->fifo.create_context = nvc0_fifo_create_context;
404 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
405 engine->fifo.load_context = nvc0_fifo_load_context;
406 engine->fifo.unload_context = nvc0_fifo_unload_context;
407 engine->display.early_init = nv50_display_early_init;
408 engine->display.late_takedown = nv50_display_late_takedown;
409 engine->display.create = nv50_display_create;
410 engine->display.init = nv50_display_init;
411 engine->display.destroy = nv50_display_destroy;
412 engine->gpio.init = nv50_gpio_init;
413 engine->gpio.takedown = nouveau_stub_takedown;
414 engine->gpio.get = nv50_gpio_get;
415 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000416 engine->gpio.irq_register = nv50_gpio_irq_register;
417 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000418 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000419 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000420 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000421 engine->vram.get = nvc0_vram_new;
422 engine->vram.put = nv50_vram_del;
423 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200424 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000425 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000426 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000427 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000428 default:
429 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
430 return 1;
431 }
432
433 return 0;
434}
435
436static unsigned int
437nouveau_vga_set_decode(void *priv, bool state)
438{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000439 struct drm_device *dev = priv;
440 struct drm_nouveau_private *dev_priv = dev->dev_private;
441
442 if (dev_priv->chipset >= 0x40)
443 nv_wr32(dev, 0x88054, state);
444 else
445 nv_wr32(dev, 0x1854, state);
446
Ben Skeggs6ee73862009-12-11 19:24:15 +1000447 if (state)
448 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
449 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
450 else
451 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
452}
453
Ben Skeggs0735f622009-12-16 14:28:55 +1000454static int
455nouveau_card_init_channel(struct drm_device *dev)
456{
457 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs0735f622009-12-16 14:28:55 +1000458 int ret;
459
Ben Skeggsf8656f02011-05-31 11:12:55 +1000460 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
461 NvDmaFB, NvDmaTT);
Ben Skeggs0735f622009-12-16 14:28:55 +1000462 if (ret)
463 return ret;
464
Ben Skeggscff5c132010-10-06 16:16:59 +1000465 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs0735f622009-12-16 14:28:55 +1000466 return 0;
Ben Skeggs0735f622009-12-16 14:28:55 +1000467}
468
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000469static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
470 enum vga_switcheroo_state state)
471{
Dave Airliefbf81762010-06-01 09:09:06 +1000472 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000473 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
474 if (state == VGA_SWITCHEROO_ON) {
475 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000476 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000477 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000478 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000479 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000480 } else {
481 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000482 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000483 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000484 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000485 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000486 }
487}
488
Dave Airlie8d608aa2010-12-07 08:57:57 +1000489static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
490{
491 struct drm_device *dev = pci_get_drvdata(pdev);
492 nouveau_fbcon_output_poll_changed(dev);
493}
494
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000495static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
496{
497 struct drm_device *dev = pci_get_drvdata(pdev);
498 bool can_switch;
499
500 spin_lock(&dev->count_lock);
501 can_switch = (dev->open_count == 0);
502 spin_unlock(&dev->count_lock);
503 return can_switch;
504}
505
Ben Skeggs6ee73862009-12-11 19:24:15 +1000506int
507nouveau_card_init(struct drm_device *dev)
508{
509 struct drm_nouveau_private *dev_priv = dev->dev_private;
510 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000511 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512
Ben Skeggs6ee73862009-12-11 19:24:15 +1000513 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000514 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000515 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000516 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000517
518 /* Initialise internal driver API hooks */
519 ret = nouveau_init_engine_ptrs(dev);
520 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000521 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000523 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200524 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100525 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000526 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000527
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200528 /* Make the CRTCs and I2C buses accessible */
529 ret = engine->display.early_init(dev);
530 if (ret)
531 goto out;
532
Ben Skeggs6ee73862009-12-11 19:24:15 +1000533 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000534 ret = nouveau_bios_init(dev);
535 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200536 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537
Ben Skeggs330c5982010-09-16 15:39:49 +1000538 nouveau_pm_init(dev);
539
Ben Skeggs24f246a2011-06-10 13:36:08 +1000540 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000541 if (ret)
542 goto out_bios;
543
Ben Skeggs6ee73862009-12-11 19:24:15 +1000544 ret = nouveau_gpuobj_init(dev);
545 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000546 goto out_vram;
547
548 ret = engine->instmem.init(dev);
549 if (ret)
550 goto out_gpuobj;
551
Ben Skeggs24f246a2011-06-10 13:36:08 +1000552 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000553 if (ret)
554 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555
Ben Skeggs24f246a2011-06-10 13:36:08 +1000556 ret = nouveau_mem_gart_init(dev);
557 if (ret)
558 goto out_ttmvram;
559
Ben Skeggs6ee73862009-12-11 19:24:15 +1000560 /* PMC */
561 ret = engine->mc.init(dev);
562 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000563 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564
Ben Skeggsee2e0132010-07-26 09:28:25 +1000565 /* PGPIO */
566 ret = engine->gpio.init(dev);
567 if (ret)
568 goto out_mc;
569
Ben Skeggs6ee73862009-12-11 19:24:15 +1000570 /* PTIMER */
571 ret = engine->timer.init(dev);
572 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000573 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000574
575 /* PFB */
576 ret = engine->fb.init(dev);
577 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000578 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000579
Ben Skeggsaba99a82011-05-25 14:48:50 +1000580 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000581 switch (dev_priv->card_type) {
582 case NV_04:
583 nv04_graph_create(dev);
584 break;
585 case NV_10:
586 nv10_graph_create(dev);
587 break;
588 case NV_20:
589 case NV_30:
590 nv20_graph_create(dev);
591 break;
592 case NV_40:
593 nv40_graph_create(dev);
594 break;
595 case NV_50:
596 nv50_graph_create(dev);
597 break;
598 case NV_C0:
599 nvc0_graph_create(dev);
600 break;
601 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000602 break;
603 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000604
Ben Skeggs18b54c42011-05-25 15:22:33 +1000605 switch (dev_priv->chipset) {
606 case 0x84:
607 case 0x86:
608 case 0x92:
609 case 0x94:
610 case 0x96:
611 case 0xa0:
612 nv84_crypt_create(dev);
613 break;
614 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000615
Ben Skeggs18b54c42011-05-25 15:22:33 +1000616 switch (dev_priv->card_type) {
617 case NV_50:
618 switch (dev_priv->chipset) {
619 case 0xa3:
620 case 0xa5:
621 case 0xa8:
622 case 0xaf:
623 nva3_copy_create(dev);
624 break;
625 }
626 break;
627 case NV_C0:
628 nvc0_copy_create(dev, 0);
629 nvc0_copy_create(dev, 1);
630 break;
631 default:
632 break;
633 }
634
635 if (dev_priv->card_type == NV_40)
636 nv40_mpeg_create(dev);
637 else
638 if (dev_priv->card_type == NV_50 &&
639 (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
640 nv50_mpeg_create(dev);
641
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000642 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
643 if (dev_priv->eng[e]) {
644 ret = dev_priv->eng[e]->init(dev, e);
645 if (ret)
646 goto out_engine;
647 }
648 }
649
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000650 /* PFIFO */
651 ret = engine->fifo.init(dev);
652 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000653 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000654 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000655
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200656 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000657 if (ret)
658 goto out_fifo;
659
Francisco Jerez042206c2010-10-21 18:19:29 +0200660 ret = drm_vblank_init(dev, nv_two_heads(dev) ? 2 : 1);
661 if (ret)
662 goto out_vblank;
663
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000664 ret = nouveau_irq_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000665 if (ret)
Francisco Jerez042206c2010-10-21 18:19:29 +0200666 goto out_vblank;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000667
668 /* what about PVIDEO/PCRTC/PRAMDAC etc? */
669
Ben Skeggsa82dd492011-04-01 13:56:05 +1000670 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200671 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000672 if (ret)
673 goto out_irq;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200674
675 ret = nouveau_card_init_channel(dev);
676 if (ret)
677 goto out_fence;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000678 }
679
Ben Skeggscd0b0722010-06-01 15:56:22 +1000680 nouveau_fbcon_init(dev);
681 drm_kms_helper_poll_init(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000682 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000683
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200684out_fence:
685 nouveau_fence_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000686out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000687 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200688out_vblank:
689 drm_vblank_cleanup(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200690 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000691out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000692 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000693 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000694out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000695 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000696 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000697 if (!dev_priv->eng[e])
698 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000699 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000700 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000701 }
702 }
703
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000704 engine->fb.takedown(dev);
705out_timer:
706 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000707out_gpio:
708 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000709out_mc:
710 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000711out_gart:
712 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000713out_ttmvram:
714 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000715out_instmem:
716 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000717out_gpuobj:
718 nouveau_gpuobj_takedown(dev);
719out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000720 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000721out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000722 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000723 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200724out_display_early:
725 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000726out:
727 vga_client_register(dev->pdev, NULL, NULL, NULL);
728 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000729}
730
731static void nouveau_card_takedown(struct drm_device *dev)
732{
733 struct drm_nouveau_private *dev_priv = dev->dev_private;
734 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000735 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000736
Ben Skeggs06b75e32011-06-08 18:29:12 +1000737 drm_kms_helper_poll_fini(dev);
738 nouveau_fbcon_fini(dev);
739
Ben Skeggsa82dd492011-04-01 13:56:05 +1000740 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200741 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000742 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000743 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000744
Ben Skeggs06b75e32011-06-08 18:29:12 +1000745 engine->display.destroy(dev);
746
Ben Skeggsaba99a82011-05-25 14:48:50 +1000747 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000748 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000749 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
750 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000751 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000752 dev_priv->eng[e]->destroy(dev,e );
753 }
754 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000755 }
756 engine->fb.takedown(dev);
757 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000758 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000759 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200760 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000761
Jimmy Rentz97666102011-04-17 16:15:09 -0400762 if (dev_priv->vga_ram) {
763 nouveau_bo_unpin(dev_priv->vga_ram);
764 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
765 }
766
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000767 mutex_lock(&dev->struct_mutex);
768 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
769 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
770 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000771 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000772 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000773
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000774 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000775 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000776 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000777
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000778 nouveau_irq_fini(dev);
Francisco Jerez042206c2010-10-21 18:19:29 +0200779 drm_vblank_cleanup(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000780
Ben Skeggs330c5982010-09-16 15:39:49 +1000781 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000782 nouveau_bios_takedown(dev);
783
784 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000785}
786
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000787int
788nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
789{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000790 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000791 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000792 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000793
794 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
795 if (unlikely(!fpriv))
796 return -ENOMEM;
797
798 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000799 INIT_LIST_HEAD(&fpriv->channels);
800
Ben Skeggse41f26e2011-06-07 15:35:37 +1000801 if (dev_priv->card_type == NV_50) {
802 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
803 &fpriv->vm);
804 if (ret) {
805 kfree(fpriv);
806 return ret;
807 }
808 } else
809 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000810 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
811 &fpriv->vm);
812 if (ret) {
813 kfree(fpriv);
814 return ret;
815 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000816 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000817
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000818 file_priv->driver_priv = fpriv;
819 return 0;
820}
821
Ben Skeggs6ee73862009-12-11 19:24:15 +1000822/* here a client dies, release the stuff that was allocated for its
823 * file_priv */
824void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
825{
826 nouveau_channel_cleanup(dev, file_priv);
827}
828
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000829void
830nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
831{
832 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000833 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000834 kfree(fpriv);
835}
836
Ben Skeggs6ee73862009-12-11 19:24:15 +1000837/* first module load, setup the mmio/fb mapping */
838/* KMS: we need mmio at load time, not when the first drm client opens. */
839int nouveau_firstopen(struct drm_device *dev)
840{
841 return 0;
842}
843
844/* if we have an OF card, copy vbios to RAMIN */
845static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
846{
847#if defined(__powerpc__)
848 int size, i;
849 const uint32_t *bios;
850 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
851 if (!dn) {
852 NV_INFO(dev, "Unable to get the OF node\n");
853 return;
854 }
855
856 bios = of_get_property(dn, "NVDA,BMP", &size);
857 if (bios) {
858 for (i = 0; i < size; i += 4)
859 nv_wi32(dev, i, bios[i/4]);
860 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
861 } else {
862 NV_INFO(dev, "Unable to get the OF bios\n");
863 }
864#endif
865}
866
Marcin Slusarz06415c52010-05-16 17:29:56 +0200867static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
868{
869 struct pci_dev *pdev = dev->pdev;
870 struct apertures_struct *aper = alloc_apertures(3);
871 if (!aper)
872 return NULL;
873
874 aper->ranges[0].base = pci_resource_start(pdev, 1);
875 aper->ranges[0].size = pci_resource_len(pdev, 1);
876 aper->count = 1;
877
878 if (pci_resource_len(pdev, 2)) {
879 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
880 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
881 aper->count++;
882 }
883
884 if (pci_resource_len(pdev, 3)) {
885 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
886 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
887 aper->count++;
888 }
889
890 return aper;
891}
892
893static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
894{
895 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200896 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200897 dev_priv->apertures = nouveau_get_apertures(dev);
898 if (!dev_priv->apertures)
899 return -ENOMEM;
900
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200901#ifdef CONFIG_X86
902 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
903#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000904
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200905 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200906 return 0;
907}
908
Ben Skeggs6ee73862009-12-11 19:24:15 +1000909int nouveau_load(struct drm_device *dev, unsigned long flags)
910{
911 struct drm_nouveau_private *dev_priv;
912 uint32_t reg0;
913 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +1000914 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000915
916 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200917 if (!dev_priv) {
918 ret = -ENOMEM;
919 goto err_out;
920 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000921 dev->dev_private = dev_priv;
922 dev_priv->dev = dev;
923
924 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000925
926 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
927 dev->pci_vendor, dev->pci_device, dev->pdev->class);
928
Ben Skeggs6ee73862009-12-11 19:24:15 +1000929 /* resource 0 is mmio regs */
930 /* resource 1 is linear FB */
931 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
932 /* resource 6 is bios */
933
934 /* map the mmio regs */
935 mmio_start_offs = pci_resource_start(dev->pdev, 0);
936 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
937 if (!dev_priv->mmio) {
938 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
939 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +0200940 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +0100941 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000942 }
943 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
944 (unsigned long long)mmio_start_offs);
945
946#ifdef __BIG_ENDIAN
947 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +1000948 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
949 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000950
951 DRM_MEMORYBARRIER();
952#endif
953
954 /* Time to determine the card architecture */
955 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
Roy Spliet50066f82011-03-27 18:13:11 +0200956 dev_priv->stepping = 0; /* XXX: add stepping for pre-NV10? */
Ben Skeggs6ee73862009-12-11 19:24:15 +1000957
958 /* We're dealing with >=NV10 */
959 if ((reg0 & 0x0f000000) > 0) {
960 /* Bit 27-20 contain the architecture in hex */
961 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
Roy Spliet50066f82011-03-27 18:13:11 +0200962 dev_priv->stepping = (reg0 & 0xff);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000963 /* NV04 or NV05 */
964 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +1000965 if (reg0 & 0x00f00000)
966 dev_priv->chipset = 0x05;
967 else
968 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000969 } else
970 dev_priv->chipset = 0xff;
971
972 switch (dev_priv->chipset & 0xf0) {
973 case 0x00:
974 case 0x10:
975 case 0x20:
976 case 0x30:
977 dev_priv->card_type = dev_priv->chipset & 0xf0;
978 break;
979 case 0x40:
980 case 0x60:
981 dev_priv->card_type = NV_40;
982 break;
983 case 0x50:
984 case 0x80:
985 case 0x90:
986 case 0xa0:
987 dev_priv->card_type = NV_50;
988 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000989 case 0xc0:
990 dev_priv->card_type = NV_C0;
991 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000992 default:
993 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +0200994 ret = -EINVAL;
995 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000996 }
997
998 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
999 dev_priv->card_type, reg0);
1000
Ben Skeggsaba99a82011-05-25 14:48:50 +10001001 /* Determine whether we'll attempt acceleration or not, some
1002 * cards are disabled by default here due to them being known
1003 * non-functional, or never been tested due to lack of hw.
1004 */
1005 dev_priv->noaccel = !!nouveau_noaccel;
1006 if (nouveau_noaccel == -1) {
1007 switch (dev_priv->chipset) {
1008 case 0xc1: /* known broken */
1009 case 0xc8: /* never tested */
Ben Skeggsad830d22011-05-27 16:18:10 +10001010 NV_INFO(dev, "acceleration disabled by default, pass "
1011 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001012 dev_priv->noaccel = true;
1013 break;
1014 default:
1015 dev_priv->noaccel = false;
1016 break;
1017 }
1018 }
1019
Ben Skeggscd0b0722010-06-01 15:56:22 +10001020 ret = nouveau_remove_conflicting_drivers(dev);
1021 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001022 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001023
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001024 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001025 if (dev_priv->card_type >= NV_40) {
1026 int ramin_bar = 2;
1027 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1028 ramin_bar = 3;
1029
1030 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001031 dev_priv->ramin =
1032 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001033 dev_priv->ramin_size);
1034 if (!dev_priv->ramin) {
Ben Skeggs6d696302010-06-02 10:16:24 +10001035 NV_ERROR(dev, "Failed to PRAMIN BAR");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001036 ret = -ENOMEM;
1037 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001038 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001039 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001040 dev_priv->ramin_size = 1 * 1024 * 1024;
1041 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001042 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001043 if (!dev_priv->ramin) {
1044 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001045 ret = -ENOMEM;
1046 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001047 }
1048 }
1049
1050 nouveau_OF_copy_vbios_to_ramin(dev);
1051
1052 /* Special flags */
1053 if (dev->pci_device == 0x01a0)
1054 dev_priv->flags |= NV_NFORCE;
1055 else if (dev->pci_device == 0x01f0)
1056 dev_priv->flags |= NV_NFORCE2;
1057
1058 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001059 ret = nouveau_card_init(dev);
1060 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001061 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062
1063 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001064
1065err_ramin:
1066 iounmap(dev_priv->ramin);
1067err_mmio:
1068 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001069err_priv:
1070 kfree(dev_priv);
1071 dev->dev_private = NULL;
1072err_out:
1073 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001074}
1075
Ben Skeggs6ee73862009-12-11 19:24:15 +10001076void nouveau_lastclose(struct drm_device *dev)
1077{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001078 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001079}
1080
1081int nouveau_unload(struct drm_device *dev)
1082{
1083 struct drm_nouveau_private *dev_priv = dev->dev_private;
1084
Ben Skeggscd0b0722010-06-01 15:56:22 +10001085 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001086
1087 iounmap(dev_priv->mmio);
1088 iounmap(dev_priv->ramin);
1089
1090 kfree(dev_priv);
1091 dev->dev_private = NULL;
1092 return 0;
1093}
1094
Ben Skeggs6ee73862009-12-11 19:24:15 +10001095int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1096 struct drm_file *file_priv)
1097{
1098 struct drm_nouveau_private *dev_priv = dev->dev_private;
1099 struct drm_nouveau_getparam *getparam = data;
1100
Ben Skeggs6ee73862009-12-11 19:24:15 +10001101 switch (getparam->param) {
1102 case NOUVEAU_GETPARAM_CHIPSET_ID:
1103 getparam->value = dev_priv->chipset;
1104 break;
1105 case NOUVEAU_GETPARAM_PCI_VENDOR:
1106 getparam->value = dev->pci_vendor;
1107 break;
1108 case NOUVEAU_GETPARAM_PCI_DEVICE:
1109 getparam->value = dev->pci_device;
1110 break;
1111 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001112 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001113 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001114 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001115 getparam->value = NV_PCIE;
1116 else
1117 getparam->value = NV_PCI;
1118 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001119 case NOUVEAU_GETPARAM_FB_SIZE:
1120 getparam->value = dev_priv->fb_available_size;
1121 break;
1122 case NOUVEAU_GETPARAM_AGP_SIZE:
1123 getparam->value = dev_priv->gart_info.aper_size;
1124 break;
1125 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001126 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001127 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001128 case NOUVEAU_GETPARAM_PTIMER_TIME:
1129 getparam->value = dev_priv->engine.timer.read(dev);
1130 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001131 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1132 getparam->value = 1;
1133 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001134 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd2f2032011-02-08 15:16:23 +10001135 getparam->value = 1;
Francisco Jerez332b2422010-10-20 23:35:40 +02001136 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001137 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1138 /* NV40 and NV50 versions are quite different, but register
1139 * address is the same. User is supposed to know the card
1140 * family anyway... */
1141 if (dev_priv->chipset >= 0x40) {
1142 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1143 break;
1144 }
1145 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001146 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001147 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001148 return -EINVAL;
1149 }
1150
1151 return 0;
1152}
1153
1154int
1155nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1156 struct drm_file *file_priv)
1157{
1158 struct drm_nouveau_setparam *setparam = data;
1159
Ben Skeggs6ee73862009-12-11 19:24:15 +10001160 switch (setparam->param) {
1161 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001162 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001163 return -EINVAL;
1164 }
1165
1166 return 0;
1167}
1168
1169/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001170bool
1171nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1172 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001173{
1174 struct drm_nouveau_private *dev_priv = dev->dev_private;
1175 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1176 uint64_t start = ptimer->read(dev);
1177
1178 do {
1179 if ((nv_rd32(dev, reg) & mask) == val)
1180 return true;
1181 } while (ptimer->read(dev) - start < timeout);
1182
1183 return false;
1184}
1185
Ben Skeggs12fb9522010-11-19 14:32:56 +10001186/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1187bool
1188nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1189 uint32_t reg, uint32_t mask, uint32_t val)
1190{
1191 struct drm_nouveau_private *dev_priv = dev->dev_private;
1192 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1193 uint64_t start = ptimer->read(dev);
1194
1195 do {
1196 if ((nv_rd32(dev, reg) & mask) != val)
1197 return true;
1198 } while (ptimer->read(dev) - start < timeout);
1199
1200 return false;
1201}
1202
Ben Skeggs6ee73862009-12-11 19:24:15 +10001203/* Waits for PGRAPH to go completely idle */
1204bool nouveau_wait_for_idle(struct drm_device *dev)
1205{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001206 struct drm_nouveau_private *dev_priv = dev->dev_private;
1207 uint32_t mask = ~0;
1208
1209 if (dev_priv->card_type == NV_40)
1210 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1211
1212 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001213 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1214 nv_rd32(dev, NV04_PGRAPH_STATUS));
1215 return false;
1216 }
1217
1218 return true;
1219}
1220