blob: 20328bdd138bcbb13467cb3a2a493de332d27748 [file] [log] [blame]
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001/*-
2 * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
3 * Copyright (c) 2004-2005 Atheros Communications, Inc.
4 * Copyright (c) 2006 Devicescape Software, Inc.
5 * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
6 * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
7 *
8 * All rights reserved.
9 *
10 * Redistribution and use in source and binary forms, with or without
11 * modification, are permitted provided that the following conditions
12 * are met:
13 * 1. Redistributions of source code must retain the above copyright
14 * notice, this list of conditions and the following disclaimer,
15 * without modification.
16 * 2. Redistributions in binary form must reproduce at minimum a disclaimer
17 * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
18 * redistribution must be conditioned upon including a substantially
19 * similar Disclaimer requirement for further binary redistribution.
20 * 3. Neither the names of the above-listed copyright holders nor the names
21 * of any contributors may be used to endorse or promote products derived
22 * from this software without specific prior written permission.
23 *
24 * Alternatively, this software may be distributed under the terms of the
25 * GNU General Public License ("GPL") version 2 as published by the Free
26 * Software Foundation.
27 *
28 * NO WARRANTY
29 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
30 * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
31 * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
32 * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
33 * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
34 * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
35 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
36 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
37 * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
38 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
39 * THE POSSIBILITY OF SUCH DAMAGES.
40 *
41 */
42
Jiri Slabyfa1c1142007-08-12 17:33:16 +020043#include <linux/module.h>
44#include <linux/delay.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020045#include <linux/hardirq.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020046#include <linux/if.h>
Jiri Slaby274c7c32008-07-15 17:44:20 +020047#include <linux/io.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020048#include <linux/netdevice.h>
49#include <linux/cache.h>
50#include <linux/pci.h>
51#include <linux/ethtool.h>
52#include <linux/uaccess.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090053#include <linux/slab.h>
Jiri Slabyfa1c1142007-08-12 17:33:16 +020054
55#include <net/ieee80211_radiotap.h>
56
57#include <asm/unaligned.h>
58
59#include "base.h"
60#include "reg.h"
61#include "debug.h"
Bruno Randolf2111ac02010-04-02 18:44:08 +090062#include "ani.h"
Jiri Slabyfa1c1142007-08-12 17:33:16 +020063
Bob Copeland9ad9a262008-10-29 08:30:54 -040064static int modparam_nohwcrypt;
Bob Copeland46802a42009-04-15 07:57:34 -040065module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
Bob Copeland9ad9a262008-10-29 08:30:54 -040066MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020067
Bob Copeland42639fc2009-03-30 08:05:29 -040068static int modparam_all_channels;
Bob Copeland46802a42009-04-15 07:57:34 -040069module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
Bob Copeland42639fc2009-03-30 08:05:29 -040070MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
71
Jiri Slabyfa1c1142007-08-12 17:33:16 +020072
73/******************\
74* Internal defines *
75\******************/
76
77/* Module info */
78MODULE_AUTHOR("Jiri Slaby");
79MODULE_AUTHOR("Nick Kossifidis");
80MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
81MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
82MODULE_LICENSE("Dual BSD/GPL");
Nick Kossifidis0d5f0312008-09-29 01:27:27 +030083MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
Jiri Slabyfa1c1142007-08-12 17:33:16 +020084
85
86/* Known PCI ids */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000087static DEFINE_PCI_DEVICE_TABLE(ath5k_pci_id_table) = {
Pavel Roskin97a81f52009-08-26 22:30:09 -040088 { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
89 { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
90 { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
91 { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
92 { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
93 { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
94 { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
95 { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
96 { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 combatible */
97 { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 combatible */
98 { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 combatible */
99 { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 combatible */
100 { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 combatible */
101 { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 combatible */
102 { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
103 { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
104 { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
105 { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200106 { 0 }
107};
108MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
109
110/* Known SREVs */
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100111static const struct ath5k_srev_name srev_names[] = {
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300112 { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
113 { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
114 { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
115 { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
116 { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
117 { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
118 { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
119 { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
120 { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
121 { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
122 { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
123 { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
124 { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
125 { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
126 { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
127 { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
128 { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
129 { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
130 { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200131 { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
132 { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300133 { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200134 { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
135 { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
136 { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300137 { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200138 { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
139 { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300140 { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
141 { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
142 { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
143 { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
144 { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
145 { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200146 { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
147 { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
148};
149
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100150static const struct ieee80211_rate ath5k_rates[] = {
Bruno Randolf63266a62008-07-30 17:12:58 +0200151 { .bitrate = 10,
152 .hw_value = ATH5K_RATE_CODE_1M, },
153 { .bitrate = 20,
154 .hw_value = ATH5K_RATE_CODE_2M,
155 .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
156 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
157 { .bitrate = 55,
158 .hw_value = ATH5K_RATE_CODE_5_5M,
159 .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
160 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
161 { .bitrate = 110,
162 .hw_value = ATH5K_RATE_CODE_11M,
163 .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
164 .flags = IEEE80211_RATE_SHORT_PREAMBLE },
165 { .bitrate = 60,
166 .hw_value = ATH5K_RATE_CODE_6M,
167 .flags = 0 },
168 { .bitrate = 90,
169 .hw_value = ATH5K_RATE_CODE_9M,
170 .flags = 0 },
171 { .bitrate = 120,
172 .hw_value = ATH5K_RATE_CODE_12M,
173 .flags = 0 },
174 { .bitrate = 180,
175 .hw_value = ATH5K_RATE_CODE_18M,
176 .flags = 0 },
177 { .bitrate = 240,
178 .hw_value = ATH5K_RATE_CODE_24M,
179 .flags = 0 },
180 { .bitrate = 360,
181 .hw_value = ATH5K_RATE_CODE_36M,
182 .flags = 0 },
183 { .bitrate = 480,
184 .hw_value = ATH5K_RATE_CODE_48M,
185 .flags = 0 },
186 { .bitrate = 540,
187 .hw_value = ATH5K_RATE_CODE_54M,
188 .flags = 0 },
189 /* XR missing */
190};
191
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200192/*
193 * Prototypes - PCI stack related functions
194 */
195static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
196 const struct pci_device_id *id);
197static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
Tobias Doerffele3071392010-05-30 00:02:18 +0200198#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200199static int ath5k_pci_suspend(struct device *dev);
200static int ath5k_pci_resume(struct device *dev);
201
Pavel Roskin626ede62010-02-18 20:28:02 -0500202static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200203#define ATH5K_PM_OPS (&ath5k_pm_ops)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200204#else
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200205#define ATH5K_PM_OPS NULL
Tobias Doerffele3071392010-05-30 00:02:18 +0200206#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200207
John W. Linville04a9e452008-02-01 16:03:45 -0500208static struct pci_driver ath5k_pci_driver = {
Johannes Berg9764f3f2008-11-10 18:56:59 +0100209 .name = KBUILD_MODNAME,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200210 .id_table = ath5k_pci_id_table,
211 .probe = ath5k_pci_probe,
212 .remove = __devexit_p(ath5k_pci_remove),
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200213 .driver.pm = ATH5K_PM_OPS,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200214};
215
216
217
218/*
219 * Prototypes - MAC 802.11 stack related functions
220 */
Johannes Berge039fa42008-05-15 12:55:29 +0200221static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb);
Bob Copelandcec8db22009-07-04 12:59:51 -0400222static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
223 struct ath5k_txq *txq);
Bob Copeland209d889b2009-05-07 08:09:08 -0400224static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200225static int ath5k_start(struct ieee80211_hw *hw);
226static void ath5k_stop(struct ieee80211_hw *hw);
227static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100228 struct ieee80211_vif *vif);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200229static void ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +0100230 struct ieee80211_vif *vif);
Johannes Berge8975582008-10-09 12:18:51 +0200231static int ath5k_config(struct ieee80211_hw *hw, u32 changed);
Johannes Berg3ac64be2009-08-17 16:16:53 +0200232static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +0000233 struct netdev_hw_addr_list *mc_list);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200234static void ath5k_configure_filter(struct ieee80211_hw *hw,
235 unsigned int changed_flags,
236 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200237 u64 multicast);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200238static int ath5k_set_key(struct ieee80211_hw *hw,
239 enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +0100240 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200241 struct ieee80211_key_conf *key);
242static int ath5k_get_stats(struct ieee80211_hw *hw,
243 struct ieee80211_low_level_stats *stats);
Holger Schurig55ee82b2010-04-19 10:24:22 +0200244static int ath5k_get_survey(struct ieee80211_hw *hw,
245 int idx, struct survey_info *survey);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200246static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100247static void ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200248static void ath5k_reset_tsf(struct ieee80211_hw *hw);
Bob Copeland1071db82009-05-18 10:59:52 -0400249static int ath5k_beacon_update(struct ieee80211_hw *hw,
250 struct ieee80211_vif *vif);
Martin Xu02969b32008-11-24 10:49:27 +0800251static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
252 struct ieee80211_vif *vif,
253 struct ieee80211_bss_conf *bss_conf,
254 u32 changes);
Bob Copelandf0f3d382009-06-10 22:22:21 -0400255static void ath5k_sw_scan_start(struct ieee80211_hw *hw);
256static void ath5k_sw_scan_complete(struct ieee80211_hw *hw);
Lukáš Turek6e08d222009-12-21 22:50:51 +0100257static void ath5k_set_coverage_class(struct ieee80211_hw *hw,
258 u8 coverage_class);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200259
Jiri Slaby2c91108c2009-03-07 10:26:41 +0100260static const struct ieee80211_ops ath5k_hw_ops = {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200261 .tx = ath5k_tx,
262 .start = ath5k_start,
263 .stop = ath5k_stop,
264 .add_interface = ath5k_add_interface,
265 .remove_interface = ath5k_remove_interface,
266 .config = ath5k_config,
Johannes Berg3ac64be2009-08-17 16:16:53 +0200267 .prepare_multicast = ath5k_prepare_multicast,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200268 .configure_filter = ath5k_configure_filter,
269 .set_key = ath5k_set_key,
270 .get_stats = ath5k_get_stats,
Holger Schurig55ee82b2010-04-19 10:24:22 +0200271 .get_survey = ath5k_get_survey,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200272 .conf_tx = NULL,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200273 .get_tsf = ath5k_get_tsf,
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +0100274 .set_tsf = ath5k_set_tsf,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200275 .reset_tsf = ath5k_reset_tsf,
Martin Xu02969b32008-11-24 10:49:27 +0800276 .bss_info_changed = ath5k_bss_info_changed,
Bob Copelandf0f3d382009-06-10 22:22:21 -0400277 .sw_scan_start = ath5k_sw_scan_start,
278 .sw_scan_complete = ath5k_sw_scan_complete,
Lukáš Turek6e08d222009-12-21 22:50:51 +0100279 .set_coverage_class = ath5k_set_coverage_class,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200280};
281
282/*
283 * Prototypes - Internal functions
284 */
285/* Attach detach */
286static int ath5k_attach(struct pci_dev *pdev,
287 struct ieee80211_hw *hw);
288static void ath5k_detach(struct pci_dev *pdev,
289 struct ieee80211_hw *hw);
290/* Channel/mode setup */
291static inline short ath5k_ieee2mhz(short chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200292static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
293 struct ieee80211_channel *channels,
294 unsigned int mode,
295 unsigned int max);
Bruno Randolf63266a62008-07-30 17:12:58 +0200296static int ath5k_setup_bands(struct ieee80211_hw *hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200297static int ath5k_chan_set(struct ath5k_softc *sc,
298 struct ieee80211_channel *chan);
299static void ath5k_setcurmode(struct ath5k_softc *sc,
300 unsigned int mode);
301static void ath5k_mode_setup(struct ath5k_softc *sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500302
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200303/* Descriptor setup */
304static int ath5k_desc_alloc(struct ath5k_softc *sc,
305 struct pci_dev *pdev);
306static void ath5k_desc_free(struct ath5k_softc *sc,
307 struct pci_dev *pdev);
308/* Buffers setup */
309static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
310 struct ath5k_buf *bf);
311static int ath5k_txbuf_setup(struct ath5k_softc *sc,
Bob Copelandcec8db22009-07-04 12:59:51 -0400312 struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +0100313 struct ath5k_txq *txq, int padsize);
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900314
315static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200316 struct ath5k_buf *bf)
317{
318 BUG_ON(!bf);
319 if (!bf->skb)
320 return;
321 pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
322 PCI_DMA_TODEVICE);
Jiri Slaby00482972008-08-18 21:45:27 +0200323 dev_kfree_skb_any(bf->skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200324 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900325 bf->skbaddr = 0;
326 bf->desc->ds_data = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200327}
328
Bruno Randolf9e4e43f2010-06-16 19:11:17 +0900329static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100330 struct ath5k_buf *bf)
331{
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800332 struct ath5k_hw *ah = sc->ah;
333 struct ath_common *common = ath5k_hw_common(ah);
334
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100335 BUG_ON(!bf);
336 if (!bf->skb)
337 return;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -0800338 pci_unmap_single(sc->pdev, bf->skbaddr, common->rx_bufsize,
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100339 PCI_DMA_FROMDEVICE);
340 dev_kfree_skb_any(bf->skb);
341 bf->skb = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +0900342 bf->skbaddr = 0;
343 bf->desc->ds_data = 0;
Felix Fietkaua6c8d372009-01-30 01:36:48 +0100344}
345
346
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200347/* Queues setup */
348static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
349 int qtype, int subtype);
350static int ath5k_beaconq_setup(struct ath5k_hw *ah);
351static int ath5k_beaconq_config(struct ath5k_softc *sc);
352static void ath5k_txq_drainq(struct ath5k_softc *sc,
353 struct ath5k_txq *txq);
354static void ath5k_txq_cleanup(struct ath5k_softc *sc);
355static void ath5k_txq_release(struct ath5k_softc *sc);
356/* Rx handling */
357static int ath5k_rx_start(struct ath5k_softc *sc);
358static void ath5k_rx_stop(struct ath5k_softc *sc);
359static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
Bruno Randolfb47f4072008-03-05 18:35:45 +0900360 struct sk_buff *skb,
361 struct ath5k_rx_status *rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200362static void ath5k_tasklet_rx(unsigned long data);
363/* Tx handling */
364static void ath5k_tx_processq(struct ath5k_softc *sc,
365 struct ath5k_txq *txq);
366static void ath5k_tasklet_tx(unsigned long data);
367/* Beacon handling */
368static int ath5k_beacon_setup(struct ath5k_softc *sc,
Johannes Berge039fa42008-05-15 12:55:29 +0200369 struct ath5k_buf *bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200370static void ath5k_beacon_send(struct ath5k_softc *sc);
371static void ath5k_beacon_config(struct ath5k_softc *sc);
Bruno Randolf9804b982008-01-19 18:17:59 +0900372static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500373static void ath5k_tasklet_beacon(unsigned long data);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900374static void ath5k_tasklet_ani(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200375
376static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
377{
378 u64 tsf = ath5k_hw_get_tsf64(ah);
379
380 if ((tsf & 0x7fff) < rstamp)
381 tsf -= 0x8000;
382
383 return (tsf & ~0x7fff) | rstamp;
384}
385
386/* Interrupt handling */
Bob Copelandbb2beca2009-01-19 11:20:54 -0500387static int ath5k_init(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200388static int ath5k_stop_locked(struct ath5k_softc *sc);
Bob Copelandbb2beca2009-01-19 11:20:54 -0500389static int ath5k_stop_hw(struct ath5k_softc *sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200390static irqreturn_t ath5k_intr(int irq, void *dev_id);
391static void ath5k_tasklet_reset(unsigned long data);
392
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300393static void ath5k_tasklet_calibrate(unsigned long data);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200394
395/*
396 * Module init/exit functions
397 */
398static int __init
399init_ath5k_pci(void)
400{
401 int ret;
402
403 ath5k_debug_init();
404
John W. Linville04a9e452008-02-01 16:03:45 -0500405 ret = pci_register_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200406 if (ret) {
407 printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
408 return ret;
409 }
410
411 return 0;
412}
413
414static void __exit
415exit_ath5k_pci(void)
416{
John W. Linville04a9e452008-02-01 16:03:45 -0500417 pci_unregister_driver(&ath5k_pci_driver);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200418
419 ath5k_debug_finish();
420}
421
422module_init(init_ath5k_pci);
423module_exit(exit_ath5k_pci);
424
425
426/********************\
427* PCI Initialization *
428\********************/
429
430static const char *
431ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
432{
433 const char *name = "xxxxx";
434 unsigned int i;
435
436 for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
437 if (srev_names[i].sr_type != type)
438 continue;
Nick Kossifidis75d0edb2008-09-29 01:24:44 +0300439
440 if ((val & 0xf0) == srev_names[i].sr_val)
441 name = srev_names[i].sr_name;
442
443 if ((val & 0xff) == srev_names[i].sr_val) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200444 name = srev_names[i].sr_name;
445 break;
446 }
447 }
448
449 return name;
450}
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700451static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
452{
453 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
454 return ath5k_hw_reg_read(ah, reg_offset);
455}
456
457static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
458{
459 struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
460 ath5k_hw_reg_write(ah, val, reg_offset);
461}
462
463static const struct ath_ops ath5k_common_ops = {
464 .read = ath5k_ioread32,
465 .write = ath5k_iowrite32,
466};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200467
468static int __devinit
469ath5k_pci_probe(struct pci_dev *pdev,
470 const struct pci_device_id *id)
471{
472 void __iomem *mem;
473 struct ath5k_softc *sc;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700474 struct ath_common *common;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200475 struct ieee80211_hw *hw;
476 int ret;
477 u8 csz;
478
479 ret = pci_enable_device(pdev);
480 if (ret) {
481 dev_err(&pdev->dev, "can't enable device\n");
482 goto err;
483 }
484
485 /* XXX 32-bit addressing only */
Yang Hongyang284901a2009-04-06 19:01:15 -0700486 ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200487 if (ret) {
488 dev_err(&pdev->dev, "32-bit DMA not available\n");
489 goto err_dis;
490 }
491
492 /*
493 * Cache line size is used to size and align various
494 * structures used to communicate with the hardware.
495 */
496 pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
497 if (csz == 0) {
498 /*
499 * Linux 2.4.18 (at least) writes the cache line size
500 * register as a 16-bit wide register which is wrong.
501 * We must have this setup properly for rx buffer
502 * DMA to work so force a reasonable value here if it
503 * comes up zero.
504 */
Luis R. Rodriguez13311b02009-08-12 09:57:01 -0700505 csz = L1_CACHE_BYTES >> 2;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200506 pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
507 }
508 /*
509 * The default setting of latency timer yields poor results,
510 * set it to the value used by other systems. It may be worth
511 * tweaking this setting more.
512 */
513 pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
514
515 /* Enable bus mastering */
516 pci_set_master(pdev);
517
518 /*
519 * Disable the RETRY_TIMEOUT register (0x41) to keep
520 * PCI Tx retries from interfering with C3 CPU state.
521 */
522 pci_write_config_byte(pdev, 0x41, 0);
523
524 ret = pci_request_region(pdev, 0, "ath5k");
525 if (ret) {
526 dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
527 goto err_dis;
528 }
529
530 mem = pci_iomap(pdev, 0, 0);
531 if (!mem) {
532 dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
533 ret = -EIO;
534 goto err_reg;
535 }
536
537 /*
538 * Allocate hw (mac80211 main struct)
539 * and hw->priv (driver private data)
540 */
541 hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
542 if (hw == NULL) {
543 dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
544 ret = -ENOMEM;
545 goto err_map;
546 }
547
548 dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
549
550 /* Initialize driver private data */
551 SET_IEEE80211_DEV(hw, &pdev->dev);
Bruno Randolf566bfe52008-05-08 19:15:40 +0200552 hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
Bob Copelandcec8db22009-07-04 12:59:51 -0400553 IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
John W. Linvillef5c044e2010-04-30 15:37:00 -0400554 IEEE80211_HW_SIGNAL_DBM;
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700555
556 hw->wiphy->interface_modes =
Jiri Slaby6f5f39c2009-04-30 15:55:48 -0400557 BIT(NL80211_IFTYPE_AP) |
Luis R. Rodriguezf59ac042008-08-29 16:26:43 -0700558 BIT(NL80211_IFTYPE_STATION) |
559 BIT(NL80211_IFTYPE_ADHOC) |
560 BIT(NL80211_IFTYPE_MESH_POINT);
561
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200562 hw->extra_tx_headroom = 2;
563 hw->channel_change_time = 5000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200564 sc = hw->priv;
565 sc->hw = hw;
566 sc->pdev = pdev;
567
568 ath5k_debug_init_device(sc);
569
570 /*
571 * Mark the device as detached to avoid processing
572 * interrupts until setup is complete.
573 */
574 __set_bit(ATH_STAT_INVALID, sc->status);
575
576 sc->iobase = mem; /* So we can unmap it on detach */
Johannes Berg05c914f2008-09-11 00:01:58 +0200577 sc->opmode = NL80211_IFTYPE_STATION;
Jiri Slabyeab0cd42009-06-19 01:06:45 +0200578 sc->bintval = 1000;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200579 mutex_init(&sc->lock);
580 spin_lock_init(&sc->rxbuflock);
581 spin_lock_init(&sc->txbuflock);
Jiri Slaby00482972008-08-18 21:45:27 +0200582 spin_lock_init(&sc->block);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200583
584 /* Set private data */
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900585 pci_set_drvdata(pdev, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200586
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200587 /* Setup interrupt handler */
588 ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
589 if (ret) {
590 ATH5K_ERR(sc, "request_irq failed\n");
591 goto err_free;
592 }
593
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700594 /*If we passed the test malloc a ath5k_hw struct*/
595 sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
596 if (!sc->ah) {
597 ret = -ENOMEM;
598 ATH5K_ERR(sc, "out of memory\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200599 goto err_irq;
600 }
601
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700602 sc->ah->ah_sc = sc;
603 sc->ah->ah_iobase = sc->iobase;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700604 common = ath5k_hw_common(sc->ah);
Luis R. Rodrigueze5aa8472009-09-10 16:55:11 -0700605 common->ops = &ath5k_common_ops;
Luis R. Rodriguez13b81552009-09-10 17:52:45 -0700606 common->ah = sc->ah;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700607 common->hw = hw;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700608 common->cachelsz = csz << 2; /* convert to bytes */
609
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700610 /* Initialize device */
611 ret = ath5k_hw_attach(sc);
612 if (ret) {
613 goto err_free_ah;
614 }
615
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200616 /* set up multi-rate retry capabilities */
617 if (sc->ah->ah_version == AR5K_AR5212) {
Johannes Berge6a98542008-10-21 12:40:02 +0200618 hw->max_rates = 4;
619 hw->max_rate_tries = 11;
Felix Fietkau2f7fe872008-10-05 18:05:48 +0200620 }
621
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200622 /* Finish private driver data initialization */
623 ret = ath5k_attach(pdev, hw);
624 if (ret)
625 goto err_ah;
626
627 ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
Nick Kossifidis1bef0162008-09-29 02:09:09 +0300628 ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200629 sc->ah->ah_mac_srev,
630 sc->ah->ah_phy_revision);
631
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500632 if (!sc->ah->ah_single_chip) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200633 /* Single chip radio (!RF5111) */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500634 if (sc->ah->ah_radio_5ghz_revision &&
635 !sc->ah->ah_radio_2ghz_revision) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200636 /* No 5GHz support -> report 2GHz radio */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500637 if (!test_bit(AR5K_MODE_11A,
638 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200639 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500640 ath5k_chip_name(AR5K_VERSION_RAD,
641 sc->ah->ah_radio_5ghz_revision),
642 sc->ah->ah_radio_5ghz_revision);
643 /* No 2GHz support (5110 and some
644 * 5Ghz only cards) -> report 5Ghz radio */
645 } else if (!test_bit(AR5K_MODE_11B,
646 sc->ah->ah_capabilities.cap_mode)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200647 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500648 ath5k_chip_name(AR5K_VERSION_RAD,
649 sc->ah->ah_radio_5ghz_revision),
650 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200651 /* Multiband radio */
652 } else {
653 ATH5K_INFO(sc, "RF%s multiband radio found"
654 " (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500655 ath5k_chip_name(AR5K_VERSION_RAD,
656 sc->ah->ah_radio_5ghz_revision),
657 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200658 }
659 }
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500660 /* Multi chip radio (RF5111 - RF2111) ->
661 * report both 2GHz/5GHz radios */
662 else if (sc->ah->ah_radio_5ghz_revision &&
663 sc->ah->ah_radio_2ghz_revision){
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200664 ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500665 ath5k_chip_name(AR5K_VERSION_RAD,
666 sc->ah->ah_radio_5ghz_revision),
667 sc->ah->ah_radio_5ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200668 ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500669 ath5k_chip_name(AR5K_VERSION_RAD,
670 sc->ah->ah_radio_2ghz_revision),
671 sc->ah->ah_radio_2ghz_revision);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200672 }
673 }
674
675
676 /* ready to process interrupts */
677 __clear_bit(ATH_STAT_INVALID, sc->status);
678
679 return 0;
680err_ah:
681 ath5k_hw_detach(sc->ah);
682err_irq:
683 free_irq(pdev->irq, sc);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700684err_free_ah:
685 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200686err_free:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200687 ieee80211_free_hw(hw);
688err_map:
689 pci_iounmap(pdev, mem);
690err_reg:
691 pci_release_region(pdev, 0);
692err_dis:
693 pci_disable_device(pdev);
694err:
695 return ret;
696}
697
698static void __devexit
699ath5k_pci_remove(struct pci_dev *pdev)
700{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900701 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200702
703 ath5k_debug_finish_device(sc);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900704 ath5k_detach(pdev, sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200705 ath5k_hw_detach(sc->ah);
Luis R. Rodriguez9adca122009-09-10 18:04:47 -0700706 kfree(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200707 free_irq(pdev->irq, sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200708 pci_iounmap(pdev, sc->iobase);
709 pci_release_region(pdev, 0);
710 pci_disable_device(pdev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900711 ieee80211_free_hw(sc->hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200712}
713
Tobias Doerffele3071392010-05-30 00:02:18 +0200714#ifdef CONFIG_PM_SLEEP
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200715static int ath5k_pci_suspend(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200716{
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900717 struct ath5k_softc *sc = pci_get_drvdata(to_pci_dev(dev));
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200718
Bob Copeland3a078872008-06-25 22:35:28 -0400719 ath5k_led_off(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200720 return 0;
721}
722
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200723static int ath5k_pci_resume(struct device *dev)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200724{
Rafael J. Wysockibaee1f32009-10-05 00:52:09 +0200725 struct pci_dev *pdev = to_pci_dev(dev);
Bruno Randolf6673e2e2010-05-19 10:31:26 +0900726 struct ath5k_softc *sc = pci_get_drvdata(pdev);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200727
Jouni Malinen8451d222009-06-16 11:59:23 +0300728 /*
729 * Suspend/Resume resets the PCI configuration space, so we have to
730 * re-disable the RETRY_TIMEOUT register (0x41) to keep
731 * PCI Tx retries from interfering with C3 CPU state
732 */
733 pci_write_config_byte(pdev, 0x41, 0);
734
Bob Copeland3a078872008-06-25 22:35:28 -0400735 ath5k_led_enable(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200736 return 0;
737}
Tobias Doerffele3071392010-05-30 00:02:18 +0200738#endif /* CONFIG_PM_SLEEP */
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200739
740
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200741/***********************\
742* Driver Initialization *
743\***********************/
744
Bob Copelandf769c362009-03-30 22:30:31 -0400745static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
746{
747 struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
748 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700749 struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
Bob Copelandf769c362009-03-30 22:30:31 -0400750
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700751 return ath_reg_notifier_apply(wiphy, request, regulatory);
Bob Copelandf769c362009-03-30 22:30:31 -0400752}
753
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200754static int
755ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
756{
757 struct ath5k_softc *sc = hw->priv;
758 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -0700759 struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
Bob Copeland0e149cf2008-11-17 23:40:38 -0500760 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200761 int ret;
762
763 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
764
765 /*
766 * Check if the MAC has multi-rate retry support.
767 * We do this by trying to setup a fake extended
768 * descriptor. MAC's that don't have support will
769 * return false w/o doing anything. MAC's that do
770 * support it will return true w/o doing anything.
771 */
Bruno Randolfa6668192010-06-16 19:12:01 +0900772 ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
773
Jiri Slabyb9887632008-02-15 21:58:52 +0100774 if (ret < 0)
775 goto err;
776 if (ret > 0)
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200777 __set_bit(ATH_STAT_MRRETRY, sc->status);
778
779 /*
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200780 * Collect the channel list. The 802.11 layer
781 * is resposible for filtering this list based
782 * on settings like the phy mode and regulatory
783 * domain restrictions.
784 */
Bruno Randolf63266a62008-07-30 17:12:58 +0200785 ret = ath5k_setup_bands(hw);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200786 if (ret) {
787 ATH5K_ERR(sc, "can't get channels\n");
788 goto err;
789 }
790
791 /* NB: setup here so ath5k_rate_update is happy */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500792 if (test_bit(AR5K_MODE_11A, ah->ah_modes))
793 ath5k_setcurmode(sc, AR5K_MODE_11A);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200794 else
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500795 ath5k_setcurmode(sc, AR5K_MODE_11B);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200796
797 /*
798 * Allocate tx+rx descriptors and populate the lists.
799 */
800 ret = ath5k_desc_alloc(sc, pdev);
801 if (ret) {
802 ATH5K_ERR(sc, "can't allocate descriptors\n");
803 goto err;
804 }
805
806 /*
807 * Allocate hardware transmit queues: one queue for
808 * beacon frames and one data queue for each QoS
809 * priority. Note that hw functions handle reseting
810 * these queues at the needed time.
811 */
812 ret = ath5k_beaconq_setup(ah);
813 if (ret < 0) {
814 ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
815 goto err_desc;
816 }
817 sc->bhalq = ret;
Bob Copelandcec8db22009-07-04 12:59:51 -0400818 sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
819 if (IS_ERR(sc->cabq)) {
820 ATH5K_ERR(sc, "can't setup cab queue\n");
821 ret = PTR_ERR(sc->cabq);
822 goto err_bhal;
823 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200824
825 sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
826 if (IS_ERR(sc->txq)) {
827 ATH5K_ERR(sc, "can't setup xmit queue\n");
828 ret = PTR_ERR(sc->txq);
Bob Copelandcec8db22009-07-04 12:59:51 -0400829 goto err_queues;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200830 }
831
832 tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
833 tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
834 tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
Nick Kossifidis6e2206622009-08-10 03:31:31 +0300835 tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
Bob Copelandacf3c1a2009-02-15 12:06:11 -0500836 tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
Bruno Randolf2111ac02010-04-02 18:44:08 +0900837 tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200838
Bob Copeland0e149cf2008-11-17 23:40:38 -0500839 ret = ath5k_eeprom_read_mac(ah, mac);
840 if (ret) {
841 ATH5K_ERR(sc, "unable to read address from EEPROM: 0x%04x\n",
842 sc->pdev->device);
843 goto err_queues;
844 }
845
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200846 SET_IEEE80211_PERM_ADDR(hw, mac);
847 /* All MAC address bits matter for ACKs */
Luis R. Rodriguez17753742009-09-09 22:19:26 -0700848 memcpy(sc->bssidmask, ath_bcast_mac, ETH_ALEN);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200849 ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
850
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700851 regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
852 ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
Bob Copelandf769c362009-03-30 22:30:31 -0400853 if (ret) {
854 ATH5K_ERR(sc, "can't initialize regulatory system\n");
855 goto err_queues;
856 }
857
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200858 ret = ieee80211_register_hw(hw);
859 if (ret) {
860 ATH5K_ERR(sc, "can't register ieee80211 hw\n");
861 goto err_queues;
862 }
863
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700864 if (!ath_is_world_regd(regulatory))
865 regulatory_hint(hw->wiphy, regulatory->alpha2);
Bob Copelandf769c362009-03-30 22:30:31 -0400866
Bob Copeland3a078872008-06-25 22:35:28 -0400867 ath5k_init_leds(sc);
868
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900869 ath5k_sysfs_register(sc);
870
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200871 return 0;
872err_queues:
873 ath5k_txq_release(sc);
874err_bhal:
875 ath5k_hw_release_tx_queue(ah, sc->bhalq);
876err_desc:
877 ath5k_desc_free(sc, pdev);
878err:
879 return ret;
880}
881
882static void
883ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
884{
885 struct ath5k_softc *sc = hw->priv;
886
887 /*
888 * NB: the order of these is important:
889 * o call the 802.11 layer before detaching ath5k_hw to
890 * insure callbacks into the driver to delete global
891 * key cache entries can be handled
892 * o reclaim the tx queue data structures after calling
893 * the 802.11 layer as we'll get called back to reclaim
894 * node state and potentially want to use them
895 * o to cleanup the tx queues the hal is called, so detach
896 * it last
897 * XXX: ??? detach ath5k_hw ???
898 * Other than that, it's straightforward...
899 */
900 ieee80211_unregister_hw(hw);
901 ath5k_desc_free(sc, pdev);
902 ath5k_txq_release(sc);
903 ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
Bob Copeland3a078872008-06-25 22:35:28 -0400904 ath5k_unregister_leds(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200905
Bruno Randolf40ca22e2010-05-19 10:31:32 +0900906 ath5k_sysfs_unregister(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200907 /*
908 * NB: can't reclaim these until after ieee80211_ifdetach
909 * returns because we'll get called back to reclaim node
910 * state and potentially want to use them.
911 */
912}
913
914
915
916
917/********************\
918* Channel/mode setup *
919\********************/
920
921/*
922 * Convert IEEE channel number to MHz frequency.
923 */
924static inline short
925ath5k_ieee2mhz(short chan)
926{
927 if (chan <= 14 || chan >= 27)
928 return ieee80211chan2mhz(chan);
929 else
930 return 2212 + chan * 20;
931}
932
Bob Copeland42639fc2009-03-30 08:05:29 -0400933/*
934 * Returns true for the channel numbers used without all_channels modparam.
935 */
936static bool ath5k_is_standard_channel(short chan)
937{
938 return ((chan <= 14) ||
939 /* UNII 1,2 */
940 ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
941 /* midband */
942 ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
943 /* UNII-3 */
944 ((chan & 3) == 1 && chan >= 149 && chan <= 165));
945}
946
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200947static unsigned int
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200948ath5k_copy_channels(struct ath5k_hw *ah,
949 struct ieee80211_channel *channels,
950 unsigned int mode,
951 unsigned int max)
952{
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500953 unsigned int i, count, size, chfreq, freq, ch;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200954
955 if (!test_bit(mode, ah->ah_modes))
956 return 0;
957
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200958 switch (mode) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500959 case AR5K_MODE_11A:
960 case AR5K_MODE_11A_TURBO:
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200961 /* 1..220, but 2GHz frequencies are filtered by check_channel */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500962 size = 220 ;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200963 chfreq = CHANNEL_5GHZ;
964 break;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500965 case AR5K_MODE_11B:
966 case AR5K_MODE_11G:
967 case AR5K_MODE_11G_TURBO:
968 size = 26;
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200969 chfreq = CHANNEL_2GHZ;
970 break;
971 default:
972 ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
973 return 0;
974 }
975
976 for (i = 0, count = 0; i < size && max > 0; i++) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500977 ch = i + 1 ;
978 freq = ath5k_ieee2mhz(ch);
979
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200980 /* Check if channel is supported by the chipset */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500981 if (!ath5k_channel_ok(ah, freq, chfreq))
Jiri Slabyfa1c1142007-08-12 17:33:16 +0200982 continue;
983
Bob Copeland42639fc2009-03-30 08:05:29 -0400984 if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
985 continue;
986
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -0500987 /* Write channel info and increment counter */
988 channels[count].center_freq = freq;
Luis R. Rodrigueza3f4b912008-02-03 21:52:10 -0500989 channels[count].band = (chfreq == CHANNEL_2GHZ) ?
990 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
Luis R. Rodriguez400ec452008-02-03 21:51:49 -0500991 switch (mode) {
992 case AR5K_MODE_11A:
993 case AR5K_MODE_11G:
994 channels[count].hw_value = chfreq | CHANNEL_OFDM;
995 break;
996 case AR5K_MODE_11A_TURBO:
997 case AR5K_MODE_11G_TURBO:
998 channels[count].hw_value = chfreq |
999 CHANNEL_OFDM | CHANNEL_TURBO;
1000 break;
1001 case AR5K_MODE_11B:
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001002 channels[count].hw_value = CHANNEL_B;
1003 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001004
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001005 count++;
1006 max--;
1007 }
1008
1009 return count;
1010}
1011
Bruno Randolf63266a62008-07-30 17:12:58 +02001012static void
1013ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
1014{
1015 u8 i;
1016
1017 for (i = 0; i < AR5K_MAX_RATES; i++)
1018 sc->rate_idx[b->band][i] = -1;
1019
1020 for (i = 0; i < b->n_bitrates; i++) {
1021 sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
1022 if (b->bitrates[i].hw_value_short)
1023 sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
1024 }
1025}
1026
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001027static int
Bruno Randolf63266a62008-07-30 17:12:58 +02001028ath5k_setup_bands(struct ieee80211_hw *hw)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001029{
1030 struct ath5k_softc *sc = hw->priv;
1031 struct ath5k_hw *ah = sc->ah;
Bruno Randolf63266a62008-07-30 17:12:58 +02001032 struct ieee80211_supported_band *sband;
1033 int max_c, count_c = 0;
1034 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001035
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001036 BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001037 max_c = ARRAY_SIZE(sc->channels);
1038
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001039 /* 2GHz band */
Bruno Randolf63266a62008-07-30 17:12:58 +02001040 sband = &sc->sbands[IEEE80211_BAND_2GHZ];
1041 sband->band = IEEE80211_BAND_2GHZ;
1042 sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001043
Bruno Randolf63266a62008-07-30 17:12:58 +02001044 if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
1045 /* G mode */
1046 memcpy(sband->bitrates, &ath5k_rates[0],
1047 sizeof(struct ieee80211_rate) * 12);
1048 sband->n_bitrates = 12;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001049
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001050 sband->channels = sc->channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001051 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
Bruno Randolf63266a62008-07-30 17:12:58 +02001052 AR5K_MODE_11G, max_c);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001053
1054 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
Bruno Randolf63266a62008-07-30 17:12:58 +02001055 count_c = sband->n_channels;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001056 max_c -= count_c;
Bruno Randolf63266a62008-07-30 17:12:58 +02001057 } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
1058 /* B mode */
1059 memcpy(sband->bitrates, &ath5k_rates[0],
1060 sizeof(struct ieee80211_rate) * 4);
1061 sband->n_bitrates = 4;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001062
Bruno Randolf63266a62008-07-30 17:12:58 +02001063 /* 5211 only supports B rates and uses 4bit rate codes
1064 * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
1065 * fix them up here:
1066 */
1067 if (ah->ah_version == AR5K_AR5211) {
1068 for (i = 0; i < 4; i++) {
1069 sband->bitrates[i].hw_value =
1070 sband->bitrates[i].hw_value & 0xF;
1071 sband->bitrates[i].hw_value_short =
1072 sband->bitrates[i].hw_value_short & 0xF;
1073 }
1074 }
1075
1076 sband->channels = sc->channels;
1077 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1078 AR5K_MODE_11B, max_c);
1079
1080 hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
1081 count_c = sband->n_channels;
1082 max_c -= count_c;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001083 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001084 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001085
Bruno Randolf63266a62008-07-30 17:12:58 +02001086 /* 5GHz band, A mode */
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001087 if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
Bruno Randolf63266a62008-07-30 17:12:58 +02001088 sband = &sc->sbands[IEEE80211_BAND_5GHZ];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001089 sband->band = IEEE80211_BAND_5GHZ;
Bruno Randolf63266a62008-07-30 17:12:58 +02001090 sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
1091
1092 memcpy(sband->bitrates, &ath5k_rates[4],
1093 sizeof(struct ieee80211_rate) * 8);
1094 sband->n_bitrates = 8;
1095
1096 sband->channels = &sc->channels[count_c];
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001097 sband->n_channels = ath5k_copy_channels(ah, sband->channels,
1098 AR5K_MODE_11A, max_c);
1099
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001100 hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
1101 }
Bruno Randolf63266a62008-07-30 17:12:58 +02001102 ath5k_setup_rate_idx(sc, sband);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001103
Luis R. Rodriguezb4461972008-02-04 10:03:54 -05001104 ath5k_debug_dump_bands(sc);
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001105
1106 return 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001107}
1108
1109/*
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001110 * Set/change channels. We always reset the chip.
1111 * To accomplish this we must first cleanup any pending DMA,
1112 * then restart stuff after a la ath5k_init.
Bob Copelandbe009372009-01-22 08:44:16 -05001113 *
1114 * Called with sc->lock.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001115 */
1116static int
1117ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
1118{
Bruno Randolf8d67a032010-06-16 19:11:12 +09001119 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
1120 "channel set, resetting (%u -> %u MHz)\n",
1121 sc->curchan->center_freq, chan->center_freq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001122
Joerg Alberte30eb4a2009-08-05 01:52:07 +02001123 /*
1124 * To switch channels clear any pending DMA operations;
1125 * wait long enough for the RX fifo to drain, reset the
1126 * hardware at the new frequency, and then re-enable
1127 * the relevant bits of the h/w.
1128 */
1129 return ath5k_reset(sc, chan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001130}
1131
1132static void
1133ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
1134{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001135 sc->curmode = mode;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001136
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05001137 if (mode == AR5K_MODE_11A) {
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001138 sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
1139 } else {
1140 sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
1141 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001142}
1143
1144static void
1145ath5k_mode_setup(struct ath5k_softc *sc)
1146{
1147 struct ath5k_hw *ah = sc->ah;
1148 u32 rfilt;
1149
1150 /* configure rx filter */
1151 rfilt = sc->filter_flags;
1152 ath5k_hw_set_rx_filter(ah, rfilt);
1153
1154 if (ath5k_hw_hasbssidmask(ah))
1155 ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
1156
1157 /* configure operational mode */
Bruno Randolfccfe5552010-03-09 16:55:38 +09001158 ath5k_hw_set_opmode(ah, sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001159
Bruno Randolfccfe5552010-03-09 16:55:38 +09001160 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d\n", sc->opmode);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001161 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
1162}
1163
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001164static inline int
Bruno Randolf63266a62008-07-30 17:12:58 +02001165ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
1166{
Bob Copelandb7266042009-03-02 21:55:18 -05001167 int rix;
1168
1169 /* return base rate on errors */
1170 if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
1171 "hw_rix out of bounds: %x\n", hw_rix))
1172 return 0;
1173
1174 rix = sc->rate_idx[sc->curband->band][hw_rix];
1175 if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
1176 rix = 0;
1177
1178 return rix;
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05001179}
1180
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001181/***************\
1182* Buffers setup *
1183\***************/
1184
Bob Copelandb6ea0352009-01-10 14:42:54 -05001185static
1186struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
1187{
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001188 struct ath_common *common = ath5k_hw_common(sc->ah);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001189 struct sk_buff *skb;
Bob Copelandb6ea0352009-01-10 14:42:54 -05001190
1191 /*
1192 * Allocate buffer with headroom_needed space for the
1193 * fake physical layer header at the start.
1194 */
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001195 skb = ath_rxbuf_alloc(common,
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001196 common->rx_bufsize,
Luis R. Rodriguezaeb63cf2009-08-12 09:57:00 -07001197 GFP_ATOMIC);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001198
1199 if (!skb) {
1200 ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
Luis R. Rodriguezdd849782009-11-04 09:44:50 -08001201 common->rx_bufsize);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001202 return NULL;
1203 }
Bob Copelandb6ea0352009-01-10 14:42:54 -05001204
1205 *skb_addr = pci_map_single(sc->pdev,
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001206 skb->data, common->rx_bufsize,
1207 PCI_DMA_FROMDEVICE);
Bob Copelandb6ea0352009-01-10 14:42:54 -05001208 if (unlikely(pci_dma_mapping_error(sc->pdev, *skb_addr))) {
1209 ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
1210 dev_kfree_skb(skb);
1211 return NULL;
1212 }
1213 return skb;
1214}
1215
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001216static int
1217ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
1218{
1219 struct ath5k_hw *ah = sc->ah;
1220 struct sk_buff *skb = bf->skb;
1221 struct ath5k_desc *ds;
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001222 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001223
Bob Copelandb6ea0352009-01-10 14:42:54 -05001224 if (!skb) {
1225 skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
1226 if (!skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001227 return -ENOMEM;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001228 bf->skb = skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001229 }
1230
1231 /*
1232 * Setup descriptors. For receive we always terminate
1233 * the descriptor list with a self-linked entry so we'll
1234 * not get overrun under high load (as can happen with a
1235 * 5212 when ANI processing enables PHY error frames).
1236 *
Bruno Randolfbeade632010-06-16 19:11:25 +09001237 * To ensure the last descriptor is self-linked we create
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001238 * each descriptor as self-linked and add it to the end. As
1239 * each additional descriptor is added the previous self-linked
Bruno Randolfbeade632010-06-16 19:11:25 +09001240 * entry is "fixed" naturally. This should be safe even
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001241 * if DMA is happening. When processing RX interrupts we
1242 * never remove/process the last, self-linked, entry on the
Bruno Randolfbeade632010-06-16 19:11:25 +09001243 * descriptor list. This ensures the hardware always has
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001244 * someplace to write a new frame.
1245 */
1246 ds = bf->desc;
1247 ds->ds_link = bf->daddr; /* link to self */
1248 ds->ds_data = bf->skbaddr;
Bruno Randolfa6668192010-06-16 19:12:01 +09001249 ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001250 if (ret) {
1251 ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
Bruno Randolfb5eae9f2010-05-19 10:18:16 +09001252 return ret;
Bruno Randolf0452d4a2010-06-16 19:11:35 +09001253 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001254
1255 if (sc->rxlink != NULL)
1256 *sc->rxlink = bf->daddr;
1257 sc->rxlink = &ds->ds_link;
1258 return 0;
1259}
1260
Bob Copeland2ac29272010-02-09 13:06:54 -05001261static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1262{
1263 struct ieee80211_hdr *hdr;
1264 enum ath5k_pkt_type htype;
1265 __le16 fc;
1266
1267 hdr = (struct ieee80211_hdr *)skb->data;
1268 fc = hdr->frame_control;
1269
1270 if (ieee80211_is_beacon(fc))
1271 htype = AR5K_PKT_TYPE_BEACON;
1272 else if (ieee80211_is_probe_resp(fc))
1273 htype = AR5K_PKT_TYPE_PROBE_RESP;
1274 else if (ieee80211_is_atim(fc))
1275 htype = AR5K_PKT_TYPE_ATIM;
1276 else if (ieee80211_is_pspoll(fc))
1277 htype = AR5K_PKT_TYPE_PSPOLL;
1278 else
1279 htype = AR5K_PKT_TYPE_NORMAL;
1280
1281 return htype;
1282}
1283
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001284static int
Bob Copelandcec8db22009-07-04 12:59:51 -04001285ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001286 struct ath5k_txq *txq, int padsize)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001287{
1288 struct ath5k_hw *ah = sc->ah;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001289 struct ath5k_desc *ds = bf->desc;
1290 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02001291 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001292 unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001293 struct ieee80211_rate *rate;
1294 unsigned int mrr_rate[3], mrr_tries[3];
1295 int i, ret;
Bob Copeland8902ff42009-01-22 08:44:20 -05001296 u16 hw_rate;
Bob Copeland07c1e852009-01-22 08:44:21 -05001297 u16 cts_rate = 0;
1298 u16 duration = 0;
Bob Copeland8902ff42009-01-22 08:44:20 -05001299 u8 rc_flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001300
1301 flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
Johannes Berge039fa42008-05-15 12:55:29 +02001302
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001303 /* XXX endianness */
1304 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
1305 PCI_DMA_TODEVICE);
1306
Bob Copeland8902ff42009-01-22 08:44:20 -05001307 rate = ieee80211_get_tx_rate(sc->hw, info);
1308
Johannes Berge039fa42008-05-15 12:55:29 +02001309 if (info->flags & IEEE80211_TX_CTL_NO_ACK)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001310 flags |= AR5K_TXDESC_NOACK;
1311
Bob Copeland8902ff42009-01-22 08:44:20 -05001312 rc_flags = info->control.rates[0].flags;
1313 hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
1314 rate->hw_value_short : rate->hw_value;
1315
Bruno Randolf281c56d2008-02-05 18:44:55 +09001316 pktlen = skb->len;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001317
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02001318 /* FIXME: If we are in g mode and rate is a CCK rate
1319 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
1320 * from tx power (value is in dB units already) */
Bob Copeland362695e2009-02-15 12:06:12 -05001321 if (info->control.hw_key) {
1322 keyidx = info->control.hw_key->hw_key_idx;
1323 pktlen += info->control.hw_key->icv_len;
1324 }
Bob Copeland07c1e852009-01-22 08:44:21 -05001325 if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
1326 flags |= AR5K_TXDESC_RTSENA;
1327 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1328 duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
1329 sc->vif, pktlen, info));
1330 }
1331 if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1332 flags |= AR5K_TXDESC_CTSENA;
1333 cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
1334 duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
1335 sc->vif, pktlen, info));
1336 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001337 ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001338 ieee80211_get_hdrlen_from_skb(skb), padsize,
Bob Copeland2ac29272010-02-09 13:06:54 -05001339 get_hw_packet_type(skb),
Johannes Berg2e92e6f2008-05-15 12:55:27 +02001340 (sc->power_level * 2),
Bob Copeland8902ff42009-01-22 08:44:20 -05001341 hw_rate,
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04001342 info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
Bob Copeland07c1e852009-01-22 08:44:21 -05001343 cts_rate, duration);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001344 if (ret)
1345 goto err_unmap;
1346
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001347 memset(mrr_rate, 0, sizeof(mrr_rate));
1348 memset(mrr_tries, 0, sizeof(mrr_tries));
1349 for (i = 0; i < 3; i++) {
1350 rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
1351 if (!rate)
1352 break;
1353
1354 mrr_rate[i] = rate->hw_value;
Johannes Berge6a98542008-10-21 12:40:02 +02001355 mrr_tries[i] = info->control.rates[i + 1].count;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001356 }
1357
Bruno Randolfa6668192010-06-16 19:12:01 +09001358 ath5k_hw_setup_mrr_tx_desc(ah, ds,
Felix Fietkau2f7fe872008-10-05 18:05:48 +02001359 mrr_rate[0], mrr_tries[0],
1360 mrr_rate[1], mrr_tries[1],
1361 mrr_rate[2], mrr_tries[2]);
1362
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001363 ds->ds_link = 0;
1364 ds->ds_data = bf->skbaddr;
1365
1366 spin_lock_bh(&txq->lock);
1367 list_add_tail(&bf->list, &txq->q);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001368 if (txq->link == NULL) /* is this first packet? */
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001369 ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001370 else /* no, so only link it */
1371 *txq->link = bf->daddr;
1372
1373 txq->link = &ds->ds_link;
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001374 ath5k_hw_start_tx_dma(ah, txq->qnum);
Jiri Slaby274c7c32008-07-15 17:44:20 +02001375 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001376 spin_unlock_bh(&txq->lock);
1377
1378 return 0;
1379err_unmap:
1380 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
1381 return ret;
1382}
1383
1384/*******************\
1385* Descriptors setup *
1386\*******************/
1387
1388static int
1389ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
1390{
1391 struct ath5k_desc *ds;
1392 struct ath5k_buf *bf;
1393 dma_addr_t da;
1394 unsigned int i;
1395 int ret;
1396
1397 /* allocate descriptors */
1398 sc->desc_len = sizeof(struct ath5k_desc) *
1399 (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
1400 sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
1401 if (sc->desc == NULL) {
1402 ATH5K_ERR(sc, "can't allocate descriptors\n");
1403 ret = -ENOMEM;
1404 goto err;
1405 }
1406 ds = sc->desc;
1407 da = sc->desc_daddr;
1408 ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
1409 ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
1410
1411 bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
1412 sizeof(struct ath5k_buf), GFP_KERNEL);
1413 if (bf == NULL) {
1414 ATH5K_ERR(sc, "can't allocate bufptr\n");
1415 ret = -ENOMEM;
1416 goto err_free;
1417 }
1418 sc->bufptr = bf;
1419
1420 INIT_LIST_HEAD(&sc->rxbuf);
1421 for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
1422 bf->desc = ds;
1423 bf->daddr = da;
1424 list_add_tail(&bf->list, &sc->rxbuf);
1425 }
1426
1427 INIT_LIST_HEAD(&sc->txbuf);
1428 sc->txbuf_len = ATH_TXBUF;
1429 for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
1430 da += sizeof(*ds)) {
1431 bf->desc = ds;
1432 bf->daddr = da;
1433 list_add_tail(&bf->list, &sc->txbuf);
1434 }
1435
1436 /* beacon buffer */
1437 bf->desc = ds;
1438 bf->daddr = da;
1439 sc->bbuf = bf;
1440
1441 return 0;
1442err_free:
1443 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
1444err:
1445 sc->desc = NULL;
1446 return ret;
1447}
1448
1449static void
1450ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
1451{
1452 struct ath5k_buf *bf;
1453
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001454 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001455 list_for_each_entry(bf, &sc->txbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001456 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001457 list_for_each_entry(bf, &sc->rxbuf, list)
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001458 ath5k_rxbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001459
1460 /* Free memory associated with all descriptors */
1461 pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
Bruno Randolf39d63f22010-06-16 19:11:41 +09001462 sc->desc = NULL;
1463 sc->desc_daddr = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001464
1465 kfree(sc->bufptr);
1466 sc->bufptr = NULL;
Bruno Randolf39d63f22010-06-16 19:11:41 +09001467 sc->bbuf = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001468}
1469
1470
1471
1472
1473
1474/**************\
1475* Queues setup *
1476\**************/
1477
1478static struct ath5k_txq *
1479ath5k_txq_setup(struct ath5k_softc *sc,
1480 int qtype, int subtype)
1481{
1482 struct ath5k_hw *ah = sc->ah;
1483 struct ath5k_txq *txq;
1484 struct ath5k_txq_info qi = {
1485 .tqi_subtype = subtype,
1486 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1487 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1488 .tqi_cw_max = AR5K_TXQ_USEDEFAULT
1489 };
1490 int qnum;
1491
1492 /*
1493 * Enable interrupts only for EOL and DESC conditions.
1494 * We mark tx descriptors to receive a DESC interrupt
1495 * when a tx queue gets deep; otherwise waiting for the
1496 * EOL to reap descriptors. Note that this is done to
1497 * reduce interrupt load and this only defers reaping
1498 * descriptors, never transmitting frames. Aside from
1499 * reducing interrupts this also permits more concurrency.
1500 * The only potential downside is if the tx queue backs
1501 * up in which case the top half of the kernel may backup
1502 * due to a lack of tx descriptors.
1503 */
1504 qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
1505 AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
1506 qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
1507 if (qnum < 0) {
1508 /*
1509 * NB: don't print a message, this happens
1510 * normally on parts with too few tx queues
1511 */
1512 return ERR_PTR(qnum);
1513 }
1514 if (qnum >= ARRAY_SIZE(sc->txqs)) {
1515 ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
1516 qnum, ARRAY_SIZE(sc->txqs));
1517 ath5k_hw_release_tx_queue(ah, qnum);
1518 return ERR_PTR(-EINVAL);
1519 }
1520 txq = &sc->txqs[qnum];
1521 if (!txq->setup) {
1522 txq->qnum = qnum;
1523 txq->link = NULL;
1524 INIT_LIST_HEAD(&txq->q);
1525 spin_lock_init(&txq->lock);
1526 txq->setup = true;
1527 }
1528 return &sc->txqs[qnum];
1529}
1530
1531static int
1532ath5k_beaconq_setup(struct ath5k_hw *ah)
1533{
1534 struct ath5k_txq_info qi = {
1535 .tqi_aifs = AR5K_TXQ_USEDEFAULT,
1536 .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
1537 .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
1538 /* NB: for dynamic turbo, don't enable any other interrupts */
1539 .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
1540 };
1541
1542 return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
1543}
1544
1545static int
1546ath5k_beaconq_config(struct ath5k_softc *sc)
1547{
1548 struct ath5k_hw *ah = sc->ah;
1549 struct ath5k_txq_info qi;
1550 int ret;
1551
1552 ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
1553 if (ret)
Bob Copelanda951ae22010-01-20 23:51:04 -05001554 goto err;
1555
Johannes Berg05c914f2008-09-11 00:01:58 +02001556 if (sc->opmode == NL80211_IFTYPE_AP ||
1557 sc->opmode == NL80211_IFTYPE_MESH_POINT) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001558 /*
1559 * Always burst out beacon and CAB traffic
1560 * (aifs = cwmin = cwmax = 0)
1561 */
1562 qi.tqi_aifs = 0;
1563 qi.tqi_cw_min = 0;
1564 qi.tqi_cw_max = 0;
Johannes Berg05c914f2008-09-11 00:01:58 +02001565 } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001566 /*
1567 * Adhoc mode; backoff between 0 and (2 * cw_min).
1568 */
1569 qi.tqi_aifs = 0;
1570 qi.tqi_cw_min = 0;
1571 qi.tqi_cw_max = 2 * ah->ah_cw_min;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001572 }
1573
Bruno Randolf6d91e1d2008-01-19 18:18:41 +09001574 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
1575 "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
1576 qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
1577
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001578 ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001579 if (ret) {
1580 ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
1581 "hardware queue!\n", __func__);
Bob Copelanda951ae22010-01-20 23:51:04 -05001582 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001583 }
Bob Copelanda951ae22010-01-20 23:51:04 -05001584 ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
1585 if (ret)
1586 goto err;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001587
Bob Copelanda951ae22010-01-20 23:51:04 -05001588 /* reconfigure cabq with ready time to 80% of beacon_interval */
1589 ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1590 if (ret)
1591 goto err;
1592
1593 qi.tqi_ready_time = (sc->bintval * 80) / 100;
1594 ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
1595 if (ret)
1596 goto err;
1597
1598 ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
1599err:
1600 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001601}
1602
1603static void
1604ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
1605{
1606 struct ath5k_buf *bf, *bf0;
1607
1608 /*
1609 * NB: this assumes output has been stopped and
1610 * we do not need to block ath5k_tx_tasklet
1611 */
1612 spin_lock_bh(&txq->lock);
1613 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
Bruno Randolfb47f4072008-03-05 18:35:45 +09001614 ath5k_debug_printtxbuf(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001615
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09001616 ath5k_txbuf_free_skb(sc, bf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001617
1618 spin_lock_bh(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001619 list_move_tail(&bf->list, &sc->txbuf);
1620 sc->txbuf_len++;
1621 spin_unlock_bh(&sc->txbuflock);
1622 }
1623 txq->link = NULL;
1624 spin_unlock_bh(&txq->lock);
1625}
1626
1627/*
1628 * Drain the transmit queues and reclaim resources.
1629 */
1630static void
1631ath5k_txq_cleanup(struct ath5k_softc *sc)
1632{
1633 struct ath5k_hw *ah = sc->ah;
1634 unsigned int i;
1635
1636 /* XXX return value */
1637 if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
1638 /* don't touch the hardware if marked invalid */
1639 ath5k_hw_stop_tx_dma(ah, sc->bhalq);
1640 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001641 ath5k_hw_get_txdp(ah, sc->bhalq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001642 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1643 if (sc->txqs[i].setup) {
1644 ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
1645 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
1646 "link %p\n",
1647 sc->txqs[i].qnum,
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001648 ath5k_hw_get_txdp(ah,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001649 sc->txqs[i].qnum),
1650 sc->txqs[i].link);
1651 }
1652 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001653
1654 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
1655 if (sc->txqs[i].setup)
1656 ath5k_txq_drainq(sc, &sc->txqs[i]);
1657}
1658
1659static void
1660ath5k_txq_release(struct ath5k_softc *sc)
1661{
1662 struct ath5k_txq *txq = sc->txqs;
1663 unsigned int i;
1664
1665 for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
1666 if (txq->setup) {
1667 ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
1668 txq->setup = false;
1669 }
1670}
1671
1672
1673
1674
1675/*************\
1676* RX Handling *
1677\*************/
1678
1679/*
1680 * Enable the receive h/w following a reset.
1681 */
1682static int
1683ath5k_rx_start(struct ath5k_softc *sc)
1684{
1685 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguezdb719712009-09-10 11:20:57 -07001686 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001687 struct ath5k_buf *bf;
1688 int ret;
1689
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001690 common->rx_bufsize = roundup(IEEE80211_MAX_LEN, common->cachelsz);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001691
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08001692 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
1693 common->cachelsz, common->rx_bufsize);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001694
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001695 spin_lock_bh(&sc->rxbuflock);
Bob Copeland26925042009-04-15 07:57:36 -04001696 sc->rxlink = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001697 list_for_each_entry(bf, &sc->rxbuf, list) {
1698 ret = ath5k_rxbuf_setup(sc, bf);
1699 if (ret != 0) {
1700 spin_unlock_bh(&sc->rxbuflock);
1701 goto err;
1702 }
1703 }
1704 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
Bob Copeland26925042009-04-15 07:57:36 -04001705 ath5k_hw_set_rxdp(ah, bf->daddr);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001706 spin_unlock_bh(&sc->rxbuflock);
1707
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001708 ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001709 ath5k_mode_setup(sc); /* set filters, etc. */
1710 ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
1711
1712 return 0;
1713err:
1714 return ret;
1715}
1716
1717/*
1718 * Disable the receive h/w in preparation for a reset.
1719 */
1720static void
1721ath5k_rx_stop(struct ath5k_softc *sc)
1722{
1723 struct ath5k_hw *ah = sc->ah;
1724
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03001725 ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001726 ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
1727 ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001728
1729 ath5k_debug_printrxbuffs(sc, ah);
1730
1731 sc->rxlink = NULL; /* just in case */
1732}
1733
1734static unsigned int
Bruno Randolf8a89f062010-06-16 19:11:51 +09001735ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
1736 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001737{
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001738 struct ath5k_hw *ah = sc->ah;
1739 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001740 struct ieee80211_hdr *hdr = (void *)skb->data;
Harvey Harrison798ee982008-07-15 18:44:02 -07001741 unsigned int keyix, hlen;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001742
Bruno Randolfb47f4072008-03-05 18:35:45 +09001743 if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1744 rs->rs_keyix != AR5K_RXKEYIX_INVALID)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001745 return RX_FLAG_DECRYPTED;
1746
1747 /* Apparently when a default key is used to decrypt the packet
1748 the hw does not set the index used to decrypt. In such cases
1749 get the index from the packet. */
Harvey Harrison798ee982008-07-15 18:44:02 -07001750 hlen = ieee80211_hdrlen(hdr->frame_control);
Harvey Harrison24b56e72008-06-14 23:33:38 -07001751 if (ieee80211_has_protected(hdr->frame_control) &&
1752 !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
1753 skb->len >= hlen + 4) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001754 keyix = skb->data[hlen + 3] >> 6;
1755
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08001756 if (test_bit(keyix, common->keymap))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001757 return RX_FLAG_DECRYPTED;
1758 }
1759
1760 return 0;
1761}
1762
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001763
1764static void
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001765ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
1766 struct ieee80211_rx_status *rxs)
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001767{
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001768 struct ath_common *common = ath5k_hw_common(sc->ah);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001769 u64 tsf, bc_tstamp;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001770 u32 hw_tu;
1771 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1772
Harvey Harrison24b56e72008-06-14 23:33:38 -07001773 if (ieee80211_is_beacon(mgmt->frame_control) &&
Pavel Roskin38c07b42008-02-26 17:59:14 -05001774 le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07001775 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001776 /*
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001777 * Received an IBSS beacon with the same BSSID. Hardware *must*
1778 * have updated the local TSF. We have to work around various
1779 * hardware bugs, though...
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001780 */
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001781 tsf = ath5k_hw_get_tsf64(sc->ah);
1782 bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
1783 hw_tu = TSF_TO_TU(tsf);
1784
1785 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
1786 "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001787 (unsigned long long)bc_tstamp,
1788 (unsigned long long)rxs->mactime,
1789 (unsigned long long)(rxs->mactime - bc_tstamp),
1790 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001791
1792 /*
1793 * Sometimes the HW will give us a wrong tstamp in the rx
1794 * status, causing the timestamp extension to go wrong.
1795 * (This seems to happen especially with beacon frames bigger
1796 * than 78 byte (incl. FCS))
1797 * But we know that the receive timestamp must be later than the
1798 * timestamp of the beacon since HW must have synced to that.
1799 *
1800 * NOTE: here we assume mactime to be after the frame was
1801 * received, not like mac80211 which defines it at the start.
1802 */
1803 if (bc_tstamp > rxs->mactime) {
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001804 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001805 "fixing mactime from %llx to %llx\n",
John W. Linville06501d22008-04-01 17:38:47 -04001806 (unsigned long long)rxs->mactime,
1807 (unsigned long long)tsf);
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001808 rxs->mactime = tsf;
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001809 }
Bruno Randolf6ba81c22008-03-05 18:36:26 +09001810
1811 /*
1812 * Local TSF might have moved higher than our beacon timers,
1813 * in that case we have to update them to continue sending
1814 * beacons. This also takes care of synchronizing beacon sending
1815 * times with other stations.
1816 */
1817 if (hw_tu >= sc->nexttbtt)
1818 ath5k_beacon_update_timers(sc, bc_tstamp);
Bruno Randolf036cd1e2008-01-19 18:18:21 +09001819 }
1820}
1821
Bruno Randolfb4ea4492010-03-25 14:49:25 +09001822static void
1823ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
1824{
1825 struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
1826 struct ath5k_hw *ah = sc->ah;
1827 struct ath_common *common = ath5k_hw_common(ah);
1828
1829 /* only beacons from our BSSID */
1830 if (!ieee80211_is_beacon(mgmt->frame_control) ||
1831 memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
1832 return;
1833
1834 ah->ah_beacon_rssi_avg = ath5k_moving_average(ah->ah_beacon_rssi_avg,
1835 rssi);
1836
1837 /* in IBSS mode we should keep RSSI statistics per neighbour */
1838 /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
1839}
1840
Benoit Papillault8127fbd2010-02-27 23:05:26 +01001841/*
1842 * Compute padding position. skb must contains an IEEE 802.11 frame
1843 */
1844static int ath5k_common_padpos(struct sk_buff *skb)
1845{
1846 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1847 __le16 frame_control = hdr->frame_control;
1848 int padpos = 24;
1849
1850 if (ieee80211_has_a4(frame_control)) {
1851 padpos += ETH_ALEN;
1852 }
1853 if (ieee80211_is_data_qos(frame_control)) {
1854 padpos += IEEE80211_QOS_CTL_LEN;
1855 }
1856
1857 return padpos;
1858}
1859
1860/*
1861 * This function expects a 802.11 frame and returns the number of
1862 * bytes added, or -1 if we don't have enought header room.
1863 */
1864
1865static int ath5k_add_padding(struct sk_buff *skb)
1866{
1867 int padpos = ath5k_common_padpos(skb);
1868 int padsize = padpos & 3;
1869
1870 if (padsize && skb->len>padpos) {
1871
1872 if (skb_headroom(skb) < padsize)
1873 return -1;
1874
1875 skb_push(skb, padsize);
1876 memmove(skb->data, skb->data+padsize, padpos);
1877 return padsize;
1878 }
1879
1880 return 0;
1881}
1882
1883/*
1884 * This function expects a 802.11 frame and returns the number of
1885 * bytes removed
1886 */
1887
1888static int ath5k_remove_padding(struct sk_buff *skb)
1889{
1890 int padpos = ath5k_common_padpos(skb);
1891 int padsize = padpos & 3;
1892
1893 if (padsize && skb->len>=padpos+padsize) {
1894 memmove(skb->data + padsize, skb->data, padpos);
1895 skb_pull(skb, padsize);
1896 return padsize;
1897 }
1898
1899 return 0;
1900}
1901
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001902static void
Bruno Randolf8a89f062010-06-16 19:11:51 +09001903ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
1904 struct ath5k_rx_status *rs)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02001905{
Bob Copeland1c5256b2009-08-24 23:00:32 -04001906 struct ieee80211_rx_status *rxs;
Bruno Randolf8a89f062010-06-16 19:11:51 +09001907
1908 /* The MAC header is padded to have 32-bit boundary if the
1909 * packet payload is non-zero. The general calculation for
1910 * padsize would take into account odd header lengths:
1911 * padsize = (4 - hdrlen % 4) % 4; However, since only
1912 * even-length headers are used, padding can only be 0 or 2
1913 * bytes and we can optimize this a bit. In addition, we must
1914 * not try to remove padding from short control frames that do
1915 * not have payload. */
1916 ath5k_remove_padding(skb);
1917
1918 rxs = IEEE80211_SKB_RXCB(skb);
1919
1920 rxs->flag = 0;
1921 if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
1922 rxs->flag |= RX_FLAG_MMIC_ERROR;
1923
1924 /*
1925 * always extend the mac timestamp, since this information is
1926 * also needed for proper IBSS merging.
1927 *
1928 * XXX: it might be too late to do it here, since rs_tstamp is
1929 * 15bit only. that means TSF extension has to be done within
1930 * 32768usec (about 32ms). it might be necessary to move this to
1931 * the interrupt handler, like it is done in madwifi.
1932 *
1933 * Unfortunately we don't know when the hardware takes the rx
1934 * timestamp (beginning of phy frame, data frame, end of rx?).
1935 * The only thing we know is that it is hardware specific...
1936 * On AR5213 it seems the rx timestamp is at the end of the
1937 * frame, but i'm not sure.
1938 *
1939 * NOTE: mac80211 defines mactime at the beginning of the first
1940 * data symbol. Since we don't have any time references it's
1941 * impossible to comply to that. This affects IBSS merge only
1942 * right now, so it's not too bad...
1943 */
1944 rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
1945 rxs->flag |= RX_FLAG_TSFT;
1946
1947 rxs->freq = sc->curchan->center_freq;
1948 rxs->band = sc->curband->band;
1949
1950 rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
1951
1952 rxs->antenna = rs->rs_antenna;
1953
1954 if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
1955 sc->stats.antenna_rx[rs->rs_antenna]++;
1956 else
1957 sc->stats.antenna_rx[0]++; /* invalid */
1958
1959 rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
1960 rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
1961
1962 if (rxs->rate_idx >= 0 && rs->rs_rate ==
1963 sc->curband->bitrates[rxs->rate_idx].hw_value_short)
1964 rxs->flag |= RX_FLAG_SHORTPRE;
1965
1966 ath5k_debug_dump_skb(sc, skb, "RX ", 0);
1967
1968 ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
1969
1970 /* check beacons in IBSS mode */
1971 if (sc->opmode == NL80211_IFTYPE_ADHOC)
1972 ath5k_check_ibss_tsf(sc, skb, rxs);
1973
1974 ieee80211_rx(sc->hw, skb);
1975}
1976
Bruno Randolf02a78b42010-06-16 19:11:56 +09001977/** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
1978 *
1979 * Check if we want to further process this frame or not. Also update
1980 * statistics. Return true if we want this frame, false if not.
1981 */
1982static bool
1983ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
1984{
1985 sc->stats.rx_all_count++;
1986
1987 if (unlikely(rs->rs_status)) {
1988 if (rs->rs_status & AR5K_RXERR_CRC)
1989 sc->stats.rxerr_crc++;
1990 if (rs->rs_status & AR5K_RXERR_FIFO)
1991 sc->stats.rxerr_fifo++;
1992 if (rs->rs_status & AR5K_RXERR_PHY) {
1993 sc->stats.rxerr_phy++;
1994 if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
1995 sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
1996 return false;
1997 }
1998 if (rs->rs_status & AR5K_RXERR_DECRYPT) {
1999 /*
2000 * Decrypt error. If the error occurred
2001 * because there was no hardware key, then
2002 * let the frame through so the upper layers
2003 * can process it. This is necessary for 5210
2004 * parts which have no way to setup a ``clear''
2005 * key cache entry.
2006 *
2007 * XXX do key cache faulting
2008 */
2009 sc->stats.rxerr_decrypt++;
2010 if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
2011 !(rs->rs_status & AR5K_RXERR_CRC))
2012 return true;
2013 }
2014 if (rs->rs_status & AR5K_RXERR_MIC) {
2015 sc->stats.rxerr_mic++;
2016 return true;
2017 }
2018
2019 /* let crypto-error packets fall through in MNTR */
2020 if ((rs->rs_status & ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
2021 sc->opmode != NL80211_IFTYPE_MONITOR)
2022 return false;
2023 }
2024
2025 if (unlikely(rs->rs_more)) {
2026 sc->stats.rxerr_jumbo++;
2027 return false;
2028 }
2029 return true;
2030}
2031
Bruno Randolf8a89f062010-06-16 19:11:51 +09002032static void
2033ath5k_tasklet_rx(unsigned long data)
2034{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002035 struct ath5k_rx_status rs = {};
Bob Copelandb6ea0352009-01-10 14:42:54 -05002036 struct sk_buff *skb, *next_skb;
2037 dma_addr_t next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002038 struct ath5k_softc *sc = (void *)data;
Luis R. Rodriguezcc861f72009-11-04 09:11:34 -08002039 struct ath5k_hw *ah = sc->ah;
2040 struct ath_common *common = ath5k_hw_common(ah);
Bob Copelandc57ca812009-04-15 07:57:35 -04002041 struct ath5k_buf *bf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002042 struct ath5k_desc *ds;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002043 int ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002044
2045 spin_lock(&sc->rxbuflock);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002046 if (list_empty(&sc->rxbuf)) {
2047 ATH5K_WARN(sc, "empty rx buf pool\n");
2048 goto unlock;
2049 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002050 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002051 bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
2052 BUG_ON(bf->skb == NULL);
2053 skb = bf->skb;
2054 ds = bf->desc;
2055
Bob Copelandc57ca812009-04-15 07:57:35 -04002056 /* bail if HW is still using self-linked descriptor */
2057 if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
2058 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002059
Bruno Randolfb47f4072008-03-05 18:35:45 +09002060 ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002061 if (unlikely(ret == -EINPROGRESS))
2062 break;
2063 else if (unlikely(ret)) {
2064 ATH5K_ERR(sc, "error in processing rx descriptor\n");
Bruno Randolf76443952010-03-09 16:56:00 +09002065 sc->stats.rxerr_proc++;
Bruno Randolfb16062f2010-06-16 19:11:46 +09002066 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002067 }
2068
Bruno Randolf02a78b42010-06-16 19:11:56 +09002069 if (ath5k_receive_frame_ok(sc, &rs)) {
2070 next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
Bruno Randolf76443952010-03-09 16:56:00 +09002071
Bruno Randolf02a78b42010-06-16 19:11:56 +09002072 /*
2073 * If we can't replace bf->skb with a new skb under
2074 * memory pressure, just skip this packet
2075 */
2076 if (!next_skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002077 goto next;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002078
Bruno Randolf02a78b42010-06-16 19:11:56 +09002079 pci_unmap_single(sc->pdev, bf->skbaddr,
2080 common->rx_bufsize,
2081 PCI_DMA_FROMDEVICE);
2082
2083 skb_put(skb, rs.rs_datalen);
2084
2085 ath5k_receive_frame(sc, skb, &rs);
2086
2087 bf->skb = next_skb;
2088 bf->skbaddr = next_skb_addr;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002089 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002090next:
2091 list_move_tail(&bf->list, &sc->rxbuf);
2092 } while (ath5k_rxbuf_setup(sc, bf) == 0);
Jiri Slaby3a0f2c82008-07-15 17:44:18 +02002093unlock:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002094 spin_unlock(&sc->rxbuflock);
2095}
2096
2097
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002098/*************\
2099* TX Handling *
2100\*************/
2101
2102static void
2103ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
2104{
Bruno Randolfb47f4072008-03-05 18:35:45 +09002105 struct ath5k_tx_status ts = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002106 struct ath5k_buf *bf, *bf0;
2107 struct ath5k_desc *ds;
2108 struct sk_buff *skb;
Johannes Berge039fa42008-05-15 12:55:29 +02002109 struct ieee80211_tx_info *info;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002110 int i, ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002111
2112 spin_lock(&txq->lock);
2113 list_for_each_entry_safe(bf, bf0, &txq->q, list) {
2114 ds = bf->desc;
2115
Bob Copelanda05988b2010-04-07 23:55:58 -04002116 /*
2117 * It's possible that the hardware can say the buffer is
2118 * completed when it hasn't yet loaded the ds_link from
2119 * host memory and moved on. If there are more TX
2120 * descriptors in the queue, wait for TXDP to change
2121 * before processing this one.
2122 */
2123 if (ath5k_hw_get_txdp(sc->ah, txq->qnum) == bf->daddr &&
2124 !list_is_last(&bf->list, &txq->q))
2125 break;
2126
Bruno Randolfb47f4072008-03-05 18:35:45 +09002127 ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002128 if (unlikely(ret == -EINPROGRESS))
2129 break;
2130 else if (unlikely(ret)) {
2131 ATH5K_ERR(sc, "error %d while processing queue %u\n",
2132 ret, txq->qnum);
2133 break;
2134 }
2135
Bruno Randolf76443952010-03-09 16:56:00 +09002136 sc->stats.tx_all_count++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002137 skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002138 info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002139 bf->skb = NULL;
Johannes Berge039fa42008-05-15 12:55:29 +02002140
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002141 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
2142 PCI_DMA_TODEVICE);
2143
Johannes Berge6a98542008-10-21 12:40:02 +02002144 ieee80211_tx_info_clear_status(info);
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002145 for (i = 0; i < 4; i++) {
Johannes Berge6a98542008-10-21 12:40:02 +02002146 struct ieee80211_tx_rate *r =
2147 &info->status.rates[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002148
2149 if (ts.ts_rate[i]) {
Johannes Berge6a98542008-10-21 12:40:02 +02002150 r->idx = ath5k_hw_to_driver_rix(sc, ts.ts_rate[i]);
2151 r->count = ts.ts_retry[i];
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002152 } else {
Johannes Berge6a98542008-10-21 12:40:02 +02002153 r->idx = -1;
2154 r->count = 0;
Felix Fietkau2f7fe872008-10-05 18:05:48 +02002155 }
2156 }
2157
Johannes Berge6a98542008-10-21 12:40:02 +02002158 /* count the successful attempt as well */
2159 info->status.rates[ts.ts_final_idx].count++;
2160
Bruno Randolfb47f4072008-03-05 18:35:45 +09002161 if (unlikely(ts.ts_status)) {
Bruno Randolf495391d2010-03-25 14:49:36 +09002162 sc->stats.ack_fail++;
Bruno Randolf76443952010-03-09 16:56:00 +09002163 if (ts.ts_status & AR5K_TXERR_FILT) {
Johannes Berge039fa42008-05-15 12:55:29 +02002164 info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
Bruno Randolf76443952010-03-09 16:56:00 +09002165 sc->stats.txerr_filt++;
2166 }
2167 if (ts.ts_status & AR5K_TXERR_XRETRY)
2168 sc->stats.txerr_retry++;
2169 if (ts.ts_status & AR5K_TXERR_FIFO)
2170 sc->stats.txerr_fifo++;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002171 } else {
Johannes Berge039fa42008-05-15 12:55:29 +02002172 info->flags |= IEEE80211_TX_STAT_ACK;
2173 info->status.ack_signal = ts.ts_rssi;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002174 }
2175
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002176 /*
2177 * Remove MAC header padding before giving the frame
2178 * back to mac80211.
2179 */
2180 ath5k_remove_padding(skb);
2181
Bruno Randolf604eead2010-03-09 16:55:17 +09002182 if (ts.ts_antenna > 0 && ts.ts_antenna < 5)
2183 sc->stats.antenna_tx[ts.ts_antenna]++;
2184 else
2185 sc->stats.antenna_tx[0]++; /* invalid */
2186
Johannes Berge039fa42008-05-15 12:55:29 +02002187 ieee80211_tx_status(sc->hw, skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002188
2189 spin_lock(&sc->txbuflock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002190 list_move_tail(&bf->list, &sc->txbuf);
2191 sc->txbuf_len++;
2192 spin_unlock(&sc->txbuflock);
2193 }
2194 if (likely(list_empty(&txq->q)))
2195 txq->link = NULL;
2196 spin_unlock(&txq->lock);
2197 if (sc->txbuf_len > ATH_TXBUF / 5)
2198 ieee80211_wake_queues(sc->hw);
2199}
2200
2201static void
2202ath5k_tasklet_tx(unsigned long data)
2203{
Bob Copeland8784d2e2009-07-29 17:32:28 -04002204 int i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002205 struct ath5k_softc *sc = (void *)data;
2206
Bob Copeland8784d2e2009-07-29 17:32:28 -04002207 for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
2208 if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
2209 ath5k_tx_processq(sc, &sc->txqs[i]);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002210}
2211
2212
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002213/*****************\
2214* Beacon handling *
2215\*****************/
2216
2217/*
2218 * Setup the beacon frame for transmit.
2219 */
2220static int
Johannes Berge039fa42008-05-15 12:55:29 +02002221ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002222{
2223 struct sk_buff *skb = bf->skb;
Johannes Berga888d522008-05-26 16:43:39 +02002224 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002225 struct ath5k_hw *ah = sc->ah;
2226 struct ath5k_desc *ds;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002227 int ret = 0;
2228 u8 antenna;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002229 u32 flags;
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002230 const int padsize = 0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002231
2232 bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
2233 PCI_DMA_TODEVICE);
2234 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
2235 "skbaddr %llx\n", skb, skb->data, skb->len,
2236 (unsigned long long)bf->skbaddr);
FUJITA Tomonori8d8bb392008-07-25 19:44:49 -07002237 if (pci_dma_mapping_error(sc->pdev, bf->skbaddr)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002238 ATH5K_ERR(sc, "beacon DMA mapping failed\n");
2239 return -EIO;
2240 }
2241
2242 ds = bf->desc;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002243 antenna = ah->ah_tx_ant;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002244
2245 flags = AR5K_TXDESC_NOACK;
Johannes Berg05c914f2008-09-11 00:01:58 +02002246 if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002247 ds->ds_link = bf->daddr; /* self-linked */
2248 flags |= AR5K_TXDESC_VEOL;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002249 } else
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002250 ds->ds_link = 0;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04002251
2252 /*
2253 * If we use multiple antennas on AP and use
2254 * the Sectored AP scenario, switch antenna every
2255 * 4 beacons to make sure everybody hears our AP.
2256 * When a client tries to associate, hw will keep
2257 * track of the tx antenna to be used for this client
2258 * automaticaly, based on ACKed packets.
2259 *
2260 * Note: AP still listens and transmits RTS on the
2261 * default antenna which is supposed to be an omni.
2262 *
2263 * Note2: On sectored scenarios it's possible to have
2264 * multiple antennas (1omni -the default- and 14 sectors)
2265 * so if we choose to actually support this mode we need
2266 * to allow user to set how many antennas we have and tweak
2267 * the code below to send beacons on all of them.
2268 */
2269 if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
2270 antenna = sc->bsent & 4 ? 2 : 1;
2271
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002272
Nick Kossifidis8f655dd2009-03-15 22:20:35 +02002273 /* FIXME: If we are in g mode and rate is a CCK rate
2274 * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
2275 * from tx power (value is in dB units already) */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002276 ds->ds_data = bf->skbaddr;
Bruno Randolf281c56d2008-02-05 18:44:55 +09002277 ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002278 ieee80211_get_hdrlen_from_skb(skb), padsize,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002279 AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
Johannes Berge039fa42008-05-15 12:55:29 +02002280 ieee80211_get_tx_rate(sc->hw, info)->hw_value,
Johannes Berg2e92e6f2008-05-15 12:55:27 +02002281 1, AR5K_TXKEYIX_INVALID,
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002282 antenna, flags, 0, 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002283 if (ret)
2284 goto err_unmap;
2285
2286 return 0;
2287err_unmap:
2288 pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
2289 return ret;
2290}
2291
2292/*
2293 * Transmit a beacon frame at SWBA. Dynamic updates to the
2294 * frame contents are done as needed and the slot time is
2295 * also adjusted based on current state.
2296 *
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002297 * This is called from software irq context (beacontq or restq
2298 * tasklets) or user context from ath5k_beacon_config.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002299 */
2300static void
2301ath5k_beacon_send(struct ath5k_softc *sc)
2302{
2303 struct ath5k_buf *bf = sc->bbuf;
2304 struct ath5k_hw *ah = sc->ah;
Bob Copelandcec8db22009-07-04 12:59:51 -04002305 struct sk_buff *skb;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002306
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002307 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002308
Johannes Berg05c914f2008-09-11 00:01:58 +02002309 if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
2310 sc->opmode == NL80211_IFTYPE_MONITOR)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002311 ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
2312 return;
2313 }
2314 /*
2315 * Check if the previous beacon has gone out. If
2316 * not don't don't try to post another, skip this
2317 * period and wait for the next. Missed beacons
2318 * indicate a problem and should not occur. If we
2319 * miss too many consecutive beacons reset the device.
2320 */
2321 if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
2322 sc->bmisscount++;
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002323 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002324 "missed %u consecutive beacons\n", sc->bmisscount);
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002325 if (sc->bmisscount > 10) { /* NB: 10 is a guess */
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002326 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002327 "stuck beacon time (%u missed)\n",
2328 sc->bmisscount);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002329 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2330 "stuck beacon, resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002331 tasklet_schedule(&sc->restq);
2332 }
2333 return;
2334 }
2335 if (unlikely(sc->bmisscount != 0)) {
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002336 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002337 "resume beacon xmit after %u misses\n",
2338 sc->bmisscount);
2339 sc->bmisscount = 0;
2340 }
2341
2342 /*
2343 * Stop any current dma and put the new frame on the queue.
2344 * This should never fail since we check above that no frames
2345 * are still pending on the queue.
2346 */
2347 if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002348 ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002349 /* NB: hw still stops DMA, so proceed */
2350 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002351
Bob Copeland1071db82009-05-18 10:59:52 -04002352 /* refresh the beacon for AP mode */
2353 if (sc->opmode == NL80211_IFTYPE_AP)
2354 ath5k_beacon_update(sc->hw, sc->vif);
2355
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002356 ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
2357 ath5k_hw_start_tx_dma(ah, sc->bhalq);
Bruno Randolfbe9b7252008-01-23 10:27:51 +09002358 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002359 sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
2360
Bob Copelandcec8db22009-07-04 12:59:51 -04002361 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2362 while (skb) {
2363 ath5k_tx_queue(sc->hw, skb, sc->cabq);
2364 skb = ieee80211_get_buffered_bc(sc->hw, sc->vif);
2365 }
2366
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002367 sc->bsent++;
2368}
2369
2370
Bruno Randolf9804b982008-01-19 18:17:59 +09002371/**
2372 * ath5k_beacon_update_timers - update beacon timers
2373 *
2374 * @sc: struct ath5k_softc pointer we are operating on
2375 * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
2376 * beacon timer update based on the current HW TSF.
2377 *
2378 * Calculate the next target beacon transmit time (TBTT) based on the timestamp
2379 * of a received beacon or the current local hardware TSF and write it to the
2380 * beacon timer registers.
2381 *
2382 * This is called in a variety of situations, e.g. when a beacon is received,
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002383 * when a TSF update has been detected, but also when an new IBSS is created or
Bruno Randolf9804b982008-01-19 18:17:59 +09002384 * when we otherwise know we have to update the timers, but we keep it in this
2385 * function to have it all together in one place.
2386 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002387static void
Bruno Randolf9804b982008-01-19 18:17:59 +09002388ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002389{
2390 struct ath5k_hw *ah = sc->ah;
Bruno Randolf9804b982008-01-19 18:17:59 +09002391 u32 nexttbtt, intval, hw_tu, bc_tu;
2392 u64 hw_tsf;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002393
2394 intval = sc->bintval & AR5K_BEACON_PERIOD;
2395 if (WARN_ON(!intval))
2396 return;
2397
Bruno Randolf9804b982008-01-19 18:17:59 +09002398 /* beacon TSF converted to TU */
2399 bc_tu = TSF_TO_TU(bc_tsf);
2400
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002401 /* current TSF converted to TU */
Bruno Randolf9804b982008-01-19 18:17:59 +09002402 hw_tsf = ath5k_hw_get_tsf64(ah);
2403 hw_tu = TSF_TO_TU(hw_tsf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002404
Bruno Randolf9804b982008-01-19 18:17:59 +09002405#define FUDGE 3
2406 /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
2407 if (bc_tsf == -1) {
2408 /*
2409 * no beacons received, called internally.
2410 * just need to refresh timers based on HW TSF.
2411 */
2412 nexttbtt = roundup(hw_tu + FUDGE, intval);
2413 } else if (bc_tsf == 0) {
2414 /*
2415 * no beacon received, probably called by ath5k_reset_tsf().
2416 * reset TSF to start with 0.
2417 */
2418 nexttbtt = intval;
2419 intval |= AR5K_BEACON_RESET_TSF;
2420 } else if (bc_tsf > hw_tsf) {
2421 /*
2422 * beacon received, SW merge happend but HW TSF not yet updated.
2423 * not possible to reconfigure timers yet, but next time we
2424 * receive a beacon with the same BSSID, the hardware will
2425 * automatically update the TSF and then we need to reconfigure
2426 * the timers.
2427 */
2428 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2429 "need to wait for HW TSF sync\n");
2430 return;
2431 } else {
2432 /*
2433 * most important case for beacon synchronization between STA.
2434 *
2435 * beacon received and HW TSF has been already updated by HW.
2436 * update next TBTT based on the TSF of the beacon, but make
2437 * sure it is ahead of our local TSF timer.
2438 */
2439 nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
2440 }
2441#undef FUDGE
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002442
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002443 sc->nexttbtt = nexttbtt;
2444
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002445 intval |= AR5K_BEACON_ENA;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002446 ath5k_hw_init_beacon(ah, nexttbtt, intval);
Bruno Randolf9804b982008-01-19 18:17:59 +09002447
2448 /*
2449 * debugging output last in order to preserve the time critical aspect
2450 * of this function
2451 */
2452 if (bc_tsf == -1)
2453 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2454 "reconfigured timers based on HW TSF\n");
2455 else if (bc_tsf == 0)
2456 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2457 "reset HW TSF and timers\n");
2458 else
2459 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
2460 "updated timers based on beacon TSF\n");
2461
2462 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
David Miller04f93a82008-02-15 16:08:59 -08002463 "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
2464 (unsigned long long) bc_tsf,
2465 (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
Bruno Randolf9804b982008-01-19 18:17:59 +09002466 ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
2467 intval & AR5K_BEACON_PERIOD,
2468 intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
2469 intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002470}
2471
2472
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002473/**
2474 * ath5k_beacon_config - Configure the beacon queues and interrupts
2475 *
2476 * @sc: struct ath5k_softc pointer we are operating on
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002477 *
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002478 * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002479 * interrupts to detect TSF updates only.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002480 */
2481static void
2482ath5k_beacon_config(struct ath5k_softc *sc)
2483{
2484 struct ath5k_hw *ah = sc->ah;
Bob Copelandb5f03952009-02-15 12:06:10 -05002485 unsigned long flags;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002486
Bob Copeland21800492009-07-04 12:59:52 -04002487 spin_lock_irqsave(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002488 sc->bmisscount = 0;
Jiri Slabydc1968e2008-07-23 13:17:34 +02002489 sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002490
Bob Copeland21800492009-07-04 12:59:52 -04002491 if (sc->enable_beacon) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002492 /*
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002493 * In IBSS mode we use a self-linked tx descriptor and let the
2494 * hardware send the beacons automatically. We have to load it
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002495 * only once here.
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002496 * We use the SWBA interrupt only to keep track of the beacon
Bruno Randolf6ba81c22008-03-05 18:36:26 +09002497 * timers in order to detect automatic TSF updates.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002498 */
2499 ath5k_beaconq_config(sc);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002500
Bruno Randolf036cd1e2008-01-19 18:18:21 +09002501 sc->imask |= AR5K_INT_SWBA;
2502
Jiri Slabyda966bc2008-10-12 22:54:10 +02002503 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
Bob Copeland21800492009-07-04 12:59:52 -04002504 if (ath5k_hw_hasveol(ah))
Jiri Slabyda966bc2008-10-12 22:54:10 +02002505 ath5k_beacon_send(sc);
Jiri Slabyda966bc2008-10-12 22:54:10 +02002506 } else
2507 ath5k_beacon_update_timers(sc, -1);
Bob Copeland21800492009-07-04 12:59:52 -04002508 } else {
2509 ath5k_hw_stop_tx_dma(sc->ah, sc->bhalq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002510 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002511
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002512 ath5k_hw_set_imr(ah, sc->imask);
Bob Copeland21800492009-07-04 12:59:52 -04002513 mmiowb();
2514 spin_unlock_irqrestore(&sc->block, flags);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002515}
2516
Nick Kossifidis428cbd42009-04-30 15:55:47 -04002517static void ath5k_tasklet_beacon(unsigned long data)
2518{
2519 struct ath5k_softc *sc = (struct ath5k_softc *) data;
2520
2521 /*
2522 * Software beacon alert--time to send a beacon.
2523 *
2524 * In IBSS mode we use this interrupt just to
2525 * keep track of the next TBTT (target beacon
2526 * transmission time) in order to detect wether
2527 * automatic TSF updates happened.
2528 */
2529 if (sc->opmode == NL80211_IFTYPE_ADHOC) {
2530 /* XXX: only if VEOL suppported */
2531 u64 tsf = ath5k_hw_get_tsf64(sc->ah);
2532 sc->nexttbtt += sc->bintval;
2533 ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
2534 "SWBA nexttbtt: %x hw_tu: %x "
2535 "TSF: %llx\n",
2536 sc->nexttbtt,
2537 TSF_TO_TU(tsf),
2538 (unsigned long long) tsf);
2539 } else {
2540 spin_lock(&sc->block);
2541 ath5k_beacon_send(sc);
2542 spin_unlock(&sc->block);
2543 }
2544}
2545
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002546
2547/********************\
2548* Interrupt handling *
2549\********************/
2550
2551static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002552ath5k_init(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002553{
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002554 struct ath5k_hw *ah = sc->ah;
2555 int ret, i;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002556
2557 mutex_lock(&sc->lock);
2558
2559 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
2560
2561 /*
2562 * Stop anything previously setup. This is safe
2563 * no matter this is the first time through or not.
2564 */
2565 ath5k_stop_locked(sc);
2566
2567 /*
2568 * The basic interface to setting the hardware in a good
2569 * state is ``reset''. On return the hardware is known to
2570 * be powered up and with interrupts disabled. This must
2571 * be followed by initialization of the appropriate bits
2572 * and then setup of the interrupt mask.
2573 */
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05002574 sc->curchan = sc->hw->conf.channel;
2575 sc->curband = &sc->sbands[sc->curchan->band];
Nick Kossifidis6a53a8a2008-11-04 00:25:54 +02002576 sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
2577 AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
Bruno Randolf2111ac02010-04-02 18:44:08 +09002578 AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
2579
Bob Copeland209d889b2009-05-07 08:09:08 -04002580 ret = ath5k_reset(sc, NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002581 if (ret)
2582 goto done;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002583
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002584 ath5k_rfkill_hw_start(ah);
2585
Elias Oltmannsbc1b32d2008-10-24 21:59:18 +02002586 /*
2587 * Reset the key cache since some parts do not reset the
2588 * contents on initial power up or resume from suspend.
2589 */
2590 for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
2591 ath5k_hw_reset_key(ah, i);
2592
Bruno Randolf0edc9a62010-04-12 16:38:47 +09002593 ath5k_hw_set_ack_bitrate_high(ah, true);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002594 ret = 0;
2595done:
Jiri Slaby274c7c32008-07-15 17:44:20 +02002596 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002597 mutex_unlock(&sc->lock);
2598 return ret;
2599}
2600
2601static int
2602ath5k_stop_locked(struct ath5k_softc *sc)
2603{
2604 struct ath5k_hw *ah = sc->ah;
2605
2606 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
2607 test_bit(ATH_STAT_INVALID, sc->status));
2608
2609 /*
2610 * Shutdown the hardware and driver:
2611 * stop output from above
2612 * disable interrupts
2613 * turn off timers
2614 * turn off the radio
2615 * clear transmit machinery
2616 * clear receive machinery
2617 * drain and release tx queues
2618 * reclaim beacon resources
2619 * power down hardware
2620 *
2621 * Note that some of this work is not possible if the
2622 * hardware is gone (invalid).
2623 */
2624 ieee80211_stop_queues(sc->hw);
2625
2626 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
Bob Copeland3a078872008-06-25 22:35:28 -04002627 ath5k_led_off(sc);
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002628 ath5k_hw_set_imr(ah, 0);
Jiri Slaby274c7c32008-07-15 17:44:20 +02002629 synchronize_irq(sc->pdev->irq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002630 }
2631 ath5k_txq_cleanup(sc);
2632 if (!test_bit(ATH_STAT_INVALID, sc->status)) {
2633 ath5k_rx_stop(sc);
2634 ath5k_hw_phy_disable(ah);
2635 } else
2636 sc->rxlink = NULL;
2637
2638 return 0;
2639}
2640
2641/*
2642 * Stop the device, grabbing the top-level lock to protect
2643 * against concurrent entry through ath5k_init (which can happen
2644 * if another thread does a system call and the thread doing the
2645 * stop is preempted).
2646 */
2647static int
Bob Copelandbb2beca2009-01-19 11:20:54 -05002648ath5k_stop_hw(struct ath5k_softc *sc)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002649{
2650 int ret;
2651
2652 mutex_lock(&sc->lock);
2653 ret = ath5k_stop_locked(sc);
2654 if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
2655 /*
Nick Kossifidisedd7fc72009-08-10 03:29:02 +03002656 * Don't set the card in full sleep mode!
2657 *
2658 * a) When the device is in this state it must be carefully
2659 * woken up or references to registers in the PCI clock
2660 * domain may freeze the bus (and system). This varies
2661 * by chip and is mostly an issue with newer parts
2662 * (madwifi sources mentioned srev >= 0x78) that go to
2663 * sleep more quickly.
2664 *
2665 * b) On older chips full sleep results a weird behaviour
2666 * during wakeup. I tested various cards with srev < 0x78
2667 * and they don't wake up after module reload, a second
2668 * module reload is needed to bring the card up again.
2669 *
2670 * Until we figure out what's going on don't enable
2671 * full chip reset on any chip (this is what Legacy HAL
2672 * and Sam's HAL do anyway). Instead Perform a full reset
2673 * on the device (same as initial state after attach) and
2674 * leave it idle (keep MAC/BB on warm reset) */
2675 ret = ath5k_hw_on_hold(sc->ah);
2676
2677 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2678 "putting device to sleep\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002679 }
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09002680 ath5k_txbuf_free_skb(sc, sc->bbuf);
Bob Copeland8bdd5b92008-10-16 11:02:06 -04002681
Jiri Slaby274c7c32008-07-15 17:44:20 +02002682 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002683 mutex_unlock(&sc->lock);
2684
Jiri Slaby10488f82008-07-15 17:44:19 +02002685 tasklet_kill(&sc->rxtq);
2686 tasklet_kill(&sc->txtq);
2687 tasklet_kill(&sc->restq);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002688 tasklet_kill(&sc->calib);
Bob Copelandacf3c1a2009-02-15 12:06:11 -05002689 tasklet_kill(&sc->beacontq);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002690 tasklet_kill(&sc->ani_tasklet);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002691
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002692 ath5k_rfkill_hw_stop(sc->ah);
2693
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002694 return ret;
2695}
2696
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002697static void
2698ath5k_intr_calibration_poll(struct ath5k_hw *ah)
2699{
Bruno Randolf2111ac02010-04-02 18:44:08 +09002700 if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
2701 !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
2702 /* run ANI only when full calibration is not active */
2703 ah->ah_cal_next_ani = jiffies +
2704 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
2705 tasklet_schedule(&ah->ah_sc->ani_tasklet);
2706
2707 } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002708 ah->ah_cal_next_full = jiffies +
2709 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
2710 tasklet_schedule(&ah->ah_sc->calib);
2711 }
2712 /* we could use SWI to generate enough interrupts to meet our
2713 * calibration interval requirements, if necessary:
2714 * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
2715}
2716
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002717static irqreturn_t
2718ath5k_intr(int irq, void *dev_id)
2719{
2720 struct ath5k_softc *sc = dev_id;
2721 struct ath5k_hw *ah = sc->ah;
2722 enum ath5k_int status;
2723 unsigned int counter = 1000;
2724
2725 if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
2726 !ath5k_hw_is_intr_pending(ah)))
2727 return IRQ_NONE;
2728
2729 do {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002730 ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
2731 ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
2732 status, sc->imask);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002733 if (unlikely(status & AR5K_INT_FATAL)) {
2734 /*
2735 * Fatal errors are unrecoverable.
2736 * Typically these are caused by DMA errors.
2737 */
Bruno Randolf8d67a032010-06-16 19:11:12 +09002738 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2739 "fatal int, resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002740 tasklet_schedule(&sc->restq);
2741 } else if (unlikely(status & AR5K_INT_RXORN)) {
Bruno Randolf87d77c42010-04-12 16:38:52 +09002742 /*
2743 * Receive buffers are full. Either the bus is busy or
2744 * the CPU is not fast enough to process all received
2745 * frames.
2746 * Older chipsets need a reset to come out of this
2747 * condition, but we treat it as RX for newer chips.
2748 * We don't know exactly which versions need a reset -
2749 * this guess is copied from the HAL.
2750 */
2751 sc->stats.rxorn_intr++;
Bruno Randolf8d67a032010-06-16 19:11:12 +09002752 if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
2753 ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
2754 "rx overrun, resetting\n");
Bruno Randolf87d77c42010-04-12 16:38:52 +09002755 tasklet_schedule(&sc->restq);
Bruno Randolf8d67a032010-06-16 19:11:12 +09002756 }
Bruno Randolf87d77c42010-04-12 16:38:52 +09002757 else
2758 tasklet_schedule(&sc->rxtq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002759 } else {
2760 if (status & AR5K_INT_SWBA) {
Bob Copeland56d2ac72009-04-15 07:57:33 -04002761 tasklet_hi_schedule(&sc->beacontq);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002762 }
2763 if (status & AR5K_INT_RXEOL) {
2764 /*
2765 * NB: the hardware should re-read the link when
2766 * RXE bit is written, but it doesn't work at
2767 * least on older hardware revs.
2768 */
2769 sc->rxlink = NULL;
2770 }
2771 if (status & AR5K_INT_TXURN) {
2772 /* bump tx trigger level */
2773 ath5k_hw_update_tx_triglevel(ah, true);
2774 }
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002775 if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002776 tasklet_schedule(&sc->rxtq);
Nick Kossifidis4c674c62008-10-26 20:40:25 +02002777 if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
2778 | AR5K_INT_TXERR | AR5K_INT_TXEOL))
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002779 tasklet_schedule(&sc->txtq);
2780 if (status & AR5K_INT_BMISS) {
Nick Kossifidis1e3e6e82009-02-09 06:15:42 +02002781 /* TODO */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002782 }
2783 if (status & AR5K_INT_MIB) {
Bruno Randolf2111ac02010-04-02 18:44:08 +09002784 sc->stats.mib_intr++;
Bruno Randolf495391d2010-03-25 14:49:36 +09002785 ath5k_hw_update_mib_counters(ah);
Bruno Randolf2111ac02010-04-02 18:44:08 +09002786 ath5k_ani_mib_intr(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002787 }
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002788 if (status & AR5K_INT_GPIO)
Tobias Doerffele6a3b612009-06-09 17:33:27 +02002789 tasklet_schedule(&sc->rf_kill.toggleq);
Bob Copelanda6ae0712009-06-09 23:43:11 -04002790
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002791 }
Bob Copeland2516baa2009-04-27 22:18:10 -04002792 } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002793
2794 if (unlikely(!counter))
2795 ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
2796
Bruno Randolf6a8a3f62010-03-25 14:49:19 +09002797 ath5k_intr_calibration_poll(ah);
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002798
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002799 return IRQ_HANDLED;
2800}
2801
2802static void
2803ath5k_tasklet_reset(unsigned long data)
2804{
2805 struct ath5k_softc *sc = (void *)data;
2806
Bruno Randolf397f3852010-05-19 10:30:49 +09002807 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002808}
2809
2810/*
2811 * Periodically recalibrate the PHY to account
2812 * for temperature/environment changes.
2813 */
2814static void
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002815ath5k_tasklet_calibrate(unsigned long data)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002816{
2817 struct ath5k_softc *sc = (void *)data;
2818 struct ath5k_hw *ah = sc->ah;
2819
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002820 /* Only full calibration for now */
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002821 ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002822
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002823 ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002824 ieee80211_frequency_to_channel(sc->curchan->center_freq),
2825 sc->curchan->hw_value);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002826
Nick Kossifidis6f3b4142009-02-09 06:03:41 +02002827 if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002828 /*
2829 * Rfgain is out of bounds, reset the chip
2830 * to load new gain values.
2831 */
2832 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
Bob Copeland6b5d1172010-04-07 23:55:57 -04002833 ath5k_reset(sc, sc->curchan);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002834 }
2835 if (ath5k_hw_phy_calibrate(ah, sc->curchan))
2836 ATH5K_ERR(sc, "calibration of channel %u failed\n",
Luis R. Rodriguez400ec452008-02-03 21:51:49 -05002837 ieee80211_frequency_to_channel(
2838 sc->curchan->center_freq));
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002839
Bruno Randolf0e8e02d2010-05-19 10:31:05 +09002840 /* Noise floor calibration interrupts rx/tx path while I/Q calibration
Bruno Randolfafe86282010-05-19 10:31:10 +09002841 * doesn't. We stop the queues so that calibration doesn't interfere
2842 * with TX and don't run it as often */
2843 if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
2844 ah->ah_cal_next_nf = jiffies +
2845 msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
2846 ieee80211_stop_queues(sc->hw);
2847 ath5k_hw_update_noise_floor(ah);
2848 ieee80211_wake_queues(sc->hw);
2849 }
Nick Kossifidis6e2206622009-08-10 03:31:31 +03002850
Bruno Randolfe65e1d72010-03-25 14:49:09 +09002851 ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002852}
2853
2854
Bruno Randolf2111ac02010-04-02 18:44:08 +09002855static void
2856ath5k_tasklet_ani(unsigned long data)
2857{
2858 struct ath5k_softc *sc = (void *)data;
2859 struct ath5k_hw *ah = sc->ah;
2860
2861 ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
2862 ath5k_ani_calibration(ah);
2863 ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002864}
2865
2866
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002867/********************\
2868* Mac80211 functions *
2869\********************/
2870
2871static int
Johannes Berge039fa42008-05-15 12:55:29 +02002872ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002873{
2874 struct ath5k_softc *sc = hw->priv;
Bob Copelandcec8db22009-07-04 12:59:51 -04002875
2876 return ath5k_tx_queue(hw, skb, sc->txq);
2877}
2878
2879static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
2880 struct ath5k_txq *txq)
2881{
2882 struct ath5k_softc *sc = hw->priv;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002883 struct ath5k_buf *bf;
2884 unsigned long flags;
Benoit PAPILLAULT0fe45b12008-12-12 15:29:58 +01002885 int padsize;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002886
2887 ath5k_debug_dump_skb(sc, skb, "TX ", 1);
2888
Johannes Berg05c914f2008-09-11 00:01:58 +02002889 if (sc->opmode == NL80211_IFTYPE_MONITOR)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002890 ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
2891
2892 /*
2893 * the hardware expects the header padded to 4 byte boundaries
2894 * if this is not the case we add the padding after the header
2895 */
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002896 padsize = ath5k_add_padding(skb);
2897 if (padsize < 0) {
2898 ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
2899 " headroom to pad");
2900 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002901 }
2902
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002903 spin_lock_irqsave(&sc->txbuflock, flags);
2904 if (list_empty(&sc->txbuf)) {
2905 ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
2906 spin_unlock_irqrestore(&sc->txbuflock, flags);
Johannes Berge2530082008-05-17 00:57:14 +02002907 ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002908 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002909 }
2910 bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
2911 list_del(&bf->list);
2912 sc->txbuf_len--;
2913 if (list_empty(&sc->txbuf))
2914 ieee80211_stop_queues(hw);
2915 spin_unlock_irqrestore(&sc->txbuflock, flags);
2916
2917 bf->skb = skb;
2918
Benoit Papillault8127fbd2010-02-27 23:05:26 +01002919 if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002920 bf->skb = NULL;
2921 spin_lock_irqsave(&sc->txbuflock, flags);
2922 list_add_tail(&bf->list, &sc->txbuf);
2923 sc->txbuf_len++;
2924 spin_unlock_irqrestore(&sc->txbuflock, flags);
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002925 goto drop_packet;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002926 }
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002927 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002928
Bob Copeland5a0fe8ac2009-03-23 23:35:37 -04002929drop_packet:
2930 dev_kfree_skb_any(skb);
Bob Copeland71ef99c2009-01-05 20:46:34 -05002931 return NETDEV_TX_OK;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002932}
2933
Bob Copeland209d889b2009-05-07 08:09:08 -04002934/*
2935 * Reset the hardware. If chan is not NULL, then also pause rx/tx
2936 * and change to the given channel.
2937 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002938static int
Bob Copeland209d889b2009-05-07 08:09:08 -04002939ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002940{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002941 struct ath5k_hw *ah = sc->ah;
2942 int ret;
2943
2944 ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002945
Bob Copeland209d889b2009-05-07 08:09:08 -04002946 if (chan) {
Nick Kossifidisc6e387a2008-08-29 22:45:39 +03002947 ath5k_hw_set_imr(ah, 0);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002948 ath5k_txq_cleanup(sc);
2949 ath5k_rx_stop(sc);
Bob Copeland209d889b2009-05-07 08:09:08 -04002950
2951 sc->curchan = chan;
2952 sc->curband = &sc->sbands[chan->band];
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002953 }
Bob Copeland33554432009-07-04 21:03:13 -04002954 ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002955 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002956 ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
2957 goto err;
2958 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002959
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002960 ret = ath5k_rx_start(sc);
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002961 if (ret) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002962 ATH5K_ERR(sc, "can't start recv logic\n");
2963 goto err;
2964 }
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002965
Bruno Randolf2111ac02010-04-02 18:44:08 +09002966 ath5k_ani_init(ah, ah->ah_sc->ani_state.ani_mode);
2967
Bruno Randolfac559522010-05-19 10:30:55 +09002968 ah->ah_cal_next_full = jiffies;
2969 ah->ah_cal_next_ani = jiffies;
Bruno Randolfafe86282010-05-19 10:31:10 +09002970 ah->ah_cal_next_nf = jiffies;
2971
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002972 /*
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002973 * Change channels and update the h/w rate map if we're switching;
2974 * e.g. 11a to 11b/g.
2975 *
2976 * We may be doing a reset in response to an ioctl that changes the
2977 * channel so update any state that might change as a result.
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002978 *
2979 * XXX needed?
2980 */
2981/* ath5k_chan_change(sc, c); */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002982
Jiri Slabyd7dc1002008-07-23 13:17:35 +02002983 ath5k_beacon_config(sc);
2984 /* intrs are enabled by ath5k_beacon_config */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002985
Bruno Randolf397f3852010-05-19 10:30:49 +09002986 ieee80211_wake_queues(sc->hw);
2987
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002988 return 0;
2989err:
2990 return ret;
2991}
2992
2993static int ath5k_start(struct ieee80211_hw *hw)
2994{
Bob Copelandbb2beca2009-01-19 11:20:54 -05002995 return ath5k_init(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02002996}
2997
2998static void ath5k_stop(struct ieee80211_hw *hw)
2999{
Bob Copelandbb2beca2009-01-19 11:20:54 -05003000 ath5k_stop_hw(hw->priv);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003001}
3002
3003static int ath5k_add_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003004 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003005{
3006 struct ath5k_softc *sc = hw->priv;
3007 int ret;
3008
3009 mutex_lock(&sc->lock);
Johannes Berg32bfd352007-12-19 01:31:26 +01003010 if (sc->vif) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003011 ret = 0;
3012 goto end;
3013 }
3014
Johannes Berg1ed32e42009-12-23 13:15:45 +01003015 sc->vif = vif;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003016
Johannes Berg1ed32e42009-12-23 13:15:45 +01003017 switch (vif->type) {
Jiri Slabyda966bc2008-10-12 22:54:10 +02003018 case NL80211_IFTYPE_AP:
Johannes Berg05c914f2008-09-11 00:01:58 +02003019 case NL80211_IFTYPE_STATION:
3020 case NL80211_IFTYPE_ADHOC:
Andrey Yurovskyb706e652008-10-13 18:23:07 -07003021 case NL80211_IFTYPE_MESH_POINT:
Johannes Berg05c914f2008-09-11 00:01:58 +02003022 case NL80211_IFTYPE_MONITOR:
Johannes Berg1ed32e42009-12-23 13:15:45 +01003023 sc->opmode = vif->type;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003024 break;
3025 default:
3026 ret = -EOPNOTSUPP;
3027 goto end;
3028 }
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003029
Bruno Randolfccfe5552010-03-09 16:55:38 +09003030 ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", sc->opmode);
3031
Johannes Berg1ed32e42009-12-23 13:15:45 +01003032 ath5k_hw_set_lladdr(sc->ah, vif->addr);
Bob Copelandae6f53f2009-07-29 10:29:03 -04003033 ath5k_mode_setup(sc);
Jiri Slaby67d2e2d2008-08-18 21:45:28 +02003034
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003035 ret = 0;
3036end:
3037 mutex_unlock(&sc->lock);
3038 return ret;
3039}
3040
3041static void
3042ath5k_remove_interface(struct ieee80211_hw *hw,
Johannes Berg1ed32e42009-12-23 13:15:45 +01003043 struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003044{
3045 struct ath5k_softc *sc = hw->priv;
Bob Copeland0e149cf2008-11-17 23:40:38 -05003046 u8 mac[ETH_ALEN] = {};
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003047
3048 mutex_lock(&sc->lock);
Johannes Berg1ed32e42009-12-23 13:15:45 +01003049 if (sc->vif != vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003050 goto end;
3051
Bob Copeland0e149cf2008-11-17 23:40:38 -05003052 ath5k_hw_set_lladdr(sc->ah, mac);
Johannes Berg32bfd352007-12-19 01:31:26 +01003053 sc->vif = NULL;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003054end:
3055 mutex_unlock(&sc->lock);
3056}
3057
Luis R. Rodriguezd8ee3982008-02-03 21:51:04 -05003058/*
3059 * TODO: Phy disable/diversity etc
3060 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003061static int
Johannes Berge8975582008-10-09 12:18:51 +02003062ath5k_config(struct ieee80211_hw *hw, u32 changed)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003063{
3064 struct ath5k_softc *sc = hw->priv;
Nick Kossifidisa0823812009-04-30 15:55:44 -04003065 struct ath5k_hw *ah = sc->ah;
Johannes Berge8975582008-10-09 12:18:51 +02003066 struct ieee80211_conf *conf = &hw->conf;
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003067 int ret = 0;
Bob Copelandbe009372009-01-22 08:44:16 -05003068
3069 mutex_lock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003070
Joerg Alberte30eb4a2009-08-05 01:52:07 +02003071 if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
3072 ret = ath5k_chan_set(sc, conf->channel);
3073 if (ret < 0)
3074 goto unlock;
3075 }
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003076
Nick Kossifidisa0823812009-04-30 15:55:44 -04003077 if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
3078 (sc->power_level != conf->power_level)) {
3079 sc->power_level = conf->power_level;
3080
3081 /* Half dB steps */
3082 ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
3083 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003084
Nick Kossifidis2bed03e2009-04-30 15:55:49 -04003085 /* TODO:
3086 * 1) Move this on config_interface and handle each case
3087 * separately eg. when we have only one STA vif, use
3088 * AR5K_ANTMODE_SINGLE_AP
3089 *
3090 * 2) Allow the user to change antenna mode eg. when only
3091 * one antenna is present
3092 *
3093 * 3) Allow the user to set default/tx antenna when possible
3094 *
3095 * 4) Default mode should handle 90% of the cases, together
3096 * with fixed a/b and single AP modes we should be able to
3097 * handle 99%. Sectored modes are extreme cases and i still
3098 * haven't found a usage for them. If we decide to support them,
3099 * then we must allow the user to set how many tx antennas we
3100 * have available
3101 */
Bruno Randolfcaec9112010-03-09 16:55:28 +09003102 ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
Bob Copelandbe009372009-01-22 08:44:16 -05003103
John W. Linville55aa4e02009-05-25 21:28:47 +02003104unlock:
Bob Copelandbe009372009-01-22 08:44:16 -05003105 mutex_unlock(&sc->lock);
John W. Linville55aa4e02009-05-25 21:28:47 +02003106 return ret;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003107}
3108
Johannes Berg3ac64be2009-08-17 16:16:53 +02003109static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003110 struct netdev_hw_addr_list *mc_list)
Johannes Berg3ac64be2009-08-17 16:16:53 +02003111{
3112 u32 mfilt[2], val;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003113 u8 pos;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003114 struct netdev_hw_addr *ha;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003115
3116 mfilt[0] = 0;
3117 mfilt[1] = 1;
3118
Jiri Pirko22bedad32010-04-01 21:22:57 +00003119 netdev_hw_addr_list_for_each(ha, mc_list) {
Johannes Berg3ac64be2009-08-17 16:16:53 +02003120 /* calculate XOR of eight 6-bit values */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003121 val = get_unaligned_le32(ha->addr + 0);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003122 pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003123 val = get_unaligned_le32(ha->addr + 3);
Johannes Berg3ac64be2009-08-17 16:16:53 +02003124 pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
3125 pos &= 0x3f;
3126 mfilt[pos / 32] |= (1 << (pos % 32));
3127 /* XXX: we might be able to just do this instead,
3128 * but not sure, needs testing, if we do use this we'd
3129 * neet to inform below to not reset the mcast */
3130 /* ath5k_hw_set_mcast_filterindex(ah,
Jiri Pirko22bedad32010-04-01 21:22:57 +00003131 * ha->addr[5]); */
Johannes Berg3ac64be2009-08-17 16:16:53 +02003132 }
3133
3134 return ((u64)(mfilt[1]) << 32) | mfilt[0];
3135}
3136
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003137#define SUPPORTED_FIF_FLAGS \
3138 FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
3139 FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
3140 FIF_BCN_PRBRESP_PROMISC
3141/*
3142 * o always accept unicast, broadcast, and multicast traffic
3143 * o multicast traffic for all BSSIDs will be enabled if mac80211
3144 * says it should be
3145 * o maintain current state of phy ofdm or phy cck error reception.
3146 * If the hardware detects any of these type of errors then
3147 * ath5k_hw_get_rx_filter() will pass to us the respective
3148 * hardware filters to be able to receive these type of frames.
3149 * o probe request frames are accepted only when operating in
3150 * hostap, adhoc, or monitor modes
3151 * o enable promiscuous mode according to the interface state
3152 * o accept beacons:
3153 * - when operating in adhoc mode so the 802.11 layer creates
3154 * node table entries for peers,
3155 * - when operating in station mode for collecting rssi data when
3156 * the station is otherwise quiet, or
3157 * - when scanning
3158 */
3159static void ath5k_configure_filter(struct ieee80211_hw *hw,
3160 unsigned int changed_flags,
3161 unsigned int *new_flags,
Johannes Berg3ac64be2009-08-17 16:16:53 +02003162 u64 multicast)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003163{
3164 struct ath5k_softc *sc = hw->priv;
3165 struct ath5k_hw *ah = sc->ah;
Johannes Berg3ac64be2009-08-17 16:16:53 +02003166 u32 mfilt[2], rfilt;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003167
Bob Copeland56d1de02009-08-24 23:00:30 -04003168 mutex_lock(&sc->lock);
3169
Johannes Berg3ac64be2009-08-17 16:16:53 +02003170 mfilt[0] = multicast;
3171 mfilt[1] = multicast >> 32;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003172
3173 /* Only deal with supported flags */
3174 changed_flags &= SUPPORTED_FIF_FLAGS;
3175 *new_flags &= SUPPORTED_FIF_FLAGS;
3176
3177 /* If HW detects any phy or radar errors, leave those filters on.
3178 * Also, always enable Unicast, Broadcasts and Multicast
3179 * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
3180 rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
3181 (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
3182 AR5K_RX_FILTER_MCAST);
3183
3184 if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
3185 if (*new_flags & FIF_PROMISC_IN_BSS) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003186 __set_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003187 } else {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003188 __clear_bit(ATH_STAT_PROMISC, sc->status);
John Daiker0bbac082008-10-17 12:16:00 -07003189 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003190 }
3191
Bob Copeland6b5dcccb2010-06-04 08:14:14 -04003192 if (test_bit(ATH_STAT_PROMISC, sc->status))
3193 rfilt |= AR5K_RX_FILTER_PROM;
3194
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003195 /* Note, AR5K_RX_FILTER_MCAST is already enabled */
3196 if (*new_flags & FIF_ALLMULTI) {
3197 mfilt[0] = ~0;
3198 mfilt[1] = ~0;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003199 }
3200
3201 /* This is the best we can do */
3202 if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
3203 rfilt |= AR5K_RX_FILTER_PHYERR;
3204
3205 /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
3206 * and probes for any BSSID, this needs testing */
3207 if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
3208 rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
3209
3210 /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
3211 * set we should only pass on control frames for this
3212 * station. This needs testing. I believe right now this
3213 * enables *all* control frames, which is OK.. but
3214 * but we should see if we can improve on granularity */
3215 if (*new_flags & FIF_CONTROL)
3216 rfilt |= AR5K_RX_FILTER_CONTROL;
3217
3218 /* Additional settings per mode -- this is per ath5k */
3219
3220 /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
3221
Bob Copeland56d1de02009-08-24 23:00:30 -04003222 switch (sc->opmode) {
3223 case NL80211_IFTYPE_MESH_POINT:
3224 case NL80211_IFTYPE_MONITOR:
3225 rfilt |= AR5K_RX_FILTER_CONTROL |
3226 AR5K_RX_FILTER_BEACON |
3227 AR5K_RX_FILTER_PROBEREQ |
3228 AR5K_RX_FILTER_PROM;
3229 break;
3230 case NL80211_IFTYPE_AP:
3231 case NL80211_IFTYPE_ADHOC:
3232 rfilt |= AR5K_RX_FILTER_PROBEREQ |
3233 AR5K_RX_FILTER_BEACON;
3234 break;
3235 case NL80211_IFTYPE_STATION:
3236 if (sc->assoc)
3237 rfilt |= AR5K_RX_FILTER_BEACON;
3238 default:
3239 break;
3240 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003241
3242 /* Set filters */
John Daiker0bbac082008-10-17 12:16:00 -07003243 ath5k_hw_set_rx_filter(ah, rfilt);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003244
3245 /* Set multicast bits */
3246 ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
3247 /* Set the cached hw filter flags, this will alter actually
3248 * be set in HW */
3249 sc->filter_flags = rfilt;
Bob Copeland56d1de02009-08-24 23:00:30 -04003250
3251 mutex_unlock(&sc->lock);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003252}
3253
3254static int
3255ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
Johannes Bergdc822b52008-12-29 12:55:09 +01003256 struct ieee80211_vif *vif, struct ieee80211_sta *sta,
3257 struct ieee80211_key_conf *key)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003258{
3259 struct ath5k_softc *sc = hw->priv;
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003260 struct ath5k_hw *ah = sc->ah;
3261 struct ath_common *common = ath5k_hw_common(ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003262 int ret = 0;
3263
Bob Copeland9ad9a262008-10-29 08:30:54 -04003264 if (modparam_nohwcrypt)
3265 return -EOPNOTSUPP;
3266
Bob Copeland65b5a692009-07-13 21:57:39 -04003267 if (sc->opmode == NL80211_IFTYPE_AP)
3268 return -EOPNOTSUPP;
3269
John Daiker0bbac082008-10-17 12:16:00 -07003270 switch (key->alg) {
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003271 case ALG_WEP:
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003272 case ALG_TKIP:
Bob Copeland3f64b432008-10-29 23:19:14 -04003273 break;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003274 case ALG_CCMP:
Bob Copeland1c818742009-08-24 23:00:33 -04003275 if (sc->ah->ah_aes_support)
3276 break;
3277
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003278 return -EOPNOTSUPP;
3279 default:
3280 WARN_ON(1);
3281 return -EINVAL;
3282 }
3283
3284 mutex_lock(&sc->lock);
3285
3286 switch (cmd) {
3287 case SET_KEY:
Johannes Bergdc822b52008-12-29 12:55:09 +01003288 ret = ath5k_hw_set_key(sc->ah, key->keyidx, key,
3289 sta ? sta->addr : NULL);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003290 if (ret) {
3291 ATH5K_ERR(sc, "can't set the key\n");
3292 goto unlock;
3293 }
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003294 __set_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003295 key->hw_key_idx = key->keyidx;
Bob Copeland3f64b432008-10-29 23:19:14 -04003296 key->flags |= (IEEE80211_KEY_FLAG_GENERATE_IV |
3297 IEEE80211_KEY_FLAG_GENERATE_MMIC);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003298 break;
3299 case DISABLE_KEY:
3300 ath5k_hw_reset_key(sc->ah, key->keyidx);
Luis R. Rodriguezdc1e0012009-11-04 17:47:31 -08003301 __clear_bit(key->keyidx, common->keymap);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003302 break;
3303 default:
3304 ret = -EINVAL;
3305 goto unlock;
3306 }
3307
3308unlock:
Jiri Slaby274c7c32008-07-15 17:44:20 +02003309 mmiowb();
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003310 mutex_unlock(&sc->lock);
3311 return ret;
3312}
3313
3314static int
3315ath5k_get_stats(struct ieee80211_hw *hw,
3316 struct ieee80211_low_level_stats *stats)
3317{
3318 struct ath5k_softc *sc = hw->priv;
Nick Kossifidis194828a2008-04-16 18:49:02 +03003319
3320 /* Force update */
Bruno Randolf495391d2010-03-25 14:49:36 +09003321 ath5k_hw_update_mib_counters(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003322
Bruno Randolf495391d2010-03-25 14:49:36 +09003323 stats->dot11ACKFailureCount = sc->stats.ack_fail;
3324 stats->dot11RTSFailureCount = sc->stats.rts_fail;
3325 stats->dot11RTSSuccessCount = sc->stats.rts_ok;
3326 stats->dot11FCSErrorCount = sc->stats.fcs_error;
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003327
3328 return 0;
3329}
3330
Holger Schurig55ee82b2010-04-19 10:24:22 +02003331static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
3332 struct survey_info *survey)
3333{
3334 struct ath5k_softc *sc = hw->priv;
3335 struct ieee80211_conf *conf = &hw->conf;
3336
3337 if (idx != 0)
3338 return -ENOENT;
3339
3340 survey->channel = conf->channel;
3341 survey->filled = SURVEY_INFO_NOISE_DBM;
3342 survey->noise = sc->ah->ah_noise_floor;
3343
3344 return 0;
3345}
3346
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003347static u64
3348ath5k_get_tsf(struct ieee80211_hw *hw)
3349{
3350 struct ath5k_softc *sc = hw->priv;
3351
3352 return ath5k_hw_get_tsf64(sc->ah);
3353}
3354
3355static void
Alina Friedrichsen3b5d6652009-01-24 07:09:59 +01003356ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
3357{
3358 struct ath5k_softc *sc = hw->priv;
3359
3360 ath5k_hw_set_tsf64(sc->ah, tsf);
3361}
3362
3363static void
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003364ath5k_reset_tsf(struct ieee80211_hw *hw)
3365{
3366 struct ath5k_softc *sc = hw->priv;
3367
Bruno Randolf9804b982008-01-19 18:17:59 +09003368 /*
3369 * in IBSS mode we need to update the beacon timers too.
3370 * this will also reset the TSF if we call it with 0
3371 */
Johannes Berg05c914f2008-09-11 00:01:58 +02003372 if (sc->opmode == NL80211_IFTYPE_ADHOC)
Bruno Randolf9804b982008-01-19 18:17:59 +09003373 ath5k_beacon_update_timers(sc, 0);
3374 else
3375 ath5k_hw_reset_tsf(sc->ah);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003376}
3377
Bob Copeland1071db82009-05-18 10:59:52 -04003378/*
3379 * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
3380 * this is called only once at config_bss time, for AP we do it every
3381 * SWBA interrupt so that the TIM will reflect buffered frames.
3382 *
3383 * Called with the beacon lock.
3384 */
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003385static int
Bob Copeland1071db82009-05-18 10:59:52 -04003386ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003387{
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003388 int ret;
Bob Copeland1071db82009-05-18 10:59:52 -04003389 struct ath5k_softc *sc = hw->priv;
Bob Copeland72828b12009-06-02 23:03:06 -04003390 struct sk_buff *skb;
3391
3392 if (WARN_ON(!vif)) {
3393 ret = -EINVAL;
3394 goto out;
3395 }
3396
3397 skb = ieee80211_beacon_get(hw, vif);
Bob Copeland1071db82009-05-18 10:59:52 -04003398
3399 if (!skb) {
3400 ret = -ENOMEM;
3401 goto out;
3402 }
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003403
3404 ath5k_debug_dump_skb(sc, skb, "BC ", 1);
3405
Bruno Randolf9e4e43f2010-06-16 19:11:17 +09003406 ath5k_txbuf_free_skb(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003407 sc->bbuf->skb = skb;
Johannes Berge039fa42008-05-15 12:55:29 +02003408 ret = ath5k_beacon_setup(sc, sc->bbuf);
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003409 if (ret)
3410 sc->bbuf->skb = NULL;
Bob Copeland1071db82009-05-18 10:59:52 -04003411out:
3412 return ret;
3413}
3414
Martin Xu02969b32008-11-24 10:49:27 +08003415static void
3416set_beacon_filter(struct ieee80211_hw *hw, bool enable)
3417{
3418 struct ath5k_softc *sc = hw->priv;
3419 struct ath5k_hw *ah = sc->ah;
3420 u32 rfilt;
3421 rfilt = ath5k_hw_get_rx_filter(ah);
3422 if (enable)
3423 rfilt |= AR5K_RX_FILTER_BEACON;
3424 else
3425 rfilt &= ~AR5K_RX_FILTER_BEACON;
3426 ath5k_hw_set_rx_filter(ah, rfilt);
3427 sc->filter_flags = rfilt;
3428}
Jiri Slabyfa1c1142007-08-12 17:33:16 +02003429
Martin Xu02969b32008-11-24 10:49:27 +08003430static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
3431 struct ieee80211_vif *vif,
3432 struct ieee80211_bss_conf *bss_conf,
3433 u32 changes)
3434{
3435 struct ath5k_softc *sc = hw->priv;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003436 struct ath5k_hw *ah = sc->ah;
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003437 struct ath_common *common = ath5k_hw_common(ah);
Bob Copeland21800492009-07-04 12:59:52 -04003438 unsigned long flags;
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003439
3440 mutex_lock(&sc->lock);
3441 if (WARN_ON(sc->vif != vif))
3442 goto unlock;
3443
3444 if (changes & BSS_CHANGED_BSSID) {
3445 /* Cache for later use during resets */
Luis R. Rodriguez954fece2009-09-10 10:51:33 -07003446 memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003447 common->curaid = 0;
Luis R. Rodriguezbe5d6b72009-10-06 20:44:31 -04003448 ath5k_hw_set_associd(ah);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003449 mmiowb();
3450 }
Johannes Berg57c4d7b2009-04-23 16:10:04 +02003451
3452 if (changes & BSS_CHANGED_BEACON_INT)
3453 sc->bintval = bss_conf->beacon_int;
3454
Martin Xu02969b32008-11-24 10:49:27 +08003455 if (changes & BSS_CHANGED_ASSOC) {
Martin Xu02969b32008-11-24 10:49:27 +08003456 sc->assoc = bss_conf->assoc;
3457 if (sc->opmode == NL80211_IFTYPE_STATION)
3458 set_beacon_filter(hw, sc->assoc);
Bob Copelandf0f3d382009-06-10 22:22:21 -04003459 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3460 AR5K_LED_ASSOC : AR5K_LED_INIT);
Luis R. Rodriguez8ce54c52009-10-06 20:44:34 -04003461 if (bss_conf->assoc) {
3462 ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
3463 "Bss Info ASSOC %d, bssid: %pM\n",
3464 bss_conf->aid, common->curbssid);
3465 common->curaid = bss_conf->aid;
3466 ath5k_hw_set_associd(ah);
3467 /* Once ANI is available you would start it here */
3468 }
Martin Xu02969b32008-11-24 10:49:27 +08003469 }
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003470
Bob Copeland21800492009-07-04 12:59:52 -04003471 if (changes & BSS_CHANGED_BEACON) {
3472 spin_lock_irqsave(&sc->block, flags);
3473 ath5k_beacon_update(hw, vif);
3474 spin_unlock_irqrestore(&sc->block, flags);
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003475 }
3476
Bob Copeland21800492009-07-04 12:59:52 -04003477 if (changes & BSS_CHANGED_BEACON_ENABLED)
3478 sc->enable_beacon = bss_conf->enable_beacon;
3479
3480 if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
3481 BSS_CHANGED_BEACON_INT))
3482 ath5k_beacon_config(sc);
3483
Johannes Berg2d0ddec2009-04-23 16:13:26 +02003484 unlock:
3485 mutex_unlock(&sc->lock);
Martin Xu02969b32008-11-24 10:49:27 +08003486}
Bob Copelandf0f3d382009-06-10 22:22:21 -04003487
3488static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
3489{
3490 struct ath5k_softc *sc = hw->priv;
3491 if (!sc->assoc)
3492 ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
3493}
3494
3495static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
3496{
3497 struct ath5k_softc *sc = hw->priv;
3498 ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
3499 AR5K_LED_ASSOC : AR5K_LED_INIT);
3500}
Lukáš Turek6e08d222009-12-21 22:50:51 +01003501
3502/**
3503 * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
3504 *
3505 * @hw: struct ieee80211_hw pointer
3506 * @coverage_class: IEEE 802.11 coverage class number
3507 *
3508 * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
3509 * coverage class. The values are persistent, they are restored after device
3510 * reset.
3511 */
3512static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
3513{
3514 struct ath5k_softc *sc = hw->priv;
3515
3516 mutex_lock(&sc->lock);
3517 ath5k_hw_set_coverage_class(sc->ah, coverage_class);
3518 mutex_unlock(&sc->lock);
3519}