blob: 622488efa9e6b91640ae6a65c4d3ba6b307bb5f8 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng4d1a5622017-09-05 21:13:55 -040041#define DC_VER "3.1.02"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059
60 unsigned int max_cursor_size;
Harry Wentland45622362017-09-12 15:58:20 -040061};
62
63
64struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040065 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040066 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040067 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040068 enum dc_scan_direction scan;
69};
70
71struct dc_dcc_setting {
72 unsigned int max_compressed_blk_size;
73 unsigned int max_uncompressed_blk_size;
74 bool independent_64b_blks;
75};
76
77struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040078 union {
79 struct {
80 struct dc_dcc_setting rgb;
81 } grph;
82
83 struct {
84 struct dc_dcc_setting luma;
85 struct dc_dcc_setting chroma;
86 } video;
87 };
Anthony Kooebf055f2017-06-14 10:19:57 -040088
89 bool capable;
90 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040091};
92
Sylvia Tsai94267b32017-04-21 15:29:55 -040093struct dc_static_screen_events {
94 bool cursor_update;
95 bool surface_update;
96 bool overlay_update;
97};
98
Harry Wentland45622362017-09-12 15:58:20 -040099/* Forward declaration*/
100struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400101struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400102struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400103
104struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400105 bool (*get_dcc_compression_cap)(const struct dc *dc,
106 const struct dc_dcc_surface_param *input,
107 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400108};
109
Harry Wentland0971c402017-07-27 09:33:33 -0400110struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400111 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400112 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400113 int num_streams,
114 int vmin,
115 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400116 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400117 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400118 int num_streams,
119 unsigned int *v_pos,
120 unsigned int *nom_v_pos);
121
Harry Wentland45622362017-09-12 15:58:20 -0400122 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400123 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400125 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400126 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400127
Sylvia Tsai94267b32017-04-21 15:29:55 -0400128 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400129 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400130 int num_streams,
131 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400132
Harry Wentland0971c402017-07-27 09:33:33 -0400133 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400134 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400135};
136
137struct link_training_settings;
138
139struct dc_link_funcs {
140 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500141 struct link_training_settings *lt_settings,
142 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400143 void (*perform_link_training)(struct dc *dc,
144 struct dc_link_settings *link_setting,
145 bool skip_video_pattern);
146 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500147 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400148 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400149 void (*enable_hpd)(const struct dc_link *link);
150 void (*disable_hpd)(const struct dc_link *link);
151 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400152 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400153 enum dp_test_pattern test_pattern,
154 const struct link_training_settings *p_link_settings,
155 const unsigned char *p_custom_pattern,
156 unsigned int cust_pattern_size);
157};
158
159/* Structure to hold configuration flags set by dm at dc creation. */
160struct dc_config {
161 bool gpu_vm_support;
162 bool disable_disp_pll_sharing;
163};
164
Tony Chengdb64fbe2017-09-25 10:52:07 -0400165enum pipe_split_policy {
166 MPC_SPLIT_DYNAMIC = 0,
167 MPC_SPLIT_AVOID = 1,
168 MPC_SPLIT_AVOID_MULT_DISP = 2,
169};
170
Harry Wentland45622362017-09-12 15:58:20 -0400171struct dc_debug {
172 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400173 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400174 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400175 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500176 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400177 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400178 bool validation_trace;
179 bool disable_stutter;
180 bool disable_dcc;
181 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400182 bool disable_dpp_power_gate;
183 bool disable_hubp_power_gate;
184 bool disable_pplib_wm_range;
185 bool use_dml_wm;
Tony Chengdb64fbe2017-09-25 10:52:07 -0400186 enum pipe_split_policy pipe_split_policy;
187 bool force_single_disp_pipe_split;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400188 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400189 int sr_exit_time_dpm0_ns;
190 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400191 int sr_exit_time_ns;
192 int sr_enter_plus_exit_time_ns;
193 int urgent_latency_ns;
194 int percent_of_ideal_drambw;
195 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400196 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400197 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400198 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500199 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400200 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500201 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400202 bool disable_hbup_pg;
203 bool disable_dpp_pg;
Harry Wentland45622362017-09-12 15:58:20 -0400204};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400205struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400206struct resource_pool;
207struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400208struct dc {
209 struct dc_caps caps;
210 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400211 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400212 struct dc_link_funcs link_funcs;
213 struct dc_config config;
214 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400215
216 struct dc_context *ctx;
217
218 uint8_t link_count;
219 struct dc_link *links[MAX_PIPES * 2];
220
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400221 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400222 struct resource_pool *res_pool;
223
224 /* Display Engine Clock levels */
225 struct dm_pp_clock_levels sclk_lvls;
226
227 /* Inputs into BW and WM calculations. */
228 struct bw_calcs_dceip *bw_dceip;
229 struct bw_calcs_vbios *bw_vbios;
230#ifdef CONFIG_DRM_AMD_DC_DCN1_0
231 struct dcn_soc_bounding_box *dcn_soc;
232 struct dcn_ip_params *dcn_ip;
233 struct display_mode_lib dml;
234#endif
235
236 /* HW functions */
237 struct hw_sequencer_funcs hwss;
238 struct dce_hwseq *hwseq;
239
240 /* temp store of dm_pp_display_configuration
241 * to compare to see if display config changed
242 */
243 struct dm_pp_display_configuration prev_display_config;
244
245 /* FBC compressor */
246#ifdef ENABLE_FBC
247 struct compressor *fbc_compressor;
248#endif
Harry Wentland45622362017-09-12 15:58:20 -0400249};
250
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400251enum frame_buffer_mode {
252 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
253 FRAME_BUFFER_MODE_ZFB_ONLY,
254 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
255} ;
256
257struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400258 int64_t zfb_phys_addr_base;
259 int64_t zfb_mc_base_addr;
260 uint64_t zfb_size_in_byte;
261 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400262 bool dchub_initialzied;
263 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400264};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400265
Harry Wentland45622362017-09-12 15:58:20 -0400266struct dc_init_data {
267 struct hw_asic_id asic_id;
268 void *driver; /* ctx */
269 struct cgs_device *cgs_device;
270
271 int num_virtual_links;
272 /*
273 * If 'vbios_override' not NULL, it will be called instead
274 * of the real VBIOS. Intended use is Diagnostics on FPGA.
275 */
276 struct dc_bios *vbios_override;
277 enum dce_environment dce_environment;
278
279 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400280 uint32_t log_mask;
Roman Li690b5e32017-07-27 20:00:06 -0400281#ifdef ENABLE_FBC
282 uint64_t fbc_gpu_addr;
283#endif
Harry Wentland45622362017-09-12 15:58:20 -0400284};
285
286struct dc *dc_create(const struct dc_init_data *init_params);
287
288void dc_destroy(struct dc **dc);
289
Harry Wentland45622362017-09-12 15:58:20 -0400290/*******************************************************************************
291 * Surface Interfaces
292 ******************************************************************************/
293
294enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500295 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400296};
297
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500298struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500299 /* display chromaticities and white point in units of 0.00001 */
300 unsigned int chromaticity_green_x;
301 unsigned int chromaticity_green_y;
302 unsigned int chromaticity_blue_x;
303 unsigned int chromaticity_blue_y;
304 unsigned int chromaticity_red_x;
305 unsigned int chromaticity_red_y;
306 unsigned int chromaticity_white_point_x;
307 unsigned int chromaticity_white_point_y;
308
309 uint32_t min_luminance;
310 uint32_t max_luminance;
311 uint32_t maximum_content_light_level;
312 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400313
314 bool hdr_supported;
315 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500316};
317
Anthony Koofb735a92016-12-13 13:59:41 -0500318enum dc_transfer_func_type {
319 TF_TYPE_PREDEFINED,
320 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400321 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500322};
323
324struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500325 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
326 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
327 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
328
Anthony Koofb735a92016-12-13 13:59:41 -0500329 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500330 uint16_t x_point_at_y1_red;
331 uint16_t x_point_at_y1_green;
332 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500333};
334
335enum dc_transfer_func_predefined {
336 TRANSFER_FUNCTION_SRGB,
337 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500338 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500339 TRANSFER_FUNCTION_LINEAR,
340};
341
342struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000343 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400344 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500345 enum dc_transfer_func_type type;
346 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400347 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500348};
349
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400350/*
351 * This structure is filled in by dc_surface_get_status and contains
352 * the last requested address and the currently active address so the called
353 * can determine if there are any outstanding flips
354 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400355struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400356 struct dc_plane_address requested_address;
357 struct dc_plane_address current_address;
358 bool is_flip_pending;
359 bool is_right_eye;
360};
361
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400362struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400363 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400364 struct scaling_taps scaling_quality;
365 struct rect src_rect;
366 struct rect dst_rect;
367 struct rect clip_rect;
368
369 union plane_size plane_size;
370 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400371
Harry Wentland45622362017-09-12 15:58:20 -0400372 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500373 struct dc_hdr_static_metadata hdr_static_ctx;
374
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400375 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400376 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400377
378 enum dc_color_space color_space;
379 enum surface_pixel_format format;
380 enum dc_rotation_angle rotation;
381 enum plane_stereo_format stereo_format;
382
383 bool per_pixel_alpha;
384 bool visible;
385 bool flip_immediate;
386 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400387
388 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400389 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400390 struct dc_context *ctx;
391
392 /* private to dc_surface.c */
393 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000394 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400395};
396
397struct dc_plane_info {
398 union plane_size plane_size;
399 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500400 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400401 enum surface_pixel_format format;
402 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400403 enum plane_stereo_format stereo_format;
404 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400405 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400406 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400407 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400408};
409
410struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400411 struct rect src_rect;
412 struct rect dst_rect;
413 struct rect clip_rect;
414 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400415};
416
417struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400418 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400419
420 /* isr safe update parameters. null means no updates */
421 struct dc_flip_addrs *flip_addr;
422 struct dc_plane_info *plane_info;
423 struct dc_scaling_info *scaling_info;
424 /* following updates require alloc/sleep/spin that is not isr safe,
425 * null means no updates
426 */
Anthony Koofb735a92016-12-13 13:59:41 -0500427 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400428 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500429 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400430 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400431};
Harry Wentland45622362017-09-12 15:58:20 -0400432
433/*
434 * Create a new surface with default parameters;
435 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400436struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400437const struct dc_plane_status *dc_plane_get_status(
438 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400439
Harry Wentland3be5262e2017-07-27 09:55:38 -0400440void dc_plane_state_retain(struct dc_plane_state *plane_state);
441void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400442
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400443void dc_gamma_retain(struct dc_gamma *dc_gamma);
444void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400445struct dc_gamma *dc_create_gamma(void);
446
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400447void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
448void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500449struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500450
Harry Wentland45622362017-09-12 15:58:20 -0400451/*
452 * This structure holds a surface address. There could be multiple addresses
453 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
454 * as frame durations and DCC format can also be set.
455 */
456struct dc_flip_addrs {
457 struct dc_plane_address address;
458 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400459 /* TODO: add flip duration for FreeSync */
460};
461
Aric Cyrab2541b2016-12-29 15:27:12 -0500462bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400463 struct dc *dc);
464
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400465/* Surface update type is used by dc_update_surfaces_and_stream
466 * The update type is determined at the very beginning of the function based
467 * on parameters passed in and decides how much programming (or updating) is
468 * going to be done during the call.
469 *
470 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
471 * logical calculations or hardware register programming. This update MUST be
472 * ISR safe on windows. Currently fast update will only be used to flip surface
473 * address.
474 *
475 * UPDATE_TYPE_MED is used for slower updates which require significant hw
476 * re-programming however do not affect bandwidth consumption or clock
477 * requirements. At present, this is the level at which front end updates
478 * that do not require us to run bw_calcs happen. These are in/out transfer func
479 * updates, viewport offset changes, recout size changes and pixel depth changes.
480 * This update can be done at ISR, but we want to minimize how often this happens.
481 *
482 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
483 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
484 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
485 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
486 * a full update. This cannot be done at ISR level and should be a rare event.
487 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
488 * underscan we don't expect to see this call at all.
489 */
490
Leon Elazar5869b0f2017-03-01 12:30:11 -0500491enum surface_update_type {
492 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400493 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500494 UPDATE_TYPE_FULL, /* may need to shuffle resources */
495};
496
Harry Wentland45622362017-09-12 15:58:20 -0400497/*******************************************************************************
498 * Stream Interfaces
499 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400500
501struct dc_stream_status {
502 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400503 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400504 int plane_count;
505 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400506
507 /*
508 * link this stream passes through
509 */
510 struct dc_link *link;
511};
512
Harry Wentland0971c402017-07-27 09:33:33 -0400513struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400514 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400515 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400516
Aric Cyrab2541b2016-12-29 15:27:12 -0500517 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400518 struct rect dst; /* stream addressable area */
519
520 struct audio_info audio_info;
521
Harry Wentland45622362017-09-12 15:58:20 -0400522 struct freesync_context freesync_ctx;
523
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400524 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400525 struct colorspace_transform gamut_remap_matrix;
526 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400527
528 enum signal_type output_signal;
529
530 enum dc_color_space output_color_space;
531 enum dc_dither_option dither_option;
532
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500533 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400534
535 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400536 /* TODO: custom INFO packets */
537 /* TODO: ABM info (DMCU) */
538 /* TODO: PSR info */
539 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400540
541 /* from core_stream struct */
542 struct dc_context *ctx;
543
544 /* used by DCP and FMT */
545 struct bit_depth_reduction_params bit_depth_params;
546 struct clamping_and_pixel_encoding_params clamping;
547
548 int phy_pix_clk;
549 enum signal_type signal;
550
551 struct dc_stream_status status;
552
553 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000554 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400555};
556
Leon Elazara783e7b2017-03-09 14:38:15 -0500557struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500558 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500559 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400560 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500561};
562
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400563bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400564 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500565
566/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500567 * Set up surface attributes and associate to a stream
568 * The surfaces parameter is an absolute set of all surface active for the stream.
569 * If no surfaces are provided, the stream will be blanked; no memory read.
570 * Any flip related attribute changes must be done through this interface.
571 *
572 * After this call:
573 * Surfaces attributes are programmed and configured to be composed into stream.
574 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500575 */
576
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400577bool dc_commit_planes_to_stream(
578 struct dc *dc,
579 struct dc_plane_state **plane_states,
580 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400581 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400582 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500583
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400584void dc_commit_updates_for_stream(struct dc *dc,
585 struct dc_surface_update *srf_updates,
586 int surface_count,
587 struct dc_stream_state *stream,
588 struct dc_stream_update *stream_update,
589 struct dc_plane_state **plane_states,
590 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500591/*
592 * Log the current stream state.
593 */
594void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400595 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500596 struct dal_logger *dc_logger,
597 enum dc_log_type log_type);
598
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400599uint8_t dc_get_current_stream_count(struct dc *dc);
600struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500601
602/*
603 * Return the current frame counter.
604 */
Harry Wentland0971c402017-07-27 09:33:33 -0400605uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500606
607/* TODO: Return parsed values rather than direct register read
608 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
609 * being refactored properly to be dce-specific
610 */
Harry Wentland0971c402017-07-27 09:33:33 -0400611bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400612 uint32_t *v_blank_start,
613 uint32_t *v_blank_end,
614 uint32_t *h_position,
615 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500616
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400617bool dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400618 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400619 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400620 struct dc_stream_state *stream);
621
622bool dc_remove_stream_from_ctx(
623 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400624 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400625 struct dc_stream_state *stream);
626
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400627
628bool dc_add_plane_to_context(
629 const struct dc *dc,
630 struct dc_stream_state *stream,
631 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400632 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400633
634bool dc_remove_plane_from_context(
635 const struct dc *dc,
636 struct dc_stream_state *stream,
637 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400638 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400639
640bool dc_rem_all_planes_for_stream(
641 const struct dc *dc,
642 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400643 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400644
645bool dc_add_all_planes_for_stream(
646 const struct dc *dc,
647 struct dc_stream_state *stream,
648 struct dc_plane_state * const *plane_states,
649 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400650 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400651
Aric Cyrab2541b2016-12-29 15:27:12 -0500652/*
653 * Structure to store surface/stream associations for validation
654 */
655struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400656 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400657 struct dc_plane_state *plane_states[MAX_SURFACES];
658 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500659};
660
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400661bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400662
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400663bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400664
Yongqiang Sune750d562017-09-20 17:06:18 -0400665enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400666 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400667 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400668
Aric Cyrab2541b2016-12-29 15:27:12 -0500669/*
670 * This function takes a stream and checks if it is guaranteed to be supported.
671 * Guaranteed means that MAX_COFUNC similar streams are supported.
672 *
673 * After this call:
674 * No hardware is programmed for call. Only validation is done.
675 */
676
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400677
678void dc_resource_state_construct(
679 const struct dc *dc,
680 struct dc_state *dst_ctx);
681
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400682void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400683 const struct dc_state *src_ctx,
684 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400685
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400686void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400687 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400688 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400689
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400690void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400691
Aric Cyrab2541b2016-12-29 15:27:12 -0500692/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500693 * TODO update to make it about validation sets
694 * Set up streams and links associated to drive sinks
695 * The streams parameter is an absolute set of all active streams.
696 *
697 * After this call:
698 * Phy, Encoder, Timing Generator are programmed and enabled.
699 * New streams are enabled with blank stream; no memory read.
700 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400701bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500702
703/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500704 * Set up streams and links associated to drive sinks
705 * The streams parameter is an absolute set of all active streams.
706 *
707 * After this call:
708 * Phy, Encoder, Timing Generator are programmed and enabled.
709 * New streams are enabled with blank stream; no memory read.
710 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500711/*
712 * Enable stereo when commit_streams is not required,
713 * for example, frame alternate.
714 */
715bool dc_enable_stereo(
716 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400717 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400718 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500719 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500720
Harry Wentland45622362017-09-12 15:58:20 -0400721/**
722 * Create a new default stream for the requested sink
723 */
Harry Wentland0971c402017-07-27 09:33:33 -0400724struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400725
Harry Wentland0971c402017-07-27 09:33:33 -0400726void dc_stream_retain(struct dc_stream_state *dc_stream);
727void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400728
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400729struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400730 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400731
Leon Elazar5869b0f2017-03-01 12:30:11 -0500732enum surface_update_type dc_check_update_surfaces_for_stream(
733 struct dc *dc,
734 struct dc_surface_update *updates,
735 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400736 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500737 const struct dc_stream_status *stream_status);
738
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400739
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400740struct dc_state *dc_create_state(void);
741void dc_retain_state(struct dc_state *context);
742void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400743
Harry Wentland45622362017-09-12 15:58:20 -0400744/*******************************************************************************
745 * Link Interfaces
746 ******************************************************************************/
747
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400748struct dpcd_caps {
749 union dpcd_rev dpcd_rev;
750 union max_lane_count max_ln_count;
751 union max_down_spread max_down_spread;
752
753 /* dongle type (DP converter, CV smart dongle) */
754 enum display_dongle_type dongle_type;
755 /* Dongle's downstream count. */
756 union sink_count sink_count;
757 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
758 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
759 struct dc_dongle_caps dongle_caps;
760
761 uint32_t sink_dev_id;
762 uint32_t branch_dev_id;
763 int8_t branch_dev_name[6];
764 int8_t branch_hw_revision;
765
766 bool allow_invalid_MSA_timing_param;
767 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400768 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400769};
770
771struct dc_link_status {
772 struct dpcd_caps *dpcd_caps;
773};
774
775/* DP MST stream allocation (payload bandwidth number) */
776struct link_mst_stream_allocation {
777 /* DIG front */
778 const struct stream_encoder *stream_enc;
779 /* associate DRM payload table with DC stream encoder */
780 uint8_t vcp_id;
781 /* number of slots required for the DP stream in transport packet */
782 uint8_t slot_count;
783};
784
785/* DP MST stream allocation table */
786struct link_mst_stream_allocation_table {
787 /* number of DP video streams */
788 int stream_count;
789 /* array of stream allocations */
790 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
791};
792
Harry Wentland45622362017-09-12 15:58:20 -0400793/*
794 * A link contains one or more sinks and their connected status.
795 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
796 */
797struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400798 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400799 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400800 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400801 unsigned int link_index;
802 enum dc_connection_type type;
803 enum signal_type connector_signal;
804 enum dc_irq_source irq_source_hpd;
805 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
806 /* caps is the same as reported_link_cap. link_traing use
807 * reported_link_cap. Will clean up. TODO
808 */
809 struct dc_link_settings reported_link_cap;
810 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400811 struct dc_link_settings cur_link_settings;
812 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400813 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400814
815 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400816
817 uint8_t hpd_src;
818
Harry Wentland45622362017-09-12 15:58:20 -0400819 uint8_t link_enc_hw_inst;
820
Harry Wentland45622362017-09-12 15:58:20 -0400821 bool test_pattern_enabled;
822 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500823
824 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400825
826 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400827
828 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400829
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400830 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400831
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400832 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400833
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400834 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400835
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400836 struct link_encoder *link_enc;
837 struct graphics_object_id link_id;
838 union ddi_channel_mapping ddi_channel_mapping;
839 struct connector_device_tag_info device_tag;
840 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400841 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400842 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400843 enum edp_revision edp_revision;
844 bool psr_enabled;
845
846 /* MST record stream using this link */
847 struct link_flags {
848 bool dp_keep_receiver_powered;
849 } wa_flags;
850 struct link_mst_stream_allocation_table mst_stream_alloc_table;
851
852 struct dc_link_status link_status;
853
Harry Wentland45622362017-09-12 15:58:20 -0400854};
855
856const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
857
858/*
859 * Return an enumerated dc_link. dc_link order is constant and determined at
860 * boot time. They cannot be created or destroyed.
861 * Use dc_get_caps() to get number of links.
862 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000863static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
864{
865 return dc->links[link_index];
866}
Harry Wentland45622362017-09-12 15:58:20 -0400867
Harry Wentland45622362017-09-12 15:58:20 -0400868/* Set backlight level of an embedded panel (eDP, LVDS). */
869bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400870 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400871
Charlene Liuc7299702017-08-28 16:28:34 -0400872bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400873
Amy Zhang7db4ded2017-05-30 16:16:57 -0400874bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
875
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400876bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400877 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400878 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400879
880/* Request DC to detect if there is a Panel connected.
881 * boot - If this call is during initial boot.
882 * Return false for any type of detection failure or MST detection
883 * true otherwise. True meaning further action is required (status update
884 * and OS notification).
885 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400886enum dc_detect_reason {
887 DETECT_REASON_BOOT,
888 DETECT_REASON_HPD,
889 DETECT_REASON_HPDRX,
890};
891
892bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400893
894/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
895 * Return:
896 * true - Downstream port status changed. DM should call DC to do the
897 * detection.
898 * false - no change in Downstream port status. No further action required
899 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400900bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400901 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400902
903struct dc_sink_init_data;
904
905struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400906 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400907 const uint8_t *edid,
908 int len,
909 struct dc_sink_init_data *init_data);
910
911void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400912 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400913 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400914
915/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400916
917void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400918 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400919 struct link_training_settings *lt_settings);
920
Ding Wang820e3932017-07-13 12:09:57 -0400921enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400922 struct dc_link *link,
923 const struct dc_link_settings *link_setting,
924 bool skip_video_pattern);
925
926void dc_link_dp_enable_hpd(const struct dc_link *link);
927
928void dc_link_dp_disable_hpd(const struct dc_link *link);
929
930bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400931 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400932 enum dp_test_pattern test_pattern,
933 const struct link_training_settings *p_link_settings,
934 const unsigned char *p_custom_pattern,
935 unsigned int cust_pattern_size);
936
937/*******************************************************************************
938 * Sink Interfaces - A sink corresponds to a display output device
939 ******************************************************************************/
940
xhdu8c895312017-03-21 11:05:32 -0400941struct dc_container_id {
942 // 128bit GUID in binary form
943 unsigned char guid[16];
944 // 8 byte port ID -> ELD.PortID
945 unsigned int portId[2];
946 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
947 unsigned short manufacturerName;
948 // 2 byte product code -> ELD.ProductCode
949 unsigned short productCode;
950};
951
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500952
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500953
Harry Wentland45622362017-09-12 15:58:20 -0400954/*
955 * The sink structure contains EDID and other display device properties
956 */
957struct dc_sink {
958 enum signal_type sink_signal;
959 struct dc_edid dc_edid; /* raw edid */
960 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400961 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500962 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500963 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500964 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400965 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400966
967 /* private to DC core */
968 struct dc_link *link;
969 struct dc_context *ctx;
970
971 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000972 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400973};
974
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400975void dc_sink_retain(struct dc_sink *sink);
976void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400977
Harry Wentland45622362017-09-12 15:58:20 -0400978struct dc_sink_init_data {
979 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400980 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400981 uint32_t dongle_max_pix_clk;
982 bool converter_disable_audio;
983};
984
985struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
986
987/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -0500988 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -0400989 ******************************************************************************/
990/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -0500991bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -0400992 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -0400993 const struct dc_cursor_attributes *attributes);
994
Aric Cyrab2541b2016-12-29 15:27:12 -0500995bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -0400996 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -0400997 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -0400998
999/* Newer interfaces */
1000struct dc_cursor {
1001 struct dc_plane_address address;
1002 struct dc_cursor_attributes attributes;
1003};
1004
Harry Wentland45622362017-09-12 15:58:20 -04001005/*******************************************************************************
1006 * Interrupt interfaces
1007 ******************************************************************************/
1008enum dc_irq_source dc_interrupt_to_irq_source(
1009 struct dc *dc,
1010 uint32_t src_id,
1011 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001012void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001013void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1014enum dc_irq_source dc_get_hpd_irq_source_at_index(
1015 struct dc *dc, uint32_t link_index);
1016
1017/*******************************************************************************
1018 * Power Interfaces
1019 ******************************************************************************/
1020
1021void dc_set_power_state(
1022 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001023 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001024void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001025
Harry Wentland45622362017-09-12 15:58:20 -04001026/*
1027 * DPCD access interfaces
1028 */
1029
Harry Wentland45622362017-09-12 15:58:20 -04001030bool dc_submit_i2c(
1031 struct dc *dc,
1032 uint32_t link_index,
1033 struct i2c_command *cmd);
1034
Anthony Koo5e7773a2017-01-23 16:55:20 -05001035
Harry Wentland45622362017-09-12 15:58:20 -04001036#endif /* DC_INTERFACE_H_ */