Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2011-2012 Intel Corporation |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice (including the next |
| 12 | * paragraph) shall be included in all copies or substantial portions of the |
| 13 | * Software. |
| 14 | * |
| 15 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 16 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 17 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 18 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 19 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 20 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS |
| 21 | * IN THE SOFTWARE. |
| 22 | * |
| 23 | * Authors: |
| 24 | * Ben Widawsky <ben@bwidawsk.net> |
| 25 | * |
| 26 | */ |
| 27 | |
| 28 | /* |
| 29 | * This file implements HW context support. On gen5+ a HW context consists of an |
| 30 | * opaque GPU object which is referenced at times of context saves and restores. |
| 31 | * With RC6 enabled, the context is also referenced as the GPU enters and exists |
| 32 | * from RC6 (GPU has it's own internal power context, except on gen5). Though |
| 33 | * something like a context does exist for the media ring, the code only |
| 34 | * supports contexts for the render ring. |
| 35 | * |
| 36 | * In software, there is a distinction between contexts created by the user, |
| 37 | * and the default HW context. The default HW context is used by GPU clients |
| 38 | * that do not request setup of their own hardware context. The default |
| 39 | * context's state is never restored to help prevent programming errors. This |
| 40 | * would happen if a client ran and piggy-backed off another clients GPU state. |
| 41 | * The default context only exists to give the GPU some offset to load as the |
| 42 | * current to invoke a save of the context we actually care about. In fact, the |
| 43 | * code could likely be constructed, albeit in a more complicated fashion, to |
| 44 | * never use the default context, though that limits the driver's ability to |
| 45 | * swap out, and/or destroy other contexts. |
| 46 | * |
| 47 | * All other contexts are created as a request by the GPU client. These contexts |
| 48 | * store GPU state, and thus allow GPU clients to not re-emit state (and |
| 49 | * potentially query certain state) at any time. The kernel driver makes |
| 50 | * certain that the appropriate commands are inserted. |
| 51 | * |
| 52 | * The context life cycle is semi-complicated in that context BOs may live |
| 53 | * longer than the context itself because of the way the hardware, and object |
| 54 | * tracking works. Below is a very crude representation of the state machine |
| 55 | * describing the context life. |
| 56 | * refcount pincount active |
| 57 | * S0: initial state 0 0 0 |
| 58 | * S1: context created 1 0 0 |
| 59 | * S2: context is currently running 2 1 X |
| 60 | * S3: GPU referenced, but not current 2 0 1 |
| 61 | * S4: context is current, but destroyed 1 1 0 |
| 62 | * S5: like S3, but destroyed 1 0 1 |
| 63 | * |
| 64 | * The most common (but not all) transitions: |
| 65 | * S0->S1: client creates a context |
| 66 | * S1->S2: client submits execbuf with context |
| 67 | * S2->S3: other clients submits execbuf with context |
| 68 | * S3->S1: context object was retired |
| 69 | * S3->S2: clients submits another execbuf |
| 70 | * S2->S4: context destroy called with current context |
| 71 | * S3->S5->S0: destroy path |
| 72 | * S4->S5->S0: destroy path on current context |
| 73 | * |
| 74 | * There are two confusing terms used above: |
| 75 | * The "current context" means the context which is currently running on the |
Damien Lespiau | 508842a | 2013-08-30 14:40:26 +0100 | [diff] [blame] | 76 | * GPU. The GPU has loaded its state already and has stored away the gtt |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 77 | * offset of the BO. The GPU is not actively referencing the data at this |
| 78 | * offset, but it will on the next context switch. The only way to avoid this |
| 79 | * is to do a GPU reset. |
| 80 | * |
| 81 | * An "active context' is one which was previously the "current context" and is |
| 82 | * on the active list waiting for the next context switch to occur. Until this |
| 83 | * happens, the object must remain at the same gtt offset. It is therefore |
| 84 | * possible to destroy a context, but it is still active. |
| 85 | * |
| 86 | */ |
| 87 | |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 88 | #include <drm/drmP.h> |
| 89 | #include <drm/i915_drm.h> |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 90 | #include "i915_drv.h" |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 91 | #include "i915_trace.h" |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 92 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 93 | /* This is a HW constraint. The value below is the largest known requirement |
| 94 | * I've seen in a spec to date, and that was a workaround for a non-shipping |
| 95 | * part. It should be safe to decrease this, but it's more future proof as is. |
| 96 | */ |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 97 | #define GEN6_CONTEXT_ALIGN (64<<10) |
| 98 | #define GEN7_CONTEXT_ALIGN 4096 |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 99 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 100 | static size_t get_context_alignment(struct drm_device *dev) |
| 101 | { |
| 102 | if (IS_GEN6(dev)) |
| 103 | return GEN6_CONTEXT_ALIGN; |
| 104 | |
| 105 | return GEN7_CONTEXT_ALIGN; |
| 106 | } |
| 107 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 108 | static int get_context_size(struct drm_device *dev) |
| 109 | { |
| 110 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 111 | int ret; |
| 112 | u32 reg; |
| 113 | |
| 114 | switch (INTEL_INFO(dev)->gen) { |
| 115 | case 6: |
| 116 | reg = I915_READ(CXT_SIZE); |
| 117 | ret = GEN6_CXT_TOTAL_SIZE(reg) * 64; |
| 118 | break; |
| 119 | case 7: |
Ben Widawsky | 4f91dd6 | 2012-07-18 10:10:09 -0700 | [diff] [blame] | 120 | reg = I915_READ(GEN7_CXT_SIZE); |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 121 | if (IS_HASWELL(dev)) |
Ben Widawsky | a0de80a | 2013-06-25 21:53:40 -0700 | [diff] [blame] | 122 | ret = HSW_CXT_TOTAL_SIZE; |
Ben Widawsky | 2e4291e | 2012-07-24 20:47:30 -0700 | [diff] [blame] | 123 | else |
| 124 | ret = GEN7_CXT_TOTAL_SIZE(reg) * 64; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 125 | break; |
Ben Widawsky | 8897644 | 2013-11-02 21:07:05 -0700 | [diff] [blame] | 126 | case 8: |
| 127 | ret = GEN8_CXT_TOTAL_SIZE; |
| 128 | break; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 129 | default: |
| 130 | BUG(); |
| 131 | } |
| 132 | |
| 133 | return ret; |
| 134 | } |
| 135 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 136 | static void i915_gem_context_clean(struct intel_context *ctx) |
| 137 | { |
| 138 | struct i915_hw_ppgtt *ppgtt = ctx->ppgtt; |
| 139 | struct i915_vma *vma, *next; |
| 140 | |
Tvrtko Ursulin | 61fb588 | 2015-10-08 15:37:00 +0100 | [diff] [blame] | 141 | if (!ppgtt) |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 142 | return; |
| 143 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 144 | list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list, |
Chris Wilson | 1c7f4bc | 2016-02-26 11:03:19 +0000 | [diff] [blame] | 145 | vm_link) { |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 146 | if (WARN_ON(__i915_vma_unbind_no_wait(vma))) |
| 147 | break; |
| 148 | } |
| 149 | } |
| 150 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 151 | void i915_gem_context_free(struct kref *ctx_ref) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 152 | { |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 153 | struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 154 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 155 | trace_i915_context_free(ctx); |
| 156 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 157 | if (i915.enable_execlists) |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 158 | intel_lr_context_free(ctx); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 159 | |
Tvrtko Ursulin | e9f24d5 | 2015-10-05 13:26:36 +0100 | [diff] [blame] | 160 | /* |
| 161 | * This context is going away and we need to remove all VMAs still |
| 162 | * around. This is to handle imported shared objects for which |
| 163 | * destructor did not run when their handles were closed. |
| 164 | */ |
| 165 | i915_gem_context_clean(ctx); |
| 166 | |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 167 | i915_ppgtt_put(ctx->ppgtt); |
| 168 | |
Ben Widawsky | 2f29579 | 2014-07-01 11:17:47 -0700 | [diff] [blame] | 169 | if (ctx->legacy_hw_ctx.rcs_state) |
| 170 | drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base); |
Ben Widawsky | c7c48df | 2013-12-06 14:11:15 -0800 | [diff] [blame] | 171 | list_del(&ctx->link); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 172 | kfree(ctx); |
| 173 | } |
| 174 | |
Oscar Mateo | 8c857917 | 2014-07-24 17:04:14 +0100 | [diff] [blame] | 175 | struct drm_i915_gem_object * |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 176 | i915_gem_alloc_context_obj(struct drm_device *dev, size_t size) |
| 177 | { |
| 178 | struct drm_i915_gem_object *obj; |
| 179 | int ret; |
| 180 | |
Ville Syrjälä | 5261392 | 2015-06-29 20:28:35 +0300 | [diff] [blame] | 181 | obj = i915_gem_alloc_object(dev, size); |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 182 | if (obj == NULL) |
| 183 | return ERR_PTR(-ENOMEM); |
| 184 | |
| 185 | /* |
| 186 | * Try to make the context utilize L3 as well as LLC. |
| 187 | * |
| 188 | * On VLV we don't have L3 controls in the PTEs so we |
| 189 | * shouldn't touch the cache level, especially as that |
| 190 | * would make the object snooped which might have a |
| 191 | * negative performance impact. |
Wayne Boyer | 4d3e904 | 2015-12-08 09:38:52 -0800 | [diff] [blame] | 192 | * |
| 193 | * Snooping is required on non-llc platforms in execlist |
| 194 | * mode, but since all GGTT accesses use PAT entry 0 we |
| 195 | * get snooping anyway regardless of cache_level. |
| 196 | * |
| 197 | * This is only applicable for Ivy Bridge devices since |
| 198 | * later platforms don't have L3 control bits in the PTE. |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 199 | */ |
Wayne Boyer | 4d3e904 | 2015-12-08 09:38:52 -0800 | [diff] [blame] | 200 | if (IS_IVYBRIDGE(dev)) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 201 | ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC); |
| 202 | /* Failure shouldn't ever happen this early */ |
| 203 | if (WARN_ON(ret)) { |
| 204 | drm_gem_object_unreference(&obj->base); |
| 205 | return ERR_PTR(ret); |
| 206 | } |
| 207 | } |
| 208 | |
| 209 | return obj; |
| 210 | } |
| 211 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 212 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 213 | __create_hw_context(struct drm_device *dev, |
Daniel Vetter | ee960be | 2014-08-06 15:04:45 +0200 | [diff] [blame] | 214 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 215 | { |
| 216 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 217 | struct intel_context *ctx; |
Tejun Heo | c8c470a | 2013-02-27 17:04:10 -0800 | [diff] [blame] | 218 | int ret; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 219 | |
Ben Widawsky | f94982b | 2012-11-10 10:56:04 -0800 | [diff] [blame] | 220 | ctx = kzalloc(sizeof(*ctx), GFP_KERNEL); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 221 | if (ctx == NULL) |
| 222 | return ERR_PTR(-ENOMEM); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 223 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 224 | kref_init(&ctx->ref); |
Ben Widawsky | a33afea | 2013-09-17 21:12:45 -0700 | [diff] [blame] | 225 | list_add_tail(&ctx->link, &dev_priv->context_list); |
Chris Wilson | 9ea4fee | 2015-05-05 09:17:29 +0100 | [diff] [blame] | 226 | ctx->i915 = dev_priv; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 227 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 228 | if (dev_priv->hw_context_size) { |
Oscar Mateo | aa0c13d | 2014-07-03 16:27:58 +0100 | [diff] [blame] | 229 | struct drm_i915_gem_object *obj = |
| 230 | i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size); |
| 231 | if (IS_ERR(obj)) { |
| 232 | ret = PTR_ERR(obj); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 233 | goto err_out; |
| 234 | } |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 235 | ctx->legacy_hw_ctx.rcs_state = obj; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 236 | } |
| 237 | |
| 238 | /* Default context will never have a file_priv */ |
| 239 | if (file_priv != NULL) { |
| 240 | ret = idr_alloc(&file_priv->context_idr, ctx, |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 241 | DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 242 | if (ret < 0) |
| 243 | goto err_out; |
| 244 | } else |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 245 | ret = DEFAULT_CONTEXT_HANDLE; |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 246 | |
| 247 | ctx->file_priv = file_priv; |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 248 | ctx->user_handle = ret; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 249 | /* NB: Mark all slices as needing a remap so that when the context first |
| 250 | * loads it will restore whatever remap state already exists. If there |
| 251 | * is no remap info, it will be a NOP. */ |
| 252 | ctx->remap_slice = (1 << NUM_L3_SLICES(dev)) - 1; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 253 | |
Chris Wilson | 676fa57 | 2014-12-24 08:13:39 -0800 | [diff] [blame] | 254 | ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD; |
| 255 | |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 256 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 257 | |
| 258 | err_out: |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 259 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 260 | return ERR_PTR(ret); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 261 | } |
| 262 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 263 | /** |
| 264 | * The default context needs to exist per ring that uses contexts. It stores the |
| 265 | * context state of the GPU for applications that don't utilize HW contexts, as |
| 266 | * well as an idle case. |
| 267 | */ |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 268 | static struct intel_context * |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 269 | i915_gem_create_context(struct drm_device *dev, |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 270 | struct drm_i915_file_private *file_priv) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 271 | { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 272 | const bool is_global_default_ctx = file_priv == NULL; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 273 | struct intel_context *ctx; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 274 | int ret = 0; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 275 | |
Ben Widawsky | b731d33 | 2013-12-06 14:10:59 -0800 | [diff] [blame] | 276 | BUG_ON(!mutex_is_locked(&dev->struct_mutex)); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 277 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 278 | ctx = __create_hw_context(dev, file_priv); |
Ben Widawsky | 146937e | 2012-06-29 10:30:39 -0700 | [diff] [blame] | 279 | if (IS_ERR(ctx)) |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 280 | return ctx; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 281 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 282 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 283 | /* We may need to do things with the shrinker which |
| 284 | * require us to immediately switch back to the default |
| 285 | * context. This can cause a problem as pinning the |
| 286 | * default context also requires GTT space which may not |
| 287 | * be available. To avoid this we always pin the default |
| 288 | * context. |
| 289 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 290 | ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state, |
Daniel Vetter | 1ec9e26 | 2014-02-14 14:01:11 +0100 | [diff] [blame] | 291 | get_context_alignment(dev), 0); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 292 | if (ret) { |
| 293 | DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret); |
| 294 | goto err_destroy; |
| 295 | } |
| 296 | } |
| 297 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 298 | if (USES_FULL_PPGTT(dev)) { |
Daniel Vetter | 4d88470 | 2014-08-06 15:04:47 +0200 | [diff] [blame] | 299 | struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 300 | |
| 301 | if (IS_ERR_OR_NULL(ppgtt)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 302 | DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n", |
| 303 | PTR_ERR(ppgtt)); |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 304 | ret = PTR_ERR(ppgtt); |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 305 | goto err_unpin; |
Daniel Vetter | ae6c480 | 2014-08-06 15:04:53 +0200 | [diff] [blame] | 306 | } |
| 307 | |
| 308 | ctx->ppgtt = ppgtt; |
| 309 | } |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 310 | |
Daniele Ceraolo Spurio | 198c974 | 2014-11-10 13:44:31 +0000 | [diff] [blame] | 311 | trace_i915_context_create(ctx); |
| 312 | |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 313 | return ctx; |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 314 | |
Chris Wilson | 42c3b60 | 2014-01-23 19:40:02 +0000 | [diff] [blame] | 315 | err_unpin: |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 316 | if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) |
| 317 | i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state); |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 318 | err_destroy: |
Chris Wilson | 37876df | 2015-08-08 14:02:36 +0100 | [diff] [blame] | 319 | idr_remove(&file_priv->context_idr, ctx->user_handle); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 320 | i915_gem_context_unreference(ctx); |
Ben Widawsky | a45d0f6 | 2013-12-06 14:11:05 -0800 | [diff] [blame] | 321 | return ERR_PTR(ret); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 322 | } |
| 323 | |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 324 | static void i915_gem_context_unpin(struct intel_context *ctx, |
| 325 | struct intel_engine_cs *engine) |
| 326 | { |
Tvrtko Ursulin | f4e2dec | 2016-01-28 10:29:57 +0000 | [diff] [blame] | 327 | if (i915.enable_execlists) { |
| 328 | intel_lr_context_unpin(ctx, engine); |
| 329 | } else { |
| 330 | if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state) |
| 331 | i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state); |
| 332 | i915_gem_context_unreference(ctx); |
| 333 | } |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 334 | } |
| 335 | |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 336 | void i915_gem_context_reset(struct drm_device *dev) |
| 337 | { |
| 338 | struct drm_i915_private *dev_priv = dev->dev_private; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 339 | int i; |
| 340 | |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 341 | if (i915.enable_execlists) { |
| 342 | struct intel_context *ctx; |
| 343 | |
Tvrtko Ursulin | a0b4a6a | 2016-01-28 10:29:56 +0000 | [diff] [blame] | 344 | list_for_each_entry(ctx, &dev_priv->context_list, link) |
Tvrtko Ursulin | 7d774ca | 2016-04-12 15:40:42 +0100 | [diff] [blame] | 345 | intel_lr_context_reset(dev_priv, ctx); |
Thomas Daniel | 3e5b6f0 | 2015-02-16 16:12:53 +0000 | [diff] [blame] | 346 | } |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 347 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 348 | for (i = 0; i < I915_NUM_ENGINES; i++) { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 349 | struct intel_engine_cs *engine = &dev_priv->engine[i]; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 350 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 351 | if (engine->last_context) { |
| 352 | i915_gem_context_unpin(engine->last_context, engine); |
| 353 | engine->last_context = NULL; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 354 | } |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 355 | } |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 356 | |
| 357 | /* Force the GPU state to be reinitialised on enabling */ |
| 358 | dev_priv->kernel_context->legacy_hw_ctx.initialized = false; |
Ben Widawsky | acce9ff | 2013-12-06 14:11:03 -0800 | [diff] [blame] | 359 | } |
| 360 | |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 361 | int i915_gem_context_init(struct drm_device *dev) |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 362 | { |
| 363 | struct drm_i915_private *dev_priv = dev->dev_private; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 364 | struct intel_context *ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 365 | |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 366 | /* Init should only be called once per module load. Eventually the |
| 367 | * restriction on the context_disabled check can be loosened. */ |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 368 | if (WARN_ON(dev_priv->kernel_context)) |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 369 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 370 | |
Zhiyuan Lv | a0bd6c3 | 2015-08-28 15:41:16 +0800 | [diff] [blame] | 371 | if (intel_vgpu_active(dev) && HAS_LOGICAL_RING_CONTEXTS(dev)) { |
| 372 | if (!i915.enable_execlists) { |
| 373 | DRM_INFO("Only EXECLIST mode is supported in vgpu.\n"); |
| 374 | return -EINVAL; |
| 375 | } |
| 376 | } |
| 377 | |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 378 | if (i915.enable_execlists) { |
| 379 | /* NB: intentionally left blank. We will allocate our own |
| 380 | * backing objects as we need them, thank you very much */ |
| 381 | dev_priv->hw_context_size = 0; |
| 382 | } else if (HAS_HW_CONTEXTS(dev)) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 383 | dev_priv->hw_context_size = round_up(get_context_size(dev), 4096); |
| 384 | if (dev_priv->hw_context_size > (1<<20)) { |
| 385 | DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n", |
| 386 | dev_priv->hw_context_size); |
| 387 | dev_priv->hw_context_size = 0; |
| 388 | } |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 389 | } |
| 390 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 391 | ctx = i915_gem_create_context(dev, NULL); |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 392 | if (IS_ERR(ctx)) { |
| 393 | DRM_ERROR("Failed to create default global context (error %ld)\n", |
| 394 | PTR_ERR(ctx)); |
| 395 | return PTR_ERR(ctx); |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 396 | } |
| 397 | |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 398 | dev_priv->kernel_context = ctx; |
Oscar Mateo | ede7d42 | 2014-07-24 17:04:12 +0100 | [diff] [blame] | 399 | |
| 400 | DRM_DEBUG_DRIVER("%s context support initialized\n", |
| 401 | i915.enable_execlists ? "LR" : |
| 402 | dev_priv->hw_context_size ? "HW" : "fake"); |
Ben Widawsky | 8245be3 | 2013-11-06 13:56:29 -0200 | [diff] [blame] | 403 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 404 | } |
| 405 | |
| 406 | void i915_gem_context_fini(struct drm_device *dev) |
| 407 | { |
| 408 | struct drm_i915_private *dev_priv = dev->dev_private; |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 409 | struct intel_context *dctx = dev_priv->kernel_context; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 410 | int i; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 411 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 412 | if (dctx->legacy_hw_ctx.rcs_state) { |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 413 | /* The only known way to stop the gpu from accessing the hw context is |
| 414 | * to reset it. Do this as the very last operation to avoid confusing |
| 415 | * other code, leading to spurious errors. */ |
Mika Kuoppala | ee4b6fa | 2016-03-16 17:54:00 +0200 | [diff] [blame] | 416 | intel_gpu_reset(dev, ALL_ENGINES); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 417 | |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 418 | /* When default context is created and switched to, base object refcount |
| 419 | * will be 2 (+1 from object creation and +1 from do_switch()). |
| 420 | * i915_gem_context_fini() will be called after gpu_idle() has switched |
| 421 | * to default context. So we need to unreference the base object once |
| 422 | * to offset the do_switch part, so that i915_gem_context_unreference() |
| 423 | * can then free the base object correctly. */ |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 424 | WARN_ON(!dev_priv->engine[RCS].last_context); |
Chris Wilson | d3b448d | 2014-05-16 18:59:00 +0100 | [diff] [blame] | 425 | |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 426 | i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 427 | } |
| 428 | |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 429 | for (i = I915_NUM_ENGINES; --i >= 0;) { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 430 | struct intel_engine_cs *engine = &dev_priv->engine[i]; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 431 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 432 | if (engine->last_context) { |
| 433 | i915_gem_context_unpin(engine->last_context, engine); |
| 434 | engine->last_context = NULL; |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 435 | } |
Ben Widawsky | 71b76d0 | 2013-10-14 10:01:37 -0700 | [diff] [blame] | 436 | } |
| 437 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 438 | i915_gem_context_unreference(dctx); |
Dave Gordon | ed54c1a | 2016-01-19 19:02:54 +0000 | [diff] [blame] | 439 | dev_priv->kernel_context = NULL; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 440 | } |
| 441 | |
John Harrison | b3dd6b9 | 2015-05-29 17:43:40 +0100 | [diff] [blame] | 442 | int i915_gem_context_enable(struct drm_i915_gem_request *req) |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 443 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 444 | struct intel_engine_cs *engine = req->engine; |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 445 | int ret; |
Ben Widawsky | bdf4fd7 | 2013-12-06 14:11:18 -0800 | [diff] [blame] | 446 | |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 447 | if (i915.enable_execlists) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 448 | if (engine->init_context == NULL) |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 449 | return 0; |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 450 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 451 | ret = engine->init_context(req); |
Thomas Daniel | e7778be | 2014-12-02 12:50:48 +0000 | [diff] [blame] | 452 | } else |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 453 | ret = i915_switch_context(req); |
John Harrison | 90638cc | 2015-05-29 17:43:37 +0100 | [diff] [blame] | 454 | |
| 455 | if (ret) { |
| 456 | DRM_ERROR("ring init context: %d\n", ret); |
| 457 | return ret; |
| 458 | } |
Ben Widawsky | 2fa48d8 | 2013-12-06 14:11:04 -0800 | [diff] [blame] | 459 | |
| 460 | return 0; |
| 461 | } |
| 462 | |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 463 | static int context_idr_cleanup(int id, void *p, void *data) |
| 464 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 465 | struct intel_context *ctx = p; |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 466 | |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 467 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 468 | return 0; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 469 | } |
| 470 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 471 | int i915_gem_context_open(struct drm_device *dev, struct drm_file *file) |
| 472 | { |
| 473 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 474 | struct intel_context *ctx; |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 475 | |
| 476 | idr_init(&file_priv->context_idr); |
| 477 | |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 478 | mutex_lock(&dev->struct_mutex); |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 479 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 480 | mutex_unlock(&dev->struct_mutex); |
| 481 | |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 482 | if (IS_ERR(ctx)) { |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 483 | idr_destroy(&file_priv->context_idr); |
Oscar Mateo | f83d651 | 2014-05-22 14:13:38 +0100 | [diff] [blame] | 484 | return PTR_ERR(ctx); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 485 | } |
| 486 | |
Ben Widawsky | e422b88 | 2013-12-06 14:10:58 -0800 | [diff] [blame] | 487 | return 0; |
| 488 | } |
| 489 | |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 490 | void i915_gem_context_close(struct drm_device *dev, struct drm_file *file) |
| 491 | { |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 492 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 493 | |
Daniel Vetter | 73c273e | 2012-06-19 20:27:39 +0200 | [diff] [blame] | 494 | idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 495 | idr_destroy(&file_priv->context_idr); |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 496 | } |
| 497 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 498 | struct intel_context * |
Ben Widawsky | 4052105 | 2012-06-04 14:42:43 -0700 | [diff] [blame] | 499 | i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id) |
| 500 | { |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 501 | struct intel_context *ctx; |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 502 | |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 503 | ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 504 | if (!ctx) |
| 505 | return ERR_PTR(-ENOENT); |
| 506 | |
| 507 | return ctx; |
Ben Widawsky | 254f965 | 2012-06-04 14:42:42 -0700 | [diff] [blame] | 508 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 509 | |
| 510 | static inline int |
John Harrison | 1d719cd | 2015-05-29 17:43:52 +0100 | [diff] [blame] | 511 | mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 512 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 513 | struct intel_engine_cs *engine = req->engine; |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 514 | u32 flags = hw_flags | MI_MM_SPACE_GTT; |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 515 | const int num_rings = |
| 516 | /* Use an extended w/a on ivb+ if signalling from other rings */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 517 | i915_semaphore_is_enabled(engine->dev) ? |
| 518 | hweight32(INTEL_INFO(engine->dev)->ring_mask) - 1 : |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 519 | 0; |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 520 | int len, ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 521 | |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 522 | /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB |
| 523 | * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value |
| 524 | * explicitly, so we rely on the value at ring init, stored in |
| 525 | * itlb_before_ctx_switch. |
| 526 | */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 527 | if (IS_GEN6(engine->dev)) { |
| 528 | ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0); |
Ben Widawsky | 12b0286 | 2012-06-04 14:42:50 -0700 | [diff] [blame] | 529 | if (ret) |
| 530 | return ret; |
| 531 | } |
| 532 | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 533 | /* These flags are for resource streamer on HSW+ */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 534 | if (IS_HASWELL(engine->dev) || INTEL_INFO(engine->dev)->gen >= 8) |
Abdiel Janulgue | 4c436d55 | 2015-06-16 13:39:41 +0300 | [diff] [blame] | 535 | flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 536 | else if (INTEL_INFO(engine->dev)->gen < 8) |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 537 | flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN); |
| 538 | |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 539 | |
| 540 | len = 4; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 541 | if (INTEL_INFO(engine->dev)->gen >= 7) |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 542 | len += 2 + (num_rings ? 4*num_rings + 6 : 0); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 543 | |
John Harrison | 5fb9de1 | 2015-05-29 17:44:07 +0100 | [diff] [blame] | 544 | ret = intel_ring_begin(req, len); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 545 | if (ret) |
| 546 | return ret; |
| 547 | |
Ville Syrjälä | b3f797a | 2014-04-28 14:31:09 +0300 | [diff] [blame] | 548 | /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 549 | if (INTEL_INFO(engine->dev)->gen >= 7) { |
| 550 | intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 551 | if (num_rings) { |
| 552 | struct intel_engine_cs *signaller; |
| 553 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 554 | intel_ring_emit(engine, |
| 555 | MI_LOAD_REGISTER_IMM(num_rings)); |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 556 | for_each_engine(signaller, to_i915(engine->dev)) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 557 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 558 | continue; |
| 559 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 560 | intel_ring_emit_reg(engine, |
| 561 | RING_PSMI_CTL(signaller->mmio_base)); |
| 562 | intel_ring_emit(engine, |
| 563 | _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 564 | } |
| 565 | } |
| 566 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 567 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 568 | intel_ring_emit(engine, MI_NOOP); |
| 569 | intel_ring_emit(engine, MI_SET_CONTEXT); |
| 570 | intel_ring_emit(engine, |
| 571 | i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) | |
Ben Widawsky | e80f14b | 2014-08-18 10:35:28 -0700 | [diff] [blame] | 572 | flags); |
Ville Syrjälä | 2b7e808 | 2014-01-22 21:32:43 +0200 | [diff] [blame] | 573 | /* |
| 574 | * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP |
| 575 | * WaMiSetContext_Hang:snb,ivb,vlv |
| 576 | */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 577 | intel_ring_emit(engine, MI_NOOP); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 578 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 579 | if (INTEL_INFO(engine->dev)->gen >= 7) { |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 580 | if (num_rings) { |
| 581 | struct intel_engine_cs *signaller; |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 582 | i915_reg_t last_reg = {}; /* keep gcc quiet */ |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 583 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 584 | intel_ring_emit(engine, |
| 585 | MI_LOAD_REGISTER_IMM(num_rings)); |
Dave Gordon | b4ac5af | 2016-03-24 11:20:38 +0000 | [diff] [blame] | 586 | for_each_engine(signaller, to_i915(engine->dev)) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 587 | if (signaller == engine) |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 588 | continue; |
| 589 | |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 590 | last_reg = RING_PSMI_CTL(signaller->mmio_base); |
| 591 | intel_ring_emit_reg(engine, last_reg); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 592 | intel_ring_emit(engine, |
| 593 | _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE)); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 594 | } |
Chris Wilson | e9135c4 | 2016-04-13 17:35:10 +0100 | [diff] [blame] | 595 | |
| 596 | /* Insert a delay before the next switch! */ |
| 597 | intel_ring_emit(engine, |
| 598 | MI_STORE_REGISTER_MEM | |
| 599 | MI_SRM_LRM_GLOBAL_GTT); |
| 600 | intel_ring_emit_reg(engine, last_reg); |
| 601 | intel_ring_emit(engine, engine->scratch.gtt_offset); |
| 602 | intel_ring_emit(engine, MI_NOOP); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 603 | } |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 604 | intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE); |
Chris Wilson | 2c55018 | 2014-12-16 10:02:27 +0000 | [diff] [blame] | 605 | } |
Ben Widawsky | e37ec39 | 2012-06-04 14:42:48 -0700 | [diff] [blame] | 606 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 607 | intel_ring_advance(engine); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 608 | |
| 609 | return ret; |
| 610 | } |
| 611 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 612 | static inline bool skip_rcs_switch(struct intel_engine_cs *engine, |
| 613 | struct intel_context *from, |
| 614 | struct intel_context *to) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 615 | { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 616 | if (to->remap_slice) |
| 617 | return false; |
| 618 | |
Daniel Vetter | 9258811 | 2015-04-14 17:35:19 +0200 | [diff] [blame] | 619 | if (to->ppgtt && from == to && |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 620 | !(intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings)) |
Daniel Vetter | 9258811 | 2015-04-14 17:35:19 +0200 | [diff] [blame] | 621 | return true; |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 622 | |
| 623 | return false; |
| 624 | } |
| 625 | |
| 626 | static bool |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 627 | needs_pd_load_pre(struct intel_engine_cs *engine, struct intel_context *to) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 628 | { |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 629 | if (!to->ppgtt) |
| 630 | return false; |
| 631 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 632 | if (engine->last_context == to && |
| 633 | !(intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings)) |
| 634 | return false; |
| 635 | |
| 636 | if (engine->id != RCS) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 637 | return true; |
| 638 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 639 | if (INTEL_INFO(engine->dev)->gen < 8) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 640 | return true; |
| 641 | |
| 642 | return false; |
| 643 | } |
| 644 | |
| 645 | static bool |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 646 | needs_pd_load_post(struct intel_engine_cs *engine, struct intel_context *to, |
| 647 | u32 hw_flags) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 648 | { |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 649 | struct drm_i915_private *dev_priv = engine->dev->dev_private; |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 650 | |
| 651 | if (!to->ppgtt) |
| 652 | return false; |
| 653 | |
Tvrtko Ursulin | 0bc40be | 2016-03-16 11:00:37 +0000 | [diff] [blame] | 654 | if (!IS_GEN8(engine->dev)) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 655 | return false; |
| 656 | |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 657 | if (engine != &dev_priv->engine[RCS]) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 658 | return false; |
| 659 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 660 | if (hw_flags & MI_RESTORE_INHIBIT) |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 661 | return true; |
| 662 | |
| 663 | return false; |
| 664 | } |
| 665 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 666 | static int do_rcs_switch(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 667 | { |
John Harrison | abd68d9 | 2015-05-29 17:43:42 +0100 | [diff] [blame] | 668 | struct intel_context *to = req->ctx; |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 669 | struct intel_engine_cs *engine = req->engine; |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 670 | struct intel_context *from = engine->last_context; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 671 | u32 hw_flags = 0; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 672 | bool uninitialized = false; |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 673 | int ret, i; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 674 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 675 | if (skip_rcs_switch(engine, from, to)) |
Chris Wilson | 9a3b530 | 2012-07-15 12:34:24 +0100 | [diff] [blame] | 676 | return 0; |
| 677 | |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 678 | /* Trying to pin first makes error handling easier. */ |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 679 | ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state, |
| 680 | get_context_alignment(engine->dev), |
| 681 | 0); |
| 682 | if (ret) |
| 683 | return ret; |
Ben Widawsky | 67e3d297 | 2013-12-06 14:11:01 -0800 | [diff] [blame] | 684 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 685 | /* |
| 686 | * Pin can switch back to the default context if we end up calling into |
| 687 | * evict_everything - as a last ditch gtt defrag effort that also |
| 688 | * switches to the default context. Hence we need to reload from here. |
| 689 | */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 690 | from = engine->last_context; |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 691 | |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 692 | if (needs_pd_load_pre(engine, to)) { |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 693 | /* Older GENs and non render rings still want the load first, |
| 694 | * "PP_DCLV followed by PP_DIR_BASE register through Load |
| 695 | * Register Immediate commands in Ring Buffer before submitting |
| 696 | * a context."*/ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 697 | trace_switch_mm(engine, to); |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 698 | ret = to->ppgtt->switch_mm(to->ppgtt, req); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 699 | if (ret) |
| 700 | goto unpin_out; |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 701 | |
| 702 | /* Doing a PD load always reloads the page dirs */ |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 703 | to->ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 704 | } |
| 705 | |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 706 | /* |
| 707 | * Clear this page out of any CPU caches for coherent swap-in/out. Note |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 708 | * that thanks to write = false in this call and us not setting any gpu |
| 709 | * write domains when putting a context object onto the active list |
| 710 | * (when switching away from it), this won't block. |
Daniel Vetter | acc240d | 2013-12-05 15:42:34 +0100 | [diff] [blame] | 711 | * |
| 712 | * XXX: We need a real interface to do this instead of trickery. |
| 713 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 714 | ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 715 | if (ret) |
| 716 | goto unpin_out; |
Chris Wilson | d3373a2 | 2012-07-15 12:34:22 +0100 | [diff] [blame] | 717 | |
Chris Wilson | 42f1cae | 2015-11-27 13:28:55 +0000 | [diff] [blame] | 718 | if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to)) { |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 719 | hw_flags |= MI_RESTORE_INHIBIT; |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 720 | /* NB: If we inhibit the restore, the context is not allowed to |
| 721 | * die because future work may end up depending on valid address |
| 722 | * space. This means we must enforce that a page table load |
| 723 | * occur when this occurs. */ |
| 724 | } else if (to->ppgtt && |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 725 | (intel_engine_flag(engine) & to->ppgtt->pd_dirty_rings)) { |
Ben Widawsky | 563222a | 2015-03-19 12:53:28 +0000 | [diff] [blame] | 726 | hw_flags |= MI_FORCE_RESTORE; |
Tvrtko Ursulin | 666796d | 2016-03-16 11:00:39 +0000 | [diff] [blame] | 727 | to->ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
Daniel Vetter | 9258811 | 2015-04-14 17:35:19 +0200 | [diff] [blame] | 728 | } |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 729 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 730 | /* We should never emit switch_mm more than once */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 731 | WARN_ON(needs_pd_load_pre(engine, to) && |
| 732 | needs_pd_load_post(engine, to, hw_flags)); |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 733 | |
John Harrison | 1d719cd | 2015-05-29 17:43:52 +0100 | [diff] [blame] | 734 | ret = mi_set_context(req, hw_flags); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 735 | if (ret) |
| 736 | goto unpin_out; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 737 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 738 | /* GEN8 does *not* require an explicit reload if the PDPs have been |
| 739 | * setup, and we do not wish to move them. |
| 740 | */ |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 741 | if (needs_pd_load_post(engine, to, hw_flags)) { |
| 742 | trace_switch_mm(engine, to); |
John Harrison | e85b26d | 2015-05-29 17:43:56 +0100 | [diff] [blame] | 743 | ret = to->ppgtt->switch_mm(to->ppgtt, req); |
Ben Widawsky | 317b4e9 | 2015-03-16 16:00:55 +0000 | [diff] [blame] | 744 | /* The hardware context switch is emitted, but we haven't |
| 745 | * actually changed the state - so it's probably safe to bail |
| 746 | * here. Still, let the user know something dangerous has |
| 747 | * happened. |
| 748 | */ |
| 749 | if (ret) { |
| 750 | DRM_ERROR("Failed to change address space on context switch\n"); |
| 751 | goto unpin_out; |
| 752 | } |
| 753 | } |
| 754 | |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 755 | for (i = 0; i < MAX_L3_SLICES; i++) { |
| 756 | if (!(to->remap_slice & (1<<i))) |
| 757 | continue; |
| 758 | |
John Harrison | 6909a66 | 2015-05-29 17:43:51 +0100 | [diff] [blame] | 759 | ret = i915_gem_l3_remap(req, i); |
Ben Widawsky | 3ccfd19 | 2013-09-18 19:03:18 -0700 | [diff] [blame] | 760 | /* If it failed, try again next round */ |
| 761 | if (ret) |
| 762 | DRM_DEBUG_DRIVER("L3 remapping failed\n"); |
| 763 | else |
| 764 | to->remap_slice &= ~(1<<i); |
| 765 | } |
| 766 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 767 | /* The backing object for the context is done after switching to the |
| 768 | * *next* context. Therefore we cannot retire the previous context until |
| 769 | * the next context has already started running. In fact, the below code |
| 770 | * is a bit suboptimal because the retiring can occur simply after the |
| 771 | * MI_SET_CONTEXT instead of when the next seqno has completed. |
| 772 | */ |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 773 | if (from != NULL) { |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 774 | from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION; |
John Harrison | b2af037 | 2015-05-29 17:43:50 +0100 | [diff] [blame] | 775 | i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 776 | /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the |
| 777 | * whole damn pipeline, we don't need to explicitly mark the |
| 778 | * object dirty. The only exception is that the context must be |
| 779 | * correct in case the object gets swapped out. Ideally we'd be |
| 780 | * able to defer doing this until we know the object would be |
| 781 | * swapped, but there is no way to do that yet. |
| 782 | */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 783 | from->legacy_hw_ctx.rcs_state->dirty = 1; |
Chris Wilson | b259b31 | 2012-07-15 12:34:23 +0100 | [diff] [blame] | 784 | |
Chris Wilson | c0321e2 | 2013-08-26 19:50:53 -0300 | [diff] [blame] | 785 | /* obj is kept alive until the next request by its active ref */ |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 786 | i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state); |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 787 | i915_gem_context_unreference(from); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 788 | } |
| 789 | |
Ben Widawsky | 6702cf1 | 2015-03-16 16:00:58 +0000 | [diff] [blame] | 790 | uninitialized = !to->legacy_hw_ctx.initialized; |
Oscar Mateo | ea0c76f | 2014-07-03 16:27:59 +0100 | [diff] [blame] | 791 | to->legacy_hw_ctx.initialized = true; |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 792 | |
Chris Wilson | 112522f | 2013-05-02 16:48:07 +0300 | [diff] [blame] | 793 | i915_gem_context_reference(to); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 794 | engine->last_context = to; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 795 | |
Chris Wilson | 967ab6b | 2014-05-30 14:16:30 +0100 | [diff] [blame] | 796 | if (uninitialized) { |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 797 | if (engine->init_context) { |
| 798 | ret = engine->init_context(req); |
Arun Siluvery | 86d7f23 | 2014-08-26 14:44:50 +0100 | [diff] [blame] | 799 | if (ret) |
| 800 | DRM_ERROR("ring init context: %d\n", ret); |
| 801 | } |
Mika Kuoppala | 46470fc9 | 2014-05-21 19:01:06 +0300 | [diff] [blame] | 802 | } |
| 803 | |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 804 | return 0; |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 805 | |
| 806 | unpin_out: |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 807 | i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state); |
Ben Widawsky | 7e0d96b | 2013-12-06 14:11:26 -0800 | [diff] [blame] | 808 | return ret; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 809 | } |
| 810 | |
| 811 | /** |
| 812 | * i915_switch_context() - perform a GPU context switch. |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 813 | * @req: request for which we'll execute the context switch |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 814 | * |
| 815 | * The context life cycle is simple. The context refcount is incremented and |
| 816 | * decremented by 1 and create and destroy. If the context is in use by the GPU, |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 817 | * it will have a refcount > 1. This allows us to destroy the context abstract |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 818 | * object while letting the normal object tracking destroy the backing BO. |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 819 | * |
| 820 | * This function should not be used in execlists mode. Instead the context is |
| 821 | * switched by writing to the ELSP and requests keep a reference to their |
| 822 | * context. |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 823 | */ |
John Harrison | ba01cc9 | 2015-05-29 17:43:41 +0100 | [diff] [blame] | 824 | int i915_switch_context(struct drm_i915_gem_request *req) |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 825 | { |
Tvrtko Ursulin | 4a570db | 2016-03-16 11:00:38 +0000 | [diff] [blame] | 826 | struct intel_engine_cs *engine = req->engine; |
Tvrtko Ursulin | 39dabec | 2016-03-17 13:04:10 +0000 | [diff] [blame] | 827 | struct drm_i915_private *dev_priv = req->i915; |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 828 | |
Thomas Daniel | ecdb5fd | 2014-08-20 16:29:24 +0100 | [diff] [blame] | 829 | WARN_ON(i915.enable_execlists); |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 830 | WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex)); |
| 831 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 832 | if (engine->id != RCS || |
| 833 | req->ctx->legacy_hw_ctx.rcs_state == NULL) { |
| 834 | struct intel_context *to = req->ctx; |
| 835 | |
| 836 | if (needs_pd_load_pre(engine, to)) { |
| 837 | int ret; |
| 838 | |
| 839 | trace_switch_mm(engine, to); |
| 840 | ret = to->ppgtt->switch_mm(to->ppgtt, req); |
| 841 | if (ret) |
| 842 | return ret; |
| 843 | |
| 844 | /* Doing a PD load always reloads the page dirs */ |
| 845 | to->ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine); |
| 846 | } |
| 847 | |
| 848 | if (to != engine->last_context) { |
| 849 | i915_gem_context_reference(to); |
Tvrtko Ursulin | e2f8039 | 2016-03-16 11:00:36 +0000 | [diff] [blame] | 850 | if (engine->last_context) |
| 851 | i915_gem_context_unreference(engine->last_context); |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 852 | engine->last_context = to; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 853 | } |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 854 | |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 855 | return 0; |
Mika Kuoppala | a95f6a0 | 2014-03-14 16:22:10 +0200 | [diff] [blame] | 856 | } |
Ben Widawsky | c482972 | 2013-12-06 14:11:20 -0800 | [diff] [blame] | 857 | |
Chris Wilson | e1a8daa | 2016-04-13 17:35:13 +0100 | [diff] [blame^] | 858 | return do_rcs_switch(req); |
Ben Widawsky | e055684 | 2012-06-04 14:42:46 -0700 | [diff] [blame] | 859 | } |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 860 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 861 | static bool contexts_enabled(struct drm_device *dev) |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 862 | { |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 863 | return i915.enable_execlists || to_i915(dev)->hw_context_size; |
Chris Wilson | 691e641 | 2014-04-09 09:07:36 +0100 | [diff] [blame] | 864 | } |
| 865 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 866 | int i915_gem_context_create_ioctl(struct drm_device *dev, void *data, |
| 867 | struct drm_file *file) |
| 868 | { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 869 | struct drm_i915_gem_context_create *args = data; |
| 870 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 871 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 872 | int ret; |
| 873 | |
Oscar Mateo | ec3e996 | 2014-07-24 17:04:18 +0100 | [diff] [blame] | 874 | if (!contexts_enabled(dev)) |
Daniel Vetter | 5fa8be6 | 2012-06-19 17:16:01 +0200 | [diff] [blame] | 875 | return -ENODEV; |
| 876 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 877 | if (args->pad != 0) |
| 878 | return -EINVAL; |
| 879 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 880 | ret = i915_mutex_lock_interruptible(dev); |
| 881 | if (ret) |
| 882 | return ret; |
| 883 | |
Daniel Vetter | d624d86 | 2014-08-06 15:04:54 +0200 | [diff] [blame] | 884 | ctx = i915_gem_create_context(dev, file_priv); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 885 | mutex_unlock(&dev->struct_mutex); |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 886 | if (IS_ERR(ctx)) |
| 887 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 888 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 889 | args->ctx_id = ctx->user_handle; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 890 | DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id); |
| 891 | |
Dan Carpenter | be63638 | 2012-07-17 09:44:49 +0300 | [diff] [blame] | 892 | return 0; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 893 | } |
| 894 | |
| 895 | int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data, |
| 896 | struct drm_file *file) |
| 897 | { |
| 898 | struct drm_i915_gem_context_destroy *args = data; |
| 899 | struct drm_i915_file_private *file_priv = file->driver_priv; |
Oscar Mateo | 273497e | 2014-05-22 14:13:37 +0100 | [diff] [blame] | 900 | struct intel_context *ctx; |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 901 | int ret; |
| 902 | |
Chris Wilson | b31e513 | 2016-02-05 16:45:59 +0000 | [diff] [blame] | 903 | if (args->pad != 0) |
| 904 | return -EINVAL; |
| 905 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 906 | if (args->ctx_id == DEFAULT_CONTEXT_HANDLE) |
Ben Widawsky | c2cf241 | 2013-12-24 16:02:54 -0800 | [diff] [blame] | 907 | return -ENOENT; |
Ben Widawsky | 0eea67e | 2013-12-06 14:11:19 -0800 | [diff] [blame] | 908 | |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 909 | ret = i915_mutex_lock_interruptible(dev); |
| 910 | if (ret) |
| 911 | return ret; |
| 912 | |
| 913 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 914 | if (IS_ERR(ctx)) { |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 915 | mutex_unlock(&dev->struct_mutex); |
Ben Widawsky | 72ad5c4 | 2014-01-02 19:50:27 -1000 | [diff] [blame] | 916 | return PTR_ERR(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 917 | } |
| 918 | |
Oscar Mateo | 821d66d | 2014-07-03 16:28:00 +0100 | [diff] [blame] | 919 | idr_remove(&ctx->file_priv->context_idr, ctx->user_handle); |
Mika Kuoppala | dce3271 | 2013-04-30 13:30:33 +0300 | [diff] [blame] | 920 | i915_gem_context_unreference(ctx); |
Ben Widawsky | 8462481 | 2012-06-04 14:42:54 -0700 | [diff] [blame] | 921 | mutex_unlock(&dev->struct_mutex); |
| 922 | |
| 923 | DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id); |
| 924 | return 0; |
| 925 | } |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 926 | |
| 927 | int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data, |
| 928 | struct drm_file *file) |
| 929 | { |
| 930 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 931 | struct drm_i915_gem_context_param *args = data; |
| 932 | struct intel_context *ctx; |
| 933 | int ret; |
| 934 | |
| 935 | ret = i915_mutex_lock_interruptible(dev); |
| 936 | if (ret) |
| 937 | return ret; |
| 938 | |
| 939 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
| 940 | if (IS_ERR(ctx)) { |
| 941 | mutex_unlock(&dev->struct_mutex); |
| 942 | return PTR_ERR(ctx); |
| 943 | } |
| 944 | |
| 945 | args->size = 0; |
| 946 | switch (args->param) { |
| 947 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 948 | args->value = ctx->hang_stats.ban_period_seconds; |
| 949 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 950 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 951 | args->value = ctx->flags & CONTEXT_NO_ZEROMAP; |
| 952 | break; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 953 | case I915_CONTEXT_PARAM_GTT_SIZE: |
| 954 | if (ctx->ppgtt) |
| 955 | args->value = ctx->ppgtt->base.total; |
| 956 | else if (to_i915(dev)->mm.aliasing_ppgtt) |
| 957 | args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total; |
| 958 | else |
Joonas Lahtinen | 62106b4 | 2016-03-18 10:42:57 +0200 | [diff] [blame] | 959 | args->value = to_i915(dev)->ggtt.base.total; |
Chris Wilson | fa8848f | 2015-10-14 14:17:11 +0100 | [diff] [blame] | 960 | break; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 961 | default: |
| 962 | ret = -EINVAL; |
| 963 | break; |
| 964 | } |
| 965 | mutex_unlock(&dev->struct_mutex); |
| 966 | |
| 967 | return ret; |
| 968 | } |
| 969 | |
| 970 | int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data, |
| 971 | struct drm_file *file) |
| 972 | { |
| 973 | struct drm_i915_file_private *file_priv = file->driver_priv; |
| 974 | struct drm_i915_gem_context_param *args = data; |
| 975 | struct intel_context *ctx; |
| 976 | int ret; |
| 977 | |
| 978 | ret = i915_mutex_lock_interruptible(dev); |
| 979 | if (ret) |
| 980 | return ret; |
| 981 | |
| 982 | ctx = i915_gem_context_get(file_priv, args->ctx_id); |
| 983 | if (IS_ERR(ctx)) { |
| 984 | mutex_unlock(&dev->struct_mutex); |
| 985 | return PTR_ERR(ctx); |
| 986 | } |
| 987 | |
| 988 | switch (args->param) { |
| 989 | case I915_CONTEXT_PARAM_BAN_PERIOD: |
| 990 | if (args->size) |
| 991 | ret = -EINVAL; |
| 992 | else if (args->value < ctx->hang_stats.ban_period_seconds && |
| 993 | !capable(CAP_SYS_ADMIN)) |
| 994 | ret = -EPERM; |
| 995 | else |
| 996 | ctx->hang_stats.ban_period_seconds = args->value; |
| 997 | break; |
David Weinehall | b1b3827 | 2015-05-20 17:00:13 +0300 | [diff] [blame] | 998 | case I915_CONTEXT_PARAM_NO_ZEROMAP: |
| 999 | if (args->size) { |
| 1000 | ret = -EINVAL; |
| 1001 | } else { |
| 1002 | ctx->flags &= ~CONTEXT_NO_ZEROMAP; |
| 1003 | ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0; |
| 1004 | } |
| 1005 | break; |
Chris Wilson | c9dc0f3 | 2014-12-24 08:13:40 -0800 | [diff] [blame] | 1006 | default: |
| 1007 | ret = -EINVAL; |
| 1008 | break; |
| 1009 | } |
| 1010 | mutex_unlock(&dev->struct_mutex); |
| 1011 | |
| 1012 | return ret; |
| 1013 | } |