blob: 446a23bee14008bb5589916f01f3c618d73a2f3f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * SuperH on-chip serial module support. (SCI with no FIFO / with FIFO)
3 *
Paul Mundtf43dc232011-01-13 15:06:28 +09004 * Copyright (C) 2002 - 2011 Paul Mundt
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01005 * Copyright (C) 2015 Glider bvba
Markus Brunner3ea6bc32007-08-20 08:59:33 +09006 * Modified to support SH7720 SCIF. Markus Brunner, Mark Jonas (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
8 * based off of the old drivers/char/sh-sci.c by:
9 *
10 * Copyright (C) 1999, 2000 Niibe Yutaka
11 * Copyright (C) 2000 Sugioka Toshinobu
12 * Modified to support multiple serial ports. Stuart Menefy (May 2000).
13 * Modified to support SecureEdge. David McCullough (2002)
14 * Modified to support SH7300 SCIF. Takashi Kusuda (Jun 2003).
Magnus Dammd89ddd12007-07-25 11:42:56 +090015 * Removed SH7300 support (Jul 2007).
Linus Torvalds1da177e2005-04-16 15:20:36 -070016 *
17 * This file is subject to the terms and conditions of the GNU General Public
18 * License. See the file "COPYING" in the main directory of this archive
19 * for more details.
20 */
Paul Mundt0b3d4ef2007-03-14 13:22:37 +090021#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
22#define SUPPORT_SYSRQ
23#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070024
25#undef DEBUG
26
Paul Mundt85f094e2008-04-25 16:04:20 +090027#include <linux/clk.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010028#include <linux/console.h>
Paul Mundtfa5da2f2007-03-08 17:27:37 +090029#include <linux/ctype.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010030#include <linux/cpufreq.h>
31#include <linux/delay.h>
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +090032#include <linux/dmaengine.h>
Magnus Damm5beabc72011-08-02 09:42:54 +000033#include <linux/dma-mapping.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010034#include <linux/err.h>
35#include <linux/errno.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010036#include <linux/init.h>
37#include <linux/interrupt.h>
38#include <linux/ioport.h>
39#include <linux/major.h>
40#include <linux/module.h>
41#include <linux/mm.h>
Bastian Hecht20bdcab2013-12-06 10:59:54 +010042#include <linux/of.h>
Laurent Pinchart8fb96312013-12-06 10:59:10 +010043#include <linux/platform_device.h>
44#include <linux/pm_runtime.h>
45#include <linux/scatterlist.h>
46#include <linux/serial.h>
47#include <linux/serial_sci.h>
48#include <linux/sh_dma.h>
49#include <linux/slab.h>
50#include <linux/string.h>
51#include <linux/sysrq.h>
52#include <linux/timer.h>
53#include <linux/tty.h>
54#include <linux/tty_flip.h>
Paul Mundt85f094e2008-04-25 16:04:20 +090055
56#ifdef CONFIG_SUPERH
Paul Mundte108b2c2006-09-27 16:32:13 +090057#include <asm/sh_bios.h>
Paul Mundtb7a76e42006-02-01 03:06:06 -080058#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -070059
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +020060#include "serial_mctrl_gpio.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070061#include "sh-sci.h"
62
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +010063/* Offsets into the sci_port->irqs array */
64enum {
65 SCIx_ERI_IRQ,
66 SCIx_RXI_IRQ,
67 SCIx_TXI_IRQ,
68 SCIx_BRI_IRQ,
69 SCIx_NR_IRQS,
70
71 SCIx_MUX_IRQ = SCIx_NR_IRQS, /* special case */
72};
73
74#define SCIx_IRQ_IS_MUXED(port) \
75 ((port)->irqs[SCIx_ERI_IRQ] == \
76 (port)->irqs[SCIx_RXI_IRQ]) || \
77 ((port)->irqs[SCIx_ERI_IRQ] && \
78 ((port)->irqs[SCIx_RXI_IRQ] < 0))
79
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010080enum SCI_CLKS {
81 SCI_FCK, /* Functional Clock */
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +010082 SCI_SCK, /* Optional External Clock */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +010083 SCI_BRG_INT, /* Optional BRG Internal Clock Source */
84 SCI_SCIF_CLK, /* Optional BRG External Clock Source */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +010085 SCI_NUM_CLKS
86};
87
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010088/* Bit x set means sampling rate x + 1 is supported */
89#define SCI_SR(x) BIT((x) - 1)
90#define SCI_SR_RANGE(x, y) GENMASK((y) - 1, (x) - 1)
91
Geert Uytterhoeven92a05742016-01-04 14:45:22 +010092#define SCI_SR_SCIFAB SCI_SR(5) | SCI_SR(7) | SCI_SR(11) | \
93 SCI_SR(13) | SCI_SR(16) | SCI_SR(17) | \
94 SCI_SR(19) | SCI_SR(27)
95
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +010096#define min_sr(_port) ffs((_port)->sampling_rate_mask)
97#define max_sr(_port) fls((_port)->sampling_rate_mask)
98
99/* Iterate over all supported sampling rates, from high to low */
100#define for_each_sr(_sr, _port) \
101 for ((_sr) = max_sr(_port); (_sr) >= min_sr(_port); (_sr)--) \
102 if ((_port)->sampling_rate_mask & SCI_SR((_sr)))
103
Laurent Pincharte095ee62017-01-11 16:43:34 +0200104struct plat_sci_reg {
105 u8 offset, size;
106};
107
108struct sci_port_params {
109 const struct plat_sci_reg regs[SCIx_NR_REGS];
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200110 unsigned int fifosize;
111 unsigned int overrun_reg;
112 unsigned int overrun_mask;
113 unsigned int sampling_rate_mask;
114 unsigned int error_mask;
115 unsigned int error_clear;
Laurent Pincharte095ee62017-01-11 16:43:34 +0200116};
117
Paul Mundte108b2c2006-09-27 16:32:13 +0900118struct sci_port {
119 struct uart_port port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700120
Paul Mundtce6738b2011-01-19 15:24:40 +0900121 /* Platform configuration */
Laurent Pincharte095ee62017-01-11 16:43:34 +0200122 const struct sci_port_params *params;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +0200123 const struct plat_sci_port *cfg;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +0100124 unsigned int sampling_rate_mask;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +0900125 resource_size_t reg_size;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +0200126 struct mctrl_gpios *gpios;
Paul Mundte108b2c2006-09-27 16:32:13 +0900127
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100128 /* Clocks */
129 struct clk *clks[SCI_NUM_CLKS];
130 unsigned long clk_rates[SCI_NUM_CLKS];
Paul Mundtedad1f22009-11-25 16:23:35 +0900131
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +0100132 int irqs[SCIx_NR_IRQS];
Paul Mundt9174fc82011-06-28 15:25:36 +0900133 char *irqstr[SCIx_NR_IRQS];
134
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900135 struct dma_chan *chan_tx;
136 struct dma_chan *chan_rx;
Paul Mundtf43dc232011-01-13 15:06:28 +0900137
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900138#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900139 dma_cookie_t cookie_tx;
140 dma_cookie_t cookie_rx[2];
141 dma_cookie_t active_rx;
Geert Uytterhoeven79904422015-08-21 20:02:42 +0200142 dma_addr_t tx_dma_addr;
143 unsigned int tx_dma_len;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900144 struct scatterlist sg_rx[2];
Yoshihiro Shimoda7b39d902015-08-21 20:02:54 +0200145 void *rx_buf[2];
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900146 size_t buf_len_rx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900147 struct work_struct work_tx;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900148 struct timer_list rx_timer;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +0000149 unsigned int rx_timeout;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900150#endif
Ulrich Hecht03940372017-02-03 11:38:18 +0100151 unsigned int rx_frame;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100152 int rx_trigger;
Ulrich Hecht03940372017-02-03 11:38:18 +0100153 struct timer_list rx_fifo_timer;
154 int rx_fifo_timeout;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200155
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200156 bool has_rtscts;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +0200157 bool autorts;
Paul Mundte108b2c2006-09-27 16:32:13 +0900158};
159
Paul Mundte108b2c2006-09-27 16:32:13 +0900160#define SCI_NPORTS CONFIG_SERIAL_SH_SCI_NR_UARTS
161
162static struct sci_port sci_ports[SCI_NPORTS];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163static struct uart_driver sci_uart_driver;
164
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900165static inline struct sci_port *
166to_sci_port(struct uart_port *uart)
167{
168 return container_of(uart, struct sci_port, port);
169}
170
Laurent Pincharte095ee62017-01-11 16:43:34 +0200171static const struct sci_port_params sci_port_params[SCIx_NR_REGTYPES] = {
Paul Mundt61a69762011-06-14 12:40:19 +0900172 /*
173 * Common SCI definitions, dependent on the port's regshift
174 * value.
175 */
176 [SCIx_SCI_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200177 .regs = {
178 [SCSMR] = { 0x00, 8 },
179 [SCBRR] = { 0x01, 8 },
180 [SCSCR] = { 0x02, 8 },
181 [SCxTDR] = { 0x03, 8 },
182 [SCxSR] = { 0x04, 8 },
183 [SCxRDR] = { 0x05, 8 },
184 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200185 .fifosize = 1,
186 .overrun_reg = SCxSR,
187 .overrun_mask = SCI_ORER,
188 .sampling_rate_mask = SCI_SR(32),
189 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
190 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900191 },
192
193 /*
Laurent Pincharta752ba12017-01-11 16:43:32 +0200194 * Common definitions for legacy IrDA ports.
Paul Mundt61a69762011-06-14 12:40:19 +0900195 */
196 [SCIx_IRDA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200197 .regs = {
198 [SCSMR] = { 0x00, 8 },
199 [SCBRR] = { 0x02, 8 },
200 [SCSCR] = { 0x04, 8 },
201 [SCxTDR] = { 0x06, 8 },
202 [SCxSR] = { 0x08, 16 },
203 [SCxRDR] = { 0x0a, 8 },
204 [SCFCR] = { 0x0c, 8 },
205 [SCFDR] = { 0x0e, 16 },
206 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200207 .fifosize = 1,
208 .overrun_reg = SCxSR,
209 .overrun_mask = SCI_ORER,
210 .sampling_rate_mask = SCI_SR(32),
211 .error_mask = SCI_DEFAULT_ERROR_MASK | SCI_ORER,
212 .error_clear = SCI_ERROR_CLEAR & ~SCI_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900213 },
214
215 /*
216 * Common SCIFA definitions.
217 */
218 [SCIx_SCIFA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200219 .regs = {
220 [SCSMR] = { 0x00, 16 },
221 [SCBRR] = { 0x04, 8 },
222 [SCSCR] = { 0x08, 16 },
223 [SCxTDR] = { 0x20, 8 },
224 [SCxSR] = { 0x14, 16 },
225 [SCxRDR] = { 0x24, 8 },
226 [SCFCR] = { 0x18, 16 },
227 [SCFDR] = { 0x1c, 16 },
228 [SCPCR] = { 0x30, 16 },
229 [SCPDR] = { 0x34, 16 },
230 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200231 .fifosize = 64,
232 .overrun_reg = SCxSR,
233 .overrun_mask = SCIFA_ORER,
234 .sampling_rate_mask = SCI_SR_SCIFAB,
235 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
236 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900237 },
238
239 /*
240 * Common SCIFB definitions.
241 */
242 [SCIx_SCIFB_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200243 .regs = {
244 [SCSMR] = { 0x00, 16 },
245 [SCBRR] = { 0x04, 8 },
246 [SCSCR] = { 0x08, 16 },
247 [SCxTDR] = { 0x40, 8 },
248 [SCxSR] = { 0x14, 16 },
249 [SCxRDR] = { 0x60, 8 },
250 [SCFCR] = { 0x18, 16 },
251 [SCTFDR] = { 0x38, 16 },
252 [SCRFDR] = { 0x3c, 16 },
253 [SCPCR] = { 0x30, 16 },
254 [SCPDR] = { 0x34, 16 },
255 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200256 .fifosize = 256,
257 .overrun_reg = SCxSR,
258 .overrun_mask = SCIFA_ORER,
259 .sampling_rate_mask = SCI_SR_SCIFAB,
260 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
261 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900262 },
263
264 /*
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100265 * Common SH-2(A) SCIF definitions for ports with FIFO data
266 * count registers.
267 */
268 [SCIx_SH2_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200269 .regs = {
270 [SCSMR] = { 0x00, 16 },
271 [SCBRR] = { 0x04, 8 },
272 [SCSCR] = { 0x08, 16 },
273 [SCxTDR] = { 0x0c, 8 },
274 [SCxSR] = { 0x10, 16 },
275 [SCxRDR] = { 0x14, 8 },
276 [SCFCR] = { 0x18, 16 },
277 [SCFDR] = { 0x1c, 16 },
278 [SCSPTR] = { 0x20, 16 },
279 [SCLSR] = { 0x24, 16 },
280 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200281 .fifosize = 16,
282 .overrun_reg = SCLSR,
283 .overrun_mask = SCLSR_ORER,
284 .sampling_rate_mask = SCI_SR(32),
285 .error_mask = SCIF_DEFAULT_ERROR_MASK,
286 .error_clear = SCIF_ERROR_CLEAR,
Phil Edworthy3af1f8a2011-10-03 15:16:47 +0100287 },
288
289 /*
Paul Mundt61a69762011-06-14 12:40:19 +0900290 * Common SH-3 SCIF definitions.
291 */
292 [SCIx_SH3_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200293 .regs = {
294 [SCSMR] = { 0x00, 8 },
295 [SCBRR] = { 0x02, 8 },
296 [SCSCR] = { 0x04, 8 },
297 [SCxTDR] = { 0x06, 8 },
298 [SCxSR] = { 0x08, 16 },
299 [SCxRDR] = { 0x0a, 8 },
300 [SCFCR] = { 0x0c, 8 },
301 [SCFDR] = { 0x0e, 16 },
302 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200303 .fifosize = 16,
304 .overrun_reg = SCLSR,
305 .overrun_mask = SCLSR_ORER,
306 .sampling_rate_mask = SCI_SR(32),
307 .error_mask = SCIF_DEFAULT_ERROR_MASK,
308 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900309 },
310
311 /*
312 * Common SH-4(A) SCIF(B) definitions.
313 */
314 [SCIx_SH4_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200315 .regs = {
316 [SCSMR] = { 0x00, 16 },
317 [SCBRR] = { 0x04, 8 },
318 [SCSCR] = { 0x08, 16 },
319 [SCxTDR] = { 0x0c, 8 },
320 [SCxSR] = { 0x10, 16 },
321 [SCxRDR] = { 0x14, 8 },
322 [SCFCR] = { 0x18, 16 },
323 [SCFDR] = { 0x1c, 16 },
324 [SCSPTR] = { 0x20, 16 },
325 [SCLSR] = { 0x24, 16 },
326 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200327 .fifosize = 16,
328 .overrun_reg = SCLSR,
329 .overrun_mask = SCLSR_ORER,
330 .sampling_rate_mask = SCI_SR(32),
331 .error_mask = SCIF_DEFAULT_ERROR_MASK,
332 .error_clear = SCIF_ERROR_CLEAR,
Geert Uytterhoevenb8bbd6b2015-11-12 13:36:06 +0100333 },
334
335 /*
336 * Common SCIF definitions for ports with a Baud Rate Generator for
337 * External Clock (BRG).
338 */
339 [SCIx_SH4_SCIF_BRG_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200340 .regs = {
341 [SCSMR] = { 0x00, 16 },
342 [SCBRR] = { 0x04, 8 },
343 [SCSCR] = { 0x08, 16 },
344 [SCxTDR] = { 0x0c, 8 },
345 [SCxSR] = { 0x10, 16 },
346 [SCxRDR] = { 0x14, 8 },
347 [SCFCR] = { 0x18, 16 },
348 [SCFDR] = { 0x1c, 16 },
349 [SCSPTR] = { 0x20, 16 },
350 [SCLSR] = { 0x24, 16 },
351 [SCDL] = { 0x30, 16 },
352 [SCCKS] = { 0x34, 16 },
353 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200354 .fifosize = 16,
355 .overrun_reg = SCLSR,
356 .overrun_mask = SCLSR_ORER,
357 .sampling_rate_mask = SCI_SR(32),
358 .error_mask = SCIF_DEFAULT_ERROR_MASK,
359 .error_clear = SCIF_ERROR_CLEAR,
Ulrich Hechtf303b362013-05-31 17:57:01 +0200360 },
361
362 /*
363 * Common HSCIF definitions.
364 */
365 [SCIx_HSCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200366 .regs = {
367 [SCSMR] = { 0x00, 16 },
368 [SCBRR] = { 0x04, 8 },
369 [SCSCR] = { 0x08, 16 },
370 [SCxTDR] = { 0x0c, 8 },
371 [SCxSR] = { 0x10, 16 },
372 [SCxRDR] = { 0x14, 8 },
373 [SCFCR] = { 0x18, 16 },
374 [SCFDR] = { 0x1c, 16 },
375 [SCSPTR] = { 0x20, 16 },
376 [SCLSR] = { 0x24, 16 },
377 [HSSRR] = { 0x40, 16 },
378 [SCDL] = { 0x30, 16 },
379 [SCCKS] = { 0x34, 16 },
Ulrich Hecht54e14ae2017-02-02 18:10:14 +0100380 [HSRTRGR] = { 0x54, 16 },
381 [HSTTRGR] = { 0x58, 16 },
Laurent Pincharte095ee62017-01-11 16:43:34 +0200382 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200383 .fifosize = 128,
384 .overrun_reg = SCLSR,
385 .overrun_mask = SCLSR_ORER,
386 .sampling_rate_mask = SCI_SR_RANGE(8, 32),
387 .error_mask = SCIF_DEFAULT_ERROR_MASK,
388 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900389 },
390
391 /*
392 * Common SH-4(A) SCIF(B) definitions for ports without an SCSPTR
393 * register.
394 */
395 [SCIx_SH4_SCIF_NO_SCSPTR_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200396 .regs = {
397 [SCSMR] = { 0x00, 16 },
398 [SCBRR] = { 0x04, 8 },
399 [SCSCR] = { 0x08, 16 },
400 [SCxTDR] = { 0x0c, 8 },
401 [SCxSR] = { 0x10, 16 },
402 [SCxRDR] = { 0x14, 8 },
403 [SCFCR] = { 0x18, 16 },
404 [SCFDR] = { 0x1c, 16 },
405 [SCLSR] = { 0x24, 16 },
406 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200407 .fifosize = 16,
408 .overrun_reg = SCLSR,
409 .overrun_mask = SCLSR_ORER,
410 .sampling_rate_mask = SCI_SR(32),
411 .error_mask = SCIF_DEFAULT_ERROR_MASK,
412 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900413 },
414
415 /*
416 * Common SH-4(A) SCIF(B) definitions for ports with FIFO data
417 * count registers.
418 */
419 [SCIx_SH4_SCIF_FIFODATA_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200420 .regs = {
421 [SCSMR] = { 0x00, 16 },
422 [SCBRR] = { 0x04, 8 },
423 [SCSCR] = { 0x08, 16 },
424 [SCxTDR] = { 0x0c, 8 },
425 [SCxSR] = { 0x10, 16 },
426 [SCxRDR] = { 0x14, 8 },
427 [SCFCR] = { 0x18, 16 },
428 [SCFDR] = { 0x1c, 16 },
429 [SCTFDR] = { 0x1c, 16 }, /* aliased to SCFDR */
430 [SCRFDR] = { 0x20, 16 },
431 [SCSPTR] = { 0x24, 16 },
432 [SCLSR] = { 0x28, 16 },
433 },
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200434 .fifosize = 16,
435 .overrun_reg = SCLSR,
436 .overrun_mask = SCLSR_ORER,
437 .sampling_rate_mask = SCI_SR(32),
438 .error_mask = SCIF_DEFAULT_ERROR_MASK,
439 .error_clear = SCIF_ERROR_CLEAR,
Paul Mundt61a69762011-06-14 12:40:19 +0900440 },
441
442 /*
443 * SH7705-style SCIF(B) ports, lacking both SCSPTR and SCLSR
444 * registers.
445 */
446 [SCIx_SH7705_SCIF_REGTYPE] = {
Laurent Pincharte095ee62017-01-11 16:43:34 +0200447 .regs = {
448 [SCSMR] = { 0x00, 16 },
449 [SCBRR] = { 0x04, 8 },
450 [SCSCR] = { 0x08, 16 },
451 [SCxTDR] = { 0x20, 8 },
452 [SCxSR] = { 0x14, 16 },
453 [SCxRDR] = { 0x24, 8 },
454 [SCFCR] = { 0x18, 16 },
455 [SCFDR] = { 0x1c, 16 },
456 },
Ulrich Hecht18e8cf12017-02-03 11:38:17 +0100457 .fifosize = 64,
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200458 .overrun_reg = SCxSR,
459 .overrun_mask = SCIFA_ORER,
460 .sampling_rate_mask = SCI_SR(16),
461 .error_mask = SCIF_DEFAULT_ERROR_MASK | SCIFA_ORER,
462 .error_clear = SCIF_ERROR_CLEAR & ~SCIFA_ORER,
Paul Mundt61a69762011-06-14 12:40:19 +0900463 },
464};
465
Laurent Pincharte095ee62017-01-11 16:43:34 +0200466#define sci_getreg(up, offset) (&to_sci_port(up)->params->regs[offset])
Paul Mundt72b294c2011-06-14 17:38:19 +0900467
Paul Mundt61a69762011-06-14 12:40:19 +0900468/*
469 * The "offset" here is rather misleading, in that it refers to an enum
470 * value relative to the port mapping rather than the fixed offset
471 * itself, which needs to be manually retrieved from the platform's
472 * register map for the given port.
473 */
474static unsigned int sci_serial_in(struct uart_port *p, int offset)
475{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200476 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900477
478 if (reg->size == 8)
479 return ioread8(p->membase + (reg->offset << p->regshift));
480 else if (reg->size == 16)
481 return ioread16(p->membase + (reg->offset << p->regshift));
482 else
483 WARN(1, "Invalid register access\n");
484
485 return 0;
486}
487
488static void sci_serial_out(struct uart_port *p, int offset, int value)
489{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200490 const struct plat_sci_reg *reg = sci_getreg(p, offset);
Paul Mundt61a69762011-06-14 12:40:19 +0900491
492 if (reg->size == 8)
493 iowrite8(value, p->membase + (reg->offset << p->regshift));
494 else if (reg->size == 16)
495 iowrite16(value, p->membase + (reg->offset << p->regshift));
496 else
497 WARN(1, "Invalid register access\n");
498}
499
Paul Mundt23241d42011-06-28 13:55:31 +0900500static void sci_port_enable(struct sci_port *sci_port)
501{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100502 unsigned int i;
503
Paul Mundt23241d42011-06-28 13:55:31 +0900504 if (!sci_port->port.dev)
505 return;
506
507 pm_runtime_get_sync(sci_port->port.dev);
508
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100509 for (i = 0; i < SCI_NUM_CLKS; i++) {
510 clk_prepare_enable(sci_port->clks[i]);
511 sci_port->clk_rates[i] = clk_get_rate(sci_port->clks[i]);
512 }
513 sci_port->port.uartclk = sci_port->clk_rates[SCI_FCK];
Paul Mundt23241d42011-06-28 13:55:31 +0900514}
515
516static void sci_port_disable(struct sci_port *sci_port)
517{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100518 unsigned int i;
519
Paul Mundt23241d42011-06-28 13:55:31 +0900520 if (!sci_port->port.dev)
521 return;
522
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +0100523 for (i = SCI_NUM_CLKS; i-- > 0; )
524 clk_disable_unprepare(sci_port->clks[i]);
Paul Mundt23241d42011-06-28 13:55:31 +0900525
526 pm_runtime_put_sync(sci_port->port.dev);
527}
528
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +0200529static inline unsigned long port_rx_irq_mask(struct uart_port *port)
530{
531 /*
532 * Not all ports (such as SCIFA) will support REIE. Rather than
533 * special-casing the port type, we check the port initialization
534 * IRQ enable mask to see whether the IRQ is desired at all. If
535 * it's unset, it's logically inferred that there's no point in
536 * testing for it.
537 */
538 return SCSCR_RIE | (to_sci_port(port)->cfg->scscr & SCSCR_REIE);
539}
540
541static void sci_start_tx(struct uart_port *port)
542{
543 struct sci_port *s = to_sci_port(port);
544 unsigned short ctrl;
545
546#ifdef CONFIG_SERIAL_SH_SCI_DMA
547 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
548 u16 new, scr = serial_port_in(port, SCSCR);
549 if (s->chan_tx)
550 new = scr | SCSCR_TDRQE;
551 else
552 new = scr & ~SCSCR_TDRQE;
553 if (new != scr)
554 serial_port_out(port, SCSCR, new);
555 }
556
557 if (s->chan_tx && !uart_circ_empty(&s->port.state->xmit) &&
558 dma_submit_error(s->cookie_tx)) {
559 s->cookie_tx = 0;
560 schedule_work(&s->work_tx);
561 }
562#endif
563
564 if (!s->chan_tx || port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
565 /* Set TIE (Transmit Interrupt Enable) bit in SCSCR */
566 ctrl = serial_port_in(port, SCSCR);
567 serial_port_out(port, SCSCR, ctrl | SCSCR_TIE);
568 }
569}
570
571static void sci_stop_tx(struct uart_port *port)
572{
573 unsigned short ctrl;
574
575 /* Clear TIE (Transmit Interrupt Enable) bit in SCSCR */
576 ctrl = serial_port_in(port, SCSCR);
577
578 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
579 ctrl &= ~SCSCR_TDRQE;
580
581 ctrl &= ~SCSCR_TIE;
582
583 serial_port_out(port, SCSCR, ctrl);
584}
585
586static void sci_start_rx(struct uart_port *port)
587{
588 unsigned short ctrl;
589
590 ctrl = serial_port_in(port, SCSCR) | port_rx_irq_mask(port);
591
592 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
593 ctrl &= ~SCSCR_RDRQE;
594
595 serial_port_out(port, SCSCR, ctrl);
596}
597
598static void sci_stop_rx(struct uart_port *port)
599{
600 unsigned short ctrl;
601
602 ctrl = serial_port_in(port, SCSCR);
603
604 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
605 ctrl &= ~SCSCR_RDRQE;
606
607 ctrl &= ~port_rx_irq_mask(port);
608
609 serial_port_out(port, SCSCR, ctrl);
610}
611
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200612static void sci_clear_SCxSR(struct uart_port *port, unsigned int mask)
613{
614 if (port->type == PORT_SCI) {
615 /* Just store the mask */
616 serial_port_out(port, SCxSR, mask);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200617 } else if (to_sci_port(port)->params->overrun_mask == SCIFA_ORER) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200618 /* SCIFA/SCIFB and SCIF on SH7705/SH7720/SH7721 */
619 /* Only clear the status bits we want to clear */
620 serial_port_out(port, SCxSR,
621 serial_port_in(port, SCxSR) & mask);
622 } else {
623 /* Store the mask, clear parity/framing errors */
624 serial_port_out(port, SCxSR, mask & ~(SCIF_FERC | SCIF_PERC));
625 }
626}
627
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100628#if defined(CONFIG_CONSOLE_POLL) || defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
629 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900630
631#ifdef CONFIG_CONSOLE_POLL
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900632static int sci_poll_get_char(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 unsigned short status;
635 int c;
636
Paul Mundte108b2c2006-09-27 16:32:13 +0900637 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900638 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700639 if (status & SCxSR_ERRORS(port)) {
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200640 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 continue;
642 }
Jason Wessel3f255eb2010-05-20 21:04:23 -0500643 break;
644 } while (1);
645
646 if (!(status & SCxSR_RDxF(port)))
647 return NO_POLL_CHAR;
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900648
Paul Mundtb12bb292012-03-30 19:50:15 +0900649 c = serial_port_in(port, SCxRDR);
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900650
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900651 /* Dummy read */
Paul Mundtb12bb292012-03-30 19:50:15 +0900652 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200653 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700654
655 return c;
656}
Paul Mundt1f6fd5c2008-12-17 14:53:24 +0900657#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
Paul Mundt07d2a1a2008-12-11 19:06:43 +0900659static void sci_poll_put_char(struct uart_port *port, unsigned char c)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661 unsigned short status;
662
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663 do {
Paul Mundtb12bb292012-03-30 19:50:15 +0900664 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 } while (!(status & SCxSR_TDxE(port)));
666
Paul Mundtb12bb292012-03-30 19:50:15 +0900667 serial_port_out(port, SCxTDR, c);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200668 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port) & ~SCxSR_TEND(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669}
Yoshinori Sato0b0cced2015-12-24 11:24:48 +0100670#endif /* CONFIG_CONSOLE_POLL || CONFIG_SERIAL_SH_SCI_CONSOLE ||
671 CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700672
Paul Mundt61a69762011-06-14 12:40:19 +0900673static void sci_init_pins(struct uart_port *port, unsigned int cflag)
Paul Mundte108b2c2006-09-27 16:32:13 +0900674{
Paul Mundt61a69762011-06-14 12:40:19 +0900675 struct sci_port *s = to_sci_port(port);
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900676
Paul Mundt61a69762011-06-14 12:40:19 +0900677 /*
678 * Use port-specific handler if provided.
679 */
680 if (s->cfg->ops && s->cfg->ops->init_pins) {
681 s->cfg->ops->init_pins(port, cflag);
682 return;
Markus Brunner3ea6bc32007-08-20 08:59:33 +0900683 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200685 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
686 u16 ctrl = serial_port_in(port, SCPCR);
687
688 /* Enable RXD and TXD pin functions */
689 ctrl &= ~(SCPCR_RXDC | SCPCR_TXDC);
Laurent Pinchart97ed9792017-01-11 16:43:39 +0200690 if (to_sci_port(port)->has_rtscts) {
Geert Uytterhoevene9d7a452016-06-03 12:00:09 +0200691 /* RTS# is output, driven 1 */
692 ctrl |= SCPCR_RTSC;
693 serial_port_out(port, SCPDR,
694 serial_port_in(port, SCPDR) | SCPDR_RTSD);
695 /* Enable CTS# pin function */
696 ctrl &= ~SCPCR_CTSC;
697 }
698 serial_port_out(port, SCPCR, ctrl);
699 } else if (sci_getreg(port, SCSPTR)->size) {
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200700 u16 status = serial_port_in(port, SCSPTR);
Paul Mundtb7a76e42006-02-01 03:06:06 -0800701
Geert Uytterhoevend2b97752016-06-03 12:00:08 +0200702 /* RTS# is output, driven 1 */
703 status |= SCSPTR_RTSIO | SCSPTR_RTSDT;
704 /* CTS# and SCK are inputs */
705 status &= ~(SCSPTR_CTSIO | SCSPTR_SCKIO);
706 serial_port_out(port, SCSPTR, status);
Paul Mundtfaf02f82011-12-02 17:44:50 +0900707 }
Paul Mundtd5701642008-12-16 20:07:27 +0900708}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900710static int sci_txfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900711{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200712 struct sci_port *s = to_sci_port(port);
713 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200714 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900715
716 reg = sci_getreg(port, SCTFDR);
717 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200718 return serial_port_in(port, SCTFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900719
720 reg = sci_getreg(port, SCFDR);
721 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +0900722 return serial_port_in(port, SCFDR) >> 8;
Paul Mundt72b294c2011-06-14 17:38:19 +0900723
Paul Mundtb12bb292012-03-30 19:50:15 +0900724 return !(serial_port_in(port, SCxSR) & SCI_TDRE);
Paul Mundte108b2c2006-09-27 16:32:13 +0900725}
726
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900727static int sci_txroom(struct uart_port *port)
728{
Paul Mundt72b294c2011-06-14 17:38:19 +0900729 return port->fifosize - sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900730}
731
732static int sci_rxfill(struct uart_port *port)
Paul Mundte108b2c2006-09-27 16:32:13 +0900733{
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200734 struct sci_port *s = to_sci_port(port);
735 unsigned int fifo_mask = (s->params->fifosize << 1) - 1;
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200736 const struct plat_sci_reg *reg;
Paul Mundt72b294c2011-06-14 17:38:19 +0900737
738 reg = sci_getreg(port, SCRFDR);
739 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200740 return serial_port_in(port, SCRFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900741
742 reg = sci_getreg(port, SCFDR);
743 if (reg->size)
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200744 return serial_port_in(port, SCFDR) & fifo_mask;
Paul Mundt72b294c2011-06-14 17:38:19 +0900745
Paul Mundtb12bb292012-03-30 19:50:15 +0900746 return (serial_port_in(port, SCxSR) & SCxSR_RDxF(port)) != 0;
Paul Mundte108b2c2006-09-27 16:32:13 +0900747}
748
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749/* ********************************************************************** *
750 * the interrupt related routines *
751 * ********************************************************************** */
752
753static void sci_transmit_chars(struct uart_port *port)
754{
Alan Coxebd2c8f2009-09-19 13:13:28 -0700755 struct circ_buf *xmit = &port->state->xmit;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700756 unsigned int stopped = uart_tx_stopped(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 unsigned short status;
758 unsigned short ctrl;
Paul Mundte108b2c2006-09-27 16:32:13 +0900759 int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760
Paul Mundtb12bb292012-03-30 19:50:15 +0900761 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 if (!(status & SCxSR_TDxE(port))) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900763 ctrl = serial_port_in(port, SCSCR);
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900764 if (uart_circ_empty(xmit))
Paul Mundt8e698612009-06-24 19:44:32 +0900765 ctrl &= ~SCSCR_TIE;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900766 else
Paul Mundt8e698612009-06-24 19:44:32 +0900767 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900768 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 return;
770 }
771
Paul Mundt72b294c2011-06-14 17:38:19 +0900772 count = sci_txroom(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700773
774 do {
775 unsigned char c;
776
777 if (port->x_char) {
778 c = port->x_char;
779 port->x_char = 0;
780 } else if (!uart_circ_empty(xmit) && !stopped) {
781 c = xmit->buf[xmit->tail];
782 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
783 } else {
784 break;
785 }
786
Paul Mundtb12bb292012-03-30 19:50:15 +0900787 serial_port_out(port, SCxTDR, c);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700788
789 port->icount.tx++;
790 } while (--count > 0);
791
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200792 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700793
794 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
795 uart_write_wakeup(port);
796 if (uart_circ_empty(xmit)) {
Russell Kingb129a8c2005-08-31 10:12:14 +0100797 sci_stop_tx(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700798 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900799 ctrl = serial_port_in(port, SCSCR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700800
Yoshihiro Shimoda1a22f082008-11-11 12:19:05 +0900801 if (port->type != PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900802 serial_port_in(port, SCxSR); /* Dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200803 sci_clear_SCxSR(port, SCxSR_TDxE_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Paul Mundt8e698612009-06-24 19:44:32 +0900806 ctrl |= SCSCR_TIE;
Paul Mundtb12bb292012-03-30 19:50:15 +0900807 serial_port_out(port, SCSCR, ctrl);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808 }
809}
810
811/* On SH3, SCIF may read end-of-break as a space->mark char */
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900812#define STEPFN(c) ({int __c = (c); (((__c-1)|(__c)) == -1); })
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900814static void sci_receive_chars(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Jiri Slaby227434f2013-01-03 15:53:01 +0100816 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700817 int i, count, copied = 0;
818 unsigned short status;
Alan Cox33f0f882006-01-09 20:54:13 -0800819 unsigned char flag;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820
Paul Mundtb12bb292012-03-30 19:50:15 +0900821 status = serial_port_in(port, SCxSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 if (!(status & SCxSR_RDxF(port)))
823 return;
824
825 while (1) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826 /* Don't copy more bytes than there is room for in the buffer */
Jiri Slaby227434f2013-01-03 15:53:01 +0100827 count = tty_buffer_request_room(tport, sci_rxfill(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828
829 /* If for any reason we can't copy more data, we're done! */
830 if (count == 0)
831 break;
832
833 if (port->type == PORT_SCI) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900834 char c = serial_port_in(port, SCxRDR);
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200835 if (uart_handle_sysrq_char(port, c))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 count = 0;
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900837 else
Jiri Slaby92a19f92013-01-03 15:53:03 +0100838 tty_insert_flip_char(tport, c, TTY_NORMAL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 } else {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +0900840 for (i = 0; i < count; i++) {
Paul Mundtb12bb292012-03-30 19:50:15 +0900841 char c = serial_port_in(port, SCxRDR);
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900842
Paul Mundtb12bb292012-03-30 19:50:15 +0900843 status = serial_port_in(port, SCxSR);
David Howells7d12e782006-10-05 14:55:46 +0100844 if (uart_handle_sysrq_char(port, c)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 count--; i--;
846 continue;
847 }
848
849 /* Store data and status */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900850 if (status & SCxSR_FER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800851 flag = TTY_FRAME;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900852 port->icount.frame++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900853 dev_notice(port->dev, "frame error\n");
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +0900854 } else if (status & SCxSR_PER(port)) {
Alan Cox33f0f882006-01-09 20:54:13 -0800855 flag = TTY_PARITY;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900856 port->icount.parity++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900857 dev_notice(port->dev, "parity error\n");
Alan Cox33f0f882006-01-09 20:54:13 -0800858 } else
859 flag = TTY_NORMAL;
Paul Mundt762c69e2008-12-16 18:55:26 +0900860
Jiri Slaby92a19f92013-01-03 15:53:03 +0100861 tty_insert_flip_char(tport, c, flag);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 }
863 }
864
Paul Mundtb12bb292012-03-30 19:50:15 +0900865 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200866 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700867
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 copied += count;
869 port->icount.rx += count;
870 }
871
872 if (copied) {
873 /* Tell the rest of the system the news. New characters! */
Jiri Slaby2e124b42013-01-03 15:53:06 +0100874 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700875 } else {
Paul Mundtb12bb292012-03-30 19:50:15 +0900876 serial_port_in(port, SCxSR); /* dummy read */
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +0200877 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700878 }
879}
880
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900881static int sci_handle_errors(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882{
883 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900884 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100885 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900886 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700887
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100888 /* Handle overruns */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200889 if (status & s->params->overrun_mask) {
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100890 port->icount.overrun++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900891
Laurent Pinchart3ae988d2013-12-06 10:59:17 +0100892 /* overrun error */
893 if (tty_insert_flip_char(tport, 0, TTY_OVERRUN))
894 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900895
Joe Perches9b971cd2014-03-11 10:10:46 -0700896 dev_notice(port->dev, "overrun error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700897 }
898
Paul Mundte108b2c2006-09-27 16:32:13 +0900899 if (status & SCxSR_FER(port)) {
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200900 /* frame error */
901 port->icount.frame++;
Paul Mundte108b2c2006-09-27 16:32:13 +0900902
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200903 if (tty_insert_flip_char(tport, 0, TTY_FRAME))
904 copied++;
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900905
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200906 dev_notice(port->dev, "frame error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
908
Paul Mundte108b2c2006-09-27 16:32:13 +0900909 if (status & SCxSR_PER(port)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700910 /* parity error */
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900911 port->icount.parity++;
912
Jiri Slaby92a19f92013-01-03 15:53:03 +0100913 if (tty_insert_flip_char(tport, 0, TTY_PARITY))
Paul Mundte108b2c2006-09-27 16:32:13 +0900914 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900915
Joe Perches9b971cd2014-03-11 10:10:46 -0700916 dev_notice(port->dev, "parity error\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700917 }
918
Alan Cox33f0f882006-01-09 20:54:13 -0800919 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100920 tty_flip_buffer_push(tport);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700921
922 return copied;
923}
924
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900925static int sci_handle_fifo_overrun(struct uart_port *port)
Paul Mundtd830fa42008-12-16 19:29:38 +0900926{
Jiri Slaby92a19f92013-01-03 15:53:03 +0100927 struct tty_port *tport = &port->state->port;
Paul Mundtdebf9502011-06-08 18:19:37 +0900928 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +0200929 const struct plat_sci_reg *reg;
Geert Uytterhoeven2e0842a2015-04-30 18:21:32 +0200930 int copied = 0;
Geert Uytterhoeven75c249f2015-04-30 18:21:31 +0200931 u16 status;
Paul Mundtd830fa42008-12-16 19:29:38 +0900932
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200933 reg = sci_getreg(port, s->params->overrun_reg);
Paul Mundt4b8c59a2011-06-14 17:53:34 +0900934 if (!reg->size)
Paul Mundtd830fa42008-12-16 19:29:38 +0900935 return 0;
936
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +0200937 status = serial_port_in(port, s->params->overrun_reg);
938 if (status & s->params->overrun_mask) {
939 status &= ~s->params->overrun_mask;
940 serial_port_out(port, s->params->overrun_reg, status);
Paul Mundtd830fa42008-12-16 19:29:38 +0900941
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900942 port->icount.overrun++;
943
Jiri Slaby92a19f92013-01-03 15:53:03 +0100944 tty_insert_flip_char(tport, 0, TTY_OVERRUN);
Jiri Slaby2e124b42013-01-03 15:53:06 +0100945 tty_flip_buffer_push(tport);
Paul Mundtd830fa42008-12-16 19:29:38 +0900946
Yoshihiro Kaneko51b31f12015-01-26 20:53:29 +0900947 dev_dbg(port->dev, "overrun error\n");
Paul Mundtd830fa42008-12-16 19:29:38 +0900948 copied++;
949 }
950
951 return copied;
952}
953
Paul Mundt94c8b6d2011-01-20 23:26:18 +0900954static int sci_handle_breaks(struct uart_port *port)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955{
956 int copied = 0;
Paul Mundtb12bb292012-03-30 19:50:15 +0900957 unsigned short status = serial_port_in(port, SCxSR);
Jiri Slaby92a19f92013-01-03 15:53:03 +0100958 struct tty_port *tport = &port->state->port;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Paul Mundt0b3d4ef2007-03-14 13:22:37 +0900960 if (uart_handle_break(port))
961 return 0;
962
Laurent Pinchartd5cb1312017-01-11 16:43:38 +0200963 if (status & SCxSR_BRK(port)) {
Paul Mundtd97fbbe2011-11-24 19:15:06 +0900964 port->icount.brk++;
965
Linus Torvalds1da177e2005-04-16 15:20:36 -0700966 /* Notify of BREAK */
Jiri Slaby92a19f92013-01-03 15:53:03 +0100967 if (tty_insert_flip_char(tport, 0, TTY_BREAK))
Alan Cox33f0f882006-01-09 20:54:13 -0800968 copied++;
Paul Mundt762c69e2008-12-16 18:55:26 +0900969
970 dev_dbg(port->dev, "BREAK detected\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 }
972
Alan Cox33f0f882006-01-09 20:54:13 -0800973 if (copied)
Jiri Slaby2e124b42013-01-03 15:53:06 +0100974 tty_flip_buffer_push(tport);
Paul Mundte108b2c2006-09-27 16:32:13 +0900975
Paul Mundtd830fa42008-12-16 19:29:38 +0900976 copied += sci_handle_fifo_overrun(port);
977
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978 return copied;
979}
980
Ulrich Hechta380ed42017-02-02 18:10:16 +0100981static int scif_set_rtrg(struct uart_port *port, int rx_trig)
982{
983 unsigned int bits;
984
985 if (rx_trig < 1)
986 rx_trig = 1;
987 if (rx_trig >= port->fifosize)
988 rx_trig = port->fifosize;
989
990 /* HSCIF can be set to an arbitrary level. */
991 if (sci_getreg(port, HSRTRGR)->size) {
992 serial_port_out(port, HSRTRGR, rx_trig);
993 return rx_trig;
994 }
995
996 switch (port->type) {
997 case PORT_SCIF:
998 if (rx_trig < 4) {
999 bits = 0;
1000 rx_trig = 1;
1001 } else if (rx_trig < 8) {
1002 bits = SCFCR_RTRG0;
1003 rx_trig = 4;
1004 } else if (rx_trig < 14) {
1005 bits = SCFCR_RTRG1;
1006 rx_trig = 8;
1007 } else {
1008 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1009 rx_trig = 14;
1010 }
1011 break;
1012 case PORT_SCIFA:
1013 case PORT_SCIFB:
1014 if (rx_trig < 16) {
1015 bits = 0;
1016 rx_trig = 1;
1017 } else if (rx_trig < 32) {
1018 bits = SCFCR_RTRG0;
1019 rx_trig = 16;
1020 } else if (rx_trig < 48) {
1021 bits = SCFCR_RTRG1;
1022 rx_trig = 32;
1023 } else {
1024 bits = SCFCR_RTRG0 | SCFCR_RTRG1;
1025 rx_trig = 48;
1026 }
1027 break;
1028 default:
1029 WARN(1, "unknown FIFO configuration");
1030 return 1;
1031 }
1032
1033 serial_port_out(port, SCFCR,
1034 (serial_port_in(port, SCFCR) &
1035 ~(SCFCR_RTRG1 | SCFCR_RTRG0)) | bits);
1036
1037 return rx_trig;
1038}
1039
Ulrich Hecht03940372017-02-03 11:38:18 +01001040static int scif_rtrg_enabled(struct uart_port *port)
1041{
1042 if (sci_getreg(port, HSRTRGR)->size)
1043 return serial_port_in(port, HSRTRGR) != 0;
1044 else
1045 return (serial_port_in(port, SCFCR) &
1046 (SCFCR_RTRG0 | SCFCR_RTRG1)) != 0;
1047}
1048
1049static void rx_fifo_timer_fn(unsigned long arg)
1050{
1051 struct sci_port *s = (struct sci_port *)arg;
1052 struct uart_port *port = &s->port;
1053
1054 dev_dbg(port->dev, "Rx timed out\n");
1055 scif_set_rtrg(port, 1);
1056}
1057
Ulrich Hecht5d231882017-02-03 11:38:19 +01001058static ssize_t rx_trigger_show(struct device *dev,
1059 struct device_attribute *attr,
1060 char *buf)
1061{
1062 struct uart_port *port = dev_get_drvdata(dev);
1063 struct sci_port *sci = to_sci_port(port);
1064
1065 return sprintf(buf, "%d\n", sci->rx_trigger);
1066}
1067
1068static ssize_t rx_trigger_store(struct device *dev,
1069 struct device_attribute *attr,
1070 const char *buf,
1071 size_t count)
1072{
1073 struct uart_port *port = dev_get_drvdata(dev);
1074 struct sci_port *sci = to_sci_port(port);
1075 long r;
1076
1077 if (kstrtol(buf, 0, &r) == -EINVAL)
1078 return -EINVAL;
Ulrich Hecht90afa522017-02-08 18:31:14 +01001079
Ulrich Hecht5d231882017-02-03 11:38:19 +01001080 sci->rx_trigger = scif_set_rtrg(port, r);
Ulrich Hecht90afa522017-02-08 18:31:14 +01001081 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1082 scif_set_rtrg(port, 1);
1083
Ulrich Hecht5d231882017-02-03 11:38:19 +01001084 return count;
1085}
1086
1087static DEVICE_ATTR(rx_fifo_trigger, 0644, rx_trigger_show, rx_trigger_store);
1088
1089static ssize_t rx_fifo_timeout_show(struct device *dev,
1090 struct device_attribute *attr,
1091 char *buf)
1092{
1093 struct uart_port *port = dev_get_drvdata(dev);
1094 struct sci_port *sci = to_sci_port(port);
1095
1096 return sprintf(buf, "%d\n", sci->rx_fifo_timeout);
1097}
1098
1099static ssize_t rx_fifo_timeout_store(struct device *dev,
1100 struct device_attribute *attr,
1101 const char *buf,
1102 size_t count)
1103{
1104 struct uart_port *port = dev_get_drvdata(dev);
1105 struct sci_port *sci = to_sci_port(port);
1106 long r;
1107
1108 if (kstrtol(buf, 0, &r) == -EINVAL)
1109 return -EINVAL;
1110 sci->rx_fifo_timeout = r;
1111 scif_set_rtrg(port, 1);
1112 if (r > 0)
1113 setup_timer(&sci->rx_fifo_timer, rx_fifo_timer_fn,
1114 (unsigned long)sci);
1115 return count;
1116}
1117
1118static DEVICE_ATTR(rx_fifo_timeout, 0644, rx_fifo_timeout_show, rx_fifo_timeout_store);
1119
1120
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001121#ifdef CONFIG_SERIAL_SH_SCI_DMA
1122static void sci_dma_tx_complete(void *arg)
1123{
1124 struct sci_port *s = arg;
1125 struct uart_port *port = &s->port;
1126 struct circ_buf *xmit = &port->state->xmit;
1127 unsigned long flags;
1128
1129 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1130
1131 spin_lock_irqsave(&port->lock, flags);
1132
1133 xmit->tail += s->tx_dma_len;
1134 xmit->tail &= UART_XMIT_SIZE - 1;
1135
1136 port->icount.tx += s->tx_dma_len;
1137
1138 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
1139 uart_write_wakeup(port);
1140
1141 if (!uart_circ_empty(xmit)) {
1142 s->cookie_tx = 0;
1143 schedule_work(&s->work_tx);
1144 } else {
1145 s->cookie_tx = -EINVAL;
1146 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1147 u16 ctrl = serial_port_in(port, SCSCR);
1148 serial_port_out(port, SCSCR, ctrl & ~SCSCR_TIE);
1149 }
1150 }
1151
1152 spin_unlock_irqrestore(&port->lock, flags);
1153}
1154
1155/* Locking: called with port lock held */
1156static int sci_dma_rx_push(struct sci_port *s, void *buf, size_t count)
1157{
1158 struct uart_port *port = &s->port;
1159 struct tty_port *tport = &port->state->port;
1160 int copied;
1161
1162 copied = tty_insert_flip_string(tport, buf, count);
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001163 if (copied < count)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001164 port->icount.buf_overrun++;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001165
1166 port->icount.rx += copied;
1167
1168 return copied;
1169}
1170
1171static int sci_dma_rx_find_active(struct sci_port *s)
1172{
1173 unsigned int i;
1174
1175 for (i = 0; i < ARRAY_SIZE(s->cookie_rx); i++)
1176 if (s->active_rx == s->cookie_rx[i])
1177 return i;
1178
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001179 return -1;
1180}
1181
1182static void sci_rx_dma_release(struct sci_port *s, bool enable_pio)
1183{
1184 struct dma_chan *chan = s->chan_rx;
1185 struct uart_port *port = &s->port;
1186 unsigned long flags;
1187
1188 spin_lock_irqsave(&port->lock, flags);
1189 s->chan_rx = NULL;
1190 s->cookie_rx[0] = s->cookie_rx[1] = -EINVAL;
1191 spin_unlock_irqrestore(&port->lock, flags);
1192 dmaengine_terminate_all(chan);
1193 dma_free_coherent(chan->device->dev, s->buf_len_rx * 2, s->rx_buf[0],
1194 sg_dma_address(&s->sg_rx[0]));
1195 dma_release_channel(chan);
1196 if (enable_pio)
1197 sci_start_rx(port);
1198}
1199
1200static void sci_dma_rx_complete(void *arg)
1201{
1202 struct sci_port *s = arg;
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001203 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001204 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001205 struct dma_async_tx_descriptor *desc;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001206 unsigned long flags;
1207 int active, count = 0;
1208
1209 dev_dbg(port->dev, "%s(%d) active cookie %d\n", __func__, port->line,
1210 s->active_rx);
1211
1212 spin_lock_irqsave(&port->lock, flags);
1213
1214 active = sci_dma_rx_find_active(s);
1215 if (active >= 0)
1216 count = sci_dma_rx_push(s, s->rx_buf[active], s->buf_len_rx);
1217
1218 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
1219
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001220 if (count)
1221 tty_flip_buffer_push(&port->state->port);
1222
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001223 desc = dmaengine_prep_slave_sg(s->chan_rx, &s->sg_rx[active], 1,
1224 DMA_DEV_TO_MEM,
1225 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1226 if (!desc)
1227 goto fail;
1228
1229 desc->callback = sci_dma_rx_complete;
1230 desc->callback_param = s;
1231 s->cookie_rx[active] = dmaengine_submit(desc);
1232 if (dma_submit_error(s->cookie_rx[active]))
1233 goto fail;
1234
1235 s->active_rx = s->cookie_rx[!active];
1236
Muhammad Hamza Farooq1d3db602015-09-18 13:08:30 +02001237 dma_async_issue_pending(chan);
1238
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001239 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001240 dev_dbg(port->dev, "%s: cookie %d #%d, new active cookie %d\n",
1241 __func__, s->cookie_rx[active], active, s->active_rx);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001242 return;
1243
1244fail:
1245 spin_unlock_irqrestore(&port->lock, flags);
1246 dev_warn(port->dev, "Failed submitting Rx DMA descriptor\n");
1247 sci_rx_dma_release(s, true);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001248}
1249
1250static void sci_tx_dma_release(struct sci_port *s, bool enable_pio)
1251{
1252 struct dma_chan *chan = s->chan_tx;
1253 struct uart_port *port = &s->port;
1254 unsigned long flags;
1255
1256 spin_lock_irqsave(&port->lock, flags);
1257 s->chan_tx = NULL;
1258 s->cookie_tx = -EINVAL;
1259 spin_unlock_irqrestore(&port->lock, flags);
1260 dmaengine_terminate_all(chan);
1261 dma_unmap_single(chan->device->dev, s->tx_dma_addr, UART_XMIT_SIZE,
1262 DMA_TO_DEVICE);
1263 dma_release_channel(chan);
1264 if (enable_pio)
1265 sci_start_tx(port);
1266}
1267
1268static void sci_submit_rx(struct sci_port *s)
1269{
1270 struct dma_chan *chan = s->chan_rx;
1271 int i;
1272
1273 for (i = 0; i < 2; i++) {
1274 struct scatterlist *sg = &s->sg_rx[i];
1275 struct dma_async_tx_descriptor *desc;
1276
1277 desc = dmaengine_prep_slave_sg(chan,
1278 sg, 1, DMA_DEV_TO_MEM,
1279 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1280 if (!desc)
1281 goto fail;
1282
1283 desc->callback = sci_dma_rx_complete;
1284 desc->callback_param = s;
1285 s->cookie_rx[i] = dmaengine_submit(desc);
1286 if (dma_submit_error(s->cookie_rx[i]))
1287 goto fail;
1288
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001289 }
1290
1291 s->active_rx = s->cookie_rx[0];
1292
1293 dma_async_issue_pending(chan);
1294 return;
1295
1296fail:
1297 if (i)
1298 dmaengine_terminate_all(chan);
1299 for (i = 0; i < 2; i++)
1300 s->cookie_rx[i] = -EINVAL;
1301 s->active_rx = -EINVAL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001302 sci_rx_dma_release(s, true);
1303}
1304
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001305static void work_fn_tx(struct work_struct *work)
1306{
1307 struct sci_port *s = container_of(work, struct sci_port, work_tx);
1308 struct dma_async_tx_descriptor *desc;
1309 struct dma_chan *chan = s->chan_tx;
1310 struct uart_port *port = &s->port;
1311 struct circ_buf *xmit = &port->state->xmit;
1312 dma_addr_t buf;
1313
1314 /*
1315 * DMA is idle now.
1316 * Port xmit buffer is already mapped, and it is one page... Just adjust
1317 * offsets and lengths. Since it is a circular buffer, we have to
1318 * transmit till the end, and then the rest. Take the port lock to get a
1319 * consistent xmit buffer state.
1320 */
1321 spin_lock_irq(&port->lock);
1322 buf = s->tx_dma_addr + (xmit->tail & (UART_XMIT_SIZE - 1));
1323 s->tx_dma_len = min_t(unsigned int,
1324 CIRC_CNT(xmit->head, xmit->tail, UART_XMIT_SIZE),
1325 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE));
1326 spin_unlock_irq(&port->lock);
1327
1328 desc = dmaengine_prep_slave_single(chan, buf, s->tx_dma_len,
1329 DMA_MEM_TO_DEV,
1330 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1331 if (!desc) {
1332 dev_warn(port->dev, "Failed preparing Tx DMA descriptor\n");
1333 /* switch to PIO */
1334 sci_tx_dma_release(s, true);
1335 return;
1336 }
1337
1338 dma_sync_single_for_device(chan->device->dev, buf, s->tx_dma_len,
1339 DMA_TO_DEVICE);
1340
1341 spin_lock_irq(&port->lock);
1342 desc->callback = sci_dma_tx_complete;
1343 desc->callback_param = s;
1344 spin_unlock_irq(&port->lock);
1345 s->cookie_tx = dmaengine_submit(desc);
1346 if (dma_submit_error(s->cookie_tx)) {
1347 dev_warn(port->dev, "Failed submitting Tx DMA descriptor\n");
1348 /* switch to PIO */
1349 sci_tx_dma_release(s, true);
1350 return;
1351 }
1352
1353 dev_dbg(port->dev, "%s: %p: %d...%d, cookie %d\n",
1354 __func__, xmit->buf, xmit->tail, xmit->head, s->cookie_tx);
1355
1356 dma_async_issue_pending(chan);
1357}
1358
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001359static void rx_timer_fn(unsigned long arg)
1360{
1361 struct sci_port *s = (struct sci_port *)arg;
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001362 struct dma_chan *chan = s->chan_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001363 struct uart_port *port = &s->port;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001364 struct dma_tx_state state;
1365 enum dma_status status;
1366 unsigned long flags;
1367 unsigned int read;
1368 int active, count;
1369 u16 scr;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001370
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001371 dev_dbg(port->dev, "DMA Rx timed out\n");
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001372
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001373 spin_lock_irqsave(&port->lock, flags);
1374
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001375 active = sci_dma_rx_find_active(s);
1376 if (active < 0) {
1377 spin_unlock_irqrestore(&port->lock, flags);
1378 return;
1379 }
1380
1381 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001382 if (status == DMA_COMPLETE) {
Takatoshi Akiyama6fc5a522016-11-07 16:56:50 +01001383 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001384 dev_dbg(port->dev, "Cookie %d #%d has already completed\n",
1385 s->active_rx, active);
Muhammad Hamza Farooq3b963042015-09-18 13:08:31 +02001386
1387 /* Let packet complete handler take care of the packet */
1388 return;
1389 }
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001390
Muhammad Hamza Farooqe7327c02015-09-18 13:08:32 +02001391 dmaengine_pause(chan);
1392
1393 /*
1394 * sometimes DMA transfer doesn't stop even if it is stopped and
1395 * data keeps on coming until transaction is complete so check
1396 * for DMA_COMPLETE again
1397 * Let packet complete handler take care of the packet
1398 */
1399 status = dmaengine_tx_status(s->chan_rx, s->active_rx, &state);
1400 if (status == DMA_COMPLETE) {
1401 spin_unlock_irqrestore(&port->lock, flags);
1402 dev_dbg(port->dev, "Transaction complete after DMA engine was stopped");
1403 return;
1404 }
1405
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001406 /* Handle incomplete DMA receive */
1407 dmaengine_terminate_all(s->chan_rx);
1408 read = sg_dma_len(&s->sg_rx[active]) - state.residue;
Geert Uytterhoeven67f462b02015-09-18 13:08:25 +02001409
1410 if (read) {
1411 count = sci_dma_rx_push(s, s->rx_buf[active], read);
1412 if (count)
1413 tty_flip_buffer_push(&port->state->port);
1414 }
1415
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001416 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1417 sci_submit_rx(s);
Muhammad Hamza Farooq371cfed2015-09-18 13:08:29 +02001418
1419 /* Direct new serial port interrupts back to CPU */
1420 scr = serial_port_in(port, SCSCR);
1421 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1422 scr &= ~SCSCR_RDRQE;
1423 enable_irq(s->irqs[SCIx_RXI_IRQ]);
1424 }
1425 serial_port_out(port, SCSCR, scr | SCSCR_RIE);
1426
1427 spin_unlock_irqrestore(&port->lock, flags);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001428}
1429
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001430static struct dma_chan *sci_request_dma_chan(struct uart_port *port,
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001431 enum dma_transfer_direction dir)
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001432{
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001433 struct dma_chan *chan;
1434 struct dma_slave_config cfg;
1435 int ret;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001436
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001437 chan = dma_request_slave_channel(port->dev,
1438 dir == DMA_MEM_TO_DEV ? "tx" : "rx");
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001439 if (!chan) {
1440 dev_warn(port->dev,
1441 "dma_request_slave_channel_compat failed\n");
1442 return NULL;
1443 }
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001444
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001445 memset(&cfg, 0, sizeof(cfg));
1446 cfg.direction = dir;
1447 if (dir == DMA_MEM_TO_DEV) {
1448 cfg.dst_addr = port->mapbase +
1449 (sci_getreg(port, SCxTDR)->offset << port->regshift);
1450 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1451 } else {
1452 cfg.src_addr = port->mapbase +
1453 (sci_getreg(port, SCxRDR)->offset << port->regshift);
1454 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
1455 }
1456
1457 ret = dmaengine_slave_config(chan, &cfg);
1458 if (ret) {
1459 dev_warn(port->dev, "dmaengine_slave_config failed %d\n", ret);
1460 dma_release_channel(chan);
1461 return NULL;
1462 }
1463
1464 return chan;
1465}
1466
1467static void sci_request_dma(struct uart_port *port)
1468{
1469 struct sci_port *s = to_sci_port(port);
1470 struct dma_chan *chan;
1471
1472 dev_dbg(port->dev, "%s: port %d\n", __func__, port->line);
1473
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001474 if (!port->dev->of_node)
Geert Uytterhoevenff441122015-09-18 13:08:33 +02001475 return;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001476
1477 s->cookie_tx = -EINVAL;
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001478 chan = sci_request_dma_chan(port, DMA_MEM_TO_DEV);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001479 dev_dbg(port->dev, "%s: TX: got channel %p\n", __func__, chan);
1480 if (chan) {
1481 s->chan_tx = chan;
1482 /* UART circular tx buffer is an aligned page. */
1483 s->tx_dma_addr = dma_map_single(chan->device->dev,
1484 port->state->xmit.buf,
1485 UART_XMIT_SIZE,
1486 DMA_TO_DEVICE);
1487 if (dma_mapping_error(chan->device->dev, s->tx_dma_addr)) {
1488 dev_warn(port->dev, "Failed mapping Tx DMA descriptor\n");
1489 dma_release_channel(chan);
1490 s->chan_tx = NULL;
1491 } else {
1492 dev_dbg(port->dev, "%s: mapped %lu@%p to %pad\n",
1493 __func__, UART_XMIT_SIZE,
1494 port->state->xmit.buf, &s->tx_dma_addr);
1495 }
1496
1497 INIT_WORK(&s->work_tx, work_fn_tx);
1498 }
1499
Laurent Pinchart219fb0c2017-01-11 16:43:37 +02001500 chan = sci_request_dma_chan(port, DMA_DEV_TO_MEM);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001501 dev_dbg(port->dev, "%s: RX: got channel %p\n", __func__, chan);
1502 if (chan) {
1503 unsigned int i;
1504 dma_addr_t dma;
1505 void *buf;
1506
1507 s->chan_rx = chan;
1508
1509 s->buf_len_rx = 2 * max_t(size_t, 16, port->fifosize);
1510 buf = dma_alloc_coherent(chan->device->dev, s->buf_len_rx * 2,
1511 &dma, GFP_KERNEL);
1512 if (!buf) {
1513 dev_warn(port->dev,
1514 "Failed to allocate Rx dma buffer, using PIO\n");
1515 dma_release_channel(chan);
1516 s->chan_rx = NULL;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001517 return;
1518 }
1519
1520 for (i = 0; i < 2; i++) {
1521 struct scatterlist *sg = &s->sg_rx[i];
1522
1523 sg_init_table(sg, 1);
1524 s->rx_buf[i] = buf;
1525 sg_dma_address(sg) = dma;
Yoshihiro Shimodad09959e2015-12-04 15:21:19 +01001526 sg_dma_len(sg) = s->buf_len_rx;
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001527
1528 buf += s->buf_len_rx;
1529 dma += s->buf_len_rx;
1530 }
1531
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001532 setup_timer(&s->rx_timer, rx_timer_fn, (unsigned long)s);
1533
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001534 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
1535 sci_submit_rx(s);
Geert Uytterhoevene1910fc2015-09-18 13:08:24 +02001536 }
1537}
1538
1539static void sci_free_dma(struct uart_port *port)
1540{
1541 struct sci_port *s = to_sci_port(port);
1542
1543 if (s->chan_tx)
1544 sci_tx_dma_release(s, false);
1545 if (s->chan_rx)
1546 sci_rx_dma_release(s, false);
1547}
1548#else
1549static inline void sci_request_dma(struct uart_port *port)
1550{
1551}
1552
1553static inline void sci_free_dma(struct uart_port *port)
1554{
1555}
1556#endif
1557
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001558static irqreturn_t sci_rx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001560 struct uart_port *port = ptr;
1561 struct sci_port *s = to_sci_port(port);
1562
Ulrich Hecht03940372017-02-03 11:38:18 +01001563#ifdef CONFIG_SERIAL_SH_SCI_DMA
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001564 if (s->chan_rx) {
Paul Mundtb12bb292012-03-30 19:50:15 +09001565 u16 scr = serial_port_in(port, SCSCR);
1566 u16 ssr = serial_port_in(port, SCxSR);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001567
1568 /* Disable future Rx interrupts */
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00001569 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001570 disable_irq_nosync(irq);
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001571 scr |= SCSCR_RDRQE;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001572 } else {
Paul Mundtf43dc232011-01-13 15:06:28 +09001573 scr &= ~SCSCR_RIE;
Geert Uytterhoeven756981b2015-09-18 13:08:26 +02001574 sci_submit_rx(s);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001575 }
Paul Mundtb12bb292012-03-30 19:50:15 +09001576 serial_port_out(port, SCSCR, scr);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001577 /* Clear current interrupt */
Geert Uytterhoeven54af5002015-08-21 20:02:28 +02001578 serial_port_out(port, SCxSR,
1579 ssr & ~(SCIF_DR | SCxSR_RDxF(port)));
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00001580 dev_dbg(port->dev, "Rx IRQ %lu: setup t-out in %u jiffies\n",
1581 jiffies, s->rx_timeout);
1582 mod_timer(&s->rx_timer, jiffies + s->rx_timeout);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001583
1584 return IRQ_HANDLED;
1585 }
1586#endif
1587
Ulrich Hecht03940372017-02-03 11:38:18 +01001588 if (s->rx_trigger > 1 && s->rx_fifo_timeout > 0) {
1589 if (!scif_rtrg_enabled(port))
1590 scif_set_rtrg(port, s->rx_trigger);
1591
1592 mod_timer(&s->rx_fifo_timer, jiffies + DIV_ROUND_UP(
1593 s->rx_frame * s->rx_fifo_timeout, 1000));
1594 }
1595
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 /* I think sci_receive_chars has to be called irrespective
1597 * of whether the I_IXOFF is set, otherwise, how is the interrupt
1598 * to be disabled?
1599 */
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001600 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601
1602 return IRQ_HANDLED;
1603}
1604
David Howells7d12e782006-10-05 14:55:46 +01001605static irqreturn_t sci_tx_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001606{
1607 struct uart_port *port = ptr;
Stuart Menefyfd78a762009-07-29 23:01:24 +09001608 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Stuart Menefyfd78a762009-07-29 23:01:24 +09001610 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611 sci_transmit_chars(port);
Stuart Menefyfd78a762009-07-29 23:01:24 +09001612 spin_unlock_irqrestore(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001613
1614 return IRQ_HANDLED;
1615}
1616
David Howells7d12e782006-10-05 14:55:46 +01001617static irqreturn_t sci_er_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618{
1619 struct uart_port *port = ptr;
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001620 struct sci_port *s = to_sci_port(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621
1622 /* Handle errors */
1623 if (port->type == PORT_SCI) {
1624 if (sci_handle_errors(port)) {
1625 /* discard character in rx buffer */
Paul Mundtb12bb292012-03-30 19:50:15 +09001626 serial_port_in(port, SCxSR);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001627 sci_clear_SCxSR(port, SCxSR_RDxF_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628 }
1629 } else {
Paul Mundtd830fa42008-12-16 19:29:38 +09001630 sci_handle_fifo_overrun(port);
Geert Uytterhoevene6403c12015-08-21 20:02:55 +02001631 if (!s->chan_rx)
1632 sci_receive_chars(ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 }
1634
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001635 sci_clear_SCxSR(port, SCxSR_ERROR_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
1637 /* Kick the transmission */
Yoshihiro Shimoda8eadb562015-08-21 20:02:56 +02001638 if (!s->chan_tx)
1639 sci_tx_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640
1641 return IRQ_HANDLED;
1642}
1643
David Howells7d12e782006-10-05 14:55:46 +01001644static irqreturn_t sci_br_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001645{
1646 struct uart_port *port = ptr;
1647
1648 /* Handle BREAKs */
1649 sci_handle_breaks(port);
Geert Uytterhoevena1b5b432015-08-21 20:02:25 +02001650 sci_clear_SCxSR(port, SCxSR_BREAK_CLEAR(port));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
1652 return IRQ_HANDLED;
1653}
1654
David Howells7d12e782006-10-05 14:55:46 +01001655static irqreturn_t sci_mpxed_interrupt(int irq, void *ptr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656{
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001657 unsigned short ssr_status, scr_status, err_enabled, orer_status = 0;
Michael Trimarchia8884e32008-10-31 16:10:23 +09001658 struct uart_port *port = ptr;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001659 struct sci_port *s = to_sci_port(port);
Michael Trimarchia8884e32008-10-31 16:10:23 +09001660 irqreturn_t ret = IRQ_NONE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661
Paul Mundtb12bb292012-03-30 19:50:15 +09001662 ssr_status = serial_port_in(port, SCxSR);
1663 scr_status = serial_port_in(port, SCSCR);
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001664 if (s->params->overrun_reg == SCxSR)
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001665 orer_status = ssr_status;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001666 else if (sci_getreg(port, s->params->overrun_reg)->size)
1667 orer_status = serial_port_in(port, s->params->overrun_reg);
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001668
Paul Mundtf43dc232011-01-13 15:06:28 +09001669 err_enabled = scr_status & port_rx_irq_mask(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
1671 /* Tx Interrupt */
Paul Mundtf43dc232011-01-13 15:06:28 +09001672 if ((ssr_status & SCxSR_TDxE(port)) && (scr_status & SCSCR_TIE) &&
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001673 !s->chan_tx)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001674 ret = sci_tx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001675
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001676 /*
1677 * Rx Interrupt: if we're using DMA, the DMA controller clears RDF /
1678 * DR flags
1679 */
1680 if (((ssr_status & SCxSR_RDxF(port)) || s->chan_rx) &&
Geert Uytterhoevene0a12a22015-08-21 20:02:35 +02001681 (scr_status & SCSCR_RIE))
Michael Trimarchia8884e32008-10-31 16:10:23 +09001682 ret = sci_rx_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001683
Linus Torvalds1da177e2005-04-16 15:20:36 -07001684 /* Error Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001685 if ((ssr_status & SCxSR_ERRORS(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001686 ret = sci_er_interrupt(irq, ptr);
Paul Mundtf43dc232011-01-13 15:06:28 +09001687
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688 /* Break Interrupt */
SUGIOKA Toshinobudd4da3a2009-07-07 05:32:07 +00001689 if ((ssr_status & SCxSR_BRK(port)) && err_enabled)
Michael Trimarchia8884e32008-10-31 16:10:23 +09001690 ret = sci_br_interrupt(irq, ptr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001692 /* Overrun Interrupt */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02001693 if (orer_status & s->params->overrun_mask) {
Nobuhiro Iwamatsucb772fe2015-03-17 01:19:19 +09001694 sci_handle_fifo_overrun(port);
Yoshihiro Shimoda90803072015-08-21 20:02:36 +02001695 ret = IRQ_HANDLED;
1696 }
Hisashi Nakamura8b6ff842015-01-26 21:25:48 +09001697
Michael Trimarchia8884e32008-10-31 16:10:23 +09001698 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699}
1700
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001701static const struct sci_irq_desc {
Paul Mundt9174fc82011-06-28 15:25:36 +09001702 const char *desc;
1703 irq_handler_t handler;
1704} sci_irq_desc[] = {
1705 /*
1706 * Split out handlers, the default case.
1707 */
1708 [SCIx_ERI_IRQ] = {
1709 .desc = "rx err",
1710 .handler = sci_er_interrupt,
1711 },
1712
1713 [SCIx_RXI_IRQ] = {
1714 .desc = "rx full",
1715 .handler = sci_rx_interrupt,
1716 },
1717
1718 [SCIx_TXI_IRQ] = {
1719 .desc = "tx empty",
1720 .handler = sci_tx_interrupt,
1721 },
1722
1723 [SCIx_BRI_IRQ] = {
1724 .desc = "break",
1725 .handler = sci_br_interrupt,
1726 },
1727
1728 /*
1729 * Special muxed handler.
1730 */
1731 [SCIx_MUX_IRQ] = {
1732 .desc = "mux",
1733 .handler = sci_mpxed_interrupt,
1734 },
1735};
1736
Linus Torvalds1da177e2005-04-16 15:20:36 -07001737static int sci_request_irq(struct sci_port *port)
1738{
Paul Mundt9174fc82011-06-28 15:25:36 +09001739 struct uart_port *up = &port->port;
1740 int i, j, ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001741
Paul Mundt9174fc82011-06-28 15:25:36 +09001742 for (i = j = 0; i < SCIx_NR_IRQS; i++, j++) {
Geert Uytterhoevend56a91e2015-08-21 20:02:32 +02001743 const struct sci_irq_desc *desc;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001744 int irq;
Paul Mundte108b2c2006-09-27 16:32:13 +09001745
Paul Mundt9174fc82011-06-28 15:25:36 +09001746 if (SCIx_IRQ_IS_MUXED(port)) {
1747 i = SCIx_MUX_IRQ;
1748 irq = up->irq;
Paul Mundt0e8963d2012-05-18 18:21:06 +09001749 } else {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001750 irq = port->irqs[i];
Paul Mundt9174fc82011-06-28 15:25:36 +09001751
Paul Mundt0e8963d2012-05-18 18:21:06 +09001752 /*
1753 * Certain port types won't support all of the
1754 * available interrupt sources.
1755 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001756 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001757 continue;
1758 }
1759
Paul Mundt9174fc82011-06-28 15:25:36 +09001760 desc = sci_irq_desc + i;
1761 port->irqstr[j] = kasprintf(GFP_KERNEL, "%s:%s",
1762 dev_name(up->dev), desc->desc);
Pan Bian623ac1d2016-12-03 18:40:25 +08001763 if (!port->irqstr[j]) {
1764 ret = -ENOMEM;
Paul Mundt9174fc82011-06-28 15:25:36 +09001765 goto out_nomem;
Pan Bian623ac1d2016-12-03 18:40:25 +08001766 }
Paul Mundt762c69e2008-12-16 18:55:26 +09001767
Paul Mundt9174fc82011-06-28 15:25:36 +09001768 ret = request_irq(irq, desc->handler, up->irqflags,
1769 port->irqstr[j], port);
1770 if (unlikely(ret)) {
1771 dev_err(up->dev, "Can't allocate %s IRQ\n", desc->desc);
1772 goto out_noirq;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001773 }
1774 }
1775
1776 return 0;
Paul Mundt9174fc82011-06-28 15:25:36 +09001777
1778out_noirq:
1779 while (--i >= 0)
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001780 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001781
1782out_nomem:
1783 while (--j >= 0)
1784 kfree(port->irqstr[j]);
1785
1786 return ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787}
1788
1789static void sci_free_irq(struct sci_port *port)
1790{
1791 int i;
1792
Paul Mundt9174fc82011-06-28 15:25:36 +09001793 /*
1794 * Intentionally in reverse order so we iterate over the muxed
1795 * IRQ first.
1796 */
1797 for (i = 0; i < SCIx_NR_IRQS; i++) {
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001798 int irq = port->irqs[i];
Paul Mundt0e8963d2012-05-18 18:21:06 +09001799
1800 /*
1801 * Certain port types won't support all of the available
1802 * interrupt sources.
1803 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001804 if (unlikely(irq < 0))
Paul Mundt0e8963d2012-05-18 18:21:06 +09001805 continue;
1806
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01001807 free_irq(port->irqs[i], port);
Paul Mundt9174fc82011-06-28 15:25:36 +09001808 kfree(port->irqstr[i]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809
Paul Mundt9174fc82011-06-28 15:25:36 +09001810 if (SCIx_IRQ_IS_MUXED(port)) {
1811 /* If there's only one IRQ, we're done. */
1812 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 }
1814 }
1815}
1816
1817static unsigned int sci_tx_empty(struct uart_port *port)
1818{
Paul Mundtb12bb292012-03-30 19:50:15 +09001819 unsigned short status = serial_port_in(port, SCxSR);
Paul Mundt72b294c2011-06-14 17:38:19 +09001820 unsigned short in_tx_fifo = sci_txfill(port);
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001821
1822 return (status & SCxSR_TEND(port)) && !in_tx_fifo ? TIOCSER_TEMT : 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823}
1824
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001825static void sci_set_rts(struct uart_port *port, bool state)
1826{
1827 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1828 u16 data = serial_port_in(port, SCPDR);
1829
1830 /* Active low */
1831 if (state)
1832 data &= ~SCPDR_RTSD;
1833 else
1834 data |= SCPDR_RTSD;
1835 serial_port_out(port, SCPDR, data);
1836
1837 /* RTS# is output */
1838 serial_port_out(port, SCPCR,
1839 serial_port_in(port, SCPCR) | SCPCR_RTSC);
1840 } else if (sci_getreg(port, SCSPTR)->size) {
1841 u16 ctrl = serial_port_in(port, SCSPTR);
1842
1843 /* Active low */
1844 if (state)
1845 ctrl &= ~SCSPTR_RTSDT;
1846 else
1847 ctrl |= SCSPTR_RTSDT;
1848 serial_port_out(port, SCSPTR, ctrl);
1849 }
1850}
1851
1852static bool sci_get_cts(struct uart_port *port)
1853{
1854 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1855 /* Active low */
1856 return !(serial_port_in(port, SCPDR) & SCPDR_CTSD);
1857 } else if (sci_getreg(port, SCSPTR)->size) {
1858 /* Active low */
1859 return !(serial_port_in(port, SCSPTR) & SCSPTR_CTSDT);
1860 }
1861
1862 return true;
1863}
1864
Paul Mundtcdf7c422011-11-24 20:18:32 +09001865/*
1866 * Modem control is a bit of a mixed bag for SCI(F) ports. Generally
1867 * CTS/RTS is supported in hardware by at least one port and controlled
1868 * via SCSPTR (SCxPCR for SCIFA/B parts), or external pins (presently
1869 * handled via the ->init_pins() op, which is a bit of a one-way street,
1870 * lacking any ability to defer pin control -- this will later be
1871 * converted over to the GPIO framework).
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001872 *
1873 * Other modes (such as loopback) are supported generically on certain
1874 * port types, but not others. For these it's sufficient to test for the
1875 * existence of the support register and simply ignore the port type.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001876 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001877static void sci_set_mctrl(struct uart_port *port, unsigned int mctrl)
1878{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001879 struct sci_port *s = to_sci_port(port);
1880
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001881 if (mctrl & TIOCM_LOOP) {
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02001882 const struct plat_sci_reg *reg;
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001883
1884 /*
1885 * Standard loopback mode for SCFCR ports.
1886 */
1887 reg = sci_getreg(port, SCFCR);
1888 if (reg->size)
Geert Uytterhoeven26de4f12014-03-11 11:11:19 +01001889 serial_port_out(port, SCFCR,
1890 serial_port_in(port, SCFCR) |
1891 SCFCR_LOOP);
Paul Mundtdc7e3ef2011-11-24 20:20:53 +09001892 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001893
1894 mctrl_gpio_set(s->gpios, mctrl);
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001895
Laurent Pinchart97ed9792017-01-11 16:43:39 +02001896 if (!s->has_rtscts)
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001897 return;
1898
1899 if (!(mctrl & TIOCM_RTS)) {
1900 /* Disable Auto RTS */
1901 serial_port_out(port, SCFCR,
1902 serial_port_in(port, SCFCR) & ~SCFCR_MCE);
1903
1904 /* Clear RTS */
1905 sci_set_rts(port, 0);
1906 } else if (s->autorts) {
1907 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB) {
1908 /* Enable RTS# pin function */
1909 serial_port_out(port, SCPCR,
1910 serial_port_in(port, SCPCR) & ~SCPCR_RTSC);
1911 }
1912
1913 /* Enable Auto RTS */
1914 serial_port_out(port, SCFCR,
1915 serial_port_in(port, SCFCR) | SCFCR_MCE);
1916 } else {
1917 /* Set RTS */
1918 sci_set_rts(port, 1);
1919 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920}
1921
1922static unsigned int sci_get_mctrl(struct uart_port *port)
1923{
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001924 struct sci_port *s = to_sci_port(port);
1925 struct mctrl_gpios *gpios = s->gpios;
1926 unsigned int mctrl = 0;
1927
1928 mctrl_gpio_get(gpios, &mctrl);
1929
Paul Mundtcdf7c422011-11-24 20:18:32 +09001930 /*
1931 * CTS/RTS is handled in hardware when supported, while nothing
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001932 * else is wired up.
Paul Mundtcdf7c422011-11-24 20:18:32 +09001933 */
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001934 if (s->autorts) {
1935 if (sci_get_cts(port))
1936 mctrl |= TIOCM_CTS;
1937 } else if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_CTS))) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001938 mctrl |= TIOCM_CTS;
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02001939 }
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02001940 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DSR)))
1941 mctrl |= TIOCM_DSR;
1942 if (IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(gpios, UART_GPIO_DCD)))
1943 mctrl |= TIOCM_CAR;
1944
1945 return mctrl;
1946}
1947
1948static void sci_enable_ms(struct uart_port *port)
1949{
1950 mctrl_gpio_enable_ms(to_sci_port(port)->gpios);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001951}
1952
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953static void sci_break_ctl(struct uart_port *port, int break_state)
1954{
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001955 unsigned short scscr, scsptr;
1956
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001957 /* check wheter the port has SCSPTR */
Geert Uytterhoevenabbf1212016-06-03 12:00:05 +02001958 if (!sci_getreg(port, SCSPTR)->size) {
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001959 /*
1960 * Not supported by hardware. Most parts couple break and rx
1961 * interrupts together, with break detection always enabled.
1962 */
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001963 return;
Shimoda, Yoshihirobbb4ce52012-04-06 09:59:14 +09001964 }
Shimoda, Yoshihiroa4e02f62012-04-12 19:19:21 +09001965
1966 scsptr = serial_port_in(port, SCSPTR);
1967 scscr = serial_port_in(port, SCSCR);
1968
1969 if (break_state == -1) {
1970 scsptr = (scsptr | SCSPTR_SPB2IO) & ~SCSPTR_SPB2DT;
1971 scscr &= ~SCSCR_TE;
1972 } else {
1973 scsptr = (scsptr | SCSPTR_SPB2DT) & ~SCSPTR_SPB2IO;
1974 scscr |= SCSCR_TE;
1975 }
1976
1977 serial_port_out(port, SCSPTR, scsptr);
1978 serial_port_out(port, SCSCR, scscr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979}
1980
1981static int sci_startup(struct uart_port *port)
1982{
Magnus Damma5660ad2009-01-21 15:14:38 +00001983 struct sci_port *s = to_sci_port(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001984 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001986 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
1987
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09001988 sci_request_dma(port);
Paul Mundt073e84c2011-01-19 17:30:53 +09001989
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09001990 ret = sci_request_irq(s);
1991 if (unlikely(ret < 0)) {
1992 sci_free_dma(port);
1993 return ret;
1994 }
1995
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 return 0;
1997}
1998
1999static void sci_shutdown(struct uart_port *port)
2000{
Magnus Damma5660ad2009-01-21 15:14:38 +00002001 struct sci_port *s = to_sci_port(port);
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002002 unsigned long flags;
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002003 u16 scr;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002005 dev_dbg(port->dev, "%s(%d)\n", __func__, port->line);
2006
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002007 s->autorts = false;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002008 mctrl_gpio_disable_ms(to_sci_port(port)->gpios);
2009
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002010 spin_lock_irqsave(&port->lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002011 sci_stop_rx(port);
Russell Kingb129a8c2005-08-31 10:12:14 +01002012 sci_stop_tx(port);
Geert Uytterhoeven5fd2b6e2016-06-26 11:20:21 +02002013 /* Stop RX and TX, disable related interrupts, keep clock source */
2014 scr = serial_port_in(port, SCSCR);
2015 serial_port_out(port, SCSCR, scr & (SCSCR_CKE1 | SCSCR_CKE0));
Shinya Kuribayashi33b48e12012-11-16 10:54:49 +09002016 spin_unlock_irqrestore(&port->lock, flags);
Paul Mundt073e84c2011-01-19 17:30:53 +09002017
Aleksandar Mitev9ab76552015-09-18 13:08:28 +02002018#ifdef CONFIG_SERIAL_SH_SCI_DMA
2019 if (s->chan_rx) {
2020 dev_dbg(port->dev, "%s(%d) deleting rx_timer\n", __func__,
2021 port->line);
2022 del_timer_sync(&s->rx_timer);
2023 }
2024#endif
2025
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026 sci_free_irq(s);
Takatoshi Akiyama3c910172017-02-27 15:56:31 +09002027 sci_free_dma(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028}
2029
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002030static int sci_sck_calc(struct sci_port *s, unsigned int bps,
2031 unsigned int *srr)
Paul Mundt26c92f32009-06-24 18:23:52 +09002032{
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002033 unsigned long freq = s->clk_rates[SCI_SCK];
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002034 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002035 unsigned int sr;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002036
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002037 if (s->port.type != PORT_HSCIF)
2038 freq *= 2;
Paul Mundte8183a62011-01-19 17:51:37 +09002039
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002040 for_each_sr(sr, s) {
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002041 err = DIV_ROUND_CLOSEST(freq, sr) - bps;
2042 if (abs(err) >= abs(min_err))
2043 continue;
2044
2045 min_err = err;
2046 *srr = sr - 1;
2047
2048 if (!err)
2049 break;
2050 }
2051
2052 dev_dbg(s->port.dev, "SCK: %u%+d bps using SR %u\n", bps, min_err,
2053 *srr + 1);
2054 return min_err;
Paul Mundt26c92f32009-06-24 18:23:52 +09002055}
2056
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002057static int sci_brg_calc(struct sci_port *s, unsigned int bps,
2058 unsigned long freq, unsigned int *dlr,
2059 unsigned int *srr)
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002060{
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002061 int err, min_err = INT_MAX;
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002062 unsigned int sr, dl;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002063
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002064 if (s->port.type != PORT_HSCIF)
2065 freq *= 2;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002066
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002067 for_each_sr(sr, s) {
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002068 dl = DIV_ROUND_CLOSEST(freq, sr * bps);
2069 dl = clamp(dl, 1U, 65535U);
2070
2071 err = DIV_ROUND_CLOSEST(freq, sr * dl) - bps;
2072 if (abs(err) >= abs(min_err))
2073 continue;
2074
2075 min_err = err;
2076 *dlr = dl;
2077 *srr = sr - 1;
2078
2079 if (!err)
2080 break;
2081 }
2082
2083 dev_dbg(s->port.dev, "BRG: %u%+d bps using DL %u SR %u\n", bps,
2084 min_err, *dlr, *srr + 1);
2085 return min_err;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002086}
2087
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002088/* calculate sample rate, BRR, and clock select */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002089static int sci_scbrr_calc(struct sci_port *s, unsigned int bps,
2090 unsigned int *brr, unsigned int *srr,
2091 unsigned int *cks)
Ulrich Hechtf303b362013-05-31 17:57:01 +02002092{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002093 unsigned long freq = s->clk_rates[SCI_FCK];
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002094 unsigned int sr, br, prediv, scrate, c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002095 int err, min_err = INT_MAX;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002096
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002097 if (s->port.type != PORT_HSCIF)
2098 freq *= 2;
Geert Uytterhoevenb4a5c452015-11-16 17:22:16 +01002099
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002100 /*
2101 * Find the combination of sample rate and clock select with the
2102 * smallest deviation from the desired baud rate.
2103 * Prefer high sample rates to maximise the receive margin.
2104 *
2105 * M: Receive margin (%)
2106 * N: Ratio of bit rate to clock (N = sampling rate)
2107 * D: Clock duty (D = 0 to 1.0)
2108 * L: Frame length (L = 9 to 12)
2109 * F: Absolute value of clock frequency deviation
2110 *
2111 * M = |(0.5 - 1 / 2 * N) - ((L - 0.5) * F) -
2112 * (|D - 0.5| / N * (1 + F))|
2113 * NOTE: Usually, treat D for 0.5, F is 0 by this calculation.
2114 */
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002115 for_each_sr(sr, s) {
Ulrich Hechtf303b362013-05-31 17:57:01 +02002116 for (c = 0; c <= 3; c++) {
2117 /* integerized formulas from HSCIF documentation */
Geert Uytterhoeven7b5c0c02016-01-04 14:45:20 +01002118 prediv = sr * (1 << (2 * c + 1));
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002119
2120 /*
2121 * We need to calculate:
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002122 *
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002123 * br = freq / (prediv * bps) clamped to [1..256]
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002124 * err = freq / (br * prediv) - bps
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002125 *
2126 * Watch out for overflow when calculating the desired
2127 * sampling clock rate!
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002128 */
Geert Uytterhoevende01e6c2015-11-13 17:04:56 +01002129 if (bps > UINT_MAX / prediv)
2130 break;
2131
2132 scrate = prediv * bps;
2133 br = DIV_ROUND_CLOSEST(freq, scrate);
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002134 br = clamp(br, 1U, 256U);
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002135
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002136 err = DIV_ROUND_CLOSEST(freq, br * prediv) - bps;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002137 if (abs(err) >= abs(min_err))
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002138 continue;
2139
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002140 min_err = err;
Geert Uytterhoeven95a27032015-11-13 16:56:08 +01002141 *brr = br - 1;
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002142 *srr = sr - 1;
2143 *cks = c;
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002144
2145 if (!err)
2146 goto found;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002147 }
2148 }
2149
Geert Uytterhoeven6c513322015-11-16 16:33:22 +01002150found:
Geert Uytterhoeven881a7482015-11-16 15:54:47 +01002151 dev_dbg(s->port.dev, "BRR: %u%+d bps using N %u SR %u cks %u\n", bps,
2152 min_err, *brr, *srr + 1, *cks);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002153 return min_err;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002154}
2155
Magnus Damm1ba76222011-08-03 03:47:36 +00002156static void sci_reset(struct uart_port *port)
2157{
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002158 const struct plat_sci_reg *reg;
Magnus Damm1ba76222011-08-03 03:47:36 +00002159 unsigned int status;
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002160 struct sci_port *s = to_sci_port(port);
Magnus Damm1ba76222011-08-03 03:47:36 +00002161
Paul Mundtb12bb292012-03-30 19:50:15 +09002162 serial_port_out(port, SCSCR, 0x00); /* TE=0, RE=0, CKE1=0 */
Magnus Damm1ba76222011-08-03 03:47:36 +00002163
Paul Mundt0979e0e2011-11-24 18:35:49 +09002164 reg = sci_getreg(port, SCFCR);
2165 if (reg->size)
Paul Mundtb12bb292012-03-30 19:50:15 +09002166 serial_port_out(port, SCFCR, SCFCR_RFRST | SCFCR_TFRST);
Geert Uytterhoeven2768cf42016-06-24 16:59:15 +02002167
2168 sci_clear_SCxSR(port,
2169 SCxSR_RDxF_CLEAR(port) & SCxSR_ERROR_CLEAR(port) &
2170 SCxSR_BREAK_CLEAR(port));
Geert Uytterhoevenfc2af332016-06-24 16:59:16 +02002171 if (sci_getreg(port, SCLSR)->size) {
2172 status = serial_port_in(port, SCLSR);
2173 status &= ~(SCLSR_TO | SCLSR_ORER);
2174 serial_port_out(port, SCLSR, status);
2175 }
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002176
Ulrich Hecht03940372017-02-03 11:38:18 +01002177 if (s->rx_trigger > 1) {
2178 if (s->rx_fifo_timeout) {
2179 scif_set_rtrg(port, 1);
2180 setup_timer(&s->rx_fifo_timer, rx_fifo_timer_fn,
2181 (unsigned long)s);
2182 } else {
Ulrich Hecht90afa522017-02-08 18:31:14 +01002183 if (port->type == PORT_SCIFA ||
2184 port->type == PORT_SCIFB)
2185 scif_set_rtrg(port, 1);
2186 else
2187 scif_set_rtrg(port, s->rx_trigger);
Ulrich Hecht03940372017-02-03 11:38:18 +01002188 }
2189 }
Magnus Damm1ba76222011-08-03 03:47:36 +00002190}
2191
Alan Cox606d0992006-12-08 02:38:45 -08002192static void sci_set_termios(struct uart_port *port, struct ktermios *termios,
2193 struct ktermios *old)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002194{
Ulrich Hecht03940372017-02-03 11:38:18 +01002195 unsigned int baud, smr_val = SCSMR_ASYNC, scr_val = 0, i, bits;
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002196 unsigned int brr = 255, cks = 0, srr = 15, dl = 0, sccks = 0;
2197 unsigned int brr1 = 255, cks1 = 0, srr1 = 15, dl1 = 0;
Paul Mundt00b9de92009-06-24 17:53:33 +09002198 struct sci_port *s = to_sci_port(port);
Geert Uytterhoevend3184e62015-08-21 20:02:33 +02002199 const struct plat_sci_reg *reg;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002200 int min_err = INT_MAX, err;
2201 unsigned long max_freq = 0;
2202 int best_clk = -1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203
Nobuhiro Iwamatsu730c4e72014-07-14 16:10:00 +09002204 if ((termios->c_cflag & CSIZE) == CS7)
2205 smr_val |= SCSMR_CHR;
2206 if (termios->c_cflag & PARENB)
2207 smr_val |= SCSMR_PE;
2208 if (termios->c_cflag & PARODD)
2209 smr_val |= SCSMR_PE | SCSMR_ODD;
2210 if (termios->c_cflag & CSTOPB)
2211 smr_val |= SCSMR_STOP;
2212
Magnus Damm154280f2009-12-22 03:37:28 +00002213 /*
2214 * earlyprintk comes here early on with port->uartclk set to zero.
2215 * the clock framework is not up and running at this point so here
2216 * we assume that 115200 is the maximum baud rate. please note that
2217 * the baud rate is not programmed during earlyprintk - it is assumed
2218 * that the previous boot loader has enabled required clocks and
2219 * setup the baud rate generator hardware for us already.
2220 */
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002221 if (!port->uartclk) {
2222 baud = uart_get_baud_rate(port, termios, old, 0, 115200);
2223 goto done;
2224 }
Magnus Damm154280f2009-12-22 03:37:28 +00002225
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002226 for (i = 0; i < SCI_NUM_CLKS; i++)
2227 max_freq = max(max_freq, s->clk_rates[i]);
2228
Geert Uytterhoeven69eee8e2016-01-04 14:45:21 +01002229 baud = uart_get_baud_rate(port, termios, old, 0, max_freq / min_sr(s));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002230 if (!baud)
2231 goto done;
2232
2233 /*
2234 * There can be multiple sources for the sampling clock. Find the one
2235 * that gives us the smallest deviation from the desired baud rate.
2236 */
2237
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002238 /* Optional Undivided External Clock */
2239 if (s->clk_rates[SCI_SCK] && port->type != PORT_SCIFA &&
2240 port->type != PORT_SCIFB) {
2241 err = sci_sck_calc(s, baud, &srr1);
2242 if (abs(err) < abs(min_err)) {
2243 best_clk = SCI_SCK;
2244 scr_val = SCSCR_CKE1;
2245 sccks = SCCKS_CKS;
2246 min_err = err;
2247 srr = srr1;
2248 if (!err)
2249 goto done;
Ulrich Hechtf303b362013-05-31 17:57:01 +02002250 }
2251 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002252
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002253 /* Optional BRG Frequency Divided External Clock */
2254 if (s->clk_rates[SCI_SCIF_CLK] && sci_getreg(port, SCDL)->size) {
2255 err = sci_brg_calc(s, baud, s->clk_rates[SCI_SCIF_CLK], &dl1,
2256 &srr1);
2257 if (abs(err) < abs(min_err)) {
2258 best_clk = SCI_SCIF_CLK;
2259 scr_val = SCSCR_CKE1;
2260 sccks = 0;
2261 min_err = err;
2262 dl = dl1;
2263 srr = srr1;
2264 if (!err)
2265 goto done;
2266 }
2267 }
2268
2269 /* Optional BRG Frequency Divided Internal Clock */
2270 if (s->clk_rates[SCI_BRG_INT] && sci_getreg(port, SCDL)->size) {
2271 err = sci_brg_calc(s, baud, s->clk_rates[SCI_BRG_INT], &dl1,
2272 &srr1);
2273 if (abs(err) < abs(min_err)) {
2274 best_clk = SCI_BRG_INT;
2275 scr_val = SCSCR_CKE1;
2276 sccks = SCCKS_XIN;
2277 min_err = err;
2278 dl = dl1;
2279 srr = srr1;
2280 if (!min_err)
2281 goto done;
2282 }
2283 }
2284
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002285 /* Divided Functional Clock using standard Bit Rate Register */
2286 err = sci_scbrr_calc(s, baud, &brr1, &srr1, &cks1);
2287 if (abs(err) < abs(min_err)) {
2288 best_clk = SCI_FCK;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002289 scr_val = 0;
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002290 min_err = err;
2291 brr = brr1;
2292 srr = srr1;
2293 cks = cks1;
2294 }
2295
2296done:
2297 if (best_clk >= 0)
2298 dev_dbg(port->dev, "Using clk %pC for %u%+d bps\n",
2299 s->clks[best_clk], baud, min_err);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002300
Paul Mundt23241d42011-06-28 13:55:31 +09002301 sci_port_enable(s);
Alexandre Courbot36003382011-03-03 08:04:42 +00002302
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002303 /*
2304 * Program the optional External Baud Rate Generator (BRG) first.
2305 * It controls the mux to select (H)SCK or frequency divided clock.
2306 */
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002307 if (best_clk >= 0 && sci_getreg(port, SCCKS)->size) {
2308 serial_port_out(port, SCDL, dl);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002309 serial_port_out(port, SCCKS, sccks);
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002310 }
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002311
Magnus Damm1ba76222011-08-03 03:47:36 +00002312 sci_reset(port);
Paul Mundte108b2c2006-09-27 16:32:13 +09002313
Paul Mundte108b2c2006-09-27 16:32:13 +09002314 uart_update_timeout(port, termios->c_cflag, baud);
2315
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002316 if (best_clk >= 0) {
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002317 if (port->type == PORT_SCIFA || port->type == PORT_SCIFB)
2318 switch (srr + 1) {
2319 case 5: smr_val |= SCSMR_SRC_5; break;
2320 case 7: smr_val |= SCSMR_SRC_7; break;
2321 case 11: smr_val |= SCSMR_SRC_11; break;
2322 case 13: smr_val |= SCSMR_SRC_13; break;
2323 case 16: smr_val |= SCSMR_SRC_16; break;
2324 case 17: smr_val |= SCSMR_SRC_17; break;
2325 case 19: smr_val |= SCSMR_SRC_19; break;
2326 case 27: smr_val |= SCSMR_SRC_27; break;
2327 }
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002328 smr_val |= cks;
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002329 dev_dbg(port->dev,
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002330 "SCR 0x%x SMR 0x%x BRR %u CKS 0x%x DL %u SRR %u\n",
2331 scr_val, smr_val, brr, sccks, dl, srr);
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002332 serial_port_out(port, SCSCR, scr_val);
Takashi Yoshii9d482cc2012-11-16 10:52:49 +09002333 serial_port_out(port, SCSMR, smr_val);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002334 serial_port_out(port, SCBRR, brr);
2335 if (sci_getreg(port, HSSRR)->size)
2336 serial_port_out(port, HSSRR, srr | HSCIF_SRE);
2337
2338 /* Wait one bit interval */
2339 udelay((1000000 + (baud - 1)) / baud);
2340 } else {
2341 /* Don't touch the bit rate configuration */
2342 scr_val = s->cfg->scscr & (SCSCR_CKE1 | SCSCR_CKE0);
Geert Uytterhoeven3a964ab2016-01-04 14:45:19 +01002343 smr_val |= serial_port_in(port, SCSMR) &
2344 (SCSMR_CKEDG | SCSMR_SRC_MASK | SCSMR_CKS);
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002345 dev_dbg(port->dev, "SCR 0x%x SMR 0x%x\n", scr_val, smr_val);
2346 serial_port_out(port, SCSCR, scr_val);
2347 serial_port_out(port, SCSMR, smr_val);
2348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002349
Paul Mundtd5701642008-12-16 20:07:27 +09002350 sci_init_pins(port, termios->c_cflag);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002351
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002352 port->status &= ~UPSTAT_AUTOCTS;
2353 s->autorts = false;
Paul Mundt73c3d532011-12-02 19:02:06 +09002354 reg = sci_getreg(port, SCFCR);
2355 if (reg->size) {
Paul Mundtb12bb292012-03-30 19:50:15 +09002356 unsigned short ctrl = serial_port_in(port, SCFCR);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002357
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02002358 if ((port->flags & UPF_HARD_FLOW) &&
2359 (termios->c_cflag & CRTSCTS)) {
2360 /* There is no CTS interrupt to restart the hardware */
2361 port->status |= UPSTAT_AUTOCTS;
2362 /* MCE is enabled when RTS is raised */
2363 s->autorts = true;
Paul Mundtfaf02f82011-12-02 17:44:50 +09002364 }
Paul Mundt73c3d532011-12-02 19:02:06 +09002365
2366 /*
2367 * As we've done a sci_reset() above, ensure we don't
2368 * interfere with the FIFOs while toggling MCE. As the
2369 * reset values could still be set, simply mask them out.
2370 */
2371 ctrl &= ~(SCFCR_RFRST | SCFCR_TFRST);
2372
Paul Mundtb12bb292012-03-30 19:50:15 +09002373 serial_port_out(port, SCFCR, ctrl);
Paul Mundt0979e0e2011-11-24 18:35:49 +09002374 }
Paul Mundtb7a76e42006-02-01 03:06:06 -08002375
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002376 scr_val |= SCSCR_RE | SCSCR_TE |
2377 (s->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0));
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002378 dev_dbg(port->dev, "SCSCR 0x%x\n", scr_val);
2379 serial_port_out(port, SCSCR, scr_val);
Geert Uytterhoeven92a05742016-01-04 14:45:22 +01002380 if ((srr + 1 == 5) &&
2381 (port->type == PORT_SCIFA || port->type == PORT_SCIFB)) {
2382 /*
2383 * In asynchronous mode, when the sampling rate is 1/5, first
2384 * received data may become invalid on some SCIFA and SCIFB.
2385 * To avoid this problem wait more than 1 serial data time (1
2386 * bit time x serial data number) after setting SCSCR.RE = 1.
2387 */
2388 udelay(DIV_ROUND_UP(10 * 1000000, baud));
2389 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002390
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002391 /*
Nobuhiro Iwamatsu5f6d8512015-03-17 01:19:54 +09002392 * Calculate delay for 2 DMA buffers (4 FIFO).
Geert Uytterhoevenf5835c12015-08-21 20:02:38 +02002393 * See serial_core.c::uart_update_timeout().
2394 * With 10 bits (CS8), 250Hz, 115200 baud and 64 bytes FIFO, the above
2395 * function calculates 1 jiffie for the data plus 5 jiffies for the
2396 * "slop(e)." Then below we calculate 5 jiffies (20ms) for 2 DMA
2397 * buffers (4 FIFO sizes), but when performing a faster transfer, the
2398 * value obtained by this formula is too small. Therefore, if the value
2399 * is smaller than 20ms, use 20ms as the timeout value for DMA.
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002400 */
Ulrich Hecht03940372017-02-03 11:38:18 +01002401 /* byte size and parity */
2402 switch (termios->c_cflag & CSIZE) {
2403 case CS5:
2404 bits = 7;
2405 break;
2406 case CS6:
2407 bits = 8;
2408 break;
2409 case CS7:
2410 bits = 9;
2411 break;
2412 default:
2413 bits = 10;
2414 break;
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002415 }
Ulrich Hecht03940372017-02-03 11:38:18 +01002416
2417 if (termios->c_cflag & CSTOPB)
2418 bits++;
2419 if (termios->c_cflag & PARENB)
2420 bits++;
2421
2422 s->rx_frame = (100 * bits * HZ) / (baud / 10);
2423#ifdef CONFIG_SERIAL_SH_SCI_DMA
2424 s->rx_timeout = DIV_ROUND_UP(s->buf_len_rx * 2 * s->rx_frame, 1000);
2425 dev_dbg(port->dev, "DMA Rx t-out %ums, tty t-out %u jiffies\n",
2426 s->rx_timeout * 1000 / HZ, port->timeout);
2427 if (s->rx_timeout < msecs_to_jiffies(20))
2428 s->rx_timeout = msecs_to_jiffies(20);
Guennadi Liakhovetski3089f382010-03-19 13:53:04 +00002429#endif
2430
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431 if ((termios->c_cflag & CREAD) != 0)
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002432 sci_start_rx(port);
Alexandre Courbot36003382011-03-03 08:04:42 +00002433
Paul Mundt23241d42011-06-28 13:55:31 +09002434 sci_port_disable(s);
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002435
2436 if (UART_ENABLE_MS(port, termios->c_cflag))
2437 sci_enable_ms(port);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002438}
2439
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002440static void sci_pm(struct uart_port *port, unsigned int state,
2441 unsigned int oldstate)
2442{
2443 struct sci_port *sci_port = to_sci_port(port);
2444
2445 switch (state) {
Geert Uytterhoevend3dfe5d2014-03-11 11:11:20 +01002446 case UART_PM_STATE_OFF:
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002447 sci_port_disable(sci_port);
2448 break;
2449 default:
2450 sci_port_enable(sci_port);
2451 break;
2452 }
2453}
2454
Linus Torvalds1da177e2005-04-16 15:20:36 -07002455static const char *sci_type(struct uart_port *port)
2456{
2457 switch (port->type) {
Michael Trimarchie7c98dc2008-11-13 18:18:35 +09002458 case PORT_IRDA:
2459 return "irda";
2460 case PORT_SCI:
2461 return "sci";
2462 case PORT_SCIF:
2463 return "scif";
2464 case PORT_SCIFA:
2465 return "scifa";
Guennadi Liakhovetskid1d4b102010-05-23 16:39:09 +00002466 case PORT_SCIFB:
2467 return "scifb";
Ulrich Hechtf303b362013-05-31 17:57:01 +02002468 case PORT_HSCIF:
2469 return "hscif";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470 }
2471
Paul Mundtfa439722008-09-04 18:53:58 +09002472 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473}
2474
Paul Mundtf6e94952011-01-21 15:25:36 +09002475static int sci_remap_port(struct uart_port *port)
2476{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002477 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002478
2479 /*
2480 * Nothing to do if there's already an established membase.
2481 */
2482 if (port->membase)
2483 return 0;
2484
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002485 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002486 port->membase = ioremap_nocache(port->mapbase, sport->reg_size);
Paul Mundtf6e94952011-01-21 15:25:36 +09002487 if (unlikely(!port->membase)) {
2488 dev_err(port->dev, "can't remap port#%d\n", port->line);
2489 return -ENXIO;
2490 }
2491 } else {
2492 /*
2493 * For the simple (and majority of) cases where we don't
2494 * need to do any remapping, just cast the cookie
2495 * directly.
2496 */
Jingoo Han3af4e962014-02-05 09:56:37 +09002497 port->membase = (void __iomem *)(uintptr_t)port->mapbase;
Paul Mundtf6e94952011-01-21 15:25:36 +09002498 }
2499
2500 return 0;
2501}
2502
Linus Torvalds1da177e2005-04-16 15:20:36 -07002503static void sci_release_port(struct uart_port *port)
2504{
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002505 struct sci_port *sport = to_sci_port(port);
2506
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002507 if (port->dev->of_node || (port->flags & UPF_IOREMAP)) {
Paul Mundte2651642011-01-20 21:24:03 +09002508 iounmap(port->membase);
2509 port->membase = NULL;
2510 }
2511
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002512 release_mem_region(port->mapbase, sport->reg_size);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002513}
2514
2515static int sci_request_port(struct uart_port *port)
2516{
Paul Mundte2651642011-01-20 21:24:03 +09002517 struct resource *res;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002518 struct sci_port *sport = to_sci_port(port);
Paul Mundtf6e94952011-01-21 15:25:36 +09002519 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002520
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002521 res = request_mem_region(port->mapbase, sport->reg_size,
2522 dev_name(port->dev));
2523 if (unlikely(res == NULL)) {
2524 dev_err(port->dev, "request_mem_region failed.");
Paul Mundte2651642011-01-20 21:24:03 +09002525 return -EBUSY;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527
Paul Mundtf6e94952011-01-21 15:25:36 +09002528 ret = sci_remap_port(port);
2529 if (unlikely(ret != 0)) {
2530 release_resource(res);
2531 return ret;
Paul Mundt7ff731a2008-10-01 15:46:58 +09002532 }
Paul Mundte2651642011-01-20 21:24:03 +09002533
2534 return 0;
2535}
2536
2537static void sci_config_port(struct uart_port *port, int flags)
2538{
2539 if (flags & UART_CONFIG_TYPE) {
2540 struct sci_port *sport = to_sci_port(port);
2541
2542 port->type = sport->cfg->type;
2543 sci_request_port(port);
2544 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545}
2546
2547static int sci_verify_port(struct uart_port *port, struct serial_struct *ser)
2548{
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 if (ser->baud_base < 2400)
2550 /* No paper tape reader for Mitch.. */
2551 return -EINVAL;
2552
2553 return 0;
2554}
2555
Julia Lawall069a47e2016-09-01 19:51:35 +02002556static const struct uart_ops sci_uart_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002557 .tx_empty = sci_tx_empty,
2558 .set_mctrl = sci_set_mctrl,
2559 .get_mctrl = sci_get_mctrl,
2560 .start_tx = sci_start_tx,
2561 .stop_tx = sci_stop_tx,
2562 .stop_rx = sci_stop_rx,
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02002563 .enable_ms = sci_enable_ms,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002564 .break_ctl = sci_break_ctl,
2565 .startup = sci_startup,
2566 .shutdown = sci_shutdown,
2567 .set_termios = sci_set_termios,
Teppei Kamijou0174e5c2012-11-16 10:51:55 +09002568 .pm = sci_pm,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569 .type = sci_type,
2570 .release_port = sci_release_port,
2571 .request_port = sci_request_port,
2572 .config_port = sci_config_port,
2573 .verify_port = sci_verify_port,
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002574#ifdef CONFIG_CONSOLE_POLL
2575 .poll_get_char = sci_poll_get_char,
2576 .poll_put_char = sci_poll_put_char,
2577#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578};
2579
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002580static int sci_init_clocks(struct sci_port *sci_port, struct device *dev)
2581{
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002582 const char *clk_names[] = {
2583 [SCI_FCK] = "fck",
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002584 [SCI_SCK] = "sck",
Geert Uytterhoeven1270f862015-11-18 11:25:53 +01002585 [SCI_BRG_INT] = "brg_int",
2586 [SCI_SCIF_CLK] = "scif_clk",
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002587 };
2588 struct clk *clk;
2589 unsigned int i;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002590
Geert Uytterhoeven6af27bf2015-11-18 11:12:26 +01002591 if (sci_port->cfg->type == PORT_HSCIF)
2592 clk_names[SCI_SCK] = "hsck";
2593
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002594 for (i = 0; i < SCI_NUM_CLKS; i++) {
2595 clk = devm_clk_get(dev, clk_names[i]);
2596 if (PTR_ERR(clk) == -EPROBE_DEFER)
2597 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002598
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002599 if (IS_ERR(clk) && i == SCI_FCK) {
2600 /*
2601 * "fck" used to be called "sci_ick", and we need to
2602 * maintain DT backward compatibility.
2603 */
2604 clk = devm_clk_get(dev, "sci_ick");
2605 if (PTR_ERR(clk) == -EPROBE_DEFER)
2606 return -EPROBE_DEFER;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002607
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002608 if (!IS_ERR(clk))
2609 goto found;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002610
Geert Uytterhoevenf4998e52015-10-26 09:58:16 +01002611 /*
2612 * Not all SH platforms declare a clock lookup entry
2613 * for SCI devices, in which case we need to get the
2614 * global "peripheral_clk" clock.
2615 */
2616 clk = devm_clk_get(dev, "peripheral_clk");
2617 if (!IS_ERR(clk))
2618 goto found;
2619
2620 dev_err(dev, "failed to get %s (%ld)\n", clk_names[i],
2621 PTR_ERR(clk));
2622 return PTR_ERR(clk);
2623 }
2624
2625found:
2626 if (IS_ERR(clk))
2627 dev_dbg(dev, "failed to get %s (%ld)\n", clk_names[i],
2628 PTR_ERR(clk));
2629 else
2630 dev_dbg(dev, "clk %s is %pC rate %pCr\n", clk_names[i],
2631 clk, clk);
2632 sci_port->clks[i] = IS_ERR(clk) ? NULL : clk;
2633 }
2634 return 0;
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002635}
2636
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002637static const struct sci_port_params *
2638sci_probe_regmap(const struct plat_sci_port *cfg)
2639{
2640 unsigned int regtype;
2641
2642 if (cfg->regtype != SCIx_PROBE_REGTYPE)
2643 return &sci_port_params[cfg->regtype];
2644
2645 switch (cfg->type) {
2646 case PORT_SCI:
2647 regtype = SCIx_SCI_REGTYPE;
2648 break;
2649 case PORT_IRDA:
2650 regtype = SCIx_IRDA_REGTYPE;
2651 break;
2652 case PORT_SCIFA:
2653 regtype = SCIx_SCIFA_REGTYPE;
2654 break;
2655 case PORT_SCIFB:
2656 regtype = SCIx_SCIFB_REGTYPE;
2657 break;
2658 case PORT_SCIF:
2659 /*
2660 * The SH-4 is a bit of a misnomer here, although that's
2661 * where this particular port layout originated. This
2662 * configuration (or some slight variation thereof)
2663 * remains the dominant model for all SCIFs.
2664 */
2665 regtype = SCIx_SH4_SCIF_REGTYPE;
2666 break;
2667 case PORT_HSCIF:
2668 regtype = SCIx_HSCIF_REGTYPE;
2669 break;
2670 default:
2671 pr_err("Can't probe register map for given port\n");
2672 return NULL;
2673 }
2674
2675 return &sci_port_params[regtype];
2676}
2677
Bill Pemberton9671f092012-11-19 13:21:50 -05002678static int sci_init_single(struct platform_device *dev,
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002679 struct sci_port *sci_port, unsigned int index,
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002680 const struct plat_sci_port *p, bool early)
Paul Mundte108b2c2006-09-27 16:32:13 +09002681{
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002682 struct uart_port *port = &sci_port->port;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002683 const struct resource *res;
2684 unsigned int i;
Paul Mundt3127c6b2011-06-28 13:44:37 +09002685 int ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002686
Paul Mundt50f09592011-12-02 20:09:48 +09002687 sci_port->cfg = p;
2688
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002689 port->ops = &sci_uart_ops;
2690 port->iotype = UPIO_MEM;
2691 port->line = index;
Markus Pietrek75136d42010-01-15 08:33:20 +09002692
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002693 res = platform_get_resource(dev, IORESOURCE_MEM, 0);
2694 if (res == NULL)
2695 return -ENOMEM;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002696
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002697 port->mapbase = res->start;
Yoshinori Satoe4d6f912015-05-16 23:57:31 +09002698 sci_port->reg_size = resource_size(res);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002699
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002700 for (i = 0; i < ARRAY_SIZE(sci_port->irqs); ++i)
2701 sci_port->irqs[i] = platform_get_irq(dev, i);
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002702
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002703 /* The SCI generates several interrupts. They can be muxed together or
2704 * connected to different interrupt lines. In the muxed case only one
2705 * interrupt resource is specified. In the non-muxed case three or four
2706 * interrupt resources are specified, as the BRI interrupt is optional.
2707 */
2708 if (sci_port->irqs[0] < 0)
2709 return -ENXIO;
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002710
Laurent Pinchart89b5c1a2013-12-06 10:59:52 +01002711 if (sci_port->irqs[1] < 0) {
2712 sci_port->irqs[1] = sci_port->irqs[0];
2713 sci_port->irqs[2] = sci_port->irqs[0];
2714 sci_port->irqs[3] = sci_port->irqs[0];
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002715 }
2716
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002717 sci_port->params = sci_probe_regmap(p);
2718 if (unlikely(sci_port->params == NULL))
2719 return -EINVAL;
Laurent Pincharte095ee62017-01-11 16:43:34 +02002720
Ulrich Hecht18e8cf12017-02-03 11:38:17 +01002721 switch (p->type) {
2722 case PORT_SCIFB:
2723 sci_port->rx_trigger = 48;
2724 break;
2725 case PORT_HSCIF:
2726 sci_port->rx_trigger = 64;
2727 break;
2728 case PORT_SCIFA:
2729 sci_port->rx_trigger = 32;
2730 break;
2731 case PORT_SCIF:
2732 if (p->regtype == SCIx_SH7705_SCIF_REGTYPE)
2733 /* RX triggering not implemented for this IP */
2734 sci_port->rx_trigger = 1;
2735 else
2736 sci_port->rx_trigger = 8;
2737 break;
2738 default:
2739 sci_port->rx_trigger = 1;
2740 break;
2741 }
2742
Ulrich Hecht03940372017-02-03 11:38:18 +01002743 sci_port->rx_fifo_timeout = 0;
2744
Laurent Pinchart878fbb912013-12-06 10:59:51 +01002745 /* SCIFA on sh7723 and sh7724 need a custom sampling rate that doesn't
2746 * match the SoC datasheet, this should be investigated. Let platform
2747 * data override the sampling rate for now.
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002748 */
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002749 sci_port->sampling_rate_mask = p->sampling_rate
2750 ? SCI_SR(p->sampling_rate)
2751 : sci_port->params->sampling_rate_mask;
Laurent Pinchartec09c5e2013-12-06 10:59:20 +01002752
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002753 if (!early) {
Laurent Pincharta9ec81f2015-09-14 15:14:23 +03002754 ret = sci_init_clocks(sci_port, &dev->dev);
2755 if (ret < 0)
2756 return ret;
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002757
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002758 port->dev = &dev->dev;
Magnus Damm5e50d2d2011-04-19 10:38:25 +00002759
2760 pm_runtime_enable(&dev->dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002761 }
Paul Mundte108b2c2006-09-27 16:32:13 +09002762
Paul Mundtce6738b2011-01-19 15:24:40 +09002763 port->type = p->type;
Laurent Pinchart3d73f322017-01-11 16:43:24 +02002764 port->flags = UPF_FIXED_PORT | UPF_BOOT_AUTOCONF | p->flags;
Laurent Pinchartb2f20ed2017-01-11 16:43:36 +02002765 port->fifosize = sci_port->params->fifosize;
Paul Mundtce6738b2011-01-19 15:24:40 +09002766
Laurent Pinchartdfc80382017-01-11 16:43:40 +02002767 if (port->type == PORT_SCI) {
2768 if (sci_port->reg_size >= 0x20)
2769 port->regshift = 2;
2770 else
2771 port->regshift = 1;
2772 }
2773
Paul Mundtce6738b2011-01-19 15:24:40 +09002774 /*
Paul Mundt61a69762011-06-14 12:40:19 +09002775 * The UART port needs an IRQ value, so we peg this to the RX IRQ
Paul Mundtce6738b2011-01-19 15:24:40 +09002776 * for the multi-IRQ ports, which is where we are primarily
2777 * concerned with the shutdown path synchronization.
2778 *
2779 * For the muxed case there's nothing more to do.
2780 */
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002781 port->irq = sci_port->irqs[SCIx_RXI_IRQ];
Yong Zhang9cfb5c02011-09-22 16:59:15 +08002782 port->irqflags = 0;
Guennadi Liakhovetski73a19e4c2010-03-02 11:39:15 +09002783
Paul Mundt61a69762011-06-14 12:40:19 +09002784 port->serial_in = sci_serial_in;
2785 port->serial_out = sci_serial_out;
2786
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09002787 return 0;
Paul Mundte108b2c2006-09-27 16:32:13 +09002788}
2789
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002790static void sci_cleanup_single(struct sci_port *port)
2791{
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002792 pm_runtime_disable(port->port.dev);
2793}
2794
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002795#if defined(CONFIG_SERIAL_SH_SCI_CONSOLE) || \
2796 defined(CONFIG_SERIAL_SH_SCI_EARLYCON)
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002797static void serial_console_putchar(struct uart_port *port, int ch)
2798{
2799 sci_poll_put_char(port, ch);
2800}
2801
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802/*
2803 * Print a string to the serial port trying not to disturb
2804 * any possible real use of the port...
2805 */
2806static void serial_console_write(struct console *co, const char *s,
2807 unsigned count)
2808{
Paul Mundt906b17d2011-01-21 16:19:53 +09002809 struct sci_port *sci_port = &sci_ports[co->index];
2810 struct uart_port *port = &sci_port->port;
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002811 unsigned short bits, ctrl, ctrl_temp;
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002812 unsigned long flags;
2813 int locked = 1;
2814
2815 local_irq_save(flags);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002816#if defined(SUPPORT_SYSRQ)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002817 if (port->sysrq)
2818 locked = 0;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002819 else
2820#endif
2821 if (oops_in_progress)
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002822 locked = spin_trylock(&port->lock);
2823 else
2824 spin_lock(&port->lock);
2825
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002826 /* first save SCSCR then disable interrupts, keep clock source */
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002827 ctrl = serial_port_in(port, SCSCR);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02002828 ctrl_temp = SCSCR_RE | SCSCR_TE |
2829 (sci_port->cfg->scscr & ~(SCSCR_CKE1 | SCSCR_CKE0)) |
Geert Uytterhoevena67969b2015-11-18 16:20:44 +01002830 (ctrl & (SCSCR_CKE1 | SCSCR_CKE0));
2831 serial_port_out(port, SCSCR, ctrl_temp);
Paul Mundt07d2a1a2008-12-11 19:06:43 +09002832
Magnus Damm501b8252009-01-21 15:14:30 +00002833 uart_console_write(port, s, count, serial_console_putchar);
Magnus Damm973e5d52009-02-24 15:57:12 +09002834
2835 /* wait until fifo is empty and last bit has been transmitted */
2836 bits = SCxSR_TDxE(port) | SCxSR_TEND(port);
Paul Mundtb12bb292012-03-30 19:50:15 +09002837 while ((serial_port_in(port, SCxSR) & bits) != bits)
Magnus Damm973e5d52009-02-24 15:57:12 +09002838 cpu_relax();
Shinya Kuribayashi40f70c02012-11-16 10:54:15 +09002839
2840 /* restore the SCSCR */
2841 serial_port_out(port, SCSCR, ctrl);
2842
2843 if (locked)
2844 spin_unlock(&port->lock);
2845 local_irq_restore(flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846}
2847
Bill Pemberton9671f092012-11-19 13:21:50 -05002848static int serial_console_setup(struct console *co, char *options)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002849{
Magnus Dammdc8e6f52009-01-21 15:14:06 +00002850 struct sci_port *sci_port;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002851 struct uart_port *port;
2852 int baud = 115200;
2853 int bits = 8;
2854 int parity = 'n';
2855 int flow = 'n';
2856 int ret;
2857
Paul Mundte108b2c2006-09-27 16:32:13 +09002858 /*
Paul Mundt906b17d2011-01-21 16:19:53 +09002859 * Refuse to handle any bogus ports.
Paul Mundte108b2c2006-09-27 16:32:13 +09002860 */
Paul Mundt906b17d2011-01-21 16:19:53 +09002861 if (co->index < 0 || co->index >= SCI_NPORTS)
Paul Mundte108b2c2006-09-27 16:32:13 +09002862 return -ENODEV;
Paul Mundte108b2c2006-09-27 16:32:13 +09002863
Paul Mundt906b17d2011-01-21 16:19:53 +09002864 sci_port = &sci_ports[co->index];
2865 port = &sci_port->port;
2866
Alexandre Courbotb2267a62011-02-09 03:18:46 +00002867 /*
2868 * Refuse to handle uninitialized ports.
2869 */
2870 if (!port->ops)
2871 return -ENODEV;
2872
Paul Mundtf6e94952011-01-21 15:25:36 +09002873 ret = sci_remap_port(port);
2874 if (unlikely(ret != 0))
2875 return ret;
Paul Mundte108b2c2006-09-27 16:32:13 +09002876
Linus Torvalds1da177e2005-04-16 15:20:36 -07002877 if (options)
2878 uart_parse_options(options, &baud, &parity, &bits, &flow);
2879
Paul Mundtab7cfb52011-06-01 14:47:42 +09002880 return uart_set_options(port, co, baud, parity, bits, flow);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881}
2882
2883static struct console serial_console = {
2884 .name = "ttySC",
Paul Mundt906b17d2011-01-21 16:19:53 +09002885 .device = uart_console_device,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002886 .write = serial_console_write,
2887 .setup = serial_console_setup,
Paul Mundtfa5da2f2007-03-08 17:27:37 +09002888 .flags = CON_PRINTBUFFER,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002889 .index = -1,
Paul Mundt906b17d2011-01-21 16:19:53 +09002890 .data = &sci_uart_driver,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891};
2892
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002893static struct console early_serial_console = {
2894 .name = "early_ttySC",
2895 .write = serial_console_write,
2896 .flags = CON_PRINTBUFFER,
Paul Mundt906b17d2011-01-21 16:19:53 +09002897 .index = -1,
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002898};
Paul Mundtecdf8a42011-01-21 00:05:48 +09002899
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00002900static char early_serial_buf[32];
2901
Bill Pemberton9671f092012-11-19 13:21:50 -05002902static int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002903{
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02002904 const struct plat_sci_port *cfg = dev_get_platdata(&pdev->dev);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002905
2906 if (early_serial_console.data)
2907 return -EEXIST;
2908
2909 early_serial_console.index = pdev->id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09002910
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01002911 sci_init_single(pdev, &sci_ports[pdev->id], pdev->id, cfg, true);
Paul Mundtecdf8a42011-01-21 00:05:48 +09002912
2913 serial_console_setup(&early_serial_console, early_serial_buf);
2914
2915 if (!strstr(early_serial_buf, "keep"))
2916 early_serial_console.flags |= CON_BOOT;
2917
2918 register_console(&early_serial_console);
2919 return 0;
2920}
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002921
2922#define SCI_CONSOLE (&serial_console)
2923
Paul Mundtecdf8a42011-01-21 00:05:48 +09002924#else
Bill Pemberton9671f092012-11-19 13:21:50 -05002925static inline int sci_probe_earlyprintk(struct platform_device *pdev)
Paul Mundtecdf8a42011-01-21 00:05:48 +09002926{
2927 return -EINVAL;
2928}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002929
Nobuhiro Iwamatsu6a8c9792011-03-24 02:20:56 +00002930#define SCI_CONSOLE NULL
2931
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01002932#endif /* CONFIG_SERIAL_SH_SCI_CONSOLE || CONFIG_SERIAL_SH_SCI_EARLYCON */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002933
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01002934static const char banner[] __initconst = "SuperH (H)SCI(F) driver initialized";
Linus Torvalds1da177e2005-04-16 15:20:36 -07002935
2936static struct uart_driver sci_uart_driver = {
2937 .owner = THIS_MODULE,
2938 .driver_name = "sci",
Linus Torvalds1da177e2005-04-16 15:20:36 -07002939 .dev_name = "ttySC",
2940 .major = SCI_MAJOR,
2941 .minor = SCI_MINOR_START,
Paul Mundte108b2c2006-09-27 16:32:13 +09002942 .nr = SCI_NPORTS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002943 .cons = SCI_CONSOLE,
2944};
2945
Paul Mundt54507f62009-05-08 23:48:33 +09002946static int sci_remove(struct platform_device *dev)
Magnus Damme552de22009-01-21 15:13:42 +00002947{
Paul Mundtd535a232011-01-19 17:19:35 +09002948 struct sci_port *port = platform_get_drvdata(dev);
Magnus Damme552de22009-01-21 15:13:42 +00002949
Paul Mundtd535a232011-01-19 17:19:35 +09002950 uart_remove_one_port(&sci_uart_driver, &port->port);
Magnus Damme552de22009-01-21 15:13:42 +00002951
Laurent Pinchart6dae1422012-06-13 00:28:23 +02002952 sci_cleanup_single(port);
Paul Mundtd535a232011-01-19 17:19:35 +09002953
Ulrich Hecht5d231882017-02-03 11:38:19 +01002954 if (port->port.fifosize > 1) {
2955 sysfs_remove_file(&dev->dev.kobj,
2956 &dev_attr_rx_fifo_trigger.attr);
2957 }
2958 if (port->port.type == PORT_SCIFA || port->port.type == PORT_SCIFB) {
2959 sysfs_remove_file(&dev->dev.kobj,
2960 &dev_attr_rx_fifo_timeout.attr);
2961 }
2962
Magnus Damme552de22009-01-21 15:13:42 +00002963 return 0;
2964}
2965
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002966
2967#define SCI_OF_DATA(type, regtype) (void *)((type) << 16 | (regtype))
2968#define SCI_OF_TYPE(data) ((unsigned long)(data) >> 16)
2969#define SCI_OF_REGTYPE(data) ((unsigned long)(data) & 0xffff)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002970
2971static const struct of_device_id of_sci_match[] = {
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002972 /* SoC-specific types */
2973 {
2974 .compatible = "renesas,scif-r7s72100",
2975 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH2_SCIF_FIFODATA_REGTYPE),
2976 },
Geert Uytterhoeven9ed44bb2015-11-10 18:57:23 +01002977 /* Family-specific types */
2978 {
2979 .compatible = "renesas,rcar-gen1-scif",
2980 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2981 }, {
2982 .compatible = "renesas,rcar-gen2-scif",
2983 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2984 }, {
2985 .compatible = "renesas,rcar-gen3-scif",
2986 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_BRG_REGTYPE),
2987 },
Geert Uytterhoevenf443ff82015-11-10 16:16:54 +01002988 /* Generic types */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002989 {
2990 .compatible = "renesas,scif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002991 .data = SCI_OF_DATA(PORT_SCIF, SCIx_SH4_SCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002992 }, {
2993 .compatible = "renesas,scifa",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002994 .data = SCI_OF_DATA(PORT_SCIFA, SCIx_SCIFA_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002995 }, {
2996 .compatible = "renesas,scifb",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01002997 .data = SCI_OF_DATA(PORT_SCIFB, SCIx_SCIFB_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01002998 }, {
2999 .compatible = "renesas,hscif",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003000 .data = SCI_OF_DATA(PORT_HSCIF, SCIx_HSCIF_REGTYPE),
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003001 }, {
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003002 .compatible = "renesas,sci",
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003003 .data = SCI_OF_DATA(PORT_SCI, SCIx_SCI_REGTYPE),
Yoshinori Satoe1d0be62015-01-28 02:53:55 +09003004 }, {
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003005 /* Terminator */
3006 },
3007};
3008MODULE_DEVICE_TABLE(of, of_sci_match);
3009
Geert Uytterhoeven54b12c42017-01-25 15:55:49 +01003010static struct plat_sci_port *sci_parse_dt(struct platform_device *pdev,
3011 unsigned int *dev_id)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003012{
3013 struct device_node *np = pdev->dev.of_node;
3014 const struct of_device_id *match;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003015 struct plat_sci_port *p;
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003016 struct sci_port *sp;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003017 int id;
3018
3019 if (!IS_ENABLED(CONFIG_OF) || !np)
3020 return NULL;
3021
Geert Uytterhoeven495bb472015-12-10 16:02:17 +01003022 match = of_match_node(of_sci_match, np);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003023 if (!match)
3024 return NULL;
3025
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003026 p = devm_kzalloc(&pdev->dev, sizeof(struct plat_sci_port), GFP_KERNEL);
Geert Uytterhoeven42054632015-08-21 20:02:34 +02003027 if (!p)
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003028 return NULL;
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003029
Geert Uytterhoeven2095fc72015-11-12 13:39:49 +01003030 /* Get the line number from the aliases node. */
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003031 id = of_alias_get_id(np, "serial");
3032 if (id < 0) {
3033 dev_err(&pdev->dev, "failed to get alias id (%d)\n", id);
3034 return NULL;
3035 }
3036
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003037 sp = &sci_ports[id];
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003038 *dev_id = id;
3039
Geert Uytterhoevenbd2238f2015-11-10 16:09:23 +01003040 p->type = SCI_OF_TYPE(match->data);
3041 p->regtype = SCI_OF_REGTYPE(match->data);
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003042
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003043 if (of_find_property(np, "uart-has-rtscts", NULL))
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003044 sp->has_rtscts = true;
Geert Uytterhoeven861a70a2016-06-03 12:00:11 +02003045
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003046 return p;
3047}
3048
Bill Pemberton9671f092012-11-19 13:21:50 -05003049static int sci_probe_single(struct platform_device *dev,
Magnus Damm0ee70712009-01-21 15:13:50 +00003050 unsigned int index,
3051 struct plat_sci_port *p,
3052 struct sci_port *sciport)
3053{
Magnus Damm0ee70712009-01-21 15:13:50 +00003054 int ret;
3055
3056 /* Sanity check */
3057 if (unlikely(index >= SCI_NPORTS)) {
Joe Perches9b971cd2014-03-11 10:10:46 -07003058 dev_notice(&dev->dev, "Attempting to register port %d when only %d are available\n",
Magnus Damm0ee70712009-01-21 15:13:50 +00003059 index+1, SCI_NPORTS);
Joe Perches9b971cd2014-03-11 10:10:46 -07003060 dev_notice(&dev->dev, "Consider bumping CONFIG_SERIAL_SH_SCI_NR_UARTS!\n");
Laurent Pinchartb6c5ef62012-06-13 00:28:24 +02003061 return -EINVAL;
Magnus Damm0ee70712009-01-21 15:13:50 +00003062 }
3063
Laurent Pinchart1fcc91a2013-12-06 10:59:16 +01003064 ret = sci_init_single(dev, sciport, index, p, false);
Paul Mundtc7ed1ab2010-03-10 18:35:14 +09003065 if (ret)
3066 return ret;
Magnus Damm0ee70712009-01-21 15:13:50 +00003067
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003068 sciport->gpios = mctrl_gpio_init(&sciport->port, 0);
3069 if (IS_ERR(sciport->gpios) && PTR_ERR(sciport->gpios) != -ENOSYS)
3070 return PTR_ERR(sciport->gpios);
3071
Laurent Pinchart97ed9792017-01-11 16:43:39 +02003072 if (sciport->has_rtscts) {
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003073 if (!IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3074 UART_GPIO_CTS)) ||
3075 !IS_ERR_OR_NULL(mctrl_gpio_to_gpiod(sciport->gpios,
3076 UART_GPIO_RTS))) {
3077 dev_err(&dev->dev, "Conflicting RTS/CTS config\n");
3078 return -EINVAL;
3079 }
Geert Uytterhoeven33f50ff2016-06-03 12:00:10 +02003080 sciport->port.flags |= UPF_HARD_FLOW;
Geert Uytterhoevenf907c9e2016-06-03 12:00:04 +02003081 }
3082
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003083 ret = uart_add_one_port(&sci_uart_driver, &sciport->port);
3084 if (ret) {
3085 sci_cleanup_single(sciport);
3086 return ret;
3087 }
3088
3089 return 0;
Magnus Damm0ee70712009-01-21 15:13:50 +00003090}
3091
Bill Pemberton9671f092012-11-19 13:21:50 -05003092static int sci_probe(struct platform_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003093{
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003094 struct plat_sci_port *p;
3095 struct sci_port *sp;
3096 unsigned int dev_id;
Paul Mundtecdf8a42011-01-21 00:05:48 +09003097 int ret;
Magnus Damme552de22009-01-21 15:13:42 +00003098
Paul Mundtecdf8a42011-01-21 00:05:48 +09003099 /*
3100 * If we've come here via earlyprintk initialization, head off to
3101 * the special early probe. We don't have sufficient device state
3102 * to make it beyond this yet.
3103 */
3104 if (is_early_platform_device(dev))
3105 return sci_probe_earlyprintk(dev);
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003106
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003107 if (dev->dev.of_node) {
3108 p = sci_parse_dt(dev, &dev_id);
3109 if (p == NULL)
3110 return -EINVAL;
3111 } else {
3112 p = dev->dev.platform_data;
3113 if (p == NULL) {
3114 dev_err(&dev->dev, "no platform data supplied\n");
3115 return -EINVAL;
3116 }
3117
3118 dev_id = dev->id;
3119 }
3120
3121 sp = &sci_ports[dev_id];
Paul Mundtd535a232011-01-19 17:19:35 +09003122 platform_set_drvdata(dev, sp);
Magnus Damme552de22009-01-21 15:13:42 +00003123
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003124 ret = sci_probe_single(dev, dev_id, p, sp);
Paul Mundtd535a232011-01-19 17:19:35 +09003125 if (ret)
Laurent Pinchart6dae1422012-06-13 00:28:23 +02003126 return ret;
Magnus Damme552de22009-01-21 15:13:42 +00003127
Ulrich Hecht5d231882017-02-03 11:38:19 +01003128 if (sp->port.fifosize > 1) {
3129 ret = sysfs_create_file(&dev->dev.kobj,
3130 &dev_attr_rx_fifo_trigger.attr);
3131 if (ret)
3132 return ret;
3133 }
3134 if (sp->port.type == PORT_SCIFA || sp->port.type == PORT_SCIFB) {
3135 ret = sysfs_create_file(&dev->dev.kobj,
3136 &dev_attr_rx_fifo_timeout.attr);
3137 if (ret) {
3138 if (sp->port.fifosize > 1) {
3139 sysfs_remove_file(&dev->dev.kobj,
3140 &dev_attr_rx_fifo_trigger.attr);
3141 }
3142 return ret;
3143 }
3144 }
3145
Linus Torvalds1da177e2005-04-16 15:20:36 -07003146#ifdef CONFIG_SH_STANDARD_BIOS
3147 sh_bios_gdb_detach();
3148#endif
3149
Paul Mundte108b2c2006-09-27 16:32:13 +09003150 return 0;
3151}
3152
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003153static __maybe_unused int sci_suspend(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003154{
Paul Mundtd535a232011-01-19 17:19:35 +09003155 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003156
Paul Mundtd535a232011-01-19 17:19:35 +09003157 if (sport)
3158 uart_suspend_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003159
3160 return 0;
3161}
3162
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003163static __maybe_unused int sci_resume(struct device *dev)
Paul Mundte108b2c2006-09-27 16:32:13 +09003164{
Paul Mundtd535a232011-01-19 17:19:35 +09003165 struct sci_port *sport = dev_get_drvdata(dev);
Paul Mundte108b2c2006-09-27 16:32:13 +09003166
Paul Mundtd535a232011-01-19 17:19:35 +09003167 if (sport)
3168 uart_resume_port(&sci_uart_driver, &sport->port);
Paul Mundte108b2c2006-09-27 16:32:13 +09003169
3170 return 0;
3171}
3172
Sergei Shtylyovcb876342015-01-16 13:56:02 -08003173static SIMPLE_DEV_PM_OPS(sci_dev_pm_ops, sci_suspend, sci_resume);
Paul Mundt6daa79b2009-06-15 07:07:38 +09003174
Paul Mundte108b2c2006-09-27 16:32:13 +09003175static struct platform_driver sci_driver = {
3176 .probe = sci_probe,
Uwe Kleine-Königb9e39c82009-11-24 22:07:32 +01003177 .remove = sci_remove,
Paul Mundte108b2c2006-09-27 16:32:13 +09003178 .driver = {
3179 .name = "sh-sci",
Paul Mundt6daa79b2009-06-15 07:07:38 +09003180 .pm = &sci_dev_pm_ops,
Bastian Hecht20bdcab2013-12-06 10:59:54 +01003181 .of_match_table = of_match_ptr(of_sci_match),
Paul Mundte108b2c2006-09-27 16:32:13 +09003182 },
3183};
3184
3185static int __init sci_init(void)
3186{
3187 int ret;
3188
Geert Uytterhoeven6c13d5d2014-03-11 11:11:17 +01003189 pr_info("%s\n", banner);
Paul Mundte108b2c2006-09-27 16:32:13 +09003190
Paul Mundte108b2c2006-09-27 16:32:13 +09003191 ret = uart_register_driver(&sci_uart_driver);
3192 if (likely(ret == 0)) {
3193 ret = platform_driver_register(&sci_driver);
3194 if (unlikely(ret))
3195 uart_unregister_driver(&sci_uart_driver);
3196 }
3197
Linus Torvalds1da177e2005-04-16 15:20:36 -07003198 return ret;
3199}
3200
3201static void __exit sci_exit(void)
3202{
Paul Mundte108b2c2006-09-27 16:32:13 +09003203 platform_driver_unregister(&sci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003204 uart_unregister_driver(&sci_uart_driver);
3205}
3206
Magnus Damm7b6fd3b2009-12-14 10:24:42 +00003207#ifdef CONFIG_SERIAL_SH_SCI_CONSOLE
3208early_platform_init_buffer("earlyprintk", &sci_driver,
3209 early_serial_buf, ARRAY_SIZE(early_serial_buf));
3210#endif
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003211#ifdef CONFIG_SERIAL_SH_SCI_EARLYCON
3212static struct __init plat_sci_port port_cfg;
3213
3214static int __init early_console_setup(struct earlycon_device *device,
3215 int type)
3216{
3217 if (!device->port.membase)
3218 return -ENODEV;
3219
3220 device->port.serial_in = sci_serial_in;
3221 device->port.serial_out = sci_serial_out;
3222 device->port.type = type;
3223 memcpy(&sci_ports[0].port, &device->port, sizeof(struct uart_port));
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003224 port_cfg.type = type;
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003225 sci_ports[0].cfg = &port_cfg;
Laurent Pinchartdaf5a892017-01-11 16:43:35 +02003226 sci_ports[0].params = sci_probe_regmap(&port_cfg);
Laurent Pinchart9f8325b2017-01-11 16:43:23 +02003227 port_cfg.scscr = sci_serial_in(&sci_ports[0].port, SCSCR);
3228 sci_serial_out(&sci_ports[0].port, SCSCR,
3229 SCSCR_RE | SCSCR_TE | port_cfg.scscr);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003230
3231 device->con->write = serial_console_write;
3232 return 0;
3233}
3234static int __init sci_early_console_setup(struct earlycon_device *device,
3235 const char *opt)
3236{
3237 return early_console_setup(device, PORT_SCI);
3238}
3239static int __init scif_early_console_setup(struct earlycon_device *device,
3240 const char *opt)
3241{
3242 return early_console_setup(device, PORT_SCIF);
3243}
3244static int __init scifa_early_console_setup(struct earlycon_device *device,
3245 const char *opt)
3246{
3247 return early_console_setup(device, PORT_SCIFA);
3248}
3249static int __init scifb_early_console_setup(struct earlycon_device *device,
3250 const char *opt)
3251{
3252 return early_console_setup(device, PORT_SCIFB);
3253}
3254static int __init hscif_early_console_setup(struct earlycon_device *device,
3255 const char *opt)
3256{
3257 return early_console_setup(device, PORT_HSCIF);
3258}
3259
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003260OF_EARLYCON_DECLARE(sci, "renesas,sci", sci_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003261OF_EARLYCON_DECLARE(scif, "renesas,scif", scif_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003262OF_EARLYCON_DECLARE(scifa, "renesas,scifa", scifa_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003263OF_EARLYCON_DECLARE(scifb, "renesas,scifb", scifb_early_console_setup);
Yoshinori Sato0b0cced2015-12-24 11:24:48 +01003264OF_EARLYCON_DECLARE(hscif, "renesas,hscif", hscif_early_console_setup);
3265#endif /* CONFIG_SERIAL_SH_SCI_EARLYCON */
3266
Linus Torvalds1da177e2005-04-16 15:20:36 -07003267module_init(sci_init);
3268module_exit(sci_exit);
3269
Paul Mundte108b2c2006-09-27 16:32:13 +09003270MODULE_LICENSE("GPL");
Kay Sieverse169c132008-04-15 14:34:35 -07003271MODULE_ALIAS("platform:sh-sci");
Paul Mundt7f405f92011-06-28 13:47:40 +09003272MODULE_AUTHOR("Paul Mundt");
Ulrich Hechtf303b362013-05-31 17:57:01 +02003273MODULE_DESCRIPTION("SuperH (H)SCI(F) serial driver");