blob: e1eb8ba781fe81b74ba89f20d04ebd1781e5be44 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010040
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100041/*
42 * NV10-NV40 tiling helpers
43 */
44
45static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100046nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
47 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100048{
Ben Skeggs77145f12012-07-31 16:16:21 +100049 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100050 int i = reg - drm->tile.reg;
Ben Skeggs1167c6b2016-05-18 13:57:42 +100051 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggsc85ee6c2015-08-20 14:54:22 +100052 struct nvkm_fb *fb = device->fb;
Ben Skeggsb1e45532015-08-20 14:54:06 +100053 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054
Ben Skeggsebb945a2012-07-20 08:17:34 +100055 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100056
57 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100058 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
60 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100061 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100062
Ben Skeggs03c89522015-08-20 14:54:20 +100063 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064}
65
Ben Skeggsebb945a2012-07-20 08:17:34 +100066static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067nv10_bo_get_tile_region(struct drm_device *dev, int i)
68{
Ben Skeggs77145f12012-07-31 16:16:21 +100069 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100070 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100071
Ben Skeggsebb945a2012-07-20 08:17:34 +100072 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100073
74 if (!tile->used &&
75 (!tile->fence || nouveau_fence_done(tile->fence)))
76 tile->used = true;
77 else
78 tile = NULL;
79
Ben Skeggsebb945a2012-07-20 08:17:34 +100080 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100081 return tile;
82}
83
84static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100085nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Chris Wilsonf54d1862016-10-25 13:00:45 +010086 struct dma_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100087{
Ben Skeggs77145f12012-07-31 16:16:21 +100088 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100089
90 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100091 spin_lock(&drm->tile.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +010092 tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100093 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100094 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100095 }
96}
97
Ben Skeggsebb945a2012-07-20 08:17:34 +100098static struct nouveau_drm_tile *
99nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
100 u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000101{
Ben Skeggs77145f12012-07-31 16:16:21 +1000102 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000103 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000104 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000105 int i;
106
Ben Skeggsb1e45532015-08-20 14:54:06 +1000107 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000108 tile = nv10_bo_get_tile_region(dev, i);
109
110 if (pitch && !found) {
111 found = tile;
112 continue;
113
Ben Skeggsb1e45532015-08-20 14:54:06 +1000114 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000115 /* Kill an unused tile region. */
116 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
117 }
118
119 nv10_bo_put_tile_region(dev, tile, NULL);
120 }
121
122 if (found)
123 nv10_bo_update_tile_region(dev, found, addr, size,
124 pitch, flags);
125 return found;
126}
127
Ben Skeggs6ee73862009-12-11 19:24:15 +1000128static void
129nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
130{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000131 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
132 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000133 struct nouveau_bo *nvbo = nouveau_bo(bo);
134
David Herrmann55fb74a2013-10-02 10:15:17 +0200135 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000136 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200137 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000138 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000139 kfree(nvbo);
140}
141
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000142static inline u64
143roundup_64(u64 x, u32 y)
144{
145 x += y - 1;
146 do_div(x, y);
147 return x * y;
148}
149
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100150static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000151nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000152 int *align, u64 *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100153{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000154 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000155 struct nvif_device *device = &drm->client.device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100156
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000157 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000158 if (nvbo->tile_mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000159 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160 *align = 65536;
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000161 *size = roundup_64(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100162
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 32768;
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000165 *size = roundup_64(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000167 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168 *align = 16384;
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000169 *size = roundup_64(*size, 64 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000171 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172 *align = 16384;
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000173 *size = roundup_64(*size, 32 * nvbo->tile_mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174 }
175 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000176 } else {
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000177 *size = roundup_64(*size, (1 << nvbo->page_shift));
Ben Skeggsf91bac52011-06-06 14:15:46 +1000178 *align = max((1 << nvbo->page_shift), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100179 }
180
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000181 *size = roundup_64(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100182}
183
Ben Skeggs6ee73862009-12-11 19:24:15 +1000184int
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000185nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
Ben Skeggs7375c952011-06-07 14:21:29 +1000186 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100187 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000188 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000189{
Ben Skeggse75c0912017-11-01 03:56:19 +1000190 struct nouveau_drm *drm = cli->drm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000191 struct nouveau_bo *nvbo;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500192 size_t acc_size;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000193 int ret;
Dave Airlie22b33e82012-04-02 11:53:06 +0100194 int type = ttm_bo_type_device;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200195
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000196 if (!size) {
197 NV_WARN(drm, "skipped size %016llx\n", size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200198 return -EINVAL;
199 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100200
201 if (sg)
202 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000203
204 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
205 if (!nvbo)
206 return -ENOMEM;
207 INIT_LIST_HEAD(&nvbo->head);
208 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000209 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000210 nvbo->tile_mode = tile_mode;
211 nvbo->tile_flags = tile_flags;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000212 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggsbab7cc12016-05-24 17:26:48 +1000213 nvbo->cli = cli;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000214
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000215 if (!nvxx_device(&drm->client.device)->func->cpu_coherent)
Karol Herbstbad3d802016-09-18 12:21:56 +0200216 nvbo->force_coherent = flags & TTM_PL_FLAG_UNCACHED;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900217
Ben Skeggsf91bac52011-06-06 14:15:46 +1000218 nvbo->page_shift = 12;
Ben Skeggs3ee6f5b2014-08-10 04:10:20 +1000219 if (drm->client.vm) {
Ben Skeggsf91bac52011-06-06 14:15:46 +1000220 if (!(flags & TTM_PL_FLAG_TT) && size > 256 * 1024)
Ben Skeggs5ce3bf32015-01-14 09:57:36 +1000221 nvbo->page_shift = drm->client.vm->mmu->lpg_shift;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000222 }
223
224 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000225 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
226 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000227
Ben Skeggsebb945a2012-07-20 08:17:34 +1000228 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500229 sizeof(struct nouveau_bo));
230
Ben Skeggsebb945a2012-07-20 08:17:34 +1000231 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100232 type, &nvbo->placement,
Marcin Slusarz0b91c4a2012-11-06 21:49:51 +0000233 align >> PAGE_SHIFT, false, NULL, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100234 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000235 if (ret) {
236 /* ttm will call nouveau_bo_del_ttm if it fails.. */
237 return ret;
238 }
239
Ben Skeggs6ee73862009-12-11 19:24:15 +1000240 *pnvbo = nvbo;
241 return 0;
242}
243
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100244static void
Christian Königf1217ed2014-08-27 13:16:04 +0200245set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000246{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100247 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000248
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100249 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200250 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100251 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200252 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100253 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200254 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100255}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000256
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200257static void
258set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
259{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000260 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000261 u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200262 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200263
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000264 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Francisco Jerez812f2192011-02-03 01:49:33 +0100265 nvbo->tile_mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100266 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200267 /*
268 * Make sure that the color and depth buffers are handled
269 * by independent memory controller units. Up to a 9x
270 * speed up when alpha-blending and depth-test are enabled
271 * at the same time.
272 */
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200273 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_ZETA) {
Christian Königf1217ed2014-08-27 13:16:04 +0200274 fpfn = vram_pages / 2;
275 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200276 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200277 fpfn = 0;
278 lpfn = vram_pages / 2;
279 }
280 for (i = 0; i < nvbo->placement.num_placement; ++i) {
281 nvbo->placements[i].fpfn = fpfn;
282 nvbo->placements[i].lpfn = lpfn;
283 }
284 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
285 nvbo->busy_placements[i].fpfn = fpfn;
286 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200287 }
288 }
289}
290
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100291void
292nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
293{
294 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900295 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
296 TTM_PL_MASK_CACHING) |
297 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100298
299 pl->placement = nvbo->placements;
300 set_placement_list(nvbo->placements, &pl->num_placement,
301 type, flags);
302
303 pl->busy_placement = nvbo->busy_placements;
304 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
305 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200306
307 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308}
309
310int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000311nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000312{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000313 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000315 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100316 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317
Christian Königdfd5e502016-04-06 11:12:03 +0200318 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100319 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000320 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100321
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000322 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000323 memtype == TTM_PL_FLAG_VRAM && contig) {
324 if (nvbo->tile_flags & NOUVEAU_GEM_TILE_NONCONTIG) {
325 if (bo->mem.mem_type == TTM_PL_VRAM) {
Ben Skeggsbe83cd42015-01-14 15:36:34 +1000326 struct nvkm_mem *mem = bo->mem.mm_node;
Ben Skeggs134fdc12015-10-03 17:34:25 +1000327 if (!nvkm_mm_contiguous(mem->mem))
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000328 evict = true;
329 }
330 nvbo->tile_flags &= ~NOUVEAU_GEM_TILE_NONCONTIG;
331 force = true;
332 }
333 }
334
335 if (nvbo->pin_refcnt) {
336 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
337 NV_ERROR(drm, "bo %p pinned elsewhere: "
338 "0x%08x vs 0x%08x\n", bo,
339 1 << bo->mem.mem_type, memtype);
340 ret = -EBUSY;
341 }
342 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100343 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000344 }
345
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000346 if (evict) {
347 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
348 ret = nouveau_bo_validate(nvbo, false, false);
349 if (ret)
350 goto out;
351 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000352
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000353 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100354 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000355
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000356 /* drop pin_refcnt temporarily, so we don't trip the assertion
357 * in nouveau_bo_move() that makes sure we're not trying to
358 * move a pinned buffer
359 */
360 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000361 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000362 if (ret)
363 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000364 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000365
366 switch (bo->mem.mem_type) {
367 case TTM_PL_VRAM:
368 drm->gem.vram_available -= bo->mem.size;
369 break;
370 case TTM_PL_TT:
371 drm->gem.gart_available -= bo->mem.size;
372 break;
373 default:
374 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000375 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900376
Ben Skeggs6ee73862009-12-11 19:24:15 +1000377out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000378 if (force && ret)
379 nvbo->tile_flags |= NOUVEAU_GEM_TILE_NONCONTIG;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100380 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000381 return ret;
382}
383
384int
385nouveau_bo_unpin(struct nouveau_bo *nvbo)
386{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000387 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000388 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200389 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000390
Christian Königdfd5e502016-04-06 11:12:03 +0200391 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000392 if (ret)
393 return ret;
394
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200395 ref = --nvbo->pin_refcnt;
396 WARN_ON_ONCE(ref < 0);
397 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100398 goto out;
399
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100400 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000401
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000402 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000403 if (ret == 0) {
404 switch (bo->mem.mem_type) {
405 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000406 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000407 break;
408 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000409 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000410 break;
411 default:
412 break;
413 }
414 }
415
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100416out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000417 ttm_bo_unreserve(bo);
418 return ret;
419}
420
421int
422nouveau_bo_map(struct nouveau_bo *nvbo)
423{
424 int ret;
425
Christian Königdfd5e502016-04-06 11:12:03 +0200426 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000427 if (ret)
428 return ret;
429
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900430 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900431
Ben Skeggs6ee73862009-12-11 19:24:15 +1000432 ttm_bo_unreserve(&nvbo->bo);
433 return ret;
434}
435
436void
437nouveau_bo_unmap(struct nouveau_bo *nvbo)
438{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900439 if (!nvbo)
440 return;
441
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900442 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000443}
444
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900445void
446nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
447{
448 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000449 struct nvkm_device *device = nvxx_device(&drm->client.device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900450 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
451 int i;
452
453 if (!ttm_dma)
454 return;
455
456 /* Don't waste time looping if the object is coherent */
457 if (nvbo->force_coherent)
458 return;
459
460 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000461 dma_sync_single_for_device(device->dev, ttm_dma->dma_address[i],
462 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900463}
464
465void
466nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
467{
468 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000469 struct nvkm_device *device = nvxx_device(&drm->client.device);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900470 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
471 int i;
472
473 if (!ttm_dma)
474 return;
475
476 /* Don't waste time looping if the object is coherent */
477 if (nvbo->force_coherent)
478 return;
479
480 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000481 dma_sync_single_for_cpu(device->dev, ttm_dma->dma_address[i],
482 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900483}
484
Ben Skeggs7a45d762010-11-22 08:50:27 +1000485int
486nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000487 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000488{
489 int ret;
490
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000491 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement,
492 interruptible, no_wait_gpu);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000493 if (ret)
494 return ret;
495
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900496 nouveau_bo_sync_for_device(nvbo);
497
Ben Skeggs7a45d762010-11-22 08:50:27 +1000498 return 0;
499}
500
Ben Skeggs6ee73862009-12-11 19:24:15 +1000501void
502nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
503{
504 bool is_iomem;
505 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900506
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900507 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900508
Ben Skeggs6ee73862009-12-11 19:24:15 +1000509 if (is_iomem)
510 iowrite16_native(val, (void __force __iomem *)mem);
511 else
512 *mem = val;
513}
514
515u32
516nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
517{
518 bool is_iomem;
519 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900520
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900521 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900522
Ben Skeggs6ee73862009-12-11 19:24:15 +1000523 if (is_iomem)
524 return ioread32_native((void __force __iomem *)mem);
525 else
526 return *mem;
527}
528
529void
530nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
531{
532 bool is_iomem;
533 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900534
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900535 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900536
Ben Skeggs6ee73862009-12-11 19:24:15 +1000537 if (is_iomem)
538 iowrite32_native(val, (void __force __iomem *)mem);
539 else
540 *mem = val;
541}
542
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400543static struct ttm_tt *
Ben Skeggsebb945a2012-07-20 08:17:34 +1000544nouveau_ttm_tt_create(struct ttm_bo_device *bdev, unsigned long size,
545 uint32_t page_flags, struct page *dummy_read)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000546{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200547#if IS_ENABLED(CONFIG_AGP)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000548 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000549
Ben Skeggs340b0e72015-08-20 14:54:23 +1000550 if (drm->agp.bridge) {
551 return ttm_agp_tt_create(bdev, drm->agp.bridge, size,
Ben Skeggsebb945a2012-07-20 08:17:34 +1000552 page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000553 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400554#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000555
Ben Skeggsebb945a2012-07-20 08:17:34 +1000556 return nouveau_sgdma_create_ttm(bdev, size, page_flags, dummy_read);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000557}
558
559static int
560nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
561{
562 /* We'll do this from user space. */
563 return 0;
564}
565
566static int
567nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
568 struct ttm_mem_type_manager *man)
569{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000570 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000571
572 switch (type) {
573 case TTM_PL_SYSTEM:
574 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
575 man->available_caching = TTM_PL_MASK_CACHING;
576 man->default_caching = TTM_PL_FLAG_CACHED;
577 break;
578 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900579 man->flags = TTM_MEMTYPE_FLAG_FIXED |
580 TTM_MEMTYPE_FLAG_MAPPABLE;
581 man->available_caching = TTM_PL_FLAG_UNCACHED |
582 TTM_PL_FLAG_WC;
583 man->default_caching = TTM_PL_FLAG_WC;
584
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000585 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900586 /* Some BARs do not support being ioremapped WC */
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000587 if (nvxx_bar(&drm->client.device)->iomap_uncached) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900588 man->available_caching = TTM_PL_FLAG_UNCACHED;
589 man->default_caching = TTM_PL_FLAG_UNCACHED;
590 }
591
Ben Skeggs573a2a32010-08-25 15:26:04 +1000592 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000593 man->io_reserve_fastpath = false;
594 man->use_io_reserve_lru = true;
595 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000596 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000597 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000598 break;
599 case TTM_PL_TT:
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000600 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000601 man->func = &nouveau_gart_manager;
602 else
Ben Skeggs340b0e72015-08-20 14:54:23 +1000603 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000604 man->func = &nv04_gart_manager;
605 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000606 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000607
Ben Skeggs340b0e72015-08-20 14:54:23 +1000608 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200609 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100610 man->available_caching = TTM_PL_FLAG_UNCACHED |
611 TTM_PL_FLAG_WC;
612 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000613 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000614 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
615 TTM_MEMTYPE_FLAG_CMA;
616 man->available_caching = TTM_PL_MASK_CACHING;
617 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000619
Ben Skeggs6ee73862009-12-11 19:24:15 +1000620 break;
621 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622 return -EINVAL;
623 }
624 return 0;
625}
626
627static void
628nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
629{
630 struct nouveau_bo *nvbo = nouveau_bo(bo);
631
632 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100633 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100634 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
635 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100636 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100638 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000639 break;
640 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100641
642 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000643}
644
645
Ben Skeggs6ee73862009-12-11 19:24:15 +1000646static int
Ben Skeggs49981042012-08-06 19:38:25 +1000647nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
648{
649 int ret = RING_SPACE(chan, 2);
650 if (ret == 0) {
651 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000652 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000653 FIRE_RING (chan);
654 }
655 return ret;
656}
657
658static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000659nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000660 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000661{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000662 struct nvkm_mem *mem = old_reg->mm_node;
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000663 int ret = RING_SPACE(chan, 10);
664 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000665 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000666 OUT_RING (chan, upper_32_bits(mem->vma[0].offset));
667 OUT_RING (chan, lower_32_bits(mem->vma[0].offset));
668 OUT_RING (chan, upper_32_bits(mem->vma[1].offset));
669 OUT_RING (chan, lower_32_bits(mem->vma[1].offset));
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000670 OUT_RING (chan, PAGE_SIZE);
671 OUT_RING (chan, PAGE_SIZE);
672 OUT_RING (chan, PAGE_SIZE);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000673 OUT_RING (chan, new_reg->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000674 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000675 }
676 return ret;
677}
678
679static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000680nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
681{
682 int ret = RING_SPACE(chan, 2);
683 if (ret == 0) {
684 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
685 OUT_RING (chan, handle);
686 }
687 return ret;
688}
689
690static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000691nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000692 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs1a460982012-05-04 15:17:28 +1000693{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000694 struct nvkm_mem *mem = old_reg->mm_node;
695 u64 src_offset = mem->vma[0].offset;
696 u64 dst_offset = mem->vma[1].offset;
697 u32 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000698 int ret;
699
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000700 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000701 while (page_count) {
702 int line_count = (page_count > 8191) ? 8191 : page_count;
703
704 ret = RING_SPACE(chan, 11);
705 if (ret)
706 return ret;
707
708 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
709 OUT_RING (chan, upper_32_bits(src_offset));
710 OUT_RING (chan, lower_32_bits(src_offset));
711 OUT_RING (chan, upper_32_bits(dst_offset));
712 OUT_RING (chan, lower_32_bits(dst_offset));
713 OUT_RING (chan, PAGE_SIZE);
714 OUT_RING (chan, PAGE_SIZE);
715 OUT_RING (chan, PAGE_SIZE);
716 OUT_RING (chan, line_count);
717 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
718 OUT_RING (chan, 0x00000110);
719
720 page_count -= line_count;
721 src_offset += (PAGE_SIZE * line_count);
722 dst_offset += (PAGE_SIZE * line_count);
723 }
724
725 return 0;
726}
727
728static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000729nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000730 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs183720b2010-12-09 15:17:10 +1000731{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000732 struct nvkm_mem *mem = old_reg->mm_node;
733 u64 src_offset = mem->vma[0].offset;
734 u64 dst_offset = mem->vma[1].offset;
735 u32 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000736 int ret;
737
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000738 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000739 while (page_count) {
740 int line_count = (page_count > 2047) ? 2047 : page_count;
741
742 ret = RING_SPACE(chan, 12);
743 if (ret)
744 return ret;
745
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000746 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000747 OUT_RING (chan, upper_32_bits(dst_offset));
748 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000749 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000750 OUT_RING (chan, upper_32_bits(src_offset));
751 OUT_RING (chan, lower_32_bits(src_offset));
752 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
753 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
754 OUT_RING (chan, PAGE_SIZE); /* line_length */
755 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000756 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000757 OUT_RING (chan, 0x00100110);
758
759 page_count -= line_count;
760 src_offset += (PAGE_SIZE * line_count);
761 dst_offset += (PAGE_SIZE * line_count);
762 }
763
764 return 0;
765}
766
767static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000768nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000769 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsfdf53242012-05-04 15:15:12 +1000770{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000771 struct nvkm_mem *mem = old_reg->mm_node;
772 u64 src_offset = mem->vma[0].offset;
773 u64 dst_offset = mem->vma[1].offset;
774 u32 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000775 int ret;
776
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000777 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000778 while (page_count) {
779 int line_count = (page_count > 8191) ? 8191 : page_count;
780
781 ret = RING_SPACE(chan, 11);
782 if (ret)
783 return ret;
784
785 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
786 OUT_RING (chan, upper_32_bits(src_offset));
787 OUT_RING (chan, lower_32_bits(src_offset));
788 OUT_RING (chan, upper_32_bits(dst_offset));
789 OUT_RING (chan, lower_32_bits(dst_offset));
790 OUT_RING (chan, PAGE_SIZE);
791 OUT_RING (chan, PAGE_SIZE);
792 OUT_RING (chan, PAGE_SIZE);
793 OUT_RING (chan, line_count);
794 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
795 OUT_RING (chan, 0x00000110);
796
797 page_count -= line_count;
798 src_offset += (PAGE_SIZE * line_count);
799 dst_offset += (PAGE_SIZE * line_count);
800 }
801
802 return 0;
803}
804
805static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000806nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000807 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000808{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000809 struct nvkm_mem *mem = old_reg->mm_node;
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000810 int ret = RING_SPACE(chan, 7);
811 if (ret == 0) {
812 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000813 OUT_RING (chan, upper_32_bits(mem->vma[0].offset));
814 OUT_RING (chan, lower_32_bits(mem->vma[0].offset));
815 OUT_RING (chan, upper_32_bits(mem->vma[1].offset));
816 OUT_RING (chan, lower_32_bits(mem->vma[1].offset));
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000817 OUT_RING (chan, 0x00000000 /* COPY */);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000818 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000819 }
820 return ret;
821}
822
823static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000824nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000825 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs4c193d22012-05-04 14:21:15 +1000826{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000827 struct nvkm_mem *mem = old_reg->mm_node;
Ben Skeggs4c193d22012-05-04 14:21:15 +1000828 int ret = RING_SPACE(chan, 7);
829 if (ret == 0) {
830 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000831 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
832 OUT_RING (chan, upper_32_bits(mem->vma[0].offset));
833 OUT_RING (chan, lower_32_bits(mem->vma[0].offset));
834 OUT_RING (chan, upper_32_bits(mem->vma[1].offset));
835 OUT_RING (chan, lower_32_bits(mem->vma[1].offset));
Ben Skeggs4c193d22012-05-04 14:21:15 +1000836 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
837 }
838 return ret;
839}
840
841static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000842nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
843{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000844 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000845 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000846 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
847 OUT_RING (chan, handle);
848 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000849 OUT_RING (chan, chan->drm->ntfy.handle);
850 OUT_RING (chan, chan->vram.handle);
851 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000852 }
853
854 return ret;
855}
856
857static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000858nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000859 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000860{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000861 struct nvkm_mem *mem = old_reg->mm_node;
862 u64 length = (new_reg->num_pages << PAGE_SHIFT);
863 u64 src_offset = mem->vma[0].offset;
864 u64 dst_offset = mem->vma[1].offset;
865 int src_tiled = !!mem->memtype;
866 int dst_tiled = !!((struct nvkm_mem *)new_reg->mm_node)->memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000867 int ret;
868
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000869 while (length) {
870 u32 amount, stride, height;
871
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100872 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
873 if (ret)
874 return ret;
875
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000876 amount = min(length, (u64)(4 * 1024 * 1024));
877 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000878 height = amount / stride;
879
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100880 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000881 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000882 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000883 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000884 OUT_RING (chan, stride);
885 OUT_RING (chan, height);
886 OUT_RING (chan, 1);
887 OUT_RING (chan, 0);
888 OUT_RING (chan, 0);
889 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000890 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000891 OUT_RING (chan, 1);
892 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100893 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000894 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000895 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000896 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000897 OUT_RING (chan, stride);
898 OUT_RING (chan, height);
899 OUT_RING (chan, 1);
900 OUT_RING (chan, 0);
901 OUT_RING (chan, 0);
902 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000903 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000904 OUT_RING (chan, 1);
905 }
906
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000907 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000908 OUT_RING (chan, upper_32_bits(src_offset));
909 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000910 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000911 OUT_RING (chan, lower_32_bits(src_offset));
912 OUT_RING (chan, lower_32_bits(dst_offset));
913 OUT_RING (chan, stride);
914 OUT_RING (chan, stride);
915 OUT_RING (chan, stride);
916 OUT_RING (chan, height);
917 OUT_RING (chan, 0x00000101);
918 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000919 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000920 OUT_RING (chan, 0);
921
922 length -= amount;
923 src_offset += amount;
924 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000925 }
926
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000927 return 0;
928}
929
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000930static int
931nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
932{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000933 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000934 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000935 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
936 OUT_RING (chan, handle);
937 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000938 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000939 }
940
941 return ret;
942}
943
Ben Skeggsa6704782011-02-16 09:10:20 +1000944static inline uint32_t
945nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000946 struct nouveau_channel *chan, struct ttm_mem_reg *reg)
Ben Skeggsa6704782011-02-16 09:10:20 +1000947{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000948 if (reg->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +1000949 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000950 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +1000951}
952
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000953static int
954nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000955 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000956{
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000957 u32 src_offset = old_reg->start << PAGE_SHIFT;
958 u32 dst_offset = new_reg->start << PAGE_SHIFT;
959 u32 page_count = new_reg->num_pages;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000960 int ret;
961
962 ret = RING_SPACE(chan, 3);
963 if (ret)
964 return ret;
965
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000966 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000967 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
968 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000969
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000970 page_count = new_reg->num_pages;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000971 while (page_count) {
972 int line_count = (page_count > 2047) ? 2047 : page_count;
973
Ben Skeggs6ee73862009-12-11 19:24:15 +1000974 ret = RING_SPACE(chan, 11);
975 if (ret)
976 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000977
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000978 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +1000979 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000980 OUT_RING (chan, src_offset);
981 OUT_RING (chan, dst_offset);
982 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
983 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
984 OUT_RING (chan, PAGE_SIZE); /* line_length */
985 OUT_RING (chan, line_count);
986 OUT_RING (chan, 0x00000101);
987 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000988 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000989 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000990
991 page_count -= line_count;
992 src_offset += (PAGE_SIZE * line_count);
993 dst_offset += (PAGE_SIZE * line_count);
994 }
995
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000996 return 0;
997}
998
999static int
Ben Skeggs3c57d852013-11-22 10:35:25 +10001000nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001001 struct ttm_mem_reg *reg)
Ben Skeggsd2f966662011-06-06 20:54:42 +10001002{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001003 struct nvkm_mem *old_mem = bo->mem.mm_node;
1004 struct nvkm_mem *new_mem = reg->mm_node;
1005 u64 size = (u64)reg->num_pages << PAGE_SHIFT;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001006 int ret;
1007
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001008 ret = nvkm_vm_get(drm->client.vm, size, old_mem->page_shift,
1009 NV_MEM_ACCESS_RW, &old_mem->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001010 if (ret)
1011 return ret;
1012
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001013 ret = nvkm_vm_get(drm->client.vm, size, new_mem->page_shift,
1014 NV_MEM_ACCESS_RW, &old_mem->vma[1]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001015 if (ret) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001016 nvkm_vm_put(&old_mem->vma[0]);
Ben Skeggs3c57d852013-11-22 10:35:25 +10001017 return ret;
1018 }
1019
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001020 nvkm_vm_map(&old_mem->vma[0], old_mem);
1021 nvkm_vm_map(&old_mem->vma[1], new_mem);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001022 return 0;
1023}
1024
1025static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001026nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001027 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001028{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001029 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001030 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001031 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001032 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001033 int ret;
1034
Ben Skeggsd2f966662011-06-06 20:54:42 +10001035 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001036 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001037 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001038 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001039 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001040 ret = nouveau_bo_move_prep(drm, bo, new_reg);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001041 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001042 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001043 }
1044
Ben Skeggs0ad72862014-08-10 04:10:22 +10001045 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001046 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001047 if (ret == 0) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001048 ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001049 if (ret == 0) {
1050 ret = nouveau_fence_new(chan, false, &fence);
1051 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001052 ret = ttm_bo_move_accel_cleanup(bo,
1053 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001054 evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001055 new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001056 nouveau_fence_unref(&fence);
1057 }
1058 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001059 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001060 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001061 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001062}
1063
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001064void
Ben Skeggs49981042012-08-06 19:38:25 +10001065nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001066{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001067 static const struct {
1068 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001069 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001070 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001071 int (*exec)(struct nouveau_channel *,
1072 struct ttm_buffer_object *,
1073 struct ttm_mem_reg *, struct ttm_mem_reg *);
1074 int (*init)(struct nouveau_channel *, u32 handle);
1075 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001076 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1077 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e15862016-07-09 10:41:01 +10001078 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1079 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001080 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1081 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001082 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001083 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001084 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1085 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1086 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1087 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1088 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1089 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1090 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001091 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001092 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001093 }, *mthd = _methods;
1094 const char *name = "CPU";
1095 int ret;
1096
1097 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001098 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001099
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001100 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001101 chan = drm->cechan;
1102 else
1103 chan = drm->channel;
1104 if (chan == NULL)
1105 continue;
1106
Ben Skeggsa01ca782015-08-20 14:54:15 +10001107 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001108 mthd->oclass | (mthd->engine << 16),
1109 mthd->oclass, NULL, 0,
1110 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001111 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001112 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001113 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001114 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001115 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001116 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001117
1118 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001119 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001120 name = mthd->name;
1121 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001122 }
1123 } while ((++mthd)->exec);
1124
Ben Skeggsebb945a2012-07-20 08:17:34 +10001125 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001126}
1127
Ben Skeggs6ee73862009-12-11 19:24:15 +10001128static int
1129nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001130 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001131{
Christian Königf1217ed2014-08-27 13:16:04 +02001132 struct ttm_place placement_memtype = {
1133 .fpfn = 0,
1134 .lpfn = 0,
1135 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1136 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001137 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001138 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139 int ret;
1140
Ben Skeggs6ee73862009-12-11 19:24:15 +10001141 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001142 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001143
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001144 tmp_reg = *new_reg;
1145 tmp_reg.mm_node = NULL;
1146 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147 if (ret)
1148 return ret;
1149
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001150 ret = ttm_tt_bind(bo->ttm, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001151 if (ret)
1152 goto out;
1153
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001154 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001155 if (ret)
1156 goto out;
1157
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001158 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001159out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001160 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001161 return ret;
1162}
1163
1164static int
1165nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001166 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001167{
Christian Königf1217ed2014-08-27 13:16:04 +02001168 struct ttm_place placement_memtype = {
1169 .fpfn = 0,
1170 .lpfn = 0,
1171 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1172 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001173 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001174 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001175 int ret;
1176
Ben Skeggs6ee73862009-12-11 19:24:15 +10001177 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001178 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001179
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001180 tmp_reg = *new_reg;
1181 tmp_reg.mm_node = NULL;
1182 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, intr, no_wait_gpu);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001183 if (ret)
1184 return ret;
1185
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001186 ret = ttm_bo_move_ttm(bo, intr, no_wait_gpu, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001187 if (ret)
1188 goto out;
1189
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001190 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001191 if (ret)
1192 goto out;
1193
1194out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001195 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001196 return ret;
1197}
1198
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001199static void
Nicolai Hähnle66257db2016-12-15 17:23:49 +01001200nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001201 struct ttm_mem_reg *new_reg)
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001202{
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001203 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001204 struct nvkm_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001205
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001206 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1207 if (bo->destroy != nouveau_bo_del_ttm)
1208 return;
1209
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001210 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001211 if (new_reg && new_reg->mem_type != TTM_PL_SYSTEM &&
1212 (new_reg->mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001213 nvbo->page_shift != vma->vm->mmu->lpg_shift)) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001214 nvkm_vm_map(vma, new_reg->mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001215 } else {
Ben Skeggs10dcab32016-12-12 17:52:45 +10001216 WARN_ON(ttm_bo_wait(bo, false, false));
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001217 nvkm_vm_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001218 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001219 }
1220}
1221
Ben Skeggs6ee73862009-12-11 19:24:15 +10001222static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001223nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001224 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001225{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001226 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1227 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001228 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001229 u64 offset = new_reg->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001230
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001231 *new_tile = NULL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001232 if (new_reg->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001233 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001234
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001235 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001236 *new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
Francisco Jereza5cf68b2010-10-24 16:14:41 +02001237 nvbo->tile_mode,
1238 nvbo->tile_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001239 }
1240
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001241 return 0;
1242}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001243
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001244static void
1245nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001246 struct nouveau_drm_tile *new_tile,
1247 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001248{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001249 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1250 struct drm_device *dev = drm->dev;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001251 struct dma_fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001252
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001253 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001254 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001255}
1256
1257static int
1258nouveau_bo_move(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001259 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001260{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001261 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001262 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001263 struct ttm_mem_reg *old_reg = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001264 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001265 int ret = 0;
1266
Christian König88932a72016-06-06 10:17:53 +02001267 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
1268 if (ret)
1269 return ret;
1270
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001271 if (nvbo->pin_refcnt)
1272 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1273
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001274 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001275 ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001276 if (ret)
1277 return ret;
1278 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001279
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001280 /* Fake bo copy. */
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001281 if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001282 BUG_ON(bo->mem.mm_node != NULL);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001283 bo->mem = *new_reg;
1284 new_reg->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001285 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001286 }
1287
Ben Skeggscef9e992013-11-22 10:52:54 +10001288 /* Hardware assisted copy. */
1289 if (drm->ttm.move) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001290 if (new_reg->mem_type == TTM_PL_SYSTEM)
Ben Skeggscef9e992013-11-22 10:52:54 +10001291 ret = nouveau_bo_move_flipd(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001292 no_wait_gpu, new_reg);
1293 else if (old_reg->mem_type == TTM_PL_SYSTEM)
Ben Skeggscef9e992013-11-22 10:52:54 +10001294 ret = nouveau_bo_move_flips(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001295 no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001296 else
1297 ret = nouveau_bo_move_m2mf(bo, evict, intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001298 no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001299 if (!ret)
1300 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001301 }
1302
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001303 /* Fallback to software copy. */
Christian König8aa6d4f2016-04-06 11:12:04 +02001304 ret = ttm_bo_wait(bo, intr, no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001305 if (ret == 0)
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001306 ret = ttm_bo_move_memcpy(bo, intr, no_wait_gpu, new_reg);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001307
1308out:
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001309 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001310 if (ret)
1311 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1312 else
1313 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1314 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001315
1316 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001317}
1318
1319static int
1320nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1321{
David Herrmannacb46522013-08-25 18:28:59 +02001322 struct nouveau_bo *nvbo = nouveau_bo(bo);
1323
David Herrmannd9a1f0b2016-09-01 14:48:33 +02001324 return drm_vma_node_verify_access(&nvbo->gem.vma_node,
1325 filp->private_data);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001326}
1327
Jerome Glissef32f02f2010-04-09 14:39:25 +02001328static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001329nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001330{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001331 struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001332 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001333 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001334 struct nvkm_mem *mem = reg->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001335 int ret;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001336
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001337 reg->bus.addr = NULL;
1338 reg->bus.offset = 0;
1339 reg->bus.size = reg->num_pages << PAGE_SHIFT;
1340 reg->bus.base = 0;
1341 reg->bus.is_iomem = false;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001342 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1343 return -EINVAL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001344 switch (reg->mem_type) {
Jerome Glissef32f02f2010-04-09 14:39:25 +02001345 case TTM_PL_SYSTEM:
1346 /* System memory */
1347 return 0;
1348 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001349#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001350 if (drm->agp.bridge) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001351 reg->bus.offset = reg->start << PAGE_SHIFT;
1352 reg->bus.base = drm->agp.base;
1353 reg->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001354 }
1355#endif
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001356 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA || !mem->memtype)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001357 /* untiled */
1358 break;
1359 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001360 case TTM_PL_VRAM:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001361 reg->bus.offset = reg->start << PAGE_SHIFT;
1362 reg->bus.base = device->func->resource_addr(device, 1);
1363 reg->bus.is_iomem = true;
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001364 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs570889d2017-11-01 03:56:19 +10001365 struct nvkm_vmm *bar = nvkm_bar_bar1_vmm(device);
Ben Skeggsd8e83992015-08-20 14:54:17 +10001366 int page_shift = 12;
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001367 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_FERMI)
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001368 page_shift = mem->page_shift;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001369
Ben Skeggs570889d2017-11-01 03:56:19 +10001370 ret = nvkm_vm_get(bar, mem->size << 12, page_shift,
1371 NV_MEM_ACCESS_RW, &mem->bar_vma);
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001372 if (ret)
1373 return ret;
1374
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001375 nvkm_vm_map(&mem->bar_vma, mem);
1376 reg->bus.offset = mem->bar_vma.offset;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001377 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001378 break;
1379 default:
1380 return -EINVAL;
1381 }
1382 return 0;
1383}
1384
1385static void
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001386nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001387{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001388 struct nvkm_mem *mem = reg->mm_node;
Ben Skeggsf869ef82010-11-15 11:53:16 +10001389
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001390 if (!mem->bar_vma.node)
Ben Skeggsf869ef82010-11-15 11:53:16 +10001391 return;
1392
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001393 nvkm_vm_unmap(&mem->bar_vma);
1394 nvkm_vm_put(&mem->bar_vma);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001395}
1396
1397static int
1398nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1399{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001400 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001401 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001402 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001403 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001404 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001405
1406 /* as long as the bo isn't in vram, and isn't tiled, we've got
1407 * nothing to do here.
1408 */
1409 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001410 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Francisco Jerezf13b3262010-10-10 06:01:08 +02001411 !nouveau_bo_tile_layout(nvbo))
Ben Skeggse1429b42010-09-10 11:12:25 +10001412 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001413
1414 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1415 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1416
1417 ret = nouveau_bo_validate(nvbo, false, false);
1418 if (ret)
1419 return ret;
1420 }
1421 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001422 }
1423
1424 /* make sure bo is in mappable vram */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001425 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001426 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001427 return 0;
1428
Christian Königf1217ed2014-08-27 13:16:04 +02001429 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1430 nvbo->placements[i].fpfn = 0;
1431 nvbo->placements[i].lpfn = mappable;
1432 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001433
Christian Königf1217ed2014-08-27 13:16:04 +02001434 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1435 nvbo->busy_placements[i].fpfn = 0;
1436 nvbo->busy_placements[i].lpfn = mappable;
1437 }
1438
Dave Airliec2848152012-05-18 15:31:12 +01001439 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001440 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001441}
1442
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001443static int
1444nouveau_ttm_tt_populate(struct ttm_tt *ttm)
1445{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001446 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001447 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001448 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001449 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001450 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001451 unsigned i;
1452 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001453 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001454
1455 if (ttm->state != tt_unpopulated)
1456 return 0;
1457
Dave Airlie22b33e82012-04-02 11:53:06 +01001458 if (slave && ttm->sg) {
1459 /* make userspace faulting work */
1460 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1461 ttm_dma->dma_address, ttm->num_pages);
1462 ttm->state = tt_unbound;
1463 return 0;
1464 }
1465
Ben Skeggsebb945a2012-07-20 08:17:34 +10001466 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001467 device = nvxx_device(&drm->client.device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001468 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001469 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001470
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001471#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001472 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001473 return ttm_agp_tt_populate(ttm);
1474 }
1475#endif
1476
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001477#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001478 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001479 return ttm_dma_populate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001480 }
1481#endif
1482
1483 r = ttm_pool_populate(ttm);
1484 if (r) {
1485 return r;
1486 }
1487
1488 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001489 dma_addr_t addr;
1490
1491 addr = dma_map_page(pdev, ttm->pages[i], 0, PAGE_SIZE,
1492 DMA_BIDIRECTIONAL);
1493
1494 if (dma_mapping_error(pdev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001495 while (i--) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001496 dma_unmap_page(pdev, ttm_dma->dma_address[i],
1497 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001498 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001499 }
1500 ttm_pool_unpopulate(ttm);
1501 return -EFAULT;
1502 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001503
1504 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001505 }
1506 return 0;
1507}
1508
1509static void
1510nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1511{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001512 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001513 struct nouveau_drm *drm;
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001514 struct nvkm_device *device;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001515 struct drm_device *dev;
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001516 struct device *pdev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001517 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001518 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1519
1520 if (slave)
1521 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001522
Ben Skeggsebb945a2012-07-20 08:17:34 +10001523 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001524 device = nvxx_device(&drm->client.device);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001525 dev = drm->dev;
Ben Skeggs26c9e8e2015-08-20 14:54:23 +10001526 pdev = device->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001527
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001528#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001529 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001530 ttm_agp_tt_unpopulate(ttm);
1531 return;
1532 }
1533#endif
1534
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001535#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001536 if (swiotlb_nr_tbl()) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001537 ttm_dma_unpopulate((void *)ttm, dev->dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001538 return;
1539 }
1540#endif
1541
1542 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001543 if (ttm_dma->dma_address[i]) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001544 dma_unmap_page(pdev, ttm_dma->dma_address[i], PAGE_SIZE,
1545 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001546 }
1547 }
1548
1549 ttm_pool_unpopulate(ttm);
1550}
1551
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001552void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001553nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001554{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001555 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001556
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001557 if (exclusive)
1558 reservation_object_add_excl_fence(resv, &fence->base);
1559 else if (fence)
1560 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001561}
1562
Ben Skeggs6ee73862009-12-11 19:24:15 +10001563struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001564 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001565 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1566 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001567 .invalidate_caches = nouveau_bo_invalidate_caches,
1568 .init_mem_type = nouveau_bo_init_mem_type,
Christian Königa2ab19fe2016-08-30 17:26:04 +02001569 .eviction_valuable = ttm_bo_eviction_valuable,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001570 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001571 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001572 .move = nouveau_bo_move,
1573 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001574 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1575 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1576 .io_mem_free = &nouveau_ttm_io_mem_free,
Christian Königea642c32017-03-28 16:54:50 +02001577 .io_mem_pfn = ttm_bo_default_io_mem_pfn,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001578};
1579
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001580struct nvkm_vma *
1581nouveau_bo_vma_find(struct nouveau_bo *nvbo, struct nvkm_vm *vm)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001582{
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001583 struct nvkm_vma *vma;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001584 list_for_each_entry(vma, &nvbo->vma_list, head) {
1585 if (vma->vm == vm)
1586 return vma;
1587 }
1588
1589 return NULL;
1590}
1591
1592int
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001593nouveau_bo_vma_add(struct nouveau_bo *nvbo, struct nvkm_vm *vm,
1594 struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001595{
1596 const u32 size = nvbo->bo.mem.num_pages << PAGE_SHIFT;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001597 int ret;
1598
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001599 ret = nvkm_vm_get(vm, size, nvbo->page_shift,
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001600 NV_MEM_ACCESS_RW, vma);
1601 if (ret)
1602 return ret;
1603
Ben Skeggs2e2cfbe2013-11-15 11:56:49 +10001604 if ( nvbo->bo.mem.mem_type != TTM_PL_SYSTEM &&
1605 (nvbo->bo.mem.mem_type == TTM_PL_VRAM ||
Ben Skeggs5ce3bf32015-01-14 09:57:36 +10001606 nvbo->page_shift != vma->vm->mmu->lpg_shift))
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001607 nvkm_vm_map(vma, nvbo->bo.mem.mm_node);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001608
1609 list_add_tail(&vma->head, &nvbo->vma_list);
Ben Skeggs2fd3db62011-06-07 15:25:12 +10001610 vma->refcount = 1;
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001611 return 0;
1612}
1613
1614void
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001615nouveau_bo_vma_del(struct nouveau_bo *nvbo, struct nvkm_vma *vma)
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001616{
1617 if (vma->node) {
Ben Skeggsc4c70442013-05-07 09:48:30 +10001618 if (nvbo->bo.mem.mem_type != TTM_PL_SYSTEM)
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001619 nvkm_vm_unmap(vma);
1620 nvkm_vm_put(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001621 list_del(&vma->head);
1622 }
1623}