blob: 9c84af53db948841a8c3eee19f51c46869381e46 [file] [log] [blame]
Oscar Mateob20385f2014-07-24 17:04:10 +01001/*
2 * Copyright © 2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 * Michel Thierry <michel.thierry@intel.com>
26 * Thomas Daniel <thomas.daniel@intel.com>
27 * Oscar Mateo <oscar.mateo@intel.com>
28 *
29 */
30
Oscar Mateo73e4d072014-07-24 17:04:48 +010031/**
32 * DOC: Logical Rings, Logical Ring Contexts and Execlists
33 *
34 * Motivation:
Oscar Mateob20385f2014-07-24 17:04:10 +010035 * GEN8 brings an expansion of the HW contexts: "Logical Ring Contexts".
36 * These expanded contexts enable a number of new abilities, especially
37 * "Execlists" (also implemented in this file).
38 *
Oscar Mateo73e4d072014-07-24 17:04:48 +010039 * One of the main differences with the legacy HW contexts is that logical
40 * ring contexts incorporate many more things to the context's state, like
41 * PDPs or ringbuffer control registers:
42 *
43 * The reason why PDPs are included in the context is straightforward: as
44 * PPGTTs (per-process GTTs) are actually per-context, having the PDPs
45 * contained there mean you don't need to do a ppgtt->switch_mm yourself,
46 * instead, the GPU will do it for you on the context switch.
47 *
48 * But, what about the ringbuffer control registers (head, tail, etc..)?
49 * shouldn't we just need a set of those per engine command streamer? This is
50 * where the name "Logical Rings" starts to make sense: by virtualizing the
51 * rings, the engine cs shifts to a new "ring buffer" with every context
52 * switch. When you want to submit a workload to the GPU you: A) choose your
53 * context, B) find its appropriate virtualized ring, C) write commands to it
54 * and then, finally, D) tell the GPU to switch to that context.
55 *
56 * Instead of the legacy MI_SET_CONTEXT, the way you tell the GPU to switch
57 * to a contexts is via a context execution list, ergo "Execlists".
58 *
59 * LRC implementation:
60 * Regarding the creation of contexts, we have:
61 *
62 * - One global default context.
63 * - One local default context for each opened fd.
64 * - One local extra context for each context create ioctl call.
65 *
66 * Now that ringbuffers belong per-context (and not per-engine, like before)
67 * and that contexts are uniquely tied to a given engine (and not reusable,
68 * like before) we need:
69 *
70 * - One ringbuffer per-engine inside each context.
71 * - One backing object per-engine inside each context.
72 *
73 * The global default context starts its life with these new objects fully
74 * allocated and populated. The local default context for each opened fd is
75 * more complex, because we don't know at creation time which engine is going
76 * to use them. To handle this, we have implemented a deferred creation of LR
77 * contexts:
78 *
79 * The local context starts its life as a hollow or blank holder, that only
80 * gets populated for a given engine once we receive an execbuffer. If later
81 * on we receive another execbuffer ioctl for the same context but a different
82 * engine, we allocate/populate a new ringbuffer and context backing object and
83 * so on.
84 *
85 * Finally, regarding local contexts created using the ioctl call: as they are
86 * only allowed with the render ring, we can allocate & populate them right
87 * away (no need to defer anything, at least for now).
88 *
89 * Execlists implementation:
Oscar Mateob20385f2014-07-24 17:04:10 +010090 * Execlists are the new method by which, on gen8+ hardware, workloads are
91 * submitted for execution (as opposed to the legacy, ringbuffer-based, method).
Oscar Mateo73e4d072014-07-24 17:04:48 +010092 * This method works as follows:
93 *
94 * When a request is committed, its commands (the BB start and any leading or
95 * trailing commands, like the seqno breadcrumbs) are placed in the ringbuffer
96 * for the appropriate context. The tail pointer in the hardware context is not
97 * updated at this time, but instead, kept by the driver in the ringbuffer
98 * structure. A structure representing this request is added to a request queue
99 * for the appropriate engine: this structure contains a copy of the context's
100 * tail after the request was written to the ring buffer and a pointer to the
101 * context itself.
102 *
103 * If the engine's request queue was empty before the request was added, the
104 * queue is processed immediately. Otherwise the queue will be processed during
105 * a context switch interrupt. In any case, elements on the queue will get sent
106 * (in pairs) to the GPU's ExecLists Submit Port (ELSP, for short) with a
107 * globally unique 20-bits submission ID.
108 *
109 * When execution of a request completes, the GPU updates the context status
110 * buffer with a context complete event and generates a context switch interrupt.
111 * During the interrupt handling, the driver examines the events in the buffer:
112 * for each context complete event, if the announced ID matches that on the head
113 * of the request queue, then that request is retired and removed from the queue.
114 *
115 * After processing, if any requests were retired and the queue is not empty
116 * then a new execution list can be submitted. The two requests at the front of
117 * the queue are next to be submitted but since a context may not occur twice in
118 * an execution list, if subsequent requests have the same ID as the first then
119 * the two requests must be combined. This is done simply by discarding requests
120 * at the head of the queue until either only one requests is left (in which case
121 * we use a NULL second context) or the first two requests have unique IDs.
122 *
123 * By always executing the first two requests in the queue the driver ensures
124 * that the GPU is kept as busy as possible. In the case where a single context
125 * completes but a second context is still executing, the request for this second
126 * context will be at the head of the queue when we remove the first one. This
127 * request will then be resubmitted along with a new request for a different context,
128 * which will cause the hardware to continue executing the second request and queue
129 * the new request (the GPU detects the condition of a context getting preempted
130 * with the same context and optimizes the context switch flow by not doing
131 * preemption, but just sampling the new tail pointer).
132 *
Oscar Mateob20385f2014-07-24 17:04:10 +0100133 */
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +0100134#include <linux/interrupt.h>
Oscar Mateob20385f2014-07-24 17:04:10 +0100135
136#include <drm/drmP.h>
137#include <drm/i915_drm.h>
138#include "i915_drv.h"
Chris Wilson7c2fa7f2017-11-10 14:26:34 +0000139#include "i915_gem_render_state.h"
Michel Thierry578f1ac2018-01-23 16:43:49 -0800140#include "intel_lrc_reg.h"
Peter Antoine3bbaba02015-07-10 20:13:11 +0300141#include "intel_mocs.h"
Oscar Mateo127f1002014-07-24 17:04:11 +0100142
Thomas Daniele981e7b2014-07-24 17:04:39 +0100143#define RING_EXECLIST_QFULL (1 << 0x2)
144#define RING_EXECLIST1_VALID (1 << 0x3)
145#define RING_EXECLIST0_VALID (1 << 0x4)
146#define RING_EXECLIST_ACTIVE_STATUS (3 << 0xE)
147#define RING_EXECLIST1_ACTIVE (1 << 0x11)
148#define RING_EXECLIST0_ACTIVE (1 << 0x12)
149
150#define GEN8_CTX_STATUS_IDLE_ACTIVE (1 << 0)
151#define GEN8_CTX_STATUS_PREEMPTED (1 << 1)
152#define GEN8_CTX_STATUS_ELEMENT_SWITCH (1 << 2)
153#define GEN8_CTX_STATUS_ACTIVE_IDLE (1 << 3)
154#define GEN8_CTX_STATUS_COMPLETE (1 << 4)
155#define GEN8_CTX_STATUS_LITE_RESTORE (1 << 15)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100156
Chris Wilson70c2a242016-09-09 14:11:46 +0100157#define GEN8_CTX_STATUS_COMPLETED_MASK \
Chris Wilsond8747af2017-11-20 12:34:56 +0000158 (GEN8_CTX_STATUS_COMPLETE | GEN8_CTX_STATUS_PREEMPTED)
Chris Wilson70c2a242016-09-09 14:11:46 +0100159
Chris Wilson0e93cdd2016-04-29 09:07:06 +0100160/* Typical size of the average request (2 pipecontrols and a MI_BB) */
161#define EXECLISTS_REQUEST_SIZE 64 /* bytes */
Chris Wilsona3aabe82016-10-04 21:11:26 +0100162#define WA_TAIL_DWORDS 2
Chris Wilson7e4992a2017-09-28 20:38:59 +0100163#define WA_TAIL_BYTES (sizeof(u32) * WA_TAIL_DWORDS)
Chris Wilsona3aabe82016-10-04 21:11:26 +0100164
Chris Wilsone2efd132016-05-24 14:53:34 +0100165static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +0100166 struct intel_engine_cs *engine);
Chris Wilsona3aabe82016-10-04 21:11:26 +0100167static void execlists_init_reg_state(u32 *reg_state,
168 struct i915_gem_context *ctx,
169 struct intel_engine_cs *engine,
170 struct intel_ring *ring);
Thomas Daniel7ba717c2014-11-13 10:28:56 +0000171
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000172static inline struct i915_priolist *to_priolist(struct rb_node *rb)
173{
174 return rb_entry(rb, struct i915_priolist, node);
175}
176
177static inline int rq_prio(const struct i915_request *rq)
178{
179 return rq->priotree.priority;
180}
181
182static inline bool need_preempt(const struct intel_engine_cs *engine,
183 const struct i915_request *last,
184 int prio)
185{
186 return engine->i915->preempt_context && prio > max(rq_prio(last), 0);
187}
188
Oscar Mateo73e4d072014-07-24 17:04:48 +0100189/**
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000190 * intel_lr_context_descriptor_update() - calculate & cache the descriptor
191 * descriptor for a pinned context
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000192 * @ctx: Context to work on
Chris Wilson9021ad02016-05-24 14:53:37 +0100193 * @engine: Engine the descriptor will be used with
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000194 *
195 * The context descriptor encodes various attributes of a context,
196 * including its GTT address and some flags. Because it's fairly
197 * expensive to calculate, we'll just do it once and cache the result,
198 * which remains valid until the context is unpinned.
199 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200200 * This is what a descriptor looks like, from LSB to MSB::
201 *
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200202 * bits 0-11: flags, GEN8_CTX_* (cached in ctx->desc_template)
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200203 * bits 12-31: LRCA, GTT address of (the HWSP of) this context
204 * bits 32-52: ctx ID, a globally unique tag
205 * bits 53-54: mbz, reserved for use by hardware
206 * bits 55-63: group ID, currently unused and set to 0
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200207 *
208 * Starting from Gen11, the upper dword of the descriptor has a new format:
209 *
210 * bits 32-36: reserved
211 * bits 37-47: SW context ID
212 * bits 48:53: engine instance
213 * bit 54: mbz, reserved for use by hardware
214 * bits 55-60: SW counter
215 * bits 61-63: engine class
216 *
217 * engine info, SW context ID and SW counter need to form a unique number
218 * (Context ID) per lrc.
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000219 */
220static void
Chris Wilsone2efd132016-05-24 14:53:34 +0100221intel_lr_context_descriptor_update(struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000222 struct intel_engine_cs *engine)
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000223{
Chris Wilson9021ad02016-05-24 14:53:37 +0100224 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilson7069b142016-04-28 09:56:52 +0100225 u64 desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000226
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200227 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > (BIT(GEN8_CTX_ID_WIDTH)));
228 BUILD_BUG_ON(GEN11_MAX_CONTEXT_HW_ID > (BIT(GEN11_SW_CTX_ID_WIDTH)));
Chris Wilson7069b142016-04-28 09:56:52 +0100229
Mika Kuoppala2355cf02017-01-27 15:03:09 +0200230 desc = ctx->desc_template; /* bits 0-11 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200231 GEM_BUG_ON(desc & GENMASK_ULL(63, 12));
232
Michel Thierry0b29c752017-09-13 09:56:00 +0100233 desc |= i915_ggtt_offset(ce->state) + LRC_HEADER_PAGES * PAGE_SIZE;
Chris Wilson9021ad02016-05-24 14:53:37 +0100234 /* bits 12-31 */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +0200235 GEM_BUG_ON(desc & GENMASK_ULL(63, 32));
236
237 if (INTEL_GEN(ctx->i915) >= 11) {
238 GEM_BUG_ON(ctx->hw_id >= BIT(GEN11_SW_CTX_ID_WIDTH));
239 desc |= (u64)ctx->hw_id << GEN11_SW_CTX_ID_SHIFT;
240 /* bits 37-47 */
241
242 desc |= (u64)engine->instance << GEN11_ENGINE_INSTANCE_SHIFT;
243 /* bits 48-53 */
244
245 /* TODO: decide what to do with SW counter (bits 55-60) */
246
247 desc |= (u64)engine->class << GEN11_ENGINE_CLASS_SHIFT;
248 /* bits 61-63 */
249 } else {
250 GEM_BUG_ON(ctx->hw_id >= BIT(GEN8_CTX_ID_WIDTH));
251 desc |= (u64)ctx->hw_id << GEN8_CTX_ID_SHIFT; /* bits 32-52 */
252 }
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000253
Chris Wilson9021ad02016-05-24 14:53:37 +0100254 ce->lrc_desc = desc;
Tvrtko Ursulinca825802016-01-15 15:10:27 +0000255}
256
Chris Wilson27606fd2017-09-16 21:44:13 +0100257static struct i915_priolist *
258lookup_priolist(struct intel_engine_cs *engine,
259 struct i915_priotree *pt,
260 int prio)
Chris Wilson08dd3e12017-09-16 21:44:12 +0100261{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300262 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100263 struct i915_priolist *p;
264 struct rb_node **parent, *rb;
265 bool first = true;
266
Mika Kuoppalab620e872017-09-22 15:43:03 +0300267 if (unlikely(execlists->no_priolist))
Chris Wilson08dd3e12017-09-16 21:44:12 +0100268 prio = I915_PRIORITY_NORMAL;
269
270find_priolist:
271 /* most positive priority is scheduled first, equal priorities fifo */
272 rb = NULL;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300273 parent = &execlists->queue.rb_node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100274 while (*parent) {
275 rb = *parent;
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000276 p = to_priolist(rb);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100277 if (prio > p->priority) {
278 parent = &rb->rb_left;
279 } else if (prio < p->priority) {
280 parent = &rb->rb_right;
281 first = false;
282 } else {
Chris Wilson27606fd2017-09-16 21:44:13 +0100283 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100284 }
285 }
286
287 if (prio == I915_PRIORITY_NORMAL) {
Mika Kuoppalab620e872017-09-22 15:43:03 +0300288 p = &execlists->default_priolist;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100289 } else {
290 p = kmem_cache_alloc(engine->i915->priorities, GFP_ATOMIC);
291 /* Convert an allocation failure to a priority bump */
292 if (unlikely(!p)) {
293 prio = I915_PRIORITY_NORMAL; /* recurses just once */
294
295 /* To maintain ordering with all rendering, after an
296 * allocation failure we have to disable all scheduling.
297 * Requests will then be executed in fifo, and schedule
298 * will ensure that dependencies are emitted in fifo.
299 * There will be still some reordering with existing
300 * requests, so if userspace lied about their
301 * dependencies that reordering may be visible.
302 */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300303 execlists->no_priolist = true;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100304 goto find_priolist;
305 }
306 }
307
308 p->priority = prio;
Chris Wilson27606fd2017-09-16 21:44:13 +0100309 INIT_LIST_HEAD(&p->requests);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100310 rb_link_node(&p->node, rb, parent);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300311 rb_insert_color(&p->node, &execlists->queue);
Chris Wilson08dd3e12017-09-16 21:44:12 +0100312
Chris Wilson08dd3e12017-09-16 21:44:12 +0100313 if (first)
Mika Kuoppalab620e872017-09-22 15:43:03 +0300314 execlists->first = &p->node;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100315
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000316 return p;
Chris Wilson08dd3e12017-09-16 21:44:12 +0100317}
318
Chris Wilsone61e0f52018-02-21 09:56:36 +0000319static void unwind_wa_tail(struct i915_request *rq)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100320{
321 rq->tail = intel_ring_wrap(rq->ring, rq->wa_tail - WA_TAIL_BYTES);
322 assert_ring_tail_valid(rq->ring, rq->tail);
323}
324
Michał Winiarskia4598d12017-10-25 22:00:18 +0200325static void __unwind_incomplete_requests(struct intel_engine_cs *engine)
Chris Wilson7e4992a2017-09-28 20:38:59 +0100326{
Chris Wilsone61e0f52018-02-21 09:56:36 +0000327 struct i915_request *rq, *rn;
Michał Winiarski097a9482017-09-28 20:39:01 +0100328 struct i915_priolist *uninitialized_var(p);
329 int last_prio = I915_PRIORITY_INVALID;
Chris Wilson7e4992a2017-09-28 20:38:59 +0100330
331 lockdep_assert_held(&engine->timeline->lock);
332
333 list_for_each_entry_safe_reverse(rq, rn,
334 &engine->timeline->requests,
335 link) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000336 if (i915_request_completed(rq))
Chris Wilson7e4992a2017-09-28 20:38:59 +0100337 return;
338
Chris Wilsone61e0f52018-02-21 09:56:36 +0000339 __i915_request_unsubmit(rq);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100340 unwind_wa_tail(rq);
341
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000342 GEM_BUG_ON(rq_prio(rq) == I915_PRIORITY_INVALID);
343 if (rq_prio(rq) != last_prio) {
344 last_prio = rq_prio(rq);
345 p = lookup_priolist(engine, &rq->priotree, last_prio);
Michał Winiarski097a9482017-09-28 20:39:01 +0100346 }
347
348 list_add(&rq->priotree.link, &p->requests);
Chris Wilson7e4992a2017-09-28 20:38:59 +0100349 }
350}
351
Michał Winiarskic41937f2017-10-26 15:35:58 +0200352void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200353execlists_unwind_incomplete_requests(struct intel_engine_execlists *execlists)
354{
355 struct intel_engine_cs *engine =
356 container_of(execlists, typeof(*engine), execlists);
357
358 spin_lock_irq(&engine->timeline->lock);
359 __unwind_incomplete_requests(engine);
360 spin_unlock_irq(&engine->timeline->lock);
361}
362
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100363static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000364execlists_context_status_change(struct i915_request *rq, unsigned long status)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100365{
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100366 /*
367 * Only used when GVT-g is enabled now. When GVT-g is disabled,
368 * The compiler should eliminate this function as dead-code.
369 */
370 if (!IS_ENABLED(CONFIG_DRM_I915_GVT))
371 return;
Ben Widawsky84b790f2014-07-24 17:04:36 +0100372
Changbin Du3fc03062017-03-13 10:47:11 +0800373 atomic_notifier_call_chain(&rq->engine->context_status_notifier,
374 status, rq);
Ben Widawsky84b790f2014-07-24 17:04:36 +0100375}
376
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000377static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000378execlists_context_schedule_in(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000379{
380 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_IN);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000381 intel_engine_context_in(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000382}
383
384static inline void
Chris Wilsone61e0f52018-02-21 09:56:36 +0000385execlists_context_schedule_out(struct i915_request *rq)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000386{
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000387 intel_engine_context_out(rq->engine);
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000388 execlists_context_status_change(rq, INTEL_CONTEXT_SCHEDULE_OUT);
389}
390
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000391static void
392execlists_update_context_pdps(struct i915_hw_ppgtt *ppgtt, u32 *reg_state)
393{
394 ASSIGN_CTX_PDP(ppgtt, reg_state, 3);
395 ASSIGN_CTX_PDP(ppgtt, reg_state, 2);
396 ASSIGN_CTX_PDP(ppgtt, reg_state, 1);
397 ASSIGN_CTX_PDP(ppgtt, reg_state, 0);
398}
399
Chris Wilsone61e0f52018-02-21 09:56:36 +0000400static u64 execlists_update_context(struct i915_request *rq)
Oscar Mateoae1250b2014-07-24 17:04:37 +0100401{
Chris Wilson70c2a242016-09-09 14:11:46 +0100402 struct intel_context *ce = &rq->ctx->engine[rq->engine->id];
Zhi Wang04da8112017-02-06 18:37:16 +0800403 struct i915_hw_ppgtt *ppgtt =
404 rq->ctx->ppgtt ?: rq->i915->mm.aliasing_ppgtt;
Chris Wilson70c2a242016-09-09 14:11:46 +0100405 u32 *reg_state = ce->lrc_reg_state;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100406
Chris Wilsone6ba9992017-04-25 14:00:49 +0100407 reg_state[CTX_RING_TAIL+1] = intel_ring_set_tail(rq->ring, rq->tail);
Oscar Mateoae1250b2014-07-24 17:04:37 +0100408
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000409 /* True 32b PPGTT with dynamic page allocation: update PDP
410 * registers and point the unallocated PDPs to scratch page.
411 * PML4 is allocated during ppgtt init, so this is not needed
412 * in 48-bit mode.
413 */
Chris Wilson949e8ab2017-02-09 14:40:36 +0000414 if (ppgtt && !i915_vm_is_48bit(&ppgtt->base))
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +0000415 execlists_update_context_pdps(ppgtt, reg_state);
Chris Wilson70c2a242016-09-09 14:11:46 +0100416
417 return ce->lrc_desc;
Oscar Mateoae1250b2014-07-24 17:04:37 +0100418}
419
Thomas Daniel05f0add2018-03-02 18:14:59 +0200420static inline void write_desc(struct intel_engine_execlists *execlists, u64 desc, u32 port)
Chris Wilsonbeecec92017-10-03 21:34:52 +0100421{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200422 if (execlists->ctrl_reg) {
423 writel(lower_32_bits(desc), execlists->submit_reg + port * 2);
424 writel(upper_32_bits(desc), execlists->submit_reg + port * 2 + 1);
425 } else {
426 writel(upper_32_bits(desc), execlists->submit_reg);
427 writel(lower_32_bits(desc), execlists->submit_reg);
428 }
Chris Wilsonbeecec92017-10-03 21:34:52 +0100429}
430
Chris Wilson70c2a242016-09-09 14:11:46 +0100431static void execlists_submit_ports(struct intel_engine_cs *engine)
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100432{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200433 struct intel_engine_execlists *execlists = &engine->execlists;
434 struct execlist_port *port = execlists->port;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100435 unsigned int n;
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100436
Thomas Daniel05f0add2018-03-02 18:14:59 +0200437 /*
438 * ELSQ note: the submit queue is not cleared after being submitted
439 * to the HW so we need to make sure we always clean it up. This is
440 * currently ensured by the fact that we always write the same number
441 * of elsq entries, keep this in mind before changing the loop below.
442 */
443 for (n = execlists_num_ports(execlists); n--; ) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000444 struct i915_request *rq;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100445 unsigned int count;
446 u64 desc;
Chris Wilson70c2a242016-09-09 14:11:46 +0100447
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100448 rq = port_unpack(&port[n], &count);
449 if (rq) {
450 GEM_BUG_ON(count > !n);
451 if (!count++)
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +0000452 execlists_context_schedule_in(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100453 port_set(&port[n], port_pack(rq, count));
454 desc = execlists_update_context(rq);
455 GEM_DEBUG_EXEC(port[n].context_id = upper_32_bits(desc));
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000456
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000457 GEM_TRACE("%s in[%d]: ctx=%d.%d, seqno=%x, prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000458 engine->name, n,
Chris Wilson16c86192017-12-19 22:09:16 +0000459 port[n].context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000460 rq->global_seqno,
461 rq_prio(rq));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100462 } else {
463 GEM_BUG_ON(!n);
464 desc = 0;
465 }
466
Thomas Daniel05f0add2018-03-02 18:14:59 +0200467 write_desc(execlists, desc, n);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100468 }
Thomas Daniel05f0add2018-03-02 18:14:59 +0200469
470 /* we need to manually load the submit queue */
471 if (execlists->ctrl_reg)
472 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
473
474 execlists_clear_active(execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonbbd6c472016-09-09 14:11:45 +0100475}
476
Chris Wilson70c2a242016-09-09 14:11:46 +0100477static bool ctx_single_port_submission(const struct i915_gem_context *ctx)
Ben Widawsky84b790f2014-07-24 17:04:36 +0100478{
Chris Wilson70c2a242016-09-09 14:11:46 +0100479 return (IS_ENABLED(CONFIG_DRM_I915_GVT) &&
Chris Wilson60958682016-12-31 11:20:11 +0000480 i915_gem_context_force_single_submission(ctx));
Ben Widawsky84b790f2014-07-24 17:04:36 +0100481}
482
Chris Wilson70c2a242016-09-09 14:11:46 +0100483static bool can_merge_ctx(const struct i915_gem_context *prev,
484 const struct i915_gem_context *next)
Michel Thierryacdd8842014-07-24 17:04:38 +0100485{
Chris Wilson70c2a242016-09-09 14:11:46 +0100486 if (prev != next)
487 return false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100488
Chris Wilson70c2a242016-09-09 14:11:46 +0100489 if (ctx_single_port_submission(prev))
490 return false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100491
Chris Wilson70c2a242016-09-09 14:11:46 +0100492 return true;
493}
Peter Antoine779949f2015-05-11 16:03:27 +0100494
Chris Wilsone61e0f52018-02-21 09:56:36 +0000495static void port_assign(struct execlist_port *port, struct i915_request *rq)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100496{
497 GEM_BUG_ON(rq == port_request(port));
498
499 if (port_isset(port))
Chris Wilsone61e0f52018-02-21 09:56:36 +0000500 i915_request_put(port_request(port));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100501
Chris Wilsone61e0f52018-02-21 09:56:36 +0000502 port_set(port, port_pack(i915_request_get(rq), port_count(port)));
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100503}
504
Chris Wilsonbeecec92017-10-03 21:34:52 +0100505static void inject_preempt_context(struct intel_engine_cs *engine)
506{
Thomas Daniel05f0add2018-03-02 18:14:59 +0200507 struct intel_engine_execlists *execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100508 struct intel_context *ce =
509 &engine->i915->preempt_context->engine[engine->id];
Chris Wilsonbeecec92017-10-03 21:34:52 +0100510 unsigned int n;
511
Thomas Daniel05f0add2018-03-02 18:14:59 +0200512 GEM_BUG_ON(execlists->preempt_complete_status !=
Chris Wilsond6376372018-02-07 21:05:44 +0000513 upper_32_bits(ce->lrc_desc));
Chris Wilson09b1a4e2018-01-25 11:24:42 +0000514 GEM_BUG_ON((ce->lrc_reg_state[CTX_CONTEXT_CONTROL + 1] &
515 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
516 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT)) !=
517 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
518 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT));
519
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000520 /*
521 * Switch to our empty preempt context so
522 * the state of the GPU is known (idle).
523 */
Chris Wilson16a87392017-12-20 09:06:26 +0000524 GEM_TRACE("%s\n", engine->name);
Thomas Daniel05f0add2018-03-02 18:14:59 +0200525 for (n = execlists_num_ports(execlists); --n; )
526 write_desc(execlists, 0, n);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100527
Thomas Daniel05f0add2018-03-02 18:14:59 +0200528 write_desc(execlists, ce->lrc_desc, n);
529
530 /* we need to manually load the submit queue */
531 if (execlists->ctrl_reg)
532 writel(EL_CTRL_LOAD, execlists->ctrl_reg);
533
Michel Thierryba74cb12017-11-20 12:34:58 +0000534 execlists_clear_active(&engine->execlists, EXECLISTS_ACTIVE_HWACK);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000535 execlists_set_active(&engine->execlists, EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100536}
537
Chris Wilson70c2a242016-09-09 14:11:46 +0100538static void execlists_dequeue(struct intel_engine_cs *engine)
539{
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300540 struct intel_engine_execlists * const execlists = &engine->execlists;
541 struct execlist_port *port = execlists->port;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300542 const struct execlist_port * const last_port =
543 &execlists->port[execlists->port_mask];
Chris Wilsone61e0f52018-02-21 09:56:36 +0000544 struct i915_request *last = port_request(port);
Chris Wilson20311bd2016-11-14 20:41:03 +0000545 struct rb_node *rb;
Chris Wilson70c2a242016-09-09 14:11:46 +0100546 bool submit = false;
Michel Thierryacdd8842014-07-24 17:04:38 +0100547
Chris Wilson70c2a242016-09-09 14:11:46 +0100548 /* Hardware submission is through 2 ports. Conceptually each port
549 * has a (RING_START, RING_HEAD, RING_TAIL) tuple. RING_START is
550 * static for a context, and unique to each, so we only execute
551 * requests belonging to a single context from each ring. RING_HEAD
552 * is maintained by the CS in the context image, it marks the place
553 * where it got up to last time, and through RING_TAIL we tell the CS
554 * where we want to execute up to this time.
555 *
556 * In this list the requests are in order of execution. Consecutive
557 * requests from the same context are adjacent in the ringbuffer. We
558 * can combine these requests into a single RING_TAIL update:
559 *
560 * RING_HEAD...req1...req2
561 * ^- RING_TAIL
562 * since to execute req2 the CS must first execute req1.
563 *
564 * Our goal then is to point each port to the end of a consecutive
565 * sequence of requests as being the most optimal (fewest wake ups
566 * and context switches) submission.
567 */
568
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000569 spin_lock_irq(&engine->timeline->lock);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300570 rb = execlists->first;
571 GEM_BUG_ON(rb_first(&execlists->queue) != rb);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100572
573 if (last) {
574 /*
575 * Don't resubmit or switch until all outstanding
576 * preemptions (lite-restore) are seen. Then we
577 * know the next preemption status we see corresponds
578 * to this ELSP update.
579 */
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000580 GEM_BUG_ON(!execlists_is_active(execlists,
581 EXECLISTS_ACTIVE_USER));
Michel Thierryba74cb12017-11-20 12:34:58 +0000582 GEM_BUG_ON(!port_count(&port[0]));
Chris Wilsonbeecec92017-10-03 21:34:52 +0100583 if (port_count(&port[0]) > 1)
584 goto unlock;
585
Michel Thierryba74cb12017-11-20 12:34:58 +0000586 /*
587 * If we write to ELSP a second time before the HW has had
588 * a chance to respond to the previous write, we can confuse
589 * the HW and hit "undefined behaviour". After writing to ELSP,
590 * we must then wait until we see a context-switch event from
591 * the HW to indicate that it has had a chance to respond.
592 */
593 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_HWACK))
594 goto unlock;
595
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000596 if (need_preempt(engine, last, execlists->queue_priority)) {
Chris Wilsonbeecec92017-10-03 21:34:52 +0100597 inject_preempt_context(engine);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100598 goto unlock;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100599 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000600
601 /*
602 * In theory, we could coalesce more requests onto
603 * the second port (the first port is active, with
604 * no preemptions pending). However, that means we
605 * then have to deal with the possible lite-restore
606 * of the second port (as we submit the ELSP, there
607 * may be a context-switch) but also we may complete
608 * the resubmission before the context-switch. Ergo,
609 * coalescing onto the second port will cause a
610 * preemption event, but we cannot predict whether
611 * that will affect port[0] or port[1].
612 *
613 * If the second port is already active, we can wait
614 * until the next context-switch before contemplating
615 * new requests. The GPU will be busy and we should be
616 * able to resubmit the new ELSP before it idles,
617 * avoiding pipeline bubbles (momentary pauses where
618 * the driver is unable to keep up the supply of new
619 * work). However, we have to double check that the
620 * priorities of the ports haven't been switch.
621 */
622 if (port_count(&port[1]))
623 goto unlock;
624
625 /*
626 * WaIdleLiteRestore:bdw,skl
627 * Apply the wa NOOPs to prevent
628 * ring:HEAD == rq:TAIL as we resubmit the
629 * request. See gen8_emit_breadcrumb() for
630 * where we prepare the padding after the
631 * end of the request.
632 */
633 last->tail = last->wa_tail;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100634 }
635
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000636 while (rb) {
637 struct i915_priolist *p = to_priolist(rb);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000638 struct i915_request *rq, *rn;
Chris Wilson20311bd2016-11-14 20:41:03 +0000639
Chris Wilson6c067572017-05-17 13:10:03 +0100640 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
641 /*
642 * Can we combine this request with the current port?
643 * It has to be the same context/ringbuffer and not
644 * have any exceptions (e.g. GVT saying never to
645 * combine contexts).
646 *
647 * If we can combine the requests, we can execute both
648 * by updating the RING_TAIL to point to the end of the
649 * second request, and so we never need to tell the
650 * hardware about the first.
Chris Wilson70c2a242016-09-09 14:11:46 +0100651 */
Chris Wilson6c067572017-05-17 13:10:03 +0100652 if (last && !can_merge_ctx(rq->ctx, last->ctx)) {
653 /*
654 * If we are on the second port and cannot
655 * combine this request with the last, then we
656 * are done.
657 */
Mika Kuoppala76e70082017-09-22 15:43:07 +0300658 if (port == last_port) {
Chris Wilson6c067572017-05-17 13:10:03 +0100659 __list_del_many(&p->requests,
660 &rq->priotree.link);
661 goto done;
662 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100663
Chris Wilson6c067572017-05-17 13:10:03 +0100664 /*
665 * If GVT overrides us we only ever submit
666 * port[0], leaving port[1] empty. Note that we
667 * also have to be careful that we don't queue
668 * the same context (even though a different
669 * request) to the second port.
670 */
671 if (ctx_single_port_submission(last->ctx) ||
672 ctx_single_port_submission(rq->ctx)) {
673 __list_del_many(&p->requests,
674 &rq->priotree.link);
675 goto done;
676 }
Chris Wilson70c2a242016-09-09 14:11:46 +0100677
Chris Wilson6c067572017-05-17 13:10:03 +0100678 GEM_BUG_ON(last->ctx == rq->ctx);
Chris Wilson70c2a242016-09-09 14:11:46 +0100679
Chris Wilson6c067572017-05-17 13:10:03 +0100680 if (submit)
681 port_assign(port, last);
682 port++;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300683
684 GEM_BUG_ON(port_isset(port));
Chris Wilson6c067572017-05-17 13:10:03 +0100685 }
686
687 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000688 __i915_request_submit(rq);
689 trace_i915_request_in(rq, port_index(port, execlists));
Chris Wilson6c067572017-05-17 13:10:03 +0100690 last = rq;
691 submit = true;
Chris Wilson70c2a242016-09-09 14:11:46 +0100692 }
Chris Wilsond55ac5b2016-11-14 20:40:59 +0000693
Chris Wilson20311bd2016-11-14 20:41:03 +0000694 rb = rb_next(rb);
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300695 rb_erase(&p->node, &execlists->queue);
Chris Wilson6c067572017-05-17 13:10:03 +0100696 INIT_LIST_HEAD(&p->requests);
697 if (p->priority != I915_PRIORITY_NORMAL)
Chris Wilsonc5cf9a92017-05-17 13:10:04 +0100698 kmem_cache_free(engine->i915->priorities, p);
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000699 }
Chris Wilson6c067572017-05-17 13:10:03 +0100700done:
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000701 execlists->queue_priority = rb ? to_priolist(rb)->priority : INT_MIN;
Mika Kuoppala7a62cc62017-09-22 15:43:06 +0300702 execlists->first = rb;
Chris Wilson6c067572017-05-17 13:10:03 +0100703 if (submit)
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100704 port_assign(port, last);
Chris Wilson339ccd32018-02-15 16:25:53 +0000705
706 /* We must always keep the beast fed if we have work piled up */
Chris Wilson339ccd32018-02-15 16:25:53 +0000707 GEM_BUG_ON(execlists->first && !port_isset(execlists->port));
708
Chris Wilsonbeecec92017-10-03 21:34:52 +0100709unlock:
Tvrtko Ursulin9f7886d2017-03-21 10:55:11 +0000710 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson70c2a242016-09-09 14:11:46 +0100711
Chris Wilson4a118ec2017-10-23 22:32:36 +0100712 if (submit) {
713 execlists_set_active(execlists, EXECLISTS_ACTIVE_USER);
Chris Wilson70c2a242016-09-09 14:11:46 +0100714 execlists_submit_ports(engine);
Chris Wilson4a118ec2017-10-23 22:32:36 +0100715 }
Chris Wilsond081e022018-02-16 15:32:10 +0000716
717 GEM_BUG_ON(port_isset(execlists->port) &&
718 !execlists_is_active(execlists, EXECLISTS_ACTIVE_USER));
Michel Thierryacdd8842014-07-24 17:04:38 +0100719}
720
Michał Winiarskic41937f2017-10-26 15:35:58 +0200721void
Michał Winiarskia4598d12017-10-25 22:00:18 +0200722execlists_cancel_port_requests(struct intel_engine_execlists * const execlists)
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300723{
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100724 struct execlist_port *port = execlists->port;
Mika Kuoppaladc2279e2017-10-10 14:48:57 +0300725 unsigned int num_ports = execlists_num_ports(execlists);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300726
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100727 while (num_ports-- && port_isset(port)) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000728 struct i915_request *rq = port_request(port);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100729
Chris Wilson4a118ec2017-10-23 22:32:36 +0100730 GEM_BUG_ON(!execlists->active);
Tvrtko Ursulin30e17b72017-11-21 18:18:48 +0000731 intel_engine_context_out(rq->engine);
Weinan Li702791f2018-03-06 10:15:57 +0800732
733 execlists_context_status_change(rq,
734 i915_request_completed(rq) ?
735 INTEL_CONTEXT_SCHEDULE_OUT :
736 INTEL_CONTEXT_SCHEDULE_PREEMPTED);
737
Chris Wilsone61e0f52018-02-21 09:56:36 +0000738 i915_request_put(rq);
Chris Wilson7e44fc22017-09-26 11:17:19 +0100739
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100740 memset(port, 0, sizeof(*port));
741 port++;
742 }
Chris Wilsoneed7ec52018-03-24 12:58:29 +0000743
744 execlists_clear_active(execlists, EXECLISTS_ACTIVE_USER);
Mika Kuoppalacf4591d2017-09-22 15:43:05 +0300745}
746
Chris Wilson46b36172018-03-23 10:18:24 +0000747static void clear_gtiir(struct intel_engine_cs *engine)
748{
749 static const u8 gtiir[] = {
750 [RCS] = 0,
751 [BCS] = 0,
752 [VCS] = 1,
753 [VCS2] = 1,
754 [VECS] = 3,
755 };
756 struct drm_i915_private *dev_priv = engine->i915;
757 int i;
758
759 /* TODO: correctly reset irqs for gen11 */
760 if (WARN_ON_ONCE(INTEL_GEN(engine->i915) >= 11))
761 return;
762
763 GEM_BUG_ON(engine->id >= ARRAY_SIZE(gtiir));
764
765 /*
766 * Clear any pending interrupt state.
767 *
768 * We do it twice out of paranoia that some of the IIR are
769 * double buffered, and so if we only reset it once there may
770 * still be an interrupt pending.
771 */
772 for (i = 0; i < 2; i++) {
773 I915_WRITE(GEN8_GT_IIR(gtiir[engine->id]),
774 engine->irq_keep_mask);
775 POSTING_READ(GEN8_GT_IIR(gtiir[engine->id]));
776 }
777 GEM_BUG_ON(I915_READ(GEN8_GT_IIR(gtiir[engine->id])) &
778 engine->irq_keep_mask);
779}
780
781static void reset_irq(struct intel_engine_cs *engine)
782{
783 /* Mark all CS interrupts as complete */
784 smp_store_mb(engine->execlists.active, 0);
785 synchronize_hardirq(engine->i915->drm.irq);
786
787 clear_gtiir(engine);
788
789 /*
790 * The port is checked prior to scheduling a tasklet, but
791 * just in case we have suspended the tasklet to do the
792 * wedging make sure that when it wakes, it decides there
793 * is no work to do by clearing the irq_posted bit.
794 */
795 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
796}
797
Chris Wilson27a5f612017-09-15 18:31:00 +0100798static void execlists_cancel_requests(struct intel_engine_cs *engine)
799{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300800 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsone61e0f52018-02-21 09:56:36 +0000801 struct i915_request *rq, *rn;
Chris Wilson27a5f612017-09-15 18:31:00 +0100802 struct rb_node *rb;
803 unsigned long flags;
Chris Wilson27a5f612017-09-15 18:31:00 +0100804
Chris Wilson963ddd62018-03-02 11:33:24 +0000805 GEM_TRACE("%s\n", engine->name);
806
Chris Wilsona3e38832018-03-02 14:32:45 +0000807 /*
808 * Before we call engine->cancel_requests(), we should have exclusive
809 * access to the submission state. This is arranged for us by the
810 * caller disabling the interrupt generation, the tasklet and other
811 * threads that may then access the same state, giving us a free hand
812 * to reset state. However, we still need to let lockdep be aware that
813 * we know this state may be accessed in hardirq context, so we
814 * disable the irq around this manipulation and we want to keep
815 * the spinlock focused on its duties and not accidentally conflate
816 * coverage to the submission's irq state. (Similarly, although we
817 * shouldn't need to disable irq around the manipulation of the
818 * submission's irq state, we also wish to remind ourselves that
819 * it is irq state.)
820 */
821 local_irq_save(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100822
823 /* Cancel the requests on the HW and clear the ELSP tracker. */
Michał Winiarskia4598d12017-10-25 22:00:18 +0200824 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +0000825 reset_irq(engine);
Chris Wilson27a5f612017-09-15 18:31:00 +0100826
Chris Wilsona3e38832018-03-02 14:32:45 +0000827 spin_lock(&engine->timeline->lock);
828
Chris Wilson27a5f612017-09-15 18:31:00 +0100829 /* Mark all executing requests as skipped. */
830 list_for_each_entry(rq, &engine->timeline->requests, link) {
831 GEM_BUG_ON(!rq->global_seqno);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000832 if (!i915_request_completed(rq))
Chris Wilson27a5f612017-09-15 18:31:00 +0100833 dma_fence_set_error(&rq->fence, -EIO);
834 }
835
836 /* Flush the queued requests to the timeline list (for retiring). */
Mika Kuoppalab620e872017-09-22 15:43:03 +0300837 rb = execlists->first;
Chris Wilson27a5f612017-09-15 18:31:00 +0100838 while (rb) {
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000839 struct i915_priolist *p = to_priolist(rb);
Chris Wilson27a5f612017-09-15 18:31:00 +0100840
841 list_for_each_entry_safe(rq, rn, &p->requests, priotree.link) {
842 INIT_LIST_HEAD(&rq->priotree.link);
Chris Wilson27a5f612017-09-15 18:31:00 +0100843
844 dma_fence_set_error(&rq->fence, -EIO);
Chris Wilsone61e0f52018-02-21 09:56:36 +0000845 __i915_request_submit(rq);
Chris Wilson27a5f612017-09-15 18:31:00 +0100846 }
847
848 rb = rb_next(rb);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300849 rb_erase(&p->node, &execlists->queue);
Chris Wilson27a5f612017-09-15 18:31:00 +0100850 INIT_LIST_HEAD(&p->requests);
851 if (p->priority != I915_PRIORITY_NORMAL)
852 kmem_cache_free(engine->i915->priorities, p);
853 }
854
855 /* Remaining _unready_ requests will be nop'ed when submitted */
856
Chris Wilsonf6322ed2018-02-22 14:22:29 +0000857 execlists->queue_priority = INT_MIN;
Mika Kuoppalab620e872017-09-22 15:43:03 +0300858 execlists->queue = RB_ROOT;
859 execlists->first = NULL;
Chris Wilson3f9e6cd2017-09-25 13:49:27 +0100860 GEM_BUG_ON(port_isset(execlists->port));
Chris Wilson27a5f612017-09-15 18:31:00 +0100861
Chris Wilsona3e38832018-03-02 14:32:45 +0000862 spin_unlock(&engine->timeline->lock);
863
Chris Wilsona3e38832018-03-02 14:32:45 +0000864 local_irq_restore(flags);
Chris Wilson27a5f612017-09-15 18:31:00 +0100865}
866
Daniel Vetter6e5248b2016-07-15 21:48:06 +0200867/*
Oscar Mateo73e4d072014-07-24 17:04:48 +0100868 * Check the unread Context Status Buffers and manage the submission of new
869 * contexts to the ELSP accordingly.
870 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +0530871static void execlists_submission_tasklet(unsigned long data)
Thomas Daniele981e7b2014-07-24 17:04:39 +0100872{
Mika Kuoppalab620e872017-09-22 15:43:03 +0300873 struct intel_engine_cs * const engine = (struct intel_engine_cs *)data;
874 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100875 struct execlist_port * const port = execlists->port;
Chris Wilsonc0336662016-05-06 15:40:21 +0100876 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000877 bool fw = false;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100878
Chris Wilson9153e6b2018-03-21 09:10:27 +0000879 /*
880 * We can skip acquiring intel_runtime_pm_get() here as it was taken
Chris Wilson48921262017-04-11 18:58:50 +0100881 * on our behalf by the request (see i915_gem_mark_busy()) and it will
882 * not be relinquished until the device is idle (see
883 * i915_gem_idle_work_handler()). As a precaution, we make sure
884 * that all ELSP are drained i.e. we have processed the CSB,
885 * before allowing ourselves to idle and calling intel_runtime_pm_put().
886 */
887 GEM_BUG_ON(!dev_priv->gt.awake);
888
Chris Wilson9153e6b2018-03-21 09:10:27 +0000889 /*
890 * Prefer doing test_and_clear_bit() as a two stage operation to avoid
Chris Wilson899f6202017-03-21 11:33:20 +0000891 * imposing the cost of a locked atomic transaction when submitting a
892 * new request (outside of the context-switch interrupt).
893 */
894 while (test_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100895 /* The HWSP contains a (cacheable) mirror of the CSB */
896 const u32 *buf =
897 &engine->status_page.page_addr[I915_HWS_CSB_BUF0_INDEX];
Chris Wilson4af0d722017-03-25 20:10:53 +0000898 unsigned int head, tail;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100899
Mika Kuoppalab620e872017-09-22 15:43:03 +0300900 if (unlikely(execlists->csb_use_mmio)) {
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100901 buf = (u32 * __force)
902 (dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_BUF_LO(engine, 0)));
Mika Kuoppalab620e872017-09-22 15:43:03 +0300903 execlists->csb_head = -1; /* force mmio read of CSB ptrs */
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100904 }
905
Chris Wilson9153e6b2018-03-21 09:10:27 +0000906 /* Clear before reading to catch new interrupts */
907 clear_bit(ENGINE_IRQ_EXECLIST, &engine->irq_posted);
908 smp_mb__after_atomic();
909
Mika Kuoppalab620e872017-09-22 15:43:03 +0300910 if (unlikely(execlists->csb_head == -1)) { /* following a reset */
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000911 if (!fw) {
912 intel_uncore_forcewake_get(dev_priv,
913 execlists->fw_domains);
914 fw = true;
915 }
916
Chris Wilson767a9832017-09-13 09:56:05 +0100917 head = readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
918 tail = GEN8_CSB_WRITE_PTR(head);
919 head = GEN8_CSB_READ_PTR(head);
Mika Kuoppalab620e872017-09-22 15:43:03 +0300920 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +0100921 } else {
922 const int write_idx =
923 intel_hws_csb_write_index(dev_priv) -
924 I915_HWS_CSB_BUF0_INDEX;
925
Mika Kuoppalab620e872017-09-22 15:43:03 +0300926 head = execlists->csb_head;
Chris Wilson767a9832017-09-13 09:56:05 +0100927 tail = READ_ONCE(buf[write_idx]);
928 }
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000929 GEM_TRACE("%s cs-irq head=%d [%d%s], tail=%d [%d%s]\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000930 engine->name,
Chris Wilsonbb5db7e2018-01-22 10:07:14 +0000931 head, GEN8_CSB_READ_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?",
932 tail, GEN8_CSB_WRITE_PTR(readl(dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)))), fw ? "" : "?");
Mika Kuoppalab620e872017-09-22 15:43:03 +0300933
Chris Wilson4af0d722017-03-25 20:10:53 +0000934 while (head != tail) {
Chris Wilsone61e0f52018-02-21 09:56:36 +0000935 struct i915_request *rq;
Chris Wilson4af0d722017-03-25 20:10:53 +0000936 unsigned int status;
Chris Wilson77f0d0e2017-05-17 13:10:00 +0100937 unsigned int count;
Chris Wilsona37951a2017-01-24 11:00:06 +0000938
Chris Wilson4af0d722017-03-25 20:10:53 +0000939 if (++head == GEN8_CSB_ENTRIES)
940 head = 0;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100941
Chris Wilson2ffe80a2017-02-06 17:05:02 +0000942 /* We are flying near dragons again.
943 *
944 * We hold a reference to the request in execlist_port[]
945 * but no more than that. We are operating in softirq
946 * context and so cannot hold any mutex or sleep. That
947 * prevents us stopping the requests we are processing
948 * in port[] from being retired simultaneously (the
949 * breadcrumb will be complete before we see the
950 * context-switch). As we only hold the reference to the
951 * request, any pointer chasing underneath the request
952 * is subject to a potential use-after-free. Thus we
953 * store all of the bookkeeping within port[] as
954 * required, and avoid using unguarded pointers beneath
955 * request itself. The same applies to the atomic
956 * status notifier.
957 */
958
Chris Wilson6d2cb5a2017-09-13 14:35:34 +0100959 status = READ_ONCE(buf[2 * head]); /* maybe mmio! */
Chris Wilson193a98d2017-12-22 13:27:42 +0000960 GEM_TRACE("%s csb[%d]: status=0x%08x:0x%08x, active=0x%x\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +0000961 engine->name, head,
Chris Wilson193a98d2017-12-22 13:27:42 +0000962 status, buf[2*head + 1],
963 execlists->active);
Michel Thierryba74cb12017-11-20 12:34:58 +0000964
965 if (status & (GEN8_CTX_STATUS_IDLE_ACTIVE |
966 GEN8_CTX_STATUS_PREEMPTED))
967 execlists_set_active(execlists,
968 EXECLISTS_ACTIVE_HWACK);
969 if (status & GEN8_CTX_STATUS_ACTIVE_IDLE)
970 execlists_clear_active(execlists,
971 EXECLISTS_ACTIVE_HWACK);
972
Chris Wilson70c2a242016-09-09 14:11:46 +0100973 if (!(status & GEN8_CTX_STATUS_COMPLETED_MASK))
974 continue;
Thomas Daniele981e7b2014-07-24 17:04:39 +0100975
Chris Wilson1f5f9ed2017-11-20 12:34:57 +0000976 /* We should never get a COMPLETED | IDLE_ACTIVE! */
977 GEM_BUG_ON(status & GEN8_CTX_STATUS_IDLE_ACTIVE);
978
Chris Wilsone40dd222017-11-20 12:34:55 +0000979 if (status & GEN8_CTX_STATUS_COMPLETE &&
Chris Wilsond6376372018-02-07 21:05:44 +0000980 buf[2*head + 1] == execlists->preempt_complete_status) {
Chris Wilson193a98d2017-12-22 13:27:42 +0000981 GEM_TRACE("%s preempt-idle\n", engine->name);
982
Michał Winiarskia4598d12017-10-25 22:00:18 +0200983 execlists_cancel_port_requests(execlists);
984 execlists_unwind_incomplete_requests(execlists);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100985
Chris Wilson4a118ec2017-10-23 22:32:36 +0100986 GEM_BUG_ON(!execlists_is_active(execlists,
987 EXECLISTS_ACTIVE_PREEMPT));
988 execlists_clear_active(execlists,
989 EXECLISTS_ACTIVE_PREEMPT);
Chris Wilsonbeecec92017-10-03 21:34:52 +0100990 continue;
991 }
992
993 if (status & GEN8_CTX_STATUS_PREEMPTED &&
Chris Wilson4a118ec2017-10-23 22:32:36 +0100994 execlists_is_active(execlists,
995 EXECLISTS_ACTIVE_PREEMPT))
Chris Wilsonbeecec92017-10-03 21:34:52 +0100996 continue;
997
Chris Wilson4a118ec2017-10-23 22:32:36 +0100998 GEM_BUG_ON(!execlists_is_active(execlists,
999 EXECLISTS_ACTIVE_USER));
1000
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001001 rq = port_unpack(port, &count);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001002 GEM_TRACE("%s out[0]: ctx=%d.%d, seqno=%x, prio=%d\n",
Chris Wilsonbccd3b82017-11-09 14:30:19 +00001003 engine->name,
Chris Wilson16c86192017-12-19 22:09:16 +00001004 port->context_id, count,
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001005 rq ? rq->global_seqno : 0,
1006 rq ? rq_prio(rq) : 0);
Chris Wilsone0840392018-02-21 15:23:01 +00001007
1008 /* Check the context/desc id for this event matches */
1009 GEM_DEBUG_BUG_ON(buf[2 * head + 1] != port->context_id);
1010
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001011 GEM_BUG_ON(count == 0);
1012 if (--count == 0) {
Chris Wilson70c2a242016-09-09 14:11:46 +01001013 GEM_BUG_ON(status & GEN8_CTX_STATUS_PREEMPTED);
Chris Wilsond8747af2017-11-20 12:34:56 +00001014 GEM_BUG_ON(port_isset(&port[1]) &&
1015 !(status & GEN8_CTX_STATUS_ELEMENT_SWITCH));
Chris Wilsone61e0f52018-02-21 09:56:36 +00001016 GEM_BUG_ON(!i915_request_completed(rq));
Tvrtko Ursulin73fd9d32017-11-21 18:18:47 +00001017 execlists_context_schedule_out(rq);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001018 trace_i915_request_out(rq);
1019 i915_request_put(rq);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001020
Chris Wilson65cb8c02018-02-21 15:15:53 +00001021 GEM_TRACE("%s completed ctx=%d\n",
1022 engine->name, port->context_id);
1023
Mika Kuoppala7a62cc62017-09-22 15:43:06 +03001024 execlists_port_complete(execlists, port);
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001025 } else {
1026 port_set(port, port_pack(rq, count));
Chris Wilson70c2a242016-09-09 14:11:46 +01001027 }
Tvrtko Ursulinc6a2ac72016-02-26 16:58:32 +00001028
Chris Wilson77f0d0e2017-05-17 13:10:00 +01001029 /* After the final element, the hw should be idle */
1030 GEM_BUG_ON(port_count(port) == 0 &&
Chris Wilson70c2a242016-09-09 14:11:46 +01001031 !(status & GEN8_CTX_STATUS_ACTIVE_IDLE));
Chris Wilson4a118ec2017-10-23 22:32:36 +01001032 if (port_count(port) == 0)
1033 execlists_clear_active(execlists,
1034 EXECLISTS_ACTIVE_USER);
Chris Wilson4af0d722017-03-25 20:10:53 +00001035 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001036
Mika Kuoppalab620e872017-09-22 15:43:03 +03001037 if (head != execlists->csb_head) {
1038 execlists->csb_head = head;
Chris Wilson767a9832017-09-13 09:56:05 +01001039 writel(_MASKED_FIELD(GEN8_CSB_READ_PTR_MASK, head << 8),
1040 dev_priv->regs + i915_mmio_reg_offset(RING_CONTEXT_STATUS_PTR(engine)));
1041 }
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001042 }
1043
Chris Wilson4a118ec2017-10-23 22:32:36 +01001044 if (!execlists_is_active(execlists, EXECLISTS_ACTIVE_PREEMPT))
Chris Wilson70c2a242016-09-09 14:11:46 +01001045 execlists_dequeue(engine);
Tvrtko Ursulin26720ab2016-03-17 12:59:46 +00001046
Chris Wilsonbb5db7e2018-01-22 10:07:14 +00001047 if (fw)
1048 intel_uncore_forcewake_put(dev_priv, execlists->fw_domains);
Chris Wilsoneed7ec52018-03-24 12:58:29 +00001049
1050 /* If the engine is now idle, so should be the flag; and vice versa. */
1051 GEM_BUG_ON(execlists_is_active(&engine->execlists,
1052 EXECLISTS_ACTIVE_USER) ==
1053 !port_isset(engine->execlists.port));
Thomas Daniele981e7b2014-07-24 17:04:39 +01001054}
1055
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001056static void queue_request(struct intel_engine_cs *engine,
1057 struct i915_priotree *pt,
1058 int prio)
Chris Wilson27606fd2017-09-16 21:44:13 +01001059{
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001060 list_add_tail(&pt->link, &lookup_priolist(engine, pt, prio)->requests);
1061}
Chris Wilson27606fd2017-09-16 21:44:13 +01001062
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001063static void submit_queue(struct intel_engine_cs *engine, int prio)
1064{
1065 if (prio > engine->execlists.queue_priority) {
1066 engine->execlists.queue_priority = prio;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301067 tasklet_hi_schedule(&engine->execlists.tasklet);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001068 }
Chris Wilson27606fd2017-09-16 21:44:13 +01001069}
1070
Chris Wilsone61e0f52018-02-21 09:56:36 +00001071static void execlists_submit_request(struct i915_request *request)
Michel Thierryacdd8842014-07-24 17:04:38 +01001072{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001073 struct intel_engine_cs *engine = request->engine;
Chris Wilson5590af32016-09-09 14:11:54 +01001074 unsigned long flags;
Michel Thierryacdd8842014-07-24 17:04:38 +01001075
Chris Wilson663f71e2016-11-14 20:41:00 +00001076 /* Will be called from irq-context when using foreign fences. */
1077 spin_lock_irqsave(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001078
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001079 queue_request(engine, &request->priotree, rq_prio(request));
1080 submit_queue(engine, rq_prio(request));
Michel Thierryacdd8842014-07-24 17:04:38 +01001081
Mika Kuoppalab620e872017-09-22 15:43:03 +03001082 GEM_BUG_ON(!engine->execlists.first);
Chris Wilson6c067572017-05-17 13:10:03 +01001083 GEM_BUG_ON(list_empty(&request->priotree.link));
1084
Chris Wilson663f71e2016-11-14 20:41:00 +00001085 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Michel Thierryacdd8842014-07-24 17:04:38 +01001086}
1087
Chris Wilsone61e0f52018-02-21 09:56:36 +00001088static struct i915_request *pt_to_request(struct i915_priotree *pt)
Chris Wilson1f181222017-10-03 21:34:50 +01001089{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001090 return container_of(pt, struct i915_request, priotree);
Chris Wilson1f181222017-10-03 21:34:50 +01001091}
1092
Chris Wilson20311bd2016-11-14 20:41:03 +00001093static struct intel_engine_cs *
1094pt_lock_engine(struct i915_priotree *pt, struct intel_engine_cs *locked)
1095{
Chris Wilson1f181222017-10-03 21:34:50 +01001096 struct intel_engine_cs *engine = pt_to_request(pt)->engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001097
Chris Wilsona79a5242017-03-27 21:21:43 +01001098 GEM_BUG_ON(!locked);
1099
Chris Wilson20311bd2016-11-14 20:41:03 +00001100 if (engine != locked) {
Chris Wilsona79a5242017-03-27 21:21:43 +01001101 spin_unlock(&locked->timeline->lock);
1102 spin_lock(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001103 }
1104
1105 return engine;
1106}
1107
Chris Wilsone61e0f52018-02-21 09:56:36 +00001108static void execlists_schedule(struct i915_request *request, int prio)
Chris Wilson20311bd2016-11-14 20:41:03 +00001109{
Chris Wilsona79a5242017-03-27 21:21:43 +01001110 struct intel_engine_cs *engine;
Chris Wilson20311bd2016-11-14 20:41:03 +00001111 struct i915_dependency *dep, *p;
1112 struct i915_dependency stack;
1113 LIST_HEAD(dfs);
1114
Chris Wilson7d1ea602017-09-28 20:39:00 +01001115 GEM_BUG_ON(prio == I915_PRIORITY_INVALID);
1116
Chris Wilsone61e0f52018-02-21 09:56:36 +00001117 if (i915_request_completed(request))
Chris Wilsonc218ee02018-01-06 10:56:18 +00001118 return;
1119
Chris Wilson20311bd2016-11-14 20:41:03 +00001120 if (prio <= READ_ONCE(request->priotree.priority))
1121 return;
1122
Chris Wilson70cd1472016-11-28 14:36:49 +00001123 /* Need BKL in order to use the temporary link inside i915_dependency */
1124 lockdep_assert_held(&request->i915->drm.struct_mutex);
Chris Wilson20311bd2016-11-14 20:41:03 +00001125
1126 stack.signaler = &request->priotree;
1127 list_add(&stack.dfs_link, &dfs);
1128
Chris Wilsonce01b172018-01-02 15:12:26 +00001129 /*
1130 * Recursively bump all dependent priorities to match the new request.
Chris Wilson20311bd2016-11-14 20:41:03 +00001131 *
1132 * A naive approach would be to use recursion:
1133 * static void update_priorities(struct i915_priotree *pt, prio) {
1134 * list_for_each_entry(dep, &pt->signalers_list, signal_link)
1135 * update_priorities(dep->signal, prio)
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001136 * queue_request(pt);
Chris Wilson20311bd2016-11-14 20:41:03 +00001137 * }
1138 * but that may have unlimited recursion depth and so runs a very
1139 * real risk of overunning the kernel stack. Instead, we build
1140 * a flat list of all dependencies starting with the current request.
1141 * As we walk the list of dependencies, we add all of its dependencies
1142 * to the end of the list (this may include an already visited
1143 * request) and continue to walk onwards onto the new dependencies. The
1144 * end result is a topological list of requests in reverse order, the
1145 * last element in the list is the request we must execute first.
1146 */
Chris Wilson2221c5b2018-01-02 15:12:27 +00001147 list_for_each_entry(dep, &dfs, dfs_link) {
Chris Wilson20311bd2016-11-14 20:41:03 +00001148 struct i915_priotree *pt = dep->signaler;
1149
Chris Wilsonce01b172018-01-02 15:12:26 +00001150 /*
1151 * Within an engine, there can be no cycle, but we may
Chris Wilsona79a5242017-03-27 21:21:43 +01001152 * refer to the same dependency chain multiple times
1153 * (redundant dependencies are not eliminated) and across
1154 * engines.
1155 */
1156 list_for_each_entry(p, &pt->signalers_list, signal_link) {
Chris Wilsonce01b172018-01-02 15:12:26 +00001157 GEM_BUG_ON(p == dep); /* no cycles! */
1158
Chris Wilson83cc84c2018-01-02 15:12:25 +00001159 if (i915_priotree_signaled(p->signaler))
Chris Wilson1f181222017-10-03 21:34:50 +01001160 continue;
1161
Chris Wilsona79a5242017-03-27 21:21:43 +01001162 GEM_BUG_ON(p->signaler->priority < pt->priority);
Chris Wilson20311bd2016-11-14 20:41:03 +00001163 if (prio > READ_ONCE(p->signaler->priority))
1164 list_move_tail(&p->dfs_link, &dfs);
Chris Wilsona79a5242017-03-27 21:21:43 +01001165 }
Chris Wilson20311bd2016-11-14 20:41:03 +00001166 }
1167
Chris Wilsonce01b172018-01-02 15:12:26 +00001168 /*
1169 * If we didn't need to bump any existing priorities, and we haven't
Chris Wilson349bdb62017-05-17 13:10:05 +01001170 * yet submitted this request (i.e. there is no potential race with
1171 * execlists_submit_request()), we can set our own priority and skip
1172 * acquiring the engine locks.
1173 */
Chris Wilson7d1ea602017-09-28 20:39:00 +01001174 if (request->priotree.priority == I915_PRIORITY_INVALID) {
Chris Wilson349bdb62017-05-17 13:10:05 +01001175 GEM_BUG_ON(!list_empty(&request->priotree.link));
1176 request->priotree.priority = prio;
1177 if (stack.dfs_link.next == stack.dfs_link.prev)
1178 return;
1179 __list_del_entry(&stack.dfs_link);
1180 }
1181
Chris Wilsona79a5242017-03-27 21:21:43 +01001182 engine = request->engine;
1183 spin_lock_irq(&engine->timeline->lock);
1184
Chris Wilson20311bd2016-11-14 20:41:03 +00001185 /* Fifo and depth-first replacement ensure our deps execute before us */
1186 list_for_each_entry_safe_reverse(dep, p, &dfs, dfs_link) {
1187 struct i915_priotree *pt = dep->signaler;
1188
1189 INIT_LIST_HEAD(&dep->dfs_link);
1190
1191 engine = pt_lock_engine(pt, engine);
1192
1193 if (prio <= pt->priority)
1194 continue;
1195
Chris Wilson20311bd2016-11-14 20:41:03 +00001196 pt->priority = prio;
Chris Wilson6c067572017-05-17 13:10:03 +01001197 if (!list_empty(&pt->link)) {
1198 __list_del_entry(&pt->link);
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001199 queue_request(engine, pt, prio);
Chris Wilsona79a5242017-03-27 21:21:43 +01001200 }
Chris Wilsonf6322ed2018-02-22 14:22:29 +00001201 submit_queue(engine, prio);
Chris Wilson20311bd2016-11-14 20:41:03 +00001202 }
1203
Chris Wilsona79a5242017-03-27 21:21:43 +01001204 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00001205}
1206
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001207static int __context_pin(struct i915_gem_context *ctx, struct i915_vma *vma)
1208{
1209 unsigned int flags;
1210 int err;
1211
1212 /*
1213 * Clear this page out of any CPU caches for coherent swap-in/out.
1214 * We only want to do this on the first bind so that we do not stall
1215 * on an active context (which by nature is already on the GPU).
1216 */
1217 if (!(vma->flags & I915_VMA_GLOBAL_BIND)) {
1218 err = i915_gem_object_set_to_gtt_domain(vma->obj, true);
1219 if (err)
1220 return err;
1221 }
1222
1223 flags = PIN_GLOBAL | PIN_HIGH;
1224 if (ctx->ggtt_offset_bias)
1225 flags |= PIN_OFFSET_BIAS | ctx->ggtt_offset_bias;
1226
1227 return i915_vma_pin(vma, 0, GEN8_LR_CONTEXT_ALIGN, flags);
1228}
1229
Chris Wilson266a2402017-05-04 10:33:08 +01001230static struct intel_ring *
1231execlists_context_pin(struct intel_engine_cs *engine,
1232 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001233{
Chris Wilson9021ad02016-05-24 14:53:37 +01001234 struct intel_context *ce = &ctx->engine[engine->id];
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001235 void *vaddr;
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001236 int ret;
Oscar Mateodcb4c122014-11-13 10:28:10 +00001237
Chris Wilson91c8a322016-07-05 10:40:23 +01001238 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Tvrtko Ursulinca825802016-01-15 15:10:27 +00001239
Chris Wilson266a2402017-05-04 10:33:08 +01001240 if (likely(ce->pin_count++))
1241 goto out;
Chris Wilsona533b4b2017-03-16 17:16:28 +00001242 GEM_BUG_ON(!ce->pin_count); /* no overflow please! */
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001243
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001244 ret = execlists_context_deferred_alloc(ctx, engine);
1245 if (ret)
1246 goto err;
Chris Wilson56f6e0a2017-01-05 15:30:20 +00001247 GEM_BUG_ON(!ce->state);
Chris Wilsone8a9c582016-12-18 15:37:20 +00001248
Chris Wilsonf4e15af2017-11-10 14:26:32 +00001249 ret = __context_pin(ctx, ce->state);
Nick Hoathe84fe802015-09-11 12:53:46 +01001250 if (ret)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001251 goto err;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001252
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001253 vaddr = i915_gem_object_pin_map(ce->state->obj, I915_MAP_WB);
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001254 if (IS_ERR(vaddr)) {
1255 ret = PTR_ERR(vaddr);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001256 goto unpin_vma;
Tvrtko Ursulin82352e92016-01-15 17:12:45 +00001257 }
1258
Chris Wilsond822bb12017-04-03 12:34:25 +01001259 ret = intel_ring_pin(ce->ring, ctx->i915, ctx->ggtt_offset_bias);
Nick Hoathe84fe802015-09-11 12:53:46 +01001260 if (ret)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001261 goto unpin_map;
Alex Daid1675192015-08-12 15:43:43 +01001262
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001263 intel_lr_context_descriptor_update(ctx, engine);
Chris Wilson9021ad02016-05-24 14:53:37 +01001264
Chris Wilsona3aabe82016-10-04 21:11:26 +01001265 ce->lrc_reg_state = vaddr + LRC_STATE_PN * PAGE_SIZE;
1266 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001267 i915_ggtt_offset(ce->ring->vma);
Chris Wilsona3aabe82016-10-04 21:11:26 +01001268
Chris Wilson3d574a62017-10-13 21:26:16 +01001269 ce->state->obj->pin_global++;
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001270 i915_gem_context_get(ctx);
Chris Wilson266a2402017-05-04 10:33:08 +01001271out:
1272 return ce->ring;
Thomas Daniel7ba717c2014-11-13 10:28:56 +00001273
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01001274unpin_map:
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001275 i915_gem_object_unpin_map(ce->state->obj);
1276unpin_vma:
1277 __i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001278err:
Chris Wilson9021ad02016-05-24 14:53:37 +01001279 ce->pin_count = 0;
Chris Wilson266a2402017-05-04 10:33:08 +01001280 return ERR_PTR(ret);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001281}
1282
Chris Wilsone8a9c582016-12-18 15:37:20 +00001283static void execlists_context_unpin(struct intel_engine_cs *engine,
1284 struct i915_gem_context *ctx)
Oscar Mateodcb4c122014-11-13 10:28:10 +00001285{
Chris Wilson9021ad02016-05-24 14:53:37 +01001286 struct intel_context *ce = &ctx->engine[engine->id];
Daniel Vetteraf3302b2015-12-04 17:27:15 +01001287
Chris Wilson91c8a322016-07-05 10:40:23 +01001288 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson9021ad02016-05-24 14:53:37 +01001289 GEM_BUG_ON(ce->pin_count == 0);
Tvrtko Ursulin321fe302016-01-28 10:29:55 +00001290
Chris Wilson9021ad02016-05-24 14:53:37 +01001291 if (--ce->pin_count)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001292 return;
1293
Chris Wilsonaad29fb2016-08-02 22:50:23 +01001294 intel_ring_unpin(ce->ring);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001295
Chris Wilson3d574a62017-10-13 21:26:16 +01001296 ce->state->obj->pin_global--;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001297 i915_gem_object_unpin_map(ce->state->obj);
1298 i915_vma_unpin(ce->state);
Chris Wilson24f1d3c2016-04-28 09:56:53 +01001299
Chris Wilson9a6feaf2016-07-20 13:31:50 +01001300 i915_gem_context_put(ctx);
Oscar Mateodcb4c122014-11-13 10:28:10 +00001301}
1302
Chris Wilsone61e0f52018-02-21 09:56:36 +00001303static int execlists_request_alloc(struct i915_request *request)
Chris Wilsonef11c012016-12-18 15:37:19 +00001304{
1305 struct intel_engine_cs *engine = request->engine;
1306 struct intel_context *ce = &request->ctx->engine[engine->id];
Chris Wilsonfd138212017-11-15 15:12:04 +00001307 int ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001308
Chris Wilsone8a9c582016-12-18 15:37:20 +00001309 GEM_BUG_ON(!ce->pin_count);
1310
Chris Wilsonef11c012016-12-18 15:37:19 +00001311 /* Flush enough space to reduce the likelihood of waiting after
1312 * we start building the request - in which case we will just
1313 * have to repeat work.
1314 */
1315 request->reserved_space += EXECLISTS_REQUEST_SIZE;
1316
Chris Wilsonfd138212017-11-15 15:12:04 +00001317 ret = intel_ring_wait_for_space(request->ring, request->reserved_space);
1318 if (ret)
1319 return ret;
Chris Wilsonef11c012016-12-18 15:37:19 +00001320
Chris Wilsonef11c012016-12-18 15:37:19 +00001321 /* Note that after this point, we have committed to using
1322 * this request as it is being used to both track the
1323 * state of engine initialisation and liveness of the
1324 * golden renderstate above. Think twice before you try
1325 * to cancel/unwind this request now.
1326 */
1327
1328 request->reserved_space -= EXECLISTS_REQUEST_SIZE;
1329 return 0;
Chris Wilsonef11c012016-12-18 15:37:19 +00001330}
1331
Arun Siluvery9e000842015-07-03 14:27:31 +01001332/*
1333 * In this WA we need to set GEN8_L3SQCREG4[21:21] and reset it after
1334 * PIPE_CONTROL instruction. This is required for the flush to happen correctly
1335 * but there is a slight complication as this is applied in WA batch where the
1336 * values are only initialized once so we cannot take register value at the
1337 * beginning and reuse it further; hence we save its value to memory, upload a
1338 * constant value with bit21 set and then we restore it back with the saved value.
1339 * To simplify the WA, a constant value is formed by using the default value
1340 * of this register. This shouldn't be a problem because we are only modifying
1341 * it for a short period and this batch in non-premptible. We can ofcourse
1342 * use additional instructions that read the actual value of the register
1343 * at that time and set our bit of interest but it makes the WA complicated.
1344 *
1345 * This WA is also required for Gen9 so extracting as a function avoids
1346 * code duplication.
1347 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001348static u32 *
1349gen8_emit_flush_coherentl3_wa(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery9e000842015-07-03 14:27:31 +01001350{
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001351 *batch++ = MI_STORE_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1352 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1353 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1354 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001355
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001356 *batch++ = MI_LOAD_REGISTER_IMM(1);
1357 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1358 *batch++ = 0x40400000 | GEN8_LQSC_FLUSH_COHERENT_LINES;
Arun Siluvery9e000842015-07-03 14:27:31 +01001359
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001360 batch = gen8_emit_pipe_control(batch,
1361 PIPE_CONTROL_CS_STALL |
1362 PIPE_CONTROL_DC_FLUSH_ENABLE,
1363 0);
Arun Siluvery9e000842015-07-03 14:27:31 +01001364
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001365 *batch++ = MI_LOAD_REGISTER_MEM_GEN8 | MI_SRM_LRM_GLOBAL_GTT;
1366 *batch++ = i915_mmio_reg_offset(GEN8_L3SQCREG4);
1367 *batch++ = i915_ggtt_offset(engine->scratch) + 256;
1368 *batch++ = 0;
Arun Siluvery9e000842015-07-03 14:27:31 +01001369
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001370 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001371}
1372
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001373/*
1374 * Typically we only have one indirect_ctx and per_ctx batch buffer which are
1375 * initialized at the beginning and shared across all contexts but this field
1376 * helps us to have multiple batches at different offsets and select them based
1377 * on a criteria. At the moment this batch always start at the beginning of the page
1378 * and at this point we don't have multiple wa_ctx batch buffers.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001379 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001380 * The number of WA applied are not known at the beginning; we use this field
1381 * to return the no of DWORDS written.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001382 *
Daniel Vetter6e5248b2016-07-15 21:48:06 +02001383 * It is to be noted that this batch does not contain MI_BATCH_BUFFER_END
1384 * so it adds NOOPs as padding to make it cacheline aligned.
1385 * MI_BATCH_BUFFER_END will be added to perctx batch and both of them together
1386 * makes a complete batch buffer.
Arun Siluvery17ee9502015-06-19 19:07:01 +01001387 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001388static u32 *gen8_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001389{
Arun Siluvery7ad00d12015-06-19 18:37:12 +01001390 /* WaDisableCtxRestoreArbitration:bdw,chv */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001391 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001392
Arun Siluveryc82435b2015-06-19 18:37:13 +01001393 /* WaFlushCoherentL3CacheLinesAtContextSwitch:bdw */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001394 if (IS_BROADWELL(engine->i915))
1395 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluveryc82435b2015-06-19 18:37:13 +01001396
Arun Siluvery0160f052015-06-23 15:46:57 +01001397 /* WaClearSlmSpaceAtContextSwitch:bdw,chv */
1398 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001399 batch = gen8_emit_pipe_control(batch,
1400 PIPE_CONTROL_FLUSH_L3 |
1401 PIPE_CONTROL_GLOBAL_GTT_IVB |
1402 PIPE_CONTROL_CS_STALL |
1403 PIPE_CONTROL_QW_WRITE,
1404 i915_ggtt_offset(engine->scratch) +
1405 2 * CACHELINE_BYTES);
Arun Siluvery0160f052015-06-23 15:46:57 +01001406
Chris Wilsonbeecec92017-10-03 21:34:52 +01001407 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1408
Arun Siluvery17ee9502015-06-19 19:07:01 +01001409 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001410 while ((unsigned long)batch % CACHELINE_BYTES)
1411 *batch++ = MI_NOOP;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001412
1413 /*
1414 * MI_BATCH_BUFFER_END is not required in Indirect ctx BB because
1415 * execution depends on the length specified in terms of cache lines
1416 * in the register CTX_RCS_INDIRECT_CTX
1417 */
1418
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001419 return batch;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001420}
1421
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001422static u32 *gen9_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
Arun Siluvery0504cff2015-07-14 15:01:27 +01001423{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001424 *batch++ = MI_ARB_ON_OFF | MI_ARB_DISABLE;
1425
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001426 /* WaFlushCoherentL3CacheLinesAtContextSwitch:skl,bxt,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001427 batch = gen8_emit_flush_coherentl3_wa(engine, batch);
Arun Siluverya4106a72015-07-14 15:01:29 +01001428
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001429 /* WaDisableGatherAtSetShaderCommonSlice:skl,bxt,kbl,glk */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001430 *batch++ = MI_LOAD_REGISTER_IMM(1);
1431 *batch++ = i915_mmio_reg_offset(COMMON_SLICE_CHICKEN2);
1432 *batch++ = _MASKED_BIT_DISABLE(
1433 GEN9_DISABLE_GATHER_AT_SET_SHADER_COMMON_SLICE);
1434 *batch++ = MI_NOOP;
Mika Kuoppala873e8172016-07-20 14:26:13 +03001435
Mika Kuoppala066d4622016-06-07 17:19:15 +03001436 /* WaClearSlmSpaceAtContextSwitch:kbl */
1437 /* Actual scratch location is at 128 bytes offset */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001438 if (IS_KBL_REVID(engine->i915, 0, KBL_REVID_A0)) {
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001439 batch = gen8_emit_pipe_control(batch,
1440 PIPE_CONTROL_FLUSH_L3 |
1441 PIPE_CONTROL_GLOBAL_GTT_IVB |
1442 PIPE_CONTROL_CS_STALL |
1443 PIPE_CONTROL_QW_WRITE,
1444 i915_ggtt_offset(engine->scratch)
1445 + 2 * CACHELINE_BYTES);
Mika Kuoppala066d4622016-06-07 17:19:15 +03001446 }
Tim Gore3485d992016-07-05 10:01:30 +01001447
Ander Conselvan de Oliveira9fb50262017-01-26 11:16:58 +02001448 /* WaMediaPoolStateCmdInWABB:bxt,glk */
Tim Gore3485d992016-07-05 10:01:30 +01001449 if (HAS_POOLED_EU(engine->i915)) {
1450 /*
1451 * EU pool configuration is setup along with golden context
1452 * during context initialization. This value depends on
1453 * device type (2x6 or 3x6) and needs to be updated based
1454 * on which subslice is disabled especially for 2x6
1455 * devices, however it is safe to load default
1456 * configuration of 3x6 device instead of masking off
1457 * corresponding bits because HW ignores bits of a disabled
1458 * subslice and drops down to appropriate config. Please
1459 * see render_state_setup() in i915_gem_render_state.c for
1460 * possible configurations, to avoid duplication they are
1461 * not shown here again.
1462 */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001463 *batch++ = GEN9_MEDIA_POOL_STATE;
1464 *batch++ = GEN9_MEDIA_POOL_ENABLE;
1465 *batch++ = 0x00777000;
1466 *batch++ = 0;
1467 *batch++ = 0;
1468 *batch++ = 0;
Tim Gore3485d992016-07-05 10:01:30 +01001469 }
1470
Chris Wilsonbeecec92017-10-03 21:34:52 +01001471 *batch++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1472
Arun Siluvery0504cff2015-07-14 15:01:27 +01001473 /* Pad to end of cacheline */
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001474 while ((unsigned long)batch % CACHELINE_BYTES)
1475 *batch++ = MI_NOOP;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001476
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001477 return batch;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001478}
1479
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001480static u32 *
1481gen10_init_indirectctx_bb(struct intel_engine_cs *engine, u32 *batch)
1482{
1483 int i;
1484
1485 /*
1486 * WaPipeControlBefore3DStateSamplePattern: cnl
1487 *
1488 * Ensure the engine is idle prior to programming a
1489 * 3DSTATE_SAMPLE_PATTERN during a context restore.
1490 */
1491 batch = gen8_emit_pipe_control(batch,
1492 PIPE_CONTROL_CS_STALL,
1493 0);
1494 /*
1495 * WaPipeControlBefore3DStateSamplePattern says we need 4 dwords for
1496 * the PIPE_CONTROL followed by 12 dwords of 0x0, so 16 dwords in
1497 * total. However, a PIPE_CONTROL is 6 dwords long, not 4, which is
1498 * confusing. Since gen8_emit_pipe_control() already advances the
1499 * batch by 6 dwords, we advance the other 10 here, completing a
1500 * cacheline. It's not clear if the workaround requires this padding
1501 * before other commands, or if it's just the regular padding we would
1502 * already have for the workaround bb, so leave it here for now.
1503 */
1504 for (i = 0; i < 10; i++)
1505 *batch++ = MI_NOOP;
1506
1507 /* Pad to end of cacheline */
1508 while ((unsigned long)batch % CACHELINE_BYTES)
1509 *batch++ = MI_NOOP;
1510
1511 return batch;
1512}
1513
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001514#define CTX_WA_BB_OBJ_SIZE (PAGE_SIZE)
1515
1516static int lrc_setup_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001517{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001518 struct drm_i915_gem_object *obj;
1519 struct i915_vma *vma;
1520 int err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001521
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001522 obj = i915_gem_object_create(engine->i915, CTX_WA_BB_OBJ_SIZE);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001523 if (IS_ERR(obj))
1524 return PTR_ERR(obj);
1525
Chris Wilsona01cb372017-01-16 15:21:30 +00001526 vma = i915_vma_instance(obj, &engine->i915->ggtt.base, NULL);
Chris Wilson48bb74e2016-08-15 10:49:04 +01001527 if (IS_ERR(vma)) {
1528 err = PTR_ERR(vma);
1529 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001530 }
1531
Chris Wilson48bb74e2016-08-15 10:49:04 +01001532 err = i915_vma_pin(vma, 0, PAGE_SIZE, PIN_GLOBAL | PIN_HIGH);
1533 if (err)
1534 goto err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001535
Chris Wilson48bb74e2016-08-15 10:49:04 +01001536 engine->wa_ctx.vma = vma;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001537 return 0;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001538
1539err:
1540 i915_gem_object_put(obj);
1541 return err;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001542}
1543
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001544static void lrc_destroy_wa_ctx(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001545{
Chris Wilson19880c42016-08-15 10:49:05 +01001546 i915_vma_unpin_and_release(&engine->wa_ctx.vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001547}
1548
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001549typedef u32 *(*wa_bb_func_t)(struct intel_engine_cs *engine, u32 *batch);
1550
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001551static int intel_init_workaround_bb(struct intel_engine_cs *engine)
Arun Siluvery17ee9502015-06-19 19:07:01 +01001552{
Chris Wilson48bb74e2016-08-15 10:49:04 +01001553 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001554 struct i915_wa_ctx_bb *wa_bb[2] = { &wa_ctx->indirect_ctx,
1555 &wa_ctx->per_ctx };
1556 wa_bb_func_t wa_bb_fn[2];
Arun Siluvery17ee9502015-06-19 19:07:01 +01001557 struct page *page;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001558 void *batch, *batch_ptr;
1559 unsigned int i;
Chris Wilson48bb74e2016-08-15 10:49:04 +01001560 int ret;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001561
Tvrtko Ursulin10bde232018-01-19 10:00:04 +00001562 if (GEM_WARN_ON(engine->id != RCS))
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001563 return -EINVAL;
Arun Siluvery17ee9502015-06-19 19:07:01 +01001564
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001565 switch (INTEL_GEN(engine->i915)) {
Rodrigo Vivi90007bc2017-08-15 16:16:48 -07001566 case 10:
Rafael Antognolli4b6ce682018-02-05 15:33:30 -08001567 wa_bb_fn[0] = gen10_init_indirectctx_bb;
1568 wa_bb_fn[1] = NULL;
1569 break;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001570 case 9:
1571 wa_bb_fn[0] = gen9_init_indirectctx_bb;
Chris Wilsonb8aa2232017-09-21 14:54:44 +01001572 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001573 break;
1574 case 8:
1575 wa_bb_fn[0] = gen8_init_indirectctx_bb;
Chris Wilson3ad7b522017-10-03 21:34:49 +01001576 wa_bb_fn[1] = NULL;
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001577 break;
1578 default:
1579 MISSING_CASE(INTEL_GEN(engine->i915));
Arun Siluvery5e60d792015-06-23 15:50:44 +01001580 return 0;
Arun Siluvery0504cff2015-07-14 15:01:27 +01001581 }
Arun Siluvery5e60d792015-06-23 15:50:44 +01001582
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001583 ret = lrc_setup_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001584 if (ret) {
1585 DRM_DEBUG_DRIVER("Failed to setup context WA page: %d\n", ret);
1586 return ret;
1587 }
1588
Chris Wilson48bb74e2016-08-15 10:49:04 +01001589 page = i915_gem_object_get_dirty_page(wa_ctx->vma->obj, 0);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001590 batch = batch_ptr = kmap_atomic(page);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001591
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001592 /*
1593 * Emit the two workaround batch buffers, recording the offset from the
1594 * start of the workaround batch buffer object for each and their
1595 * respective sizes.
1596 */
1597 for (i = 0; i < ARRAY_SIZE(wa_bb_fn); i++) {
1598 wa_bb[i]->offset = batch_ptr - batch;
Chris Wilson1d2a19c2018-01-26 12:18:46 +00001599 if (GEM_WARN_ON(!IS_ALIGNED(wa_bb[i]->offset,
1600 CACHELINE_BYTES))) {
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001601 ret = -EINVAL;
1602 break;
1603 }
Chris Wilson604a8f62017-09-21 14:54:43 +01001604 if (wa_bb_fn[i])
1605 batch_ptr = wa_bb_fn[i](engine, batch_ptr);
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001606 wa_bb[i]->size = batch_ptr - (batch + wa_bb[i]->offset);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001607 }
1608
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001609 BUG_ON(batch_ptr - batch > CTX_WA_BB_OBJ_SIZE);
1610
Arun Siluvery17ee9502015-06-19 19:07:01 +01001611 kunmap_atomic(batch);
1612 if (ret)
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00001613 lrc_destroy_wa_ctx(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01001614
1615 return ret;
1616}
1617
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001618static void enable_execlists(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001619{
Chris Wilsonc0336662016-05-06 15:40:21 +01001620 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001621
1622 I915_WRITE(RING_HWSTAM(engine->mmio_base), 0xffffffff);
Kelvin Gardiner225701f2018-01-30 11:49:17 -02001623
1624 /*
1625 * Make sure we're not enabling the new 12-deep CSB
1626 * FIFO as that requires a slightly updated handling
1627 * in the ctx switch irq. Since we're currently only
1628 * using only 2 elements of the enhanced execlists the
1629 * deeper FIFO it's not needed and it's not worth adding
1630 * more statements to the irq handler to support it.
1631 */
1632 if (INTEL_GEN(dev_priv) >= 11)
1633 I915_WRITE(RING_MODE_GEN7(engine),
1634 _MASKED_BIT_DISABLE(GEN11_GFX_DISABLE_LEGACY_MODE));
1635 else
1636 I915_WRITE(RING_MODE_GEN7(engine),
1637 _MASKED_BIT_ENABLE(GFX_RUN_LIST_ENABLE));
1638
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001639 I915_WRITE(RING_HWS_PGA(engine->mmio_base),
1640 engine->status_page.ggtt_offset);
1641 POSTING_READ(RING_HWS_PGA(engine->mmio_base));
Chris Wilsone8401302018-02-05 15:24:30 +00001642
1643 /* Following the reset, we need to reload the CSB read/write pointers */
1644 engine->execlists.csb_head = -1;
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001645}
1646
1647static int gen8_init_common_ring(struct intel_engine_cs *engine)
1648{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001649 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001650 int ret;
1651
1652 ret = intel_mocs_init_engine(engine);
1653 if (ret)
1654 return ret;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001655
Chris Wilsonad07dfc2016-10-07 07:53:26 +01001656 intel_engine_reset_breadcrumbs(engine);
Chris Wilsonf3b8f912017-01-05 15:30:21 +00001657 intel_engine_init_hangcheck(engine);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001658
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00001659 enable_execlists(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001660
Chris Wilson64f09f02017-08-07 13:19:19 +01001661 /* After a GPU reset, we may have requests to replay */
Michał Winiarski9bdc3572017-10-25 18:25:19 +01001662 if (execlists->first)
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05301663 tasklet_schedule(&execlists->tasklet);
Chris Wilson6b764a52017-04-25 11:38:35 +01001664
Chris Wilson821ed7d2016-09-09 14:11:53 +01001665 return 0;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001666}
1667
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001668static int gen8_init_render_ring(struct intel_engine_cs *engine)
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001669{
Chris Wilsonc0336662016-05-06 15:40:21 +01001670 struct drm_i915_private *dev_priv = engine->i915;
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001671 int ret;
1672
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001673 ret = gen8_init_common_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001674 if (ret)
1675 return ret;
1676
1677 /* We need to disable the AsyncFlip performance optimisations in order
1678 * to use MI_WAIT_FOR_EVENT within the CS. It should already be
1679 * programmed to '1' on all products.
1680 *
1681 * WaDisableAsyncFlipPerfMode:snb,ivb,hsw,vlv,bdw,chv
1682 */
1683 I915_WRITE(MI_MODE, _MASKED_BIT_ENABLE(ASYNC_FLIP_PERF_DISABLE));
1684
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001685 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_FORCE_ORDERING));
1686
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001687 return init_workarounds_ring(engine);
Oscar Mateo9b1136d2014-07-24 17:04:24 +01001688}
1689
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001690static int gen9_init_render_ring(struct intel_engine_cs *engine)
Damien Lespiau82ef8222015-02-09 19:33:08 +00001691{
1692 int ret;
1693
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001694 ret = gen8_init_common_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001695 if (ret)
1696 return ret;
1697
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001698 return init_workarounds_ring(engine);
Damien Lespiau82ef8222015-02-09 19:33:08 +00001699}
1700
Chris Wilson821ed7d2016-09-09 14:11:53 +01001701static void reset_common_ring(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00001702 struct i915_request *request)
Chris Wilson821ed7d2016-09-09 14:11:53 +01001703{
Mika Kuoppalab620e872017-09-22 15:43:03 +03001704 struct intel_engine_execlists * const execlists = &engine->execlists;
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001705 struct intel_context *ce;
Chris Wilson221ab97192017-09-16 21:44:14 +01001706 unsigned long flags;
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001707
Chris Wilson16a87392017-12-20 09:06:26 +00001708 GEM_TRACE("%s seqno=%x\n",
1709 engine->name, request ? request->global_seqno : 0);
Chris Wilson42232212018-01-02 15:12:32 +00001710
Chris Wilsona3e38832018-03-02 14:32:45 +00001711 /* See execlists_cancel_requests() for the irq/spinlock split. */
1712 local_irq_save(flags);
Chris Wilson221ab97192017-09-16 21:44:14 +01001713
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001714 /*
1715 * Catch up with any missed context-switch interrupts.
1716 *
1717 * Ideally we would just read the remaining CSB entries now that we
1718 * know the gpu is idle. However, the CSB registers are sometimes^W
1719 * often trashed across a GPU reset! Instead we have to rely on
1720 * guessing the missed context-switch events by looking at what
1721 * requests were completed.
1722 */
Michał Winiarskia4598d12017-10-25 22:00:18 +02001723 execlists_cancel_port_requests(execlists);
Chris Wilson46b36172018-03-23 10:18:24 +00001724 reset_irq(engine);
Chris Wilson221ab97192017-09-16 21:44:14 +01001725
1726 /* Push back any incomplete requests for replay after the reset. */
Chris Wilsona3e38832018-03-02 14:32:45 +00001727 spin_lock(&engine->timeline->lock);
Michał Winiarskia4598d12017-10-25 22:00:18 +02001728 __unwind_incomplete_requests(engine);
Chris Wilsona3e38832018-03-02 14:32:45 +00001729 spin_unlock(&engine->timeline->lock);
Chris Wilsoncdb6ded2017-07-21 13:32:22 +01001730
Chris Wilsona3e38832018-03-02 14:32:45 +00001731 local_irq_restore(flags);
Chris Wilsonaebbc2d2018-03-02 13:12:46 +00001732
Chris Wilsona3e38832018-03-02 14:32:45 +00001733 /*
1734 * If the request was innocent, we leave the request in the ELSP
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001735 * and will try to replay it on restarting. The context image may
1736 * have been corrupted by the reset, in which case we may have
1737 * to service a new GPU hang, but more likely we can continue on
1738 * without impact.
1739 *
1740 * If the request was guilty, we presume the context is corrupt
1741 * and have to at least restore the RING register in the context
1742 * image back to the expected values to skip over the guilty request.
1743 */
Chris Wilson221ab97192017-09-16 21:44:14 +01001744 if (!request || request->fence.error != -EIO)
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001745 return;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001746
Chris Wilsona3e38832018-03-02 14:32:45 +00001747 /*
1748 * We want a simple context + ring to execute the breadcrumb update.
Chris Wilsona3aabe82016-10-04 21:11:26 +01001749 * We cannot rely on the context being intact across the GPU hang,
1750 * so clear it and rebuild just what we need for the breadcrumb.
1751 * All pending requests for this context will be zapped, and any
1752 * future request will be after userspace has had the opportunity
1753 * to recreate its own state.
1754 */
Chris Wilsonc0dcb202017-02-07 15:24:37 +00001755 ce = &request->ctx->engine[engine->id];
Chris Wilsona3aabe82016-10-04 21:11:26 +01001756 execlists_init_reg_state(ce->lrc_reg_state,
1757 request->ctx, engine, ce->ring);
1758
Chris Wilson821ed7d2016-09-09 14:11:53 +01001759 /* Move the RING_HEAD onto the breadcrumb, past the hanging batch */
Chris Wilsona3aabe82016-10-04 21:11:26 +01001760 ce->lrc_reg_state[CTX_RING_BUFFER_START+1] =
1761 i915_ggtt_offset(ce->ring->vma);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001762 ce->lrc_reg_state[CTX_RING_HEAD+1] = request->postfix;
Chris Wilsona3aabe82016-10-04 21:11:26 +01001763
Chris Wilson821ed7d2016-09-09 14:11:53 +01001764 request->ring->head = request->postfix;
Chris Wilson821ed7d2016-09-09 14:11:53 +01001765 intel_ring_update_space(request->ring);
1766
Chris Wilsona3aabe82016-10-04 21:11:26 +01001767 /* Reset WaIdleLiteRestore:bdw,skl as well */
Chris Wilson7e4992a2017-09-28 20:38:59 +01001768 unwind_wa_tail(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01001769}
1770
Chris Wilsone61e0f52018-02-21 09:56:36 +00001771static int intel_logical_ring_emit_pdps(struct i915_request *rq)
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001772{
Chris Wilsone61e0f52018-02-21 09:56:36 +00001773 struct i915_hw_ppgtt *ppgtt = rq->ctx->ppgtt;
1774 struct intel_engine_cs *engine = rq->engine;
Mika Kuoppalae7167762017-02-28 17:28:10 +02001775 const int num_lri_cmds = GEN8_3LVL_PDPES * 2;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001776 u32 *cs;
1777 int i;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001778
Chris Wilsone61e0f52018-02-21 09:56:36 +00001779 cs = intel_ring_begin(rq, num_lri_cmds * 2 + 2);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001780 if (IS_ERR(cs))
1781 return PTR_ERR(cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001782
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001783 *cs++ = MI_LOAD_REGISTER_IMM(num_lri_cmds);
Mika Kuoppalae7167762017-02-28 17:28:10 +02001784 for (i = GEN8_3LVL_PDPES - 1; i >= 0; i--) {
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001785 const dma_addr_t pd_daddr = i915_page_dir_dma_addr(ppgtt, i);
1786
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001787 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_UDW(engine, i));
1788 *cs++ = upper_32_bits(pd_daddr);
1789 *cs++ = i915_mmio_reg_offset(GEN8_RING_PDP_LDW(engine, i));
1790 *cs++ = lower_32_bits(pd_daddr);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001791 }
1792
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001793 *cs++ = MI_NOOP;
Chris Wilsone61e0f52018-02-21 09:56:36 +00001794 intel_ring_advance(rq, cs);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001795
1796 return 0;
1797}
1798
Chris Wilsone61e0f52018-02-21 09:56:36 +00001799static int gen8_emit_bb_start(struct i915_request *rq,
Chris Wilson803688b2016-08-02 22:50:27 +01001800 u64 offset, u32 len,
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001801 const unsigned int flags)
Oscar Mateo15648582014-07-24 17:04:32 +01001802{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001803 u32 *cs;
Oscar Mateo15648582014-07-24 17:04:32 +01001804 int ret;
1805
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001806 /* Don't rely in hw updating PDPs, specially in lite-restore.
1807 * Ideally, we should set Force PD Restore in ctx descriptor,
1808 * but we can't. Force Restore would be a second option, but
1809 * it is unsafe in case of lite-restore (because the ctx is
Michel Thierry2dba3232015-07-30 11:06:23 +01001810 * not idle). PML4 is allocated during ppgtt init so this is
1811 * not needed in 48-bit.*/
Chris Wilsone61e0f52018-02-21 09:56:36 +00001812 if (rq->ctx->ppgtt &&
1813 (intel_engine_flag(rq->engine) & rq->ctx->ppgtt->pd_dirty_rings) &&
1814 !i915_vm_is_48bit(&rq->ctx->ppgtt->base) &&
1815 !intel_vgpu_active(rq->i915)) {
1816 ret = intel_logical_ring_emit_pdps(rq);
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001817 if (ret)
1818 return ret;
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001819
Chris Wilsone61e0f52018-02-21 09:56:36 +00001820 rq->ctx->ppgtt->pd_dirty_rings &= ~intel_engine_flag(rq->engine);
Michel Thierry7a01a0a2015-06-26 13:46:14 +01001821 }
1822
Chris Wilsone61e0f52018-02-21 09:56:36 +00001823 cs = intel_ring_begin(rq, 4);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001824 if (IS_ERR(cs))
1825 return PTR_ERR(cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001826
Chris Wilson279f5a02017-10-05 20:10:05 +01001827 /*
1828 * WaDisableCtxRestoreArbitration:bdw,chv
1829 *
1830 * We don't need to perform MI_ARB_ENABLE as often as we do (in
1831 * particular all the gen that do not need the w/a at all!), if we
1832 * took care to make sure that on every switch into this context
1833 * (both ordinary and for preemption) that arbitrartion was enabled
1834 * we would be fine. However, there doesn't seem to be a downside to
1835 * being paranoid and making sure it is set before each batch and
1836 * every context-switch.
1837 *
1838 * Note that if we fail to enable arbitration before the request
1839 * is complete, then we do not see the context-switch interrupt and
1840 * the engine hangs (with RING_HEAD == RING_TAIL).
1841 *
1842 * That satisfies both the GPGPU w/a and our heavy-handed paranoia.
1843 */
Chris Wilson3ad7b522017-10-03 21:34:49 +01001844 *cs++ = MI_ARB_ON_OFF | MI_ARB_ENABLE;
1845
Oscar Mateo15648582014-07-24 17:04:32 +01001846 /* FIXME(BDW): Address space and security selectors. */
Mika Kuoppala54af56d2017-02-28 17:28:08 +02001847 *cs++ = MI_BATCH_BUFFER_START_GEN8 |
1848 (flags & I915_DISPATCH_SECURE ? 0 : BIT(8)) |
1849 (flags & I915_DISPATCH_RS ? MI_BATCH_RESOURCE_STREAMER : 0);
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001850 *cs++ = lower_32_bits(offset);
1851 *cs++ = upper_32_bits(offset);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001852 intel_ring_advance(rq, cs);
Oscar Mateo15648582014-07-24 17:04:32 +01001853
1854 return 0;
1855}
1856
Chris Wilson31bb59c2016-07-01 17:23:27 +01001857static void gen8_logical_ring_enable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001858{
Chris Wilsonc0336662016-05-06 15:40:21 +01001859 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001860 I915_WRITE_IMR(engine,
1861 ~(engine->irq_enable_mask | engine->irq_keep_mask));
1862 POSTING_READ_FW(RING_IMR(engine->mmio_base));
Oscar Mateo73d477f2014-07-24 17:04:31 +01001863}
1864
Chris Wilson31bb59c2016-07-01 17:23:27 +01001865static void gen8_logical_ring_disable_irq(struct intel_engine_cs *engine)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001866{
Chris Wilsonc0336662016-05-06 15:40:21 +01001867 struct drm_i915_private *dev_priv = engine->i915;
Chris Wilson31bb59c2016-07-01 17:23:27 +01001868 I915_WRITE_IMR(engine, ~engine->irq_keep_mask);
Oscar Mateo73d477f2014-07-24 17:04:31 +01001869}
1870
Chris Wilsone61e0f52018-02-21 09:56:36 +00001871static int gen8_emit_flush(struct i915_request *request, u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001872{
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001873 u32 cmd, *cs;
Oscar Mateo47122742014-07-24 17:04:28 +01001874
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001875 cs = intel_ring_begin(request, 4);
1876 if (IS_ERR(cs))
1877 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001878
1879 cmd = MI_FLUSH_DW + 1;
1880
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001881 /* We always require a command barrier so that subsequent
1882 * commands, such as breadcrumb interrupts, are strictly ordered
1883 * wrt the contents of the write cache being flushed to memory
1884 * (and thus being coherent from the CPU).
1885 */
1886 cmd |= MI_FLUSH_DW_STORE_INDEX | MI_FLUSH_DW_OP_STOREDW;
1887
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001888 if (mode & EMIT_INVALIDATE) {
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001889 cmd |= MI_INVALIDATE_TLB;
Chris Wilson1dae2df2016-08-02 22:50:19 +01001890 if (request->engine->id == VCS)
Chris Wilsonf0a1fb12015-01-22 13:42:00 +00001891 cmd |= MI_INVALIDATE_BSD;
Oscar Mateo47122742014-07-24 17:04:28 +01001892 }
1893
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001894 *cs++ = cmd;
1895 *cs++ = I915_GEM_HWS_SCRATCH_ADDR | MI_FLUSH_DW_USE_GTT;
1896 *cs++ = 0; /* upper addr */
1897 *cs++ = 0; /* value */
1898 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001899
1900 return 0;
1901}
1902
Chris Wilsone61e0f52018-02-21 09:56:36 +00001903static int gen8_emit_flush_render(struct i915_request *request,
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001904 u32 mode)
Oscar Mateo47122742014-07-24 17:04:28 +01001905{
Chris Wilsonb5321f32016-08-02 22:50:18 +01001906 struct intel_engine_cs *engine = request->engine;
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001907 u32 scratch_addr =
1908 i915_ggtt_offset(engine->scratch) + 2 * CACHELINE_BYTES;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001909 bool vf_flush_wa = false, dc_flush_wa = false;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001910 u32 *cs, flags = 0;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001911 int len;
Oscar Mateo47122742014-07-24 17:04:28 +01001912
1913 flags |= PIPE_CONTROL_CS_STALL;
1914
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001915 if (mode & EMIT_FLUSH) {
Oscar Mateo47122742014-07-24 17:04:28 +01001916 flags |= PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH;
1917 flags |= PIPE_CONTROL_DEPTH_CACHE_FLUSH;
Francisco Jerez965fd602016-01-13 18:59:39 -08001918 flags |= PIPE_CONTROL_DC_FLUSH_ENABLE;
Chris Wilson40a24482015-08-21 16:08:41 +01001919 flags |= PIPE_CONTROL_FLUSH_ENABLE;
Oscar Mateo47122742014-07-24 17:04:28 +01001920 }
1921
Chris Wilson7c9cf4e2016-08-02 22:50:25 +01001922 if (mode & EMIT_INVALIDATE) {
Oscar Mateo47122742014-07-24 17:04:28 +01001923 flags |= PIPE_CONTROL_TLB_INVALIDATE;
1924 flags |= PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE;
1925 flags |= PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE;
1926 flags |= PIPE_CONTROL_VF_CACHE_INVALIDATE;
1927 flags |= PIPE_CONTROL_CONST_CACHE_INVALIDATE;
1928 flags |= PIPE_CONTROL_STATE_CACHE_INVALIDATE;
1929 flags |= PIPE_CONTROL_QW_WRITE;
1930 flags |= PIPE_CONTROL_GLOBAL_GTT_IVB;
Oscar Mateo47122742014-07-24 17:04:28 +01001931
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001932 /*
1933 * On GEN9: before VF_CACHE_INVALIDATE we need to emit a NULL
1934 * pipe control.
1935 */
Chris Wilsonc0336662016-05-06 15:40:21 +01001936 if (IS_GEN9(request->i915))
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001937 vf_flush_wa = true;
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001938
1939 /* WaForGAMHang:kbl */
1940 if (IS_KBL_REVID(request->i915, 0, KBL_REVID_B0))
1941 dc_flush_wa = true;
Ben Widawsky1a5a9ce2015-12-17 09:49:57 -08001942 }
Imre Deak9647ff32015-01-25 13:27:11 -08001943
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001944 len = 6;
1945
1946 if (vf_flush_wa)
1947 len += 6;
1948
1949 if (dc_flush_wa)
1950 len += 12;
1951
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001952 cs = intel_ring_begin(request, len);
1953 if (IS_ERR(cs))
1954 return PTR_ERR(cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001955
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001956 if (vf_flush_wa)
1957 cs = gen8_emit_pipe_control(cs, 0, 0);
Imre Deak9647ff32015-01-25 13:27:11 -08001958
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001959 if (dc_flush_wa)
1960 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_DC_FLUSH_ENABLE,
1961 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001962
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001963 cs = gen8_emit_pipe_control(cs, flags, scratch_addr);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001964
Tvrtko Ursulin9f235df2017-02-16 12:23:25 +00001965 if (dc_flush_wa)
1966 cs = gen8_emit_pipe_control(cs, PIPE_CONTROL_CS_STALL, 0);
Mika Kuoppala0b2d0932016-06-07 17:19:10 +03001967
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001968 intel_ring_advance(request, cs);
Oscar Mateo47122742014-07-24 17:04:28 +01001969
1970 return 0;
1971}
1972
Chris Wilson7c17d372016-01-20 15:43:35 +02001973/*
1974 * Reserve space for 2 NOOPs at the end of each request to be
1975 * used as a workaround for not being allowed to do lite
1976 * restore with HEAD==TAIL (WaIdleLiteRestore).
1977 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00001978static void gen8_emit_wa_tail(struct i915_request *request, u32 *cs)
Oscar Mateo4da46e12014-07-24 17:04:27 +01001979{
Chris Wilsonbeecec92017-10-03 21:34:52 +01001980 /* Ensure there's always at least one preemption point per-request. */
1981 *cs++ = MI_ARB_CHECK;
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001982 *cs++ = MI_NOOP;
1983 request->wa_tail = intel_ring_offset(request, cs);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001984}
Oscar Mateo4da46e12014-07-24 17:04:27 +01001985
Chris Wilsone61e0f52018-02-21 09:56:36 +00001986static void gen8_emit_breadcrumb(struct i915_request *request, u32 *cs)
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001987{
Chris Wilson7c17d372016-01-20 15:43:35 +02001988 /* w/a: bit 5 needs to be zero for MI_FLUSH_DW address. */
1989 BUILD_BUG_ON(I915_GEM_HWS_INDEX_ADDR & (1 << 5));
Oscar Mateo4da46e12014-07-24 17:04:27 +01001990
Michał Winiarskidf77cd82017-10-25 22:00:15 +02001991 cs = gen8_emit_ggtt_write(cs, request->global_seqno,
1992 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001993 *cs++ = MI_USER_INTERRUPT;
1994 *cs++ = MI_NOOP;
1995 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01001996 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01001997
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00001998 gen8_emit_wa_tail(request, cs);
Chris Wilson7c17d372016-01-20 15:43:35 +02001999}
Chris Wilson98f29e82016-10-28 13:58:51 +01002000static const int gen8_emit_breadcrumb_sz = 6 + WA_TAIL_DWORDS;
2001
Chris Wilsone61e0f52018-02-21 09:56:36 +00002002static void gen8_emit_breadcrumb_rcs(struct i915_request *request, u32 *cs)
Chris Wilson7c17d372016-01-20 15:43:35 +02002003{
Michał Winiarskice81a652016-04-12 15:51:55 +02002004 /* We're using qword write, seqno should be aligned to 8 bytes. */
2005 BUILD_BUG_ON(I915_GEM_HWS_INDEX & 1);
2006
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002007 cs = gen8_emit_ggtt_write_rcs(cs, request->global_seqno,
2008 intel_hws_seqno_address(request->engine));
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002009 *cs++ = MI_USER_INTERRUPT;
2010 *cs++ = MI_NOOP;
2011 request->tail = intel_ring_offset(request, cs);
Chris Wilsoned1501d2017-03-27 14:14:12 +01002012 assert_ring_tail_valid(request->ring, request->tail);
Chris Wilsoncaddfe72016-10-28 13:58:52 +01002013
Tvrtko Ursulin73dec952017-02-14 11:32:42 +00002014 gen8_emit_wa_tail(request, cs);
Oscar Mateo4da46e12014-07-24 17:04:27 +01002015}
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002016static const int gen8_emit_breadcrumb_rcs_sz = 8 + WA_TAIL_DWORDS;
Chris Wilson98f29e82016-10-28 13:58:51 +01002017
Chris Wilsone61e0f52018-02-21 09:56:36 +00002018static int gen8_init_rcs_context(struct i915_request *rq)
Thomas Daniele7778be2014-12-02 12:50:48 +00002019{
2020 int ret;
2021
Chris Wilsone61e0f52018-02-21 09:56:36 +00002022 ret = intel_ring_workarounds_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002023 if (ret)
2024 return ret;
2025
Chris Wilsone61e0f52018-02-21 09:56:36 +00002026 ret = intel_rcs_context_init_mocs(rq);
Peter Antoine3bbaba02015-07-10 20:13:11 +03002027 /*
2028 * Failing to program the MOCS is non-fatal.The system will not
2029 * run at peak performance. So generate an error and carry on.
2030 */
2031 if (ret)
2032 DRM_ERROR("MOCS failed to program: expect performance issues.\n");
2033
Chris Wilsone61e0f52018-02-21 09:56:36 +00002034 return i915_gem_render_state_emit(rq);
Thomas Daniele7778be2014-12-02 12:50:48 +00002035}
2036
Oscar Mateo73e4d072014-07-24 17:04:48 +01002037/**
2038 * intel_logical_ring_cleanup() - deallocate the Engine Command Streamer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002039 * @engine: Engine Command Streamer.
Oscar Mateo73e4d072014-07-24 17:04:48 +01002040 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002041void intel_logical_ring_cleanup(struct intel_engine_cs *engine)
Oscar Mateo454afeb2014-07-24 17:04:22 +01002042{
John Harrison6402c332014-10-31 12:00:26 +00002043 struct drm_i915_private *dev_priv;
Oscar Mateo9832b9d2014-07-24 17:04:30 +01002044
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002045 /*
2046 * Tasklet cannot be active at this point due intel_mark_active/idle
2047 * so this is just for documentation.
2048 */
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302049 if (WARN_ON(test_bit(TASKLET_STATE_SCHED,
2050 &engine->execlists.tasklet.state)))
2051 tasklet_kill(&engine->execlists.tasklet);
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01002052
Chris Wilsonc0336662016-05-06 15:40:21 +01002053 dev_priv = engine->i915;
John Harrison6402c332014-10-31 12:00:26 +00002054
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002055 if (engine->buffer) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002056 WARN_ON((I915_READ_MODE(engine) & MODE_IDLE) == 0);
Dave Gordonb0366a52015-12-08 15:02:36 +00002057 }
Oscar Mateo48d82382014-07-24 17:04:23 +01002058
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002059 if (engine->cleanup)
2060 engine->cleanup(engine);
Oscar Mateo48d82382014-07-24 17:04:23 +01002061
Chris Wilsone8a9c582016-12-18 15:37:20 +00002062 intel_engine_cleanup_common(engine);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002063
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002064 lrc_destroy_wa_ctx(engine);
Chris Wilsonf3c9d4072018-01-02 15:12:34 +00002065
Chris Wilsonc0336662016-05-06 15:40:21 +01002066 engine->i915 = NULL;
Akash Goel3b3f1652016-10-13 22:44:48 +05302067 dev_priv->engine[engine->id] = NULL;
2068 kfree(engine);
Oscar Mateo454afeb2014-07-24 17:04:22 +01002069}
2070
Chris Wilsonff44ad52017-03-16 17:13:03 +00002071static void execlists_set_default_submission(struct intel_engine_cs *engine)
Chris Wilsonddd66c52016-08-02 22:50:31 +01002072{
Chris Wilsonff44ad52017-03-16 17:13:03 +00002073 engine->submit_request = execlists_submit_request;
Chris Wilson27a5f612017-09-15 18:31:00 +01002074 engine->cancel_requests = execlists_cancel_requests;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002075 engine->schedule = execlists_schedule;
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302076 engine->execlists.tasklet.func = execlists_submission_tasklet;
Chris Wilsonaba5e272017-10-25 15:39:41 +01002077
2078 engine->park = NULL;
2079 engine->unpark = NULL;
Tvrtko Ursulincf669b42017-11-29 10:28:05 +00002080
2081 engine->flags |= I915_ENGINE_SUPPORTS_STATS;
Chris Wilson3fed1802018-02-07 21:05:43 +00002082
2083 engine->i915->caps.scheduler =
2084 I915_SCHEDULER_CAP_ENABLED |
2085 I915_SCHEDULER_CAP_PRIORITY;
Chris Wilsond6376372018-02-07 21:05:44 +00002086 if (engine->i915->preempt_context)
Chris Wilson3fed1802018-02-07 21:05:43 +00002087 engine->i915->caps.scheduler |= I915_SCHEDULER_CAP_PREEMPTION;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002088}
2089
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002090static void
Chris Wilsone1382ef2016-05-06 15:40:20 +01002091logical_ring_default_vfuncs(struct intel_engine_cs *engine)
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002092{
2093 /* Default vfuncs which can be overriden by each engine. */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002094 engine->init_hw = gen8_init_common_ring;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002095 engine->reset_hw = reset_common_ring;
Chris Wilsone8a9c582016-12-18 15:37:20 +00002096
2097 engine->context_pin = execlists_context_pin;
2098 engine->context_unpin = execlists_context_unpin;
2099
Chris Wilsonf73e7392016-12-18 15:37:24 +00002100 engine->request_alloc = execlists_request_alloc;
2101
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002102 engine->emit_flush = gen8_emit_flush;
Chris Wilson9b81d552016-10-28 13:58:50 +01002103 engine->emit_breadcrumb = gen8_emit_breadcrumb;
Chris Wilson98f29e82016-10-28 13:58:51 +01002104 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_sz;
Chris Wilsonff44ad52017-03-16 17:13:03 +00002105
2106 engine->set_default_submission = execlists_set_default_submission;
Chris Wilsonddd66c52016-08-02 22:50:31 +01002107
Tvrtko Ursulind4ccceb2018-03-02 18:14:56 +02002108 if (INTEL_GEN(engine->i915) < 11) {
2109 engine->irq_enable = gen8_logical_ring_enable_irq;
2110 engine->irq_disable = gen8_logical_ring_disable_irq;
2111 } else {
2112 /*
2113 * TODO: On Gen11 interrupt masks need to be clear
2114 * to allow C6 entry. Keep interrupts enabled at
2115 * and take the hit of generating extra interrupts
2116 * until a more refined solution exists.
2117 */
2118 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002119 engine->emit_bb_start = gen8_emit_bb_start;
Tvrtko Ursulinc9cacf92016-01-12 17:32:34 +00002120}
2121
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002122static inline void
Dave Gordonc2c7f242016-07-13 16:03:35 +01002123logical_ring_default_irqs(struct intel_engine_cs *engine)
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002124{
Daniele Ceraolo Spuriofa6f0712018-03-14 11:26:53 -07002125 unsigned int shift = 0;
2126
2127 if (INTEL_GEN(engine->i915) < 11) {
2128 const u8 irq_shifts[] = {
2129 [RCS] = GEN8_RCS_IRQ_SHIFT,
2130 [BCS] = GEN8_BCS_IRQ_SHIFT,
2131 [VCS] = GEN8_VCS1_IRQ_SHIFT,
2132 [VCS2] = GEN8_VCS2_IRQ_SHIFT,
2133 [VECS] = GEN8_VECS_IRQ_SHIFT,
2134 };
2135
2136 shift = irq_shifts[engine->id];
2137 }
2138
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002139 engine->irq_enable_mask = GT_RENDER_USER_INTERRUPT << shift;
2140 engine->irq_keep_mask = GT_CONTEXT_SWITCH_INTERRUPT << shift;
Tvrtko Ursulind9f3af92016-01-12 17:32:35 +00002141}
2142
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002143static void
2144logical_ring_setup(struct intel_engine_cs *engine)
2145{
2146 struct drm_i915_private *dev_priv = engine->i915;
2147 enum forcewake_domains fw_domains;
2148
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002149 intel_engine_setup_common(engine);
2150
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002151 /* Intentionally left blank. */
2152 engine->buffer = NULL;
2153
2154 fw_domains = intel_uncore_forcewake_for_reg(dev_priv,
2155 RING_ELSP(engine),
2156 FW_REG_WRITE);
2157
2158 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2159 RING_CONTEXT_STATUS_PTR(engine),
2160 FW_REG_READ | FW_REG_WRITE);
2161
2162 fw_domains |= intel_uncore_forcewake_for_reg(dev_priv,
2163 RING_CONTEXT_STATUS_BUF_BASE(engine),
2164 FW_REG_READ);
2165
Mika Kuoppalab620e872017-09-22 15:43:03 +03002166 engine->execlists.fw_domains = fw_domains;
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002167
Sagar Arun Kamblec6dce8f2017-11-16 19:02:37 +05302168 tasklet_init(&engine->execlists.tasklet,
2169 execlists_submission_tasklet, (unsigned long)engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002170
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002171 logical_ring_default_vfuncs(engine);
2172 logical_ring_default_irqs(engine);
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002173}
2174
Daniele Ceraolo Spurio486e93f2017-09-13 09:56:02 +01002175static int logical_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002176{
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002177 int ret;
2178
Tvrtko Ursulin019bf272016-07-13 16:03:41 +01002179 ret = intel_engine_init_common(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002180 if (ret)
2181 goto error;
2182
Thomas Daniel05f0add2018-03-02 18:14:59 +02002183 if (HAS_LOGICAL_RING_ELSQ(engine->i915)) {
2184 engine->execlists.submit_reg = engine->i915->regs +
2185 i915_mmio_reg_offset(RING_EXECLIST_SQ_CONTENTS(engine));
2186 engine->execlists.ctrl_reg = engine->i915->regs +
2187 i915_mmio_reg_offset(RING_EXECLIST_CONTROL(engine));
2188 } else {
2189 engine->execlists.submit_reg = engine->i915->regs +
2190 i915_mmio_reg_offset(RING_ELSP(engine));
2191 }
Chris Wilson693cfbf2018-01-02 15:12:33 +00002192
Chris Wilsond6376372018-02-07 21:05:44 +00002193 engine->execlists.preempt_complete_status = ~0u;
2194 if (engine->i915->preempt_context)
2195 engine->execlists.preempt_complete_status =
2196 upper_32_bits(engine->i915->preempt_context->engine[engine->id].lrc_desc);
2197
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002198 return 0;
2199
2200error:
2201 intel_logical_ring_cleanup(engine);
2202 return ret;
2203}
2204
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002205int logical_render_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002206{
2207 struct drm_i915_private *dev_priv = engine->i915;
2208 int ret;
2209
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002210 logical_ring_setup(engine);
2211
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002212 if (HAS_L3_DPF(dev_priv))
2213 engine->irq_keep_mask |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
2214
2215 /* Override some for render ring. */
2216 if (INTEL_GEN(dev_priv) >= 9)
2217 engine->init_hw = gen9_init_render_ring;
2218 else
2219 engine->init_hw = gen8_init_render_ring;
2220 engine->init_context = gen8_init_rcs_context;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002221 engine->emit_flush = gen8_emit_flush_render;
Michał Winiarskidf77cd82017-10-25 22:00:15 +02002222 engine->emit_breadcrumb = gen8_emit_breadcrumb_rcs;
2223 engine->emit_breadcrumb_sz = gen8_emit_breadcrumb_rcs_sz;
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002224
Chris Wilsonf51455d2017-01-10 14:47:34 +00002225 ret = intel_engine_create_scratch(engine, PAGE_SIZE);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002226 if (ret)
2227 return ret;
2228
2229 ret = intel_init_workaround_bb(engine);
2230 if (ret) {
2231 /*
2232 * We continue even if we fail to initialize WA batch
2233 * because we only expect rare glitches but nothing
2234 * critical to prevent us from using GPU
2235 */
2236 DRM_ERROR("WA batch buffer initialization failed: %d\n",
2237 ret);
2238 }
2239
Tvrtko Ursulind038fc72016-12-16 13:18:42 +00002240 return logical_ring_init(engine);
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002241}
2242
Tvrtko Ursulin88d2ba22016-07-13 16:03:40 +01002243int logical_xcs_ring_init(struct intel_engine_cs *engine)
Tvrtko Ursulinbb454382016-07-13 16:03:36 +01002244{
2245 logical_ring_setup(engine);
2246
2247 return logical_ring_init(engine);
2248}
2249
Jeff McGee0cea6502015-02-13 10:27:56 -06002250static u32
Chris Wilsonc0336662016-05-06 15:40:21 +01002251make_rpcs(struct drm_i915_private *dev_priv)
Jeff McGee0cea6502015-02-13 10:27:56 -06002252{
2253 u32 rpcs = 0;
2254
2255 /*
2256 * No explicit RPCS request is needed to ensure full
2257 * slice/subslice/EU enablement prior to Gen9.
2258 */
Chris Wilsonc0336662016-05-06 15:40:21 +01002259 if (INTEL_GEN(dev_priv) < 9)
Jeff McGee0cea6502015-02-13 10:27:56 -06002260 return 0;
2261
2262 /*
2263 * Starting in Gen9, render power gating can leave
2264 * slice/subslice/EU in a partially enabled state. We
2265 * must make an explicit request through RPCS for full
2266 * enablement.
2267 */
Imre Deak43b67992016-08-31 19:13:02 +03002268 if (INTEL_INFO(dev_priv)->sseu.has_slice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002269 rpcs |= GEN8_RPCS_S_CNT_ENABLE;
Imre Deakf08a0c92016-08-31 19:13:04 +03002270 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.slice_mask) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002271 GEN8_RPCS_S_CNT_SHIFT;
2272 rpcs |= GEN8_RPCS_ENABLE;
2273 }
2274
Imre Deak43b67992016-08-31 19:13:02 +03002275 if (INTEL_INFO(dev_priv)->sseu.has_subslice_pg) {
Jeff McGee0cea6502015-02-13 10:27:56 -06002276 rpcs |= GEN8_RPCS_SS_CNT_ENABLE;
Lionel Landwerlin8cc76692018-03-06 12:28:52 +00002277 rpcs |= hweight8(INTEL_INFO(dev_priv)->sseu.subslice_mask[0]) <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002278 GEN8_RPCS_SS_CNT_SHIFT;
2279 rpcs |= GEN8_RPCS_ENABLE;
2280 }
2281
Imre Deak43b67992016-08-31 19:13:02 +03002282 if (INTEL_INFO(dev_priv)->sseu.has_eu_pg) {
2283 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002284 GEN8_RPCS_EU_MIN_SHIFT;
Imre Deak43b67992016-08-31 19:13:02 +03002285 rpcs |= INTEL_INFO(dev_priv)->sseu.eu_per_subslice <<
Jeff McGee0cea6502015-02-13 10:27:56 -06002286 GEN8_RPCS_EU_MAX_SHIFT;
2287 rpcs |= GEN8_RPCS_ENABLE;
2288 }
2289
2290 return rpcs;
2291}
2292
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002293static u32 intel_lr_indirect_ctx_offset(struct intel_engine_cs *engine)
Michel Thierry71562912016-02-23 10:31:49 +00002294{
2295 u32 indirect_ctx_offset;
2296
Chris Wilsonc0336662016-05-06 15:40:21 +01002297 switch (INTEL_GEN(engine->i915)) {
Michel Thierry71562912016-02-23 10:31:49 +00002298 default:
Chris Wilsonc0336662016-05-06 15:40:21 +01002299 MISSING_CASE(INTEL_GEN(engine->i915));
Michel Thierry71562912016-02-23 10:31:49 +00002300 /* fall through */
Michel Thierryfd034c72018-03-02 18:15:00 +02002301 case 11:
2302 indirect_ctx_offset =
2303 GEN11_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2304 break;
Michel Thierry7bd0a2c2017-06-06 13:30:38 -07002305 case 10:
2306 indirect_ctx_offset =
2307 GEN10_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2308 break;
Michel Thierry71562912016-02-23 10:31:49 +00002309 case 9:
2310 indirect_ctx_offset =
2311 GEN9_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2312 break;
2313 case 8:
2314 indirect_ctx_offset =
2315 GEN8_CTX_RCS_INDIRECT_CTX_OFFSET_DEFAULT;
2316 break;
2317 }
2318
2319 return indirect_ctx_offset;
2320}
2321
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002322static void execlists_init_reg_state(u32 *regs,
Chris Wilsona3aabe82016-10-04 21:11:26 +01002323 struct i915_gem_context *ctx,
2324 struct intel_engine_cs *engine,
2325 struct intel_ring *ring)
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002326{
Chris Wilsona3aabe82016-10-04 21:11:26 +01002327 struct drm_i915_private *dev_priv = engine->i915;
2328 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt ?: dev_priv->mm.aliasing_ppgtt;
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002329 u32 base = engine->mmio_base;
2330 bool rcs = engine->id == RCS;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002331
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002332 /* A context is actually a big batch buffer with several
2333 * MI_LOAD_REGISTER_IMM commands followed by (reg, value) pairs. The
2334 * values we are setting here are only for the first context restore:
2335 * on a subsequent save, the GPU will recreate this batchbuffer with new
2336 * values (including all the missing MI_LOAD_REGISTER_IMM commands that
2337 * we are not initializing here).
2338 */
2339 regs[CTX_LRI_HEADER_0] = MI_LOAD_REGISTER_IMM(rcs ? 14 : 11) |
2340 MI_LRI_FORCE_POSTED;
2341
2342 CTX_REG(regs, CTX_CONTEXT_CONTROL, RING_CONTEXT_CONTROL(engine),
Chris Wilson09b1a4e2018-01-25 11:24:42 +00002343 _MASKED_BIT_DISABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2344 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT) |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002345 _MASKED_BIT_ENABLE(CTX_CTRL_INHIBIT_SYN_CTX_SWITCH |
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002346 (HAS_RESOURCE_STREAMER(dev_priv) ?
2347 CTX_CTRL_RS_CTX_ENABLE : 0)));
2348 CTX_REG(regs, CTX_RING_HEAD, RING_HEAD(base), 0);
2349 CTX_REG(regs, CTX_RING_TAIL, RING_TAIL(base), 0);
2350 CTX_REG(regs, CTX_RING_BUFFER_START, RING_START(base), 0);
2351 CTX_REG(regs, CTX_RING_BUFFER_CONTROL, RING_CTL(base),
2352 RING_CTL_SIZE(ring->size) | RING_VALID);
2353 CTX_REG(regs, CTX_BB_HEAD_U, RING_BBADDR_UDW(base), 0);
2354 CTX_REG(regs, CTX_BB_HEAD_L, RING_BBADDR(base), 0);
2355 CTX_REG(regs, CTX_BB_STATE, RING_BBSTATE(base), RING_BB_PPGTT);
2356 CTX_REG(regs, CTX_SECOND_BB_HEAD_U, RING_SBBADDR_UDW(base), 0);
2357 CTX_REG(regs, CTX_SECOND_BB_HEAD_L, RING_SBBADDR(base), 0);
2358 CTX_REG(regs, CTX_SECOND_BB_STATE, RING_SBBSTATE(base), 0);
2359 if (rcs) {
Chris Wilson604a8f62017-09-21 14:54:43 +01002360 struct i915_ctx_workarounds *wa_ctx = &engine->wa_ctx;
2361
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002362 CTX_REG(regs, CTX_RCS_INDIRECT_CTX, RING_INDIRECT_CTX(base), 0);
2363 CTX_REG(regs, CTX_RCS_INDIRECT_CTX_OFFSET,
2364 RING_INDIRECT_CTX_OFFSET(base), 0);
Chris Wilson604a8f62017-09-21 14:54:43 +01002365 if (wa_ctx->indirect_ctx.size) {
Chris Wilsonbde13eb2016-08-15 10:49:07 +01002366 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002367
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002368 regs[CTX_RCS_INDIRECT_CTX + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002369 (ggtt_offset + wa_ctx->indirect_ctx.offset) |
2370 (wa_ctx->indirect_ctx.size / CACHELINE_BYTES);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002371
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002372 regs[CTX_RCS_INDIRECT_CTX_OFFSET + 1] =
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002373 intel_lr_indirect_ctx_offset(engine) << 6;
Chris Wilson604a8f62017-09-21 14:54:43 +01002374 }
2375
2376 CTX_REG(regs, CTX_BB_PER_CTX_PTR, RING_BB_PER_CTX_PTR(base), 0);
2377 if (wa_ctx->per_ctx.size) {
2378 u32 ggtt_offset = i915_ggtt_offset(wa_ctx->vma);
Arun Siluvery17ee9502015-06-19 19:07:01 +01002379
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002380 regs[CTX_BB_PER_CTX_PTR + 1] =
Tvrtko Ursulin097d4f12017-02-17 07:58:59 +00002381 (ggtt_offset + wa_ctx->per_ctx.offset) | 0x01;
Arun Siluvery17ee9502015-06-19 19:07:01 +01002382 }
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002383 }
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002384
2385 regs[CTX_LRI_HEADER_1] = MI_LOAD_REGISTER_IMM(9) | MI_LRI_FORCE_POSTED;
2386
2387 CTX_REG(regs, CTX_CTX_TIMESTAMP, RING_CTX_TIMESTAMP(base), 0);
Ville Syrjälä0d925ea2015-11-04 23:20:11 +02002388 /* PDP values well be assigned later if needed */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002389 CTX_REG(regs, CTX_PDP3_UDW, GEN8_RING_PDP_UDW(engine, 3), 0);
2390 CTX_REG(regs, CTX_PDP3_LDW, GEN8_RING_PDP_LDW(engine, 3), 0);
2391 CTX_REG(regs, CTX_PDP2_UDW, GEN8_RING_PDP_UDW(engine, 2), 0);
2392 CTX_REG(regs, CTX_PDP2_LDW, GEN8_RING_PDP_LDW(engine, 2), 0);
2393 CTX_REG(regs, CTX_PDP1_UDW, GEN8_RING_PDP_UDW(engine, 1), 0);
2394 CTX_REG(regs, CTX_PDP1_LDW, GEN8_RING_PDP_LDW(engine, 1), 0);
2395 CTX_REG(regs, CTX_PDP0_UDW, GEN8_RING_PDP_UDW(engine, 0), 0);
2396 CTX_REG(regs, CTX_PDP0_LDW, GEN8_RING_PDP_LDW(engine, 0), 0);
Michel Thierryd7b26332015-04-08 12:13:34 +01002397
Chris Wilson949e8ab2017-02-09 14:40:36 +00002398 if (ppgtt && i915_vm_is_48bit(&ppgtt->base)) {
Michel Thierry2dba3232015-07-30 11:06:23 +01002399 /* 64b PPGTT (48bit canonical)
2400 * PDP0_DESCRIPTOR contains the base address to PML4 and
2401 * other PDP Descriptors are ignored.
2402 */
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002403 ASSIGN_CTX_PML4(ppgtt, regs);
Michel Thierry2dba3232015-07-30 11:06:23 +01002404 }
2405
Tvrtko Ursulin56e51bf2017-02-21 09:58:39 +00002406 if (rcs) {
2407 regs[CTX_LRI_HEADER_2] = MI_LOAD_REGISTER_IMM(1);
2408 CTX_REG(regs, CTX_R_PWR_CLK_STATE, GEN8_R_PWR_CLK_STATE,
2409 make_rpcs(dev_priv));
Robert Bragg19f81df2017-06-13 12:23:03 +01002410
2411 i915_oa_init_reg_state(engine, ctx, regs);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002412 }
Chris Wilsona3aabe82016-10-04 21:11:26 +01002413}
2414
2415static int
2416populate_lr_context(struct i915_gem_context *ctx,
2417 struct drm_i915_gem_object *ctx_obj,
2418 struct intel_engine_cs *engine,
2419 struct intel_ring *ring)
2420{
2421 void *vaddr;
Chris Wilsond2b4b972017-11-10 14:26:33 +00002422 u32 *regs;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002423 int ret;
2424
2425 ret = i915_gem_object_set_to_cpu_domain(ctx_obj, true);
2426 if (ret) {
2427 DRM_DEBUG_DRIVER("Could not set to CPU domain\n");
2428 return ret;
2429 }
2430
2431 vaddr = i915_gem_object_pin_map(ctx_obj, I915_MAP_WB);
2432 if (IS_ERR(vaddr)) {
2433 ret = PTR_ERR(vaddr);
2434 DRM_DEBUG_DRIVER("Could not map object pages! (%d)\n", ret);
2435 return ret;
2436 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002437 ctx_obj->mm.dirty = true;
Chris Wilsona3aabe82016-10-04 21:11:26 +01002438
Chris Wilsond2b4b972017-11-10 14:26:33 +00002439 if (engine->default_state) {
2440 /*
2441 * We only want to copy over the template context state;
2442 * skipping over the headers reserved for GuC communication,
2443 * leaving those as zero.
2444 */
2445 const unsigned long start = LRC_HEADER_PAGES * PAGE_SIZE;
2446 void *defaults;
2447
2448 defaults = i915_gem_object_pin_map(engine->default_state,
2449 I915_MAP_WB);
2450 if (IS_ERR(defaults))
2451 return PTR_ERR(defaults);
2452
2453 memcpy(vaddr + start, defaults + start, engine->context_size);
2454 i915_gem_object_unpin_map(engine->default_state);
2455 }
2456
Chris Wilsona3aabe82016-10-04 21:11:26 +01002457 /* The second page of the context object contains some fields which must
2458 * be set up prior to the first execution. */
Chris Wilsond2b4b972017-11-10 14:26:33 +00002459 regs = vaddr + LRC_STATE_PN * PAGE_SIZE;
2460 execlists_init_reg_state(regs, ctx, engine, ring);
2461 if (!engine->default_state)
2462 regs[CTX_CONTEXT_CONTROL + 1] |=
2463 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT);
Thomas Daniel05f0add2018-03-02 18:14:59 +02002464 if (ctx == ctx->i915->preempt_context && INTEL_GEN(engine->i915) < 11)
Chris Wilson517aaff2018-01-23 21:04:12 +00002465 regs[CTX_CONTEXT_CONTROL + 1] |=
2466 _MASKED_BIT_ENABLE(CTX_CTRL_ENGINE_CTX_RESTORE_INHIBIT |
2467 CTX_CTRL_ENGINE_CTX_SAVE_INHIBIT);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002468
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002469 i915_gem_object_unpin_map(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002470
2471 return 0;
2472}
2473
Chris Wilsone2efd132016-05-24 14:53:34 +01002474static int execlists_context_deferred_alloc(struct i915_gem_context *ctx,
Chris Wilson978f1e02016-04-28 09:56:54 +01002475 struct intel_engine_cs *engine)
Oscar Mateoede7d422014-07-24 17:04:12 +01002476{
Oscar Mateo8c8579172014-07-24 17:04:14 +01002477 struct drm_i915_gem_object *ctx_obj;
Chris Wilson9021ad02016-05-24 14:53:37 +01002478 struct intel_context *ce = &ctx->engine[engine->id];
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002479 struct i915_vma *vma;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002480 uint32_t context_size;
Chris Wilson7e37f882016-08-02 22:50:21 +01002481 struct intel_ring *ring;
Oscar Mateo8c8579172014-07-24 17:04:14 +01002482 int ret;
2483
Chris Wilson1d2a19c2018-01-26 12:18:46 +00002484 if (ce->state)
2485 return 0;
Oscar Mateoede7d422014-07-24 17:04:12 +01002486
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002487 context_size = round_up(engine->context_size, I915_GTT_PAGE_SIZE);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002488
Michel Thierry0b29c752017-09-13 09:56:00 +01002489 /*
2490 * Before the actual start of the context image, we insert a few pages
2491 * for our own use and for sharing with the GuC.
2492 */
2493 context_size += LRC_HEADER_PAGES * PAGE_SIZE;
Alex Daid1675192015-08-12 15:43:43 +01002494
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002495 ctx_obj = i915_gem_object_create(ctx->i915, context_size);
Chris Wilsonfe3db792016-04-25 13:32:13 +01002496 if (IS_ERR(ctx_obj)) {
Dan Carpenter3126a662015-04-30 17:30:50 +03002497 DRM_DEBUG_DRIVER("Alloc LRC backing obj failed.\n");
Chris Wilsonfe3db792016-04-25 13:32:13 +01002498 return PTR_ERR(ctx_obj);
Oscar Mateo8c8579172014-07-24 17:04:14 +01002499 }
2500
Chris Wilsona01cb372017-01-16 15:21:30 +00002501 vma = i915_vma_instance(ctx_obj, &ctx->i915->ggtt.base, NULL);
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002502 if (IS_ERR(vma)) {
2503 ret = PTR_ERR(vma);
2504 goto error_deref_obj;
2505 }
2506
Chris Wilson7e37f882016-08-02 22:50:21 +01002507 ring = intel_engine_create_ring(engine, ctx->ring_size);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002508 if (IS_ERR(ring)) {
2509 ret = PTR_ERR(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002510 goto error_deref_obj;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002511 }
2512
Chris Wilsondca33ec2016-08-02 22:50:20 +01002513 ret = populate_lr_context(ctx, ctx_obj, engine, ring);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002514 if (ret) {
2515 DRM_DEBUG_DRIVER("Failed to populate LRC: %d\n", ret);
Chris Wilsondca33ec2016-08-02 22:50:20 +01002516 goto error_ring_free;
Oscar Mateo84c23772014-07-24 17:04:15 +01002517 }
2518
Chris Wilsondca33ec2016-08-02 22:50:20 +01002519 ce->ring = ring;
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002520 ce->state = vma;
Oscar Mateoede7d422014-07-24 17:04:12 +01002521
2522 return 0;
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002523
Chris Wilsondca33ec2016-08-02 22:50:20 +01002524error_ring_free:
Chris Wilson7e37f882016-08-02 22:50:21 +01002525 intel_ring_free(ring);
Nick Hoathe84fe802015-09-11 12:53:46 +01002526error_deref_obj:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002527 i915_gem_object_put(ctx_obj);
Oscar Mateo8670d6f2014-07-24 17:04:17 +01002528 return ret;
Oscar Mateoede7d422014-07-24 17:04:12 +01002529}
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002530
Chris Wilson821ed7d2016-09-09 14:11:53 +01002531void intel_lr_context_resume(struct drm_i915_private *dev_priv)
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002532{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002533 struct intel_engine_cs *engine;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002534 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302535 enum intel_engine_id id;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002536
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002537 /* Because we emit WA_TAIL_DWORDS there may be a disparity
2538 * between our bookkeeping in ce->ring->head and ce->ring->tail and
2539 * that stored in context. As we only write new commands from
2540 * ce->ring->tail onwards, everything before that is junk. If the GPU
2541 * starts reading from its RING_HEAD from the context, it may try to
2542 * execute that junk and die.
2543 *
2544 * So to avoid that we reset the context images upon resume. For
2545 * simplicity, we just zero everything out.
2546 */
Chris Wilson829a0af2017-06-20 12:05:45 +01002547 list_for_each_entry(ctx, &dev_priv->contexts.list, link) {
Akash Goel3b3f1652016-10-13 22:44:48 +05302548 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002549 struct intel_context *ce = &ctx->engine[engine->id];
2550 u32 *reg;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002551
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002552 if (!ce->state)
2553 continue;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002554
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002555 reg = i915_gem_object_pin_map(ce->state->obj,
2556 I915_MAP_WB);
2557 if (WARN_ON(IS_ERR(reg)))
2558 continue;
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +01002559
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002560 reg += LRC_STATE_PN * PAGE_SIZE / sizeof(*reg);
2561 reg[CTX_RING_HEAD+1] = 0;
2562 reg[CTX_RING_TAIL+1] = 0;
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002563
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002564 ce->state->obj->mm.dirty = true;
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002565 i915_gem_object_unpin_map(ce->state->obj);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002566
Chris Wilsone6ba9992017-04-25 14:00:49 +01002567 intel_ring_reset(ce->ring, 0);
Chris Wilsonbafb2f72016-09-21 14:51:08 +01002568 }
Thomas Daniel3e5b6f02015-02-16 16:12:53 +00002569 }
2570}