blob: f4588a2c65ac4a28f2e03704358a7079e619c5e0 [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright 2006 Dave Airlie <airlied@linux.ie>
3 * Copyright © 2006-2007 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
22 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 *
25 * Authors:
26 * Eric Anholt <eric@anholt.net>
27 */
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/delay.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040031#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_edid.h>
Chris Wilsonea5b2132010-08-04 13:50:23 +010035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "i915_drv.h"
38#include "intel_sdvo_regs.h"
39
Zhenyu Wang14571b42010-03-30 14:06:33 +080040#define SDVO_TMDS_MASK (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_TMDS1)
41#define SDVO_RGB_MASK (SDVO_OUTPUT_RGB0 | SDVO_OUTPUT_RGB1)
42#define SDVO_LVDS_MASK (SDVO_OUTPUT_LVDS0 | SDVO_OUTPUT_LVDS1)
Chris Wilsona0b1c7a2011-09-30 22:56:41 +010043#define SDVO_TV_MASK (SDVO_OUTPUT_CVBS0 | SDVO_OUTPUT_SVID0 | SDVO_OUTPUT_YPRPB0)
Zhenyu Wang14571b42010-03-30 14:06:33 +080044
45#define SDVO_OUTPUT_MASK (SDVO_TMDS_MASK | SDVO_RGB_MASK | SDVO_LVDS_MASK |\
Akshay Joshi0206e352011-08-16 15:34:10 -040046 SDVO_TV_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080047
48#define IS_TV(c) (c->output_flag & SDVO_TV_MASK)
Chris Wilson139467432011-02-09 20:01:16 +000049#define IS_TMDS(c) (c->output_flag & SDVO_TMDS_MASK)
Zhenyu Wang14571b42010-03-30 14:06:33 +080050#define IS_LVDS(c) (c->output_flag & SDVO_LVDS_MASK)
Chris Wilson32aad862010-08-04 13:50:25 +010051#define IS_TV_OR_LVDS(c) (c->output_flag & (SDVO_TV_MASK | SDVO_LVDS_MASK))
Chris Wilson52220082011-06-20 14:45:50 +010052#define IS_DIGITAL(c) (c->output_flag & (SDVO_TMDS_MASK | SDVO_LVDS_MASK))
Zhenyu Wang14571b42010-03-30 14:06:33 +080053
Jesse Barnes79e53942008-11-07 14:24:08 -080054
Chris Wilson2e88e402010-08-07 11:01:27 +010055static const char *tv_format_names[] = {
Zhao Yakuice6feab2009-08-24 13:50:26 +080056 "NTSC_M" , "NTSC_J" , "NTSC_443",
57 "PAL_B" , "PAL_D" , "PAL_G" ,
58 "PAL_H" , "PAL_I" , "PAL_M" ,
59 "PAL_N" , "PAL_NC" , "PAL_60" ,
60 "SECAM_B" , "SECAM_D" , "SECAM_G" ,
61 "SECAM_K" , "SECAM_K1", "SECAM_L" ,
62 "SECAM_60"
63};
64
65#define TV_FORMAT_NUM (sizeof(tv_format_names) / sizeof(*tv_format_names))
66
Chris Wilsonea5b2132010-08-04 13:50:23 +010067struct intel_sdvo {
68 struct intel_encoder base;
69
Chris Wilsonf899fc62010-07-20 15:44:45 -070070 struct i2c_adapter *i2c;
Keith Packardf9c10a92009-05-30 12:16:25 -070071 u8 slave_addr;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080072
Chris Wilsone957d772010-09-24 12:52:03 +010073 struct i2c_adapter ddc;
74
Jesse Barnese2f0ba92009-02-02 15:11:52 -080075 /* Register for the SDVO device: SDVOB or SDVOC */
Daniel Vettereef4eac2012-03-23 23:43:35 +010076 uint32_t sdvo_reg;
Jesse Barnes79e53942008-11-07 14:24:08 -080077
Jesse Barnese2f0ba92009-02-02 15:11:52 -080078 /* Active outputs controlled by this SDVO output */
79 uint16_t controlled_output;
Jesse Barnes79e53942008-11-07 14:24:08 -080080
Jesse Barnese2f0ba92009-02-02 15:11:52 -080081 /*
82 * Capabilities of the SDVO device returned by
83 * i830_sdvo_get_capabilities()
84 */
Jesse Barnes79e53942008-11-07 14:24:08 -080085 struct intel_sdvo_caps caps;
Jesse Barnese2f0ba92009-02-02 15:11:52 -080086
87 /* Pixel clock limitations reported by the SDVO device, in kHz */
Jesse Barnes79e53942008-11-07 14:24:08 -080088 int pixel_clock_min, pixel_clock_max;
89
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +080090 /*
91 * For multiple function SDVO device,
92 * this is for current attached outputs.
93 */
94 uint16_t attached_output;
95
Simon Farnsworthcc68c812011-09-21 17:13:30 +010096 /*
97 * Hotplug activation bits for this device
98 */
Jani Nikula5fa7ac92012-08-29 16:43:58 +030099 uint16_t hotplug_active;
Simon Farnsworthcc68c812011-09-21 17:13:30 +0100100
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800101 /**
Chris Wilsone953fd72011-02-21 22:23:52 +0000102 * This is used to select the color range of RBG outputs in HDMI mode.
103 * It is only valid when using TMDS encoding and 8 bit per color mode.
104 */
105 uint32_t color_range;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200106 bool color_range_auto;
Chris Wilsone953fd72011-02-21 22:23:52 +0000107
108 /**
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800109 * This is set if we're going to treat the device as TV-out.
110 *
111 * While we have these nice friendly flags for output types that ought
112 * to decide this for us, the S-Video output on our HDMI+S-Video card
113 * shows up as RGB1 (VGA).
114 */
115 bool is_tv;
116
Daniel Vettereef4eac2012-03-23 23:43:35 +0100117 /* On different gens SDVOB is at different places. */
118 bool is_sdvob;
119
Zhao Yakuice6feab2009-08-24 13:50:26 +0800120 /* This is for current tv format name */
Chris Wilson40039752010-08-04 13:50:26 +0100121 int tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +0800122
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800123 /**
124 * This is set if we treat the device as HDMI, instead of DVI.
125 */
126 bool is_hdmi;
Chris Wilsonda79de92010-11-22 11:12:46 +0000127 bool has_hdmi_monitor;
128 bool has_hdmi_audio;
Ville Syrjäläabedc072013-01-17 16:31:31 +0200129 bool rgb_quant_range_selectable;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800130
Ma Ling7086c872009-05-13 11:20:06 +0800131 /**
Chris Wilson6c9547f2010-08-25 10:05:17 +0100132 * This is set if we detect output of sdvo device as LVDS and
133 * have a valid fixed mode to use with the panel.
Ma Ling7086c872009-05-13 11:20:06 +0800134 */
135 bool is_lvds;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800136
137 /**
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800138 * This is sdvo fixed pannel mode pointer
139 */
140 struct drm_display_mode *sdvo_lvds_fixed_mode;
141
Eric Anholtc751ce42010-03-25 11:48:48 -0700142 /* DDC bus used by this SDVO encoder */
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800143 uint8_t ddc_bus;
Egbert Eiche7518232012-10-13 14:29:31 +0200144
145 /*
146 * the sdvo flag gets lost in round trip: dtd->adjusted_mode->dtd
147 */
148 uint8_t dtd_sdvo_flags;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800149};
150
151struct intel_sdvo_connector {
Chris Wilson615fb932010-08-04 13:50:24 +0100152 struct intel_connector base;
153
Zhenyu Wang14571b42010-03-30 14:06:33 +0800154 /* Mark the type of connector */
155 uint16_t output_flag;
156
Daniel Vetterc3e5f672012-02-23 17:14:47 +0100157 enum hdmi_force_audio force_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +0100158
Zhenyu Wang14571b42010-03-30 14:06:33 +0800159 /* This contains all current supported TV format */
Chris Wilson40039752010-08-04 13:50:26 +0100160 u8 tv_format_supported[TV_FORMAT_NUM];
Zhenyu Wang14571b42010-03-30 14:06:33 +0800161 int format_supported_num;
Chris Wilsonc5521702010-08-04 13:50:28 +0100162 struct drm_property *tv_format;
Zhenyu Wang14571b42010-03-30 14:06:33 +0800163
Zhao Yakuib9219c52009-09-10 15:45:46 +0800164 /* add the property for the SDVO-TV */
Chris Wilsonc5521702010-08-04 13:50:28 +0100165 struct drm_property *left;
166 struct drm_property *right;
167 struct drm_property *top;
168 struct drm_property *bottom;
169 struct drm_property *hpos;
170 struct drm_property *vpos;
171 struct drm_property *contrast;
172 struct drm_property *saturation;
173 struct drm_property *hue;
174 struct drm_property *sharpness;
175 struct drm_property *flicker_filter;
176 struct drm_property *flicker_filter_adaptive;
177 struct drm_property *flicker_filter_2d;
178 struct drm_property *tv_chroma_filter;
179 struct drm_property *tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100180 struct drm_property *dot_crawl;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800181
182 /* add the property for the SDVO-TV/LVDS */
Chris Wilsonc5521702010-08-04 13:50:28 +0100183 struct drm_property *brightness;
Zhao Yakuib9219c52009-09-10 15:45:46 +0800184
185 /* Add variable to record current setting for the above property */
186 u32 left_margin, right_margin, top_margin, bottom_margin;
Chris Wilsonc5521702010-08-04 13:50:28 +0100187
Zhao Yakuib9219c52009-09-10 15:45:46 +0800188 /* this is to get the range of margin.*/
189 u32 max_hscan, max_vscan;
190 u32 max_hpos, cur_hpos;
191 u32 max_vpos, cur_vpos;
192 u32 cur_brightness, max_brightness;
193 u32 cur_contrast, max_contrast;
194 u32 cur_saturation, max_saturation;
195 u32 cur_hue, max_hue;
Chris Wilsonc5521702010-08-04 13:50:28 +0100196 u32 cur_sharpness, max_sharpness;
197 u32 cur_flicker_filter, max_flicker_filter;
198 u32 cur_flicker_filter_adaptive, max_flicker_filter_adaptive;
199 u32 cur_flicker_filter_2d, max_flicker_filter_2d;
200 u32 cur_tv_chroma_filter, max_tv_chroma_filter;
201 u32 cur_tv_luma_filter, max_tv_luma_filter;
Chris Wilsone0442182010-08-04 13:50:29 +0100202 u32 cur_dot_crawl, max_dot_crawl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800203};
204
Chris Wilson890f3352010-09-14 16:46:59 +0100205static struct intel_sdvo *to_intel_sdvo(struct drm_encoder *encoder)
Chris Wilsonea5b2132010-08-04 13:50:23 +0100206{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100207 return container_of(encoder, struct intel_sdvo, base.base);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100208}
209
Chris Wilsondf0e9242010-09-09 16:20:55 +0100210static struct intel_sdvo *intel_attached_sdvo(struct drm_connector *connector)
211{
212 return container_of(intel_attached_encoder(connector),
213 struct intel_sdvo, base);
214}
215
Chris Wilson615fb932010-08-04 13:50:24 +0100216static struct intel_sdvo_connector *to_intel_sdvo_connector(struct drm_connector *connector)
217{
218 return container_of(to_intel_connector(connector), struct intel_sdvo_connector, base);
219}
220
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800221static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100222intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags);
Chris Wilson32aad862010-08-04 13:50:25 +0100223static bool
224intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
225 struct intel_sdvo_connector *intel_sdvo_connector,
226 int type);
227static bool
228intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
229 struct intel_sdvo_connector *intel_sdvo_connector);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +0800230
Jesse Barnes79e53942008-11-07 14:24:08 -0800231/**
232 * Writes the SDVOB or SDVOC with the given value, but always writes both
233 * SDVOB and SDVOC to work around apparent hardware issues (according to
234 * comments in the BIOS).
235 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100236static void intel_sdvo_write_sdvox(struct intel_sdvo *intel_sdvo, u32 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800237{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100238 struct drm_device *dev = intel_sdvo->base.base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800239 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -0800240 u32 bval = val, cval = val;
241 int i;
242
Chris Wilsonea5b2132010-08-04 13:50:23 +0100243 if (intel_sdvo->sdvo_reg == PCH_SDVOB) {
244 I915_WRITE(intel_sdvo->sdvo_reg, val);
245 I915_READ(intel_sdvo->sdvo_reg);
Zhao Yakui461ed3c2010-03-30 15:11:33 +0800246 return;
247 }
248
Paulo Zanonie2debe92013-02-18 19:00:27 -0300249 if (intel_sdvo->sdvo_reg == GEN3_SDVOB)
250 cval = I915_READ(GEN3_SDVOC);
251 else
252 bval = I915_READ(GEN3_SDVOB);
253
Jesse Barnes79e53942008-11-07 14:24:08 -0800254 /*
255 * Write the registers twice for luck. Sometimes,
256 * writing them only once doesn't appear to 'stick'.
257 * The BIOS does this too. Yay, magic
258 */
259 for (i = 0; i < 2; i++)
260 {
Paulo Zanonie2debe92013-02-18 19:00:27 -0300261 I915_WRITE(GEN3_SDVOB, bval);
262 I915_READ(GEN3_SDVOB);
263 I915_WRITE(GEN3_SDVOC, cval);
264 I915_READ(GEN3_SDVOC);
Jesse Barnes79e53942008-11-07 14:24:08 -0800265 }
266}
267
Chris Wilson32aad862010-08-04 13:50:25 +0100268static bool intel_sdvo_read_byte(struct intel_sdvo *intel_sdvo, u8 addr, u8 *ch)
Jesse Barnes79e53942008-11-07 14:24:08 -0800269{
Jesse Barnes79e53942008-11-07 14:24:08 -0800270 struct i2c_msg msgs[] = {
271 {
Chris Wilsone957d772010-09-24 12:52:03 +0100272 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800273 .flags = 0,
274 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100275 .buf = &addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800276 },
277 {
Chris Wilsone957d772010-09-24 12:52:03 +0100278 .addr = intel_sdvo->slave_addr,
Jesse Barnes79e53942008-11-07 14:24:08 -0800279 .flags = I2C_M_RD,
280 .len = 1,
Chris Wilsone957d772010-09-24 12:52:03 +0100281 .buf = ch,
Jesse Barnes79e53942008-11-07 14:24:08 -0800282 }
283 };
Chris Wilson32aad862010-08-04 13:50:25 +0100284 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -0800285
Chris Wilsonf899fc62010-07-20 15:44:45 -0700286 if ((ret = i2c_transfer(intel_sdvo->i2c, msgs, 2)) == 2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800287 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -0800288
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800289 DRM_DEBUG_KMS("i2c transfer returned %d\n", ret);
Jesse Barnes79e53942008-11-07 14:24:08 -0800290 return false;
291}
292
Jesse Barnes79e53942008-11-07 14:24:08 -0800293#define SDVO_CMD_NAME_ENTRY(cmd) {cmd, #cmd}
294/** Mapping of command numbers to names, for debug output */
Tobias Klauser005568b2009-02-09 22:02:42 +0100295static const struct _sdvo_cmd_name {
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800296 u8 cmd;
Chris Wilson2e88e402010-08-07 11:01:27 +0100297 const char *name;
Jesse Barnes79e53942008-11-07 14:24:08 -0800298} sdvo_cmd_names[] = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400299 SDVO_CMD_NAME_ENTRY(SDVO_CMD_RESET),
300 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DEVICE_CAPS),
301 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FIRMWARE_REV),
302 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TRAINED_INPUTS),
303 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_OUTPUTS),
304 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_OUTPUTS),
305 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_IN_OUT_MAP),
306 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_IN_OUT_MAP),
307 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ATTACHED_DISPLAYS),
308 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HOT_PLUG_SUPPORT),
309 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ACTIVE_HOT_PLUG),
310 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ACTIVE_HOT_PLUG),
311 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INTERRUPT_EVENT_SOURCE),
312 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_INPUT),
313 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TARGET_OUTPUT),
314 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART1),
315 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_TIMINGS_PART2),
316 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
317 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART2),
318 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_INPUT_TIMINGS_PART1),
319 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART1),
320 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OUTPUT_TIMINGS_PART2),
321 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART1),
322 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_TIMINGS_PART2),
323 SDVO_CMD_NAME_ENTRY(SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING),
324 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1),
325 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2),
326 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE),
327 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OUTPUT_PIXEL_CLOCK_RANGE),
328 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_CLOCK_RATE_MULTS),
329 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CLOCK_RATE_MULT),
330 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CLOCK_RATE_MULT),
331 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_TV_FORMATS),
332 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_FORMAT),
333 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_FORMAT),
334 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_POWER_STATES),
335 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_POWER_STATE),
336 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODER_POWER_STATE),
337 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DISPLAY_POWER_STATE),
338 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTROL_BUS_SWITCH),
339 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT),
340 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SCALED_HDTV_RESOLUTION_SUPPORT),
341 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS),
Chris Wilsonc5521702010-08-04 13:50:28 +0100342
Akshay Joshi0206e352011-08-16 15:34:10 -0400343 /* Add the op code for SDVO enhancements */
344 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HPOS),
345 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HPOS),
346 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HPOS),
347 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_VPOS),
348 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_VPOS),
349 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_VPOS),
350 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SATURATION),
351 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SATURATION),
352 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SATURATION),
353 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_HUE),
354 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HUE),
355 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HUE),
356 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_CONTRAST),
357 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_CONTRAST),
358 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_CONTRAST),
359 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_BRIGHTNESS),
360 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_BRIGHTNESS),
361 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_BRIGHTNESS),
362 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_H),
363 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_H),
364 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_H),
365 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_OVERSCAN_V),
366 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_OVERSCAN_V),
367 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_OVERSCAN_V),
368 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER),
369 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER),
370 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER),
371 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_ADAPTIVE),
372 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_ADAPTIVE),
373 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_ADAPTIVE),
374 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_FLICKER_FILTER_2D),
375 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_FLICKER_FILTER_2D),
376 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_FLICKER_FILTER_2D),
377 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_SHARPNESS),
378 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SHARPNESS),
379 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_SHARPNESS),
380 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_DOT_CRAWL),
381 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_DOT_CRAWL),
382 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_CHROMA_FILTER),
383 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_CHROMA_FILTER),
384 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_CHROMA_FILTER),
385 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_MAX_TV_LUMA_FILTER),
386 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_TV_LUMA_FILTER),
387 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_TV_LUMA_FILTER),
Chris Wilsonc5521702010-08-04 13:50:28 +0100388
Akshay Joshi0206e352011-08-16 15:34:10 -0400389 /* HDMI op code */
390 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_SUPP_ENCODE),
391 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_ENCODE),
392 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_ENCODE),
393 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_PIXEL_REPLI),
394 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_PIXEL_REPLI),
395 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY_CAP),
396 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_COLORIMETRY),
397 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_COLORIMETRY),
398 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_ENCRYPT_PREFER),
399 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_AUDIO_STAT),
400 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_AUDIO_STAT),
401 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INDEX),
402 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_INDEX),
403 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_INFO),
404 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_AV_SPLIT),
405 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_AV_SPLIT),
406 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_TXRATE),
407 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_TXRATE),
408 SDVO_CMD_NAME_ENTRY(SDVO_CMD_SET_HBUF_DATA),
409 SDVO_CMD_NAME_ENTRY(SDVO_CMD_GET_HBUF_DATA),
Jesse Barnes79e53942008-11-07 14:24:08 -0800410};
411
Daniel Vettereef4eac2012-03-23 23:43:35 +0100412#define SDVO_NAME(svdo) ((svdo)->is_sdvob ? "SDVOB" : "SDVOC")
Jesse Barnes79e53942008-11-07 14:24:08 -0800413
Chris Wilsonea5b2132010-08-04 13:50:23 +0100414static void intel_sdvo_debug_write(struct intel_sdvo *intel_sdvo, u8 cmd,
Chris Wilson32aad862010-08-04 13:50:25 +0100415 const void *args, int args_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800416{
Jesse Barnes79e53942008-11-07 14:24:08 -0800417 int i;
418
Zhao Yakui8a4c47f2009-07-20 13:48:04 +0800419 DRM_DEBUG_KMS("%s: W: %02X ",
Chris Wilsonea5b2132010-08-04 13:50:23 +0100420 SDVO_NAME(intel_sdvo), cmd);
Jesse Barnes79e53942008-11-07 14:24:08 -0800421 for (i = 0; i < args_len; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800422 DRM_LOG_KMS("%02X ", ((u8 *)args)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800423 for (; i < 8; i++)
yakui_zhao342dc382009-06-02 14:12:00 +0800424 DRM_LOG_KMS(" ");
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400425 for (i = 0; i < ARRAY_SIZE(sdvo_cmd_names); i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800426 if (cmd == sdvo_cmd_names[i].cmd) {
yakui_zhao342dc382009-06-02 14:12:00 +0800427 DRM_LOG_KMS("(%s)", sdvo_cmd_names[i].name);
Jesse Barnes79e53942008-11-07 14:24:08 -0800428 break;
429 }
430 }
Kulikov Vasiliy04ad3272010-06-28 15:54:56 +0400431 if (i == ARRAY_SIZE(sdvo_cmd_names))
yakui_zhao342dc382009-06-02 14:12:00 +0800432 DRM_LOG_KMS("(%02X)", cmd);
433 DRM_LOG_KMS("\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800434}
Jesse Barnes79e53942008-11-07 14:24:08 -0800435
Jesse Barnes79e53942008-11-07 14:24:08 -0800436static const char *cmd_status_names[] = {
437 "Power on",
438 "Success",
439 "Not supported",
440 "Invalid arg",
441 "Pending",
442 "Target not specified",
443 "Scaling not supported"
444};
445
Chris Wilsone957d772010-09-24 12:52:03 +0100446static bool intel_sdvo_write_cmd(struct intel_sdvo *intel_sdvo, u8 cmd,
447 const void *args, int args_len)
448{
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700449 u8 *buf, status;
450 struct i2c_msg *msgs;
451 int i, ret = true;
452
Alan Cox0274df32012-07-25 13:51:04 +0100453 /* Would be simpler to allocate both in one go ? */
Mihnea Dobrescu-Balaur5c67eeb2013-03-10 14:22:48 +0200454 buf = kzalloc(args_len * 2 + 2, GFP_KERNEL);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700455 if (!buf)
456 return false;
457
458 msgs = kcalloc(args_len + 3, sizeof(*msgs), GFP_KERNEL);
Alan Cox0274df32012-07-25 13:51:04 +0100459 if (!msgs) {
460 kfree(buf);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700461 return false;
Alan Cox0274df32012-07-25 13:51:04 +0100462 }
Chris Wilsone957d772010-09-24 12:52:03 +0100463
464 intel_sdvo_debug_write(intel_sdvo, cmd, args, args_len);
465
466 for (i = 0; i < args_len; i++) {
467 msgs[i].addr = intel_sdvo->slave_addr;
468 msgs[i].flags = 0;
469 msgs[i].len = 2;
470 msgs[i].buf = buf + 2 *i;
471 buf[2*i + 0] = SDVO_I2C_ARG_0 - i;
472 buf[2*i + 1] = ((u8*)args)[i];
473 }
474 msgs[i].addr = intel_sdvo->slave_addr;
475 msgs[i].flags = 0;
476 msgs[i].len = 2;
477 msgs[i].buf = buf + 2*i;
478 buf[2*i + 0] = SDVO_I2C_OPCODE;
479 buf[2*i + 1] = cmd;
480
481 /* the following two are to read the response */
482 status = SDVO_I2C_CMD_STATUS;
483 msgs[i+1].addr = intel_sdvo->slave_addr;
484 msgs[i+1].flags = 0;
485 msgs[i+1].len = 1;
486 msgs[i+1].buf = &status;
487
488 msgs[i+2].addr = intel_sdvo->slave_addr;
489 msgs[i+2].flags = I2C_M_RD;
490 msgs[i+2].len = 1;
491 msgs[i+2].buf = &status;
492
493 ret = i2c_transfer(intel_sdvo->i2c, msgs, i+3);
494 if (ret < 0) {
495 DRM_DEBUG_KMS("I2c transfer returned %d\n", ret);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700496 ret = false;
497 goto out;
Chris Wilsone957d772010-09-24 12:52:03 +0100498 }
499 if (ret != i+3) {
500 /* failure in I2C transfer */
501 DRM_DEBUG_KMS("I2c transfer returned %d/%d\n", ret, i+3);
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700502 ret = false;
Chris Wilsone957d772010-09-24 12:52:03 +0100503 }
504
Ben Widawsky3bf3f452012-04-16 14:07:41 -0700505out:
506 kfree(msgs);
507 kfree(buf);
508 return ret;
Chris Wilsone957d772010-09-24 12:52:03 +0100509}
510
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100511static bool intel_sdvo_read_response(struct intel_sdvo *intel_sdvo,
512 void *response, int response_len)
Jesse Barnes79e53942008-11-07 14:24:08 -0800513{
Chris Wilsonfc373812012-11-23 11:57:56 +0000514 u8 retry = 15; /* 5 quick checks, followed by 10 long checks */
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100515 u8 status;
Zhenyu Wang33b52962009-03-24 14:02:40 +0800516 int i;
Jesse Barnes79e53942008-11-07 14:24:08 -0800517
Chris Wilsond121a5d2011-01-25 15:00:01 +0000518 DRM_DEBUG_KMS("%s: R: ", SDVO_NAME(intel_sdvo));
519
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100520 /*
521 * The documentation states that all commands will be
522 * processed within 15µs, and that we need only poll
523 * the status byte a maximum of 3 times in order for the
524 * command to be complete.
525 *
526 * Check 5 times in case the hardware failed to read the docs.
Chris Wilsonfc373812012-11-23 11:57:56 +0000527 *
528 * Also beware that the first response by many devices is to
529 * reply PENDING and stall for time. TVs are notorious for
530 * requiring longer than specified to complete their replies.
531 * Originally (in the DDX long ago), the delay was only ever 15ms
532 * with an additional delay of 30ms applied for TVs added later after
533 * many experiments. To accommodate both sets of delays, we do a
534 * sequence of slow checks if the device is falling behind and fails
535 * to reply within 5*15µs.
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100536 */
Chris Wilsond121a5d2011-01-25 15:00:01 +0000537 if (!intel_sdvo_read_byte(intel_sdvo,
538 SDVO_I2C_CMD_STATUS,
539 &status))
540 goto log_fail;
541
Chris Wilsonfc373812012-11-23 11:57:56 +0000542 while (status == SDVO_CMD_STATUS_PENDING && --retry) {
543 if (retry < 10)
544 msleep(15);
545 else
546 udelay(15);
547
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100548 if (!intel_sdvo_read_byte(intel_sdvo,
549 SDVO_I2C_CMD_STATUS,
550 &status))
Chris Wilsond121a5d2011-01-25 15:00:01 +0000551 goto log_fail;
552 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100553
Jesse Barnes79e53942008-11-07 14:24:08 -0800554 if (status <= SDVO_CMD_STATUS_SCALING_NOT_SUPP)
yakui_zhao342dc382009-06-02 14:12:00 +0800555 DRM_LOG_KMS("(%s)", cmd_status_names[status]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800556 else
yakui_zhao342dc382009-06-02 14:12:00 +0800557 DRM_LOG_KMS("(??? %d)", status);
Jesse Barnes79e53942008-11-07 14:24:08 -0800558
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100559 if (status != SDVO_CMD_STATUS_SUCCESS)
560 goto log_fail;
Jesse Barnes79e53942008-11-07 14:24:08 -0800561
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100562 /* Read the command response */
563 for (i = 0; i < response_len; i++) {
564 if (!intel_sdvo_read_byte(intel_sdvo,
565 SDVO_I2C_RETURN_0 + i,
566 &((u8 *)response)[i]))
567 goto log_fail;
Chris Wilsone957d772010-09-24 12:52:03 +0100568 DRM_LOG_KMS(" %02X", ((u8 *)response)[i]);
Jesse Barnes79e53942008-11-07 14:24:08 -0800569 }
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100570 DRM_LOG_KMS("\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100571 return true;
572
573log_fail:
Chris Wilsond121a5d2011-01-25 15:00:01 +0000574 DRM_LOG_KMS("... failed\n");
Chris Wilsonb5c616a2010-09-09 19:06:13 +0100575 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800576}
577
Hannes Ederb358d0a2008-12-18 21:18:47 +0100578static int intel_sdvo_get_pixel_multiplier(struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800579{
580 if (mode->clock >= 100000)
581 return 1;
582 else if (mode->clock >= 50000)
583 return 2;
584 else
585 return 4;
586}
587
Chris Wilsone957d772010-09-24 12:52:03 +0100588static bool intel_sdvo_set_control_bus_switch(struct intel_sdvo *intel_sdvo,
589 u8 ddc_bus)
Jesse Barnes79e53942008-11-07 14:24:08 -0800590{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000591 /* This must be the immediately preceding write before the i2c xfer */
Chris Wilsone957d772010-09-24 12:52:03 +0100592 return intel_sdvo_write_cmd(intel_sdvo,
593 SDVO_CMD_SET_CONTROL_BUS_SWITCH,
594 &ddc_bus, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800595}
596
Chris Wilson32aad862010-08-04 13:50:25 +0100597static bool intel_sdvo_set_value(struct intel_sdvo *intel_sdvo, u8 cmd, const void *data, int len)
598{
Chris Wilsond121a5d2011-01-25 15:00:01 +0000599 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, data, len))
600 return false;
601
602 return intel_sdvo_read_response(intel_sdvo, NULL, 0);
Chris Wilson32aad862010-08-04 13:50:25 +0100603}
604
605static bool
606intel_sdvo_get_value(struct intel_sdvo *intel_sdvo, u8 cmd, void *value, int len)
607{
608 if (!intel_sdvo_write_cmd(intel_sdvo, cmd, NULL, 0))
609 return false;
610
611 return intel_sdvo_read_response(intel_sdvo, value, len);
612}
613
614static bool intel_sdvo_set_target_input(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -0800615{
616 struct intel_sdvo_set_target_input_args targets = {0};
Chris Wilson32aad862010-08-04 13:50:25 +0100617 return intel_sdvo_set_value(intel_sdvo,
618 SDVO_CMD_SET_TARGET_INPUT,
619 &targets, sizeof(targets));
Jesse Barnes79e53942008-11-07 14:24:08 -0800620}
621
622/**
623 * Return whether each input is trained.
624 *
625 * This function is making an assumption about the layout of the response,
626 * which should be checked against the docs.
627 */
Chris Wilsonea5b2132010-08-04 13:50:23 +0100628static bool intel_sdvo_get_trained_inputs(struct intel_sdvo *intel_sdvo, bool *input_1, bool *input_2)
Jesse Barnes79e53942008-11-07 14:24:08 -0800629{
630 struct intel_sdvo_get_trained_inputs_response response;
Jesse Barnes79e53942008-11-07 14:24:08 -0800631
Chris Wilson1a3665c2011-01-25 13:59:37 +0000632 BUILD_BUG_ON(sizeof(response) != 1);
Chris Wilson32aad862010-08-04 13:50:25 +0100633 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_TRAINED_INPUTS,
634 &response, sizeof(response)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800635 return false;
636
637 *input_1 = response.input0_trained;
638 *input_2 = response.input1_trained;
639 return true;
640}
641
Chris Wilsonea5b2132010-08-04 13:50:23 +0100642static bool intel_sdvo_set_active_outputs(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800643 u16 outputs)
644{
Chris Wilson32aad862010-08-04 13:50:25 +0100645 return intel_sdvo_set_value(intel_sdvo,
646 SDVO_CMD_SET_ACTIVE_OUTPUTS,
647 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800648}
649
Daniel Vetter4ac41f42012-07-02 14:54:00 +0200650static bool intel_sdvo_get_active_outputs(struct intel_sdvo *intel_sdvo,
651 u16 *outputs)
652{
653 return intel_sdvo_get_value(intel_sdvo,
654 SDVO_CMD_GET_ACTIVE_OUTPUTS,
655 outputs, sizeof(*outputs));
656}
657
Chris Wilsonea5b2132010-08-04 13:50:23 +0100658static bool intel_sdvo_set_encoder_power_state(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800659 int mode)
660{
Chris Wilson32aad862010-08-04 13:50:25 +0100661 u8 state = SDVO_ENCODER_STATE_ON;
Jesse Barnes79e53942008-11-07 14:24:08 -0800662
663 switch (mode) {
664 case DRM_MODE_DPMS_ON:
665 state = SDVO_ENCODER_STATE_ON;
666 break;
667 case DRM_MODE_DPMS_STANDBY:
668 state = SDVO_ENCODER_STATE_STANDBY;
669 break;
670 case DRM_MODE_DPMS_SUSPEND:
671 state = SDVO_ENCODER_STATE_SUSPEND;
672 break;
673 case DRM_MODE_DPMS_OFF:
674 state = SDVO_ENCODER_STATE_OFF;
675 break;
676 }
677
Chris Wilson32aad862010-08-04 13:50:25 +0100678 return intel_sdvo_set_value(intel_sdvo,
679 SDVO_CMD_SET_ENCODER_POWER_STATE, &state, sizeof(state));
Jesse Barnes79e53942008-11-07 14:24:08 -0800680}
681
Chris Wilsonea5b2132010-08-04 13:50:23 +0100682static bool intel_sdvo_get_input_pixel_clock_range(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800683 int *clock_min,
684 int *clock_max)
685{
686 struct intel_sdvo_pixel_clock_range clocks;
Jesse Barnes79e53942008-11-07 14:24:08 -0800687
Chris Wilson1a3665c2011-01-25 13:59:37 +0000688 BUILD_BUG_ON(sizeof(clocks) != 4);
Chris Wilson32aad862010-08-04 13:50:25 +0100689 if (!intel_sdvo_get_value(intel_sdvo,
690 SDVO_CMD_GET_INPUT_PIXEL_CLOCK_RANGE,
691 &clocks, sizeof(clocks)))
Jesse Barnes79e53942008-11-07 14:24:08 -0800692 return false;
693
694 /* Convert the values from units of 10 kHz to kHz. */
695 *clock_min = clocks.min * 10;
696 *clock_max = clocks.max * 10;
Jesse Barnes79e53942008-11-07 14:24:08 -0800697 return true;
698}
699
Chris Wilsonea5b2132010-08-04 13:50:23 +0100700static bool intel_sdvo_set_target_output(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800701 u16 outputs)
702{
Chris Wilson32aad862010-08-04 13:50:25 +0100703 return intel_sdvo_set_value(intel_sdvo,
704 SDVO_CMD_SET_TARGET_OUTPUT,
705 &outputs, sizeof(outputs));
Jesse Barnes79e53942008-11-07 14:24:08 -0800706}
707
Chris Wilsonea5b2132010-08-04 13:50:23 +0100708static bool intel_sdvo_set_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
Jesse Barnes79e53942008-11-07 14:24:08 -0800709 struct intel_sdvo_dtd *dtd)
710{
Chris Wilson32aad862010-08-04 13:50:25 +0100711 return intel_sdvo_set_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
712 intel_sdvo_set_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
Jesse Barnes79e53942008-11-07 14:24:08 -0800713}
714
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700715static bool intel_sdvo_get_timing(struct intel_sdvo *intel_sdvo, u8 cmd,
716 struct intel_sdvo_dtd *dtd)
717{
718 return intel_sdvo_get_value(intel_sdvo, cmd, &dtd->part1, sizeof(dtd->part1)) &&
719 intel_sdvo_get_value(intel_sdvo, cmd + 1, &dtd->part2, sizeof(dtd->part2));
720}
721
Chris Wilsonea5b2132010-08-04 13:50:23 +0100722static bool intel_sdvo_set_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800723 struct intel_sdvo_dtd *dtd)
724{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100725 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800726 SDVO_CMD_SET_INPUT_TIMINGS_PART1, dtd);
727}
728
Chris Wilsonea5b2132010-08-04 13:50:23 +0100729static bool intel_sdvo_set_output_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800730 struct intel_sdvo_dtd *dtd)
731{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100732 return intel_sdvo_set_timing(intel_sdvo,
Jesse Barnes79e53942008-11-07 14:24:08 -0800733 SDVO_CMD_SET_OUTPUT_TIMINGS_PART1, dtd);
734}
735
Jesse Barnes045ac3b2013-05-14 17:08:26 -0700736static bool intel_sdvo_get_input_timing(struct intel_sdvo *intel_sdvo,
737 struct intel_sdvo_dtd *dtd)
738{
739 return intel_sdvo_get_timing(intel_sdvo,
740 SDVO_CMD_GET_INPUT_TIMINGS_PART1, dtd);
741}
742
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800743static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +0100744intel_sdvo_create_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800745 uint16_t clock,
746 uint16_t width,
747 uint16_t height)
748{
749 struct intel_sdvo_preferred_input_timing_args args;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800750
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800751 memset(&args, 0, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800752 args.clock = clock;
753 args.width = width;
754 args.height = height;
Zhenyu Wange642c6f2009-03-24 14:02:42 +0800755 args.interlace = 0;
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800756
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757 if (intel_sdvo->is_lvds &&
758 (intel_sdvo->sdvo_lvds_fixed_mode->hdisplay != width ||
759 intel_sdvo->sdvo_lvds_fixed_mode->vdisplay != height))
ling.ma@intel.com12682a92009-06-30 11:35:35 +0800760 args.scaled = 1;
761
Chris Wilson32aad862010-08-04 13:50:25 +0100762 return intel_sdvo_set_value(intel_sdvo,
763 SDVO_CMD_CREATE_PREFERRED_INPUT_TIMING,
764 &args, sizeof(args));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800765}
766
Chris Wilsonea5b2132010-08-04 13:50:23 +0100767static bool intel_sdvo_get_preferred_input_timing(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800768 struct intel_sdvo_dtd *dtd)
769{
Chris Wilson1a3665c2011-01-25 13:59:37 +0000770 BUILD_BUG_ON(sizeof(dtd->part1) != 8);
771 BUILD_BUG_ON(sizeof(dtd->part2) != 8);
Chris Wilson32aad862010-08-04 13:50:25 +0100772 return intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART1,
773 &dtd->part1, sizeof(dtd->part1)) &&
774 intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_PREFERRED_INPUT_TIMING_PART2,
775 &dtd->part2, sizeof(dtd->part2));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800776}
Jesse Barnes79e53942008-11-07 14:24:08 -0800777
Chris Wilsonea5b2132010-08-04 13:50:23 +0100778static bool intel_sdvo_set_clock_rate_mult(struct intel_sdvo *intel_sdvo, u8 val)
Jesse Barnes79e53942008-11-07 14:24:08 -0800779{
Chris Wilson32aad862010-08-04 13:50:25 +0100780 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_CLOCK_RATE_MULT, &val, 1);
Jesse Barnes79e53942008-11-07 14:24:08 -0800781}
782
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800783static void intel_sdvo_get_dtd_from_mode(struct intel_sdvo_dtd *dtd,
Chris Wilson32aad862010-08-04 13:50:25 +0100784 const struct drm_display_mode *mode)
Jesse Barnes79e53942008-11-07 14:24:08 -0800785{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800786 uint16_t width, height;
787 uint16_t h_blank_len, h_sync_len, v_blank_len, v_sync_len;
788 uint16_t h_sync_offset, v_sync_offset;
Daniel Vetter66518192012-04-01 19:16:18 +0200789 int mode_clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800790
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200791 width = mode->hdisplay;
792 height = mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800793
794 /* do some mode translations */
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200795 h_blank_len = mode->htotal - mode->hdisplay;
796 h_sync_len = mode->hsync_end - mode->hsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800797
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200798 v_blank_len = mode->vtotal - mode->vdisplay;
799 v_sync_len = mode->vsync_end - mode->vsync_start;
Jesse Barnes79e53942008-11-07 14:24:08 -0800800
Daniel Vetterc6ebd4c2012-04-24 18:27:57 +0200801 h_sync_offset = mode->hsync_start - mode->hdisplay;
802 v_sync_offset = mode->vsync_start - mode->vdisplay;
Jesse Barnes79e53942008-11-07 14:24:08 -0800803
Daniel Vetter66518192012-04-01 19:16:18 +0200804 mode_clock = mode->clock;
Daniel Vetter66518192012-04-01 19:16:18 +0200805 mode_clock /= 10;
806 dtd->part1.clock = mode_clock;
807
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800808 dtd->part1.h_active = width & 0xff;
809 dtd->part1.h_blank = h_blank_len & 0xff;
810 dtd->part1.h_high = (((width >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800811 ((h_blank_len >> 8) & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800812 dtd->part1.v_active = height & 0xff;
813 dtd->part1.v_blank = v_blank_len & 0xff;
814 dtd->part1.v_high = (((height >> 8) & 0xf) << 4) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800815 ((v_blank_len >> 8) & 0xf);
816
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800817 dtd->part2.h_sync_off = h_sync_offset & 0xff;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800818 dtd->part2.h_sync_width = h_sync_len & 0xff;
819 dtd->part2.v_sync_off_width = (v_sync_offset & 0xf) << 4 |
Jesse Barnes79e53942008-11-07 14:24:08 -0800820 (v_sync_len & 0xf);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800821 dtd->part2.sync_off_width_high = ((h_sync_offset & 0x300) >> 2) |
Jesse Barnes79e53942008-11-07 14:24:08 -0800822 ((h_sync_len & 0x300) >> 4) | ((v_sync_offset & 0x30) >> 2) |
823 ((v_sync_len & 0x30) >> 4);
824
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800825 dtd->part2.dtd_flags = 0x18;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200826 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
827 dtd->part2.dtd_flags |= DTD_FLAG_INTERLACE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800828 if (mode->flags & DRM_MODE_FLAG_PHSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200829 dtd->part2.dtd_flags |= DTD_FLAG_HSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800830 if (mode->flags & DRM_MODE_FLAG_PVSYNC)
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200831 dtd->part2.dtd_flags |= DTD_FLAG_VSYNC_POSITIVE;
Jesse Barnes79e53942008-11-07 14:24:08 -0800832
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800833 dtd->part2.sdvo_flags = 0;
834 dtd->part2.v_sync_off_high = v_sync_offset & 0xc0;
835 dtd->part2.reserved = 0;
836}
Jesse Barnes79e53942008-11-07 14:24:08 -0800837
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800838static void intel_sdvo_get_mode_from_dtd(struct drm_display_mode * mode,
Chris Wilson32aad862010-08-04 13:50:25 +0100839 const struct intel_sdvo_dtd *dtd)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800840{
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800841 mode->hdisplay = dtd->part1.h_active;
842 mode->hdisplay += ((dtd->part1.h_high >> 4) & 0x0f) << 8;
843 mode->hsync_start = mode->hdisplay + dtd->part2.h_sync_off;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800844 mode->hsync_start += (dtd->part2.sync_off_width_high & 0xc0) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800845 mode->hsync_end = mode->hsync_start + dtd->part2.h_sync_width;
846 mode->hsync_end += (dtd->part2.sync_off_width_high & 0x30) << 4;
847 mode->htotal = mode->hdisplay + dtd->part1.h_blank;
848 mode->htotal += (dtd->part1.h_high & 0xf) << 8;
849
850 mode->vdisplay = dtd->part1.v_active;
851 mode->vdisplay += ((dtd->part1.v_high >> 4) & 0x0f) << 8;
852 mode->vsync_start = mode->vdisplay;
853 mode->vsync_start += (dtd->part2.v_sync_off_width >> 4) & 0xf;
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800854 mode->vsync_start += (dtd->part2.sync_off_width_high & 0x0c) << 2;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800855 mode->vsync_start += dtd->part2.v_sync_off_high & 0xc0;
856 mode->vsync_end = mode->vsync_start +
857 (dtd->part2.v_sync_off_width & 0xf);
858 mode->vsync_end += (dtd->part2.sync_off_width_high & 0x3) << 4;
859 mode->vtotal = mode->vdisplay + dtd->part1.v_blank;
860 mode->vtotal += (dtd->part1.v_high & 0xf) << 8;
861
862 mode->clock = dtd->part1.clock * 10;
863
Zhenyu Wang171a9e92009-03-24 14:02:41 +0800864 mode->flags &= ~(DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC);
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200865 if (dtd->part2.dtd_flags & DTD_FLAG_INTERLACE)
866 mode->flags |= DRM_MODE_FLAG_INTERLACE;
867 if (dtd->part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800868 mode->flags |= DRM_MODE_FLAG_PHSYNC;
Daniel Vetter59d92bf2012-05-12 22:22:58 +0200869 if (dtd->part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800870 mode->flags |= DRM_MODE_FLAG_PVSYNC;
871}
872
Chris Wilsone27d8532010-10-22 09:15:22 +0100873static bool intel_sdvo_check_supp_encode(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800874{
Chris Wilsone27d8532010-10-22 09:15:22 +0100875 struct intel_sdvo_encode encode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800876
Chris Wilson1a3665c2011-01-25 13:59:37 +0000877 BUILD_BUG_ON(sizeof(encode) != 2);
Chris Wilsone27d8532010-10-22 09:15:22 +0100878 return intel_sdvo_get_value(intel_sdvo,
879 SDVO_CMD_GET_SUPP_ENCODE,
880 &encode, sizeof(encode));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800881}
882
Chris Wilsonea5b2132010-08-04 13:50:23 +0100883static bool intel_sdvo_set_encode(struct intel_sdvo *intel_sdvo,
Eric Anholtc751ce42010-03-25 11:48:48 -0700884 uint8_t mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800885{
Chris Wilson32aad862010-08-04 13:50:25 +0100886 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_ENCODE, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800887}
888
Chris Wilsonea5b2132010-08-04 13:50:23 +0100889static bool intel_sdvo_set_colorimetry(struct intel_sdvo *intel_sdvo,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800890 uint8_t mode)
891{
Chris Wilson32aad862010-08-04 13:50:25 +0100892 return intel_sdvo_set_value(intel_sdvo, SDVO_CMD_SET_COLORIMETRY, &mode, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800893}
894
895#if 0
Chris Wilsonea5b2132010-08-04 13:50:23 +0100896static void intel_sdvo_dump_hdmi_buf(struct intel_sdvo *intel_sdvo)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800897{
898 int i, j;
899 uint8_t set_buf_index[2];
900 uint8_t av_split;
901 uint8_t buf_size;
902 uint8_t buf[48];
903 uint8_t *pos;
904
Chris Wilson32aad862010-08-04 13:50:25 +0100905 intel_sdvo_get_value(encoder, SDVO_CMD_GET_HBUF_AV_SPLIT, &av_split, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800906
907 for (i = 0; i <= av_split; i++) {
908 set_buf_index[0] = i; set_buf_index[1] = 0;
Eric Anholtc751ce42010-03-25 11:48:48 -0700909 intel_sdvo_write_cmd(encoder, SDVO_CMD_SET_HBUF_INDEX,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800910 set_buf_index, 2);
Eric Anholtc751ce42010-03-25 11:48:48 -0700911 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_INFO, NULL, 0);
912 intel_sdvo_read_response(encoder, &buf_size, 1);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800913
914 pos = buf;
915 for (j = 0; j <= buf_size; j += 8) {
Eric Anholtc751ce42010-03-25 11:48:48 -0700916 intel_sdvo_write_cmd(encoder, SDVO_CMD_GET_HBUF_DATA,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800917 NULL, 0);
Eric Anholtc751ce42010-03-25 11:48:48 -0700918 intel_sdvo_read_response(encoder, pos, 8);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800919 pos += 8;
920 }
921 }
922}
923#endif
924
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200925static bool intel_sdvo_write_infoframe(struct intel_sdvo *intel_sdvo,
926 unsigned if_index, uint8_t tx_rate,
927 uint8_t *data, unsigned length)
928{
929 uint8_t set_buf_index[2] = { if_index, 0 };
930 uint8_t hbuf_size, tmp[8];
931 int i;
932
933 if (!intel_sdvo_set_value(intel_sdvo,
934 SDVO_CMD_SET_HBUF_INDEX,
935 set_buf_index, 2))
936 return false;
937
938 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HBUF_INFO,
939 &hbuf_size, 1))
940 return false;
941
942 /* Buffer size is 0 based, hooray! */
943 hbuf_size++;
944
945 DRM_DEBUG_KMS("writing sdvo hbuf: %i, hbuf_size %i, hbuf_size: %i\n",
946 if_index, length, hbuf_size);
947
948 for (i = 0; i < hbuf_size; i += 8) {
949 memset(tmp, 0, 8);
950 if (i < length)
951 memcpy(tmp, data + i, min_t(unsigned, 8, length - i));
952
953 if (!intel_sdvo_set_value(intel_sdvo,
954 SDVO_CMD_SET_HBUF_DATA,
955 tmp, 8))
956 return false;
957 }
958
959 return intel_sdvo_set_value(intel_sdvo,
960 SDVO_CMD_SET_HBUF_TXRATE,
961 &tx_rate, 1);
962}
963
Ville Syrjäläabedc072013-01-17 16:31:31 +0200964static bool intel_sdvo_set_avi_infoframe(struct intel_sdvo *intel_sdvo,
965 const struct drm_display_mode *adjusted_mode)
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800966{
967 struct dip_infoframe avi_if = {
968 .type = DIP_TYPE_AVI,
David Härdeman3c17fe42010-09-24 21:44:32 +0200969 .ver = DIP_VERSION_AVI,
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800970 .len = DIP_LEN_AVI,
971 };
Daniel Vetter81014b92012-05-12 20:22:00 +0200972 uint8_t sdvo_data[4 + sizeof(avi_if.body.avi)];
Daniel Vetter50f3b012013-03-27 00:44:56 +0100973 struct intel_crtc *intel_crtc = to_intel_crtc(intel_sdvo->base.base.crtc);
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800974
Ville Syrjäläabedc072013-01-17 16:31:31 +0200975 if (intel_sdvo->rgb_quant_range_selectable) {
Daniel Vetter50f3b012013-03-27 00:44:56 +0100976 if (intel_crtc->config.limited_color_range)
Ville Syrjäläabedc072013-01-17 16:31:31 +0200977 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_LIMITED;
978 else
979 avi_if.body.avi.ITC_EC_Q_SC |= DIP_AVI_RGB_QUANT_RANGE_FULL;
980 }
981
Ville Syrjälä96b219f2013-03-20 18:10:07 +0200982 avi_if.body.avi.VIC = drm_match_cea_mode(adjusted_mode);
983
David Härdeman3c17fe42010-09-24 21:44:32 +0200984 intel_dip_infoframe_csum(&avi_if);
985
Daniel Vetter81014b92012-05-12 20:22:00 +0200986 /* sdvo spec says that the ecc is handled by the hw, and it looks like
987 * we must not send the ecc field, either. */
988 memcpy(sdvo_data, &avi_if, 3);
989 sdvo_data[3] = avi_if.checksum;
990 memcpy(&sdvo_data[4], &avi_if.body, sizeof(avi_if.body.avi));
991
Daniel Vetterb6e0e542012-10-21 12:52:39 +0200992 return intel_sdvo_write_infoframe(intel_sdvo, SDVO_HBUF_INDEX_AVI_IF,
993 SDVO_HBUF_TX_VSYNC,
994 sdvo_data, sizeof(sdvo_data));
Jesse Barnese2f0ba92009-02-02 15:11:52 -0800995}
996
Chris Wilson32aad862010-08-04 13:50:25 +0100997static bool intel_sdvo_set_tv_format(struct intel_sdvo *intel_sdvo)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +0800998{
Zhao Yakuice6feab2009-08-24 13:50:26 +0800999 struct intel_sdvo_tv_format format;
Chris Wilson40039752010-08-04 13:50:26 +01001000 uint32_t format_map;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001001
Chris Wilson40039752010-08-04 13:50:26 +01001002 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001003 memset(&format, 0, sizeof(format));
Chris Wilson32aad862010-08-04 13:50:25 +01001004 memcpy(&format, &format_map, min(sizeof(format), sizeof(format_map)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001005
Chris Wilson32aad862010-08-04 13:50:25 +01001006 BUILD_BUG_ON(sizeof(format) != 6);
1007 return intel_sdvo_set_value(intel_sdvo,
1008 SDVO_CMD_SET_TV_FORMAT,
1009 &format, sizeof(format));
1010}
Zhao Yakuice6feab2009-08-24 13:50:26 +08001011
Chris Wilson32aad862010-08-04 13:50:25 +01001012static bool
1013intel_sdvo_set_output_timings_from_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001014 const struct drm_display_mode *mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001015{
1016 struct intel_sdvo_dtd output_dtd;
1017
1018 if (!intel_sdvo_set_target_output(intel_sdvo,
1019 intel_sdvo->attached_output))
1020 return false;
1021
1022 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
1023 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1024 return false;
1025
1026 return true;
1027}
1028
Daniel Vetterc9a29692012-04-10 13:55:47 +02001029/* Asks the sdvo controller for the preferred input mode given the output mode.
1030 * Unfortunately we have to set up the full output mode to do that. */
Chris Wilson32aad862010-08-04 13:50:25 +01001031static bool
Daniel Vetterc9a29692012-04-10 13:55:47 +02001032intel_sdvo_get_preferred_input_mode(struct intel_sdvo *intel_sdvo,
Laurent Pincharte811f5a2012-07-17 17:56:50 +02001033 const struct drm_display_mode *mode,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001034 struct drm_display_mode *adjusted_mode)
Chris Wilson32aad862010-08-04 13:50:25 +01001035{
Daniel Vetterc9a29692012-04-10 13:55:47 +02001036 struct intel_sdvo_dtd input_dtd;
1037
Chris Wilson32aad862010-08-04 13:50:25 +01001038 /* Reset the input timing to the screen. Assume always input 0. */
1039 if (!intel_sdvo_set_target_input(intel_sdvo))
1040 return false;
1041
1042 if (!intel_sdvo_create_preferred_input_timing(intel_sdvo,
1043 mode->clock / 10,
1044 mode->hdisplay,
1045 mode->vdisplay))
1046 return false;
1047
1048 if (!intel_sdvo_get_preferred_input_timing(intel_sdvo,
Daniel Vetterc9a29692012-04-10 13:55:47 +02001049 &input_dtd))
Chris Wilson32aad862010-08-04 13:50:25 +01001050 return false;
1051
Daniel Vetterc9a29692012-04-10 13:55:47 +02001052 intel_sdvo_get_mode_from_dtd(adjusted_mode, &input_dtd);
Egbert Eiche7518232012-10-13 14:29:31 +02001053 intel_sdvo->dtd_sdvo_flags = input_dtd.part2.sdvo_flags;
Chris Wilson32aad862010-08-04 13:50:25 +01001054
Chris Wilson32aad862010-08-04 13:50:25 +01001055 return true;
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001056}
1057
Daniel Vetter70484552013-04-30 14:01:41 +02001058static void i9xx_adjust_sdvo_tv_clock(struct intel_crtc_config *pipe_config)
1059{
1060 unsigned dotclock = pipe_config->adjusted_mode.clock;
1061 struct dpll *clock = &pipe_config->dpll;
1062
1063 /* SDVO TV has fixed PLL values depend on its clock range,
1064 this mirrors vbios setting. */
1065 if (dotclock >= 100000 && dotclock < 140500) {
1066 clock->p1 = 2;
1067 clock->p2 = 10;
1068 clock->n = 3;
1069 clock->m1 = 16;
1070 clock->m2 = 8;
1071 } else if (dotclock >= 140500 && dotclock <= 200000) {
1072 clock->p1 = 1;
1073 clock->p2 = 10;
1074 clock->n = 6;
1075 clock->m1 = 12;
1076 clock->m2 = 8;
1077 } else {
1078 WARN(1, "SDVO TV clock out of range: %i\n", dotclock);
1079 }
1080
1081 pipe_config->clock_set = true;
1082}
1083
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001084static bool intel_sdvo_compute_config(struct intel_encoder *encoder,
1085 struct intel_crtc_config *pipe_config)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001086{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001087 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1088 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
1089 struct drm_display_mode *mode = &pipe_config->requested_mode;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001090
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01001091 DRM_DEBUG_KMS("forcing bpc to 8 for SDVO\n");
1092 pipe_config->pipe_bpp = 8*3;
1093
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01001094 if (HAS_PCH_SPLIT(encoder->base.dev))
1095 pipe_config->has_pch_encoder = true;
1096
Chris Wilson32aad862010-08-04 13:50:25 +01001097 /* We need to construct preferred input timings based on our
1098 * output timings. To do that, we have to set the output
1099 * timings, even though this isn't really the right place in
1100 * the sequence to do it. Oh well.
1101 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001102 if (intel_sdvo->is_tv) {
Chris Wilson32aad862010-08-04 13:50:25 +01001103 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo, mode))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001104 return false;
Chris Wilson32aad862010-08-04 13:50:25 +01001105
Daniel Vetterc9a29692012-04-10 13:55:47 +02001106 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1107 mode,
1108 adjusted_mode);
Daniel Vetter09ede542013-04-30 14:01:45 +02001109 pipe_config->sdvo_tv_clock = true;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001110 } else if (intel_sdvo->is_lvds) {
Chris Wilson32aad862010-08-04 13:50:25 +01001111 if (!intel_sdvo_set_output_timings_from_mode(intel_sdvo,
Chris Wilson6c9547f2010-08-25 10:05:17 +01001112 intel_sdvo->sdvo_lvds_fixed_mode))
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001113 return false;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001114
Daniel Vetterc9a29692012-04-10 13:55:47 +02001115 (void) intel_sdvo_get_preferred_input_mode(intel_sdvo,
1116 mode,
1117 adjusted_mode);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001118 }
Chris Wilson32aad862010-08-04 13:50:25 +01001119
1120 /* Make the CRTC code factor in the SDVO pixel multiplier. The
Chris Wilson6c9547f2010-08-25 10:05:17 +01001121 * SDVO device will factor out the multiplier during mode_set.
Chris Wilson32aad862010-08-04 13:50:25 +01001122 */
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001123 pipe_config->pixel_multiplier =
1124 intel_sdvo_get_pixel_multiplier(adjusted_mode);
1125 adjusted_mode->clock *= pipe_config->pixel_multiplier;
Chris Wilson32aad862010-08-04 13:50:25 +01001126
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001127 if (intel_sdvo->color_range_auto) {
1128 /* See CEA-861-E - 5.1 Default Encoding Parameters */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001129 /* FIXME: This bit is only valid when using TMDS encoding and 8
1130 * bit per color mode. */
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001131 if (intel_sdvo->has_hdmi_monitor &&
Thierry Reding18316c82012-12-20 15:41:44 +01001132 drm_match_cea_mode(adjusted_mode) > 1)
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03001133 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02001134 else
1135 intel_sdvo->color_range = 0;
1136 }
1137
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001138 if (intel_sdvo->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +01001139 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001140
Daniel Vetter70484552013-04-30 14:01:41 +02001141 /* Clock computation needs to happen after pixel multiplier. */
1142 if (intel_sdvo->is_tv)
1143 i9xx_adjust_sdvo_tv_clock(pipe_config);
1144
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001145 return true;
1146}
1147
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001148static void intel_sdvo_mode_set(struct intel_encoder *intel_encoder)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001149{
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001150 struct drm_device *dev = intel_encoder->base.dev;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001151 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001152 struct drm_crtc *crtc = intel_encoder->base.crtc;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001153 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001154 struct drm_display_mode *adjusted_mode =
1155 &intel_crtc->config.adjusted_mode;
1156 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
1157 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&intel_encoder->base);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001158 u32 sdvox;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001159 struct intel_sdvo_in_out_map in_out;
Daniel Vetter66518192012-04-01 19:16:18 +02001160 struct intel_sdvo_dtd input_dtd, output_dtd;
Chris Wilson6c9547f2010-08-25 10:05:17 +01001161 int rate;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001162
1163 if (!mode)
1164 return;
1165
1166 /* First, set the input mapping for the first input to our controlled
1167 * output. This is only correct if we're a single-input device, in
1168 * which case the first input is the output from the appropriate SDVO
1169 * channel on the motherboard. In a two-input device, the first input
1170 * will be SDVOB and the second SDVOC.
1171 */
Chris Wilsonea5b2132010-08-04 13:50:23 +01001172 in_out.in0 = intel_sdvo->attached_output;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001173 in_out.in1 = 0;
1174
Pavel Roskinc74696b2010-09-02 14:46:34 -04001175 intel_sdvo_set_value(intel_sdvo,
1176 SDVO_CMD_SET_IN_OUT_MAP,
1177 &in_out, sizeof(in_out));
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001178
Chris Wilson6c9547f2010-08-25 10:05:17 +01001179 /* Set the output timings to the screen */
1180 if (!intel_sdvo_set_target_output(intel_sdvo,
1181 intel_sdvo->attached_output))
1182 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001183
Daniel Vetter66518192012-04-01 19:16:18 +02001184 /* lvds has a special fixed output timing. */
1185 if (intel_sdvo->is_lvds)
1186 intel_sdvo_get_dtd_from_mode(&output_dtd,
1187 intel_sdvo->sdvo_lvds_fixed_mode);
1188 else
1189 intel_sdvo_get_dtd_from_mode(&output_dtd, mode);
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001190 if (!intel_sdvo_set_output_timing(intel_sdvo, &output_dtd))
1191 DRM_INFO("Setting output timings on %s failed\n",
1192 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001193
1194 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01001195 if (!intel_sdvo_set_target_input(intel_sdvo))
1196 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001197
Chris Wilson97aaf912011-01-04 20:10:52 +00001198 if (intel_sdvo->has_hdmi_monitor) {
1199 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_HDMI);
1200 intel_sdvo_set_colorimetry(intel_sdvo,
1201 SDVO_COLORIMETRY_RGB256);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001202 intel_sdvo_set_avi_infoframe(intel_sdvo, adjusted_mode);
Chris Wilson97aaf912011-01-04 20:10:52 +00001203 } else
1204 intel_sdvo_set_encode(intel_sdvo, SDVO_ENCODE_DVI);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001205
Chris Wilson6c9547f2010-08-25 10:05:17 +01001206 if (intel_sdvo->is_tv &&
1207 !intel_sdvo_set_tv_format(intel_sdvo))
1208 return;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001209
Daniel Vetter66518192012-04-01 19:16:18 +02001210 /* We have tried to get input timing in mode_fixup, and filled into
1211 * adjusted_mode.
1212 */
1213 intel_sdvo_get_dtd_from_mode(&input_dtd, adjusted_mode);
Egbert Eiche7518232012-10-13 14:29:31 +02001214 if (intel_sdvo->is_tv || intel_sdvo->is_lvds)
1215 input_dtd.part2.sdvo_flags = intel_sdvo->dtd_sdvo_flags;
Daniel Vetterc8d4bb52012-04-10 13:55:48 +02001216 if (!intel_sdvo_set_input_timing(intel_sdvo, &input_dtd))
1217 DRM_INFO("Setting input timings on %s failed\n",
1218 SDVO_NAME(intel_sdvo));
Jesse Barnes79e53942008-11-07 14:24:08 -08001219
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001220 switch (intel_crtc->config.pixel_multiplier) {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001221 default:
Daniel Vetteref1b4602013-06-01 17:17:04 +02001222 WARN(1, "unknown pixel mutlipler specified\n");
Chris Wilson32aad862010-08-04 13:50:25 +01001223 case 1: rate = SDVO_CLOCK_RATE_MULT_1X; break;
1224 case 2: rate = SDVO_CLOCK_RATE_MULT_2X; break;
1225 case 4: rate = SDVO_CLOCK_RATE_MULT_4X; break;
Jesse Barnes79e53942008-11-07 14:24:08 -08001226 }
Chris Wilson32aad862010-08-04 13:50:25 +01001227 if (!intel_sdvo_set_clock_rate_mult(intel_sdvo, rate))
1228 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08001229
1230 /* Set the SDVO control regs. */
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001231 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoniba68e082012-01-06 19:45:34 -02001232 /* The real mode polarity is set by the SDVO commands, using
1233 * struct intel_sdvo_dtd. */
1234 sdvox = SDVO_VSYNC_ACTIVE_HIGH | SDVO_HSYNC_ACTIVE_HIGH;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001235 if (!HAS_PCH_SPLIT(dev) && intel_sdvo->is_hdmi)
Chris Wilsone953fd72011-02-21 22:23:52 +00001236 sdvox |= intel_sdvo->color_range;
Chris Wilson6714afb2010-12-17 04:10:51 +00001237 if (INTEL_INFO(dev)->gen < 5)
1238 sdvox |= SDVO_BORDER_ENABLE;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001239 } else {
Chris Wilson6c9547f2010-08-25 10:05:17 +01001240 sdvox = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilsonea5b2132010-08-04 13:50:23 +01001241 switch (intel_sdvo->sdvo_reg) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03001242 case GEN3_SDVOB:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001243 sdvox &= SDVOB_PRESERVE_MASK;
1244 break;
Paulo Zanonie2debe92013-02-18 19:00:27 -03001245 case GEN3_SDVOC:
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001246 sdvox &= SDVOC_PRESERVE_MASK;
1247 break;
1248 }
1249 sdvox |= (9 << 19) | SDVO_BORDER_ENABLE;
1250 }
Paulo Zanoni3573c412011-10-14 18:16:22 -03001251
1252 if (INTEL_PCH_TYPE(dev) >= PCH_CPT)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001253 sdvox |= SDVO_PIPE_SEL_CPT(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001254 else
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001255 sdvox |= SDVO_PIPE_SEL(intel_crtc->pipe);
Paulo Zanoni3573c412011-10-14 18:16:22 -03001256
Chris Wilsonda79de92010-11-22 11:12:46 +00001257 if (intel_sdvo->has_hdmi_audio)
Chris Wilson6c9547f2010-08-25 10:05:17 +01001258 sdvox |= SDVO_AUDIO_ENABLE;
Jesse Barnes79e53942008-11-07 14:24:08 -08001259
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001260 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001261 /* done in crtc_mode_set as the dpll_md reg must be written early */
1262 } else if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev)) {
1263 /* done in crtc_mode_set as it lives inside the dpll register */
Jesse Barnes79e53942008-11-07 14:24:08 -08001264 } else {
Daniel Vetter6cc5f342013-03-27 00:44:53 +01001265 sdvox |= (intel_crtc->config.pixel_multiplier - 1)
1266 << SDVO_PORT_MULTIPLY_SHIFT;
Jesse Barnes79e53942008-11-07 14:24:08 -08001267 }
1268
Chris Wilson6714afb2010-12-17 04:10:51 +00001269 if (input_dtd.part2.sdvo_flags & SDVO_NEED_TO_STALL &&
1270 INTEL_INFO(dev)->gen < 5)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001271 sdvox |= SDVO_STALL_SELECT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001272 intel_sdvo_write_sdvox(intel_sdvo, sdvox);
Jesse Barnes79e53942008-11-07 14:24:08 -08001273}
1274
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001275static bool intel_sdvo_connector_get_hw_state(struct intel_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001276{
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001277 struct intel_sdvo_connector *intel_sdvo_connector =
1278 to_intel_sdvo_connector(&connector->base);
1279 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(&connector->base);
1280 u16 active_outputs;
1281
1282 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
1283
1284 if (active_outputs & intel_sdvo_connector->output_flag)
1285 return true;
1286 else
1287 return false;
1288}
1289
1290static bool intel_sdvo_get_hw_state(struct intel_encoder *encoder,
1291 enum pipe *pipe)
1292{
1293 struct drm_device *dev = encoder->base.dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08001294 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001295 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001296 u16 active_outputs;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001297 u32 tmp;
1298
1299 tmp = I915_READ(intel_sdvo->sdvo_reg);
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001300 intel_sdvo_get_active_outputs(intel_sdvo, &active_outputs);
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001301
Egbert Eich7a7d1fb2013-04-04 16:04:02 -04001302 if (!(tmp & SDVO_ENABLE) && (active_outputs == 0))
Daniel Vetter4ac41f42012-07-02 14:54:00 +02001303 return false;
1304
1305 if (HAS_PCH_CPT(dev))
1306 *pipe = PORT_TO_PIPE_CPT(tmp);
1307 else
1308 *pipe = PORT_TO_PIPE(tmp);
1309
1310 return true;
1311}
1312
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001313static void intel_sdvo_get_config(struct intel_encoder *encoder,
1314 struct intel_crtc_config *pipe_config)
1315{
1316 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1317 struct intel_sdvo_dtd dtd;
1318 u32 flags = 0;
1319 bool ret;
1320
1321 ret = intel_sdvo_get_input_timing(intel_sdvo, &dtd);
1322 if (!ret) {
1323 DRM_DEBUG_DRIVER("failed to retrieve SDVO DTD\n");
1324 return;
1325 }
1326
1327 if (dtd.part2.dtd_flags & DTD_FLAG_HSYNC_POSITIVE)
1328 flags |= DRM_MODE_FLAG_PHSYNC;
1329 else
1330 flags |= DRM_MODE_FLAG_NHSYNC;
1331
1332 if (dtd.part2.dtd_flags & DTD_FLAG_VSYNC_POSITIVE)
1333 flags |= DRM_MODE_FLAG_PVSYNC;
1334 else
1335 flags |= DRM_MODE_FLAG_NVSYNC;
1336
1337 pipe_config->adjusted_mode.flags |= flags;
1338}
1339
Daniel Vetterce22c322012-07-01 15:31:04 +02001340static void intel_disable_sdvo(struct intel_encoder *encoder)
1341{
1342 struct drm_i915_private *dev_priv = encoder->base.dev->dev_private;
1343 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001344 u32 temp;
1345
Daniel Vetterce22c322012-07-01 15:31:04 +02001346 intel_sdvo_set_active_outputs(intel_sdvo, 0);
1347 if (0)
1348 intel_sdvo_set_encoder_power_state(intel_sdvo,
1349 DRM_MODE_DPMS_OFF);
1350
1351 temp = I915_READ(intel_sdvo->sdvo_reg);
1352 if ((temp & SDVO_ENABLE) != 0) {
Chris Wilson776ca7c2012-11-21 10:44:23 +00001353 /* HW workaround for IBX, we need to move the port to
1354 * transcoder A before disabling it. */
1355 if (HAS_PCH_IBX(encoder->base.dev)) {
1356 struct drm_crtc *crtc = encoder->base.crtc;
1357 int pipe = crtc ? to_intel_crtc(crtc)->pipe : -1;
1358
1359 if (temp & SDVO_PIPE_B_SELECT) {
1360 temp &= ~SDVO_PIPE_B_SELECT;
1361 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1362 POSTING_READ(intel_sdvo->sdvo_reg);
1363
1364 /* Again we need to write this twice. */
1365 I915_WRITE(intel_sdvo->sdvo_reg, temp);
1366 POSTING_READ(intel_sdvo->sdvo_reg);
1367
1368 /* Transcoder selection bits only update
1369 * effectively on vblank. */
1370 if (crtc)
1371 intel_wait_for_vblank(encoder->base.dev, pipe);
1372 else
1373 msleep(50);
1374 }
1375 }
1376
Daniel Vetterce22c322012-07-01 15:31:04 +02001377 intel_sdvo_write_sdvox(intel_sdvo, temp & ~SDVO_ENABLE);
1378 }
1379}
1380
1381static void intel_enable_sdvo(struct intel_encoder *encoder)
1382{
1383 struct drm_device *dev = encoder->base.dev;
1384 struct drm_i915_private *dev_priv = dev->dev_private;
1385 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
1386 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
1387 u32 temp;
1388 bool input1, input2;
1389 int i;
1390 u8 status;
1391
1392 temp = I915_READ(intel_sdvo->sdvo_reg);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001393 if ((temp & SDVO_ENABLE) == 0) {
1394 /* HW workaround for IBX, we need to move the port
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001395 * to transcoder A before disabling it, so restore it here. */
1396 if (HAS_PCH_IBX(dev))
1397 temp |= SDVO_PIPE_SEL(intel_crtc->pipe);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001398
Daniel Vetterce22c322012-07-01 15:31:04 +02001399 intel_sdvo_write_sdvox(intel_sdvo, temp | SDVO_ENABLE);
Chris Wilson776ca7c2012-11-21 10:44:23 +00001400 }
Daniel Vetterce22c322012-07-01 15:31:04 +02001401 for (i = 0; i < 2; i++)
1402 intel_wait_for_vblank(dev, intel_crtc->pipe);
1403
1404 status = intel_sdvo_get_trained_inputs(intel_sdvo, &input1, &input2);
1405 /* Warn if the device reported failure to sync.
1406 * A lot of SDVO devices fail to notify of sync, but it's
1407 * a given it the status is a success, we succeeded.
1408 */
1409 if (status == SDVO_CMD_STATUS_SUCCESS && !input1) {
1410 DRM_DEBUG_KMS("First %s output reported failure to "
1411 "sync\n", SDVO_NAME(intel_sdvo));
1412 }
1413
1414 if (0)
1415 intel_sdvo_set_encoder_power_state(intel_sdvo,
1416 DRM_MODE_DPMS_ON);
1417 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
1418}
1419
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001420/* Special dpms function to support cloning between dvo/sdvo/crt. */
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001421static void intel_sdvo_dpms(struct drm_connector *connector, int mode)
Jesse Barnes79e53942008-11-07 14:24:08 -08001422{
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001423 struct drm_crtc *crtc;
1424 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1425
1426 /* dvo supports only 2 dpms states. */
1427 if (mode != DRM_MODE_DPMS_ON)
1428 mode = DRM_MODE_DPMS_OFF;
1429
1430 if (mode == connector->dpms)
1431 return;
1432
1433 connector->dpms = mode;
1434
1435 /* Only need to change hw state when actually enabled */
1436 crtc = intel_sdvo->base.base.crtc;
1437 if (!crtc) {
1438 intel_sdvo->base.connectors_active = false;
1439 return;
1440 }
Jesse Barnes79e53942008-11-07 14:24:08 -08001441
Jani Nikula6b1c087b2013-05-28 12:35:02 +03001442 /* We set active outputs manually below in case pipe dpms doesn't change
1443 * due to cloning. */
Jesse Barnes79e53942008-11-07 14:24:08 -08001444 if (mode != DRM_MODE_DPMS_ON) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001445 intel_sdvo_set_active_outputs(intel_sdvo, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08001446 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001447 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08001448
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001449 intel_sdvo->base.connectors_active = false;
1450
1451 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001452 } else {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001453 intel_sdvo->base.connectors_active = true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001454
Daniel Vetterb2cabb02012-07-01 22:42:24 +02001455 intel_crtc_update_dpms(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08001456
1457 if (0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001458 intel_sdvo_set_encoder_power_state(intel_sdvo, mode);
1459 intel_sdvo_set_active_outputs(intel_sdvo, intel_sdvo->attached_output);
Jesse Barnes79e53942008-11-07 14:24:08 -08001460 }
Daniel Vetter0a91ca22012-07-02 21:54:27 +02001461
Daniel Vetterb9805142012-08-31 17:37:33 +02001462 intel_modeset_check_state(connector->dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001463}
1464
Jesse Barnes79e53942008-11-07 14:24:08 -08001465static int intel_sdvo_mode_valid(struct drm_connector *connector,
1466 struct drm_display_mode *mode)
1467{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001468 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001469
1470 if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
1471 return MODE_NO_DBLESCAN;
1472
Chris Wilsonea5b2132010-08-04 13:50:23 +01001473 if (intel_sdvo->pixel_clock_min > mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001474 return MODE_CLOCK_LOW;
1475
Chris Wilsonea5b2132010-08-04 13:50:23 +01001476 if (intel_sdvo->pixel_clock_max < mode->clock)
Jesse Barnes79e53942008-11-07 14:24:08 -08001477 return MODE_CLOCK_HIGH;
1478
Chris Wilson85454232010-08-08 14:28:23 +01001479 if (intel_sdvo->is_lvds) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001480 if (mode->hdisplay > intel_sdvo->sdvo_lvds_fixed_mode->hdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001481 return MODE_PANEL;
1482
Chris Wilsonea5b2132010-08-04 13:50:23 +01001483 if (mode->vdisplay > intel_sdvo->sdvo_lvds_fixed_mode->vdisplay)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001484 return MODE_PANEL;
1485 }
1486
Jesse Barnes79e53942008-11-07 14:24:08 -08001487 return MODE_OK;
1488}
1489
Chris Wilsonea5b2132010-08-04 13:50:23 +01001490static bool intel_sdvo_get_capabilities(struct intel_sdvo *intel_sdvo, struct intel_sdvo_caps *caps)
Jesse Barnes79e53942008-11-07 14:24:08 -08001491{
Chris Wilson1a3665c2011-01-25 13:59:37 +00001492 BUILD_BUG_ON(sizeof(*caps) != 8);
Chris Wilsone957d772010-09-24 12:52:03 +01001493 if (!intel_sdvo_get_value(intel_sdvo,
1494 SDVO_CMD_GET_DEVICE_CAPS,
1495 caps, sizeof(*caps)))
1496 return false;
1497
1498 DRM_DEBUG_KMS("SDVO capabilities:\n"
1499 " vendor_id: %d\n"
1500 " device_id: %d\n"
1501 " device_rev_id: %d\n"
1502 " sdvo_version_major: %d\n"
1503 " sdvo_version_minor: %d\n"
1504 " sdvo_inputs_mask: %d\n"
1505 " smooth_scaling: %d\n"
1506 " sharp_scaling: %d\n"
1507 " up_scaling: %d\n"
1508 " down_scaling: %d\n"
1509 " stall_support: %d\n"
1510 " output_flags: %d\n",
1511 caps->vendor_id,
1512 caps->device_id,
1513 caps->device_rev_id,
1514 caps->sdvo_version_major,
1515 caps->sdvo_version_minor,
1516 caps->sdvo_inputs_mask,
1517 caps->smooth_scaling,
1518 caps->sharp_scaling,
1519 caps->up_scaling,
1520 caps->down_scaling,
1521 caps->stall_support,
1522 caps->output_flags);
1523
1524 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08001525}
1526
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001527static uint16_t intel_sdvo_get_hotplug_support(struct intel_sdvo *intel_sdvo)
Jesse Barnes79e53942008-11-07 14:24:08 -08001528{
Daniel Vetter768b1072012-05-04 11:29:56 +02001529 struct drm_device *dev = intel_sdvo->base.base.dev;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001530 uint16_t hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001531
Daniel Vetter768b1072012-05-04 11:29:56 +02001532 /* HW Erratum: SDVO Hotplug is broken on all i945G chips, there's noise
1533 * on the line. */
1534 if (IS_I945G(dev) || IS_I945GM(dev))
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001535 return 0;
Daniel Vetter768b1072012-05-04 11:29:56 +02001536
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001537 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_HOT_PLUG_SUPPORT,
1538 &hotplug, sizeof(hotplug)))
1539 return 0;
1540
1541 return hotplug;
Jesse Barnes79e53942008-11-07 14:24:08 -08001542}
1543
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001544static void intel_sdvo_enable_hotplug(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08001545{
Simon Farnsworthcc68c812011-09-21 17:13:30 +01001546 struct intel_sdvo *intel_sdvo = to_intel_sdvo(&encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08001547
Jani Nikula5fa7ac92012-08-29 16:43:58 +03001548 intel_sdvo_write_cmd(intel_sdvo, SDVO_CMD_SET_ACTIVE_HOT_PLUG,
1549 &intel_sdvo->hotplug_active, 2);
Jesse Barnes79e53942008-11-07 14:24:08 -08001550}
1551
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001552static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01001553intel_sdvo_multifunc_encoder(struct intel_sdvo *intel_sdvo)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001554{
Chris Wilsonbc652122011-01-25 13:28:29 +00001555 /* Is there more than one type of output? */
Adam Jackson22944882011-06-16 16:36:24 -04001556 return hweight16(intel_sdvo->caps.output_flags) > 1;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001557}
1558
Chris Wilsonf899fc62010-07-20 15:44:45 -07001559static struct edid *
Chris Wilsone957d772010-09-24 12:52:03 +01001560intel_sdvo_get_edid(struct drm_connector *connector)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001561{
Chris Wilsone957d772010-09-24 12:52:03 +01001562 struct intel_sdvo *sdvo = intel_attached_sdvo(connector);
1563 return drm_get_edid(connector, &sdvo->ddc);
Chris Wilsonf899fc62010-07-20 15:44:45 -07001564}
1565
Chris Wilsonff482d82010-09-15 10:40:38 +01001566/* Mac mini hack -- use the same DDC as the analog connector */
1567static struct edid *
1568intel_sdvo_get_analog_edid(struct drm_connector *connector)
1569{
Chris Wilsonf899fc62010-07-20 15:44:45 -07001570 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Chris Wilsonff482d82010-09-15 10:40:38 +01001571
Chris Wilson0c1dab82010-11-23 22:37:01 +00001572 return drm_get_edid(connector,
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08001573 intel_gmbus_get_adapter(dev_priv,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001574 dev_priv->vbt.crt_ddc_pin));
Chris Wilsonff482d82010-09-15 10:40:38 +01001575}
1576
Ben Widawskyc43b5632012-04-16 14:07:40 -07001577static enum drm_connector_status
Adam Jackson8bf38482011-06-16 16:36:25 -04001578intel_sdvo_tmds_sink_detect(struct drm_connector *connector)
Ma Ling9dff6af2009-04-02 13:13:26 +08001579{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001580 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson9d1a9032010-09-14 17:58:19 +01001581 enum drm_connector_status status;
1582 struct edid *edid;
Ma Ling9dff6af2009-04-02 13:13:26 +08001583
Chris Wilsone957d772010-09-24 12:52:03 +01001584 edid = intel_sdvo_get_edid(connector);
Keith Packard57cdaf92009-09-04 13:07:54 +08001585
Chris Wilsonea5b2132010-08-04 13:50:23 +01001586 if (edid == NULL && intel_sdvo_multifunc_encoder(intel_sdvo)) {
Chris Wilsone957d772010-09-24 12:52:03 +01001587 u8 ddc, saved_ddc = intel_sdvo->ddc_bus;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001588
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001589 /*
1590 * Don't use the 1 as the argument of DDC bus switch to get
1591 * the EDID. It is used for SDVO SPD ROM.
1592 */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001593 for (ddc = intel_sdvo->ddc_bus >> 1; ddc > 1; ddc >>= 1) {
Chris Wilsone957d772010-09-24 12:52:03 +01001594 intel_sdvo->ddc_bus = ddc;
1595 edid = intel_sdvo_get_edid(connector);
1596 if (edid)
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001597 break;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001598 }
Chris Wilsone957d772010-09-24 12:52:03 +01001599 /*
1600 * If we found the EDID on the other bus,
1601 * assume that is the correct DDC bus.
1602 */
1603 if (edid == NULL)
1604 intel_sdvo->ddc_bus = saved_ddc;
Zhao Yakui7c3f0a22010-01-08 10:58:20 +08001605 }
Chris Wilson9d1a9032010-09-14 17:58:19 +01001606
1607 /*
1608 * When there is no edid and no monitor is connected with VGA
1609 * port, try to use the CRT ddc to read the EDID for DVI-connector.
Keith Packard57cdaf92009-09-04 13:07:54 +08001610 */
Chris Wilsonff482d82010-09-15 10:40:38 +01001611 if (edid == NULL)
1612 edid = intel_sdvo_get_analog_edid(connector);
Adam Jackson149c36a2010-04-29 14:05:18 -04001613
Chris Wilson2f551c82010-09-15 10:42:50 +01001614 status = connector_status_unknown;
Ma Ling9dff6af2009-04-02 13:13:26 +08001615 if (edid != NULL) {
Adam Jackson149c36a2010-04-29 14:05:18 -04001616 /* DDC bus is shared, match EDID to connector type */
Chris Wilson9d1a9032010-09-14 17:58:19 +01001617 if (edid->input & DRM_EDID_INPUT_DIGITAL) {
1618 status = connector_status_connected;
Chris Wilsonda79de92010-11-22 11:12:46 +00001619 if (intel_sdvo->is_hdmi) {
1620 intel_sdvo->has_hdmi_monitor = drm_detect_hdmi_monitor(edid);
1621 intel_sdvo->has_hdmi_audio = drm_detect_monitor_audio(edid);
Ville Syrjäläabedc072013-01-17 16:31:31 +02001622 intel_sdvo->rgb_quant_range_selectable =
1623 drm_rgb_quant_range_selectable(edid);
Chris Wilsonda79de92010-11-22 11:12:46 +00001624 }
Chris Wilson139467432011-02-09 20:01:16 +00001625 } else
1626 status = connector_status_disconnected;
Chris Wilson9d1a9032010-09-14 17:58:19 +01001627 kfree(edid);
1628 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001629
1630 if (status == connector_status_connected) {
1631 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001632 if (intel_sdvo_connector->force_audio != HDMI_AUDIO_AUTO)
1633 intel_sdvo->has_hdmi_audio = (intel_sdvo_connector->force_audio == HDMI_AUDIO_ON);
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001634 }
1635
ling.ma@intel.com2b8d33f72009-07-29 11:31:18 +08001636 return status;
Ma Ling9dff6af2009-04-02 13:13:26 +08001637}
1638
Chris Wilson52220082011-06-20 14:45:50 +01001639static bool
1640intel_sdvo_connector_matches_edid(struct intel_sdvo_connector *sdvo,
1641 struct edid *edid)
1642{
1643 bool monitor_is_digital = !!(edid->input & DRM_EDID_INPUT_DIGITAL);
1644 bool connector_is_digital = !!IS_DIGITAL(sdvo);
1645
1646 DRM_DEBUG_KMS("connector_is_digital? %d, monitor_is_digital? %d\n",
1647 connector_is_digital, monitor_is_digital);
1648 return connector_is_digital == monitor_is_digital;
1649}
1650
Chris Wilson7b334fc2010-09-09 23:51:02 +01001651static enum drm_connector_status
Chris Wilson930a9e22010-09-14 11:07:23 +01001652intel_sdvo_detect(struct drm_connector *connector, bool force)
Jesse Barnes79e53942008-11-07 14:24:08 -08001653{
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001654 uint16_t response;
Chris Wilsondf0e9242010-09-09 16:20:55 +01001655 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001656 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08001657 enum drm_connector_status ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001658
Chris Wilsonfc373812012-11-23 11:57:56 +00001659 if (!intel_sdvo_get_value(intel_sdvo,
1660 SDVO_CMD_GET_ATTACHED_DISPLAYS,
1661 &response, 2))
Chris Wilson32aad862010-08-04 13:50:25 +01001662 return connector_status_unknown;
Jesse Barnes79e53942008-11-07 14:24:08 -08001663
Chris Wilsone957d772010-09-24 12:52:03 +01001664 DRM_DEBUG_KMS("SDVO response %d %d [%x]\n",
1665 response & 0xff, response >> 8,
1666 intel_sdvo_connector->output_flag);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001667
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001668 if (response == 0)
Jesse Barnes79e53942008-11-07 14:24:08 -08001669 return connector_status_disconnected;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001670
Chris Wilsonea5b2132010-08-04 13:50:23 +01001671 intel_sdvo->attached_output = response;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001672
Chris Wilson97aaf912011-01-04 20:10:52 +00001673 intel_sdvo->has_hdmi_monitor = false;
1674 intel_sdvo->has_hdmi_audio = false;
Ville Syrjäläabedc072013-01-17 16:31:31 +02001675 intel_sdvo->rgb_quant_range_selectable = false;
Chris Wilson97aaf912011-01-04 20:10:52 +00001676
Chris Wilson615fb932010-08-04 13:50:24 +01001677 if ((intel_sdvo_connector->output_flag & response) == 0)
Zhenyu Wang14571b42010-03-30 14:06:33 +08001678 ret = connector_status_disconnected;
Chris Wilson139467432011-02-09 20:01:16 +00001679 else if (IS_TMDS(intel_sdvo_connector))
Adam Jackson8bf38482011-06-16 16:36:25 -04001680 ret = intel_sdvo_tmds_sink_detect(connector);
Chris Wilson139467432011-02-09 20:01:16 +00001681 else {
1682 struct edid *edid;
1683
1684 /* if we have an edid check it matches the connection */
1685 edid = intel_sdvo_get_edid(connector);
1686 if (edid == NULL)
1687 edid = intel_sdvo_get_analog_edid(connector);
1688 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001689 if (intel_sdvo_connector_matches_edid(intel_sdvo_connector,
1690 edid))
Chris Wilson139467432011-02-09 20:01:16 +00001691 ret = connector_status_connected;
Chris Wilson52220082011-06-20 14:45:50 +01001692 else
1693 ret = connector_status_disconnected;
1694
Chris Wilson139467432011-02-09 20:01:16 +00001695 kfree(edid);
1696 } else
1697 ret = connector_status_connected;
1698 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001699
1700 /* May update encoder flag for like clock for SDVO TV, etc.*/
1701 if (ret == connector_status_connected) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001702 intel_sdvo->is_tv = false;
1703 intel_sdvo->is_lvds = false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001704
Daniel Vetter09ede542013-04-30 14:01:45 +02001705 if (response & SDVO_TV_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01001706 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08001707 if (response & SDVO_LVDS_MASK)
Chris Wilson85454232010-08-08 14:28:23 +01001708 intel_sdvo->is_lvds = intel_sdvo->sdvo_lvds_fixed_mode != NULL;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08001709 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08001710
1711 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08001712}
1713
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001714static void intel_sdvo_get_ddc_modes(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08001715{
Chris Wilsonff482d82010-09-15 10:40:38 +01001716 struct edid *edid;
Jesse Barnes79e53942008-11-07 14:24:08 -08001717
1718 /* set the bus switch and get the modes */
Chris Wilsone957d772010-09-24 12:52:03 +01001719 edid = intel_sdvo_get_edid(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001720
Keith Packard57cdaf92009-09-04 13:07:54 +08001721 /*
1722 * Mac mini hack. On this device, the DVI-I connector shares one DDC
1723 * link between analog and digital outputs. So, if the regular SDVO
1724 * DDC fails, check to see if the analog output is disconnected, in
1725 * which case we'll look there for the digital DDC data.
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001726 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001727 if (edid == NULL)
1728 edid = intel_sdvo_get_analog_edid(connector);
1729
Chris Wilsonff482d82010-09-15 10:40:38 +01001730 if (edid != NULL) {
Chris Wilson52220082011-06-20 14:45:50 +01001731 if (intel_sdvo_connector_matches_edid(to_intel_sdvo_connector(connector),
1732 edid)) {
Chris Wilson0c1dab82010-11-23 22:37:01 +00001733 drm_mode_connector_update_edid_property(connector, edid);
1734 drm_add_edid_modes(connector, edid);
1735 }
Chris Wilson139467432011-02-09 20:01:16 +00001736
Chris Wilsonff482d82010-09-15 10:40:38 +01001737 kfree(edid);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001738 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001739}
1740
1741/*
1742 * Set of SDVO TV modes.
1743 * Note! This is in reply order (see loop in get_tv_modes).
1744 * XXX: all 60Hz refresh?
1745 */
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001746static const struct drm_display_mode sdvo_tv_modes[] = {
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001747 { DRM_MODE("320x200", DRM_MODE_TYPE_DRIVER, 5815, 320, 321, 384,
1748 416, 0, 200, 201, 232, 233, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001749 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001750 { DRM_MODE("320x240", DRM_MODE_TYPE_DRIVER, 6814, 320, 321, 384,
1751 416, 0, 240, 241, 272, 273, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001752 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001753 { DRM_MODE("400x300", DRM_MODE_TYPE_DRIVER, 9910, 400, 401, 464,
1754 496, 0, 300, 301, 332, 333, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001755 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001756 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 16913, 640, 641, 704,
1757 736, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001758 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001759 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 19121, 640, 641, 704,
1760 736, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001761 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001762 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 22654, 640, 641, 704,
1763 736, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001764 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001765 { DRM_MODE("704x480", DRM_MODE_TYPE_DRIVER, 24624, 704, 705, 768,
1766 800, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001767 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001768 { DRM_MODE("704x576", DRM_MODE_TYPE_DRIVER, 29232, 704, 705, 768,
1769 800, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001770 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001771 { DRM_MODE("720x350", DRM_MODE_TYPE_DRIVER, 18751, 720, 721, 784,
1772 816, 0, 350, 351, 382, 383, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001773 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001774 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 21199, 720, 721, 784,
1775 816, 0, 400, 401, 432, 433, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001776 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001777 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 25116, 720, 721, 784,
1778 816, 0, 480, 481, 512, 513, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001779 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001780 { DRM_MODE("720x540", DRM_MODE_TYPE_DRIVER, 28054, 720, 721, 784,
1781 816, 0, 540, 541, 572, 573, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001782 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001783 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 29816, 720, 721, 784,
1784 816, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001785 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001786 { DRM_MODE("768x576", DRM_MODE_TYPE_DRIVER, 31570, 768, 769, 832,
1787 864, 0, 576, 577, 608, 609, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001788 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001789 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 34030, 800, 801, 864,
1790 896, 0, 600, 601, 632, 633, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001791 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001792 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 36581, 832, 833, 896,
1793 928, 0, 624, 625, 656, 657, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001794 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001795 { DRM_MODE("920x766", DRM_MODE_TYPE_DRIVER, 48707, 920, 921, 984,
1796 1016, 0, 766, 767, 798, 799, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001797 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001798 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 53827, 1024, 1025, 1088,
1799 1120, 0, 768, 769, 800, 801, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001800 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001801 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 87265, 1280, 1281, 1344,
1802 1376, 0, 1024, 1025, 1056, 1057, 0,
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
1804};
1805
1806static void intel_sdvo_get_tv_modes(struct drm_connector *connector)
1807{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001808 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001809 struct intel_sdvo_sdtv_resolution_request tv_res;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001810 uint32_t reply = 0, format_map = 0;
1811 int i;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001812
1813 /* Read the list of supported input resolutions for the selected TV
1814 * format.
1815 */
Chris Wilson40039752010-08-04 13:50:26 +01001816 format_map = 1 << intel_sdvo->tv_format_index;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001817 memcpy(&tv_res, &format_map,
Chris Wilson32aad862010-08-04 13:50:25 +01001818 min(sizeof(format_map), sizeof(struct intel_sdvo_sdtv_resolution_request)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08001819
Chris Wilson32aad862010-08-04 13:50:25 +01001820 if (!intel_sdvo_set_target_output(intel_sdvo, intel_sdvo->attached_output))
1821 return;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001822
Chris Wilson32aad862010-08-04 13:50:25 +01001823 BUILD_BUG_ON(sizeof(tv_res) != 3);
Chris Wilsone957d772010-09-24 12:52:03 +01001824 if (!intel_sdvo_write_cmd(intel_sdvo,
1825 SDVO_CMD_GET_SDTV_RESOLUTION_SUPPORT,
Chris Wilson32aad862010-08-04 13:50:25 +01001826 &tv_res, sizeof(tv_res)))
1827 return;
1828 if (!intel_sdvo_read_response(intel_sdvo, &reply, 3))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001829 return;
1830
1831 for (i = 0; i < ARRAY_SIZE(sdvo_tv_modes); i++)
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001832 if (reply & (1 << i)) {
1833 struct drm_display_mode *nmode;
1834 nmode = drm_mode_duplicate(connector->dev,
Chris Wilson32aad862010-08-04 13:50:25 +01001835 &sdvo_tv_modes[i]);
Zhenyu Wang7026d4a2009-03-24 14:02:43 +08001836 if (nmode)
1837 drm_mode_probed_add(connector, nmode);
1838 }
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001839}
1840
Ma Ling7086c872009-05-13 11:20:06 +08001841static void intel_sdvo_get_lvds_modes(struct drm_connector *connector)
1842{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001843 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Ma Ling7086c872009-05-13 11:20:06 +08001844 struct drm_i915_private *dev_priv = connector->dev->dev_private;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001845 struct drm_display_mode *newmode;
Ma Ling7086c872009-05-13 11:20:06 +08001846
1847 /*
1848 * Attempt to get the mode list from DDC.
1849 * Assume that the preferred modes are
1850 * arranged in priority order.
1851 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07001852 intel_ddc_get_modes(connector, intel_sdvo->i2c);
Ma Ling7086c872009-05-13 11:20:06 +08001853 if (list_empty(&connector->probed_modes) == false)
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001854 goto end;
Ma Ling7086c872009-05-13 11:20:06 +08001855
1856 /* Fetch modes from VBT */
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001857 if (dev_priv->vbt.sdvo_lvds_vbt_mode != NULL) {
Ma Ling7086c872009-05-13 11:20:06 +08001858 newmode = drm_mode_duplicate(connector->dev,
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001859 dev_priv->vbt.sdvo_lvds_vbt_mode);
Ma Ling7086c872009-05-13 11:20:06 +08001860 if (newmode != NULL) {
1861 /* Guarantee the mode is preferred */
1862 newmode->type = (DRM_MODE_TYPE_PREFERRED |
1863 DRM_MODE_TYPE_DRIVER);
1864 drm_mode_probed_add(connector, newmode);
1865 }
1866 }
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001867
1868end:
1869 list_for_each_entry(newmode, &connector->probed_modes, head) {
1870 if (newmode->type & DRM_MODE_TYPE_PREFERRED) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01001871 intel_sdvo->sdvo_lvds_fixed_mode =
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001872 drm_mode_duplicate(connector->dev, newmode);
Chris Wilson6c9547f2010-08-25 10:05:17 +01001873
Chris Wilson85454232010-08-08 14:28:23 +01001874 intel_sdvo->is_lvds = true;
ling.ma@intel.com12682a92009-06-30 11:35:35 +08001875 break;
1876 }
1877 }
1878
Ma Ling7086c872009-05-13 11:20:06 +08001879}
1880
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001881static int intel_sdvo_get_modes(struct drm_connector *connector)
1882{
Chris Wilson615fb932010-08-04 13:50:24 +01001883 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001884
Chris Wilson615fb932010-08-04 13:50:24 +01001885 if (IS_TV(intel_sdvo_connector))
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001886 intel_sdvo_get_tv_modes(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001887 else if (IS_LVDS(intel_sdvo_connector))
Ma Ling7086c872009-05-13 11:20:06 +08001888 intel_sdvo_get_lvds_modes(connector);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08001889 else
1890 intel_sdvo_get_ddc_modes(connector);
1891
Chris Wilson32aad862010-08-04 13:50:25 +01001892 return !list_empty(&connector->probed_modes);
Jesse Barnes79e53942008-11-07 14:24:08 -08001893}
1894
Chris Wilsonfcc8d672010-08-04 13:50:27 +01001895static void
1896intel_sdvo_destroy_enhance_property(struct drm_connector *connector)
Zhao Yakuib9219c52009-09-10 15:45:46 +08001897{
Chris Wilson615fb932010-08-04 13:50:24 +01001898 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001899 struct drm_device *dev = connector->dev;
1900
Chris Wilsonc5521702010-08-04 13:50:28 +01001901 if (intel_sdvo_connector->left)
1902 drm_property_destroy(dev, intel_sdvo_connector->left);
1903 if (intel_sdvo_connector->right)
1904 drm_property_destroy(dev, intel_sdvo_connector->right);
1905 if (intel_sdvo_connector->top)
1906 drm_property_destroy(dev, intel_sdvo_connector->top);
1907 if (intel_sdvo_connector->bottom)
1908 drm_property_destroy(dev, intel_sdvo_connector->bottom);
1909 if (intel_sdvo_connector->hpos)
1910 drm_property_destroy(dev, intel_sdvo_connector->hpos);
1911 if (intel_sdvo_connector->vpos)
1912 drm_property_destroy(dev, intel_sdvo_connector->vpos);
1913 if (intel_sdvo_connector->saturation)
1914 drm_property_destroy(dev, intel_sdvo_connector->saturation);
1915 if (intel_sdvo_connector->contrast)
1916 drm_property_destroy(dev, intel_sdvo_connector->contrast);
1917 if (intel_sdvo_connector->hue)
1918 drm_property_destroy(dev, intel_sdvo_connector->hue);
1919 if (intel_sdvo_connector->sharpness)
1920 drm_property_destroy(dev, intel_sdvo_connector->sharpness);
1921 if (intel_sdvo_connector->flicker_filter)
1922 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter);
1923 if (intel_sdvo_connector->flicker_filter_2d)
1924 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_2d);
1925 if (intel_sdvo_connector->flicker_filter_adaptive)
1926 drm_property_destroy(dev, intel_sdvo_connector->flicker_filter_adaptive);
1927 if (intel_sdvo_connector->tv_luma_filter)
1928 drm_property_destroy(dev, intel_sdvo_connector->tv_luma_filter);
1929 if (intel_sdvo_connector->tv_chroma_filter)
1930 drm_property_destroy(dev, intel_sdvo_connector->tv_chroma_filter);
Chris Wilsone0442182010-08-04 13:50:29 +01001931 if (intel_sdvo_connector->dot_crawl)
1932 drm_property_destroy(dev, intel_sdvo_connector->dot_crawl);
Chris Wilsonc5521702010-08-04 13:50:28 +01001933 if (intel_sdvo_connector->brightness)
1934 drm_property_destroy(dev, intel_sdvo_connector->brightness);
Zhao Yakuib9219c52009-09-10 15:45:46 +08001935}
1936
Jesse Barnes79e53942008-11-07 14:24:08 -08001937static void intel_sdvo_destroy(struct drm_connector *connector)
1938{
Chris Wilson615fb932010-08-04 13:50:24 +01001939 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001940
Chris Wilsonc5521702010-08-04 13:50:28 +01001941 if (intel_sdvo_connector->tv_format)
Zhao Yakuice6feab2009-08-24 13:50:26 +08001942 drm_property_destroy(connector->dev,
Chris Wilsonc5521702010-08-04 13:50:28 +01001943 intel_sdvo_connector->tv_format);
Zhao Yakuice6feab2009-08-24 13:50:26 +08001944
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08001945 intel_sdvo_destroy_enhance_property(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001946 drm_sysfs_connector_remove(connector);
1947 drm_connector_cleanup(connector);
Jani Nikula4b745b12012-11-12 18:31:36 +02001948 kfree(intel_sdvo_connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08001949}
1950
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001951static bool intel_sdvo_detect_hdmi_audio(struct drm_connector *connector)
1952{
1953 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
1954 struct edid *edid;
1955 bool has_audio = false;
1956
1957 if (!intel_sdvo->is_hdmi)
1958 return false;
1959
1960 edid = intel_sdvo_get_edid(connector);
1961 if (edid != NULL && edid->input & DRM_EDID_INPUT_DIGITAL)
1962 has_audio = drm_detect_monitor_audio(edid);
Jani Nikula38ab8a22012-08-15 12:32:36 +03001963 kfree(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001964
1965 return has_audio;
1966}
1967
Zhao Yakuice6feab2009-08-24 13:50:26 +08001968static int
1969intel_sdvo_set_property(struct drm_connector *connector,
1970 struct drm_property *property,
1971 uint64_t val)
1972{
Chris Wilsondf0e9242010-09-09 16:20:55 +01001973 struct intel_sdvo *intel_sdvo = intel_attached_sdvo(connector);
Chris Wilson615fb932010-08-04 13:50:24 +01001974 struct intel_sdvo_connector *intel_sdvo_connector = to_intel_sdvo_connector(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00001975 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Zhao Yakuib9219c52009-09-10 15:45:46 +08001976 uint16_t temp_value;
Chris Wilson32aad862010-08-04 13:50:25 +01001977 uint8_t cmd;
1978 int ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001979
Rob Clark662595d2012-10-11 20:36:04 -05001980 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilson32aad862010-08-04 13:50:25 +01001981 if (ret)
1982 return ret;
Zhao Yakuice6feab2009-08-24 13:50:26 +08001983
Chris Wilson3f43c482011-05-12 22:17:24 +01001984 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001985 int i = val;
1986 bool has_audio;
1987
1988 if (i == intel_sdvo_connector->force_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001989 return 0;
1990
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001991 intel_sdvo_connector->force_audio = i;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001992
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001993 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001994 has_audio = intel_sdvo_detect_hdmi_audio(connector);
1995 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01001996 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00001997
1998 if (has_audio == intel_sdvo->has_hdmi_audio)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01001999 return 0;
2000
Chris Wilson1aad7ac2011-02-09 18:46:58 +00002001 intel_sdvo->has_hdmi_audio = has_audio;
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002002 goto done;
2003 }
2004
Chris Wilsone953fd72011-02-21 22:23:52 +00002005 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02002006 bool old_auto = intel_sdvo->color_range_auto;
2007 uint32_t old_range = intel_sdvo->color_range;
2008
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002009 switch (val) {
2010 case INTEL_BROADCAST_RGB_AUTO:
2011 intel_sdvo->color_range_auto = true;
2012 break;
2013 case INTEL_BROADCAST_RGB_FULL:
2014 intel_sdvo->color_range_auto = false;
2015 intel_sdvo->color_range = 0;
2016 break;
2017 case INTEL_BROADCAST_RGB_LIMITED:
2018 intel_sdvo->color_range_auto = false;
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002019 /* FIXME: this bit is only valid when using TMDS
2020 * encoding and 8 bit per color mode. */
2021 intel_sdvo->color_range = HDMI_COLOR_RANGE_16_235;
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002022 break;
2023 default:
2024 return -EINVAL;
2025 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02002026
2027 if (old_auto == intel_sdvo->color_range_auto &&
2028 old_range == intel_sdvo->color_range)
2029 return 0;
2030
Zhao Yakuice6feab2009-08-24 13:50:26 +08002031 goto done;
2032 }
2033
Chris Wilsonc5521702010-08-04 13:50:28 +01002034#define CHECK_PROPERTY(name, NAME) \
2035 if (intel_sdvo_connector->name == property) { \
2036 if (intel_sdvo_connector->cur_##name == temp_value) return 0; \
2037 if (intel_sdvo_connector->max_##name < temp_value) return -EINVAL; \
2038 cmd = SDVO_CMD_SET_##NAME; \
2039 intel_sdvo_connector->cur_##name = temp_value; \
2040 goto set_value; \
2041 }
2042
2043 if (property == intel_sdvo_connector->tv_format) {
Chris Wilson32aad862010-08-04 13:50:25 +01002044 if (val >= TV_FORMAT_NUM)
2045 return -EINVAL;
2046
Chris Wilson40039752010-08-04 13:50:26 +01002047 if (intel_sdvo->tv_format_index ==
Chris Wilson615fb932010-08-04 13:50:24 +01002048 intel_sdvo_connector->tv_format_supported[val])
Chris Wilson32aad862010-08-04 13:50:25 +01002049 return 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002050
Chris Wilson40039752010-08-04 13:50:26 +01002051 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[val];
Chris Wilsonc5521702010-08-04 13:50:28 +01002052 goto done;
Chris Wilson32aad862010-08-04 13:50:25 +01002053 } else if (IS_TV_OR_LVDS(intel_sdvo_connector)) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002054 temp_value = val;
Chris Wilsonc5521702010-08-04 13:50:28 +01002055 if (intel_sdvo_connector->left == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002056 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002057 intel_sdvo_connector->right, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002058 if (intel_sdvo_connector->left_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002059 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002060
Chris Wilson615fb932010-08-04 13:50:24 +01002061 intel_sdvo_connector->left_margin = temp_value;
2062 intel_sdvo_connector->right_margin = temp_value;
2063 temp_value = intel_sdvo_connector->max_hscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002064 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002065 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002066 goto set_value;
2067 } else if (intel_sdvo_connector->right == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002068 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002069 intel_sdvo_connector->left, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002070 if (intel_sdvo_connector->right_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002071 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002072
Chris Wilson615fb932010-08-04 13:50:24 +01002073 intel_sdvo_connector->left_margin = temp_value;
2074 intel_sdvo_connector->right_margin = temp_value;
2075 temp_value = intel_sdvo_connector->max_hscan -
2076 intel_sdvo_connector->left_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002077 cmd = SDVO_CMD_SET_OVERSCAN_H;
Chris Wilsonc5521702010-08-04 13:50:28 +01002078 goto set_value;
2079 } else if (intel_sdvo_connector->top == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002080 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002081 intel_sdvo_connector->bottom, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002082 if (intel_sdvo_connector->top_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002083 return 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002084
Chris Wilson615fb932010-08-04 13:50:24 +01002085 intel_sdvo_connector->top_margin = temp_value;
2086 intel_sdvo_connector->bottom_margin = temp_value;
2087 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002088 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002089 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002090 goto set_value;
2091 } else if (intel_sdvo_connector->bottom == property) {
Rob Clark662595d2012-10-11 20:36:04 -05002092 drm_object_property_set_value(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002093 intel_sdvo_connector->top, val);
Chris Wilson615fb932010-08-04 13:50:24 +01002094 if (intel_sdvo_connector->bottom_margin == temp_value)
Chris Wilson32aad862010-08-04 13:50:25 +01002095 return 0;
2096
Chris Wilson615fb932010-08-04 13:50:24 +01002097 intel_sdvo_connector->top_margin = temp_value;
2098 intel_sdvo_connector->bottom_margin = temp_value;
2099 temp_value = intel_sdvo_connector->max_vscan -
Chris Wilsonc5521702010-08-04 13:50:28 +01002100 intel_sdvo_connector->top_margin;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002101 cmd = SDVO_CMD_SET_OVERSCAN_V;
Chris Wilsonc5521702010-08-04 13:50:28 +01002102 goto set_value;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002103 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002104 CHECK_PROPERTY(hpos, HPOS)
2105 CHECK_PROPERTY(vpos, VPOS)
2106 CHECK_PROPERTY(saturation, SATURATION)
2107 CHECK_PROPERTY(contrast, CONTRAST)
2108 CHECK_PROPERTY(hue, HUE)
2109 CHECK_PROPERTY(brightness, BRIGHTNESS)
2110 CHECK_PROPERTY(sharpness, SHARPNESS)
2111 CHECK_PROPERTY(flicker_filter, FLICKER_FILTER)
2112 CHECK_PROPERTY(flicker_filter_2d, FLICKER_FILTER_2D)
2113 CHECK_PROPERTY(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE)
2114 CHECK_PROPERTY(tv_chroma_filter, TV_CHROMA_FILTER)
2115 CHECK_PROPERTY(tv_luma_filter, TV_LUMA_FILTER)
Chris Wilsone0442182010-08-04 13:50:29 +01002116 CHECK_PROPERTY(dot_crawl, DOT_CRAWL)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002117 }
Chris Wilsonc5521702010-08-04 13:50:28 +01002118
2119 return -EINVAL; /* unknown property */
2120
2121set_value:
2122 if (!intel_sdvo_set_value(intel_sdvo, cmd, &temp_value, 2))
2123 return -EIO;
2124
2125
2126done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00002127 if (intel_sdvo->base.base.crtc)
2128 intel_crtc_restore_mode(intel_sdvo->base.base.crtc);
Chris Wilsonc5521702010-08-04 13:50:28 +01002129
Chris Wilson32aad862010-08-04 13:50:25 +01002130 return 0;
Chris Wilsonc5521702010-08-04 13:50:28 +01002131#undef CHECK_PROPERTY
Zhao Yakuice6feab2009-08-24 13:50:26 +08002132}
2133
Jesse Barnes79e53942008-11-07 14:24:08 -08002134static const struct drm_connector_funcs intel_sdvo_connector_funcs = {
Daniel Vetterb2cabb02012-07-01 22:42:24 +02002135 .dpms = intel_sdvo_dpms,
Jesse Barnes79e53942008-11-07 14:24:08 -08002136 .detect = intel_sdvo_detect,
2137 .fill_modes = drm_helper_probe_single_connector_modes,
Zhao Yakuice6feab2009-08-24 13:50:26 +08002138 .set_property = intel_sdvo_set_property,
Jesse Barnes79e53942008-11-07 14:24:08 -08002139 .destroy = intel_sdvo_destroy,
2140};
2141
2142static const struct drm_connector_helper_funcs intel_sdvo_connector_helper_funcs = {
2143 .get_modes = intel_sdvo_get_modes,
2144 .mode_valid = intel_sdvo_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01002145 .best_encoder = intel_best_encoder,
Jesse Barnes79e53942008-11-07 14:24:08 -08002146};
2147
Hannes Ederb358d0a2008-12-18 21:18:47 +01002148static void intel_sdvo_enc_destroy(struct drm_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08002149{
Chris Wilson890f3352010-09-14 16:46:59 +01002150 struct intel_sdvo *intel_sdvo = to_intel_sdvo(encoder);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002151
Chris Wilsonea5b2132010-08-04 13:50:23 +01002152 if (intel_sdvo->sdvo_lvds_fixed_mode != NULL)
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002153 drm_mode_destroy(encoder->dev,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002154 intel_sdvo->sdvo_lvds_fixed_mode);
Zhenyu Wangd2a82a62010-03-29 21:22:55 +08002155
Chris Wilsone957d772010-09-24 12:52:03 +01002156 i2c_del_adapter(&intel_sdvo->ddc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002157 intel_encoder_destroy(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08002158}
2159
2160static const struct drm_encoder_funcs intel_sdvo_enc_funcs = {
2161 .destroy = intel_sdvo_enc_destroy,
2162};
2163
Chris Wilsonb66d8422010-08-12 15:26:41 +01002164static void
2165intel_sdvo_guess_ddc_bus(struct intel_sdvo *sdvo)
2166{
2167 uint16_t mask = 0;
2168 unsigned int num_bits;
2169
2170 /* Make a mask of outputs less than or equal to our own priority in the
2171 * list.
2172 */
2173 switch (sdvo->controlled_output) {
2174 case SDVO_OUTPUT_LVDS1:
2175 mask |= SDVO_OUTPUT_LVDS1;
2176 case SDVO_OUTPUT_LVDS0:
2177 mask |= SDVO_OUTPUT_LVDS0;
2178 case SDVO_OUTPUT_TMDS1:
2179 mask |= SDVO_OUTPUT_TMDS1;
2180 case SDVO_OUTPUT_TMDS0:
2181 mask |= SDVO_OUTPUT_TMDS0;
2182 case SDVO_OUTPUT_RGB1:
2183 mask |= SDVO_OUTPUT_RGB1;
2184 case SDVO_OUTPUT_RGB0:
2185 mask |= SDVO_OUTPUT_RGB0;
2186 break;
2187 }
2188
2189 /* Count bits to find what number we are in the priority list. */
2190 mask &= sdvo->caps.output_flags;
2191 num_bits = hweight16(mask);
2192 /* If more than 3 outputs, default to DDC bus 3 for now. */
2193 if (num_bits > 3)
2194 num_bits = 3;
2195
2196 /* Corresponds to SDVO_CONTROL_BUS_DDCx */
2197 sdvo->ddc_bus = 1 << num_bits;
2198}
Jesse Barnes79e53942008-11-07 14:24:08 -08002199
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002200/**
2201 * Choose the appropriate DDC bus for control bus switch command for this
2202 * SDVO output based on the controlled output.
2203 *
2204 * DDC bus number assignment is in a priority order of RGB outputs, then TMDS
2205 * outputs, then LVDS outputs.
2206 */
2207static void
Adam Jacksonb1083332010-04-23 16:07:40 -04002208intel_sdvo_select_ddc_bus(struct drm_i915_private *dev_priv,
Chris Wilsonea5b2132010-08-04 13:50:23 +01002209 struct intel_sdvo *sdvo, u32 reg)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002210{
Adam Jacksonb1083332010-04-23 16:07:40 -04002211 struct sdvo_device_mapping *mapping;
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002212
Daniel Vettereef4eac2012-03-23 23:43:35 +01002213 if (sdvo->is_sdvob)
Adam Jacksonb1083332010-04-23 16:07:40 -04002214 mapping = &(dev_priv->sdvo_mappings[0]);
2215 else
2216 mapping = &(dev_priv->sdvo_mappings[1]);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002217
Chris Wilsonb66d8422010-08-12 15:26:41 +01002218 if (mapping->initialized)
2219 sdvo->ddc_bus = 1 << ((mapping->ddc_pin & 0xf0) >> 4);
2220 else
2221 intel_sdvo_guess_ddc_bus(sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002222}
2223
Chris Wilsone957d772010-09-24 12:52:03 +01002224static void
2225intel_sdvo_select_i2c_bus(struct drm_i915_private *dev_priv,
2226 struct intel_sdvo *sdvo, u32 reg)
2227{
2228 struct sdvo_device_mapping *mapping;
Adam Jackson46eb3032011-06-16 16:36:23 -04002229 u8 pin;
Chris Wilsone957d772010-09-24 12:52:03 +01002230
Daniel Vettereef4eac2012-03-23 23:43:35 +01002231 if (sdvo->is_sdvob)
Chris Wilsone957d772010-09-24 12:52:03 +01002232 mapping = &dev_priv->sdvo_mappings[0];
2233 else
2234 mapping = &dev_priv->sdvo_mappings[1];
2235
Jani Nikula6cb16122012-10-22 16:12:17 +03002236 if (mapping->initialized && intel_gmbus_is_port_valid(mapping->i2c_pin))
Chris Wilsone957d772010-09-24 12:52:03 +01002237 pin = mapping->i2c_pin;
Jani Nikula6cb16122012-10-22 16:12:17 +03002238 else
2239 pin = GMBUS_PORT_DPB;
Chris Wilsone957d772010-09-24 12:52:03 +01002240
Jani Nikula6cb16122012-10-22 16:12:17 +03002241 sdvo->i2c = intel_gmbus_get_adapter(dev_priv, pin);
2242
2243 /* With gmbus we should be able to drive sdvo i2c at 2MHz, but somehow
2244 * our code totally fails once we start using gmbus. Hence fall back to
2245 * bit banging for now. */
2246 intel_gmbus_force_bit(sdvo->i2c, true);
Chris Wilsone957d772010-09-24 12:52:03 +01002247}
2248
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002249/* undo any changes intel_sdvo_select_i2c_bus() did to sdvo->i2c */
2250static void
2251intel_sdvo_unselect_i2c_bus(struct intel_sdvo *sdvo)
2252{
2253 intel_gmbus_force_bit(sdvo->i2c, false);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002254}
2255
2256static bool
Chris Wilsone27d8532010-10-22 09:15:22 +01002257intel_sdvo_is_hdmi_connector(struct intel_sdvo *intel_sdvo, int device)
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002258{
Chris Wilson97aaf912011-01-04 20:10:52 +00002259 return intel_sdvo_check_supp_encode(intel_sdvo);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002260}
2261
yakui_zhao714605e2009-05-31 17:18:07 +08002262static u8
Daniel Vettereef4eac2012-03-23 23:43:35 +01002263intel_sdvo_get_slave_addr(struct drm_device *dev, struct intel_sdvo *sdvo)
yakui_zhao714605e2009-05-31 17:18:07 +08002264{
2265 struct drm_i915_private *dev_priv = dev->dev_private;
2266 struct sdvo_device_mapping *my_mapping, *other_mapping;
2267
Daniel Vettereef4eac2012-03-23 23:43:35 +01002268 if (sdvo->is_sdvob) {
yakui_zhao714605e2009-05-31 17:18:07 +08002269 my_mapping = &dev_priv->sdvo_mappings[0];
2270 other_mapping = &dev_priv->sdvo_mappings[1];
2271 } else {
2272 my_mapping = &dev_priv->sdvo_mappings[1];
2273 other_mapping = &dev_priv->sdvo_mappings[0];
2274 }
2275
2276 /* If the BIOS described our SDVO device, take advantage of it. */
2277 if (my_mapping->slave_addr)
2278 return my_mapping->slave_addr;
2279
2280 /* If the BIOS only described a different SDVO device, use the
2281 * address that it isn't using.
2282 */
2283 if (other_mapping->slave_addr) {
2284 if (other_mapping->slave_addr == 0x70)
2285 return 0x72;
2286 else
2287 return 0x70;
2288 }
2289
2290 /* No SDVO device info is found for another DVO port,
2291 * so use mapping assumption we had before BIOS parsing.
2292 */
Daniel Vettereef4eac2012-03-23 23:43:35 +01002293 if (sdvo->is_sdvob)
yakui_zhao714605e2009-05-31 17:18:07 +08002294 return 0x70;
2295 else
2296 return 0x72;
2297}
2298
Zhenyu Wang14571b42010-03-30 14:06:33 +08002299static void
Chris Wilsondf0e9242010-09-09 16:20:55 +01002300intel_sdvo_connector_init(struct intel_sdvo_connector *connector,
2301 struct intel_sdvo *encoder)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002302{
Chris Wilsondf0e9242010-09-09 16:20:55 +01002303 drm_connector_init(encoder->base.base.dev,
2304 &connector->base.base,
2305 &intel_sdvo_connector_funcs,
2306 connector->base.base.connector_type);
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002307
Chris Wilsondf0e9242010-09-09 16:20:55 +01002308 drm_connector_helper_add(&connector->base.base,
2309 &intel_sdvo_connector_helper_funcs);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002310
Peter Ross8f4839e2012-01-28 14:49:25 +01002311 connector->base.base.interlace_allowed = 1;
Chris Wilsondf0e9242010-09-09 16:20:55 +01002312 connector->base.base.doublescan_allowed = 0;
2313 connector->base.base.display_info.subpixel_order = SubPixelHorizontalRGB;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002314 connector->base.get_hw_state = intel_sdvo_connector_get_hw_state;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002315
Chris Wilsondf0e9242010-09-09 16:20:55 +01002316 intel_connector_attach_encoder(&connector->base, &encoder->base);
2317 drm_sysfs_connector_add(&connector->base.base);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002318}
2319
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002320static void
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002321intel_sdvo_add_hdmi_properties(struct intel_sdvo *intel_sdvo,
2322 struct intel_sdvo_connector *connector)
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002323{
2324 struct drm_device *dev = connector->base.base.dev;
2325
Chris Wilson3f43c482011-05-12 22:17:24 +01002326 intel_attach_force_audio_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002327 if (INTEL_INFO(dev)->gen >= 4 && IS_MOBILE(dev)) {
Chris Wilsone953fd72011-02-21 22:23:52 +00002328 intel_attach_broadcast_rgb_property(&connector->base.base);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002329 intel_sdvo->color_range_auto = true;
2330 }
Chris Wilson7f36e7e2010-09-19 09:29:33 +01002331}
2332
Zhenyu Wang14571b42010-03-30 14:06:33 +08002333static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002334intel_sdvo_dvi_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002335{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002336 struct drm_encoder *encoder = &intel_sdvo->base.base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002337 struct drm_connector *connector;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002338 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002339 struct intel_connector *intel_connector;
Chris Wilson615fb932010-08-04 13:50:24 +01002340 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002341
Chris Wilson615fb932010-08-04 13:50:24 +01002342 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2343 if (!intel_sdvo_connector)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002344 return false;
2345
Zhenyu Wang14571b42010-03-30 14:06:33 +08002346 if (device == 0) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002347 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS0;
Chris Wilson615fb932010-08-04 13:50:24 +01002348 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS0;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002349 } else if (device == 1) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002350 intel_sdvo->controlled_output |= SDVO_OUTPUT_TMDS1;
Chris Wilson615fb932010-08-04 13:50:24 +01002351 intel_sdvo_connector->output_flag = SDVO_OUTPUT_TMDS1;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002352 }
2353
Chris Wilson615fb932010-08-04 13:50:24 +01002354 intel_connector = &intel_sdvo_connector->base;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002355 connector = &intel_connector->base;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002356 if (intel_sdvo_get_hotplug_support(intel_sdvo) &
2357 intel_sdvo_connector->output_flag) {
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002358 intel_sdvo->hotplug_active |= intel_sdvo_connector->output_flag;
Simon Farnsworthcc68c812011-09-21 17:13:30 +01002359 /* Some SDVO devices have one-shot hotplug interrupts.
2360 * Ensure that they get re-enabled when an interrupt happens.
2361 */
2362 intel_encoder->hot_plug = intel_sdvo_enable_hotplug;
2363 intel_sdvo_enable_hotplug(intel_encoder);
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002364 } else {
Egbert Eich821450c2013-04-16 13:36:55 +02002365 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT | DRM_CONNECTOR_POLL_DISCONNECT;
Jani Nikula5fa7ac92012-08-29 16:43:58 +03002366 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002367 encoder->encoder_type = DRM_MODE_ENCODER_TMDS;
2368 connector->connector_type = DRM_MODE_CONNECTOR_DVID;
2369
Chris Wilsone27d8532010-10-22 09:15:22 +01002370 if (intel_sdvo_is_hdmi_connector(intel_sdvo, device)) {
Zhenyu Wang14571b42010-03-30 14:06:33 +08002371 connector->connector_type = DRM_MODE_CONNECTOR_HDMIA;
Chris Wilsone27d8532010-10-22 09:15:22 +01002372 intel_sdvo->is_hdmi = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002373 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002374
Chris Wilsondf0e9242010-09-09 16:20:55 +01002375 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilsonf797d222010-12-23 09:43:48 +00002376 if (intel_sdvo->is_hdmi)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02002377 intel_sdvo_add_hdmi_properties(intel_sdvo, intel_sdvo_connector);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002378
2379 return true;
2380}
2381
2382static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002383intel_sdvo_tv_init(struct intel_sdvo *intel_sdvo, int type)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002384{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002385 struct drm_encoder *encoder = &intel_sdvo->base.base;
2386 struct drm_connector *connector;
2387 struct intel_connector *intel_connector;
2388 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002389
Chris Wilson615fb932010-08-04 13:50:24 +01002390 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2391 if (!intel_sdvo_connector)
2392 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002393
Chris Wilson615fb932010-08-04 13:50:24 +01002394 intel_connector = &intel_sdvo_connector->base;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002395 connector = &intel_connector->base;
2396 encoder->encoder_type = DRM_MODE_ENCODER_TVDAC;
2397 connector->connector_type = DRM_MODE_CONNECTOR_SVIDEO;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002398
Chris Wilson4ef69c72010-09-09 15:14:28 +01002399 intel_sdvo->controlled_output |= type;
2400 intel_sdvo_connector->output_flag = type;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002401
Chris Wilson4ef69c72010-09-09 15:14:28 +01002402 intel_sdvo->is_tv = true;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002403
Chris Wilsondf0e9242010-09-09 16:20:55 +01002404 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002405
Chris Wilson4ef69c72010-09-09 15:14:28 +01002406 if (!intel_sdvo_tv_create_property(intel_sdvo, intel_sdvo_connector, type))
Chris Wilson32aad862010-08-04 13:50:25 +01002407 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002408
Chris Wilson4ef69c72010-09-09 15:14:28 +01002409 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002410 goto err;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002411
Chris Wilson4ef69c72010-09-09 15:14:28 +01002412 return true;
Chris Wilson32aad862010-08-04 13:50:25 +01002413
2414err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002415 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002416 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002417}
2418
2419static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002420intel_sdvo_analog_init(struct intel_sdvo *intel_sdvo, int device)
Zhenyu Wang14571b42010-03-30 14:06:33 +08002421{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002422 struct drm_encoder *encoder = &intel_sdvo->base.base;
2423 struct drm_connector *connector;
2424 struct intel_connector *intel_connector;
2425 struct intel_sdvo_connector *intel_sdvo_connector;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002426
Chris Wilson615fb932010-08-04 13:50:24 +01002427 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2428 if (!intel_sdvo_connector)
2429 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002430
Chris Wilson615fb932010-08-04 13:50:24 +01002431 intel_connector = &intel_sdvo_connector->base;
2432 connector = &intel_connector->base;
Egbert Eich821450c2013-04-16 13:36:55 +02002433 intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
Chris Wilson4ef69c72010-09-09 15:14:28 +01002434 encoder->encoder_type = DRM_MODE_ENCODER_DAC;
2435 connector->connector_type = DRM_MODE_CONNECTOR_VGA;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002436
Chris Wilson4ef69c72010-09-09 15:14:28 +01002437 if (device == 0) {
2438 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB0;
2439 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB0;
2440 } else if (device == 1) {
2441 intel_sdvo->controlled_output |= SDVO_OUTPUT_RGB1;
2442 intel_sdvo_connector->output_flag = SDVO_OUTPUT_RGB1;
2443 }
Zhenyu Wang14571b42010-03-30 14:06:33 +08002444
Chris Wilsondf0e9242010-09-09 16:20:55 +01002445 intel_sdvo_connector_init(intel_sdvo_connector,
2446 intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002447 return true;
2448}
2449
2450static bool
2451intel_sdvo_lvds_init(struct intel_sdvo *intel_sdvo, int device)
2452{
2453 struct drm_encoder *encoder = &intel_sdvo->base.base;
2454 struct drm_connector *connector;
2455 struct intel_connector *intel_connector;
2456 struct intel_sdvo_connector *intel_sdvo_connector;
2457
2458 intel_sdvo_connector = kzalloc(sizeof(struct intel_sdvo_connector), GFP_KERNEL);
2459 if (!intel_sdvo_connector)
2460 return false;
2461
2462 intel_connector = &intel_sdvo_connector->base;
2463 connector = &intel_connector->base;
2464 encoder->encoder_type = DRM_MODE_ENCODER_LVDS;
2465 connector->connector_type = DRM_MODE_CONNECTOR_LVDS;
2466
2467 if (device == 0) {
2468 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS0;
2469 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS0;
2470 } else if (device == 1) {
2471 intel_sdvo->controlled_output |= SDVO_OUTPUT_LVDS1;
2472 intel_sdvo_connector->output_flag = SDVO_OUTPUT_LVDS1;
2473 }
2474
Chris Wilsondf0e9242010-09-09 16:20:55 +01002475 intel_sdvo_connector_init(intel_sdvo_connector, intel_sdvo);
Chris Wilson4ef69c72010-09-09 15:14:28 +01002476 if (!intel_sdvo_create_enhance_property(intel_sdvo, intel_sdvo_connector))
Chris Wilson32aad862010-08-04 13:50:25 +01002477 goto err;
2478
2479 return true;
2480
2481err:
Chris Wilson123d5c02010-09-23 16:15:21 +01002482 intel_sdvo_destroy(connector);
Chris Wilson32aad862010-08-04 13:50:25 +01002483 return false;
Zhenyu Wang14571b42010-03-30 14:06:33 +08002484}
Zhao Yakui6070a4a2010-02-08 21:35:12 +08002485
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002486static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002487intel_sdvo_output_setup(struct intel_sdvo *intel_sdvo, uint16_t flags)
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002488{
Chris Wilsonea5b2132010-08-04 13:50:23 +01002489 intel_sdvo->is_tv = false;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002490 intel_sdvo->is_lvds = false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002491
Zhenyu Wang14571b42010-03-30 14:06:33 +08002492 /* SDVO requires XXX1 function may not exist unless it has XXX0 function.*/
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002493
Zhenyu Wang14571b42010-03-30 14:06:33 +08002494 if (flags & SDVO_OUTPUT_TMDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002495 if (!intel_sdvo_dvi_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002496 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002497
Zhenyu Wang14571b42010-03-30 14:06:33 +08002498 if ((flags & SDVO_TMDS_MASK) == SDVO_TMDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002499 if (!intel_sdvo_dvi_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002500 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002501
Zhenyu Wang14571b42010-03-30 14:06:33 +08002502 /* TV has no XXX1 function block */
Zhenyu Wanga1f4b7ff2010-03-29 23:16:13 +08002503 if (flags & SDVO_OUTPUT_SVID0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002504 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_SVID0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002505 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002506
Zhenyu Wang14571b42010-03-30 14:06:33 +08002507 if (flags & SDVO_OUTPUT_CVBS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002508 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_CVBS0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002509 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002510
Chris Wilsona0b1c7a2011-09-30 22:56:41 +01002511 if (flags & SDVO_OUTPUT_YPRPB0)
2512 if (!intel_sdvo_tv_init(intel_sdvo, SDVO_OUTPUT_YPRPB0))
2513 return false;
2514
Zhenyu Wang14571b42010-03-30 14:06:33 +08002515 if (flags & SDVO_OUTPUT_RGB0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002516 if (!intel_sdvo_analog_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002517 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002518
Zhenyu Wang14571b42010-03-30 14:06:33 +08002519 if ((flags & SDVO_RGB_MASK) == SDVO_RGB_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002520 if (!intel_sdvo_analog_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002521 return false;
Zhao Yakui2dd87382010-01-27 16:32:46 +08002522
Zhenyu Wang14571b42010-03-30 14:06:33 +08002523 if (flags & SDVO_OUTPUT_LVDS0)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002524 if (!intel_sdvo_lvds_init(intel_sdvo, 0))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002525 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002526
Zhenyu Wang14571b42010-03-30 14:06:33 +08002527 if ((flags & SDVO_LVDS_MASK) == SDVO_LVDS_MASK)
Chris Wilsonea5b2132010-08-04 13:50:23 +01002528 if (!intel_sdvo_lvds_init(intel_sdvo, 1))
Zhenyu Wang14571b42010-03-30 14:06:33 +08002529 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002530
Zhenyu Wang14571b42010-03-30 14:06:33 +08002531 if ((flags & SDVO_OUTPUT_MASK) == 0) {
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002532 unsigned char bytes[2];
2533
Chris Wilsonea5b2132010-08-04 13:50:23 +01002534 intel_sdvo->controlled_output = 0;
2535 memcpy(bytes, &intel_sdvo->caps.output_flags, 2);
Dave Airlie51c8b402009-08-20 13:38:04 +10002536 DRM_DEBUG_KMS("%s: Unknown SDVO output type (0x%02x%02x)\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002537 SDVO_NAME(intel_sdvo),
Dave Airlie51c8b402009-08-20 13:38:04 +10002538 bytes[0], bytes[1]);
Zhenyu Wang14571b42010-03-30 14:06:33 +08002539 return false;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002540 }
Jesse Barnes27f82272011-09-02 12:54:37 -07002541 intel_sdvo->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002542
Zhenyu Wang14571b42010-03-30 14:06:33 +08002543 return true;
ling.ma@intel.comfb7a46f2009-07-23 17:11:34 +08002544}
2545
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002546static void intel_sdvo_output_cleanup(struct intel_sdvo *intel_sdvo)
2547{
2548 struct drm_device *dev = intel_sdvo->base.base.dev;
2549 struct drm_connector *connector, *tmp;
2550
2551 list_for_each_entry_safe(connector, tmp,
2552 &dev->mode_config.connector_list, head) {
2553 if (intel_attached_encoder(connector) == &intel_sdvo->base)
2554 intel_sdvo_destroy(connector);
2555 }
2556}
2557
Chris Wilson32aad862010-08-04 13:50:25 +01002558static bool intel_sdvo_tv_create_property(struct intel_sdvo *intel_sdvo,
2559 struct intel_sdvo_connector *intel_sdvo_connector,
2560 int type)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002561{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002562 struct drm_device *dev = intel_sdvo->base.base.dev;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002563 struct intel_sdvo_tv_format format;
2564 uint32_t format_map, i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002565
Chris Wilson32aad862010-08-04 13:50:25 +01002566 if (!intel_sdvo_set_target_output(intel_sdvo, type))
2567 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002568
Chris Wilson1a3665c2011-01-25 13:59:37 +00002569 BUILD_BUG_ON(sizeof(format) != 6);
Chris Wilson32aad862010-08-04 13:50:25 +01002570 if (!intel_sdvo_get_value(intel_sdvo,
2571 SDVO_CMD_GET_SUPPORTED_TV_FORMATS,
2572 &format, sizeof(format)))
2573 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002574
Chris Wilson32aad862010-08-04 13:50:25 +01002575 memcpy(&format_map, &format, min(sizeof(format_map), sizeof(format)));
Zhao Yakuice6feab2009-08-24 13:50:26 +08002576
2577 if (format_map == 0)
Chris Wilson32aad862010-08-04 13:50:25 +01002578 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002579
Chris Wilson615fb932010-08-04 13:50:24 +01002580 intel_sdvo_connector->format_supported_num = 0;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002581 for (i = 0 ; i < TV_FORMAT_NUM; i++)
Chris Wilson40039752010-08-04 13:50:26 +01002582 if (format_map & (1 << i))
2583 intel_sdvo_connector->tv_format_supported[intel_sdvo_connector->format_supported_num++] = i;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002584
2585
Chris Wilsonc5521702010-08-04 13:50:28 +01002586 intel_sdvo_connector->tv_format =
Chris Wilson32aad862010-08-04 13:50:25 +01002587 drm_property_create(dev, DRM_MODE_PROP_ENUM,
2588 "mode", intel_sdvo_connector->format_supported_num);
Chris Wilsonc5521702010-08-04 13:50:28 +01002589 if (!intel_sdvo_connector->tv_format)
Chris Wilsonfcc8d672010-08-04 13:50:27 +01002590 return false;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002591
Chris Wilson615fb932010-08-04 13:50:24 +01002592 for (i = 0; i < intel_sdvo_connector->format_supported_num; i++)
Zhao Yakuice6feab2009-08-24 13:50:26 +08002593 drm_property_add_enum(
Chris Wilsonc5521702010-08-04 13:50:28 +01002594 intel_sdvo_connector->tv_format, i,
Chris Wilson40039752010-08-04 13:50:26 +01002595 i, tv_format_names[intel_sdvo_connector->tv_format_supported[i]]);
Zhao Yakuice6feab2009-08-24 13:50:26 +08002596
Chris Wilson40039752010-08-04 13:50:26 +01002597 intel_sdvo->tv_format_index = intel_sdvo_connector->tv_format_supported[0];
Rob Clark662595d2012-10-11 20:36:04 -05002598 drm_object_attach_property(&intel_sdvo_connector->base.base.base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002599 intel_sdvo_connector->tv_format, 0);
Chris Wilson32aad862010-08-04 13:50:25 +01002600 return true;
Zhao Yakuice6feab2009-08-24 13:50:26 +08002601
2602}
2603
Chris Wilsonc5521702010-08-04 13:50:28 +01002604#define ENHANCEMENT(name, NAME) do { \
2605 if (enhancements.name) { \
2606 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_MAX_##NAME, &data_value, 4) || \
2607 !intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_##NAME, &response, 2)) \
2608 return false; \
2609 intel_sdvo_connector->max_##name = data_value[0]; \
2610 intel_sdvo_connector->cur_##name = response; \
2611 intel_sdvo_connector->name = \
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002612 drm_property_create_range(dev, 0, #name, 0, data_value[0]); \
Chris Wilsonc5521702010-08-04 13:50:28 +01002613 if (!intel_sdvo_connector->name) return false; \
Rob Clark662595d2012-10-11 20:36:04 -05002614 drm_object_attach_property(&connector->base, \
Chris Wilsonc5521702010-08-04 13:50:28 +01002615 intel_sdvo_connector->name, \
2616 intel_sdvo_connector->cur_##name); \
2617 DRM_DEBUG_KMS(#name ": max %d, default %d, current %d\n", \
2618 data_value[0], data_value[1], response); \
2619 } \
Akshay Joshi0206e352011-08-16 15:34:10 -04002620} while (0)
Chris Wilsonc5521702010-08-04 13:50:28 +01002621
2622static bool
2623intel_sdvo_create_enhance_property_tv(struct intel_sdvo *intel_sdvo,
2624 struct intel_sdvo_connector *intel_sdvo_connector,
2625 struct intel_sdvo_enhancements_reply enhancements)
Zhao Yakuib9219c52009-09-10 15:45:46 +08002626{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002627 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilson32aad862010-08-04 13:50:25 +01002628 struct drm_connector *connector = &intel_sdvo_connector->base.base;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002629 uint16_t response, data_value[2];
2630
Chris Wilsonc5521702010-08-04 13:50:28 +01002631 /* when horizontal overscan is supported, Add the left/right property */
2632 if (enhancements.overscan_h) {
2633 if (!intel_sdvo_get_value(intel_sdvo,
2634 SDVO_CMD_GET_MAX_OVERSCAN_H,
2635 &data_value, 4))
2636 return false;
2637
2638 if (!intel_sdvo_get_value(intel_sdvo,
2639 SDVO_CMD_GET_OVERSCAN_H,
2640 &response, 2))
2641 return false;
2642
2643 intel_sdvo_connector->max_hscan = data_value[0];
2644 intel_sdvo_connector->left_margin = data_value[0] - response;
2645 intel_sdvo_connector->right_margin = intel_sdvo_connector->left_margin;
2646 intel_sdvo_connector->left =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002647 drm_property_create_range(dev, 0, "left_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002648 if (!intel_sdvo_connector->left)
2649 return false;
2650
Rob Clark662595d2012-10-11 20:36:04 -05002651 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002652 intel_sdvo_connector->left,
2653 intel_sdvo_connector->left_margin);
2654
2655 intel_sdvo_connector->right =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002656 drm_property_create_range(dev, 0, "right_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002657 if (!intel_sdvo_connector->right)
2658 return false;
2659
Rob Clark662595d2012-10-11 20:36:04 -05002660 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002661 intel_sdvo_connector->right,
2662 intel_sdvo_connector->right_margin);
2663 DRM_DEBUG_KMS("h_overscan: max %d, "
2664 "default %d, current %d\n",
2665 data_value[0], data_value[1], response);
2666 }
2667
2668 if (enhancements.overscan_v) {
2669 if (!intel_sdvo_get_value(intel_sdvo,
2670 SDVO_CMD_GET_MAX_OVERSCAN_V,
2671 &data_value, 4))
2672 return false;
2673
2674 if (!intel_sdvo_get_value(intel_sdvo,
2675 SDVO_CMD_GET_OVERSCAN_V,
2676 &response, 2))
2677 return false;
2678
2679 intel_sdvo_connector->max_vscan = data_value[0];
2680 intel_sdvo_connector->top_margin = data_value[0] - response;
2681 intel_sdvo_connector->bottom_margin = intel_sdvo_connector->top_margin;
2682 intel_sdvo_connector->top =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002683 drm_property_create_range(dev, 0,
2684 "top_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002685 if (!intel_sdvo_connector->top)
2686 return false;
2687
Rob Clark662595d2012-10-11 20:36:04 -05002688 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002689 intel_sdvo_connector->top,
2690 intel_sdvo_connector->top_margin);
2691
2692 intel_sdvo_connector->bottom =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002693 drm_property_create_range(dev, 0,
2694 "bottom_margin", 0, data_value[0]);
Chris Wilsonc5521702010-08-04 13:50:28 +01002695 if (!intel_sdvo_connector->bottom)
2696 return false;
2697
Rob Clark662595d2012-10-11 20:36:04 -05002698 drm_object_attach_property(&connector->base,
Chris Wilsonc5521702010-08-04 13:50:28 +01002699 intel_sdvo_connector->bottom,
2700 intel_sdvo_connector->bottom_margin);
2701 DRM_DEBUG_KMS("v_overscan: max %d, "
2702 "default %d, current %d\n",
2703 data_value[0], data_value[1], response);
2704 }
2705
2706 ENHANCEMENT(hpos, HPOS);
2707 ENHANCEMENT(vpos, VPOS);
2708 ENHANCEMENT(saturation, SATURATION);
2709 ENHANCEMENT(contrast, CONTRAST);
2710 ENHANCEMENT(hue, HUE);
2711 ENHANCEMENT(sharpness, SHARPNESS);
2712 ENHANCEMENT(brightness, BRIGHTNESS);
2713 ENHANCEMENT(flicker_filter, FLICKER_FILTER);
2714 ENHANCEMENT(flicker_filter_adaptive, FLICKER_FILTER_ADAPTIVE);
2715 ENHANCEMENT(flicker_filter_2d, FLICKER_FILTER_2D);
2716 ENHANCEMENT(tv_chroma_filter, TV_CHROMA_FILTER);
2717 ENHANCEMENT(tv_luma_filter, TV_LUMA_FILTER);
2718
Chris Wilsone0442182010-08-04 13:50:29 +01002719 if (enhancements.dot_crawl) {
2720 if (!intel_sdvo_get_value(intel_sdvo, SDVO_CMD_GET_DOT_CRAWL, &response, 2))
2721 return false;
2722
2723 intel_sdvo_connector->max_dot_crawl = 1;
2724 intel_sdvo_connector->cur_dot_crawl = response & 0x1;
2725 intel_sdvo_connector->dot_crawl =
Sascha Hauerd9bc3c02012-02-06 10:58:18 +01002726 drm_property_create_range(dev, 0, "dot_crawl", 0, 1);
Chris Wilsone0442182010-08-04 13:50:29 +01002727 if (!intel_sdvo_connector->dot_crawl)
2728 return false;
2729
Rob Clark662595d2012-10-11 20:36:04 -05002730 drm_object_attach_property(&connector->base,
Chris Wilsone0442182010-08-04 13:50:29 +01002731 intel_sdvo_connector->dot_crawl,
2732 intel_sdvo_connector->cur_dot_crawl);
2733 DRM_DEBUG_KMS("dot crawl: current %d\n", response);
2734 }
2735
Chris Wilsonc5521702010-08-04 13:50:28 +01002736 return true;
2737}
2738
2739static bool
2740intel_sdvo_create_enhance_property_lvds(struct intel_sdvo *intel_sdvo,
2741 struct intel_sdvo_connector *intel_sdvo_connector,
2742 struct intel_sdvo_enhancements_reply enhancements)
2743{
Chris Wilson4ef69c72010-09-09 15:14:28 +01002744 struct drm_device *dev = intel_sdvo->base.base.dev;
Chris Wilsonc5521702010-08-04 13:50:28 +01002745 struct drm_connector *connector = &intel_sdvo_connector->base.base;
2746 uint16_t response, data_value[2];
2747
2748 ENHANCEMENT(brightness, BRIGHTNESS);
2749
2750 return true;
2751}
2752#undef ENHANCEMENT
2753
2754static bool intel_sdvo_create_enhance_property(struct intel_sdvo *intel_sdvo,
2755 struct intel_sdvo_connector *intel_sdvo_connector)
2756{
2757 union {
2758 struct intel_sdvo_enhancements_reply reply;
2759 uint16_t response;
2760 } enhancements;
2761
Chris Wilson1a3665c2011-01-25 13:59:37 +00002762 BUILD_BUG_ON(sizeof(enhancements) != 2);
2763
Chris Wilsoncf9a2f32010-09-23 16:17:33 +01002764 enhancements.response = 0;
2765 intel_sdvo_get_value(intel_sdvo,
2766 SDVO_CMD_GET_SUPPORTED_ENHANCEMENTS,
2767 &enhancements, sizeof(enhancements));
Chris Wilsonc5521702010-08-04 13:50:28 +01002768 if (enhancements.response == 0) {
Zhao Yakuib9219c52009-09-10 15:45:46 +08002769 DRM_DEBUG_KMS("No enhancement is supported\n");
Chris Wilson32aad862010-08-04 13:50:25 +01002770 return true;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002771 }
Chris Wilson32aad862010-08-04 13:50:25 +01002772
Chris Wilsonc5521702010-08-04 13:50:28 +01002773 if (IS_TV(intel_sdvo_connector))
2774 return intel_sdvo_create_enhance_property_tv(intel_sdvo, intel_sdvo_connector, enhancements.reply);
Akshay Joshi0206e352011-08-16 15:34:10 -04002775 else if (IS_LVDS(intel_sdvo_connector))
Chris Wilsonc5521702010-08-04 13:50:28 +01002776 return intel_sdvo_create_enhance_property_lvds(intel_sdvo, intel_sdvo_connector, enhancements.reply);
2777 else
2778 return true;
Chris Wilsone957d772010-09-24 12:52:03 +01002779}
Chris Wilson32aad862010-08-04 13:50:25 +01002780
Chris Wilsone957d772010-09-24 12:52:03 +01002781static int intel_sdvo_ddc_proxy_xfer(struct i2c_adapter *adapter,
2782 struct i2c_msg *msgs,
2783 int num)
2784{
2785 struct intel_sdvo *sdvo = adapter->algo_data;
2786
2787 if (!intel_sdvo_set_control_bus_switch(sdvo, sdvo->ddc_bus))
2788 return -EIO;
2789
2790 return sdvo->i2c->algo->master_xfer(sdvo->i2c, msgs, num);
2791}
2792
2793static u32 intel_sdvo_ddc_proxy_func(struct i2c_adapter *adapter)
2794{
2795 struct intel_sdvo *sdvo = adapter->algo_data;
2796 return sdvo->i2c->algo->functionality(sdvo->i2c);
2797}
2798
2799static const struct i2c_algorithm intel_sdvo_ddc_proxy = {
2800 .master_xfer = intel_sdvo_ddc_proxy_xfer,
2801 .functionality = intel_sdvo_ddc_proxy_func
2802};
2803
2804static bool
2805intel_sdvo_init_ddc_proxy(struct intel_sdvo *sdvo,
2806 struct drm_device *dev)
2807{
2808 sdvo->ddc.owner = THIS_MODULE;
2809 sdvo->ddc.class = I2C_CLASS_DDC;
2810 snprintf(sdvo->ddc.name, I2C_NAME_SIZE, "SDVO DDC proxy");
2811 sdvo->ddc.dev.parent = &dev->pdev->dev;
2812 sdvo->ddc.algo_data = sdvo;
2813 sdvo->ddc.algo = &intel_sdvo_ddc_proxy;
2814
2815 return i2c_add_adapter(&sdvo->ddc) == 0;
Zhao Yakuib9219c52009-09-10 15:45:46 +08002816}
2817
Daniel Vettereef4eac2012-03-23 23:43:35 +01002818bool intel_sdvo_init(struct drm_device *dev, uint32_t sdvo_reg, bool is_sdvob)
Jesse Barnes79e53942008-11-07 14:24:08 -08002819{
Jesse Barnesb01f2c32009-12-11 11:07:17 -08002820 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt21d40d32010-03-25 11:11:14 -07002821 struct intel_encoder *intel_encoder;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002822 struct intel_sdvo *intel_sdvo;
Chris Wilson084b6122012-05-11 18:01:33 +01002823 u32 hotplug_mask;
Jesse Barnes79e53942008-11-07 14:24:08 -08002824 int i;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002825 intel_sdvo = kzalloc(sizeof(struct intel_sdvo), GFP_KERNEL);
2826 if (!intel_sdvo)
Eric Anholt7d573822009-01-02 13:33:00 -08002827 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002828
Chris Wilson56184e32011-05-17 14:03:50 +01002829 intel_sdvo->sdvo_reg = sdvo_reg;
Daniel Vettereef4eac2012-03-23 23:43:35 +01002830 intel_sdvo->is_sdvob = is_sdvob;
2831 intel_sdvo->slave_addr = intel_sdvo_get_slave_addr(dev, intel_sdvo) >> 1;
Chris Wilson56184e32011-05-17 14:03:50 +01002832 intel_sdvo_select_i2c_bus(dev_priv, intel_sdvo, sdvo_reg);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002833 if (!intel_sdvo_init_ddc_proxy(intel_sdvo, dev))
2834 goto err_i2c_bus;
Chris Wilsone957d772010-09-24 12:52:03 +01002835
Chris Wilson56184e32011-05-17 14:03:50 +01002836 /* encoder type will be decided later */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002837 intel_encoder = &intel_sdvo->base;
Eric Anholt21d40d32010-03-25 11:11:14 -07002838 intel_encoder->type = INTEL_OUTPUT_SDVO;
Chris Wilson373a3cf2010-09-15 12:03:59 +01002839 drm_encoder_init(dev, &intel_encoder->base, &intel_sdvo_enc_funcs, 0);
Jesse Barnes79e53942008-11-07 14:24:08 -08002840
Jesse Barnes79e53942008-11-07 14:24:08 -08002841 /* Read the regs to test if we can talk to the device */
2842 for (i = 0; i < 0x40; i++) {
Chris Wilsonf899fc62010-07-20 15:44:45 -07002843 u8 byte;
2844
2845 if (!intel_sdvo_read_byte(intel_sdvo, i, &byte)) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002846 DRM_DEBUG_KMS("No SDVO device found on %s\n",
2847 SDVO_NAME(intel_sdvo));
Chris Wilsonf899fc62010-07-20 15:44:45 -07002848 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002849 }
2850 }
2851
Chris Wilson084b6122012-05-11 18:01:33 +01002852 hotplug_mask = 0;
2853 if (IS_G4X(dev)) {
2854 hotplug_mask = intel_sdvo->is_sdvob ?
2855 SDVOB_HOTPLUG_INT_STATUS_G4X : SDVOC_HOTPLUG_INT_STATUS_G4X;
2856 } else if (IS_GEN4(dev)) {
2857 hotplug_mask = intel_sdvo->is_sdvob ?
2858 SDVOB_HOTPLUG_INT_STATUS_I965 : SDVOC_HOTPLUG_INT_STATUS_I965;
2859 } else {
2860 hotplug_mask = intel_sdvo->is_sdvob ?
2861 SDVOB_HOTPLUG_INT_STATUS_I915 : SDVOC_HOTPLUG_INT_STATUS_I915;
2862 }
Ma Ling619ac3b2009-05-18 16:12:46 +08002863
Egbert Eich4f770a52013-02-25 12:06:52 -05002864 /* Only enable the hotplug irq if we need it, to work around noisy
2865 * hotplug lines.
2866 */
Egbert Eich1d843f92013-02-25 12:06:49 -05002867 if (intel_sdvo->hotplug_active)
2868 intel_encoder->hpd_pin = HPD_SDVO_B ? HPD_SDVO_B : HPD_SDVO_C;
2869
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002870 intel_encoder->compute_config = intel_sdvo_compute_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002871 intel_encoder->disable = intel_disable_sdvo;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01002872 intel_encoder->mode_set = intel_sdvo_mode_set;
Daniel Vetterce22c322012-07-01 15:31:04 +02002873 intel_encoder->enable = intel_enable_sdvo;
Daniel Vetter4ac41f42012-07-02 14:54:00 +02002874 intel_encoder->get_hw_state = intel_sdvo_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07002875 intel_encoder->get_config = intel_sdvo_get_config;
Daniel Vetterce22c322012-07-01 15:31:04 +02002876
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02002877 /* In default case sdvo lvds is false */
Chris Wilson32aad862010-08-04 13:50:25 +01002878 if (!intel_sdvo_get_capabilities(intel_sdvo, &intel_sdvo->caps))
Chris Wilsonf899fc62010-07-20 15:44:45 -07002879 goto err;
Jesse Barnes79e53942008-11-07 14:24:08 -08002880
Chris Wilsonea5b2132010-08-04 13:50:23 +01002881 if (intel_sdvo_output_setup(intel_sdvo,
2882 intel_sdvo->caps.output_flags) != true) {
Daniel Vettereef4eac2012-03-23 23:43:35 +01002883 DRM_DEBUG_KMS("SDVO output failed to setup on %s\n",
2884 SDVO_NAME(intel_sdvo));
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002885 /* Output_setup can leave behind connectors! */
2886 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002887 }
2888
Daniel Vettere506d6f2012-11-13 17:24:43 +01002889 /*
2890 * Cloning SDVO with anything is often impossible, since the SDVO
2891 * encoder can request a special input timing mode. And even if that's
2892 * not the case we have evidence that cloning a plain unscaled mode with
2893 * VGA doesn't really work. Furthermore the cloning flags are way too
2894 * simplistic anyway to express such constraints, so just give up on
2895 * cloning for SDVO encoders.
2896 */
2897 intel_sdvo->base.cloneable = false;
2898
Chris Wilsonea5b2132010-08-04 13:50:23 +01002899 intel_sdvo_select_ddc_bus(dev_priv, intel_sdvo, sdvo_reg);
Jesse Barnese2f0ba92009-02-02 15:11:52 -08002900
Jesse Barnes79e53942008-11-07 14:24:08 -08002901 /* Set the input timing to the screen. Assume always input 0. */
Chris Wilson32aad862010-08-04 13:50:25 +01002902 if (!intel_sdvo_set_target_input(intel_sdvo))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002903 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002904
Chris Wilson32aad862010-08-04 13:50:25 +01002905 if (!intel_sdvo_get_input_pixel_clock_range(intel_sdvo,
2906 &intel_sdvo->pixel_clock_min,
2907 &intel_sdvo->pixel_clock_max))
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002908 goto err_output;
Jesse Barnes79e53942008-11-07 14:24:08 -08002909
Zhao Yakui8a4c47f2009-07-20 13:48:04 +08002910 DRM_DEBUG_KMS("%s device VID/DID: %02X:%02X.%02X, "
yakui_zhao342dc382009-06-02 14:12:00 +08002911 "clock range %dMHz - %dMHz, "
2912 "input 1: %c, input 2: %c, "
2913 "output 1: %c, output 2: %c\n",
Chris Wilsonea5b2132010-08-04 13:50:23 +01002914 SDVO_NAME(intel_sdvo),
2915 intel_sdvo->caps.vendor_id, intel_sdvo->caps.device_id,
2916 intel_sdvo->caps.device_rev_id,
2917 intel_sdvo->pixel_clock_min / 1000,
2918 intel_sdvo->pixel_clock_max / 1000,
2919 (intel_sdvo->caps.sdvo_inputs_mask & 0x1) ? 'Y' : 'N',
2920 (intel_sdvo->caps.sdvo_inputs_mask & 0x2) ? 'Y' : 'N',
yakui_zhao342dc382009-06-02 14:12:00 +08002921 /* check currently supported outputs */
Chris Wilsonea5b2132010-08-04 13:50:23 +01002922 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002923 (SDVO_OUTPUT_TMDS0 | SDVO_OUTPUT_RGB0) ? 'Y' : 'N',
Chris Wilsonea5b2132010-08-04 13:50:23 +01002924 intel_sdvo->caps.output_flags &
Jesse Barnes79e53942008-11-07 14:24:08 -08002925 (SDVO_OUTPUT_TMDS1 | SDVO_OUTPUT_RGB1) ? 'Y' : 'N');
Eric Anholt7d573822009-01-02 13:33:00 -08002926 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08002927
Jani Nikulad0ddfbd2012-11-12 18:31:35 +02002928err_output:
2929 intel_sdvo_output_cleanup(intel_sdvo);
2930
Chris Wilsonf899fc62010-07-20 15:44:45 -07002931err:
Chris Wilson373a3cf2010-09-15 12:03:59 +01002932 drm_encoder_cleanup(&intel_encoder->base);
Chris Wilsone957d772010-09-24 12:52:03 +01002933 i2c_del_adapter(&intel_sdvo->ddc);
Jani Nikulafbfcc4f2012-10-22 16:12:18 +03002934err_i2c_bus:
2935 intel_sdvo_unselect_i2c_bus(intel_sdvo);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002936 kfree(intel_sdvo);
Jesse Barnes79e53942008-11-07 14:24:08 -08002937
Eric Anholt7d573822009-01-02 13:33:00 -08002938 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08002939}