blob: 893584b37bcaaae8766d6ee491fdbf87dde44d81 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef HW_H
18#define HW_H
19
20#include <linux/if_ether.h>
21#include <linux/delay.h>
Sujith394cf0a2009-02-09 13:26:54 +053022#include <linux/io.h>
Gabor Juhosab5c4f72012-12-10 15:30:28 +010023#include <linux/firmware.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070024
Sujith394cf0a2009-02-09 13:26:54 +053025#include "mac.h"
26#include "ani.h"
27#include "eeprom.h"
28#include "calib.h"
Sujith394cf0a2009-02-09 13:26:54 +053029#include "reg.h"
30#include "phy.h"
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070031#include "btcoex.h"
Lorenzo Bianconic774d572014-09-16 02:13:09 +020032#include "dynack.h"
Luis R. Rodrigueza085ff72008-12-23 15:58:51 -080033
Luis R. Rodriguez203c4802009-03-30 22:30:33 -040034#include "../regd.h"
Bob Copeland3a702e42009-03-30 22:30:29 -040035
Sujith394cf0a2009-02-09 13:26:54 +053036#define ATHEROS_VENDOR_ID 0x168c
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040037
Sujith394cf0a2009-02-09 13:26:54 +053038#define AR5416_DEVID_PCI 0x0023
39#define AR5416_DEVID_PCIE 0x0024
40#define AR9160_DEVID_PCI 0x0027
41#define AR9280_DEVID_PCI 0x0029
42#define AR9280_DEVID_PCIE 0x002a
43#define AR9285_DEVID_PCIE 0x002b
Luis R. Rodriguez5ffaf8a2010-02-02 11:58:33 -050044#define AR2427_DEVID_PCIE 0x002c
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -040045#define AR9287_DEVID_PCI 0x002d
46#define AR9287_DEVID_PCIE 0x002e
47#define AR9300_DEVID_PCIE 0x0030
Vasanthakumar Thiagarajanb99a7be2011-04-19 19:28:59 +053048#define AR9300_DEVID_AR9340 0x0031
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -080049#define AR9300_DEVID_AR9485_PCIE 0x0032
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -070050#define AR9300_DEVID_AR9580 0x0033
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +053051#define AR9300_DEVID_AR9462 0x0034
Gabor Juhos03689302011-06-21 11:23:22 +020052#define AR9300_DEVID_AR9330 0x0035
Gabor Juhosb1233772012-07-03 19:13:15 +020053#define AR9300_DEVID_QCA955X 0x0038
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +053054#define AR9485_DEVID_AR1111 0x0037
Sujith Manoharan77fac462012-09-11 20:09:18 +053055#define AR9300_DEVID_AR9565 0x0036
Sujith Manoharane6b1e462013-12-31 08:11:59 +053056#define AR9300_DEVID_AR953X 0x003d
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040057
Sujith394cf0a2009-02-09 13:26:54 +053058#define AR5416_AR9100_DEVID 0x000b
Luis R. Rodriguez7976b422009-09-23 23:07:02 -040059
Sujith394cf0a2009-02-09 13:26:54 +053060#define AR_SUBVENDOR_ID_NOG 0x0e11
61#define AR_SUBVENDOR_ID_NEW_A 0x7065
62#define AR5416_MAGIC 0x19641014
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070063
Vasanthakumar Thiagarajanfe129462009-09-09 15:25:50 +053064#define AR9280_COEX2WIRE_SUBSYSID 0x309b
65#define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
66#define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
67
Luis R. Rodrigueze3d01bf2009-09-13 23:11:13 -070068#define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
69
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070070#define ATH_DEFAULT_NOISE_FLOOR -95
71
John W. Linville04658fb2009-11-13 13:12:59 -050072#define ATH9K_RSSI_BAD -128
Luis R. Rodriguez990b70a2009-09-13 23:55:05 -070073
Felix Fietkaucac42202010-10-09 02:39:30 +020074#define ATH9K_NUM_CHANNELS 38
75
Sujith394cf0a2009-02-09 13:26:54 +053076/* Register read/write primitives */
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070077#define REG_WRITE(_ah, _reg, _val) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010078 (_ah)->reg_ops.write((_ah), (_val), (_reg))
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -070079
80#define REG_READ(_ah, _reg) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010081 (_ah)->reg_ops.read((_ah), (_reg))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070082
Sujith Manoharan09a525d2011-01-04 13:17:18 +053083#define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010084 (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
Sujith Manoharan09a525d2011-01-04 13:17:18 +053085
Felix Fietkau845e03c2011-03-23 20:57:25 +010086#define REG_RMW(_ah, _reg, _set, _clr) \
87 (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
88
Sujith20b3efd2010-04-16 11:53:55 +053089#define ENABLE_REGWRITE_BUFFER(_ah) \
90 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010091 if ((_ah)->reg_ops.enable_write_buffer) \
92 (_ah)->reg_ops.enable_write_buffer((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053093 } while (0)
94
Sujith20b3efd2010-04-16 11:53:55 +053095#define REGWRITE_BUFFER_FLUSH(_ah) \
96 do { \
Felix Fietkauf9f84e92011-03-23 20:57:24 +010097 if ((_ah)->reg_ops.write_flush) \
98 (_ah)->reg_ops.write_flush((_ah)); \
Sujith20b3efd2010-04-16 11:53:55 +053099 } while (0)
100
Rajkumar Manoharan26526202011-07-29 17:38:08 +0530101#define PR_EEP(_s, _val) \
102 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200103 len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
104 _s, (_val)); \
Rajkumar Manoharan26526202011-07-29 17:38:08 +0530105 } while (0)
106
Sujith394cf0a2009-02-09 13:26:54 +0530107#define SM(_v, _f) (((_v) << _f##_S) & _f)
108#define MS(_v, _f) (((_v) & _f) >> _f##_S)
Sujith394cf0a2009-02-09 13:26:54 +0530109#define REG_RMW_FIELD(_a, _r, _f, _v) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100110 REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
Luis R. Rodriguez1547da32010-04-15 17:39:15 -0400111#define REG_READ_FIELD(_a, _r, _f) \
112 (((REG_READ(_a, _r) & _f) >> _f##_S))
Sujith394cf0a2009-02-09 13:26:54 +0530113#define REG_SET_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100114 REG_RMW(_a, _r, (_f), 0)
Sujith394cf0a2009-02-09 13:26:54 +0530115#define REG_CLR_BIT(_a, _r, _f) \
Felix Fietkau845e03c2011-03-23 20:57:25 +0100116 REG_RMW(_a, _r, 0, (_f))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700117
Rajkumar Manoharane7fc6332011-03-15 23:11:35 +0530118#define DO_DELAY(x) do { \
119 if (((++(x) % 64) == 0) && \
120 (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
121 != ATH_USB)) \
122 udelay(1); \
Sujith394cf0a2009-02-09 13:26:54 +0530123 } while (0)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700124
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100125#define REG_WRITE_ARRAY(iniarray, column, regWr) \
126 ath9k_hw_write_array(ah, iniarray, column, &(regWr))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700127
Sujith394cf0a2009-02-09 13:26:54 +0530128#define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
129#define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
130#define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
131#define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
Vasanthakumar Thiagarajan17739122009-08-26 21:08:50 +0530132#define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
Sujith394cf0a2009-02-09 13:26:54 +0530133#define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
134#define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
Mohammed Shafi Shajakhan93d36e92011-11-30 10:41:14 +0530135#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
136#define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
137#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
138#define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
139#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
140#define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
141#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
142#define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
143#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
144#define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700145
Sujith394cf0a2009-02-09 13:26:54 +0530146#define AR_GPIOD_MASK 0x00001FFF
147#define AR_GPIO_BIT(_gpio) (1 << (_gpio))
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700148
Sujith394cf0a2009-02-09 13:26:54 +0530149#define BASE_ACTIVATE_DELAY 100
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530150#define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
Sujith394cf0a2009-02-09 13:26:54 +0530151#define COEF_SCALE_S 24
152#define HT40_CHANNEL_CENTER_SHIFT 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700153
Sujith394cf0a2009-02-09 13:26:54 +0530154#define ATH9K_ANTENNA0_CHAINMASK 0x1
155#define ATH9K_ANTENNA1_CHAINMASK 0x2
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700156
Sujith394cf0a2009-02-09 13:26:54 +0530157#define ATH9K_NUM_DMA_DEBUG_REGS 8
158#define ATH9K_NUM_QUEUES 10
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700159
Sujith394cf0a2009-02-09 13:26:54 +0530160#define MAX_RATE_POWER 63
Sujith0caa7b12009-02-16 13:23:20 +0530161#define AH_WAIT_TIMEOUT 100000 /* (us) */
Gabor Juhosf9b604f2009-06-21 00:02:15 +0200162#define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
Sujith394cf0a2009-02-09 13:26:54 +0530163#define AH_TIME_QUANTUM 10
164#define AR_KEYTABLE_SIZE 128
Sujithd8caa832009-09-17 09:25:45 +0530165#define POWER_UP_TIME 10000
Sujith394cf0a2009-02-09 13:26:54 +0530166#define SPUR_RSSI_THRESH 40
Mohammed Shafi Shajakhan331c5ea2011-07-08 13:01:32 +0530167#define UPPER_5G_SUB_BAND_START 5700
168#define MID_5G_SUB_BAND_START 5400
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700169
Sujith394cf0a2009-02-09 13:26:54 +0530170#define CAB_TIMEOUT_VAL 10
171#define BEACON_TIMEOUT_VAL 10
172#define MIN_BEACON_TIMEOUT_VAL 1
Felix Fietkau4ed15762013-12-14 18:03:44 +0100173#define SLEEP_SLOP TU_TO_USEC(3)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700174
Sujith394cf0a2009-02-09 13:26:54 +0530175#define INIT_CONFIG_STATUS 0x00000000
176#define INIT_RSSI_THR 0x00000700
177#define INIT_BCON_CNTRL_REG 0x00000000
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700178
Sujith394cf0a2009-02-09 13:26:54 +0530179#define TU_TO_USEC(_tu) ((_tu) << 10)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700180
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400181#define ATH9K_HW_RX_HP_QDEPTH 16
182#define ATH9K_HW_RX_LP_QDEPTH 128
183
Mohammed Shafi Shajakhan0e44d482011-06-17 14:08:42 +0530184#define PAPRD_GAIN_TABLE_ENTRIES 32
185#define PAPRD_TABLE_SZ 24
186#define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
Felix Fietkau717f6be2010-06-12 00:34:00 -0400187
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530188/*
189 * Wake on Wireless
190 */
191
192/* Keep Alive Frame */
193#define KAL_FRAME_LEN 28
194#define KAL_FRAME_TYPE 0x2 /* data frame */
195#define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
196#define KAL_DURATION_ID 0x3d
197#define KAL_NUM_DATA_WORDS 6
198#define KAL_NUM_DESC_WORDS 12
199#define KAL_ANTENNA_MODE 1
200#define KAL_TO_DS 1
201#define KAL_DELAY 4 /*delay of 4ms between 2 KAL frames */
202#define KAL_TIMEOUT 900
203
204#define MAX_PATTERN_SIZE 256
205#define MAX_PATTERN_MASK_SIZE 32
206#define MAX_NUM_PATTERN 8
207#define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
208 deauthenticate packets */
209
210/*
211 * WoW trigger mapping to hardware code
212 */
213
214#define AH_WOW_USER_PATTERN_EN BIT(0)
215#define AH_WOW_MAGIC_PATTERN_EN BIT(1)
216#define AH_WOW_LINK_CHANGE BIT(2)
217#define AH_WOW_BEACON_MISS BIT(3)
218
Felix Fietkau066dae92010-11-07 14:59:39 +0100219enum ath_hw_txq_subtype {
220 ATH_TXQ_AC_BE = 0,
221 ATH_TXQ_AC_BK = 1,
222 ATH_TXQ_AC_VI = 2,
223 ATH_TXQ_AC_VO = 3,
224};
225
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400226enum ath_ini_subsys {
227 ATH_INI_PRE = 0,
228 ATH_INI_CORE,
229 ATH_INI_POST,
230 ATH_INI_NUM_SPLIT,
231};
232
Sujith394cf0a2009-02-09 13:26:54 +0530233enum ath9k_hw_caps {
Felix Fietkau364734f2010-09-14 20:22:44 +0200234 ATH9K_HW_CAP_HT = BIT(0),
235 ATH9K_HW_CAP_RFSILENT = BIT(1),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530236 ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
237 ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
238 ATH9K_HW_CAP_EDMA = BIT(4),
239 ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
240 ATH9K_HW_CAP_LDPC = BIT(6),
241 ATH9K_HW_CAP_FASTCLOCK = BIT(7),
242 ATH9K_HW_CAP_SGI_20 = BIT(8),
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530243 ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
244 ATH9K_HW_CAP_2GHZ = BIT(11),
245 ATH9K_HW_CAP_5GHZ = BIT(12),
246 ATH9K_HW_CAP_APM = BIT(13),
Felix Fietkau935477e2014-10-25 17:19:26 +0200247#ifdef CONFIG_ATH9K_PCOEM
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +0530248 ATH9K_HW_CAP_RTT = BIT(14),
249 ATH9K_HW_CAP_MCI = BIT(15),
Felix Fietkau935477e2014-10-25 17:19:26 +0200250 ATH9K_HW_WOW_DEVICE_CAPABLE = BIT(16),
251 ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
252#else
253 ATH9K_HW_CAP_RTT = 0,
254 ATH9K_HW_CAP_MCI = 0,
255 ATH9K_HW_WOW_DEVICE_CAPABLE = 0,
256 ATH9K_HW_CAP_BT_ANT_DIV = 0,
257#endif
258 ATH9K_HW_CAP_DFS = BIT(18),
259 ATH9K_HW_CAP_PAPRD = BIT(19),
260 ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
Sujith394cf0a2009-02-09 13:26:54 +0530261};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700262
Mohammed Shafi Shajakhan8e981382012-07-10 14:54:53 +0530263/*
264 * WoW device capabilities
265 * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
266 * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
267 * an exact user defined pattern or de-authentication/disassoc pattern.
268 * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
269 * bytes of the pattern for user defined pattern, de-authentication and
270 * disassociation patterns for all types of possible frames recieved
271 * of those types.
272 */
273
Sujith394cf0a2009-02-09 13:26:54 +0530274struct ath9k_hw_capabilities {
275 u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
Sujith394cf0a2009-02-09 13:26:54 +0530276 u16 rts_aggr_limit;
277 u8 tx_chainmask;
278 u8 rx_chainmask;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -0800279 u8 max_txchains;
280 u8 max_rxchains;
Sujith394cf0a2009-02-09 13:26:54 +0530281 u8 num_gpio_pins;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -0400282 u8 rx_hp_qdepth;
283 u8 rx_lp_qdepth;
284 u8 rx_status_len;
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -0400285 u8 tx_desc_len;
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -0400286 u8 txs_len;
Sujith394cf0a2009-02-09 13:26:54 +0530287};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700288
Sujith Manoharan45987022013-12-24 10:44:18 +0530289#define AR_NO_SPUR 0x8000
290#define AR_BASE_FREQ_2GHZ 2300
291#define AR_BASE_FREQ_5GHZ 4900
292#define AR_SPUR_FEEQ_BOUND_HT40 19
293#define AR_SPUR_FEEQ_BOUND_HT20 10
294
295enum ath9k_hw_hang_checks {
296 HW_BB_WATCHDOG = BIT(0),
297 HW_PHYRESTART_CLC_WAR = BIT(1),
298 HW_BB_RIFS_HANG = BIT(2),
299 HW_BB_DFS_HANG = BIT(3),
300 HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
301 HW_MAC_HANG = BIT(5),
302};
303
Sujith394cf0a2009-02-09 13:26:54 +0530304struct ath9k_ops_config {
305 int dma_beacon_response_time;
306 int sw_beacon_response_time;
Felix Fietkau41f3e542010-06-12 00:33:56 -0400307 u32 cwm_ignore_extcca;
Sujith394cf0a2009-02-09 13:26:54 +0530308 u32 pcie_waen;
Sujith394cf0a2009-02-09 13:26:54 +0530309 u8 analog_shiftreg;
Sujith394cf0a2009-02-09 13:26:54 +0530310 u32 ofdm_trig_low;
311 u32 ofdm_trig_high;
312 u32 cck_trig_high;
313 u32 cck_trig_low;
Felix Fietkau74673db2012-09-08 15:24:17 +0200314 u32 enable_paprd;
Sujith394cf0a2009-02-09 13:26:54 +0530315 int serialize_regmode;
Sujith0ce024c2009-12-14 14:57:00 +0530316 bool rx_intr_mitigation;
Vasanthakumar Thiagarajan55e82df2010-04-15 17:39:06 -0400317 bool tx_intr_mitigation;
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500318 u8 max_txtrig_level;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400319 u16 ani_poll_interval; /* ANI poll interval in ms */
Sujith Manoharan45987022013-12-24 10:44:18 +0530320 u16 hw_hang_checks;
Sujith Manoharana64e1a42014-01-23 08:20:30 +0530321 u16 rimt_first;
322 u16 rimt_last;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530323
324 /* Platform specific config */
Sujith Manoharanb380a43b2013-08-25 14:43:09 +0530325 u32 aspm_l1_fix;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530326 u32 xlna_gpio;
Sujith Manoharan31fd2162013-08-04 14:22:01 +0530327 u32 ant_ctrl_comm2g_switch_enable;
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530328 bool xatten_margin_cfg;
Sujith Manoharane083a422013-08-19 11:04:01 +0530329 bool alt_mingainidx;
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530330 bool no_pll_pwrsave;
Sujith Manoharan0f978bf2013-12-06 16:28:45 +0530331 bool tx_gain_buffalo;
Sujith Manoharanaeeb2062014-11-16 06:11:02 +0530332 bool led_active_high;
Sujith394cf0a2009-02-09 13:26:54 +0530333};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700334
Sujith394cf0a2009-02-09 13:26:54 +0530335enum ath9k_int {
336 ATH9K_INT_RX = 0x00000001,
337 ATH9K_INT_RXDESC = 0x00000002,
Felix Fietkaub5c804752010-04-15 17:38:48 -0400338 ATH9K_INT_RXHP = 0x00000001,
339 ATH9K_INT_RXLP = 0x00000002,
Sujith394cf0a2009-02-09 13:26:54 +0530340 ATH9K_INT_RXNOFRM = 0x00000008,
341 ATH9K_INT_RXEOL = 0x00000010,
342 ATH9K_INT_RXORN = 0x00000020,
343 ATH9K_INT_TX = 0x00000040,
344 ATH9K_INT_TXDESC = 0x00000080,
345 ATH9K_INT_TIM_TIMER = 0x00000100,
Mohammed Shafi Shajakhan2ee4bd12011-11-30 10:41:13 +0530346 ATH9K_INT_MCI = 0x00000200,
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400347 ATH9K_INT_BB_WATCHDOG = 0x00000400,
Sujith394cf0a2009-02-09 13:26:54 +0530348 ATH9K_INT_TXURN = 0x00000800,
349 ATH9K_INT_MIB = 0x00001000,
350 ATH9K_INT_RXPHY = 0x00004000,
351 ATH9K_INT_RXKCM = 0x00008000,
352 ATH9K_INT_SWBA = 0x00010000,
353 ATH9K_INT_BMISS = 0x00040000,
354 ATH9K_INT_BNR = 0x00100000,
355 ATH9K_INT_TIM = 0x00200000,
356 ATH9K_INT_DTIM = 0x00400000,
357 ATH9K_INT_DTIMSYNC = 0x00800000,
358 ATH9K_INT_GPIO = 0x01000000,
359 ATH9K_INT_CABEND = 0x02000000,
Sujith4af9cf42009-02-12 10:06:47 +0530360 ATH9K_INT_TSFOOR = 0x04000000,
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530361 ATH9K_INT_GENTIMER = 0x08000000,
Sujith394cf0a2009-02-09 13:26:54 +0530362 ATH9K_INT_CST = 0x10000000,
363 ATH9K_INT_GTT = 0x20000000,
364 ATH9K_INT_FATAL = 0x40000000,
365 ATH9K_INT_GLOBAL = 0x80000000,
366 ATH9K_INT_BMISC = ATH9K_INT_TIM |
367 ATH9K_INT_DTIM |
368 ATH9K_INT_DTIMSYNC |
Sujith4af9cf42009-02-12 10:06:47 +0530369 ATH9K_INT_TSFOOR |
Sujith394cf0a2009-02-09 13:26:54 +0530370 ATH9K_INT_CABEND,
371 ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
372 ATH9K_INT_RXDESC |
373 ATH9K_INT_RXEOL |
374 ATH9K_INT_RXORN |
375 ATH9K_INT_TXURN |
376 ATH9K_INT_TXDESC |
377 ATH9K_INT_MIB |
378 ATH9K_INT_RXPHY |
379 ATH9K_INT_RXKCM |
380 ATH9K_INT_SWBA |
381 ATH9K_INT_BMISS |
382 ATH9K_INT_GPIO,
383 ATH9K_INT_NOCARD = 0xffffffff
384};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700385
Rajkumar Manoharan324c74a2011-10-13 11:00:41 +0530386#define MAX_RTT_TABLE_ENTRY 6
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530387#define MAX_IQCAL_MEASUREMENT 8
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530388#define MAX_CL_TAB_ENTRY 16
Sujith Manoharan96da6fd2013-01-07 14:43:33 +0530389#define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530390
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530391enum ath9k_cal_flags {
392 RTT_DONE,
393 PAPRD_PACKET_SENT,
394 PAPRD_DONE,
395 NFCAL_PENDING,
396 NFCAL_INTF,
397 TXIQCAL_DONE,
398 TXCLCAL_DONE,
Sujith Manoharan3001f0d2013-09-11 16:36:32 +0530399 SW_PKDET_DONE,
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530400};
401
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200402struct ath9k_hw_cal_data {
Sujith394cf0a2009-02-09 13:26:54 +0530403 u16 channel;
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200404 u16 channelFlags;
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +0530405 unsigned long cal_flags;
Sujith394cf0a2009-02-09 13:26:54 +0530406 int32_t CalValid;
Sujith394cf0a2009-02-09 13:26:54 +0530407 int8_t iCoff;
408 int8_t qCoff;
Sujith Manoharan3001f0d2013-09-11 16:36:32 +0530409 u8 caldac[2];
Felix Fietkau717f6be2010-06-12 00:34:00 -0400410 u16 small_signal_gain[AR9300_MAX_CHAINS];
411 u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530412 u32 num_measures[AR9300_MAX_CHAINS];
413 int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +0530414 u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
Sujith Manoharan8a905552012-05-04 13:23:59 +0530415 u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200416 struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
417};
418
419struct ath9k_channel {
420 struct ieee80211_channel *chan;
421 u16 channel;
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200422 u16 channelFlags;
Felix Fietkaud9891c72010-09-29 17:15:27 +0200423 s16 noisefloor;
Sujith394cf0a2009-02-09 13:26:54 +0530424};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700425
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200426#define CHANNEL_5GHZ BIT(0)
427#define CHANNEL_HALF BIT(1)
428#define CHANNEL_QUARTER BIT(2)
429#define CHANNEL_HT BIT(3)
430#define CHANNEL_HT40PLUS BIT(4)
431#define CHANNEL_HT40MINUS BIT(5)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700432
Felix Fietkau6b21fd22013-10-11 23:30:56 +0200433#define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
434#define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
435
436#define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
437#define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
438#define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
439 (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
440
441#define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
442
443#define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
444
445#define IS_CHAN_HT40(_c) \
446 (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
447
448#define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
449#define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450
Sujith394cf0a2009-02-09 13:26:54 +0530451enum ath9k_power_mode {
452 ATH9K_PM_AWAKE = 0,
453 ATH9K_PM_FULL_SLEEP,
454 ATH9K_PM_NETWORK_SLEEP,
455 ATH9K_PM_UNDEFINED
456};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700457
Sujith394cf0a2009-02-09 13:26:54 +0530458enum ser_reg_mode {
459 SER_REG_MODE_OFF = 0,
460 SER_REG_MODE_ON = 1,
461 SER_REG_MODE_AUTO = 2,
462};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463
Vasanthakumar Thiagarajanad7b8062010-04-15 17:38:28 -0400464enum ath9k_rx_qtype {
465 ATH9K_RX_QUEUE_HP,
466 ATH9K_RX_QUEUE_LP,
467 ATH9K_RX_QUEUE_MAX,
468};
469
Sujith394cf0a2009-02-09 13:26:54 +0530470struct ath9k_beacon_state {
471 u32 bs_nexttbtt;
472 u32 bs_nextdtim;
473 u32 bs_intval;
Sujith4af9cf42009-02-12 10:06:47 +0530474#define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
Sujith394cf0a2009-02-09 13:26:54 +0530475 u32 bs_dtimperiod;
Sujith394cf0a2009-02-09 13:26:54 +0530476 u16 bs_bmissthreshold;
477 u32 bs_sleepduration;
Sujith4af9cf42009-02-12 10:06:47 +0530478 u32 bs_tsfoor_threshold;
Sujith394cf0a2009-02-09 13:26:54 +0530479};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480
Sujith394cf0a2009-02-09 13:26:54 +0530481struct chan_centers {
482 u16 synth_center;
483 u16 ctl_center;
484 u16 ext_center;
485};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700486
Sujith394cf0a2009-02-09 13:26:54 +0530487enum {
488 ATH9K_RESET_POWER_ON,
489 ATH9K_RESET_WARM,
490 ATH9K_RESET_COLD,
491};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700492
Sujithd535a422009-02-09 13:27:06 +0530493struct ath9k_hw_version {
494 u32 magic;
495 u16 devid;
496 u16 subvendorid;
497 u32 macVersion;
498 u16 macRev;
499 u16 phyRev;
500 u16 analog5GhzRev;
501 u16 analog2GhzRev;
Sujith Manoharan0b5ead92010-12-07 16:31:38 +0530502 enum ath_usb_dev usbdev;
Sujithd535a422009-02-09 13:27:06 +0530503};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700504
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530505/* Generic TSF timer definitions */
506
507#define ATH_MAX_GEN_TIMER 16
508
509#define AR_GENTMR_BIT(_index) (1 << (_index))
510
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530511struct ath_gen_timer_configuration {
512 u32 next_addr;
513 u32 period_addr;
514 u32 mode_addr;
515 u32 mode_mask;
516};
517
518struct ath_gen_timer {
519 void (*trigger)(void *arg);
520 void (*overflow)(void *arg);
521 void *arg;
522 u8 index;
523};
524
525struct ath_gen_timer_table {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530526 struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
Felix Fietkauc67ce332013-12-14 18:03:38 +0100527 u16 timer_mask;
Sujith Manoharanf4c34af2014-11-16 06:11:03 +0530528 bool tsf2_enabled;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530529};
530
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700531struct ath_hw_antcomb_conf {
532 u8 main_lna_conf;
533 u8 alt_lna_conf;
534 u8 fast_div_bias;
Mohammed Shafi Shajakhanc6ba9fe2011-05-13 20:29:53 +0530535 u8 main_gaintb;
536 u8 alt_gaintb;
537 int lna1_lna2_delta;
Sujith Manoharanf96bd2a2013-09-02 13:59:03 +0530538 int lna1_lna2_switch_delta;
Mohammed Shafi Shajakhan8afbcc82011-05-13 20:30:56 +0530539 u8 div_group;
Vasanthakumar Thiagarajan21cc6302010-09-02 01:34:42 -0700540};
541
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400542/**
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100543 * struct ath_hw_radar_conf - radar detection initialization parameters
544 *
545 * @pulse_inband: threshold for checking the ratio of in-band power
546 * to total power for short radar pulses (half dB steps)
547 * @pulse_inband_step: threshold for checking an in-band power to total
548 * power ratio increase for short radar pulses (half dB steps)
549 * @pulse_height: threshold for detecting the beginning of a short
550 * radar pulse (dB step)
551 * @pulse_rssi: threshold for detecting if a short radar pulse is
552 * gone (dB step)
553 * @pulse_maxlen: maximum pulse length (0.8 us steps)
554 *
555 * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
556 * @radar_inband: threshold for checking the ratio of in-band power
557 * to total power for long radar pulses (half dB steps)
558 * @fir_power: threshold for detecting the end of a long radar pulse (dB)
559 *
560 * @ext_channel: enable extension channel radar detection
561 */
562struct ath_hw_radar_conf {
563 unsigned int pulse_inband;
564 unsigned int pulse_inband_step;
565 unsigned int pulse_height;
566 unsigned int pulse_rssi;
567 unsigned int pulse_maxlen;
568
569 unsigned int radar_rssi;
570 unsigned int radar_inband;
571 int fir_power;
572
573 bool ext_channel;
574};
575
576/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400577 * struct ath_hw_private_ops - callbacks used internally by hardware code
578 *
579 * This structure contains private callbacks designed to only be used internally
580 * by the hardware core.
581 *
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400582 * @init_cal_settings: setup types of calibrations supported
583 * @init_cal: starts actual calibration
584 *
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400585 * @init_mode_gain_regs: Initialize TX/RX gain registers
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400586 *
587 * @rf_set_freq: change frequency
588 * @spur_mitigate_freq: spur mitigation
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400589 * @set_rf_regs:
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400590 * @compute_pll_control: compute the PLL control value to use for
591 * AR_RTC_PLL_CONTROL for a given channel
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400592 * @setup_calibration: set up calibration
593 * @iscal_supported: used to query if a type of calibration is supported
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400594 *
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400595 * @ani_cache_ini_regs: cache the values for ANI from the initial
596 * register settings through the register initialization.
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400597 */
598struct ath_hw_private_ops {
Sujith Manoharan45987022013-12-24 10:44:18 +0530599 void (*init_hang_checks)(struct ath_hw *ah);
Sujith Manoharan990de2b2013-12-24 10:44:19 +0530600 bool (*detect_mac_hang)(struct ath_hw *ah);
601 bool (*detect_bb_hang)(struct ath_hw *ah);
602
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400603 /* Calibration ops */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400604 void (*init_cal_settings)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400605 bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
606
Luis R. Rodriguez991312d2010-04-15 17:39:05 -0400607 void (*init_mode_gain_regs)(struct ath_hw *ah);
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400608 void (*setup_calibration)(struct ath_hw *ah,
609 struct ath9k_cal_list *currCal);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400610
611 /* PHY ops */
612 int (*rf_set_freq)(struct ath_hw *ah,
613 struct ath9k_channel *chan);
614 void (*spur_mitigate_freq)(struct ath_hw *ah,
615 struct ath9k_channel *chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400616 bool (*set_rf_regs)(struct ath_hw *ah,
617 struct ath9k_channel *chan,
618 u16 modesIndex);
619 void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
620 void (*init_bb)(struct ath_hw *ah,
621 struct ath9k_channel *chan);
622 int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
623 void (*olc_init)(struct ath_hw *ah);
624 void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
625 void (*mark_phy_inactive)(struct ath_hw *ah);
626 void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
627 bool (*rfbus_req)(struct ath_hw *ah);
628 void (*rfbus_done)(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400629 void (*restore_chainmask)(struct ath_hw *ah);
Luis R. Rodriguez64773962010-04-15 17:38:17 -0400630 u32 (*compute_pll_control)(struct ath_hw *ah,
631 struct ath9k_channel *chan);
Felix Fietkauc16fcb42010-04-15 17:38:39 -0400632 bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
633 int param);
Felix Fietkau641d9922010-04-15 17:38:49 -0400634 void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
Felix Fietkau4e8c14e2010-11-11 03:18:38 +0100635 void (*set_radar_params)(struct ath_hw *ah,
636 struct ath_hw_radar_conf *conf);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530637 int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
638 u8 *ini_reloaded);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -0400639
640 /* ANI */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400641 void (*ani_cache_ini_regs)(struct ath_hw *ah);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400642};
643
644/**
Simon Wunderliche93d0832013-01-08 14:48:58 +0100645 * struct ath_spec_scan - parameters for Atheros spectral scan
646 *
647 * @enabled: enable/disable spectral scan
648 * @short_repeat: controls whether the chip is in spectral scan mode
649 * for 4 usec (enabled) or 204 usec (disabled)
650 * @count: number of scan results requested. There are special meanings
651 * in some chip revisions:
652 * AR92xx: highest bit set (>=128) for endless mode
653 * (spectral scan won't stopped until explicitly disabled)
654 * AR9300 and newer: 0 for endless mode
655 * @endless: true if endless mode is intended. Otherwise, count value is
656 * corrected to the next possible value.
657 * @period: time duration between successive spectral scan entry points
658 * (period*256*Tclk). Tclk = ath_common->clockrate
659 * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
660 *
661 * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
662 * Typically it's 44MHz in 2/5GHz on later chips, but there's
663 * a "fast clock" check for this in 5GHz.
664 *
665 */
666struct ath_spec_scan {
667 bool enabled;
668 bool short_repeat;
669 bool endless;
670 u8 count;
671 u8 period;
672 u8 fft_period;
673};
674
675/**
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400676 * struct ath_hw_ops - callbacks used by hardware code and driver code
677 *
678 * This structure contains callbacks designed to to be used internally by
679 * hardware code and also by the lower level driver.
680 *
681 * @config_pci_powersave:
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -0400682 * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
Simon Wunderliche93d0832013-01-08 14:48:58 +0100683 *
684 * @spectral_scan_config: set parameters for spectral scan and enable/disable it
685 * @spectral_scan_trigger: trigger a spectral scan run
686 * @spectral_scan_wait: wait for a spectral scan run to finish
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400687 */
688struct ath_hw_ops {
689 void (*config_pci_powersave)(struct ath_hw *ah,
Stanislaw Gruszka84c87dc2011-08-05 13:10:32 +0200690 bool power_off);
Vasanthakumar Thiagarajancee1f622010-04-15 17:38:26 -0400691 void (*rx_enable)(struct ath_hw *ah);
Vasanthakumar Thiagarajan87d5efb2010-04-15 17:38:43 -0400692 void (*set_desc_link)(void *ds, u32 link);
Felix Fietkau7b8aaea2014-10-25 17:19:30 +0200693 int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
694 u8 rxchainmask, bool longcal);
Felix Fietkau6a4d05d2013-12-19 18:01:48 +0100695 bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
696 u32 *sync_cause_p);
Felix Fietkau2b63a412011-09-14 21:24:21 +0200697 void (*set_txdesc)(struct ath_hw *ah, void *ds,
698 struct ath_tx_info *i);
Vasanthakumar Thiagarajancc610ac02010-04-15 17:39:26 -0400699 int (*proc_txdesc)(struct ath_hw *ah, void *ds,
700 struct ath_tx_status *ts);
Felix Fietkau315dd112014-09-30 11:24:23 +0200701 int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
Mohammed Shafi Shajakhan69de3722011-05-13 20:29:04 +0530702 void (*antdiv_comb_conf_get)(struct ath_hw *ah,
703 struct ath_hw_antcomb_conf *antconf);
704 void (*antdiv_comb_conf_set)(struct ath_hw *ah,
705 struct ath_hw_antcomb_conf *antconf);
Simon Wunderliche93d0832013-01-08 14:48:58 +0100706 void (*spectral_scan_config)(struct ath_hw *ah,
707 struct ath_spec_scan *param);
708 void (*spectral_scan_trigger)(struct ath_hw *ah);
709 void (*spectral_scan_wait)(struct ath_hw *ah);
Sujith Manoharan36e88252013-08-06 12:44:15 +0530710
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -0700711 void (*tx99_start)(struct ath_hw *ah, u32 qnum);
712 void (*tx99_stop)(struct ath_hw *ah);
713 void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
714
Sujith Manoharan36e88252013-08-06 12:44:15 +0530715#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
716 void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
717#endif
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400718};
719
Felix Fietkauf2552e22010-07-02 00:09:50 +0200720struct ath_nf_limits {
721 s16 max;
722 s16 min;
723 s16 nominal;
724};
725
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530726enum ath_cal_list {
727 TX_IQ_CAL = BIT(0),
728 TX_IQ_ON_AGC_CAL = BIT(1),
729 TX_CL_CAL = BIT(2),
730};
731
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530732/* ah_flags */
733#define AH_USE_EEPROM 0x1
734#define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
Rajkumar Manoharana126ff52011-10-13 11:00:42 +0530735#define AH_FASTCC 0x4
Felix Fietkaua59dadb2014-10-25 17:19:33 +0200736#define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
Sujith Manoharan97dcec52010-12-20 08:02:42 +0530737
Sujithcbe61d82009-02-09 13:27:12 +0530738struct ath_hw {
Felix Fietkauf9f84e92011-03-23 20:57:24 +0100739 struct ath_ops reg_ops;
740
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100741 struct device *dev;
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700742 struct ieee80211_hw *hw;
Luis R. Rodriguez27c51f12009-09-10 11:08:14 -0700743 struct ath_common common;
Sujithcbe61d82009-02-09 13:27:12 +0530744 struct ath9k_hw_version hw_version;
Sujith2660b812009-02-09 13:27:26 +0530745 struct ath9k_ops_config config;
746 struct ath9k_hw_capabilities caps;
Felix Fietkaucac42202010-10-09 02:39:30 +0200747 struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
Sujith2660b812009-02-09 13:27:26 +0530748 struct ath9k_channel *curchan;
Sujith394cf0a2009-02-09 13:26:54 +0530749
Sujithcbe61d82009-02-09 13:27:12 +0530750 union {
751 struct ar5416_eeprom_def def;
752 struct ar5416_eeprom_4k map4k;
Luis R. Rodriguez475f5982009-08-03 17:31:25 -0400753 struct ar9287_eeprom map9287;
Senthil Balasubramanian15c9ee72010-04-15 17:39:14 -0400754 struct ar9300_eeprom ar9300_eep;
Sujith2660b812009-02-09 13:27:26 +0530755 } eeprom;
Sujithf74df6f2009-02-09 13:27:24 +0530756 const struct eeprom_ops *eep_ops;
Sujithcbe61d82009-02-09 13:27:12 +0530757
Chun-Yeow Yeohe6510b12014-11-16 03:05:40 +0800758 bool sw_mgmt_crypto_tx;
759 bool sw_mgmt_crypto_rx;
Sujith2660b812009-02-09 13:27:26 +0530760 bool is_pciexpress;
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200761 bool aspm_enabled;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +0530762 bool is_monitoring;
Pavel Roskin2eb46d92010-04-07 01:33:33 -0400763 bool need_an_top2_fixup;
Sujith2660b812009-02-09 13:27:26 +0530764 u16 tx_trig_level;
Felix Fietkauf2552e22010-07-02 00:09:50 +0200765
Felix Fietkaubbacee12010-07-11 15:44:42 +0200766 u32 nf_regs[6];
Felix Fietkauf2552e22010-07-02 00:09:50 +0200767 struct ath_nf_limits nf_2g;
768 struct ath_nf_limits nf_5g;
Sujith2660b812009-02-09 13:27:26 +0530769 u16 rfsilent;
770 u32 rfkill_gpio;
771 u32 rfkill_polarity;
Sujithcbe61d82009-02-09 13:27:12 +0530772 u32 ah_flags;
Sujithcbe61d82009-02-09 13:27:12 +0530773
Felix Fietkauceb26a62012-10-03 21:07:51 +0200774 bool reset_power_on;
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400775 bool htc_reset_init;
776
Sujith2660b812009-02-09 13:27:26 +0530777 enum nl80211_iftype opmode;
778 enum ath9k_power_mode power_mode;
Sujith394cf0a2009-02-09 13:26:54 +0530779
Felix Fietkauf23fba42011-07-28 14:08:56 +0200780 s8 noise;
Felix Fietkau20bd2a02010-07-31 00:12:00 +0200781 struct ath9k_hw_cal_data *caldata;
Sujitha13883b2009-08-26 08:39:40 +0530782 struct ath9k_pacal_info pacal_info;
Sujith2660b812009-02-09 13:27:26 +0530783 struct ar5416Stats stats;
784 struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
Sujith6a2b9e82008-08-11 14:04:32 +0530785
Pavel Roskin30691682010-03-31 18:05:31 -0400786 enum ath9k_int imask;
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500787 u32 imrs2_reg;
Sujith2660b812009-02-09 13:27:26 +0530788 u32 txok_interrupt_mask;
789 u32 txerr_interrupt_mask;
790 u32 txdesc_interrupt_mask;
791 u32 txeol_interrupt_mask;
792 u32 txurn_interrupt_mask;
Rajkumar Manoharane8fe7332011-08-05 18:59:41 +0530793 atomic_t intr_ref_cnt;
Sujith2660b812009-02-09 13:27:26 +0530794 bool chip_fullsleep;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +0530795 u32 modes_index;
Sujith6a2b9e82008-08-11 14:04:32 +0530796
797 /* Calibration */
Felix Fietkau64978272010-10-03 19:07:16 +0200798 u32 supp_cals;
Sujithcbfe9462009-04-13 21:56:56 +0530799 struct ath9k_cal_list iq_caldata;
800 struct ath9k_cal_list adcgain_caldata;
Sujithcbfe9462009-04-13 21:56:56 +0530801 struct ath9k_cal_list adcdc_caldata;
802 struct ath9k_cal_list *cal_list;
803 struct ath9k_cal_list *cal_list_last;
804 struct ath9k_cal_list *cal_list_curr;
Sujith2660b812009-02-09 13:27:26 +0530805#define totalPowerMeasI meas0.unsign
806#define totalPowerMeasQ meas1.unsign
807#define totalIqCorrMeas meas2.sign
808#define totalAdcIOddPhase meas0.unsign
809#define totalAdcIEvenPhase meas1.unsign
810#define totalAdcQOddPhase meas2.unsign
811#define totalAdcQEvenPhase meas3.unsign
812#define totalAdcDcOffsetIOddPhase meas0.sign
813#define totalAdcDcOffsetIEvenPhase meas1.sign
814#define totalAdcDcOffsetQOddPhase meas2.sign
815#define totalAdcDcOffsetQEvenPhase meas3.sign
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700816 union {
817 u32 unsign[AR5416_MAX_CHAINS];
818 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530819 } meas0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700820 union {
821 u32 unsign[AR5416_MAX_CHAINS];
822 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530823 } meas1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700824 union {
825 u32 unsign[AR5416_MAX_CHAINS];
826 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530827 } meas2;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700828 union {
829 u32 unsign[AR5416_MAX_CHAINS];
830 int32_t sign[AR5416_MAX_CHAINS];
Sujith2660b812009-02-09 13:27:26 +0530831 } meas3;
832 u16 cal_samples;
Rajkumar Manoharan8ad74c42011-10-13 11:00:38 +0530833 u8 enabled_cals;
Sujith6a2b9e82008-08-11 14:04:32 +0530834
Sujith2660b812009-02-09 13:27:26 +0530835 u32 sta_id1_defaults;
836 u32 misc_mode;
Sujith6a2b9e82008-08-11 14:04:32 +0530837
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400838 /* Private to hardware code */
839 struct ath_hw_private_ops private_ops;
840 /* Accessed by the lower level driver */
841 struct ath_hw_ops ops;
842
Luis R. Rodrigueze68a0602009-10-19 02:33:41 -0400843 /* Used to program the radio on non single-chip devices */
Sujith2660b812009-02-09 13:27:26 +0530844 u32 *analogBank6Data;
Sujith6a2b9e82008-08-11 14:04:32 +0530845
Felix Fietkaue239d852010-01-15 02:34:58 +0100846 int coverage_class;
Sujith2660b812009-02-09 13:27:26 +0530847 u32 slottime;
Sujith2660b812009-02-09 13:27:26 +0530848 u32 globaltxtimeout;
Sujith6a2b9e82008-08-11 14:04:32 +0530849
850 /* ANI */
Sujith2660b812009-02-09 13:27:26 +0530851 u32 aniperiod;
Sujith2660b812009-02-09 13:27:26 +0530852 enum ath9k_ani_cmd ani_function;
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530853 u32 ani_skip_count;
Sujith Manoharanc24bd362013-06-03 09:19:29 +0530854 struct ar5416AniState ani;
Sujith6a2b9e82008-08-11 14:04:32 +0530855
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530856#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez766ec4a2009-09-09 14:52:02 -0700857 struct ath_btcoex_hw btcoex_hw;
Sujith Manoharandbccdd12012-02-22 17:55:47 +0530858#endif
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -0700859
Sujith2660b812009-02-09 13:27:26 +0530860 u32 intr_txqs;
Sujith2660b812009-02-09 13:27:26 +0530861 u8 txchainmask;
862 u8 rxchainmask;
Sujith6a2b9e82008-08-11 14:04:32 +0530863
Felix Fietkauc5d08552010-11-13 20:22:41 +0100864 struct ath_hw_radar_conf radar_conf;
865
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530866 u32 originalGain[22];
867 int initPDADC;
868 int PDADCdelta;
Felix Fietkau6de66dd2011-03-19 13:55:40 +0100869 int led_pin;
Felix Fietkau691680b2011-03-19 13:55:38 +0100870 u32 gpio_mask;
871 u32 gpio_val;
Senthil Balasubramanian8bd1d072009-02-12 13:57:03 +0530872
Sujith Manoharan4a878b92013-12-06 16:28:40 +0530873 struct ar5416IniArray ini_dfs;
Sujith2660b812009-02-09 13:27:26 +0530874 struct ar5416IniArray iniModes;
875 struct ar5416IniArray iniCommon;
Sujith2660b812009-02-09 13:27:26 +0530876 struct ar5416IniArray iniBB_RfGain;
Sujith2660b812009-02-09 13:27:26 +0530877 struct ar5416IniArray iniBank6;
Sujith2660b812009-02-09 13:27:26 +0530878 struct ar5416IniArray iniAddac;
879 struct ar5416IniArray iniPcieSerdes;
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400880 struct ar5416IniArray iniPcieSerdesLowPower;
Felix Fietkauc7d36f92012-03-14 16:40:31 +0100881 struct ar5416IniArray iniModesFastClock;
882 struct ar5416IniArray iniAdditional;
Sujith2660b812009-02-09 13:27:26 +0530883 struct ar5416IniArray iniModesRxGain;
Gabor Juhos8bc45c62012-07-03 19:13:23 +0200884 struct ar5416IniArray ini_modes_rx_gain_bounds;
Sujith2660b812009-02-09 13:27:26 +0530885 struct ar5416IniArray iniModesTxGain;
Sujith193cd452009-09-18 15:04:07 +0530886 struct ar5416IniArray iniCckfirNormal;
887 struct ar5416IniArray iniCckfirJapan2484;
Sujith70807e92010-03-17 14:25:14 +0530888 struct ar5416IniArray iniModes_9271_ANI_reg;
Senthil Balasubramaniance407af2011-09-13 22:38:16 +0530889 struct ar5416IniArray ini_radio_post_sys2ant;
Sujith Manoharan51dbd0a2013-06-18 10:13:42 +0530890 struct ar5416IniArray ini_modes_rxgain_5g_xlna;
Sujith Manoharanc177fab2013-06-18 15:42:38 +0530891 struct ar5416IniArray ini_modes_rxgain_bb_core;
892 struct ar5416IniArray ini_modes_rxgain_bb_postamble;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530893
Luis R. Rodriguez13ce3e92010-04-15 17:38:37 -0400894 struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
895 struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
896 struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
897 struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
898
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +0530899 u32 intr_gen_timer_trigger;
900 u32 intr_gen_timer_thresh;
901 struct ath_gen_timer_table hw_gen_timers;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400902
903 struct ar9003_txs *ts_ring;
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -0400904 u32 ts_paddr_start;
905 u32 ts_paddr_end;
906 u16 ts_tail;
Rajkumar Manoharan016c2172011-12-23 21:27:02 +0530907 u16 ts_size;
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -0400908
909 u32 bb_watchdog_last_status;
910 u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +0530911 u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
Felix Fietkau717f6be2010-06-12 00:34:00 -0400912
Felix Fietkau1bf38662010-12-13 08:40:54 +0100913 unsigned int paprd_target_power;
914 unsigned int paprd_training_power;
Vasanthakumar Thiagarajan7072bf62010-12-15 07:30:52 -0800915 unsigned int paprd_ratemask;
Felix Fietkauf1a8abb2010-12-19 00:31:54 +0100916 unsigned int paprd_ratemask_ht40;
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -0800917 bool paprd_table_write_done;
Felix Fietkau717f6be2010-06-12 00:34:00 -0400918 u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
919 u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -0400920 /*
921 * Store the permanent value of Reg 0x4004in WARegVal
922 * so we dont have to R/M/W. We should not be reading
923 * this register when in sleep states.
924 */
925 u32 WARegVal;
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -0800926
927 /* Enterprise mode cap */
928 u32 ent_mode;
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530929
Sujith Manoharane60001e2013-10-28 12:22:04 +0530930#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +0530931 u32 wow_event_mask;
932#endif
Vasanthakumar Thiagarajanf2f5f2a2011-04-19 19:29:01 +0530933 bool is_clk_25mhz;
Gabor Juhos37625612011-06-21 11:23:23 +0200934 int (*get_mac_revision)(void);
Gabor Juhos7d95847c2011-06-21 11:23:51 +0200935 int (*external_reset)(void);
Felix Fietkau34689682014-10-25 17:19:34 +0200936 bool disable_2ghz;
937 bool disable_5ghz;
Gabor Juhosab5c4f72012-12-10 15:30:28 +0100938
939 const struct firmware *eeprom_blob;
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200940
941 struct ath_dynack dynack;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700942};
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700943
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200944struct ath_bus_ops {
945 enum ath_bus_type ath_bus_type;
946 void (*read_cachesize)(struct ath_common *common, int *csz);
947 bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
948 void (*bt_coex_prep)(struct ath_common *common);
Stanislaw Gruszkad4930082011-07-29 15:59:08 +0200949 void (*aspm_init)(struct ath_common *common);
Felix Fietkau0cb9e062011-04-13 21:56:43 +0200950};
951
Luis R. Rodriguez9e4bffd2009-09-10 16:11:21 -0700952static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
953{
954 return &ah->common;
955}
956
957static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
958{
959 return &(ath9k_hw_common(ah)->regulatory);
960}
961
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400962static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
963{
964 return &ah->private_ops;
965}
966
967static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
968{
969 return &ah->ops;
970}
971
Vasanthakumar Thiagarajan895ad7e2010-12-15 07:30:49 -0800972static inline u8 get_streams(int mask)
973{
974 return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
975}
976
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700977/* Initialization, Detach, Reset */
Sujith285f2dd2010-01-08 10:36:07 +0530978void ath9k_hw_deinit(struct ath_hw *ah);
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700979int ath9k_hw_init(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +0530980int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +0530981 struct ath9k_hw_cal_data *caldata, bool fastcc);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100982int ath9k_hw_fill_cap_info(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -0400983u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700984
Sujith394cf0a2009-02-09 13:26:54 +0530985/* GPIO / RFKILL / Antennae */
Sujithcbe61d82009-02-09 13:27:12 +0530986void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio);
987u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
988void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujith394cf0a2009-02-09 13:26:54 +0530989 u32 ah_signal_type);
Sujithcbe61d82009-02-09 13:27:12 +0530990void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
Sujithcbe61d82009-02-09 13:27:12 +0530991void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700992
Sujith394cf0a2009-02-09 13:26:54 +0530993/* General Operation */
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200994void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
995 int hw_delay);
Sujith0caa7b12009-02-16 13:23:20 +0530996bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100997void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100998 int column, unsigned int *writecnt);
Sujith394cf0a2009-02-09 13:26:54 +0530999u32 ath9k_hw_reverse_bits(u32 val, u32 n);
Luis R. Rodriguez4f0fc7c2009-05-06 02:20:00 -04001000u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +01001001 u8 phy, int kbps,
Sujith394cf0a2009-02-09 13:26:54 +05301002 u32 frameLen, u16 rateix, bool shortPreamble);
Sujithcbe61d82009-02-09 13:27:12 +05301003void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301004 struct ath9k_channel *chan,
1005 struct chan_centers *centers);
Sujithcbe61d82009-02-09 13:27:12 +05301006u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
1007void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
1008bool ath9k_hw_phy_disable(struct ath_hw *ah);
1009bool ath9k_hw_disable(struct ath_hw *ah);
Felix Fietkaude40f312010-10-20 03:08:53 +02001010void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
Sujithcbe61d82009-02-09 13:27:12 +05301011void ath9k_hw_setopmode(struct ath_hw *ah);
1012void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07001013void ath9k_hw_write_associd(struct ath_hw *ah);
Felix Fietkaudd347f22011-03-22 21:54:17 +01001014u32 ath9k_hw_gettsf32(struct ath_hw *ah);
Sujithcbe61d82009-02-09 13:27:12 +05301015u64 ath9k_hw_gettsf64(struct ath_hw *ah);
1016void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
1017void ath9k_hw_reset_tsf(struct ath_hw *ah);
Felix Fietkau8d7e09d2014-06-11 16:18:01 +05301018u32 ath9k_hw_get_tsf_offset(struct timespec *last, struct timespec *cur);
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05301019void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001020void ath9k_hw_init_global_settings(struct ath_hw *ah);
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +05301021u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001022void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
Sujithcbe61d82009-02-09 13:27:12 +05301023void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
1024void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujith394cf0a2009-02-09 13:26:54 +05301025 const struct ath9k_beacon_state *bs);
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301026void ath9k_hw_check_nav(struct ath_hw *ah);
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001027bool ath9k_hw_check_alive(struct ath_hw *ah);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001028
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001029bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
Luis R. Rodrigueza91d75ae2009-09-09 20:29:18 -07001030
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301031/* Generic hw timer primitives */
1032struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
1033 void (*trigger)(void *),
1034 void (*overflow)(void *),
1035 void *arg,
1036 u8 timer_index);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001037void ath9k_hw_gen_timer_start(struct ath_hw *ah,
1038 struct ath_gen_timer *timer,
1039 u32 timer_next,
1040 u32 timer_period);
Sujith Manoharanf4c34af2014-11-16 06:11:03 +05301041void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07001042void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
1043
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05301044void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
1045void ath_gen_timer_isr(struct ath_hw *hw);
1046
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04001047void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04001048
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001049/* PHY */
1050void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1051 u32 *coef_mantissa, u32 *coef_exponent);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001052void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
1053 bool test);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001054
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001055/*
1056 * Code Specific to AR5008, AR9001 or AR9002,
1057 * we stuff these here to avoid callbacks for AR9003.
1058 */
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -04001059int ar9002_hw_rf_claim(struct ath_hw *ah);
Luis R. Rodriguez78ec2672010-04-15 17:39:23 -04001060void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
Luis R. Rodriguezd8f492b2010-04-15 17:39:04 -04001061
Felix Fietkau641d9922010-04-15 17:38:49 -04001062/*
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001063 * Code specific to AR9003, we stuff these here to avoid callbacks
Felix Fietkau641d9922010-04-15 17:38:49 -04001064 * for older families
1065 */
Sujith Manoharand88527d2013-12-24 10:44:23 +05301066bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04001067void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
1068void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
1069void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05301070void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001071void ar9003_paprd_enable(struct ath_hw *ah, bool val);
1072void ar9003_paprd_populate_single_table(struct ath_hw *ah,
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001073 struct ath9k_hw_cal_data *caldata,
1074 int chain);
1075int ar9003_paprd_create_curve(struct ath_hw *ah,
1076 struct ath9k_hw_cal_data *caldata, int chain);
Sujith Manoharan36d29432012-12-10 07:22:35 +05301077void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
Felix Fietkau717f6be2010-06-12 00:34:00 -04001078int ar9003_paprd_init_table(struct ath_hw *ah);
1079bool ar9003_paprd_is_done(struct ath_hw *ah);
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05301080bool ar9003_is_paprd_enabled(struct ath_hw *ah);
Felix Fietkau4a8f1992013-01-20 21:55:20 +01001081void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
Felix Fietkau641d9922010-04-15 17:38:49 -04001082
1083/* Hardware family op attach helpers */
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001084int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8525f282010-04-15 17:38:19 -04001085void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
1086void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001087
Luis R. Rodriguez795f5e22010-04-15 17:39:00 -04001088void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
1089void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
1090
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001091int ar9002_hw_attach_ops(struct ath_hw *ah);
Luis R. Rodriguezb3950e62010-04-15 17:39:03 -04001092void ar9003_hw_attach_ops(struct ath_hw *ah);
1093
Rajkumar Manoharanc2ba3342010-09-03 16:00:00 +05301094void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
Felix Fietkau6790ae72012-06-15 15:25:23 +02001095
Felix Fietkau8eb49802010-10-04 20:09:49 +02001096void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
Felix Fietkau95792172010-10-04 20:09:50 +02001097void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
Luis R. Rodriguezac0bb762010-06-12 00:33:42 -04001098
Lorenzo Bianconi8e15e092014-09-16 02:13:07 +02001099void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
1100void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
1101void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
1102
Felix Fietkau8a309302011-12-17 16:47:56 +01001103#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301104static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1105{
1106 return ah->btcoex_hw.enabled;
1107}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301108static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1109{
Rajkumar Manoharane1ecad72012-06-18 19:02:38 +05301110 return ah->common.btcoex_enabled &&
1111 (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301112
1113}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301114void ath9k_hw_btcoex_enable(struct ath_hw *ah);
Felix Fietkau8a309302011-12-17 16:47:56 +01001115static inline enum ath_btcoex_scheme
1116ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1117{
1118 return ah->btcoex_hw.scheme;
1119}
1120#else
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301121static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
1122{
1123 return false;
1124}
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301125static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
1126{
1127 return false;
1128}
Sujith Manoharandbccdd12012-02-22 17:55:47 +05301129static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
1130{
1131}
1132static inline enum ath_btcoex_scheme
1133ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
1134{
1135 return ATH_BTCOEX_CFG_NONE;
1136}
Sujith Manoharan64ab38d2012-02-22 12:41:52 +05301137#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Felix Fietkau8a309302011-12-17 16:47:56 +01001138
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301139
Sujith Manoharane60001e2013-10-28 12:22:04 +05301140#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan64875c62012-07-10 14:56:15 +05301141const char *ath9k_hw_wow_event_to_string(u32 wow_event);
1142void ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
1143 u8 *user_mask, int pattern_count,
1144 int pattern_len);
1145u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
1146void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
1147#else
1148static inline const char *ath9k_hw_wow_event_to_string(u32 wow_event)
1149{
1150 return NULL;
1151}
1152static inline void ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
1153 u8 *user_pattern,
1154 u8 *user_mask,
1155 int pattern_count,
1156 int pattern_len)
1157{
1158}
1159static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
1160{
1161 return 0;
1162}
1163static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
1164{
1165}
1166#endif
1167
Luis R. Rodriguez73377252010-06-12 00:33:39 -04001168#define ATH9K_CLOCK_RATE_CCK 22
1169#define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
1170#define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
1171#define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
1172
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001173#endif