blob: ca6d822eb112dd4009f029a4a5e7823e4d993ef5 [file] [log] [blame]
Mark Brown9e6e96a2010-01-29 17:47:12 +00001/*
2 * wm8994.c -- WM8994 ALSA SoC Audio driver
3 *
4 * Copyright 2009 Wolfson Microelectronics plc
5 *
6 * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
7 *
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 */
13
14#include <linux/module.h>
15#include <linux/moduleparam.h>
16#include <linux/init.h>
17#include <linux/delay.h>
18#include <linux/pm.h>
19#include <linux/i2c.h>
20#include <linux/platform_device.h>
Mark Brown39fb51a2010-11-26 17:23:43 +000021#include <linux/pm_runtime.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000022#include <linux/regulator/consumer.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090023#include <linux/slab.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000024#include <sound/core.h>
Mark Brown821edd22010-11-26 15:21:09 +000025#include <sound/jack.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000026#include <sound/pcm.h>
27#include <sound/pcm_params.h>
28#include <sound/soc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000029#include <sound/initval.h>
30#include <sound/tlv.h>
Mark Brown2bbb5d62010-12-05 12:50:12 +000031#include <trace/events/asoc.h>
Mark Brown9e6e96a2010-01-29 17:47:12 +000032
33#include <linux/mfd/wm8994/core.h>
34#include <linux/mfd/wm8994/registers.h>
35#include <linux/mfd/wm8994/pdata.h>
36#include <linux/mfd/wm8994/gpio.h>
37
38#include "wm8994.h"
39#include "wm_hubs.h"
40
Mark Brownaf6b6fe2011-11-30 20:32:05 +000041#define WM1811_JACKDET_MODE_NONE 0x0000
42#define WM1811_JACKDET_MODE_JACK 0x0100
43#define WM1811_JACKDET_MODE_MIC 0x0080
44#define WM1811_JACKDET_MODE_AUDIO 0x0180
45
Mark Brown9e6e96a2010-01-29 17:47:12 +000046#define WM8994_NUM_DRC 3
47#define WM8994_NUM_EQ 3
48
49static int wm8994_drc_base[] = {
50 WM8994_AIF1_DRC1_1,
51 WM8994_AIF1_DRC2_1,
52 WM8994_AIF2_DRC_1,
53};
54
55static int wm8994_retune_mobile_base[] = {
56 WM8994_AIF1_DAC1_EQ_GAINS_1,
57 WM8994_AIF1_DAC2_EQ_GAINS_1,
58 WM8994_AIF2_EQ_GAINS_1,
59};
60
Mark Brownb00adf72011-08-13 11:57:18 +090061static void wm8958_default_micdet(u16 status, void *data);
62
Mark Brownaf6b6fe2011-11-30 20:32:05 +000063static const struct wm8958_micd_rate micdet_rates[] = {
Mark Brownb00adf72011-08-13 11:57:18 +090064 { 32768, true, 1, 4 },
65 { 32768, false, 1, 1 },
Mark Brown604533d2011-12-01 12:51:25 +000066 { 44100 * 256, true, 7, 10 },
67 { 44100 * 256, false, 7, 10 },
Mark Brownb00adf72011-08-13 11:57:18 +090068};
69
Mark Brownaf6b6fe2011-11-30 20:32:05 +000070static const struct wm8958_micd_rate jackdet_rates[] = {
71 { 32768, true, 0, 1 },
72 { 32768, false, 0, 1 },
Mark Browne9d9a962012-04-26 16:07:32 +010073 { 44100 * 256, true, 10, 10 },
74 { 44100 * 256, false, 7, 8 },
Mark Brownaf6b6fe2011-11-30 20:32:05 +000075};
76
Mark Brownb00adf72011-08-13 11:57:18 +090077static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
78{
79 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
80 int best, i, sysclk, val;
81 bool idle;
Mark Brownaf6b6fe2011-11-30 20:32:05 +000082 const struct wm8958_micd_rate *rates;
83 int num_rates;
Mark Brownb00adf72011-08-13 11:57:18 +090084
Mark Brownfcdc4de2012-04-26 16:35:46 +010085 if (!(wm8994->pdata && wm8994->pdata->micd_rates) &&
86 wm8994->jack_cb != wm8958_default_micdet)
Mark Brownb00adf72011-08-13 11:57:18 +090087 return;
88
89 idle = !wm8994->jack_mic;
90
91 sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
92 if (sysclk & WM8994_SYSCLK_SRC)
93 sysclk = wm8994->aifclk[1];
94 else
95 sysclk = wm8994->aifclk[0];
96
Mark Browncd1707a2011-12-01 13:44:25 +000097 if (wm8994->pdata && wm8994->pdata->micd_rates) {
98 rates = wm8994->pdata->micd_rates;
99 num_rates = wm8994->pdata->num_micd_rates;
100 } else if (wm8994->jackdet) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000101 rates = jackdet_rates;
102 num_rates = ARRAY_SIZE(jackdet_rates);
103 } else {
104 rates = micdet_rates;
105 num_rates = ARRAY_SIZE(micdet_rates);
106 }
107
Mark Brownb00adf72011-08-13 11:57:18 +0900108 best = 0;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000109 for (i = 0; i < num_rates; i++) {
110 if (rates[i].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900111 continue;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000112 if (abs(rates[i].sysclk - sysclk) <
113 abs(rates[best].sysclk - sysclk))
Mark Brownb00adf72011-08-13 11:57:18 +0900114 best = i;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000115 else if (rates[best].idle != idle)
Mark Brownb00adf72011-08-13 11:57:18 +0900116 best = i;
117 }
118
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000119 val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
120 | rates[best].rate << WM8958_MICD_RATE_SHIFT;
Mark Brownb00adf72011-08-13 11:57:18 +0900121
122 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
123 WM8958_MICD_BIAS_STARTTIME_MASK |
124 WM8958_MICD_RATE_MASK, val);
125}
126
Mark Brown9e6e96a2010-01-29 17:47:12 +0000127static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
128{
Mark Brownb2c812e2010-04-14 15:35:19 +0900129 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000130 int rate;
131 int reg1 = 0;
132 int offset;
133
134 if (aif)
135 offset = 4;
136 else
137 offset = 0;
138
139 switch (wm8994->sysclk[aif]) {
140 case WM8994_SYSCLK_MCLK1:
141 rate = wm8994->mclk[0];
142 break;
143
144 case WM8994_SYSCLK_MCLK2:
145 reg1 |= 0x8;
146 rate = wm8994->mclk[1];
147 break;
148
149 case WM8994_SYSCLK_FLL1:
150 reg1 |= 0x10;
151 rate = wm8994->fll[0].out;
152 break;
153
154 case WM8994_SYSCLK_FLL2:
155 reg1 |= 0x18;
156 rate = wm8994->fll[1].out;
157 break;
158
159 default:
160 return -EINVAL;
161 }
162
163 if (rate >= 13500000) {
164 rate /= 2;
165 reg1 |= WM8994_AIF1CLK_DIV;
166
167 dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
168 aif + 1, rate);
169 }
Mark Brown5e5e2be2010-04-25 12:20:30 +0100170
Mark Brown9e6e96a2010-01-29 17:47:12 +0000171 wm8994->aifclk[aif] = rate;
172
173 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
174 WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
175 reg1);
176
177 return 0;
178}
179
180static int configure_clock(struct snd_soc_codec *codec)
181{
Mark Brownb2c812e2010-04-14 15:35:19 +0900182 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Axel Lin04f45c42011-10-04 20:07:03 +0800183 int change, new;
Mark Brown9e6e96a2010-01-29 17:47:12 +0000184
185 /* Bring up the AIF clocks first */
186 configure_aif_clock(codec, 0);
187 configure_aif_clock(codec, 1);
188
189 /* Then switch CLK_SYS over to the higher of them; a change
190 * can only happen as a result of a clocking change which can
191 * only be made outside of DAPM so we can safely redo the
192 * clocking.
193 */
194
195 /* If they're equal it doesn't matter which is used */
Mark Brownb00adf72011-08-13 11:57:18 +0900196 if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
197 wm8958_micd_set_rate(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000198 return 0;
Mark Brownb00adf72011-08-13 11:57:18 +0900199 }
Mark Brown9e6e96a2010-01-29 17:47:12 +0000200
201 if (wm8994->aifclk[0] < wm8994->aifclk[1])
202 new = WM8994_SYSCLK_SRC;
203 else
204 new = 0;
205
Axel Lin04f45c42011-10-04 20:07:03 +0800206 change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
207 WM8994_SYSCLK_SRC, new);
Mark Brown52ac7ab2011-12-01 12:43:26 +0000208 if (change)
209 snd_soc_dapm_sync(&codec->dapm);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000210
Mark Brownb00adf72011-08-13 11:57:18 +0900211 wm8958_micd_set_rate(codec);
212
Mark Brown9e6e96a2010-01-29 17:47:12 +0000213 return 0;
214}
215
216static int check_clk_sys(struct snd_soc_dapm_widget *source,
217 struct snd_soc_dapm_widget *sink)
218{
219 int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
220 const char *clk;
221
222 /* Check what we're currently using for CLK_SYS */
223 if (reg & WM8994_SYSCLK_SRC)
224 clk = "AIF2CLK";
225 else
226 clk = "AIF1CLK";
227
228 return strcmp(source->name, clk) == 0;
229}
230
231static const char *sidetone_hpf_text[] = {
232 "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
233};
234
235static const struct soc_enum sidetone_hpf =
236 SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
237
Uk Kim146fd572010-12-07 13:58:40 +0000238static const char *adc_hpf_text[] = {
239 "HiFi", "Voice 1", "Voice 2", "Voice 3"
240};
241
242static const struct soc_enum aif1adc1_hpf =
243 SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
244
245static const struct soc_enum aif1adc2_hpf =
246 SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
247
248static const struct soc_enum aif2adc_hpf =
249 SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
250
Mark Brown9e6e96a2010-01-29 17:47:12 +0000251static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
252static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
253static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
254static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
255static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
Mark Brown1ddc07d2011-08-16 10:08:48 +0900256static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
Mark Brown81204c82011-05-24 17:35:53 +0800257static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000258
259#define WM8994_DRC_SWITCH(xname, reg, shift) \
260{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
261 .info = snd_soc_info_volsw, .get = snd_soc_get_volsw,\
262 .put = wm8994_put_drc_sw, \
263 .private_value = SOC_SINGLE_VALUE(reg, shift, 1, 0) }
264
265static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
266 struct snd_ctl_elem_value *ucontrol)
267{
268 struct soc_mixer_control *mc =
269 (struct soc_mixer_control *)kcontrol->private_value;
270 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
271 int mask, ret;
272
273 /* Can't enable both ADC and DAC paths simultaneously */
274 if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
275 mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
276 WM8994_AIF1ADC1R_DRC_ENA_MASK;
277 else
278 mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
279
280 ret = snd_soc_read(codec, mc->reg);
281 if (ret < 0)
282 return ret;
283 if (ret & mask)
284 return -EINVAL;
285
286 return snd_soc_put_volsw(kcontrol, ucontrol);
287}
288
Mark Brown9e6e96a2010-01-29 17:47:12 +0000289static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
290{
Mark Brownb2c812e2010-04-14 15:35:19 +0900291 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000292 struct wm8994_pdata *pdata = wm8994->pdata;
293 int base = wm8994_drc_base[drc];
294 int cfg = wm8994->drc_cfg[drc];
295 int save, i;
296
297 /* Save any enables; the configuration should clear them. */
298 save = snd_soc_read(codec, base);
299 save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
300 WM8994_AIF1ADC1R_DRC_ENA;
301
302 for (i = 0; i < WM8994_DRC_REGS; i++)
303 snd_soc_update_bits(codec, base + i, 0xffff,
304 pdata->drc_cfgs[cfg].regs[i]);
305
306 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
307 WM8994_AIF1ADC1L_DRC_ENA |
308 WM8994_AIF1ADC1R_DRC_ENA, save);
309}
310
311/* Icky as hell but saves code duplication */
312static int wm8994_get_drc(const char *name)
313{
314 if (strcmp(name, "AIF1DRC1 Mode") == 0)
315 return 0;
316 if (strcmp(name, "AIF1DRC2 Mode") == 0)
317 return 1;
318 if (strcmp(name, "AIF2DRC Mode") == 0)
319 return 2;
320 return -EINVAL;
321}
322
323static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
324 struct snd_ctl_elem_value *ucontrol)
325{
326 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000327 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000328 struct wm8994_pdata *pdata = wm8994->pdata;
329 int drc = wm8994_get_drc(kcontrol->id.name);
330 int value = ucontrol->value.integer.value[0];
331
332 if (drc < 0)
333 return drc;
334
335 if (value >= pdata->num_drc_cfgs)
336 return -EINVAL;
337
338 wm8994->drc_cfg[drc] = value;
339
340 wm8994_set_drc(codec, drc);
341
342 return 0;
343}
344
345static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
346 struct snd_ctl_elem_value *ucontrol)
347{
348 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +0900349 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000350 int drc = wm8994_get_drc(kcontrol->id.name);
351
352 ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
353
354 return 0;
355}
356
357static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
358{
Mark Brownb2c812e2010-04-14 15:35:19 +0900359 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000360 struct wm8994_pdata *pdata = wm8994->pdata;
361 int base = wm8994_retune_mobile_base[block];
362 int iface, best, best_val, save, i, cfg;
363
364 if (!pdata || !wm8994->num_retune_mobile_texts)
365 return;
366
367 switch (block) {
368 case 0:
369 case 1:
370 iface = 0;
371 break;
372 case 2:
373 iface = 1;
374 break;
375 default:
376 return;
377 }
378
379 /* Find the version of the currently selected configuration
380 * with the nearest sample rate. */
381 cfg = wm8994->retune_mobile_cfg[block];
382 best = 0;
383 best_val = INT_MAX;
384 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
385 if (strcmp(pdata->retune_mobile_cfgs[i].name,
386 wm8994->retune_mobile_texts[cfg]) == 0 &&
387 abs(pdata->retune_mobile_cfgs[i].rate
388 - wm8994->dac_rates[iface]) < best_val) {
389 best = i;
390 best_val = abs(pdata->retune_mobile_cfgs[i].rate
391 - wm8994->dac_rates[iface]);
392 }
393 }
394
395 dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
396 block,
397 pdata->retune_mobile_cfgs[best].name,
398 pdata->retune_mobile_cfgs[best].rate,
399 wm8994->dac_rates[iface]);
400
401 /* The EQ will be disabled while reconfiguring it, remember the
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200402 * current configuration.
Mark Brown9e6e96a2010-01-29 17:47:12 +0000403 */
404 save = snd_soc_read(codec, base);
405 save &= WM8994_AIF1DAC1_EQ_ENA;
406
407 for (i = 0; i < WM8994_EQ_REGS; i++)
408 snd_soc_update_bits(codec, base + i, 0xffff,
409 pdata->retune_mobile_cfgs[best].regs[i]);
410
411 snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
412}
413
414/* Icky as hell but saves code duplication */
415static int wm8994_get_retune_mobile_block(const char *name)
416{
417 if (strcmp(name, "AIF1.1 EQ Mode") == 0)
418 return 0;
419 if (strcmp(name, "AIF1.2 EQ Mode") == 0)
420 return 1;
421 if (strcmp(name, "AIF2 EQ Mode") == 0)
422 return 2;
423 return -EINVAL;
424}
425
426static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
427 struct snd_ctl_elem_value *ucontrol)
428{
429 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000430 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000431 struct wm8994_pdata *pdata = wm8994->pdata;
432 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
433 int value = ucontrol->value.integer.value[0];
434
435 if (block < 0)
436 return block;
437
438 if (value >= pdata->num_retune_mobile_cfgs)
439 return -EINVAL;
440
441 wm8994->retune_mobile_cfg[block] = value;
442
443 wm8994_set_retune_mobile(codec, block);
444
445 return 0;
446}
447
448static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
449 struct snd_ctl_elem_value *ucontrol)
450{
451 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brown4a8d9292011-02-16 14:57:17 -0800452 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000453 int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
454
455 ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
456
457 return 0;
458}
459
Mark Brown96b101e2010-11-18 15:49:38 +0000460static const char *aif_chan_src_text[] = {
Mark Brownf5548852010-08-31 19:39:48 +0100461 "Left", "Right"
462};
463
Mark Brown96b101e2010-11-18 15:49:38 +0000464static const struct soc_enum aif1adcl_src =
465 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
466
467static const struct soc_enum aif1adcr_src =
468 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
469
470static const struct soc_enum aif2adcl_src =
471 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
472
473static const struct soc_enum aif2adcr_src =
474 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
475
Mark Brownf5548852010-08-31 19:39:48 +0100476static const struct soc_enum aif1dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000477 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100478
479static const struct soc_enum aif1dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000480 SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100481
482static const struct soc_enum aif2dacl_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000483 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100484
485static const struct soc_enum aif2dacr_src =
Mark Brown96b101e2010-11-18 15:49:38 +0000486 SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
Mark Brownf5548852010-08-31 19:39:48 +0100487
Mark Brown154b26a2010-12-09 12:07:44 +0000488static const char *osr_text[] = {
489 "Low Power", "High Performance",
490};
491
492static const struct soc_enum dac_osr =
493 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
494
495static const struct soc_enum adc_osr =
496 SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
497
Mark Brown9e6e96a2010-01-29 17:47:12 +0000498static const struct snd_kcontrol_new wm8994_snd_controls[] = {
499SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
500 WM8994_AIF1_ADC1_RIGHT_VOLUME,
501 1, 119, 0, digital_tlv),
502SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
503 WM8994_AIF1_ADC2_RIGHT_VOLUME,
504 1, 119, 0, digital_tlv),
505SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
506 WM8994_AIF2_ADC_RIGHT_VOLUME,
507 1, 119, 0, digital_tlv),
508
Mark Brown96b101e2010-11-18 15:49:38 +0000509SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
510SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000511SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
512SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
Mark Brown96b101e2010-11-18 15:49:38 +0000513
Mark Brownf5548852010-08-31 19:39:48 +0100514SOC_ENUM("AIF1DACL Source", aif1dacl_src),
515SOC_ENUM("AIF1DACR Source", aif1dacr_src),
Mark Brown49db7e72010-12-08 13:49:43 +0000516SOC_ENUM("AIF2DACL Source", aif2dacl_src),
517SOC_ENUM("AIF2DACR Source", aif2dacr_src),
Mark Brownf5548852010-08-31 19:39:48 +0100518
Mark Brown9e6e96a2010-01-29 17:47:12 +0000519SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
520 WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
521SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
522 WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
523SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
524 WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
525
526SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
527SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
528
529SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
530SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
531SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
532
533WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
534WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
535WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
536
537WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
538WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
539WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
540
541WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
542WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
543WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
544
545SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
546 5, 12, 0, st_tlv),
547SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
548 0, 12, 0, st_tlv),
549SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
550 5, 12, 0, st_tlv),
551SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
552 0, 12, 0, st_tlv),
553SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
554SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
555
Uk Kim146fd572010-12-07 13:58:40 +0000556SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
557SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
558
559SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
560SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
561
562SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
563SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
564
Mark Brown154b26a2010-12-09 12:07:44 +0000565SOC_ENUM("ADC OSR", adc_osr),
566SOC_ENUM("DAC OSR", dac_osr),
567
Mark Brown9e6e96a2010-01-29 17:47:12 +0000568SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
569 WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
570SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
571 WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
572
573SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
574 WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
575SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
576 WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
577
578SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
579 6, 1, 1, wm_hubs_spkmix_tlv),
580SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
581 2, 1, 1, wm_hubs_spkmix_tlv),
582
583SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
584 6, 1, 1, wm_hubs_spkmix_tlv),
585SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
586 2, 1, 1, wm_hubs_spkmix_tlv),
587
588SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
589 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000590SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000591 8, 1, 0),
592SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
593 10, 15, 0, wm8994_3d_tlv),
594SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
595 8, 1, 0),
Mark Brown458350b2010-12-20 14:35:09 +0000596SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000597 10, 15, 0, wm8994_3d_tlv),
Mark Brown458350b2010-12-20 14:35:09 +0000598SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
Mark Brown9e6e96a2010-01-29 17:47:12 +0000599 8, 1, 0),
600};
601
602static const struct snd_kcontrol_new wm8994_eq_controls[] = {
603SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
604 eq_tlv),
605SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
606 eq_tlv),
607SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
608 eq_tlv),
609SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
610 eq_tlv),
611SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
612 eq_tlv),
613
614SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
615 eq_tlv),
616SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
617 eq_tlv),
618SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
619 eq_tlv),
620SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
621 eq_tlv),
622SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
623 eq_tlv),
624
625SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
626 eq_tlv),
627SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
628 eq_tlv),
629SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
630 eq_tlv),
631SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
632 eq_tlv),
633SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
634 eq_tlv),
635};
636
Mark Brown1ddc07d2011-08-16 10:08:48 +0900637static const char *wm8958_ng_text[] = {
638 "30ms", "125ms", "250ms", "500ms",
639};
640
641static const struct soc_enum wm8958_aif1dac1_ng_hold =
642 SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
643 WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
644
645static const struct soc_enum wm8958_aif1dac2_ng_hold =
646 SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
647 WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
648
649static const struct soc_enum wm8958_aif2dac_ng_hold =
650 SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
651 WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
652
Mark Brownc4431df2010-11-26 15:21:07 +0000653static const struct snd_kcontrol_new wm8958_snd_controls[] = {
654SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
Mark Brown1ddc07d2011-08-16 10:08:48 +0900655
656SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
657 WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
658SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
659SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
660 WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
661 7, 1, ng_tlv),
662
663SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
664 WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
665SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
666SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
667 WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
668 7, 1, ng_tlv),
669
670SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
671 WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
672SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
673SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
674 WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
675 7, 1, ng_tlv),
Mark Brownc4431df2010-11-26 15:21:07 +0000676};
677
Mark Brown81204c82011-05-24 17:35:53 +0800678static const struct snd_kcontrol_new wm1811_snd_controls[] = {
679SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
680 mixin_boost_tlv),
681SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
682 mixin_boost_tlv),
683};
684
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000685/* We run all mode setting through a function to enforce audio mode */
686static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
687{
688 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
689
Mark Brown28e33262012-03-03 00:10:02 +0000690 if (!wm8994->jackdet || !wm8994->jack_cb)
691 return;
692
Mark Brown149c53b2012-03-03 00:10:02 +0000693 if (!wm8994->jackdet || !wm8994->jack_cb)
694 return;
695
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000696 if (wm8994->active_refcount)
697 mode = WM1811_JACKDET_MODE_AUDIO;
698
Mark Brown4752a882012-03-04 02:16:01 +0000699 if (mode == wm8994->jackdet_mode)
Mark Brown1defde22012-03-03 20:02:49 +0000700 return;
701
Mark Brown4752a882012-03-04 02:16:01 +0000702 wm8994->jackdet_mode = mode;
703
704 /* Always use audio mode to detect while the system is active */
705 if (mode != WM1811_JACKDET_MODE_NONE)
706 mode = WM1811_JACKDET_MODE_AUDIO;
707
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000708 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
709 WM1811_JACKDET_MODE_MASK, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000710}
711
712static void active_reference(struct snd_soc_codec *codec)
713{
714 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
715
716 mutex_lock(&wm8994->accdet_lock);
717
718 wm8994->active_refcount++;
719
720 dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
721 wm8994->active_refcount);
722
Mark Brown1defde22012-03-03 20:02:49 +0000723 /* If we're using jack detection go into audio mode */
724 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000725
726 mutex_unlock(&wm8994->accdet_lock);
727}
728
729static void active_dereference(struct snd_soc_codec *codec)
730{
731 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
732 u16 mode;
733
734 mutex_lock(&wm8994->accdet_lock);
735
736 wm8994->active_refcount--;
737
738 dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
739 wm8994->active_refcount);
740
741 if (wm8994->active_refcount == 0) {
742 /* Go into appropriate detection only mode */
Mark Brown1defde22012-03-03 20:02:49 +0000743 if (wm8994->jack_mic || wm8994->mic_detecting)
744 mode = WM1811_JACKDET_MODE_MIC;
745 else
746 mode = WM1811_JACKDET_MODE_JACK;
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000747
Mark Brown1defde22012-03-03 20:02:49 +0000748 wm1811_jackdet_set_mode(codec, mode);
Mark Brownaf6b6fe2011-11-30 20:32:05 +0000749 }
750
751 mutex_unlock(&wm8994->accdet_lock);
752}
753
Mark Brown9e6e96a2010-01-29 17:47:12 +0000754static int clk_sys_event(struct snd_soc_dapm_widget *w,
755 struct snd_kcontrol *kcontrol, int event)
756{
757 struct snd_soc_codec *codec = w->codec;
758
759 switch (event) {
760 case SND_SOC_DAPM_PRE_PMU:
761 return configure_clock(codec);
762
763 case SND_SOC_DAPM_POST_PMD:
764 configure_clock(codec);
765 break;
766 }
767
768 return 0;
769}
770
Mark Brown4b7ed832011-08-10 17:47:33 +0900771static void vmid_reference(struct snd_soc_codec *codec)
772{
773 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
774
Mark Browndb966f82012-02-06 12:07:08 +0000775 pm_runtime_get_sync(codec->dev);
776
Mark Brown4b7ed832011-08-10 17:47:33 +0900777 wm8994->vmid_refcount++;
778
779 dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
780 wm8994->vmid_refcount);
781
782 if (wm8994->vmid_refcount == 1) {
Mark Browncc6d5a82012-02-11 23:09:53 +0000783 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
Mark Browncc6d5a82012-02-11 23:09:53 +0000784 WM8994_LINEOUT1_DISCH |
Mark Brown22f8d052012-03-19 17:32:06 +0000785 WM8994_LINEOUT2_DISCH, 0);
Mark Browncc6d5a82012-02-11 23:09:53 +0000786
Mark Brownf7085642012-02-21 16:24:00 +0000787 wm_hubs_vmid_ena(codec);
788
Mark Brown22f8d052012-03-19 17:32:06 +0000789 switch (wm8994->vmid_mode) {
790 default:
791 WARN_ON(0 == "Invalid VMID mode");
792 case WM8994_VMID_NORMAL:
793 /* Startup bias, VMID ramp & buffer */
794 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
795 WM8994_BIAS_SRC |
796 WM8994_VMID_DISCH |
797 WM8994_STARTUP_BIAS_ENA |
798 WM8994_VMID_BUF_ENA |
799 WM8994_VMID_RAMP_MASK,
800 WM8994_BIAS_SRC |
801 WM8994_STARTUP_BIAS_ENA |
802 WM8994_VMID_BUF_ENA |
803 (0x3 << WM8994_VMID_RAMP_SHIFT));
Mark Brown4b7ed832011-08-10 17:47:33 +0900804
Mark Brown22f8d052012-03-19 17:32:06 +0000805 /* Main bias enable, VMID=2x40k */
806 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
807 WM8994_BIAS_ENA |
808 WM8994_VMID_SEL_MASK,
809 WM8994_BIAS_ENA | 0x2);
Mark Brown4b7ed832011-08-10 17:47:33 +0900810
Mark Brown22f8d052012-03-19 17:32:06 +0000811 msleep(50);
Mark Browncc6d5a82012-02-11 23:09:53 +0000812
Mark Brown22f8d052012-03-19 17:32:06 +0000813 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
814 WM8994_VMID_RAMP_MASK |
815 WM8994_BIAS_SRC,
816 0);
817 break;
818
819 case WM8994_VMID_FORCE:
820 /* Startup bias, slow VMID ramp & buffer */
821 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
822 WM8994_BIAS_SRC |
823 WM8994_VMID_DISCH |
824 WM8994_STARTUP_BIAS_ENA |
825 WM8994_VMID_BUF_ENA |
826 WM8994_VMID_RAMP_MASK,
827 WM8994_BIAS_SRC |
828 WM8994_STARTUP_BIAS_ENA |
829 WM8994_VMID_BUF_ENA |
830 (0x2 << WM8994_VMID_RAMP_SHIFT));
831
832 /* Main bias enable, VMID=2x40k */
833 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
834 WM8994_BIAS_ENA |
835 WM8994_VMID_SEL_MASK,
836 WM8994_BIAS_ENA | 0x2);
837
838 msleep(400);
839
840 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
841 WM8994_VMID_RAMP_MASK |
842 WM8994_BIAS_SRC,
843 0);
844 break;
845 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900846 }
847}
848
849static void vmid_dereference(struct snd_soc_codec *codec)
850{
851 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
852
853 wm8994->vmid_refcount--;
854
855 dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
856 wm8994->vmid_refcount);
857
858 if (wm8994->vmid_refcount == 0) {
Mark Brown22f8d052012-03-19 17:32:06 +0000859 if (wm8994->hubs.lineout1_se)
860 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
861 WM8994_LINEOUT1N_ENA |
862 WM8994_LINEOUT1P_ENA,
863 WM8994_LINEOUT1N_ENA |
864 WM8994_LINEOUT1P_ENA);
865
866 if (wm8994->hubs.lineout2_se)
867 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
868 WM8994_LINEOUT2N_ENA |
869 WM8994_LINEOUT2P_ENA,
870 WM8994_LINEOUT2N_ENA |
871 WM8994_LINEOUT2P_ENA);
872
873 /* Start discharging VMID */
Mark Brown4b7ed832011-08-10 17:47:33 +0900874 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
875 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000876 WM8994_VMID_DISCH,
Mark Brown4b7ed832011-08-10 17:47:33 +0900877 WM8994_BIAS_SRC |
Mark Brown22f8d052012-03-19 17:32:06 +0000878 WM8994_VMID_DISCH);
Mark Brown4b7ed832011-08-10 17:47:33 +0900879
Mark Brown22f8d052012-03-19 17:32:06 +0000880 switch (wm8994->vmid_mode) {
881 case WM8994_VMID_FORCE:
882 msleep(350);
883 break;
884 default:
885 break;
886 }
Mark Brown4b7ed832011-08-10 17:47:33 +0900887
Mark Brown22f8d052012-03-19 17:32:06 +0000888 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
889 WM8994_VROI, WM8994_VROI);
Mark Browne85b26c2012-02-11 23:10:30 +0000890
Mark Brown22f8d052012-03-19 17:32:06 +0000891 /* Active discharge */
Mark Brown4b7ed832011-08-10 17:47:33 +0900892 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
893 WM8994_LINEOUT1_DISCH |
894 WM8994_LINEOUT2_DISCH,
895 WM8994_LINEOUT1_DISCH |
896 WM8994_LINEOUT2_DISCH);
897
Mark Brown22f8d052012-03-19 17:32:06 +0000898 msleep(150);
899
900 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
901 WM8994_LINEOUT1N_ENA |
902 WM8994_LINEOUT1P_ENA |
903 WM8994_LINEOUT2N_ENA |
904 WM8994_LINEOUT2P_ENA, 0);
905
906 snd_soc_update_bits(codec, WM8994_ADDITIONAL_CONTROL,
907 WM8994_VROI, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900908
909 /* Switch off startup biases */
910 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
911 WM8994_BIAS_SRC |
912 WM8994_STARTUP_BIAS_ENA |
913 WM8994_VMID_BUF_ENA |
914 WM8994_VMID_RAMP_MASK, 0);
Mark Brown22f8d052012-03-19 17:32:06 +0000915
916 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
917 WM8994_BIAS_ENA | WM8994_VMID_SEL_MASK, 0);
918
919 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
920 WM8994_VMID_RAMP_MASK, 0);
Mark Brown4b7ed832011-08-10 17:47:33 +0900921 }
Mark Browndb966f82012-02-06 12:07:08 +0000922
923 pm_runtime_put(codec->dev);
Mark Brown4b7ed832011-08-10 17:47:33 +0900924}
925
926static int vmid_event(struct snd_soc_dapm_widget *w,
927 struct snd_kcontrol *kcontrol, int event)
928{
929 struct snd_soc_codec *codec = w->codec;
930
931 switch (event) {
932 case SND_SOC_DAPM_PRE_PMU:
933 vmid_reference(codec);
934 break;
935
936 case SND_SOC_DAPM_POST_PMD:
937 vmid_dereference(codec);
938 break;
939 }
940
941 return 0;
942}
943
Mark Brown9e6e96a2010-01-29 17:47:12 +0000944static void wm8994_update_class_w(struct snd_soc_codec *codec)
945{
Mark Brownfec6dd82010-10-27 13:48:36 -0700946 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000947 int enable = 1;
948 int source = 0; /* GCC flow analysis can't track enable */
949 int reg, reg_r;
950
951 /* Only support direct DAC->headphone paths */
952 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_1);
953 if (!(reg & WM8994_DAC1L_TO_HPOUT1L)) {
Mark Brownee839a22010-04-20 13:57:08 +0900954 dev_vdbg(codec->dev, "HPL connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000955 enable = 0;
956 }
957
958 reg = snd_soc_read(codec, WM8994_OUTPUT_MIXER_2);
959 if (!(reg & WM8994_DAC1R_TO_HPOUT1R)) {
Mark Brownee839a22010-04-20 13:57:08 +0900960 dev_vdbg(codec->dev, "HPR connected to output mixer\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000961 enable = 0;
962 }
963
964 /* We also need the same setting for L/R and only one path */
965 reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
966 switch (reg) {
967 case WM8994_AIF2DACL_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900968 dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000969 source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
970 break;
971 case WM8994_AIF1DAC2L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900972 dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000973 source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
974 break;
975 case WM8994_AIF1DAC1L_TO_DAC1L:
Mark Brownee839a22010-04-20 13:57:08 +0900976 dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000977 source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
978 break;
979 default:
Mark Brownee839a22010-04-20 13:57:08 +0900980 dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +0000981 enable = 0;
982 break;
983 }
984
985 reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
986 if (reg_r != reg) {
Mark Brownee839a22010-04-20 13:57:08 +0900987 dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
Mark Brown9e6e96a2010-01-29 17:47:12 +0000988 enable = 0;
989 }
990
991 if (enable) {
992 dev_dbg(codec->dev, "Class W enabled\n");
993 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
994 WM8994_CP_DYN_PWR |
995 WM8994_CP_DYN_SRC_SEL_MASK,
996 source | WM8994_CP_DYN_PWR);
Mark Brownfec6dd82010-10-27 13:48:36 -0700997 wm8994->hubs.class_w = true;
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +0200998
Mark Brown9e6e96a2010-01-29 17:47:12 +0000999 } else {
1000 dev_dbg(codec->dev, "Class W disabled\n");
1001 snd_soc_update_bits(codec, WM8994_CLASS_W_1,
1002 WM8994_CP_DYN_PWR, 0);
Mark Brownfec6dd82010-10-27 13:48:36 -07001003 wm8994->hubs.class_w = false;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001004 }
1005}
1006
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001007static int late_enable_ev(struct snd_soc_dapm_widget *w,
1008 struct snd_kcontrol *kcontrol, int event)
1009{
1010 struct snd_soc_codec *codec = w->codec;
1011 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1012
1013 switch (event) {
1014 case SND_SOC_DAPM_PRE_PMU:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001015 if (wm8994->aif1clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001016 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1017 WM8994_AIF1CLK_ENA_MASK,
1018 WM8994_AIF1CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001019 wm8994->aif1clk_enable = 0;
1020 }
1021 if (wm8994->aif2clk_enable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001022 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1023 WM8994_AIF2CLK_ENA_MASK,
1024 WM8994_AIF2CLK_ENA);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001025 wm8994->aif2clk_enable = 0;
1026 }
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001027 break;
1028 }
1029
Mark Brownc6b7b572011-03-11 18:13:12 +00001030 /* We may also have postponed startup of DSP, handle that. */
1031 wm8958_aif_ev(w, kcontrol, event);
1032
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001033 return 0;
1034}
1035
1036static int late_disable_ev(struct snd_soc_dapm_widget *w,
1037 struct snd_kcontrol *kcontrol, int event)
1038{
1039 struct snd_soc_codec *codec = w->codec;
1040 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1041
1042 switch (event) {
1043 case SND_SOC_DAPM_POST_PMD:
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001044 if (wm8994->aif1clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001045 snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
1046 WM8994_AIF1CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001047 wm8994->aif1clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001048 }
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001049 if (wm8994->aif2clk_disable) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001050 snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
1051 WM8994_AIF2CLK_ENA_MASK, 0);
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001052 wm8994->aif2clk_disable = 0;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001053 }
1054 break;
1055 }
1056
1057 return 0;
1058}
1059
1060static int aif1clk_ev(struct snd_soc_dapm_widget *w,
1061 struct snd_kcontrol *kcontrol, int event)
1062{
1063 struct snd_soc_codec *codec = w->codec;
1064 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1065
1066 switch (event) {
1067 case SND_SOC_DAPM_PRE_PMU:
1068 wm8994->aif1clk_enable = 1;
1069 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001070 case SND_SOC_DAPM_POST_PMD:
1071 wm8994->aif1clk_disable = 1;
1072 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001073 }
1074
1075 return 0;
1076}
1077
1078static int aif2clk_ev(struct snd_soc_dapm_widget *w,
1079 struct snd_kcontrol *kcontrol, int event)
1080{
1081 struct snd_soc_codec *codec = w->codec;
1082 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
1083
1084 switch (event) {
1085 case SND_SOC_DAPM_PRE_PMU:
1086 wm8994->aif2clk_enable = 1;
1087 break;
Dimitris Papastamosa3cff812011-02-28 17:24:11 +00001088 case SND_SOC_DAPM_POST_PMD:
1089 wm8994->aif2clk_disable = 1;
1090 break;
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001091 }
1092
1093 return 0;
1094}
1095
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001096static int adc_mux_ev(struct snd_soc_dapm_widget *w,
1097 struct snd_kcontrol *kcontrol, int event)
1098{
1099 late_enable_ev(w, kcontrol, event);
1100 return 0;
1101}
1102
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001103static int micbias_ev(struct snd_soc_dapm_widget *w,
1104 struct snd_kcontrol *kcontrol, int event)
1105{
1106 late_enable_ev(w, kcontrol, event);
1107 return 0;
1108}
1109
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001110static int dac_ev(struct snd_soc_dapm_widget *w,
1111 struct snd_kcontrol *kcontrol, int event)
1112{
1113 struct snd_soc_codec *codec = w->codec;
1114 unsigned int mask = 1 << w->shift;
1115
1116 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
1117 mask, mask);
1118 return 0;
1119}
1120
Mark Brown9e6e96a2010-01-29 17:47:12 +00001121static const char *hp_mux_text[] = {
1122 "Mixer",
1123 "DAC",
1124};
1125
1126#define WM8994_HP_ENUM(xname, xenum) \
1127{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1128 .info = snd_soc_info_enum_double, \
1129 .get = snd_soc_dapm_get_enum_double, \
1130 .put = wm8994_put_hp_enum, \
1131 .private_value = (unsigned long)&xenum }
1132
1133static int wm8994_put_hp_enum(struct snd_kcontrol *kcontrol,
1134 struct snd_ctl_elem_value *ucontrol)
1135{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001136 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1137 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001138 struct snd_soc_codec *codec = w->codec;
1139 int ret;
1140
1141 ret = snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
1142
1143 wm8994_update_class_w(codec);
1144
1145 return ret;
1146}
1147
1148static const struct soc_enum hpl_enum =
1149 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_1, 8, 2, hp_mux_text);
1150
1151static const struct snd_kcontrol_new hpl_mux =
1152 WM8994_HP_ENUM("Left Headphone Mux", hpl_enum);
1153
1154static const struct soc_enum hpr_enum =
1155 SOC_ENUM_SINGLE(WM8994_OUTPUT_MIXER_2, 8, 2, hp_mux_text);
1156
1157static const struct snd_kcontrol_new hpr_mux =
1158 WM8994_HP_ENUM("Right Headphone Mux", hpr_enum);
1159
1160static const char *adc_mux_text[] = {
1161 "ADC",
1162 "DMIC",
1163};
1164
1165static const struct soc_enum adc_enum =
1166 SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
1167
1168static const struct snd_kcontrol_new adcl_mux =
1169 SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
1170
1171static const struct snd_kcontrol_new adcr_mux =
1172 SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
1173
1174static const struct snd_kcontrol_new left_speaker_mixer[] = {
1175SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
1176SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
1177SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
1178SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
1179SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
1180};
1181
1182static const struct snd_kcontrol_new right_speaker_mixer[] = {
1183SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
1184SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
1185SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
1186SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
1187SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
1188};
1189
1190/* Debugging; dump chip status after DAPM transitions */
1191static int post_ev(struct snd_soc_dapm_widget *w,
1192 struct snd_kcontrol *kcontrol, int event)
1193{
1194 struct snd_soc_codec *codec = w->codec;
1195 dev_dbg(codec->dev, "SRC status: %x\n",
1196 snd_soc_read(codec,
1197 WM8994_RATE_STATUS));
1198 return 0;
1199}
1200
1201static const struct snd_kcontrol_new aif1adc1l_mix[] = {
1202SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1203 1, 1, 0),
1204SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
1205 0, 1, 0),
1206};
1207
1208static const struct snd_kcontrol_new aif1adc1r_mix[] = {
1209SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1210 1, 1, 0),
1211SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
1212 0, 1, 0),
1213};
1214
Mark Browna3257ba2010-07-19 14:02:34 +01001215static const struct snd_kcontrol_new aif1adc2l_mix[] = {
1216SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1217 1, 1, 0),
1218SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
1219 0, 1, 0),
1220};
1221
1222static const struct snd_kcontrol_new aif1adc2r_mix[] = {
1223SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1224 1, 1, 0),
1225SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
1226 0, 1, 0),
1227};
1228
Mark Brown9e6e96a2010-01-29 17:47:12 +00001229static const struct snd_kcontrol_new aif2dac2l_mix[] = {
1230SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1231 5, 1, 0),
1232SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1233 4, 1, 0),
1234SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1235 2, 1, 0),
1236SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1237 1, 1, 0),
1238SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
1239 0, 1, 0),
1240};
1241
1242static const struct snd_kcontrol_new aif2dac2r_mix[] = {
1243SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1244 5, 1, 0),
1245SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1246 4, 1, 0),
1247SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1248 2, 1, 0),
1249SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1250 1, 1, 0),
1251SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
1252 0, 1, 0),
1253};
1254
1255#define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
1256{ .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
1257 .info = snd_soc_info_volsw, \
1258 .get = snd_soc_dapm_get_volsw, .put = wm8994_put_class_w, \
1259 .private_value = SOC_SINGLE_VALUE(reg, shift, max, invert) }
1260
1261static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
1262 struct snd_ctl_elem_value *ucontrol)
1263{
Jarkko Nikula9d035452011-05-13 19:16:52 +03001264 struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
1265 struct snd_soc_dapm_widget *w = wlist->widgets[0];
Mark Brown9e6e96a2010-01-29 17:47:12 +00001266 struct snd_soc_codec *codec = w->codec;
1267 int ret;
1268
1269 ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
1270
1271 wm8994_update_class_w(codec);
1272
1273 return ret;
1274}
1275
1276static const struct snd_kcontrol_new dac1l_mix[] = {
1277WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1278 5, 1, 0),
1279WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1280 4, 1, 0),
1281WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1282 2, 1, 0),
1283WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1284 1, 1, 0),
1285WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
1286 0, 1, 0),
1287};
1288
1289static const struct snd_kcontrol_new dac1r_mix[] = {
1290WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1291 5, 1, 0),
1292WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1293 4, 1, 0),
1294WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1295 2, 1, 0),
1296WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1297 1, 1, 0),
1298WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
1299 0, 1, 0),
1300};
1301
1302static const char *sidetone_text[] = {
1303 "ADC/DMIC1", "DMIC2",
1304};
1305
1306static const struct soc_enum sidetone1_enum =
1307 SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
1308
1309static const struct snd_kcontrol_new sidetone1_mux =
1310 SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
1311
1312static const struct soc_enum sidetone2_enum =
1313 SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
1314
1315static const struct snd_kcontrol_new sidetone2_mux =
1316 SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
1317
1318static const char *aif1dac_text[] = {
1319 "AIF1DACDAT", "AIF3DACDAT",
1320};
1321
1322static const struct soc_enum aif1dac_enum =
1323 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
1324
1325static const struct snd_kcontrol_new aif1dac_mux =
1326 SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
1327
1328static const char *aif2dac_text[] = {
1329 "AIF2DACDAT", "AIF3DACDAT",
1330};
1331
1332static const struct soc_enum aif2dac_enum =
1333 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
1334
1335static const struct snd_kcontrol_new aif2dac_mux =
1336 SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
1337
1338static const char *aif2adc_text[] = {
1339 "AIF2ADCDAT", "AIF3DACDAT",
1340};
1341
1342static const struct soc_enum aif2adc_enum =
1343 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
1344
1345static const struct snd_kcontrol_new aif2adc_mux =
1346 SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
1347
1348static const char *aif3adc_text[] = {
Mark Brownc4431df2010-11-26 15:21:07 +00001349 "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
Mark Brown9e6e96a2010-01-29 17:47:12 +00001350};
1351
Mark Brownc4431df2010-11-26 15:21:07 +00001352static const struct soc_enum wm8994_aif3adc_enum =
Mark Brown9e6e96a2010-01-29 17:47:12 +00001353 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
1354
Mark Brownc4431df2010-11-26 15:21:07 +00001355static const struct snd_kcontrol_new wm8994_aif3adc_mux =
1356 SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
1357
1358static const struct soc_enum wm8958_aif3adc_enum =
1359 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
1360
1361static const struct snd_kcontrol_new wm8958_aif3adc_mux =
1362 SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
1363
1364static const char *mono_pcm_out_text[] = {
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02001365 "None", "AIF2ADCL", "AIF2ADCR",
Mark Brownc4431df2010-11-26 15:21:07 +00001366};
1367
1368static const struct soc_enum mono_pcm_out_enum =
1369 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
1370
1371static const struct snd_kcontrol_new mono_pcm_out_mux =
1372 SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
1373
1374static const char *aif2dac_src_text[] = {
1375 "AIF2", "AIF3",
1376};
1377
1378/* Note that these two control shouldn't be simultaneously switched to AIF3 */
1379static const struct soc_enum aif2dacl_src_enum =
1380 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
1381
1382static const struct snd_kcontrol_new aif2dacl_src_mux =
1383 SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
1384
1385static const struct soc_enum aif2dacr_src_enum =
1386 SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
1387
1388static const struct snd_kcontrol_new aif2dacr_src_mux =
1389 SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
Mark Brown9e6e96a2010-01-29 17:47:12 +00001390
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001391static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
1392SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_ev,
1393 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1394SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_ev,
1395 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1396
1397SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1398 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1399SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1400 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1401SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1402 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1403SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
1404 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Mark Brownb70a51b2011-06-29 00:21:09 -07001405SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
1406 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1407
1408SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1409 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
1410 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1411SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1412 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
1413 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1414SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux,
1415 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
1416SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux,
1417 late_enable_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001418
1419SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
1420};
1421
1422static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
1423SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, NULL, 0),
Mark Brownb70a51b2011-06-29 00:21:09 -07001424SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, NULL, 0),
1425SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
1426SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
1427 left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
1428SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
1429 right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
1430SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &hpl_mux),
1431SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &hpr_mux),
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001432};
1433
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001434static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
1435SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
1436 dac_ev, SND_SOC_DAPM_PRE_PMU),
1437SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
1438 dac_ev, SND_SOC_DAPM_PRE_PMU),
1439SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
1440 dac_ev, SND_SOC_DAPM_PRE_PMU),
1441SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
1442 dac_ev, SND_SOC_DAPM_PRE_PMU),
1443};
1444
1445static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
1446SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
Mark Brown0627bd22011-03-09 19:09:17 +00001447SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00001448SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
1449SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
1450};
1451
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001452static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001453SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
1454 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
1455SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
1456 adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001457};
1458
1459static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
Mark Brown87b86ad2011-08-14 13:39:20 +09001460SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
1461SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
Dimitris Papastamos04d28682011-03-01 11:47:10 +00001462};
1463
Mark Brown9e6e96a2010-01-29 17:47:12 +00001464static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
1465SND_SOC_DAPM_INPUT("DMIC1DAT"),
1466SND_SOC_DAPM_INPUT("DMIC2DAT"),
Mark Brown66b47fd2010-07-08 11:25:43 +09001467SND_SOC_DAPM_INPUT("Clock"),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001468
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001469SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
1470 SND_SOC_DAPM_PRE_PMU),
Mark Brown4b7ed832011-08-10 17:47:33 +09001471SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
1472 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Dimitris Papastamosb462c6e2011-03-01 12:54:39 +00001473
Mark Brown9e6e96a2010-01-29 17:47:12 +00001474SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
1475 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1476
1477SND_SOC_DAPM_SUPPLY("DSP1CLK", WM8994_CLOCKING_1, 3, 0, NULL, 0),
1478SND_SOC_DAPM_SUPPLY("DSP2CLK", WM8994_CLOCKING_1, 2, 0, NULL, 0),
1479SND_SOC_DAPM_SUPPLY("DSPINTCLK", WM8994_CLOCKING_1, 1, 0, NULL, 0),
1480
Mark Brown7f94de42011-02-03 16:27:34 +00001481SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001482 0, WM8994_POWER_MANAGEMENT_4, 9, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001483SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001484 0, WM8994_POWER_MANAGEMENT_4, 8, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001485SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
1486 WM8994_POWER_MANAGEMENT_5, 9, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001487 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001488SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
1489 WM8994_POWER_MANAGEMENT_5, 8, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001490 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001491
Mark Brown7f94de42011-02-03 16:27:34 +00001492SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001493 0, WM8994_POWER_MANAGEMENT_4, 11, 0),
Mark Brown7f94de42011-02-03 16:27:34 +00001494SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001495 0, WM8994_POWER_MANAGEMENT_4, 10, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001496SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
1497 WM8994_POWER_MANAGEMENT_5, 11, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001498 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brownd6addcc2010-11-26 15:21:08 +00001499SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
1500 WM8994_POWER_MANAGEMENT_5, 10, 0, wm8958_aif_ev,
Mark Brownb2822a82010-11-30 16:59:29 +00001501 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001502
1503SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
1504 aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
1505SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
1506 aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
1507
Mark Browna3257ba2010-07-19 14:02:34 +01001508SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
1509 aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
1510SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
1511 aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
1512
Mark Brown9e6e96a2010-01-29 17:47:12 +00001513SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
1514 aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
1515SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
1516 aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
1517
1518SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
1519SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
1520
1521SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
1522 dac1l_mix, ARRAY_SIZE(dac1l_mix)),
1523SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
1524 dac1r_mix, ARRAY_SIZE(dac1r_mix)),
1525
1526SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
1527 WM8994_POWER_MANAGEMENT_4, 13, 0),
1528SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
1529 WM8994_POWER_MANAGEMENT_4, 12, 0),
Mark Brownd6addcc2010-11-26 15:21:08 +00001530SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
1531 WM8994_POWER_MANAGEMENT_5, 13, 0, wm8958_aif_ev,
1532 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
1533SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
1534 WM8994_POWER_MANAGEMENT_5, 12, 0, wm8958_aif_ev,
1535 SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001536
Mark Brown5567d8c2012-02-16 21:43:29 -08001537SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1538SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1539SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1540SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001541
1542SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
1543SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
1544SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001545
Mark Brown5567d8c2012-02-16 21:43:29 -08001546SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
1547SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
Mark Brown9e6e96a2010-01-29 17:47:12 +00001548
1549SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
1550
1551SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
1552SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
1553SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
1554SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
1555
1556/* Power is done with the muxes since the ADC power also controls the
1557 * downsampling chain, the chip will automatically manage the analogue
1558 * specific portions.
1559 */
1560SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
1561SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
1562
Mark Brown9e6e96a2010-01-29 17:47:12 +00001563SND_SOC_DAPM_POST("Debug log", post_ev),
1564};
1565
Mark Brownc4431df2010-11-26 15:21:07 +00001566static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
1567SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
1568};
Mark Brown9e6e96a2010-01-29 17:47:12 +00001569
Mark Brownc4431df2010-11-26 15:21:07 +00001570static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
Mark Brown8c5b8422012-04-17 20:49:05 +01001571SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
Mark Brownc4431df2010-11-26 15:21:07 +00001572SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
1573SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
1574SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
1575SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
1576};
1577
1578static const struct snd_soc_dapm_route intercon[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001579 { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
1580 { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
1581
1582 { "DSP1CLK", NULL, "CLK_SYS" },
1583 { "DSP2CLK", NULL, "CLK_SYS" },
1584 { "DSPINTCLK", NULL, "CLK_SYS" },
1585
1586 { "AIF1ADC1L", NULL, "AIF1CLK" },
1587 { "AIF1ADC1L", NULL, "DSP1CLK" },
1588 { "AIF1ADC1R", NULL, "AIF1CLK" },
1589 { "AIF1ADC1R", NULL, "DSP1CLK" },
1590 { "AIF1ADC1R", NULL, "DSPINTCLK" },
1591
1592 { "AIF1DAC1L", NULL, "AIF1CLK" },
1593 { "AIF1DAC1L", NULL, "DSP1CLK" },
1594 { "AIF1DAC1R", NULL, "AIF1CLK" },
1595 { "AIF1DAC1R", NULL, "DSP1CLK" },
1596 { "AIF1DAC1R", NULL, "DSPINTCLK" },
1597
1598 { "AIF1ADC2L", NULL, "AIF1CLK" },
1599 { "AIF1ADC2L", NULL, "DSP1CLK" },
1600 { "AIF1ADC2R", NULL, "AIF1CLK" },
1601 { "AIF1ADC2R", NULL, "DSP1CLK" },
1602 { "AIF1ADC2R", NULL, "DSPINTCLK" },
1603
1604 { "AIF1DAC2L", NULL, "AIF1CLK" },
1605 { "AIF1DAC2L", NULL, "DSP1CLK" },
1606 { "AIF1DAC2R", NULL, "AIF1CLK" },
1607 { "AIF1DAC2R", NULL, "DSP1CLK" },
1608 { "AIF1DAC2R", NULL, "DSPINTCLK" },
1609
1610 { "AIF2ADCL", NULL, "AIF2CLK" },
1611 { "AIF2ADCL", NULL, "DSP2CLK" },
1612 { "AIF2ADCR", NULL, "AIF2CLK" },
1613 { "AIF2ADCR", NULL, "DSP2CLK" },
1614 { "AIF2ADCR", NULL, "DSPINTCLK" },
1615
1616 { "AIF2DACL", NULL, "AIF2CLK" },
1617 { "AIF2DACL", NULL, "DSP2CLK" },
1618 { "AIF2DACR", NULL, "AIF2CLK" },
1619 { "AIF2DACR", NULL, "DSP2CLK" },
1620 { "AIF2DACR", NULL, "DSPINTCLK" },
1621
1622 { "DMIC1L", NULL, "DMIC1DAT" },
1623 { "DMIC1L", NULL, "CLK_SYS" },
1624 { "DMIC1R", NULL, "DMIC1DAT" },
1625 { "DMIC1R", NULL, "CLK_SYS" },
1626 { "DMIC2L", NULL, "DMIC2DAT" },
1627 { "DMIC2L", NULL, "CLK_SYS" },
1628 { "DMIC2R", NULL, "DMIC2DAT" },
1629 { "DMIC2R", NULL, "CLK_SYS" },
1630
1631 { "ADCL", NULL, "AIF1CLK" },
1632 { "ADCL", NULL, "DSP1CLK" },
1633 { "ADCL", NULL, "DSPINTCLK" },
1634
1635 { "ADCR", NULL, "AIF1CLK" },
1636 { "ADCR", NULL, "DSP1CLK" },
1637 { "ADCR", NULL, "DSPINTCLK" },
1638
1639 { "ADCL Mux", "ADC", "ADCL" },
1640 { "ADCL Mux", "DMIC", "DMIC1L" },
1641 { "ADCR Mux", "ADC", "ADCR" },
1642 { "ADCR Mux", "DMIC", "DMIC1R" },
1643
1644 { "DAC1L", NULL, "AIF1CLK" },
1645 { "DAC1L", NULL, "DSP1CLK" },
1646 { "DAC1L", NULL, "DSPINTCLK" },
1647
1648 { "DAC1R", NULL, "AIF1CLK" },
1649 { "DAC1R", NULL, "DSP1CLK" },
1650 { "DAC1R", NULL, "DSPINTCLK" },
1651
1652 { "DAC2L", NULL, "AIF2CLK" },
1653 { "DAC2L", NULL, "DSP2CLK" },
1654 { "DAC2L", NULL, "DSPINTCLK" },
1655
1656 { "DAC2R", NULL, "AIF2DACR" },
1657 { "DAC2R", NULL, "AIF2CLK" },
1658 { "DAC2R", NULL, "DSP2CLK" },
1659 { "DAC2R", NULL, "DSPINTCLK" },
1660
1661 { "TOCLK", NULL, "CLK_SYS" },
1662
Mark Brown5567d8c2012-02-16 21:43:29 -08001663 { "AIF1DACDAT", NULL, "AIF1 Playback" },
1664 { "AIF2DACDAT", NULL, "AIF2 Playback" },
1665 { "AIF3DACDAT", NULL, "AIF3 Playback" },
1666
1667 { "AIF1 Capture", NULL, "AIF1ADCDAT" },
1668 { "AIF2 Capture", NULL, "AIF2ADCDAT" },
1669 { "AIF3 Capture", NULL, "AIF3ADCDAT" },
1670
Mark Brown9e6e96a2010-01-29 17:47:12 +00001671 /* AIF1 outputs */
1672 { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
1673 { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
1674 { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1675
1676 { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
1677 { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
1678 { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1679
Mark Browna3257ba2010-07-19 14:02:34 +01001680 { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
1681 { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
1682 { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1683
1684 { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
1685 { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
1686 { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1687
Mark Brown9e6e96a2010-01-29 17:47:12 +00001688 /* Pin level routing for AIF3 */
1689 { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
1690 { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
1691 { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
1692 { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
1693
Mark Brown9e6e96a2010-01-29 17:47:12 +00001694 { "AIF1DAC Mux", "AIF1DACDAT", "AIF1DACDAT" },
1695 { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1696 { "AIF2DAC Mux", "AIF2DACDAT", "AIF2DACDAT" },
1697 { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
1698 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
1699 { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
1700 { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
1701
1702 /* DAC1 inputs */
Mark Brown9e6e96a2010-01-29 17:47:12 +00001703 { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
1704 { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1705 { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1706 { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1707 { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1708
Mark Brown9e6e96a2010-01-29 17:47:12 +00001709 { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
1710 { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1711 { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1712 { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1713 { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1714
1715 /* DAC2/AIF2 outputs */
1716 { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001717 { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
1718 { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
1719 { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
1720 { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
1721 { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
1722
1723 { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
Mark Brown9e6e96a2010-01-29 17:47:12 +00001724 { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
1725 { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
1726 { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
1727 { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
1728 { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
1729
Mark Brown7f94de42011-02-03 16:27:34 +00001730 { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
1731 { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
1732 { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
1733 { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
1734
Mark Brown9e6e96a2010-01-29 17:47:12 +00001735 { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
1736
1737 /* AIF3 output */
1738 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
1739 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
1740 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
1741 { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
1742 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
1743 { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
1744 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
1745 { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
1746
1747 /* Sidetone */
1748 { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
1749 { "Left Sidetone", "DMIC2", "DMIC2L" },
1750 { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
1751 { "Right Sidetone", "DMIC2", "DMIC2R" },
1752
1753 /* Output stages */
1754 { "Left Output Mixer", "DAC Switch", "DAC1L" },
1755 { "Right Output Mixer", "DAC Switch", "DAC1R" },
1756
1757 { "SPKL", "DAC1 Switch", "DAC1L" },
1758 { "SPKL", "DAC2 Switch", "DAC2L" },
1759
1760 { "SPKR", "DAC1 Switch", "DAC1R" },
1761 { "SPKR", "DAC2 Switch", "DAC2R" },
1762
1763 { "Left Headphone Mux", "DAC", "DAC1L" },
1764 { "Right Headphone Mux", "DAC", "DAC1R" },
1765};
1766
Dimitris Papastamos173efa02011-02-11 16:32:11 +00001767static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
1768 { "DAC1L", NULL, "Late DAC1L Enable PGA" },
1769 { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
1770 { "DAC1R", NULL, "Late DAC1R Enable PGA" },
1771 { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
1772 { "DAC2L", NULL, "Late DAC2L Enable PGA" },
1773 { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
1774 { "DAC2R", NULL, "Late DAC2R Enable PGA" },
1775 { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
1776};
1777
1778static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
1779 { "DAC1L", NULL, "DAC1L Mixer" },
1780 { "DAC1R", NULL, "DAC1R Mixer" },
1781 { "DAC2L", NULL, "AIF2DAC2L Mixer" },
1782 { "DAC2R", NULL, "AIF2DAC2R Mixer" },
1783};
1784
Mark Brown6ed8f142011-02-03 16:27:35 +00001785static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
1786 { "AIF1DACDAT", NULL, "AIF2DACDAT" },
1787 { "AIF2DACDAT", NULL, "AIF1DACDAT" },
1788 { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
1789 { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
Mark Brownb793eb62011-07-14 18:21:37 +09001790 { "MICBIAS1", NULL, "CLK_SYS" },
1791 { "MICBIAS1", NULL, "MICBIAS Supply" },
1792 { "MICBIAS2", NULL, "CLK_SYS" },
1793 { "MICBIAS2", NULL, "MICBIAS Supply" },
Mark Brown6ed8f142011-02-03 16:27:35 +00001794};
1795
Mark Brownc4431df2010-11-26 15:21:07 +00001796static const struct snd_soc_dapm_route wm8994_intercon[] = {
1797 { "AIF2DACL", NULL, "AIF2DAC Mux" },
1798 { "AIF2DACR", NULL, "AIF2DAC Mux" },
Mark Brown4e04ada2011-07-15 15:12:31 +09001799 { "MICBIAS1", NULL, "VMID" },
1800 { "MICBIAS2", NULL, "VMID" },
Mark Brownc4431df2010-11-26 15:21:07 +00001801};
1802
1803static const struct snd_soc_dapm_route wm8958_intercon[] = {
1804 { "AIF2DACL", NULL, "AIF2DACL Mux" },
1805 { "AIF2DACR", NULL, "AIF2DACR Mux" },
1806
1807 { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
1808 { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
1809 { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
1810 { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
1811
Mark Brown8c5b8422012-04-17 20:49:05 +01001812 { "AIF3DACDAT", NULL, "AIF3" },
1813 { "AIF3ADCDAT", NULL, "AIF3" },
1814
Mark Brownc4431df2010-11-26 15:21:07 +00001815 { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
1816 { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
1817
1818 { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
1819};
1820
Mark Brown9e6e96a2010-01-29 17:47:12 +00001821/* The size in bits of the FLL divide multiplied by 10
1822 * to allow rounding later */
1823#define FIXED_FLL_SIZE ((1 << 16) * 10)
1824
1825struct fll_div {
1826 u16 outdiv;
1827 u16 n;
1828 u16 k;
1829 u16 clk_ref_div;
1830 u16 fll_fratio;
1831};
1832
1833static int wm8994_get_fll_config(struct fll_div *fll,
1834 int freq_in, int freq_out)
1835{
1836 u64 Kpart;
1837 unsigned int K, Ndiv, Nmod;
1838
1839 pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
1840
1841 /* Scale the input frequency down to <= 13.5MHz */
1842 fll->clk_ref_div = 0;
1843 while (freq_in > 13500000) {
1844 fll->clk_ref_div++;
1845 freq_in /= 2;
1846
1847 if (fll->clk_ref_div > 3)
1848 return -EINVAL;
1849 }
1850 pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
1851
1852 /* Scale the output to give 90MHz<=Fvco<=100MHz */
1853 fll->outdiv = 3;
1854 while (freq_out * (fll->outdiv + 1) < 90000000) {
1855 fll->outdiv++;
1856 if (fll->outdiv > 63)
1857 return -EINVAL;
1858 }
1859 freq_out *= fll->outdiv + 1;
1860 pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
1861
1862 if (freq_in > 1000000) {
1863 fll->fll_fratio = 0;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001864 } else if (freq_in > 256000) {
1865 fll->fll_fratio = 1;
1866 freq_in *= 2;
1867 } else if (freq_in > 128000) {
1868 fll->fll_fratio = 2;
1869 freq_in *= 4;
1870 } else if (freq_in > 64000) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00001871 fll->fll_fratio = 3;
1872 freq_in *= 8;
Mark Brown7d48a6a2010-04-20 13:36:11 +09001873 } else {
1874 fll->fll_fratio = 4;
1875 freq_in *= 16;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001876 }
1877 pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
1878
1879 /* Now, calculate N.K */
1880 Ndiv = freq_out / freq_in;
1881
1882 fll->n = Ndiv;
1883 Nmod = freq_out % freq_in;
1884 pr_debug("Nmod=%d\n", Nmod);
1885
1886 /* Calculate fractional part - scale up so we can round. */
1887 Kpart = FIXED_FLL_SIZE * (long long)Nmod;
1888
1889 do_div(Kpart, freq_in);
1890
1891 K = Kpart & 0xFFFFFFFF;
1892
1893 if ((K % 10) >= 5)
1894 K += 5;
1895
1896 /* Move down to proper range now rounding is done */
1897 fll->k = K / 10;
1898
1899 pr_debug("N=%x K=%x\n", fll->n, fll->k);
1900
1901 return 0;
1902}
1903
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00001904static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
Mark Brown9e6e96a2010-01-29 17:47:12 +00001905 unsigned int freq_in, unsigned int freq_out)
1906{
Mark Brownb2c812e2010-04-14 15:35:19 +09001907 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01001908 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001909 int reg_offset, ret;
1910 struct fll_div fll;
Mark Browne413ba82012-03-29 14:49:27 +01001911 u16 reg, clk1, aif_reg, aif_src;
Mark Brownc7ebf932011-07-12 19:47:59 +09001912 unsigned long timeout;
Mark Brown4b7ed832011-08-10 17:47:33 +09001913 bool was_enabled;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001914
Mark Brown9e6e96a2010-01-29 17:47:12 +00001915 switch (id) {
1916 case WM8994_FLL1:
1917 reg_offset = 0;
1918 id = 0;
Mark Browne413ba82012-03-29 14:49:27 +01001919 aif_src = 0x10;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001920 break;
1921 case WM8994_FLL2:
1922 reg_offset = 0x20;
1923 id = 1;
Mark Browne413ba82012-03-29 14:49:27 +01001924 aif_src = 0x18;
Mark Brown9e6e96a2010-01-29 17:47:12 +00001925 break;
1926 default:
1927 return -EINVAL;
1928 }
1929
Mark Brown4b7ed832011-08-10 17:47:33 +09001930 reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
1931 was_enabled = reg & WM8994_FLL1_ENA;
1932
Mark Brown136ff2a2010-04-20 12:56:18 +09001933 switch (src) {
Mark Brown7add84a2010-04-22 02:29:01 +09001934 case 0:
1935 /* Allow no source specification when stopping */
1936 if (freq_out)
1937 return -EINVAL;
Mark Brown4514e892010-12-03 16:02:10 +00001938 src = wm8994->fll[id].src;
Mark Brown7add84a2010-04-22 02:29:01 +09001939 break;
Mark Brown136ff2a2010-04-20 12:56:18 +09001940 case WM8994_FLL_SRC_MCLK1:
1941 case WM8994_FLL_SRC_MCLK2:
1942 case WM8994_FLL_SRC_LRCLK:
1943 case WM8994_FLL_SRC_BCLK:
1944 break;
1945 default:
1946 return -EINVAL;
1947 }
1948
Mark Brown9e6e96a2010-01-29 17:47:12 +00001949 /* Are we changing anything? */
1950 if (wm8994->fll[id].src == src &&
1951 wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
1952 return 0;
1953
1954 /* If we're stopping the FLL redo the old config - no
1955 * registers will actually be written but we avoid GCC flow
1956 * analysis bugs spewing warnings.
1957 */
1958 if (freq_out)
1959 ret = wm8994_get_fll_config(&fll, freq_in, freq_out);
1960 else
1961 ret = wm8994_get_fll_config(&fll, wm8994->fll[id].in,
1962 wm8994->fll[id].out);
1963 if (ret < 0)
1964 return ret;
1965
Mark Browne413ba82012-03-29 14:49:27 +01001966 /* Make sure that we're not providing SYSCLK right now */
1967 clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
1968 if (clk1 & WM8994_SYSCLK_SRC)
1969 aif_reg = WM8994_AIF2_CLOCKING_1;
1970 else
1971 aif_reg = WM8994_AIF1_CLOCKING_1;
1972 reg = snd_soc_read(codec, aif_reg);
1973
1974 if ((reg & WM8994_AIF1CLK_ENA) &&
1975 (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
1976 dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
1977 id + 1);
1978 return -EBUSY;
1979 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00001980
1981 /* We always need to disable the FLL while reconfiguring */
1982 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
1983 WM8994_FLL1_ENA, 0);
1984
Mark Brown20dc24a2012-04-05 12:55:20 +01001985 if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
Kyung-Kwee Ryue05854d2012-04-24 18:01:48 +01001986 freq_in == freq_out && freq_out) {
Mark Brown20dc24a2012-04-05 12:55:20 +01001987 dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
1988 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
1989 WM8958_FLL1_BYP, WM8958_FLL1_BYP);
1990 goto out;
1991 }
1992
Mark Brown9e6e96a2010-01-29 17:47:12 +00001993 reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
1994 (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
1995 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
1996 WM8994_FLL1_OUTDIV_MASK |
1997 WM8994_FLL1_FRATIO_MASK, reg);
1998
Mark Brownb16db742012-03-03 15:33:23 +00001999 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
2000 WM8994_FLL1_K_MASK, fll.k);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002001
2002 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
2003 WM8994_FLL1_N_MASK,
2004 fll.n << WM8994_FLL1_N_SHIFT);
2005
2006 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
Mark Brown20dc24a2012-04-05 12:55:20 +01002007 WM8958_FLL1_BYP |
Mark Brown136ff2a2010-04-20 12:56:18 +09002008 WM8994_FLL1_REFCLK_DIV_MASK |
2009 WM8994_FLL1_REFCLK_SRC_MASK,
2010 (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
2011 (src - 1));
Mark Brown9e6e96a2010-01-29 17:47:12 +00002012
Mark Brownf0f50392011-07-16 03:12:18 +09002013 /* Clear any pending completion from a previous failure */
2014 try_wait_for_completion(&wm8994->fll_locked[id]);
2015
Mark Brown9e6e96a2010-01-29 17:47:12 +00002016 /* Enable (with fractional mode if required) */
2017 if (freq_out) {
Mark Brown4b7ed832011-08-10 17:47:33 +09002018 /* Enable VMID if we need it */
2019 if (!was_enabled) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002020 active_reference(codec);
2021
Mark Brown4b7ed832011-08-10 17:47:33 +09002022 switch (control->type) {
2023 case WM8994:
2024 vmid_reference(codec);
2025 break;
2026 case WM8958:
2027 if (wm8994->revision < 1)
2028 vmid_reference(codec);
2029 break;
2030 default:
2031 break;
2032 }
2033 }
2034
Mark Brown9e6e96a2010-01-29 17:47:12 +00002035 if (fll.k)
2036 reg = WM8994_FLL1_ENA | WM8994_FLL1_FRAC;
2037 else
2038 reg = WM8994_FLL1_ENA;
2039 snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
2040 WM8994_FLL1_ENA | WM8994_FLL1_FRAC,
2041 reg);
Mark Brown8e9ddf82011-07-01 17:24:46 -07002042
Mark Brownc7ebf932011-07-12 19:47:59 +09002043 if (wm8994->fll_locked_irq) {
2044 timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
2045 msecs_to_jiffies(10));
2046 if (timeout == 0)
2047 dev_warn(codec->dev,
2048 "Timed out waiting for FLL lock\n");
2049 } else {
2050 msleep(5);
2051 }
Mark Brown4b7ed832011-08-10 17:47:33 +09002052 } else {
2053 if (was_enabled) {
2054 switch (control->type) {
2055 case WM8994:
2056 vmid_dereference(codec);
2057 break;
2058 case WM8958:
2059 if (wm8994->revision < 1)
2060 vmid_dereference(codec);
2061 break;
2062 default:
2063 break;
2064 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002065
2066 active_dereference(codec);
Mark Brown4b7ed832011-08-10 17:47:33 +09002067 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002068 }
2069
Mark Brown20dc24a2012-04-05 12:55:20 +01002070out:
Mark Brown9e6e96a2010-01-29 17:47:12 +00002071 wm8994->fll[id].in = freq_in;
2072 wm8994->fll[id].out = freq_out;
Mark Brown136ff2a2010-04-20 12:56:18 +09002073 wm8994->fll[id].src = src;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002074
Mark Brown9e6e96a2010-01-29 17:47:12 +00002075 configure_clock(codec);
2076
2077 return 0;
2078}
2079
Mark Brownc7ebf932011-07-12 19:47:59 +09002080static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
2081{
2082 struct completion *completion = data;
2083
2084 complete(completion);
2085
2086 return IRQ_HANDLED;
2087}
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002088
Mark Brown66b47fd2010-07-08 11:25:43 +09002089static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
2090
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002091static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
2092 unsigned int freq_in, unsigned int freq_out)
2093{
2094 return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
2095}
2096
Mark Brown9e6e96a2010-01-29 17:47:12 +00002097static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
2098 int clk_id, unsigned int freq, int dir)
2099{
2100 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002101 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown66b47fd2010-07-08 11:25:43 +09002102 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002103
2104 switch (dai->id) {
2105 case 1:
2106 case 2:
2107 break;
2108
2109 default:
2110 /* AIF3 shares clocking with AIF1/2 */
2111 return -EINVAL;
2112 }
2113
2114 switch (clk_id) {
2115 case WM8994_SYSCLK_MCLK1:
2116 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
2117 wm8994->mclk[0] = freq;
2118 dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
2119 dai->id, freq);
2120 break;
2121
2122 case WM8994_SYSCLK_MCLK2:
2123 /* TODO: Set GPIO AF */
2124 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
2125 wm8994->mclk[1] = freq;
2126 dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
2127 dai->id, freq);
2128 break;
2129
2130 case WM8994_SYSCLK_FLL1:
2131 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
2132 dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
2133 break;
2134
2135 case WM8994_SYSCLK_FLL2:
2136 wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
2137 dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
2138 break;
2139
Mark Brown66b47fd2010-07-08 11:25:43 +09002140 case WM8994_SYSCLK_OPCLK:
2141 /* Special case - a division (times 10) is given and
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002142 * no effect on main clocking.
Mark Brown66b47fd2010-07-08 11:25:43 +09002143 */
2144 if (freq) {
2145 for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
2146 if (opclk_divs[i] == freq)
2147 break;
2148 if (i == ARRAY_SIZE(opclk_divs))
2149 return -EINVAL;
2150 snd_soc_update_bits(codec, WM8994_CLOCKING_2,
2151 WM8994_OPCLK_DIV_MASK, i);
2152 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2153 WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
2154 } else {
2155 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
2156 WM8994_OPCLK_ENA, 0);
2157 }
2158
Mark Brown9e6e96a2010-01-29 17:47:12 +00002159 default:
2160 return -EINVAL;
2161 }
2162
2163 configure_clock(codec);
2164
2165 return 0;
2166}
2167
2168static int wm8994_set_bias_level(struct snd_soc_codec *codec,
2169 enum snd_soc_bias_level level)
2170{
Mark Brownb6b05692010-08-13 12:58:20 +01002171 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002172 struct wm8994 *control = wm8994->wm8994;
Mark Brownb6b05692010-08-13 12:58:20 +01002173
Mark Brown5f2f3892012-02-08 18:51:42 +00002174 wm_hubs_set_bias_level(codec, level);
2175
Mark Brown9e6e96a2010-01-29 17:47:12 +00002176 switch (level) {
2177 case SND_SOC_BIAS_ON:
2178 break;
2179
2180 case SND_SOC_BIAS_PREPARE:
Mark Brown500fa302011-11-29 19:58:19 +00002181 /* MICBIAS into regulating mode */
2182 switch (control->type) {
2183 case WM8958:
2184 case WM1811:
2185 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2186 WM8958_MICB1_MODE, 0);
2187 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2188 WM8958_MICB2_MODE, 0);
2189 break;
2190 default:
2191 break;
2192 }
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002193
2194 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
2195 active_reference(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002196 break;
2197
2198 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002199 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002200 switch (control->type) {
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002201 case WM8958:
2202 if (wm8994->revision == 0) {
2203 /* Optimise performance for rev A */
Mark Brown8bc3c2c2010-11-30 14:56:18 +00002204 snd_soc_update_bits(codec,
2205 WM8958_CHARGE_PUMP_2,
2206 WM8958_CP_DISCH,
2207 WM8958_CP_DISCH);
2208 }
2209 break;
Mark Brown81204c82011-05-24 17:35:53 +08002210
Mark Brown462835e2012-01-21 12:11:53 +00002211 default:
Mark Brown81204c82011-05-24 17:35:53 +08002212 break;
Mark Brownb6b05692010-08-13 12:58:20 +01002213 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002214
2215 /* Discharge LINEOUT1 & 2 */
2216 snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
2217 WM8994_LINEOUT1_DISCH |
2218 WM8994_LINEOUT2_DISCH,
2219 WM8994_LINEOUT1_DISCH |
2220 WM8994_LINEOUT2_DISCH);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002221 }
2222
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002223 if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
2224 active_dereference(codec);
2225
Mark Brown500fa302011-11-29 19:58:19 +00002226 /* MICBIAS into bypass mode on newer devices */
2227 switch (control->type) {
2228 case WM8958:
2229 case WM1811:
2230 snd_soc_update_bits(codec, WM8958_MICBIAS1,
2231 WM8958_MICB1_MODE,
2232 WM8958_MICB1_MODE);
2233 snd_soc_update_bits(codec, WM8958_MICBIAS2,
2234 WM8958_MICB2_MODE,
2235 WM8958_MICB2_MODE);
2236 break;
2237 default:
2238 break;
2239 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002240 break;
2241
2242 case SND_SOC_BIAS_OFF:
Mark Brown4105ab82011-12-05 15:17:36 +00002243 if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
Mark Brownfbbf5922011-03-11 18:09:04 +00002244 wm8994->cur_fw = NULL;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002245 break;
2246 }
Mark Brown5f2f3892012-02-08 18:51:42 +00002247
Liam Girdwoodce6120c2010-11-05 15:53:46 +02002248 codec->dapm.bias_level = level;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002249
Mark Brown9e6e96a2010-01-29 17:47:12 +00002250 return 0;
2251}
2252
Mark Brown22f8d052012-03-19 17:32:06 +00002253int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
2254{
2255 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2256
2257 switch (mode) {
2258 case WM8994_VMID_NORMAL:
2259 if (wm8994->hubs.lineout1_se) {
2260 snd_soc_dapm_disable_pin(&codec->dapm,
2261 "LINEOUT1N Driver");
2262 snd_soc_dapm_disable_pin(&codec->dapm,
2263 "LINEOUT1P Driver");
2264 }
2265 if (wm8994->hubs.lineout2_se) {
2266 snd_soc_dapm_disable_pin(&codec->dapm,
2267 "LINEOUT2N Driver");
2268 snd_soc_dapm_disable_pin(&codec->dapm,
2269 "LINEOUT2P Driver");
2270 }
2271
2272 /* Do the sync with the old mode to allow it to clean up */
2273 snd_soc_dapm_sync(&codec->dapm);
2274 wm8994->vmid_mode = mode;
2275 break;
2276
2277 case WM8994_VMID_FORCE:
2278 if (wm8994->hubs.lineout1_se) {
2279 snd_soc_dapm_force_enable_pin(&codec->dapm,
2280 "LINEOUT1N Driver");
2281 snd_soc_dapm_force_enable_pin(&codec->dapm,
2282 "LINEOUT1P Driver");
2283 }
2284 if (wm8994->hubs.lineout2_se) {
2285 snd_soc_dapm_force_enable_pin(&codec->dapm,
2286 "LINEOUT2N Driver");
2287 snd_soc_dapm_force_enable_pin(&codec->dapm,
2288 "LINEOUT2P Driver");
2289 }
2290
2291 wm8994->vmid_mode = mode;
2292 snd_soc_dapm_sync(&codec->dapm);
2293 break;
2294
2295 default:
2296 return -EINVAL;
2297 }
2298
2299 return 0;
2300}
2301
Mark Brown9e6e96a2010-01-29 17:47:12 +00002302static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
2303{
2304 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002305 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2306 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002307 int ms_reg;
2308 int aif1_reg;
2309 int ms = 0;
2310 int aif1 = 0;
2311
2312 switch (dai->id) {
2313 case 1:
2314 ms_reg = WM8994_AIF1_MASTER_SLAVE;
2315 aif1_reg = WM8994_AIF1_CONTROL_1;
2316 break;
2317 case 2:
2318 ms_reg = WM8994_AIF2_MASTER_SLAVE;
2319 aif1_reg = WM8994_AIF2_CONTROL_1;
2320 break;
2321 default:
2322 return -EINVAL;
2323 }
2324
2325 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
2326 case SND_SOC_DAIFMT_CBS_CFS:
2327 break;
2328 case SND_SOC_DAIFMT_CBM_CFM:
2329 ms = WM8994_AIF1_MSTR;
2330 break;
2331 default:
2332 return -EINVAL;
2333 }
2334
2335 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2336 case SND_SOC_DAIFMT_DSP_B:
2337 aif1 |= WM8994_AIF1_LRCLK_INV;
2338 case SND_SOC_DAIFMT_DSP_A:
2339 aif1 |= 0x18;
2340 break;
2341 case SND_SOC_DAIFMT_I2S:
2342 aif1 |= 0x10;
2343 break;
2344 case SND_SOC_DAIFMT_RIGHT_J:
2345 break;
2346 case SND_SOC_DAIFMT_LEFT_J:
2347 aif1 |= 0x8;
2348 break;
2349 default:
2350 return -EINVAL;
2351 }
2352
2353 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
2354 case SND_SOC_DAIFMT_DSP_A:
2355 case SND_SOC_DAIFMT_DSP_B:
2356 /* frame inversion not valid for DSP modes */
2357 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2358 case SND_SOC_DAIFMT_NB_NF:
2359 break;
2360 case SND_SOC_DAIFMT_IB_NF:
2361 aif1 |= WM8994_AIF1_BCLK_INV;
2362 break;
2363 default:
2364 return -EINVAL;
2365 }
2366 break;
2367
2368 case SND_SOC_DAIFMT_I2S:
2369 case SND_SOC_DAIFMT_RIGHT_J:
2370 case SND_SOC_DAIFMT_LEFT_J:
2371 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2372 case SND_SOC_DAIFMT_NB_NF:
2373 break;
2374 case SND_SOC_DAIFMT_IB_IF:
2375 aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
2376 break;
2377 case SND_SOC_DAIFMT_IB_NF:
2378 aif1 |= WM8994_AIF1_BCLK_INV;
2379 break;
2380 case SND_SOC_DAIFMT_NB_IF:
2381 aif1 |= WM8994_AIF1_LRCLK_INV;
2382 break;
2383 default:
2384 return -EINVAL;
2385 }
2386 break;
2387 default:
2388 return -EINVAL;
2389 }
2390
Mark Brownc4431df2010-11-26 15:21:07 +00002391 /* The AIF2 format configuration needs to be mirrored to AIF3
2392 * on WM8958 if it's in use so just do it all the time. */
Mark Brown81204c82011-05-24 17:35:53 +08002393 switch (control->type) {
2394 case WM1811:
2395 case WM8958:
2396 if (dai->id == 2)
2397 snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
2398 WM8994_AIF1_LRCLK_INV |
2399 WM8958_AIF3_FMT_MASK, aif1);
2400 break;
2401
2402 default:
2403 break;
2404 }
Mark Brownc4431df2010-11-26 15:21:07 +00002405
Mark Brown9e6e96a2010-01-29 17:47:12 +00002406 snd_soc_update_bits(codec, aif1_reg,
2407 WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
2408 WM8994_AIF1_FMT_MASK,
2409 aif1);
2410 snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
2411 ms);
2412
2413 return 0;
2414}
2415
2416static struct {
2417 int val, rate;
2418} srs[] = {
2419 { 0, 8000 },
2420 { 1, 11025 },
2421 { 2, 12000 },
2422 { 3, 16000 },
2423 { 4, 22050 },
2424 { 5, 24000 },
2425 { 6, 32000 },
2426 { 7, 44100 },
2427 { 8, 48000 },
2428 { 9, 88200 },
2429 { 10, 96000 },
2430};
2431
2432static int fs_ratios[] = {
2433 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
2434};
2435
2436static int bclk_divs[] = {
2437 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
2438 640, 880, 960, 1280, 1760, 1920
2439};
2440
2441static int wm8994_hw_params(struct snd_pcm_substream *substream,
2442 struct snd_pcm_hw_params *params,
2443 struct snd_soc_dai *dai)
2444{
2445 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002446 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002447 int aif1_reg;
Mark Brownb1e43d92010-12-07 17:14:56 +00002448 int aif2_reg;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002449 int bclk_reg;
2450 int lrclk_reg;
2451 int rate_reg;
2452 int aif1 = 0;
Mark Brownb1e43d92010-12-07 17:14:56 +00002453 int aif2 = 0;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002454 int bclk = 0;
2455 int lrclk = 0;
2456 int rate_val = 0;
2457 int id = dai->id - 1;
2458
2459 int i, cur_val, best_val, bclk_rate, best;
2460
2461 switch (dai->id) {
2462 case 1:
2463 aif1_reg = WM8994_AIF1_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002464 aif2_reg = WM8994_AIF1_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002465 bclk_reg = WM8994_AIF1_BCLK;
2466 rate_reg = WM8994_AIF1_RATE;
2467 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002468 wm8994->lrclk_shared[0]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002469 lrclk_reg = WM8994_AIF1DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002470 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002471 lrclk_reg = WM8994_AIF1ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002472 dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
2473 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002474 break;
2475 case 2:
2476 aif1_reg = WM8994_AIF2_CONTROL_1;
Mark Brownb1e43d92010-12-07 17:14:56 +00002477 aif2_reg = WM8994_AIF2_CONTROL_2;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002478 bclk_reg = WM8994_AIF2_BCLK;
2479 rate_reg = WM8994_AIF2_RATE;
2480 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
Mark Brown7d83d212010-08-23 10:54:43 +01002481 wm8994->lrclk_shared[1]) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002482 lrclk_reg = WM8994_AIF2DAC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002483 } else {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002484 lrclk_reg = WM8994_AIF2ADC_LRCLK;
Mark Brown7d83d212010-08-23 10:54:43 +01002485 dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
2486 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002487 break;
2488 default:
2489 return -EINVAL;
2490 }
2491
2492 bclk_rate = params_rate(params) * 2;
2493 switch (params_format(params)) {
2494 case SNDRV_PCM_FORMAT_S16_LE:
2495 bclk_rate *= 16;
2496 break;
2497 case SNDRV_PCM_FORMAT_S20_3LE:
2498 bclk_rate *= 20;
2499 aif1 |= 0x20;
2500 break;
2501 case SNDRV_PCM_FORMAT_S24_LE:
2502 bclk_rate *= 24;
2503 aif1 |= 0x40;
2504 break;
2505 case SNDRV_PCM_FORMAT_S32_LE:
2506 bclk_rate *= 32;
2507 aif1 |= 0x60;
2508 break;
2509 default:
2510 return -EINVAL;
2511 }
2512
2513 /* Try to find an appropriate sample rate; look for an exact match. */
2514 for (i = 0; i < ARRAY_SIZE(srs); i++)
2515 if (srs[i].rate == params_rate(params))
2516 break;
2517 if (i == ARRAY_SIZE(srs))
2518 return -EINVAL;
2519 rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
2520
2521 dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
2522 dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
2523 dai->id, wm8994->aifclk[id], bclk_rate);
2524
Mark Brownb1e43d92010-12-07 17:14:56 +00002525 if (params_channels(params) == 1 &&
2526 (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
2527 aif2 |= WM8994_AIF1_MONO;
2528
Mark Brown9e6e96a2010-01-29 17:47:12 +00002529 if (wm8994->aifclk[id] == 0) {
2530 dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
2531 return -EINVAL;
2532 }
2533
2534 /* AIFCLK/fs ratio; look for a close match in either direction */
2535 best = 0;
2536 best_val = abs((fs_ratios[0] * params_rate(params))
2537 - wm8994->aifclk[id]);
2538 for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
2539 cur_val = abs((fs_ratios[i] * params_rate(params))
2540 - wm8994->aifclk[id]);
2541 if (cur_val >= best_val)
2542 continue;
2543 best = i;
2544 best_val = cur_val;
2545 }
2546 dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
2547 dai->id, fs_ratios[best]);
2548 rate_val |= best;
2549
2550 /* We may not get quite the right frequency if using
2551 * approximate clocks so look for the closest match that is
2552 * higher than the target (we need to ensure that there enough
2553 * BCLKs to clock out the samples).
2554 */
2555 best = 0;
2556 for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002557 cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002558 if (cur_val < 0) /* BCLK table is sorted */
2559 break;
2560 best = i;
2561 }
Joonyoung Shim07cd8ad2010-02-02 18:53:19 +09002562 bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
Mark Brown9e6e96a2010-01-29 17:47:12 +00002563 dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
2564 bclk_divs[best], bclk_rate);
2565 bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
2566
2567 lrclk = bclk_rate / params_rate(params);
Mark Brownfc07ecd2011-11-28 21:16:56 +00002568 if (!lrclk) {
2569 dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
2570 bclk_rate);
2571 return -EINVAL;
2572 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002573 dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
2574 lrclk, bclk_rate / lrclk);
2575
2576 snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
Mark Brownb1e43d92010-12-07 17:14:56 +00002577 snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002578 snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
2579 snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
2580 lrclk);
2581 snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
2582 WM8994_AIF1CLK_RATE_MASK, rate_val);
2583
2584 if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
2585 switch (dai->id) {
2586 case 1:
2587 wm8994->dac_rates[0] = params_rate(params);
2588 wm8994_set_retune_mobile(codec, 0);
2589 wm8994_set_retune_mobile(codec, 1);
2590 break;
2591 case 2:
2592 wm8994->dac_rates[1] = params_rate(params);
2593 wm8994_set_retune_mobile(codec, 2);
2594 break;
2595 }
2596 }
2597
2598 return 0;
2599}
2600
Mark Brownc4431df2010-11-26 15:21:07 +00002601static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
2602 struct snd_pcm_hw_params *params,
2603 struct snd_soc_dai *dai)
2604{
2605 struct snd_soc_codec *codec = dai->codec;
Mark Brown2a8a8562011-07-24 12:20:41 +01002606 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
2607 struct wm8994 *control = wm8994->wm8994;
Mark Brownc4431df2010-11-26 15:21:07 +00002608 int aif1_reg;
2609 int aif1 = 0;
2610
2611 switch (dai->id) {
2612 case 3:
2613 switch (control->type) {
Mark Brown81204c82011-05-24 17:35:53 +08002614 case WM1811:
Mark Brownc4431df2010-11-26 15:21:07 +00002615 case WM8958:
2616 aif1_reg = WM8958_AIF3_CONTROL_1;
2617 break;
2618 default:
2619 return 0;
2620 }
2621 default:
2622 return 0;
2623 }
2624
2625 switch (params_format(params)) {
2626 case SNDRV_PCM_FORMAT_S16_LE:
2627 break;
2628 case SNDRV_PCM_FORMAT_S20_3LE:
2629 aif1 |= 0x20;
2630 break;
2631 case SNDRV_PCM_FORMAT_S24_LE:
2632 aif1 |= 0x40;
2633 break;
2634 case SNDRV_PCM_FORMAT_S32_LE:
2635 aif1 |= 0x60;
2636 break;
2637 default:
2638 return -EINVAL;
2639 }
2640
2641 return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
2642}
2643
Mark Brown9e6e96a2010-01-29 17:47:12 +00002644static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
2645{
2646 struct snd_soc_codec *codec = codec_dai->codec;
2647 int mute_reg;
2648 int reg;
2649
2650 switch (codec_dai->id) {
2651 case 1:
2652 mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
2653 break;
2654 case 2:
2655 mute_reg = WM8994_AIF2_DAC_FILTERS_1;
2656 break;
2657 default:
2658 return -EINVAL;
2659 }
2660
2661 if (mute)
2662 reg = WM8994_AIF1DAC1_MUTE;
2663 else
2664 reg = 0;
2665
2666 snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
2667
2668 return 0;
2669}
2670
Mark Brown778a76e2010-03-22 22:05:10 +00002671static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
2672{
2673 struct snd_soc_codec *codec = codec_dai->codec;
2674 int reg, val, mask;
2675
2676 switch (codec_dai->id) {
2677 case 1:
2678 reg = WM8994_AIF1_MASTER_SLAVE;
2679 mask = WM8994_AIF1_TRI;
2680 break;
2681 case 2:
2682 reg = WM8994_AIF2_MASTER_SLAVE;
2683 mask = WM8994_AIF2_TRI;
2684 break;
Mark Brown778a76e2010-03-22 22:05:10 +00002685 default:
2686 return -EINVAL;
2687 }
2688
2689 if (tristate)
2690 val = mask;
2691 else
2692 val = 0;
2693
Qiao Zhou78b3fb42011-01-19 19:10:47 +08002694 return snd_soc_update_bits(codec, reg, mask, val);
Mark Brown778a76e2010-03-22 22:05:10 +00002695}
2696
Mark Brownd09f3ec2011-08-15 11:01:02 +09002697static int wm8994_aif2_probe(struct snd_soc_dai *dai)
2698{
2699 struct snd_soc_codec *codec = dai->codec;
2700
2701 /* Disable the pulls on the AIF if we're using it to save power. */
2702 snd_soc_update_bits(codec, WM8994_GPIO_3,
2703 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2704 snd_soc_update_bits(codec, WM8994_GPIO_4,
2705 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2706 snd_soc_update_bits(codec, WM8994_GPIO_5,
2707 WM8994_GPN_PU | WM8994_GPN_PD, 0);
2708
2709 return 0;
2710}
2711
Mark Brown9e6e96a2010-01-29 17:47:12 +00002712#define WM8994_RATES SNDRV_PCM_RATE_8000_96000
2713
2714#define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
Ian Lartey3079aed2010-08-31 23:56:34 +01002715 SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002716
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002717static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002718 .set_sysclk = wm8994_set_dai_sysclk,
2719 .set_fmt = wm8994_set_dai_fmt,
2720 .hw_params = wm8994_hw_params,
2721 .digital_mute = wm8994_aif_mute,
2722 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002723 .set_tristate = wm8994_set_tristate,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002724};
2725
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002726static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002727 .set_sysclk = wm8994_set_dai_sysclk,
2728 .set_fmt = wm8994_set_dai_fmt,
2729 .hw_params = wm8994_hw_params,
2730 .digital_mute = wm8994_aif_mute,
2731 .set_pll = wm8994_set_fll,
Mark Brown778a76e2010-03-22 22:05:10 +00002732 .set_tristate = wm8994_set_tristate,
2733};
2734
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002735static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
Mark Brownc4431df2010-11-26 15:21:07 +00002736 .hw_params = wm8994_aif3_hw_params,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002737};
2738
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002739static struct snd_soc_dai_driver wm8994_dai[] = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002740 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002741 .name = "wm8994-aif1",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002742 .id = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002743 .playback = {
2744 .stream_name = "AIF1 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002745 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002746 .channels_max = 2,
2747 .rates = WM8994_RATES,
2748 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002749 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002750 },
2751 .capture = {
2752 .stream_name = "AIF1 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002753 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002754 .channels_max = 2,
2755 .rates = WM8994_RATES,
2756 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002757 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002758 },
2759 .ops = &wm8994_aif1_dai_ops,
2760 },
2761 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002762 .name = "wm8994-aif2",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002763 .id = 2,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002764 .playback = {
2765 .stream_name = "AIF2 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002766 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002767 .channels_max = 2,
2768 .rates = WM8994_RATES,
2769 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002770 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002771 },
2772 .capture = {
2773 .stream_name = "AIF2 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002774 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002775 .channels_max = 2,
2776 .rates = WM8994_RATES,
2777 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002778 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002779 },
Mark Brownd09f3ec2011-08-15 11:01:02 +09002780 .probe = wm8994_aif2_probe,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002781 .ops = &wm8994_aif2_dai_ops,
2782 },
2783 {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002784 .name = "wm8994-aif3",
Mark Brown8c7f78b2010-10-12 15:56:09 +01002785 .id = 3,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002786 .playback = {
2787 .stream_name = "AIF3 Playback",
Mark Brownb1e43d92010-12-07 17:14:56 +00002788 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002789 .channels_max = 2,
2790 .rates = WM8994_RATES,
2791 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002792 .sig_bits = 24,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002793 },
Dan Carpentera8462bd2010-03-24 14:58:34 +03002794 .capture = {
Mark Brown9e6e96a2010-01-29 17:47:12 +00002795 .stream_name = "AIF3 Capture",
Mark Brownb1e43d92010-12-07 17:14:56 +00002796 .channels_min = 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002797 .channels_max = 2,
2798 .rates = WM8994_RATES,
2799 .formats = WM8994_FORMATS,
Mark Brown99b02922012-01-17 11:50:26 +00002800 .sig_bits = 24,
2801 },
Mark Brown778a76e2010-03-22 22:05:10 +00002802 .ops = &wm8994_aif3_dai_ops,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002803 }
2804};
Mark Brown9e6e96a2010-01-29 17:47:12 +00002805
2806#ifdef CONFIG_PM
Mark Brown4752a882012-03-04 02:16:01 +00002807static int wm8994_codec_suspend(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002808{
Mark Brownb2c812e2010-04-14 15:35:19 +09002809 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002810 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002811 int i, ret;
2812
Mark Brownca629922011-05-11 14:34:53 +02002813 switch (control->type) {
2814 case WM8994:
2815 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, 0);
2816 break;
Mark Brown81204c82011-05-24 17:35:53 +08002817 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002818 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2819 WM1811_JACKDET_MODE_MASK, 0);
2820 /* Fall through */
Mark Brownca629922011-05-11 14:34:53 +02002821 case WM8958:
2822 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2823 WM8958_MICD_ENA, 0);
2824 break;
2825 }
2826
Mark Brown9e6e96a2010-01-29 17:47:12 +00002827 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
2828 memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
Mark Brownf701a2e2011-03-09 19:31:01 +00002829 sizeof(struct wm8994_fll_config));
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002830 ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
Mark Brown9e6e96a2010-01-29 17:47:12 +00002831 if (ret < 0)
2832 dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
2833 i + 1, ret);
2834 }
2835
2836 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
2837
2838 return 0;
2839}
2840
Mark Brown4752a882012-03-04 02:16:01 +00002841static int wm8994_codec_resume(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00002842{
Mark Brownb2c812e2010-04-14 15:35:19 +09002843 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01002844 struct wm8994 *control = wm8994->wm8994;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002845 int i, ret;
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002846 unsigned int val, mask;
2847
2848 if (wm8994->revision < 4) {
2849 /* force a HW read */
Mark Brownd9a76662011-07-24 12:49:52 +01002850 ret = regmap_read(control->regmap,
2851 WM8994_POWER_MANAGEMENT_5, &val);
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00002852
2853 /* modify the cache only */
2854 codec->cache_only = 1;
2855 mask = WM8994_DAC1R_ENA | WM8994_DAC1L_ENA |
2856 WM8994_DAC2R_ENA | WM8994_DAC2L_ENA;
2857 val &= mask;
2858 snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
2859 mask, val);
2860 codec->cache_only = 0;
2861 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00002862
Mark Brown9e6e96a2010-01-29 17:47:12 +00002863 for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
Mark Brown6a2f1ee2010-05-10 18:36:37 +01002864 if (!wm8994->fll_suspend[i].out)
2865 continue;
2866
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002867 ret = _wm8994_set_fll(codec, i + 1,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002868 wm8994->fll_suspend[i].src,
2869 wm8994->fll_suspend[i].in,
2870 wm8994->fll_suspend[i].out);
2871 if (ret < 0)
2872 dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
2873 i + 1, ret);
2874 }
2875
Mark Brownca629922011-05-11 14:34:53 +02002876 switch (control->type) {
2877 case WM8994:
2878 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
2879 snd_soc_update_bits(codec, WM8994_MICBIAS,
2880 WM8994_MICD_ENA, WM8994_MICD_ENA);
2881 break;
Mark Brown81204c82011-05-24 17:35:53 +08002882 case WM1811:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00002883 if (wm8994->jackdet && wm8994->jack_cb) {
2884 /* Restart from idle */
2885 snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
2886 WM1811_JACKDET_MODE_MASK,
2887 WM1811_JACKDET_MODE_JACK);
2888 break;
2889 }
Mark Brown6f8270c2012-03-03 13:06:25 +00002890 break;
Mark Brownca629922011-05-11 14:34:53 +02002891 case WM8958:
2892 if (wm8994->jack_cb)
2893 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
2894 WM8958_MICD_ENA, WM8958_MICD_ENA);
2895 break;
2896 }
2897
Mark Brown9e6e96a2010-01-29 17:47:12 +00002898 return 0;
2899}
2900#else
Mark Brown4752a882012-03-04 02:16:01 +00002901#define wm8994_codec_suspend NULL
2902#define wm8994_codec_resume NULL
Mark Brown9e6e96a2010-01-29 17:47:12 +00002903#endif
2904
2905static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
2906{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002907 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002908 struct wm8994_pdata *pdata = wm8994->pdata;
2909 struct snd_kcontrol_new controls[] = {
2910 SOC_ENUM_EXT("AIF1.1 EQ Mode",
2911 wm8994->retune_mobile_enum,
2912 wm8994_get_retune_mobile_enum,
2913 wm8994_put_retune_mobile_enum),
2914 SOC_ENUM_EXT("AIF1.2 EQ Mode",
2915 wm8994->retune_mobile_enum,
2916 wm8994_get_retune_mobile_enum,
2917 wm8994_put_retune_mobile_enum),
2918 SOC_ENUM_EXT("AIF2 EQ Mode",
2919 wm8994->retune_mobile_enum,
2920 wm8994_get_retune_mobile_enum,
2921 wm8994_put_retune_mobile_enum),
2922 };
2923 int ret, i, j;
2924 const char **t;
2925
2926 /* We need an array of texts for the enum API but the number
2927 * of texts is likely to be less than the number of
2928 * configurations due to the sample rate dependency of the
2929 * configurations. */
2930 wm8994->num_retune_mobile_texts = 0;
2931 wm8994->retune_mobile_texts = NULL;
2932 for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
2933 for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
2934 if (strcmp(pdata->retune_mobile_cfgs[i].name,
2935 wm8994->retune_mobile_texts[j]) == 0)
2936 break;
2937 }
2938
2939 if (j != wm8994->num_retune_mobile_texts)
2940 continue;
2941
2942 /* Expand the array... */
2943 t = krealloc(wm8994->retune_mobile_texts,
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002944 sizeof(char *) *
Mark Brown9e6e96a2010-01-29 17:47:12 +00002945 (wm8994->num_retune_mobile_texts + 1),
2946 GFP_KERNEL);
2947 if (t == NULL)
2948 continue;
2949
2950 /* ...store the new entry... */
Jesper Juhlc1a4ecd2012-04-09 00:40:32 +02002951 t[wm8994->num_retune_mobile_texts] =
Mark Brown9e6e96a2010-01-29 17:47:12 +00002952 pdata->retune_mobile_cfgs[i].name;
2953
2954 /* ...and remember the new version. */
2955 wm8994->num_retune_mobile_texts++;
2956 wm8994->retune_mobile_texts = t;
2957 }
2958
2959 dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
2960 wm8994->num_retune_mobile_texts);
2961
2962 wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
2963 wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
2964
Liam Girdwood022658b2012-02-03 17:43:09 +00002965 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002966 ARRAY_SIZE(controls));
2967 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002968 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00002969 "Failed to add ReTune Mobile controls: %d\n", ret);
2970}
2971
2972static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
2973{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002974 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00002975 struct wm8994_pdata *pdata = wm8994->pdata;
2976 int ret, i;
2977
2978 if (!pdata)
2979 return;
2980
2981 wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
2982 pdata->lineout2_diff,
2983 pdata->lineout1fb,
2984 pdata->lineout2fb,
2985 pdata->jd_scthr,
2986 pdata->jd_thr,
2987 pdata->micbias1_lvl,
2988 pdata->micbias2_lvl);
2989
2990 dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
2991
2992 if (pdata->num_drc_cfgs) {
2993 struct snd_kcontrol_new controls[] = {
2994 SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
2995 wm8994_get_drc_enum, wm8994_put_drc_enum),
2996 SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
2997 wm8994_get_drc_enum, wm8994_put_drc_enum),
2998 SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
2999 wm8994_get_drc_enum, wm8994_put_drc_enum),
3000 };
3001
3002 /* We need an array of texts for the enum API */
Mark Brown7270ceb2011-12-01 14:00:19 +00003003 wm8994->drc_texts = devm_kzalloc(wm8994->codec->dev,
3004 sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003005 if (!wm8994->drc_texts) {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003006 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003007 "Failed to allocate %d DRC config texts\n",
3008 pdata->num_drc_cfgs);
3009 return;
3010 }
3011
3012 for (i = 0; i < pdata->num_drc_cfgs; i++)
3013 wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
3014
3015 wm8994->drc_enum.max = pdata->num_drc_cfgs;
3016 wm8994->drc_enum.texts = wm8994->drc_texts;
3017
Liam Girdwood022658b2012-02-03 17:43:09 +00003018 ret = snd_soc_add_codec_controls(wm8994->codec, controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003019 ARRAY_SIZE(controls));
3020 if (ret != 0)
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003021 dev_err(wm8994->codec->dev,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003022 "Failed to add DRC mode controls: %d\n", ret);
3023
3024 for (i = 0; i < WM8994_NUM_DRC; i++)
3025 wm8994_set_drc(codec, i);
3026 }
3027
3028 dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
3029 pdata->num_retune_mobile_cfgs);
3030
3031 if (pdata->num_retune_mobile_cfgs)
3032 wm8994_handle_retune_mobile_pdata(wm8994);
3033 else
Liam Girdwood022658b2012-02-03 17:43:09 +00003034 snd_soc_add_codec_controls(wm8994->codec, wm8994_eq_controls,
Mark Brown9e6e96a2010-01-29 17:47:12 +00003035 ARRAY_SIZE(wm8994_eq_controls));
Mark Brown48e028e2011-02-21 17:11:59 -08003036
3037 for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
3038 if (pdata->micbias[i]) {
3039 snd_soc_write(codec, WM8958_MICBIAS1 + i,
3040 pdata->micbias[i] & 0xffff);
3041 }
3042 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003043}
3044
Mark Brown88766982010-03-29 20:57:12 +01003045/**
3046 * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
3047 *
3048 * @codec: WM8994 codec
3049 * @jack: jack to report detection events on
3050 * @micbias: microphone bias to detect on
Mark Brown88766982010-03-29 20:57:12 +01003051 *
3052 * Enable microphone detection via IRQ on the WM8994. If GPIOs are
3053 * being used to bring out signals to the processor then only platform
Mark Brown5ab230a2010-09-06 14:59:34 +01003054 * data configuration is needed for WM8994 and processor GPIOs should
Mark Brown88766982010-03-29 20:57:12 +01003055 * be configured using snd_soc_jack_add_gpios() instead.
3056 *
3057 * Configuration of detection levels is available via the micbias1_lvl
3058 * and micbias2_lvl platform data members.
3059 */
3060int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
Mark Brown87092e32012-02-06 18:50:39 +00003061 int micbias)
Mark Brown88766982010-03-29 20:57:12 +01003062{
Mark Brownb2c812e2010-04-14 15:35:19 +09003063 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown88766982010-03-29 20:57:12 +01003064 struct wm8994_micdet *micdet;
Mark Brown2a8a8562011-07-24 12:20:41 +01003065 struct wm8994 *control = wm8994->wm8994;
Mark Brown87092e32012-02-06 18:50:39 +00003066 int reg, ret;
Mark Brown88766982010-03-29 20:57:12 +01003067
Mark Brown87092e32012-02-06 18:50:39 +00003068 if (control->type != WM8994) {
3069 dev_warn(codec->dev, "Not a WM8994\n");
Mark Brown3a423152010-11-26 15:21:06 +00003070 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003071 }
Mark Brown3a423152010-11-26 15:21:06 +00003072
Mark Brown88766982010-03-29 20:57:12 +01003073 switch (micbias) {
3074 case 1:
3075 micdet = &wm8994->micdet[0];
Mark Brown87092e32012-02-06 18:50:39 +00003076 if (jack)
3077 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3078 "MICBIAS1");
3079 else
3080 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3081 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003082 break;
3083 case 2:
3084 micdet = &wm8994->micdet[1];
Mark Brown87092e32012-02-06 18:50:39 +00003085 if (jack)
3086 ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
3087 "MICBIAS1");
3088 else
3089 ret = snd_soc_dapm_disable_pin(&codec->dapm,
3090 "MICBIAS1");
Mark Brown88766982010-03-29 20:57:12 +01003091 break;
3092 default:
Mark Brown87092e32012-02-06 18:50:39 +00003093 dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
Mark Brown88766982010-03-29 20:57:12 +01003094 return -EINVAL;
Mark Brown87092e32012-02-06 18:50:39 +00003095 }
Mark Brown88766982010-03-29 20:57:12 +01003096
Mark Brown87092e32012-02-06 18:50:39 +00003097 if (ret != 0)
3098 dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
3099 micbias, ret);
3100
3101 dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
3102 micbias, jack);
Mark Brown88766982010-03-29 20:57:12 +01003103
3104 /* Store the configuration */
3105 micdet->jack = jack;
Mark Brown87092e32012-02-06 18:50:39 +00003106 micdet->detecting = true;
Mark Brown88766982010-03-29 20:57:12 +01003107
3108 /* If either of the jacks is set up then enable detection */
3109 if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
3110 reg = WM8994_MICD_ENA;
Mark Brown87092e32012-02-06 18:50:39 +00003111 else
Mark Brown88766982010-03-29 20:57:12 +01003112 reg = 0;
3113
3114 snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
3115
Mark Brown87092e32012-02-06 18:50:39 +00003116 snd_soc_dapm_sync(&codec->dapm);
3117
Mark Brown88766982010-03-29 20:57:12 +01003118 return 0;
3119}
3120EXPORT_SYMBOL_GPL(wm8994_mic_detect);
3121
3122static irqreturn_t wm8994_mic_irq(int irq, void *data)
3123{
3124 struct wm8994_priv *priv = data;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003125 struct snd_soc_codec *codec = priv->codec;
Mark Brown88766982010-03-29 20:57:12 +01003126 int reg;
3127 int report;
3128
Mark Brown7116f452010-12-29 13:05:21 +00003129#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003130 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003131#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003132
Mark Brown88766982010-03-29 20:57:12 +01003133 reg = snd_soc_read(codec, WM8994_INTERRUPT_RAW_STATUS_2);
3134 if (reg < 0) {
3135 dev_err(codec->dev, "Failed to read microphone status: %d\n",
3136 reg);
3137 return IRQ_HANDLED;
3138 }
3139
3140 dev_dbg(codec->dev, "Microphone status: %x\n", reg);
3141
3142 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003143 if (reg & WM8994_MIC1_DET_STS) {
3144 if (priv->micdet[0].detecting)
3145 report = SND_JACK_HEADSET;
3146 }
3147 if (reg & WM8994_MIC1_SHRT_STS) {
3148 if (priv->micdet[0].detecting)
3149 report = SND_JACK_HEADPHONE;
3150 else
3151 report |= SND_JACK_BTN_0;
3152 }
3153 if (report)
3154 priv->micdet[0].detecting = false;
3155 else
3156 priv->micdet[0].detecting = true;
3157
Mark Brown88766982010-03-29 20:57:12 +01003158 snd_soc_jack_report(priv->micdet[0].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003159 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003160
3161 report = 0;
Mark Brown87092e32012-02-06 18:50:39 +00003162 if (reg & WM8994_MIC2_DET_STS) {
3163 if (priv->micdet[1].detecting)
3164 report = SND_JACK_HEADSET;
3165 }
3166 if (reg & WM8994_MIC2_SHRT_STS) {
3167 if (priv->micdet[1].detecting)
3168 report = SND_JACK_HEADPHONE;
3169 else
3170 report |= SND_JACK_BTN_0;
3171 }
3172 if (report)
3173 priv->micdet[1].detecting = false;
3174 else
3175 priv->micdet[1].detecting = true;
3176
Mark Brown88766982010-03-29 20:57:12 +01003177 snd_soc_jack_report(priv->micdet[1].jack, report,
Mark Brown87092e32012-02-06 18:50:39 +00003178 SND_JACK_HEADSET | SND_JACK_BTN_0);
Mark Brown88766982010-03-29 20:57:12 +01003179
3180 return IRQ_HANDLED;
3181}
3182
Mark Brown821edd22010-11-26 15:21:09 +00003183/* Default microphone detection handler for WM8958 - the user can
3184 * override this if they wish.
3185 */
3186static void wm8958_default_micdet(u16 status, void *data)
3187{
3188 struct snd_soc_codec *codec = data;
3189 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown4585790d2011-11-30 10:55:14 +00003190 int report;
Mark Brown821edd22010-11-26 15:21:09 +00003191
Mark Browna1691342011-11-30 14:56:40 +00003192 dev_dbg(codec->dev, "MICDET %x\n", status);
3193
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003194 /* Either nothing present or just starting detection */
Mark Brownb00adf72011-08-13 11:57:18 +09003195 if (!(status & WM8958_MICD_STS)) {
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003196 if (!wm8994->jackdet) {
3197 /* If nothing present then clear our statuses */
3198 dev_dbg(codec->dev, "Detected open circuit\n");
3199 wm8994->jack_mic = false;
3200 wm8994->mic_detecting = true;
Mark Brown821edd22010-11-26 15:21:09 +00003201
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003202 wm8958_micd_set_rate(codec);
Mark Brown821edd22010-11-26 15:21:09 +00003203
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003204 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3205 wm8994->btn_mask |
3206 SND_JACK_HEADSET);
3207 }
Mark Brownb00adf72011-08-13 11:57:18 +09003208 return;
3209 }
3210
3211 /* If the measurement is showing a high impedence we've got a
3212 * microphone.
3213 */
Mark Brown157a75e2011-11-30 13:43:51 +00003214 if (wm8994->mic_detecting && (status & 0x600)) {
Mark Brownb00adf72011-08-13 11:57:18 +09003215 dev_dbg(codec->dev, "Detected microphone\n");
3216
Mark Brown157a75e2011-11-30 13:43:51 +00003217 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003218 wm8994->jack_mic = true;
3219
3220 wm8958_micd_set_rate(codec);
3221
3222 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
3223 SND_JACK_HEADSET);
3224 }
3225
3226
Mark Brown7c08b512012-01-26 18:33:24 +00003227 if (wm8994->mic_detecting && status & 0xfc) {
Mark Brownb00adf72011-08-13 11:57:18 +09003228 dev_dbg(codec->dev, "Detected headphone\n");
Mark Brown157a75e2011-11-30 13:43:51 +00003229 wm8994->mic_detecting = false;
Mark Brownb00adf72011-08-13 11:57:18 +09003230
3231 wm8958_micd_set_rate(codec);
3232
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003233 /* If we have jackdet that will detect removal */
3234 if (wm8994->jackdet) {
Mark Brownc9865642012-03-12 16:31:50 +00003235 mutex_lock(&wm8994->accdet_lock);
3236
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003237 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3238 WM8958_MICD_ENA, 0);
3239
Mark Brownc9865642012-03-12 16:31:50 +00003240 wm1811_jackdet_set_mode(codec,
3241 WM1811_JACKDET_MODE_JACK);
3242
3243 mutex_unlock(&wm8994->accdet_lock);
3244
Mark Brownecd17322012-03-12 16:34:35 +00003245 if (wm8994->pdata->jd_ext_cap)
Mark Brown07fb9d92012-02-21 16:23:35 +00003246 snd_soc_dapm_disable_pin(&codec->dapm,
3247 "MICBIAS2");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003248 }
Mark Brownecd17322012-03-12 16:34:35 +00003249
3250 snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
3251 SND_JACK_HEADSET);
Mark Brownb00adf72011-08-13 11:57:18 +09003252 }
3253
3254 /* Report short circuit as a button */
3255 if (wm8994->jack_mic) {
Mark Brown4585790d2011-11-30 10:55:14 +00003256 report = 0;
Mark Brownb00adf72011-08-13 11:57:18 +09003257 if (status & 0x4)
Mark Brown4585790d2011-11-30 10:55:14 +00003258 report |= SND_JACK_BTN_0;
3259
3260 if (status & 0x8)
3261 report |= SND_JACK_BTN_1;
3262
3263 if (status & 0x10)
3264 report |= SND_JACK_BTN_2;
3265
3266 if (status & 0x20)
3267 report |= SND_JACK_BTN_3;
3268
3269 if (status & 0x40)
3270 report |= SND_JACK_BTN_4;
3271
3272 if (status & 0x80)
3273 report |= SND_JACK_BTN_5;
3274
3275 snd_soc_jack_report(wm8994->micdet[0].jack, report,
3276 wm8994->btn_mask);
Mark Brownb00adf72011-08-13 11:57:18 +09003277 }
Mark Brown821edd22010-11-26 15:21:09 +00003278}
3279
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003280static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
3281{
3282 struct wm8994_priv *wm8994 = data;
3283 struct snd_soc_codec *codec = wm8994->codec;
3284 int reg;
Mark Brownc9865642012-03-12 16:31:50 +00003285 bool present;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003286
3287 mutex_lock(&wm8994->accdet_lock);
3288
3289 reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
3290 if (reg < 0) {
3291 dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
3292 mutex_unlock(&wm8994->accdet_lock);
3293 return IRQ_NONE;
3294 }
3295
3296 dev_dbg(codec->dev, "JACKDET %x\n", reg);
3297
Mark Brownc9865642012-03-12 16:31:50 +00003298 present = reg & WM1811_JACKDET_LVL;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003299
Mark Brownc9865642012-03-12 16:31:50 +00003300 if (present) {
3301 dev_dbg(codec->dev, "Jack detected\n");
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003302
Mark Browne9d9a962012-04-26 16:07:32 +01003303 wm8958_micd_set_rate(codec);
3304
Mark Brown55a27782012-02-21 13:45:53 +00003305 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3306 WM8958_MICB2_DISCH, 0);
3307
Mark Brown378ec0c2012-03-01 19:01:43 +00003308 /* Disable debounce while inserted */
3309 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3310 WM1811_JACKDET_DB, 0);
3311
Mark Brownb9e67e5e2012-02-28 19:03:37 +00003312 /*
3313 * Start off measument of microphone impedence to find
3314 * out what's actually there.
3315 */
3316 wm8994->mic_detecting = true;
3317 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
3318
3319 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3320 WM8958_MICD_ENA, WM8958_MICD_ENA);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003321 } else {
3322 dev_dbg(codec->dev, "Jack not detected\n");
3323
Mark Brown55a27782012-02-21 13:45:53 +00003324 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3325 WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
3326
Mark Brown378ec0c2012-03-01 19:01:43 +00003327 /* Enable debounce while removed */
3328 snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
3329 WM1811_JACKDET_DB, WM1811_JACKDET_DB);
3330
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003331 wm8994->mic_detecting = false;
3332 wm8994->jack_mic = false;
3333 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3334 WM8958_MICD_ENA, 0);
3335 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
3336 }
3337
3338 mutex_unlock(&wm8994->accdet_lock);
3339
Mark Brownc9865642012-03-12 16:31:50 +00003340 /* If required for an external cap force MICBIAS on */
3341 if (wm8994->pdata->jd_ext_cap) {
Mark Brownc9865642012-03-12 16:31:50 +00003342 if (present)
3343 snd_soc_dapm_force_enable_pin(&codec->dapm,
3344 "MICBIAS2");
3345 else
3346 snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
Mark Brownc9865642012-03-12 16:31:50 +00003347 }
3348
3349 if (present)
3350 snd_soc_jack_report(wm8994->micdet[0].jack,
3351 SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
3352 else
3353 snd_soc_jack_report(wm8994->micdet[0].jack, 0,
3354 SND_JACK_MECHANICAL | SND_JACK_HEADSET |
3355 wm8994->btn_mask);
3356
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003357 return IRQ_HANDLED;
3358}
3359
Mark Brown821edd22010-11-26 15:21:09 +00003360/**
3361 * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
3362 *
3363 * @codec: WM8958 codec
3364 * @jack: jack to report detection events on
3365 *
3366 * Enable microphone detection functionality for the WM8958. By
3367 * default simple detection which supports the detection of up to 6
3368 * buttons plus video and microphone functionality is supported.
3369 *
3370 * The WM8958 has an advanced jack detection facility which is able to
3371 * support complex accessory detection, especially when used in
3372 * conjunction with external circuitry. In order to provide maximum
3373 * flexiblity a callback is provided which allows a completely custom
3374 * detection algorithm.
3375 */
3376int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
3377 wm8958_micdet_cb cb, void *cb_data)
3378{
3379 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003380 struct wm8994 *control = wm8994->wm8994;
Mark Brown4585790d2011-11-30 10:55:14 +00003381 u16 micd_lvl_sel;
Mark Brown821edd22010-11-26 15:21:09 +00003382
Mark Brown81204c82011-05-24 17:35:53 +08003383 switch (control->type) {
3384 case WM1811:
3385 case WM8958:
3386 break;
3387 default:
Mark Brown821edd22010-11-26 15:21:09 +00003388 return -EINVAL;
Mark Brown81204c82011-05-24 17:35:53 +08003389 }
Mark Brown821edd22010-11-26 15:21:09 +00003390
3391 if (jack) {
3392 if (!cb) {
3393 dev_dbg(codec->dev, "Using default micdet callback\n");
3394 cb = wm8958_default_micdet;
3395 cb_data = codec;
3396 }
3397
Mark Brown4cdf5e42011-11-29 14:36:17 +00003398 snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003399 snd_soc_dapm_sync(&codec->dapm);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003400
Mark Brown821edd22010-11-26 15:21:09 +00003401 wm8994->micdet[0].jack = jack;
3402 wm8994->jack_cb = cb;
3403 wm8994->jack_cb_data = cb_data;
3404
Mark Brown157a75e2011-11-30 13:43:51 +00003405 wm8994->mic_detecting = true;
Mark Brownb00adf72011-08-13 11:57:18 +09003406 wm8994->jack_mic = false;
3407
3408 wm8958_micd_set_rate(codec);
3409
Mark Brown4585790d2011-11-30 10:55:14 +00003410 /* Detect microphones and short circuits by default */
3411 if (wm8994->pdata->micd_lvl_sel)
3412 micd_lvl_sel = wm8994->pdata->micd_lvl_sel;
3413 else
3414 micd_lvl_sel = 0x41;
3415
3416 wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
3417 SND_JACK_BTN_2 | SND_JACK_BTN_3 |
3418 SND_JACK_BTN_4 | SND_JACK_BTN_5;
3419
Mark Brownb00adf72011-08-13 11:57:18 +09003420 snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
Mark Brown4585790d2011-11-30 10:55:14 +00003421 WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
Mark Brownb00adf72011-08-13 11:57:18 +09003422
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003423 WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
3424
3425 /*
3426 * If we can use jack detection start off with that,
3427 * otherwise jump straight to microphone detection.
3428 */
3429 if (wm8994->jackdet) {
Mark Brown55a27782012-02-21 13:45:53 +00003430 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3431 WM8958_MICB2_DISCH,
3432 WM8958_MICB2_DISCH);
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003433 snd_soc_update_bits(codec, WM8994_LDO_1,
3434 WM8994_LDO1_DISCH, 0);
3435 wm1811_jackdet_set_mode(codec,
3436 WM1811_JACKDET_MODE_JACK);
3437 } else {
3438 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3439 WM8958_MICD_ENA, WM8958_MICD_ENA);
3440 }
3441
Mark Brown821edd22010-11-26 15:21:09 +00003442 } else {
3443 snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
3444 WM8958_MICD_ENA, 0);
Mark Brownafaf1592012-03-03 18:46:36 +00003445 wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
Mark Brown4cdf5e42011-11-29 14:36:17 +00003446 snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
Mark Brown7d464b22012-03-03 18:46:06 +00003447 snd_soc_dapm_sync(&codec->dapm);
Mark Brown821edd22010-11-26 15:21:09 +00003448 }
3449
3450 return 0;
3451}
3452EXPORT_SYMBOL_GPL(wm8958_mic_detect);
3453
3454static irqreturn_t wm8958_mic_irq(int irq, void *data)
3455{
3456 struct wm8994_priv *wm8994 = data;
3457 struct snd_soc_codec *codec = wm8994->codec;
Mark Brown19940b32011-08-19 18:05:05 +09003458 int reg, count;
Mark Brown821edd22010-11-26 15:21:09 +00003459
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003460 /*
3461 * Jack detection may have detected a removal simulataneously
3462 * with an update of the MICDET status; if so it will have
3463 * stopped detection and we can ignore this interrupt.
3464 */
Mark Brownc9865642012-03-12 16:31:50 +00003465 if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003466 return IRQ_HANDLED;
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003467
Mark Brown19940b32011-08-19 18:05:05 +09003468 /* We may occasionally read a detection without an impedence
3469 * range being provided - if that happens loop again.
3470 */
3471 count = 10;
3472 do {
3473 reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
3474 if (reg < 0) {
3475 dev_err(codec->dev,
3476 "Failed to read mic detect status: %d\n",
3477 reg);
3478 return IRQ_NONE;
3479 }
Mark Brown821edd22010-11-26 15:21:09 +00003480
Mark Brown19940b32011-08-19 18:05:05 +09003481 if (!(reg & WM8958_MICD_VALID)) {
3482 dev_dbg(codec->dev, "Mic detect data not valid\n");
3483 goto out;
3484 }
3485
3486 if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
3487 break;
3488
3489 msleep(1);
3490 } while (count--);
3491
3492 if (count == 0)
3493 dev_warn(codec->dev, "No impedence range reported for jack\n");
Mark Brown821edd22010-11-26 15:21:09 +00003494
Mark Brown7116f452010-12-29 13:05:21 +00003495#ifndef CONFIG_SND_SOC_WM8994_MODULE
Mark Brown2bbb5d62010-12-05 12:50:12 +00003496 trace_snd_soc_jack_irq(dev_name(codec->dev));
Mark Brown7116f452010-12-29 13:05:21 +00003497#endif
Mark Brown2bbb5d62010-12-05 12:50:12 +00003498
Mark Brown821edd22010-11-26 15:21:09 +00003499 if (wm8994->jack_cb)
3500 wm8994->jack_cb(reg, wm8994->jack_cb_data);
3501 else
3502 dev_warn(codec->dev, "Accessory detection with no callback\n");
3503
3504out:
3505 return IRQ_HANDLED;
3506}
3507
Mark Brown3b1af3f2011-07-14 12:38:18 +09003508static irqreturn_t wm8994_fifo_error(int irq, void *data)
3509{
3510 struct snd_soc_codec *codec = data;
3511
3512 dev_err(codec->dev, "FIFO error\n");
3513
3514 return IRQ_HANDLED;
3515}
3516
Mark Brownf0b182b2011-08-16 12:01:27 +09003517static irqreturn_t wm8994_temp_warn(int irq, void *data)
3518{
3519 struct snd_soc_codec *codec = data;
3520
3521 dev_err(codec->dev, "Thermal warning\n");
3522
3523 return IRQ_HANDLED;
3524}
3525
3526static irqreturn_t wm8994_temp_shut(int irq, void *data)
3527{
3528 struct snd_soc_codec *codec = data;
3529
3530 dev_crit(codec->dev, "Thermal shutdown\n");
3531
3532 return IRQ_HANDLED;
3533}
3534
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003535static int wm8994_codec_probe(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003536{
Mark Brownd9a76662011-07-24 12:49:52 +01003537 struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
Mark Brown2bc16ed2012-03-03 23:24:39 +00003538 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003539 struct snd_soc_dapm_context *dapm = &codec->dapm;
Mark Brownd9a76662011-07-24 12:49:52 +01003540 unsigned int reg;
Mark Brownec62dbd2010-08-15 14:56:40 +01003541 int ret, i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003542
Mark Brown2bc16ed2012-03-03 23:24:39 +00003543 wm8994->codec = codec;
Mark Brownd9a76662011-07-24 12:49:52 +01003544 codec->control_data = control->regmap;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003545
Mark Brownd9a76662011-07-24 12:49:52 +01003546 snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
Mark Brown2a8a8562011-07-24 12:20:41 +01003547
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003548 wm8994->codec = codec;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003549
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003550 mutex_init(&wm8994->accdet_lock);
3551
Mark Brownc7ebf932011-07-12 19:47:59 +09003552 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
3553 init_completion(&wm8994->fll_locked[i]);
3554
Mark Brown9b7c5252011-02-17 20:05:44 -08003555 if (wm8994->pdata && wm8994->pdata->micdet_irq)
3556 wm8994->micdet_irq = wm8994->pdata->micdet_irq;
3557 else if (wm8994->pdata && wm8994->pdata->irq_base)
3558 wm8994->micdet_irq = wm8994->pdata->irq_base +
3559 WM8994_IRQ_MIC1_DET;
3560
Mark Brown39fb51a2010-11-26 17:23:43 +00003561 pm_runtime_enable(codec->dev);
Mark Brown5fab51742012-02-06 18:37:08 +00003562 pm_runtime_idle(codec->dev);
Mark Brown39fb51a2010-11-26 17:23:43 +00003563
Mark Brownf959dee2012-01-31 16:16:47 +00003564 /* By default use idle_bias_off, will override for WM8994 */
3565 codec->dapm.idle_bias_off = 1;
3566
Mark Brown9e6e96a2010-01-29 17:47:12 +00003567 /* Set revision-specific configuration */
Mark Brownb6b05692010-08-13 12:58:20 +01003568 wm8994->revision = snd_soc_read(codec, WM8994_CHIP_REVISION);
Mark Brown3a423152010-11-26 15:21:06 +00003569 switch (control->type) {
3570 case WM8994:
Mark Brownf959dee2012-01-31 16:16:47 +00003571 /* Single ended line outputs should have VMID on. */
3572 if (!wm8994->pdata->lineout1_diff ||
3573 !wm8994->pdata->lineout2_diff)
3574 codec->dapm.idle_bias_off = 0;
3575
Mark Brown3a423152010-11-26 15:21:06 +00003576 switch (wm8994->revision) {
3577 case 2:
3578 case 3:
Mark Brown4537c4e2011-08-01 13:10:16 +09003579 wm8994->hubs.dcs_codes_l = -5;
3580 wm8994->hubs.dcs_codes_r = -5;
Mark Brown3a423152010-11-26 15:21:06 +00003581 wm8994->hubs.hp_startup_mode = 1;
3582 wm8994->hubs.dcs_readback_mode = 1;
Mark Brownf9acf9f2011-06-07 23:23:52 +01003583 wm8994->hubs.series_startup = 1;
Mark Brown3a423152010-11-26 15:21:06 +00003584 break;
3585 default:
Mark Brown79ef0ab2011-08-01 13:02:17 +09003586 wm8994->hubs.dcs_readback_mode = 2;
Mark Brown3a423152010-11-26 15:21:06 +00003587 break;
3588 }
Mark Brown280ec8b2011-08-10 22:19:19 +09003589 break;
Mark Brown3a423152010-11-26 15:21:06 +00003590
3591 case WM8958:
Mark Brown8437f702010-03-29 17:09:45 +01003592 wm8994->hubs.dcs_readback_mode = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003593 wm8994->hubs.hp_startup_mode = 1;
Mark Brown20dc24a2012-04-05 12:55:20 +01003594
3595 switch (wm8994->revision) {
3596 case 0:
3597 break;
3598 default:
3599 wm8994->fll_byp = true;
3600 break;
3601 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003602 break;
Mark Brown3a423152010-11-26 15:21:06 +00003603
Mark Brown81204c82011-05-24 17:35:53 +08003604 case WM1811:
3605 wm8994->hubs.dcs_readback_mode = 2;
3606 wm8994->hubs.no_series_update = 1;
Mark Brown29fdc362012-02-21 10:50:50 +00003607 wm8994->hubs.hp_startup_mode = 1;
Mark Brown67109cb2012-02-29 16:40:08 +00003608 wm8994->hubs.no_cache_class_w = true;
Mark Brown20dc24a2012-04-05 12:55:20 +01003609 wm8994->fll_byp = true;
Mark Brown81204c82011-05-24 17:35:53 +08003610
3611 switch (wm8994->revision) {
3612 case 0:
3613 case 1:
Mark Brownfc8e6e82011-11-28 18:48:46 +00003614 case 2:
3615 case 3:
Mark Brown6473a142011-10-17 19:38:52 +01003616 wm8994->hubs.dcs_codes_l = -9;
Mark Browne1660582012-03-21 13:22:40 +00003617 wm8994->hubs.dcs_codes_r = -7;
Mark Brown81204c82011-05-24 17:35:53 +08003618 break;
3619 default:
3620 break;
3621 }
3622
3623 snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
3624 WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
3625 break;
3626
Mark Brown9e6e96a2010-01-29 17:47:12 +00003627 default:
3628 break;
3629 }
Mark Brown9e6e96a2010-01-29 17:47:12 +00003630
Mark Brown2a8a8562011-07-24 12:20:41 +01003631 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
Mark Brown3b1af3f2011-07-14 12:38:18 +09003632 wm8994_fifo_error, "FIFO error", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003633 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
Mark Brownf0b182b2011-08-16 12:01:27 +09003634 wm8994_temp_warn, "Thermal warning", codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003635 wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
Mark Brownf0b182b2011-08-16 12:01:27 +09003636 wm8994_temp_shut, "Thermal shutdown", codec);
Mark Brown3b1af3f2011-07-14 12:38:18 +09003637
Mark Brown2a8a8562011-07-24 12:20:41 +01003638 ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003639 wm_hubs_dcs_done, "DC servo done",
3640 &wm8994->hubs);
3641 if (ret == 0)
3642 wm8994->hubs.dcs_done_irq = true;
3643
Mark Brown3a423152010-11-26 15:21:06 +00003644 switch (control->type) {
3645 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003646 if (wm8994->micdet_irq) {
3647 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3648 wm8994_mic_irq,
3649 IRQF_TRIGGER_RISING,
3650 "Mic1 detect",
3651 wm8994);
3652 if (ret != 0)
3653 dev_warn(codec->dev,
3654 "Failed to request Mic1 detect IRQ: %d\n",
3655 ret);
3656 }
Mark Brown88766982010-03-29 20:57:12 +01003657
Mark Brown2a8a8562011-07-24 12:20:41 +01003658 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003659 WM8994_IRQ_MIC1_SHRT,
3660 wm8994_mic_irq, "Mic 1 short",
3661 wm8994);
3662 if (ret != 0)
3663 dev_warn(codec->dev,
3664 "Failed to request Mic1 short IRQ: %d\n",
3665 ret);
Mark Brown88766982010-03-29 20:57:12 +01003666
Mark Brown2a8a8562011-07-24 12:20:41 +01003667 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003668 WM8994_IRQ_MIC2_DET,
3669 wm8994_mic_irq, "Mic 2 detect",
3670 wm8994);
3671 if (ret != 0)
3672 dev_warn(codec->dev,
3673 "Failed to request Mic2 detect IRQ: %d\n",
3674 ret);
Mark Brown88766982010-03-29 20:57:12 +01003675
Mark Brown2a8a8562011-07-24 12:20:41 +01003676 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brown3a423152010-11-26 15:21:06 +00003677 WM8994_IRQ_MIC2_SHRT,
3678 wm8994_mic_irq, "Mic 2 short",
3679 wm8994);
3680 if (ret != 0)
3681 dev_warn(codec->dev,
3682 "Failed to request Mic2 short IRQ: %d\n",
3683 ret);
3684 break;
Mark Brown821edd22010-11-26 15:21:09 +00003685
3686 case WM8958:
Mark Brown81204c82011-05-24 17:35:53 +08003687 case WM1811:
Mark Brown9b7c5252011-02-17 20:05:44 -08003688 if (wm8994->micdet_irq) {
3689 ret = request_threaded_irq(wm8994->micdet_irq, NULL,
3690 wm8958_mic_irq,
3691 IRQF_TRIGGER_RISING,
3692 "Mic detect",
3693 wm8994);
3694 if (ret != 0)
3695 dev_warn(codec->dev,
3696 "Failed to request Mic detect IRQ: %d\n",
3697 ret);
3698 }
Mark Brown3a423152010-11-26 15:21:06 +00003699 }
Mark Brown88766982010-03-29 20:57:12 +01003700
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003701 switch (control->type) {
3702 case WM1811:
3703 if (wm8994->revision > 1) {
3704 ret = wm8994_request_irq(wm8994->wm8994,
3705 WM8994_IRQ_GPIO(6),
3706 wm1811_jackdet_irq, "JACKDET",
3707 wm8994);
3708 if (ret == 0)
3709 wm8994->jackdet = true;
3710 }
3711 break;
3712 default:
3713 break;
3714 }
3715
Mark Brownc7ebf932011-07-12 19:47:59 +09003716 wm8994->fll_locked_irq = true;
3717 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
Mark Brown2a8a8562011-07-24 12:20:41 +01003718 ret = wm8994_request_irq(wm8994->wm8994,
Mark Brownc7ebf932011-07-12 19:47:59 +09003719 WM8994_IRQ_FLL1_LOCK + i,
3720 wm8994_fll_locked_irq, "FLL lock",
3721 &wm8994->fll_locked[i]);
3722 if (ret != 0)
3723 wm8994->fll_locked_irq = false;
3724 }
3725
Mark Brown27060b3c2012-02-06 18:42:14 +00003726 /* Make sure we can read from the GPIOs if they're inputs */
3727 pm_runtime_get_sync(codec->dev);
3728
Mark Brown9e6e96a2010-01-29 17:47:12 +00003729 /* Remember if AIFnLRCLK is configured as a GPIO. This should be
3730 * configured on init - if a system wants to do this dynamically
3731 * at runtime we can deal with that then.
3732 */
Mark Brownd9a76662011-07-24 12:49:52 +01003733 ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003734 if (ret < 0) {
3735 dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003736 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003737 }
Mark Brownd9a76662011-07-24 12:49:52 +01003738 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003739 wm8994->lrclk_shared[0] = 1;
3740 wm8994_dai[0].symmetric_rates = 1;
3741 } else {
3742 wm8994->lrclk_shared[0] = 0;
3743 }
3744
Mark Brownd9a76662011-07-24 12:49:52 +01003745 ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003746 if (ret < 0) {
3747 dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
Mark Brown88766982010-03-29 20:57:12 +01003748 goto err_irq;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003749 }
Mark Brownd9a76662011-07-24 12:49:52 +01003750 if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
Mark Brown9e6e96a2010-01-29 17:47:12 +00003751 wm8994->lrclk_shared[1] = 1;
3752 wm8994_dai[1].symmetric_rates = 1;
3753 } else {
3754 wm8994->lrclk_shared[1] = 0;
3755 }
3756
Mark Brown27060b3c2012-02-06 18:42:14 +00003757 pm_runtime_put(codec->dev);
3758
Mark Brown9e6e96a2010-01-29 17:47:12 +00003759 /* Latch volume updates (right only; we always do left then right). */
Mark Brownbaa81602011-04-06 10:52:42 +09003760 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_LEFT_VOLUME,
3761 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003762 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_RIGHT_VOLUME,
3763 WM8994_AIF1DAC1_VU, WM8994_AIF1DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003764 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_LEFT_VOLUME,
3765 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003766 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_RIGHT_VOLUME,
3767 WM8994_AIF1DAC2_VU, WM8994_AIF1DAC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003768 snd_soc_update_bits(codec, WM8994_AIF2_DAC_LEFT_VOLUME,
3769 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003770 snd_soc_update_bits(codec, WM8994_AIF2_DAC_RIGHT_VOLUME,
3771 WM8994_AIF2DAC_VU, WM8994_AIF2DAC_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003772 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_LEFT_VOLUME,
3773 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003774 snd_soc_update_bits(codec, WM8994_AIF1_ADC1_RIGHT_VOLUME,
3775 WM8994_AIF1ADC1_VU, WM8994_AIF1ADC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003776 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_LEFT_VOLUME,
3777 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003778 snd_soc_update_bits(codec, WM8994_AIF1_ADC2_RIGHT_VOLUME,
3779 WM8994_AIF1ADC2_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003780 snd_soc_update_bits(codec, WM8994_AIF2_ADC_LEFT_VOLUME,
3781 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003782 snd_soc_update_bits(codec, WM8994_AIF2_ADC_RIGHT_VOLUME,
3783 WM8994_AIF2ADC_VU, WM8994_AIF1ADC2_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003784 snd_soc_update_bits(codec, WM8994_DAC1_LEFT_VOLUME,
3785 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003786 snd_soc_update_bits(codec, WM8994_DAC1_RIGHT_VOLUME,
3787 WM8994_DAC1_VU, WM8994_DAC1_VU);
Mark Brownbaa81602011-04-06 10:52:42 +09003788 snd_soc_update_bits(codec, WM8994_DAC2_LEFT_VOLUME,
3789 WM8994_DAC2_VU, WM8994_DAC2_VU);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003790 snd_soc_update_bits(codec, WM8994_DAC2_RIGHT_VOLUME,
3791 WM8994_DAC2_VU, WM8994_DAC2_VU);
3792
3793 /* Set the low bit of the 3D stereo depth so TLV matches */
3794 snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
3795 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
3796 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
3797 snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
3798 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
3799 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
3800 snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
3801 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
3802 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
3803
Mark Brown5b739672011-07-06 00:08:43 -07003804 /* Unconditionally enable AIF1 ADC TDM mode on chips which can
3805 * use this; it only affects behaviour on idle TDM clock
3806 * cycles. */
3807 switch (control->type) {
3808 case WM8994:
3809 case WM8958:
3810 snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
3811 WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
3812 break;
3813 default:
3814 break;
3815 }
Mark Brownd1ce6b22010-07-20 10:13:14 +01003816
Mark Brown500fa302011-11-29 19:58:19 +00003817 /* Put MICBIAS into bypass mode by default on newer devices */
3818 switch (control->type) {
3819 case WM8958:
3820 case WM1811:
3821 snd_soc_update_bits(codec, WM8958_MICBIAS1,
3822 WM8958_MICB1_MODE, WM8958_MICB1_MODE);
3823 snd_soc_update_bits(codec, WM8958_MICBIAS2,
3824 WM8958_MICB2_MODE, WM8958_MICB2_MODE);
3825 break;
3826 default:
3827 break;
3828 }
3829
Mark Brown9e6e96a2010-01-29 17:47:12 +00003830 wm8994_update_class_w(codec);
3831
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003832 wm8994_handle_pdata(wm8994);
Mark Brown9e6e96a2010-01-29 17:47:12 +00003833
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003834 wm_hubs_add_analogue_controls(codec);
Liam Girdwood022658b2012-02-03 17:43:09 +00003835 snd_soc_add_codec_controls(codec, wm8994_snd_controls,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003836 ARRAY_SIZE(wm8994_snd_controls));
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003837 snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003838 ARRAY_SIZE(wm8994_dapm_widgets));
Mark Brownc4431df2010-11-26 15:21:07 +00003839
3840 switch (control->type) {
3841 case WM8994:
3842 snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
3843 ARRAY_SIZE(wm8994_specific_dapm_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003844 if (wm8994->revision < 4) {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003845 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3846 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003847 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3848 ARRAY_SIZE(wm8994_adc_revd_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003849 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3850 ARRAY_SIZE(wm8994_dac_revd_widgets));
3851 } else {
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003852 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3853 ARRAY_SIZE(wm8994_lateclk_widgets));
Dimitris Papastamos04d28682011-03-01 11:47:10 +00003854 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3855 ARRAY_SIZE(wm8994_adc_widgets));
Dimitris Papastamosc52fd022011-02-11 16:32:12 +00003856 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3857 ARRAY_SIZE(wm8994_dac_widgets));
3858 }
Mark Brownc4431df2010-11-26 15:21:07 +00003859 break;
3860 case WM8958:
Liam Girdwood022658b2012-02-03 17:43:09 +00003861 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brownc4431df2010-11-26 15:21:07 +00003862 ARRAY_SIZE(wm8958_snd_controls));
3863 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3864 ARRAY_SIZE(wm8958_dapm_widgets));
Mark Brown780e2802011-03-11 18:00:19 +00003865 if (wm8994->revision < 1) {
3866 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
3867 ARRAY_SIZE(wm8994_lateclk_revd_widgets));
3868 snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
3869 ARRAY_SIZE(wm8994_adc_revd_widgets));
3870 snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
3871 ARRAY_SIZE(wm8994_dac_revd_widgets));
3872 } else {
3873 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3874 ARRAY_SIZE(wm8994_lateclk_widgets));
3875 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3876 ARRAY_SIZE(wm8994_adc_widgets));
3877 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3878 ARRAY_SIZE(wm8994_dac_widgets));
3879 }
Mark Brownc4431df2010-11-26 15:21:07 +00003880 break;
Mark Brown81204c82011-05-24 17:35:53 +08003881
3882 case WM1811:
Liam Girdwood022658b2012-02-03 17:43:09 +00003883 snd_soc_add_codec_controls(codec, wm8958_snd_controls,
Mark Brown81204c82011-05-24 17:35:53 +08003884 ARRAY_SIZE(wm8958_snd_controls));
3885 snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
3886 ARRAY_SIZE(wm8958_dapm_widgets));
3887 snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
3888 ARRAY_SIZE(wm8994_lateclk_widgets));
3889 snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
3890 ARRAY_SIZE(wm8994_adc_widgets));
3891 snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
3892 ARRAY_SIZE(wm8994_dac_widgets));
3893 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003894 }
Mark Brownc4431df2010-11-26 15:21:07 +00003895
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003896 wm_hubs_add_analogue_routes(codec, 0, 0);
Liam Girdwoodce6120c2010-11-05 15:53:46 +02003897 snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
Mark Brown9e6e96a2010-01-29 17:47:12 +00003898
Mark Brownc4431df2010-11-26 15:21:07 +00003899 switch (control->type) {
3900 case WM8994:
3901 snd_soc_dapm_add_routes(dapm, wm8994_intercon,
3902 ARRAY_SIZE(wm8994_intercon));
Mark Brown6ed8f142011-02-03 16:27:35 +00003903
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003904 if (wm8994->revision < 4) {
Mark Brown6ed8f142011-02-03 16:27:35 +00003905 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3906 ARRAY_SIZE(wm8994_revd_intercon));
Dimitris Papastamos173efa02011-02-11 16:32:11 +00003907 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3908 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3909 } else {
3910 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3911 ARRAY_SIZE(wm8994_lateclk_intercon));
3912 }
Mark Brownc4431df2010-11-26 15:21:07 +00003913 break;
3914 case WM8958:
Mark Brown780e2802011-03-11 18:00:19 +00003915 if (wm8994->revision < 1) {
3916 snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
3917 ARRAY_SIZE(wm8994_revd_intercon));
3918 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
3919 ARRAY_SIZE(wm8994_lateclk_revd_intercon));
3920 } else {
3921 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3922 ARRAY_SIZE(wm8994_lateclk_intercon));
3923 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3924 ARRAY_SIZE(wm8958_intercon));
3925 }
Mark Brownf701a2e2011-03-09 19:31:01 +00003926
3927 wm8958_dsp2_init(codec);
Mark Brownc4431df2010-11-26 15:21:07 +00003928 break;
Mark Brown81204c82011-05-24 17:35:53 +08003929 case WM1811:
3930 snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
3931 ARRAY_SIZE(wm8994_lateclk_intercon));
3932 snd_soc_dapm_add_routes(dapm, wm8958_intercon,
3933 ARRAY_SIZE(wm8958_intercon));
3934 break;
Mark Brownc4431df2010-11-26 15:21:07 +00003935 }
3936
Mark Brown9e6e96a2010-01-29 17:47:12 +00003937 return 0;
3938
Mark Brown88766982010-03-29 20:57:12 +01003939err_irq:
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003940 if (wm8994->jackdet)
3941 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003942 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
3943 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
3944 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
Mark Brown9b7c5252011-02-17 20:05:44 -08003945 if (wm8994->micdet_irq)
3946 free_irq(wm8994->micdet_irq, wm8994);
Mark Brownc7ebf932011-07-12 19:47:59 +09003947 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003948 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003949 &wm8994->fll_locked[i]);
Mark Brown2a8a8562011-07-24 12:20:41 +01003950 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003951 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003952 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3953 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3954 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Browna421a0e2011-12-29 11:08:34 +00003955
Mark Brown9e6e96a2010-01-29 17:47:12 +00003956 return ret;
3957}
3958
Jesper Juhl34ff0f92012-04-09 22:52:19 +02003959static int wm8994_codec_remove(struct snd_soc_codec *codec)
Mark Brown9e6e96a2010-01-29 17:47:12 +00003960{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003961 struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
Mark Brown2a8a8562011-07-24 12:20:41 +01003962 struct wm8994 *control = wm8994->wm8994;
Mark Brownc7ebf932011-07-12 19:47:59 +09003963 int i;
Mark Brown9e6e96a2010-01-29 17:47:12 +00003964
3965 wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00003966
Mark Brown39fb51a2010-11-26 17:23:43 +00003967 pm_runtime_disable(codec->dev);
3968
Mark Brownc7ebf932011-07-12 19:47:59 +09003969 for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
Mark Brown2a8a8562011-07-24 12:20:41 +01003970 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
Mark Brownc7ebf932011-07-12 19:47:59 +09003971 &wm8994->fll_locked[i]);
3972
Mark Brown2a8a8562011-07-24 12:20:41 +01003973 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
Mark Brownb30ead52011-07-12 15:47:17 +09003974 &wm8994->hubs);
Mark Brown2a8a8562011-07-24 12:20:41 +01003975 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
3976 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
3977 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
Mark Brownb30ead52011-07-12 15:47:17 +09003978
Mark Brownaf6b6fe2011-11-30 20:32:05 +00003979 if (wm8994->jackdet)
3980 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
3981
Mark Brown3a423152010-11-26 15:21:06 +00003982 switch (control->type) {
3983 case WM8994:
Mark Brown9b7c5252011-02-17 20:05:44 -08003984 if (wm8994->micdet_irq)
3985 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003986 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003987 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003988 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
Mark Brown3a423152010-11-26 15:21:06 +00003989 wm8994);
Mark Brown2a8a8562011-07-24 12:20:41 +01003990 wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
Mark Brown3a423152010-11-26 15:21:06 +00003991 wm8994);
3992 break;
Mark Brown821edd22010-11-26 15:21:09 +00003993
Mark Brown81204c82011-05-24 17:35:53 +08003994 case WM1811:
Mark Brown821edd22010-11-26 15:21:09 +00003995 case WM8958:
Mark Brown9b7c5252011-02-17 20:05:44 -08003996 if (wm8994->micdet_irq)
3997 free_irq(wm8994->micdet_irq, wm8994);
Mark Brown821edd22010-11-26 15:21:09 +00003998 break;
Mark Brown3a423152010-11-26 15:21:06 +00003999 }
Jesper Juhl34ff0f92012-04-09 22:52:19 +02004000 release_firmware(wm8994->mbc);
4001 release_firmware(wm8994->mbc_vss);
4002 release_firmware(wm8994->enh_eq);
Axel Lin24fb2b12010-11-23 15:58:39 +08004003 kfree(wm8994->retune_mobile_texts);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004004 return 0;
4005}
4006
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004007static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
4008 .probe = wm8994_codec_probe,
4009 .remove = wm8994_codec_remove,
Mark Brown4752a882012-03-04 02:16:01 +00004010 .suspend = wm8994_codec_suspend,
4011 .resume = wm8994_codec_resume,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004012 .set_bias_level = wm8994_set_bias_level,
4013};
4014
4015static int __devinit wm8994_probe(struct platform_device *pdev)
4016{
Mark Brown2bc16ed2012-03-03 23:24:39 +00004017 struct wm8994_priv *wm8994;
4018
4019 wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
4020 GFP_KERNEL);
4021 if (wm8994 == NULL)
4022 return -ENOMEM;
4023 platform_set_drvdata(pdev, wm8994);
4024
4025 wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
4026 wm8994->pdata = dev_get_platdata(pdev->dev.parent);
4027
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004028 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
4029 wm8994_dai, ARRAY_SIZE(wm8994_dai));
4030}
4031
4032static int __devexit wm8994_remove(struct platform_device *pdev)
4033{
4034 snd_soc_unregister_codec(&pdev->dev);
4035 return 0;
4036}
4037
Mark Brown4752a882012-03-04 02:16:01 +00004038#ifdef CONFIG_PM_SLEEP
4039static int wm8994_suspend(struct device *dev)
4040{
4041 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4042
4043 /* Drop down to power saving mode when system is suspended */
4044 if (wm8994->jackdet && !wm8994->active_refcount)
4045 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4046 WM1811_JACKDET_MODE_MASK,
4047 wm8994->jackdet_mode);
4048
4049 return 0;
4050}
4051
4052static int wm8994_resume(struct device *dev)
4053{
4054 struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
4055
4056 if (wm8994->jackdet && wm8994->jack_cb)
4057 regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
4058 WM1811_JACKDET_MODE_MASK,
4059 WM1811_JACKDET_MODE_AUDIO);
4060
4061 return 0;
4062}
4063#endif
4064
4065static const struct dev_pm_ops wm8994_pm_ops = {
4066 SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
4067};
4068
Mark Brown9e6e96a2010-01-29 17:47:12 +00004069static struct platform_driver wm8994_codec_driver = {
4070 .driver = {
Mark Brown4752a882012-03-04 02:16:01 +00004071 .name = "wm8994-codec",
4072 .owner = THIS_MODULE,
4073 .pm = &wm8994_pm_ops,
4074 },
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00004075 .probe = wm8994_probe,
4076 .remove = __devexit_p(wm8994_remove),
Mark Brown9e6e96a2010-01-29 17:47:12 +00004077};
4078
Mark Brown5bbcc3c2011-11-23 22:52:08 +00004079module_platform_driver(wm8994_codec_driver);
Mark Brown9e6e96a2010-01-29 17:47:12 +00004080
4081MODULE_DESCRIPTION("ASoC WM8994 driver");
4082MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
4083MODULE_LICENSE("GPL");
4084MODULE_ALIAS("platform:wm8994-codec");