blob: 44e4491a4918994b80ddde101042368263abf8d1 [file] [log] [blame]
Daniel Vetter9c065a72014-09-30 10:56:38 +02001/*
2 * Copyright © 2012-2014 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eugeni Dodonov <eugeni.dodonov@intel.com>
25 * Daniel Vetter <daniel.vetter@ffwll.ch>
26 *
27 */
28
29#include <linux/pm_runtime.h>
30#include <linux/vgaarb.h>
31
32#include "i915_drv.h"
33#include "intel_drv.h"
Daniel Vetter9c065a72014-09-30 10:56:38 +020034
Daniel Vettere4e76842014-09-30 10:56:42 +020035/**
36 * DOC: runtime pm
37 *
38 * The i915 driver supports dynamic enabling and disabling of entire hardware
39 * blocks at runtime. This is especially important on the display side where
40 * software is supposed to control many power gates manually on recent hardware,
41 * since on the GT side a lot of the power management is done by the hardware.
42 * But even there some manual control at the device level is required.
43 *
44 * Since i915 supports a diverse set of platforms with a unified codebase and
45 * hardware engineers just love to shuffle functionality around between power
46 * domains there's a sizeable amount of indirection required. This file provides
47 * generic functions to the driver for grabbing and releasing references for
48 * abstract power domains. It then maps those to the actual power wells
49 * present for a given platform.
50 */
51
Suketu Shah5aefb232015-04-16 14:22:10 +053052bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
Imre Deak438b8dc2017-07-11 23:42:30 +030053 enum i915_power_well_id power_well_id);
Suketu Shah5aefb232015-04-16 14:22:10 +053054
Daniel Stone9895ad02015-11-20 15:55:33 +000055const char *
56intel_display_power_domain_str(enum intel_display_power_domain domain)
57{
58 switch (domain) {
59 case POWER_DOMAIN_PIPE_A:
60 return "PIPE_A";
61 case POWER_DOMAIN_PIPE_B:
62 return "PIPE_B";
63 case POWER_DOMAIN_PIPE_C:
64 return "PIPE_C";
65 case POWER_DOMAIN_PIPE_A_PANEL_FITTER:
66 return "PIPE_A_PANEL_FITTER";
67 case POWER_DOMAIN_PIPE_B_PANEL_FITTER:
68 return "PIPE_B_PANEL_FITTER";
69 case POWER_DOMAIN_PIPE_C_PANEL_FITTER:
70 return "PIPE_C_PANEL_FITTER";
71 case POWER_DOMAIN_TRANSCODER_A:
72 return "TRANSCODER_A";
73 case POWER_DOMAIN_TRANSCODER_B:
74 return "TRANSCODER_B";
75 case POWER_DOMAIN_TRANSCODER_C:
76 return "TRANSCODER_C";
77 case POWER_DOMAIN_TRANSCODER_EDP:
78 return "TRANSCODER_EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +020079 case POWER_DOMAIN_TRANSCODER_DSI_A:
80 return "TRANSCODER_DSI_A";
81 case POWER_DOMAIN_TRANSCODER_DSI_C:
82 return "TRANSCODER_DSI_C";
Daniel Stone9895ad02015-11-20 15:55:33 +000083 case POWER_DOMAIN_PORT_DDI_A_LANES:
84 return "PORT_DDI_A_LANES";
85 case POWER_DOMAIN_PORT_DDI_B_LANES:
86 return "PORT_DDI_B_LANES";
87 case POWER_DOMAIN_PORT_DDI_C_LANES:
88 return "PORT_DDI_C_LANES";
89 case POWER_DOMAIN_PORT_DDI_D_LANES:
90 return "PORT_DDI_D_LANES";
91 case POWER_DOMAIN_PORT_DDI_E_LANES:
92 return "PORT_DDI_E_LANES";
Rodrigo Vivi9787e832018-01-29 15:22:22 -080093 case POWER_DOMAIN_PORT_DDI_F_LANES:
94 return "PORT_DDI_F_LANES";
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +020095 case POWER_DOMAIN_PORT_DDI_A_IO:
96 return "PORT_DDI_A_IO";
97 case POWER_DOMAIN_PORT_DDI_B_IO:
98 return "PORT_DDI_B_IO";
99 case POWER_DOMAIN_PORT_DDI_C_IO:
100 return "PORT_DDI_C_IO";
101 case POWER_DOMAIN_PORT_DDI_D_IO:
102 return "PORT_DDI_D_IO";
103 case POWER_DOMAIN_PORT_DDI_E_IO:
104 return "PORT_DDI_E_IO";
Rodrigo Vivi9787e832018-01-29 15:22:22 -0800105 case POWER_DOMAIN_PORT_DDI_F_IO:
106 return "PORT_DDI_F_IO";
Daniel Stone9895ad02015-11-20 15:55:33 +0000107 case POWER_DOMAIN_PORT_DSI:
108 return "PORT_DSI";
109 case POWER_DOMAIN_PORT_CRT:
110 return "PORT_CRT";
111 case POWER_DOMAIN_PORT_OTHER:
112 return "PORT_OTHER";
113 case POWER_DOMAIN_VGA:
114 return "VGA";
115 case POWER_DOMAIN_AUDIO:
116 return "AUDIO";
117 case POWER_DOMAIN_PLLS:
118 return "PLLS";
119 case POWER_DOMAIN_AUX_A:
120 return "AUX_A";
121 case POWER_DOMAIN_AUX_B:
122 return "AUX_B";
123 case POWER_DOMAIN_AUX_C:
124 return "AUX_C";
125 case POWER_DOMAIN_AUX_D:
126 return "AUX_D";
James Ausmusbb187e92018-06-11 17:25:12 -0700127 case POWER_DOMAIN_AUX_E:
128 return "AUX_E";
Rodrigo Vivia324fca2018-01-29 15:22:15 -0800129 case POWER_DOMAIN_AUX_F:
130 return "AUX_F";
Dhinakaran Pandiyanb891d5e2018-02-23 14:15:15 -0800131 case POWER_DOMAIN_AUX_IO_A:
132 return "AUX_IO_A";
Imre Deak67ca07e2018-06-26 17:22:32 +0300133 case POWER_DOMAIN_AUX_TBT1:
134 return "AUX_TBT1";
135 case POWER_DOMAIN_AUX_TBT2:
136 return "AUX_TBT2";
137 case POWER_DOMAIN_AUX_TBT3:
138 return "AUX_TBT3";
139 case POWER_DOMAIN_AUX_TBT4:
140 return "AUX_TBT4";
Daniel Stone9895ad02015-11-20 15:55:33 +0000141 case POWER_DOMAIN_GMBUS:
142 return "GMBUS";
143 case POWER_DOMAIN_INIT:
144 return "INIT";
145 case POWER_DOMAIN_MODESET:
146 return "MODESET";
Tvrtko Ursulinb6876372017-12-05 13:28:54 +0000147 case POWER_DOMAIN_GT_IRQ:
148 return "GT_IRQ";
Daniel Stone9895ad02015-11-20 15:55:33 +0000149 default:
150 MISSING_CASE(domain);
151 return "?";
152 }
153}
154
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300155static void intel_power_well_enable(struct drm_i915_private *dev_priv,
156 struct i915_power_well *power_well)
157{
Imre Deakf28ec6f2018-08-06 12:58:37 +0300158 DRM_DEBUG_KMS("enabling %s\n", power_well->desc->name);
159 power_well->desc->ops->enable(dev_priv, power_well);
Damien Lespiaue8ca9322015-07-30 18:20:26 -0300160 power_well->hw_enabled = true;
161}
162
Damien Lespiaudcddab32015-07-30 18:20:27 -0300163static void intel_power_well_disable(struct drm_i915_private *dev_priv,
164 struct i915_power_well *power_well)
165{
Imre Deakf28ec6f2018-08-06 12:58:37 +0300166 DRM_DEBUG_KMS("disabling %s\n", power_well->desc->name);
Damien Lespiaudcddab32015-07-30 18:20:27 -0300167 power_well->hw_enabled = false;
Imre Deakf28ec6f2018-08-06 12:58:37 +0300168 power_well->desc->ops->disable(dev_priv, power_well);
Damien Lespiaudcddab32015-07-30 18:20:27 -0300169}
170
Imre Deakb409ca92016-06-13 16:44:33 +0300171static void intel_power_well_get(struct drm_i915_private *dev_priv,
172 struct i915_power_well *power_well)
173{
174 if (!power_well->count++)
175 intel_power_well_enable(dev_priv, power_well);
176}
177
178static void intel_power_well_put(struct drm_i915_private *dev_priv,
179 struct i915_power_well *power_well)
180{
181 WARN(!power_well->count, "Use count on power well %s is already zero",
Imre Deakf28ec6f2018-08-06 12:58:37 +0300182 power_well->desc->name);
Imre Deakb409ca92016-06-13 16:44:33 +0300183
184 if (!--power_well->count)
185 intel_power_well_disable(dev_priv, power_well);
186}
187
Daniel Vettere4e76842014-09-30 10:56:42 +0200188/**
189 * __intel_display_power_is_enabled - unlocked check for a power domain
190 * @dev_priv: i915 device instance
191 * @domain: power domain to check
192 *
193 * This is the unlocked version of intel_display_power_is_enabled() and should
194 * only be used from error capture and recovery code where deadlocks are
195 * possible.
196 *
197 * Returns:
198 * True when the power domain is enabled, false otherwise.
199 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200200bool __intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
201 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200202{
Daniel Vetter9c065a72014-09-30 10:56:38 +0200203 struct i915_power_well *power_well;
204 bool is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200205
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +0100206 if (dev_priv->runtime_pm.suspended)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200207 return false;
208
Daniel Vetter9c065a72014-09-30 10:56:38 +0200209 is_enabled = true;
210
Imre Deak75ccb2e2017-02-17 17:39:43 +0200211 for_each_power_domain_well_rev(dev_priv, power_well, BIT_ULL(domain)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +0300212 if (power_well->desc->always_on)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200213 continue;
214
215 if (!power_well->hw_enabled) {
216 is_enabled = false;
217 break;
218 }
219 }
220
221 return is_enabled;
222}
223
Daniel Vettere4e76842014-09-30 10:56:42 +0200224/**
Damien Lespiauf61ccae2014-11-25 13:45:41 +0000225 * intel_display_power_is_enabled - check for a power domain
Daniel Vettere4e76842014-09-30 10:56:42 +0200226 * @dev_priv: i915 device instance
227 * @domain: power domain to check
228 *
229 * This function can be used to check the hw power domain state. It is mostly
230 * used in hardware state readout functions. Everywhere else code should rely
231 * upon explicit power domain reference counting to ensure that the hardware
232 * block is powered up before accessing it.
233 *
234 * Callers must hold the relevant modesetting locks to ensure that concurrent
235 * threads can't disable the power well while the caller tries to read a few
236 * registers.
237 *
238 * Returns:
239 * True when the power domain is enabled, false otherwise.
240 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200241bool intel_display_power_is_enabled(struct drm_i915_private *dev_priv,
242 enum intel_display_power_domain domain)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200243{
244 struct i915_power_domains *power_domains;
245 bool ret;
246
247 power_domains = &dev_priv->power_domains;
248
249 mutex_lock(&power_domains->lock);
Daniel Vetterf458ebb2014-09-30 10:56:39 +0200250 ret = __intel_display_power_is_enabled(dev_priv, domain);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200251 mutex_unlock(&power_domains->lock);
252
253 return ret;
254}
255
256/*
257 * Starting with Haswell, we have a "Power Down Well" that can be turned off
258 * when not needed anymore. We have 4 registers that can request the power well
259 * to be enabled, and it will only be disabled if none of the registers is
260 * requesting it to be enabled.
261 */
Imre Deak001bd2c2017-07-12 18:54:13 +0300262static void hsw_power_well_post_enable(struct drm_i915_private *dev_priv,
263 u8 irq_pipe_mask, bool has_vga)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200264{
David Weinehall52a05c32016-08-22 13:32:44 +0300265 struct pci_dev *pdev = dev_priv->drm.pdev;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200266
267 /*
268 * After we re-enable the power well, if we touch VGA register 0x3d5
269 * we'll get unclaimed register interrupts. This stops after we write
270 * anything to the VGA MSR register. The vgacon module uses this
271 * register all the time, so if we unbind our driver and, as a
272 * consequence, bind vgacon, we'll get stuck in an infinite loop at
273 * console_unlock(). So make here we touch the VGA MSR register, making
274 * sure vgacon can keep working normally without triggering interrupts
275 * and error messages.
276 */
Imre Deak001bd2c2017-07-12 18:54:13 +0300277 if (has_vga) {
278 vga_get_uninterruptible(pdev, VGA_RSRC_LEGACY_IO);
279 outb(inb(VGA_MSR_READ), VGA_MSR_WRITE);
280 vga_put(pdev, VGA_RSRC_LEGACY_IO);
281 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200282
Imre Deak001bd2c2017-07-12 18:54:13 +0300283 if (irq_pipe_mask)
284 gen8_irq_power_well_post_enable(dev_priv, irq_pipe_mask);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200285}
286
Imre Deak001bd2c2017-07-12 18:54:13 +0300287static void hsw_power_well_pre_disable(struct drm_i915_private *dev_priv,
288 u8 irq_pipe_mask)
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200289{
Imre Deak001bd2c2017-07-12 18:54:13 +0300290 if (irq_pipe_mask)
291 gen8_irq_power_well_pre_disable(dev_priv, irq_pipe_mask);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200292}
293
Ville Syrjäläaae8ba82016-02-19 20:47:30 +0200294
Imre Deak76347c02017-07-06 17:40:36 +0300295static void hsw_wait_for_power_well_enable(struct drm_i915_private *dev_priv,
296 struct i915_power_well *power_well)
Imre Deak42d93662017-06-29 18:37:01 +0300297{
Imre Deak75e39682018-08-06 12:58:39 +0300298 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
299 int pw_idx = power_well->desc->hsw.idx;
Imre Deak42d93662017-06-29 18:37:01 +0300300
301 /* Timeout for PW1:10 us, AUX:not specified, other PWs:20 us. */
302 WARN_ON(intel_wait_for_register(dev_priv,
Imre Deak75e39682018-08-06 12:58:39 +0300303 regs->driver,
304 HSW_PWR_WELL_CTL_STATE(pw_idx),
305 HSW_PWR_WELL_CTL_STATE(pw_idx),
Imre Deak42d93662017-06-29 18:37:01 +0300306 1));
307}
308
Imre Deak76347c02017-07-06 17:40:36 +0300309static u32 hsw_power_well_requesters(struct drm_i915_private *dev_priv,
Imre Deak75e39682018-08-06 12:58:39 +0300310 const struct i915_power_well_regs *regs,
311 int pw_idx)
Imre Deak42d93662017-06-29 18:37:01 +0300312{
Imre Deak75e39682018-08-06 12:58:39 +0300313 u32 req_mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
Imre Deak42d93662017-06-29 18:37:01 +0300314 u32 ret;
315
Imre Deak75e39682018-08-06 12:58:39 +0300316 ret = I915_READ(regs->bios) & req_mask ? 1 : 0;
317 ret |= I915_READ(regs->driver) & req_mask ? 2 : 0;
318 if (regs->kvmr.reg)
319 ret |= I915_READ(regs->kvmr) & req_mask ? 4 : 0;
320 ret |= I915_READ(regs->debug) & req_mask ? 8 : 0;
Imre Deak42d93662017-06-29 18:37:01 +0300321
322 return ret;
323}
324
Imre Deak76347c02017-07-06 17:40:36 +0300325static void hsw_wait_for_power_well_disable(struct drm_i915_private *dev_priv,
326 struct i915_power_well *power_well)
Imre Deak42d93662017-06-29 18:37:01 +0300327{
Imre Deak75e39682018-08-06 12:58:39 +0300328 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
329 int pw_idx = power_well->desc->hsw.idx;
Imre Deak42d93662017-06-29 18:37:01 +0300330 bool disabled;
331 u32 reqs;
332
333 /*
334 * Bspec doesn't require waiting for PWs to get disabled, but still do
335 * this for paranoia. The known cases where a PW will be forced on:
336 * - a KVMR request on any power well via the KVMR request register
337 * - a DMC request on PW1 and MISC_IO power wells via the BIOS and
338 * DEBUG request registers
339 * Skip the wait in case any of the request bits are set and print a
340 * diagnostic message.
341 */
Imre Deak75e39682018-08-06 12:58:39 +0300342 wait_for((disabled = !(I915_READ(regs->driver) &
343 HSW_PWR_WELL_CTL_STATE(pw_idx))) ||
344 (reqs = hsw_power_well_requesters(dev_priv, regs, pw_idx)), 1);
Imre Deak42d93662017-06-29 18:37:01 +0300345 if (disabled)
346 return;
347
348 DRM_DEBUG_KMS("%s forced on (bios:%d driver:%d kvmr:%d debug:%d)\n",
Imre Deakf28ec6f2018-08-06 12:58:37 +0300349 power_well->desc->name,
Imre Deak42d93662017-06-29 18:37:01 +0300350 !!(reqs & 1), !!(reqs & 2), !!(reqs & 4), !!(reqs & 8));
351}
352
Imre Deakb2891eb2017-07-11 23:42:35 +0300353static void gen9_wait_for_power_well_fuses(struct drm_i915_private *dev_priv,
354 enum skl_power_gate pg)
355{
356 /* Timeout 5us for PG#0, for other PGs 1us */
357 WARN_ON(intel_wait_for_register(dev_priv, SKL_FUSE_STATUS,
358 SKL_FUSE_PG_DIST_STATUS(pg),
359 SKL_FUSE_PG_DIST_STATUS(pg), 1));
360}
361
Imre Deakec46d482017-07-06 17:40:33 +0300362static void hsw_power_well_enable(struct drm_i915_private *dev_priv,
363 struct i915_power_well *power_well)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200364{
Imre Deak75e39682018-08-06 12:58:39 +0300365 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
366 int pw_idx = power_well->desc->hsw.idx;
Imre Deakf28ec6f2018-08-06 12:58:37 +0300367 bool wait_fuses = power_well->desc->hsw.has_fuses;
Chris Wilson320671f2017-10-02 11:04:16 +0100368 enum skl_power_gate uninitialized_var(pg);
Imre Deak1af474f2017-07-06 17:40:34 +0300369 u32 val;
370
Imre Deakb2891eb2017-07-11 23:42:35 +0300371 if (wait_fuses) {
Imre Deak75e39682018-08-06 12:58:39 +0300372 pg = INTEL_GEN(dev_priv) >= 11 ? ICL_PW_CTL_IDX_TO_PG(pw_idx) :
373 SKL_PW_CTL_IDX_TO_PG(pw_idx);
Imre Deakb2891eb2017-07-11 23:42:35 +0300374 /*
375 * For PW1 we have to wait both for the PW0/PG0 fuse state
376 * before enabling the power well and PW1/PG1's own fuse
377 * state after the enabling. For all other power wells with
378 * fuses we only have to wait for that PW/PG's fuse state
379 * after the enabling.
380 */
381 if (pg == SKL_PG1)
382 gen9_wait_for_power_well_fuses(dev_priv, SKL_PG0);
383 }
384
Imre Deak75e39682018-08-06 12:58:39 +0300385 val = I915_READ(regs->driver);
386 I915_WRITE(regs->driver, val | HSW_PWR_WELL_CTL_REQ(pw_idx));
Imre Deak76347c02017-07-06 17:40:36 +0300387 hsw_wait_for_power_well_enable(dev_priv, power_well);
Imre Deak001bd2c2017-07-12 18:54:13 +0300388
Lucas De Marchiddd39e42017-11-28 14:05:53 -0800389 /* Display WA #1178: cnl */
390 if (IS_CANNONLAKE(dev_priv) &&
Imre Deak75e39682018-08-06 12:58:39 +0300391 pw_idx >= GLK_PW_CTL_IDX_AUX_B &&
392 pw_idx <= CNL_PW_CTL_IDX_AUX_F) {
393 val = I915_READ(CNL_AUX_ANAOVRD1(pw_idx));
Lucas De Marchiddd39e42017-11-28 14:05:53 -0800394 val |= CNL_AUX_ANAOVRD1_ENABLE | CNL_AUX_ANAOVRD1_LDO_BYPASS;
Imre Deak75e39682018-08-06 12:58:39 +0300395 I915_WRITE(CNL_AUX_ANAOVRD1(pw_idx), val);
Lucas De Marchiddd39e42017-11-28 14:05:53 -0800396 }
397
Imre Deakb2891eb2017-07-11 23:42:35 +0300398 if (wait_fuses)
399 gen9_wait_for_power_well_fuses(dev_priv, pg);
400
Imre Deakf28ec6f2018-08-06 12:58:37 +0300401 hsw_power_well_post_enable(dev_priv,
402 power_well->desc->hsw.irq_pipe_mask,
403 power_well->desc->hsw.has_vga);
Imre Deakec46d482017-07-06 17:40:33 +0300404}
Daniel Vetter9c065a72014-09-30 10:56:38 +0200405
Imre Deakec46d482017-07-06 17:40:33 +0300406static void hsw_power_well_disable(struct drm_i915_private *dev_priv,
407 struct i915_power_well *power_well)
408{
Imre Deak75e39682018-08-06 12:58:39 +0300409 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
410 int pw_idx = power_well->desc->hsw.idx;
Imre Deak1af474f2017-07-06 17:40:34 +0300411 u32 val;
412
Imre Deakf28ec6f2018-08-06 12:58:37 +0300413 hsw_power_well_pre_disable(dev_priv,
414 power_well->desc->hsw.irq_pipe_mask);
Imre Deak001bd2c2017-07-12 18:54:13 +0300415
Imre Deak75e39682018-08-06 12:58:39 +0300416 val = I915_READ(regs->driver);
417 I915_WRITE(regs->driver, val & ~HSW_PWR_WELL_CTL_REQ(pw_idx));
Imre Deak76347c02017-07-06 17:40:36 +0300418 hsw_wait_for_power_well_disable(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200419}
420
Imre Deak75e39682018-08-06 12:58:39 +0300421#define ICL_AUX_PW_TO_PORT(pw_idx) ((pw_idx) - ICL_PW_CTL_IDX_AUX_A)
Imre Deak67ca07e2018-06-26 17:22:32 +0300422
423static void
424icl_combo_phy_aux_power_well_enable(struct drm_i915_private *dev_priv,
425 struct i915_power_well *power_well)
426{
Imre Deak75e39682018-08-06 12:58:39 +0300427 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
428 int pw_idx = power_well->desc->hsw.idx;
429 enum port port = ICL_AUX_PW_TO_PORT(pw_idx);
Imre Deak67ca07e2018-06-26 17:22:32 +0300430 u32 val;
431
Imre Deak75e39682018-08-06 12:58:39 +0300432 val = I915_READ(regs->driver);
433 I915_WRITE(regs->driver, val | HSW_PWR_WELL_CTL_REQ(pw_idx));
Imre Deak67ca07e2018-06-26 17:22:32 +0300434
435 val = I915_READ(ICL_PORT_CL_DW12(port));
436 I915_WRITE(ICL_PORT_CL_DW12(port), val | ICL_LANE_ENABLE_AUX);
437
438 hsw_wait_for_power_well_enable(dev_priv, power_well);
439}
440
441static void
442icl_combo_phy_aux_power_well_disable(struct drm_i915_private *dev_priv,
443 struct i915_power_well *power_well)
444{
Imre Deak75e39682018-08-06 12:58:39 +0300445 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
446 int pw_idx = power_well->desc->hsw.idx;
447 enum port port = ICL_AUX_PW_TO_PORT(pw_idx);
Imre Deak67ca07e2018-06-26 17:22:32 +0300448 u32 val;
449
450 val = I915_READ(ICL_PORT_CL_DW12(port));
451 I915_WRITE(ICL_PORT_CL_DW12(port), val & ~ICL_LANE_ENABLE_AUX);
452
Imre Deak75e39682018-08-06 12:58:39 +0300453 val = I915_READ(regs->driver);
454 I915_WRITE(regs->driver, val & ~HSW_PWR_WELL_CTL_REQ(pw_idx));
Imre Deak67ca07e2018-06-26 17:22:32 +0300455
456 hsw_wait_for_power_well_disable(dev_priv, power_well);
457}
458
Imre Deakd42539b2017-07-06 17:40:39 +0300459/*
460 * We should only use the power well if we explicitly asked the hardware to
461 * enable it, so check if it's enabled and also check if we've requested it to
462 * be enabled.
463 */
464static bool hsw_power_well_enabled(struct drm_i915_private *dev_priv,
465 struct i915_power_well *power_well)
466{
Imre Deak75e39682018-08-06 12:58:39 +0300467 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
468 int pw_idx = power_well->desc->hsw.idx;
469 u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx) |
470 HSW_PWR_WELL_CTL_STATE(pw_idx);
Imre Deakd42539b2017-07-06 17:40:39 +0300471
Imre Deak75e39682018-08-06 12:58:39 +0300472 return (I915_READ(regs->driver) & mask) == mask;
Imre Deakd42539b2017-07-06 17:40:39 +0300473}
474
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530475static void assert_can_enable_dc9(struct drm_i915_private *dev_priv)
476{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300477 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_DC9),
478 "DC9 already programmed to be enabled.\n");
479 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
480 "DC5 still not disabled to enable DC9.\n");
Imre Deak75e39682018-08-06 12:58:39 +0300481 WARN_ONCE(I915_READ(HSW_PWR_WELL_CTL2) &
482 HSW_PWR_WELL_CTL_REQ(SKL_PW_CTL_IDX_PW_2),
Imre Deake8a3a2a2017-06-29 18:37:00 +0300483 "Power well 2 on.\n");
Imre Deakbfcdabe2016-04-01 16:02:37 +0300484 WARN_ONCE(intel_irqs_enabled(dev_priv),
485 "Interrupts not disabled yet.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530486
487 /*
488 * TODO: check for the following to verify the conditions to enter DC9
489 * state are satisfied:
490 * 1] Check relevant display engine registers to verify if mode set
491 * disable sequence was followed.
492 * 2] Check if display uninitialize sequence is initialized.
493 */
494}
495
496static void assert_can_disable_dc9(struct drm_i915_private *dev_priv)
497{
Imre Deakbfcdabe2016-04-01 16:02:37 +0300498 WARN_ONCE(intel_irqs_enabled(dev_priv),
499 "Interrupts not disabled yet.\n");
500 WARN_ONCE(I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5,
501 "DC5 still not disabled.\n");
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530502
503 /*
504 * TODO: check for the following to verify DC9 state was indeed
505 * entered before programming to disable it:
506 * 1] Check relevant display engine registers to verify if mode
507 * set disable sequence was followed.
508 * 2] Check if display uninitialize sequence is initialized.
509 */
510}
511
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200512static void gen9_write_dc_state(struct drm_i915_private *dev_priv,
513 u32 state)
514{
515 int rewrites = 0;
516 int rereads = 0;
517 u32 v;
518
519 I915_WRITE(DC_STATE_EN, state);
520
521 /* It has been observed that disabling the dc6 state sometimes
522 * doesn't stick and dmc keeps returning old value. Make sure
523 * the write really sticks enough times and also force rewrite until
524 * we are confident that state is exactly what we want.
525 */
526 do {
527 v = I915_READ(DC_STATE_EN);
528
529 if (v != state) {
530 I915_WRITE(DC_STATE_EN, state);
531 rewrites++;
532 rereads = 0;
533 } else if (rereads++ > 5) {
534 break;
535 }
536
537 } while (rewrites < 100);
538
539 if (v != state)
540 DRM_ERROR("Writing dc state to 0x%x failed, now 0x%x\n",
541 state, v);
542
543 /* Most of the times we need one retry, avoid spam */
544 if (rewrites > 1)
545 DRM_DEBUG_KMS("Rewrote dc state to 0x%x %d times\n",
546 state, rewrites);
547}
548
Imre Deakda2f41d2016-04-20 20:27:56 +0300549static u32 gen9_dc_mask(struct drm_i915_private *dev_priv)
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530550{
Imre Deakda2f41d2016-04-20 20:27:56 +0300551 u32 mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530552
Imre Deak13ae3a02015-11-04 19:24:16 +0200553 mask = DC_STATE_EN_UPTO_DC5;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200554 if (IS_GEN9_LP(dev_priv))
Imre Deak13ae3a02015-11-04 19:24:16 +0200555 mask |= DC_STATE_EN_DC9;
556 else
557 mask |= DC_STATE_EN_UPTO_DC6;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530558
Imre Deakda2f41d2016-04-20 20:27:56 +0300559 return mask;
560}
561
562void gen9_sanitize_dc_state(struct drm_i915_private *dev_priv)
563{
564 u32 val;
565
566 val = I915_READ(DC_STATE_EN) & gen9_dc_mask(dev_priv);
567
568 DRM_DEBUG_KMS("Resetting DC state tracking from %02x to %02x\n",
569 dev_priv->csr.dc_state, val);
570 dev_priv->csr.dc_state = val;
571}
572
Imre Deak13e15922018-04-17 14:31:47 +0300573/**
574 * gen9_set_dc_state - set target display C power state
575 * @dev_priv: i915 device instance
576 * @state: target DC power state
577 * - DC_STATE_DISABLE
578 * - DC_STATE_EN_UPTO_DC5
579 * - DC_STATE_EN_UPTO_DC6
580 * - DC_STATE_EN_DC9
581 *
582 * Signal to DMC firmware/HW the target DC power state passed in @state.
583 * DMC/HW can turn off individual display clocks and power rails when entering
584 * a deeper DC power state (higher in number) and turns these back when exiting
585 * that state to a shallower power state (lower in number). The HW will decide
586 * when to actually enter a given state on an on-demand basis, for instance
587 * depending on the active state of display pipes. The state of display
588 * registers backed by affected power rails are saved/restored as needed.
589 *
590 * Based on the above enabling a deeper DC power state is asynchronous wrt.
591 * enabling it. Disabling a deeper power state is synchronous: for instance
592 * setting %DC_STATE_DISABLE won't complete until all HW resources are turned
593 * back on and register state is restored. This is guaranteed by the MMIO write
594 * to DC_STATE_EN blocking until the state is restored.
595 */
Imre Deakda2f41d2016-04-20 20:27:56 +0300596static void gen9_set_dc_state(struct drm_i915_private *dev_priv, uint32_t state)
597{
598 uint32_t val;
599 uint32_t mask;
600
Imre Deaka37baf32016-02-29 22:49:03 +0200601 if (WARN_ON_ONCE(state & ~dev_priv->csr.allowed_dc_mask))
602 state &= dev_priv->csr.allowed_dc_mask;
Patrik Jakobsson443646c2015-11-16 15:01:06 +0100603
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530604 val = I915_READ(DC_STATE_EN);
Imre Deakda2f41d2016-04-20 20:27:56 +0300605 mask = gen9_dc_mask(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200606 DRM_DEBUG_KMS("Setting DC state from %02x to %02x\n",
607 val & mask, state);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200608
609 /* Check if DMC is ignoring our DC state requests */
610 if ((val & mask) != dev_priv->csr.dc_state)
611 DRM_ERROR("DC state mismatch (0x%x -> 0x%x)\n",
612 dev_priv->csr.dc_state, val & mask);
613
Imre Deak13ae3a02015-11-04 19:24:16 +0200614 val &= ~mask;
615 val |= state;
Mika Kuoppala779cb5d2016-02-18 17:58:09 +0200616
617 gen9_write_dc_state(dev_priv, val);
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200618
619 dev_priv->csr.dc_state = val & mask;
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530620}
621
Imre Deak13ae3a02015-11-04 19:24:16 +0200622void bxt_enable_dc9(struct drm_i915_private *dev_priv)
623{
624 assert_can_enable_dc9(dev_priv);
625
626 DRM_DEBUG_KMS("Enabling DC9\n");
627
Imre Deak78597992016-06-16 16:37:20 +0300628 intel_power_sequencer_reset(dev_priv);
Imre Deak13ae3a02015-11-04 19:24:16 +0200629 gen9_set_dc_state(dev_priv, DC_STATE_EN_DC9);
630}
631
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530632void bxt_disable_dc9(struct drm_i915_private *dev_priv)
633{
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530634 assert_can_disable_dc9(dev_priv);
635
636 DRM_DEBUG_KMS("Disabling DC9\n");
637
Imre Deak13ae3a02015-11-04 19:24:16 +0200638 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deak8090ba82016-08-10 14:07:33 +0300639
640 intel_pps_unlock_regs_wa(dev_priv);
A.Sunil Kamath664326f2014-11-24 13:37:44 +0530641}
642
Daniel Vetteraf5fead2015-10-28 23:58:57 +0200643static void assert_csr_loaded(struct drm_i915_private *dev_priv)
644{
645 WARN_ONCE(!I915_READ(CSR_PROGRAM(0)),
646 "CSR program storage start is NULL\n");
647 WARN_ONCE(!I915_READ(CSR_SSP_BASE), "CSR SSP Base Not fine\n");
648 WARN_ONCE(!I915_READ(CSR_HTP_SKL), "CSR HTP Not fine\n");
649}
650
Paulo Zanonif7480b22018-08-20 16:31:38 -0700651static struct i915_power_well *
652lookup_power_well(struct drm_i915_private *dev_priv,
653 enum i915_power_well_id power_well_id)
654{
655 struct i915_power_well *power_well;
656
657 for_each_power_well(dev_priv, power_well)
658 if (power_well->desc->id == power_well_id)
659 return power_well;
660
661 /*
662 * It's not feasible to add error checking code to the callers since
663 * this condition really shouldn't happen and it doesn't even make sense
664 * to abort things like display initialization sequences. Just return
665 * the first power well and hope the WARN gets reported so we can fix
666 * our driver.
667 */
668 WARN(1, "Power well %d not defined for this platform\n", power_well_id);
669 return &dev_priv->power_domains.power_wells[0];
670}
671
Suketu Shah5aefb232015-04-16 14:22:10 +0530672static void assert_can_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shahdc174302015-04-17 19:46:16 +0530673{
Suketu Shah5aefb232015-04-16 14:22:10 +0530674 bool pg2_enabled = intel_display_power_well_is_enabled(dev_priv,
675 SKL_DISP_PW_2);
676
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700677 WARN_ONCE(pg2_enabled, "PG2 not disabled to enable DC5.\n");
Suketu Shah5aefb232015-04-16 14:22:10 +0530678
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700679 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5),
680 "DC5 already programmed to be enabled.\n");
Imre Deakc9b88462015-12-15 20:10:34 +0200681 assert_rpm_wakelock_held(dev_priv);
Suketu Shah5aefb232015-04-16 14:22:10 +0530682
683 assert_csr_loaded(dev_priv);
684}
685
Imre Deakf62c79b2016-04-20 20:27:57 +0300686void gen9_enable_dc5(struct drm_i915_private *dev_priv)
Suketu Shah5aefb232015-04-16 14:22:10 +0530687{
Suketu Shah5aefb232015-04-16 14:22:10 +0530688 assert_can_enable_dc5(dev_priv);
A.Sunil Kamath6b457d32015-04-16 14:22:09 +0530689
690 DRM_DEBUG_KMS("Enabling DC5\n");
691
Lucas De Marchi53421c22017-12-04 15:22:10 -0800692 /* Wa Display #1183: skl,kbl,cfl */
693 if (IS_GEN9_BC(dev_priv))
694 I915_WRITE(GEN8_CHICKEN_DCPR_1, I915_READ(GEN8_CHICKEN_DCPR_1) |
695 SKL_SELECT_ALTERNATE_DC_EXIT);
696
Imre Deak13ae3a02015-11-04 19:24:16 +0200697 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC5);
Suketu Shahdc174302015-04-17 19:46:16 +0530698}
699
Suketu Shah93c7cb62015-04-16 14:22:13 +0530700static void assert_can_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shahf75a1982015-04-16 14:22:11 +0530701{
Jesse Barnes6ff8ab02015-09-10 08:20:28 -0700702 WARN_ONCE(I915_READ(UTIL_PIN_CTL) & UTIL_PIN_ENABLE,
703 "Backlight is not disabled.\n");
704 WARN_ONCE((I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC6),
705 "DC6 already programmed to be enabled.\n");
Suketu Shah93c7cb62015-04-16 14:22:13 +0530706
707 assert_csr_loaded(dev_priv);
708}
709
Daniel Vetterc4c25252018-04-17 12:02:25 +0200710static void skl_enable_dc6(struct drm_i915_private *dev_priv)
Suketu Shah93c7cb62015-04-16 14:22:13 +0530711{
Suketu Shah93c7cb62015-04-16 14:22:13 +0530712 assert_can_enable_dc6(dev_priv);
A.Sunil Kamath74b4f372015-04-16 14:22:12 +0530713
714 DRM_DEBUG_KMS("Enabling DC6\n");
715
Imre Deakb49be662018-04-19 18:51:09 +0300716 /* Wa Display #1183: skl,kbl,cfl */
717 if (IS_GEN9_BC(dev_priv))
718 I915_WRITE(GEN8_CHICKEN_DCPR_1, I915_READ(GEN8_CHICKEN_DCPR_1) |
719 SKL_SELECT_ALTERNATE_DC_EXIT);
Imre Deak13ae3a02015-11-04 19:24:16 +0200720
Imre Deakb49be662018-04-19 18:51:09 +0300721 gen9_set_dc_state(dev_priv, DC_STATE_EN_UPTO_DC6);
Suketu Shahf75a1982015-04-16 14:22:11 +0530722}
723
Daniel Vetter9c065a72014-09-30 10:56:38 +0200724static void hsw_power_well_sync_hw(struct drm_i915_private *dev_priv,
725 struct i915_power_well *power_well)
726{
Imre Deak75e39682018-08-06 12:58:39 +0300727 const struct i915_power_well_regs *regs = power_well->desc->hsw.regs;
728 int pw_idx = power_well->desc->hsw.idx;
729 u32 mask = HSW_PWR_WELL_CTL_REQ(pw_idx);
730 u32 bios_req = I915_READ(regs->bios);
Imre Deak1af474f2017-07-06 17:40:34 +0300731
Imre Deak16e84912017-02-17 17:39:45 +0200732 /* Take over the request bit if set by BIOS. */
Imre Deak1af474f2017-07-06 17:40:34 +0300733 if (bios_req & mask) {
Imre Deak75e39682018-08-06 12:58:39 +0300734 u32 drv_req = I915_READ(regs->driver);
Imre Deak1af474f2017-07-06 17:40:34 +0300735
736 if (!(drv_req & mask))
Imre Deak75e39682018-08-06 12:58:39 +0300737 I915_WRITE(regs->driver, drv_req | mask);
738 I915_WRITE(regs->bios, bios_req & ~mask);
Imre Deak16e84912017-02-17 17:39:45 +0200739 }
Daniel Vetter9c065a72014-09-30 10:56:38 +0200740}
741
Imre Deak9c8d0b82016-06-13 16:44:34 +0300742static void bxt_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
743 struct i915_power_well *power_well)
744{
Imre Deakf28ec6f2018-08-06 12:58:37 +0300745 bxt_ddi_phy_init(dev_priv, power_well->desc->bxt.phy);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300746}
747
748static void bxt_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
749 struct i915_power_well *power_well)
750{
Imre Deakf28ec6f2018-08-06 12:58:37 +0300751 bxt_ddi_phy_uninit(dev_priv, power_well->desc->bxt.phy);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300752}
753
754static bool bxt_dpio_cmn_power_well_enabled(struct drm_i915_private *dev_priv,
755 struct i915_power_well *power_well)
756{
Imre Deakf28ec6f2018-08-06 12:58:37 +0300757 return bxt_ddi_phy_is_enabled(dev_priv, power_well->desc->bxt.phy);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300758}
759
Imre Deak9c8d0b82016-06-13 16:44:34 +0300760static void bxt_verify_ddi_phy_power_wells(struct drm_i915_private *dev_priv)
761{
762 struct i915_power_well *power_well;
763
Imre Deak2183b492018-08-06 12:58:41 +0300764 power_well = lookup_power_well(dev_priv, BXT_DISP_PW_DPIO_CMN_A);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300765 if (power_well->count > 0)
Imre Deakf28ec6f2018-08-06 12:58:37 +0300766 bxt_ddi_phy_verify_state(dev_priv, power_well->desc->bxt.phy);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300767
Imre Deakd9fcdc82018-08-06 12:58:42 +0300768 power_well = lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
Imre Deak9c8d0b82016-06-13 16:44:34 +0300769 if (power_well->count > 0)
Imre Deakf28ec6f2018-08-06 12:58:37 +0300770 bxt_ddi_phy_verify_state(dev_priv, power_well->desc->bxt.phy);
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200771
772 if (IS_GEMINILAKE(dev_priv)) {
Imre Deak2183b492018-08-06 12:58:41 +0300773 power_well = lookup_power_well(dev_priv,
774 GLK_DISP_PW_DPIO_CMN_C);
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200775 if (power_well->count > 0)
Imre Deakf28ec6f2018-08-06 12:58:37 +0300776 bxt_ddi_phy_verify_state(dev_priv,
777 power_well->desc->bxt.phy);
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200778 }
Imre Deak9c8d0b82016-06-13 16:44:34 +0300779}
780
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100781static bool gen9_dc_off_power_well_enabled(struct drm_i915_private *dev_priv,
782 struct i915_power_well *power_well)
783{
784 return (I915_READ(DC_STATE_EN) & DC_STATE_EN_UPTO_DC5_DC6_MASK) == 0;
785}
786
Ville Syrjälä18a80672016-05-16 16:59:40 +0300787static void gen9_assert_dbuf_enabled(struct drm_i915_private *dev_priv)
788{
789 u32 tmp = I915_READ(DBUF_CTL);
790
791 WARN((tmp & (DBUF_POWER_STATE | DBUF_POWER_REQUEST)) !=
792 (DBUF_POWER_STATE | DBUF_POWER_REQUEST),
793 "Unexpected DBuf power power state (0x%08x)\n", tmp);
794}
795
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100796static void gen9_dc_off_power_well_enable(struct drm_i915_private *dev_priv,
797 struct i915_power_well *power_well)
798{
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200799 struct intel_cdclk_state cdclk_state = {};
800
Imre Deak5b773eb2016-02-29 22:49:05 +0200801 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
Imre Deakadc7f042016-04-04 17:27:10 +0300802
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200803 dev_priv->display.get_cdclk(dev_priv, &cdclk_state);
Ville Syrjälä64600bd2017-10-24 12:52:08 +0300804 /* Can't read out voltage_level so can't use intel_cdclk_changed() */
805 WARN_ON(intel_cdclk_needs_modeset(&dev_priv->cdclk.hw, &cdclk_state));
Ville Syrjälä342be922016-05-13 23:41:39 +0300806
Ville Syrjälä18a80672016-05-16 16:59:40 +0300807 gen9_assert_dbuf_enabled(dev_priv);
808
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +0200809 if (IS_GEN9_LP(dev_priv))
Imre Deak9c8d0b82016-06-13 16:44:34 +0300810 bxt_verify_ddi_phy_power_wells(dev_priv);
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100811}
812
813static void gen9_dc_off_power_well_disable(struct drm_i915_private *dev_priv,
814 struct i915_power_well *power_well)
815{
Imre Deakf74ed082016-04-18 14:48:21 +0300816 if (!dev_priv->csr.dmc_payload)
817 return;
818
Imre Deaka37baf32016-02-29 22:49:03 +0200819 if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC6)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100820 skl_enable_dc6(dev_priv);
Imre Deaka37baf32016-02-29 22:49:03 +0200821 else if (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100822 gen9_enable_dc5(dev_priv);
823}
824
Imre Deak3c1b38e2017-02-17 17:39:42 +0200825static void i9xx_power_well_sync_hw_noop(struct drm_i915_private *dev_priv,
826 struct i915_power_well *power_well)
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100827{
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100828}
829
Daniel Vetter9c065a72014-09-30 10:56:38 +0200830static void i9xx_always_on_power_well_noop(struct drm_i915_private *dev_priv,
831 struct i915_power_well *power_well)
832{
833}
834
835static bool i9xx_always_on_power_well_enabled(struct drm_i915_private *dev_priv,
836 struct i915_power_well *power_well)
837{
838 return true;
839}
840
Ville Syrjälä2ee0da12017-06-01 17:36:16 +0300841static void i830_pipes_power_well_enable(struct drm_i915_private *dev_priv,
842 struct i915_power_well *power_well)
843{
844 if ((I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE) == 0)
845 i830_enable_pipe(dev_priv, PIPE_A);
846 if ((I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE) == 0)
847 i830_enable_pipe(dev_priv, PIPE_B);
848}
849
850static void i830_pipes_power_well_disable(struct drm_i915_private *dev_priv,
851 struct i915_power_well *power_well)
852{
853 i830_disable_pipe(dev_priv, PIPE_B);
854 i830_disable_pipe(dev_priv, PIPE_A);
855}
856
857static bool i830_pipes_power_well_enabled(struct drm_i915_private *dev_priv,
858 struct i915_power_well *power_well)
859{
860 return I915_READ(PIPECONF(PIPE_A)) & PIPECONF_ENABLE &&
861 I915_READ(PIPECONF(PIPE_B)) & PIPECONF_ENABLE;
862}
863
864static void i830_pipes_power_well_sync_hw(struct drm_i915_private *dev_priv,
865 struct i915_power_well *power_well)
866{
867 if (power_well->count > 0)
868 i830_pipes_power_well_enable(dev_priv, power_well);
869 else
870 i830_pipes_power_well_disable(dev_priv, power_well);
871}
872
Daniel Vetter9c065a72014-09-30 10:56:38 +0200873static void vlv_set_power_well(struct drm_i915_private *dev_priv,
874 struct i915_power_well *power_well, bool enable)
875{
Imre Deakd13dd052018-08-06 12:58:38 +0300876 int pw_idx = power_well->desc->vlv.idx;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200877 u32 mask;
878 u32 state;
879 u32 ctrl;
880
Imre Deakd13dd052018-08-06 12:58:38 +0300881 mask = PUNIT_PWRGT_MASK(pw_idx);
882 state = enable ? PUNIT_PWRGT_PWR_ON(pw_idx) :
883 PUNIT_PWRGT_PWR_GATE(pw_idx);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200884
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100885 mutex_lock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200886
887#define COND \
888 ((vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask) == state)
889
890 if (COND)
891 goto out;
892
893 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL);
894 ctrl &= ~mask;
895 ctrl |= state;
896 vlv_punit_write(dev_priv, PUNIT_REG_PWRGT_CTRL, ctrl);
897
898 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +0900899 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +0200900 state,
901 vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL));
902
903#undef COND
904
905out:
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100906 mutex_unlock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200907}
908
Daniel Vetter9c065a72014-09-30 10:56:38 +0200909static void vlv_power_well_enable(struct drm_i915_private *dev_priv,
910 struct i915_power_well *power_well)
911{
912 vlv_set_power_well(dev_priv, power_well, true);
913}
914
915static void vlv_power_well_disable(struct drm_i915_private *dev_priv,
916 struct i915_power_well *power_well)
917{
918 vlv_set_power_well(dev_priv, power_well, false);
919}
920
921static bool vlv_power_well_enabled(struct drm_i915_private *dev_priv,
922 struct i915_power_well *power_well)
923{
Imre Deakd13dd052018-08-06 12:58:38 +0300924 int pw_idx = power_well->desc->vlv.idx;
Daniel Vetter9c065a72014-09-30 10:56:38 +0200925 bool enabled = false;
926 u32 mask;
927 u32 state;
928 u32 ctrl;
929
Imre Deakd13dd052018-08-06 12:58:38 +0300930 mask = PUNIT_PWRGT_MASK(pw_idx);
931 ctrl = PUNIT_PWRGT_PWR_ON(pw_idx);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200932
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100933 mutex_lock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200934
935 state = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_STATUS) & mask;
936 /*
937 * We only ever set the power-on and power-gate states, anything
938 * else is unexpected.
939 */
Imre Deakd13dd052018-08-06 12:58:38 +0300940 WARN_ON(state != PUNIT_PWRGT_PWR_ON(pw_idx) &&
941 state != PUNIT_PWRGT_PWR_GATE(pw_idx));
Daniel Vetter9c065a72014-09-30 10:56:38 +0200942 if (state == ctrl)
943 enabled = true;
944
945 /*
946 * A transient state at this point would mean some unexpected party
947 * is poking at the power controls too.
948 */
949 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_PWRGT_CTRL) & mask;
950 WARN_ON(ctrl != state);
951
Sagar Arun Kamble9f817502017-10-10 22:30:05 +0100952 mutex_unlock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +0200953
954 return enabled;
955}
956
Ville Syrjälä766078d2016-04-11 16:56:30 +0300957static void vlv_init_display_clock_gating(struct drm_i915_private *dev_priv)
958{
Hans de Goede721d4842016-12-02 15:29:04 +0100959 u32 val;
960
961 /*
962 * On driver load, a pipe may be active and driving a DSI display.
963 * Preserve DPOUNIT_CLOCK_GATE_DISABLE to avoid the pipe getting stuck
964 * (and never recovering) in this case. intel_dsi_post_disable() will
965 * clear it when we turn off the display.
966 */
967 val = I915_READ(DSPCLK_GATE_D);
968 val &= DPOUNIT_CLOCK_GATE_DISABLE;
969 val |= VRHUNIT_CLOCK_GATE_DISABLE;
970 I915_WRITE(DSPCLK_GATE_D, val);
Ville Syrjälä766078d2016-04-11 16:56:30 +0300971
972 /*
973 * Disable trickle feed and enable pnd deadline calculation
974 */
975 I915_WRITE(MI_ARB_VLV, MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE);
976 I915_WRITE(CBR1_VLV, 0);
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +0300977
978 WARN_ON(dev_priv->rawclk_freq == 0);
979
980 I915_WRITE(RAWCLK_FREQ_VLV,
981 DIV_ROUND_CLOSEST(dev_priv->rawclk_freq, 1000));
Ville Syrjälä766078d2016-04-11 16:56:30 +0300982}
983
Ville Syrjälä2be7d542015-06-29 15:25:51 +0300984static void vlv_display_power_well_init(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +0200985{
Lyude9504a892016-06-21 17:03:42 -0400986 struct intel_encoder *encoder;
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300987 enum pipe pipe;
988
989 /*
990 * Enable the CRI clock source so we can get at the
991 * display and the reference clock for VGA
992 * hotplug / manual detection. Supposedly DSI also
993 * needs the ref clock up and running.
994 *
995 * CHV DPLL B/C have some issues if VGA mode is enabled.
996 */
Tvrtko Ursulin801388c2016-11-16 08:55:44 +0000997 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +0300998 u32 val = I915_READ(DPLL(pipe));
999
1000 val |= DPLL_REF_CLK_ENABLE_VLV | DPLL_VGA_MODE_DIS;
1001 if (pipe != PIPE_A)
1002 val |= DPLL_INTEGRATED_CRI_CLK_VLV;
1003
1004 I915_WRITE(DPLL(pipe), val);
1005 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02001006
Ville Syrjälä766078d2016-04-11 16:56:30 +03001007 vlv_init_display_clock_gating(dev_priv);
1008
Daniel Vetter9c065a72014-09-30 10:56:38 +02001009 spin_lock_irq(&dev_priv->irq_lock);
1010 valleyview_enable_display_irqs(dev_priv);
1011 spin_unlock_irq(&dev_priv->irq_lock);
1012
1013 /*
1014 * During driver initialization/resume we can avoid restoring the
1015 * part of the HW/SW state that will be inited anyway explicitly.
1016 */
1017 if (dev_priv->power_domains.initializing)
1018 return;
1019
Daniel Vetterb9632912014-09-30 10:56:44 +02001020 intel_hpd_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001021
Lyude9504a892016-06-21 17:03:42 -04001022 /* Re-enable the ADPA, if we have one */
1023 for_each_intel_encoder(&dev_priv->drm, encoder) {
1024 if (encoder->type == INTEL_OUTPUT_ANALOG)
1025 intel_crt_reset(&encoder->base);
1026 }
1027
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00001028 i915_redisable_vga_power_on(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001029
1030 intel_pps_unlock_regs_wa(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001031}
1032
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001033static void vlv_display_power_well_deinit(struct drm_i915_private *dev_priv)
1034{
1035 spin_lock_irq(&dev_priv->irq_lock);
1036 valleyview_disable_display_irqs(dev_priv);
1037 spin_unlock_irq(&dev_priv->irq_lock);
1038
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001039 /* make sure we're done processing display irqs */
Chris Wilson91c8a322016-07-05 10:40:23 +01001040 synchronize_irq(dev_priv->drm.irq);
Ville Syrjälä2230fde2016-02-19 18:41:52 +02001041
Imre Deak78597992016-06-16 16:37:20 +03001042 intel_power_sequencer_reset(dev_priv);
Lyude19625e82016-06-21 17:03:44 -04001043
Lyudeb64b5402016-10-26 12:36:09 -04001044 /* Prevent us from re-enabling polling on accident in late suspend */
1045 if (!dev_priv->drm.dev->power.is_suspended)
1046 intel_hpd_poll_init(dev_priv);
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001047}
1048
1049static void vlv_display_power_well_enable(struct drm_i915_private *dev_priv,
1050 struct i915_power_well *power_well)
1051{
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001052 vlv_set_power_well(dev_priv, power_well, true);
1053
1054 vlv_display_power_well_init(dev_priv);
1055}
1056
Daniel Vetter9c065a72014-09-30 10:56:38 +02001057static void vlv_display_power_well_disable(struct drm_i915_private *dev_priv,
1058 struct i915_power_well *power_well)
1059{
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001060 vlv_display_power_well_deinit(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001061
1062 vlv_set_power_well(dev_priv, power_well, false);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001063}
1064
1065static void vlv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1066 struct i915_power_well *power_well)
1067{
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001068 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001069 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1070
1071 vlv_set_power_well(dev_priv, power_well, true);
1072
1073 /*
1074 * From VLV2A0_DP_eDP_DPIO_driver_vbios_notes_10.docx -
1075 * 6. De-assert cmn_reset/side_reset. Same as VLV X0.
1076 * a. GUnit 0x2110 bit[0] set to 1 (def 0)
1077 * b. The other bits such as sfr settings / modesel may all
1078 * be set to 0.
1079 *
1080 * This should only be done on init and resume from S3 with
1081 * both PLLs disabled, or we risk losing DPIO and PLL
1082 * synchronization.
1083 */
1084 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) | DPIO_CMNRST);
1085}
1086
1087static void vlv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1088 struct i915_power_well *power_well)
1089{
1090 enum pipe pipe;
1091
Daniel Vetter9c065a72014-09-30 10:56:38 +02001092 for_each_pipe(dev_priv, pipe)
1093 assert_pll_disabled(dev_priv, pipe);
1094
1095 /* Assert common reset */
1096 I915_WRITE(DPIO_CTL, I915_READ(DPIO_CTL) & ~DPIO_CMNRST);
1097
1098 vlv_set_power_well(dev_priv, power_well, false);
1099}
1100
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001101#define POWER_DOMAIN_MASK (GENMASK_ULL(POWER_DOMAIN_NUM - 1, 0))
Ville Syrjälä30142272015-07-08 23:46:01 +03001102
Ville Syrjälä30142272015-07-08 23:46:01 +03001103#define BITS_SET(val, bits) (((val) & (bits)) == (bits))
1104
1105static void assert_chv_phy_status(struct drm_i915_private *dev_priv)
1106{
1107 struct i915_power_well *cmn_bc =
Imre Deak2183b492018-08-06 12:58:41 +03001108 lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
Ville Syrjälä30142272015-07-08 23:46:01 +03001109 struct i915_power_well *cmn_d =
Imre Deak2183b492018-08-06 12:58:41 +03001110 lookup_power_well(dev_priv, CHV_DISP_PW_DPIO_CMN_D);
Ville Syrjälä30142272015-07-08 23:46:01 +03001111 u32 phy_control = dev_priv->chv_phy_control;
1112 u32 phy_status = 0;
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001113 u32 phy_status_mask = 0xffffffff;
Ville Syrjälä30142272015-07-08 23:46:01 +03001114
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001115 /*
1116 * The BIOS can leave the PHY is some weird state
1117 * where it doesn't fully power down some parts.
1118 * Disable the asserts until the PHY has been fully
1119 * reset (ie. the power well has been disabled at
1120 * least once).
1121 */
1122 if (!dev_priv->chv_phy_assert[DPIO_PHY0])
1123 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0) |
1124 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0) |
1125 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1) |
1126 PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1) |
1127 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0) |
1128 PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1));
1129
1130 if (!dev_priv->chv_phy_assert[DPIO_PHY1])
1131 phy_status_mask &= ~(PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0) |
1132 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0) |
1133 PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1));
1134
Imre Deakf28ec6f2018-08-06 12:58:37 +03001135 if (cmn_bc->desc->ops->is_enabled(dev_priv, cmn_bc)) {
Ville Syrjälä30142272015-07-08 23:46:01 +03001136 phy_status |= PHY_POWERGOOD(DPIO_PHY0);
1137
1138 /* this assumes override is only used to enable lanes */
1139 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0)) == 0)
1140 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0);
1141
1142 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1)) == 0)
1143 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1);
1144
1145 /* CL1 is on whenever anything is on in either channel */
1146 if (BITS_SET(phy_control,
1147 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH0) |
1148 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)))
1149 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH0);
1150
1151 /*
1152 * The DPLLB check accounts for the pipe B + port A usage
1153 * with CL2 powered up but all the lanes in the second channel
1154 * powered down.
1155 */
1156 if (BITS_SET(phy_control,
1157 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY0, DPIO_CH1)) &&
1158 (I915_READ(DPLL(PIPE_B)) & DPLL_VCO_ENABLE) == 0)
1159 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY0, DPIO_CH1);
1160
1161 if (BITS_SET(phy_control,
1162 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH0)))
1163 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 0);
1164 if (BITS_SET(phy_control,
1165 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH0)))
1166 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH0, 1);
1167
1168 if (BITS_SET(phy_control,
1169 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY0, DPIO_CH1)))
1170 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 0);
1171 if (BITS_SET(phy_control,
1172 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY0, DPIO_CH1)))
1173 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY0, DPIO_CH1, 1);
1174 }
1175
Imre Deakf28ec6f2018-08-06 12:58:37 +03001176 if (cmn_d->desc->ops->is_enabled(dev_priv, cmn_d)) {
Ville Syrjälä30142272015-07-08 23:46:01 +03001177 phy_status |= PHY_POWERGOOD(DPIO_PHY1);
1178
1179 /* this assumes override is only used to enable lanes */
1180 if ((phy_control & PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0)) == 0)
1181 phy_control |= PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0);
1182
1183 if (BITS_SET(phy_control,
1184 PHY_CH_POWER_DOWN_OVRD(0xf, DPIO_PHY1, DPIO_CH0)))
1185 phy_status |= PHY_STATUS_CMN_LDO(DPIO_PHY1, DPIO_CH0);
1186
1187 if (BITS_SET(phy_control,
1188 PHY_CH_POWER_DOWN_OVRD(0x3, DPIO_PHY1, DPIO_CH0)))
1189 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 0);
1190 if (BITS_SET(phy_control,
1191 PHY_CH_POWER_DOWN_OVRD(0xc, DPIO_PHY1, DPIO_CH0)))
1192 phy_status |= PHY_STATUS_SPLINE_LDO(DPIO_PHY1, DPIO_CH0, 1);
1193 }
1194
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001195 phy_status &= phy_status_mask;
1196
Ville Syrjälä30142272015-07-08 23:46:01 +03001197 /*
1198 * The PHY may be busy with some initial calibration and whatnot,
1199 * so the power state can take a while to actually change.
1200 */
Chris Wilson919fcd52016-06-30 15:33:35 +01001201 if (intel_wait_for_register(dev_priv,
1202 DISPLAY_PHY_STATUS,
1203 phy_status_mask,
1204 phy_status,
1205 10))
1206 DRM_ERROR("Unexpected PHY_STATUS 0x%08x, expected 0x%08x (PHY_CONTROL=0x%08x)\n",
1207 I915_READ(DISPLAY_PHY_STATUS) & phy_status_mask,
1208 phy_status, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001209}
1210
1211#undef BITS_SET
1212
Daniel Vetter9c065a72014-09-30 10:56:38 +02001213static void chv_dpio_cmn_power_well_enable(struct drm_i915_private *dev_priv,
1214 struct i915_power_well *power_well)
1215{
1216 enum dpio_phy phy;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001217 enum pipe pipe;
1218 uint32_t tmp;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001219
Imre Deak2183b492018-08-06 12:58:41 +03001220 WARN_ON_ONCE(power_well->desc->id != VLV_DISP_PW_DPIO_CMN_BC &&
1221 power_well->desc->id != CHV_DISP_PW_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001222
Imre Deak2183b492018-08-06 12:58:41 +03001223 if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001224 pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001225 phy = DPIO_PHY0;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001226 } else {
1227 pipe = PIPE_C;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001228 phy = DPIO_PHY1;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001229 }
Ville Syrjälä5a8fbb72015-06-29 15:25:53 +03001230
1231 /* since ref/cri clock was enabled */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001232 udelay(1); /* >10ns for cmnreset, >0ns for sidereset */
1233 vlv_set_power_well(dev_priv, power_well, true);
1234
1235 /* Poll for phypwrgood signal */
Chris Wilsonffebb832016-06-30 15:33:36 +01001236 if (intel_wait_for_register(dev_priv,
1237 DISPLAY_PHY_STATUS,
1238 PHY_POWERGOOD(phy),
1239 PHY_POWERGOOD(phy),
1240 1))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001241 DRM_ERROR("Display PHY %d is not power up\n", phy);
1242
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001243 mutex_lock(&dev_priv->sb_lock);
1244
1245 /* Enable dynamic power down */
1246 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW28);
Ville Syrjäläee279212015-07-08 23:45:57 +03001247 tmp |= DPIO_DYNPWRDOWNEN_CH0 | DPIO_CL1POWERDOWNEN |
1248 DPIO_SUS_CLK_CONFIG_GATE_CLKREQ;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001249 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW28, tmp);
1250
Imre Deak2183b492018-08-06 12:58:41 +03001251 if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001252 tmp = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW6_CH1);
1253 tmp |= DPIO_DYNPWRDOWNEN_CH1;
1254 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW6_CH1, tmp);
Ville Syrjälä3e288782015-07-08 23:45:58 +03001255 } else {
1256 /*
1257 * Force the non-existing CL2 off. BXT does this
1258 * too, so maybe it saves some power even though
1259 * CL2 doesn't exist?
1260 */
1261 tmp = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
1262 tmp |= DPIO_CL2_LDOFUSE_PWRENB;
1263 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, tmp);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001264 }
1265
1266 mutex_unlock(&dev_priv->sb_lock);
1267
Ville Syrjälä70722462015-04-10 18:21:28 +03001268 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(phy);
1269 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001270
1271 DRM_DEBUG_KMS("Enabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1272 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001273
1274 assert_chv_phy_status(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001275}
1276
1277static void chv_dpio_cmn_power_well_disable(struct drm_i915_private *dev_priv,
1278 struct i915_power_well *power_well)
1279{
1280 enum dpio_phy phy;
1281
Imre Deak2183b492018-08-06 12:58:41 +03001282 WARN_ON_ONCE(power_well->desc->id != VLV_DISP_PW_DPIO_CMN_BC &&
1283 power_well->desc->id != CHV_DISP_PW_DPIO_CMN_D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001284
Imre Deak2183b492018-08-06 12:58:41 +03001285 if (power_well->desc->id == VLV_DISP_PW_DPIO_CMN_BC) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02001286 phy = DPIO_PHY0;
1287 assert_pll_disabled(dev_priv, PIPE_A);
1288 assert_pll_disabled(dev_priv, PIPE_B);
1289 } else {
1290 phy = DPIO_PHY1;
1291 assert_pll_disabled(dev_priv, PIPE_C);
1292 }
1293
Ville Syrjälä70722462015-04-10 18:21:28 +03001294 dev_priv->chv_phy_control &= ~PHY_COM_LANE_RESET_DEASSERT(phy);
1295 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001296
1297 vlv_set_power_well(dev_priv, power_well, false);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001298
1299 DRM_DEBUG_KMS("Disabled DPIO PHY%d (PHY_CONTROL=0x%08x)\n",
1300 phy, dev_priv->chv_phy_control);
Ville Syrjälä30142272015-07-08 23:46:01 +03001301
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001302 /* PHY is fully reset now, so we can enable the PHY state asserts */
1303 dev_priv->chv_phy_assert[phy] = true;
1304
Ville Syrjälä30142272015-07-08 23:46:01 +03001305 assert_chv_phy_status(dev_priv);
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001306}
1307
Ville Syrjälä6669e392015-07-08 23:46:00 +03001308static void assert_chv_phy_powergate(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1309 enum dpio_channel ch, bool override, unsigned int mask)
1310{
1311 enum pipe pipe = phy == DPIO_PHY0 ? PIPE_A : PIPE_C;
1312 u32 reg, val, expected, actual;
1313
Ville Syrjälä3be60de2015-09-08 18:05:45 +03001314 /*
1315 * The BIOS can leave the PHY is some weird state
1316 * where it doesn't fully power down some parts.
1317 * Disable the asserts until the PHY has been fully
1318 * reset (ie. the power well has been disabled at
1319 * least once).
1320 */
1321 if (!dev_priv->chv_phy_assert[phy])
1322 return;
1323
Ville Syrjälä6669e392015-07-08 23:46:00 +03001324 if (ch == DPIO_CH0)
1325 reg = _CHV_CMN_DW0_CH0;
1326 else
1327 reg = _CHV_CMN_DW6_CH1;
1328
1329 mutex_lock(&dev_priv->sb_lock);
1330 val = vlv_dpio_read(dev_priv, pipe, reg);
1331 mutex_unlock(&dev_priv->sb_lock);
1332
1333 /*
1334 * This assumes !override is only used when the port is disabled.
1335 * All lanes should power down even without the override when
1336 * the port is disabled.
1337 */
1338 if (!override || mask == 0xf) {
1339 expected = DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1340 /*
1341 * If CH1 common lane is not active anymore
1342 * (eg. for pipe B DPLL) the entire channel will
1343 * shut down, which causes the common lane registers
1344 * to read as 0. That means we can't actually check
1345 * the lane power down status bits, but as the entire
1346 * register reads as 0 it's a good indication that the
1347 * channel is indeed entirely powered down.
1348 */
1349 if (ch == DPIO_CH1 && val == 0)
1350 expected = 0;
1351 } else if (mask != 0x0) {
1352 expected = DPIO_ANYDL_POWERDOWN;
1353 } else {
1354 expected = 0;
1355 }
1356
1357 if (ch == DPIO_CH0)
1358 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH0;
1359 else
1360 actual = val >> DPIO_ANYDL_POWERDOWN_SHIFT_CH1;
1361 actual &= DPIO_ALLDL_POWERDOWN | DPIO_ANYDL_POWERDOWN;
1362
1363 WARN(actual != expected,
1364 "Unexpected DPIO lane power down: all %d, any %d. Expected: all %d, any %d. (0x%x = 0x%08x)\n",
1365 !!(actual & DPIO_ALLDL_POWERDOWN), !!(actual & DPIO_ANYDL_POWERDOWN),
1366 !!(expected & DPIO_ALLDL_POWERDOWN), !!(expected & DPIO_ANYDL_POWERDOWN),
1367 reg, val);
1368}
1369
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001370bool chv_phy_powergate_ch(struct drm_i915_private *dev_priv, enum dpio_phy phy,
1371 enum dpio_channel ch, bool override)
1372{
1373 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1374 bool was_override;
1375
1376 mutex_lock(&power_domains->lock);
1377
1378 was_override = dev_priv->chv_phy_control & PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1379
1380 if (override == was_override)
1381 goto out;
1382
1383 if (override)
1384 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1385 else
1386 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1387
1388 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1389
1390 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d (DPIO_PHY_CONTROL=0x%08x)\n",
1391 phy, ch, dev_priv->chv_phy_control);
1392
Ville Syrjälä30142272015-07-08 23:46:01 +03001393 assert_chv_phy_status(dev_priv);
1394
Ville Syrjäläb0b33842015-07-08 23:45:55 +03001395out:
1396 mutex_unlock(&power_domains->lock);
1397
1398 return was_override;
1399}
1400
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001401void chv_phy_powergate_lanes(struct intel_encoder *encoder,
1402 bool override, unsigned int mask)
1403{
1404 struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
1405 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1406 enum dpio_phy phy = vlv_dport_to_phy(enc_to_dig_port(&encoder->base));
1407 enum dpio_channel ch = vlv_dport_to_channel(enc_to_dig_port(&encoder->base));
1408
1409 mutex_lock(&power_domains->lock);
1410
1411 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD(0xf, phy, ch);
1412 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD(mask, phy, ch);
1413
1414 if (override)
1415 dev_priv->chv_phy_control |= PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1416 else
1417 dev_priv->chv_phy_control &= ~PHY_CH_POWER_DOWN_OVRD_EN(phy, ch);
1418
1419 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
1420
1421 DRM_DEBUG_KMS("Power gating DPIO PHY%d CH%d lanes 0x%x (PHY_CONTROL=0x%08x)\n",
1422 phy, ch, mask, dev_priv->chv_phy_control);
1423
Ville Syrjälä30142272015-07-08 23:46:01 +03001424 assert_chv_phy_status(dev_priv);
1425
Ville Syrjälä6669e392015-07-08 23:46:00 +03001426 assert_chv_phy_powergate(dev_priv, phy, ch, override, mask);
1427
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001428 mutex_unlock(&power_domains->lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001429}
1430
1431static bool chv_pipe_power_well_enabled(struct drm_i915_private *dev_priv,
1432 struct i915_power_well *power_well)
1433{
Imre Deakf49193c2017-07-06 17:40:23 +03001434 enum pipe pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001435 bool enabled;
1436 u32 state, ctrl;
1437
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001438 mutex_lock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001439
1440 state = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe);
1441 /*
1442 * We only ever set the power-on and power-gate states, anything
1443 * else is unexpected.
1444 */
1445 WARN_ON(state != DP_SSS_PWR_ON(pipe) && state != DP_SSS_PWR_GATE(pipe));
1446 enabled = state == DP_SSS_PWR_ON(pipe);
1447
1448 /*
1449 * A transient state at this point would mean some unexpected party
1450 * is poking at the power controls too.
1451 */
1452 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSC_MASK(pipe);
1453 WARN_ON(ctrl << 16 != state);
1454
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001455 mutex_unlock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001456
1457 return enabled;
1458}
1459
1460static void chv_set_pipe_power_well(struct drm_i915_private *dev_priv,
1461 struct i915_power_well *power_well,
1462 bool enable)
1463{
Imre Deakf49193c2017-07-06 17:40:23 +03001464 enum pipe pipe = PIPE_A;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001465 u32 state;
1466 u32 ctrl;
1467
1468 state = enable ? DP_SSS_PWR_ON(pipe) : DP_SSS_PWR_GATE(pipe);
1469
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001470 mutex_lock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001471
1472#define COND \
1473 ((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) & DP_SSS_MASK(pipe)) == state)
1474
1475 if (COND)
1476 goto out;
1477
1478 ctrl = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
1479 ctrl &= ~DP_SSC_MASK(pipe);
1480 ctrl |= enable ? DP_SSC_PWR_ON(pipe) : DP_SSC_PWR_GATE(pipe);
1481 vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, ctrl);
1482
1483 if (wait_for(COND, 100))
Masanari Iida7e35ab82015-05-10 01:00:23 +09001484 DRM_ERROR("timeout setting power well state %08x (%08x)\n",
Daniel Vetter9c065a72014-09-30 10:56:38 +02001485 state,
1486 vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ));
1487
1488#undef COND
1489
1490out:
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001491 mutex_unlock(&dev_priv->pcu_lock);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001492}
1493
Daniel Vetter9c065a72014-09-30 10:56:38 +02001494static void chv_pipe_power_well_enable(struct drm_i915_private *dev_priv,
1495 struct i915_power_well *power_well)
1496{
Daniel Vetter9c065a72014-09-30 10:56:38 +02001497 chv_set_pipe_power_well(dev_priv, power_well, true);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001498
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001499 vlv_display_power_well_init(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001500}
1501
1502static void chv_pipe_power_well_disable(struct drm_i915_private *dev_priv,
1503 struct i915_power_well *power_well)
1504{
Ville Syrjälä2be7d542015-06-29 15:25:51 +03001505 vlv_display_power_well_deinit(dev_priv);
Ville Syrjäläafd62752014-10-30 19:43:03 +02001506
Daniel Vetter9c065a72014-09-30 10:56:38 +02001507 chv_set_pipe_power_well(dev_priv, power_well, false);
1508}
1509
Imre Deak09731282016-02-17 14:17:42 +02001510static void
1511__intel_display_power_get_domain(struct drm_i915_private *dev_priv,
1512 enum intel_display_power_domain domain)
1513{
1514 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1515 struct i915_power_well *power_well;
Imre Deak09731282016-02-17 14:17:42 +02001516
Imre Deak75ccb2e2017-02-17 17:39:43 +02001517 for_each_power_domain_well(dev_priv, power_well, BIT_ULL(domain))
Imre Deakb409ca92016-06-13 16:44:33 +03001518 intel_power_well_get(dev_priv, power_well);
Imre Deak09731282016-02-17 14:17:42 +02001519
1520 power_domains->domain_use_count[domain]++;
1521}
1522
Daniel Vettere4e76842014-09-30 10:56:42 +02001523/**
1524 * intel_display_power_get - grab a power domain reference
1525 * @dev_priv: i915 device instance
1526 * @domain: power domain to reference
1527 *
1528 * This function grabs a power domain reference for @domain and ensures that the
1529 * power domain and all its parents are powered up. Therefore users should only
1530 * grab a reference to the innermost power domain they need.
1531 *
1532 * Any power domain reference obtained by this function must have a symmetric
1533 * call to intel_display_power_put() to release the reference again.
1534 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001535void intel_display_power_get(struct drm_i915_private *dev_priv,
1536 enum intel_display_power_domain domain)
1537{
Imre Deak09731282016-02-17 14:17:42 +02001538 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001539
1540 intel_runtime_pm_get(dev_priv);
1541
Imre Deak09731282016-02-17 14:17:42 +02001542 mutex_lock(&power_domains->lock);
1543
1544 __intel_display_power_get_domain(dev_priv, domain);
1545
1546 mutex_unlock(&power_domains->lock);
1547}
1548
1549/**
1550 * intel_display_power_get_if_enabled - grab a reference for an enabled display power domain
1551 * @dev_priv: i915 device instance
1552 * @domain: power domain to reference
1553 *
1554 * This function grabs a power domain reference for @domain and ensures that the
1555 * power domain and all its parents are powered up. Therefore users should only
1556 * grab a reference to the innermost power domain they need.
1557 *
1558 * Any power domain reference obtained by this function must have a symmetric
1559 * call to intel_display_power_put() to release the reference again.
1560 */
1561bool intel_display_power_get_if_enabled(struct drm_i915_private *dev_priv,
1562 enum intel_display_power_domain domain)
1563{
1564 struct i915_power_domains *power_domains = &dev_priv->power_domains;
1565 bool is_enabled;
1566
1567 if (!intel_runtime_pm_get_if_in_use(dev_priv))
1568 return false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001569
1570 mutex_lock(&power_domains->lock);
1571
Imre Deak09731282016-02-17 14:17:42 +02001572 if (__intel_display_power_is_enabled(dev_priv, domain)) {
1573 __intel_display_power_get_domain(dev_priv, domain);
1574 is_enabled = true;
1575 } else {
1576 is_enabled = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001577 }
1578
Daniel Vetter9c065a72014-09-30 10:56:38 +02001579 mutex_unlock(&power_domains->lock);
Imre Deak09731282016-02-17 14:17:42 +02001580
1581 if (!is_enabled)
1582 intel_runtime_pm_put(dev_priv);
1583
1584 return is_enabled;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001585}
1586
Daniel Vettere4e76842014-09-30 10:56:42 +02001587/**
1588 * intel_display_power_put - release a power domain reference
1589 * @dev_priv: i915 device instance
1590 * @domain: power domain to reference
1591 *
1592 * This function drops the power domain reference obtained by
1593 * intel_display_power_get() and might power down the corresponding hardware
1594 * block right away if this is the last reference.
1595 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02001596void intel_display_power_put(struct drm_i915_private *dev_priv,
1597 enum intel_display_power_domain domain)
1598{
1599 struct i915_power_domains *power_domains;
1600 struct i915_power_well *power_well;
Daniel Vetter9c065a72014-09-30 10:56:38 +02001601
1602 power_domains = &dev_priv->power_domains;
1603
1604 mutex_lock(&power_domains->lock);
1605
Daniel Stone11c86db2015-11-20 15:55:34 +00001606 WARN(!power_domains->domain_use_count[domain],
1607 "Use count on domain %s is already zero\n",
1608 intel_display_power_domain_str(domain));
Daniel Vetter9c065a72014-09-30 10:56:38 +02001609 power_domains->domain_use_count[domain]--;
1610
Imre Deak75ccb2e2017-02-17 17:39:43 +02001611 for_each_power_domain_well_rev(dev_priv, power_well, BIT_ULL(domain))
Imre Deakb409ca92016-06-13 16:44:33 +03001612 intel_power_well_put(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02001613
1614 mutex_unlock(&power_domains->lock);
1615
1616 intel_runtime_pm_put(dev_priv);
1617}
1618
Imre Deak965a79a2017-07-06 17:40:40 +03001619#define I830_PIPES_POWER_DOMAINS ( \
1620 BIT_ULL(POWER_DOMAIN_PIPE_A) | \
1621 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1622 BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1623 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1624 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1625 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001626 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001627
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001628#define VLV_DISPLAY_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001629 BIT_ULL(POWER_DOMAIN_PIPE_A) | \
1630 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1631 BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1632 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1633 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1634 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1635 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1636 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1637 BIT_ULL(POWER_DOMAIN_PORT_DSI) | \
1638 BIT_ULL(POWER_DOMAIN_PORT_CRT) | \
1639 BIT_ULL(POWER_DOMAIN_VGA) | \
1640 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1641 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1642 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1643 BIT_ULL(POWER_DOMAIN_GMBUS) | \
1644 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001645
1646#define VLV_DPIO_CMN_BC_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001647 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1648 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1649 BIT_ULL(POWER_DOMAIN_PORT_CRT) | \
1650 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1651 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1652 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001653
1654#define VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001655 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1656 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1657 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001658
1659#define VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001660 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1661 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1662 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001663
1664#define VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001665 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1666 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1667 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001668
1669#define VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001670 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1671 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1672 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001673
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001674#define CHV_DISPLAY_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001675 BIT_ULL(POWER_DOMAIN_PIPE_A) | \
1676 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1677 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1678 BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1679 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1680 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1681 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1682 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1683 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1684 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1685 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1686 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1687 BIT_ULL(POWER_DOMAIN_PORT_DSI) | \
1688 BIT_ULL(POWER_DOMAIN_VGA) | \
1689 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1690 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1691 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1692 BIT_ULL(POWER_DOMAIN_AUX_D) | \
1693 BIT_ULL(POWER_DOMAIN_GMBUS) | \
1694 BIT_ULL(POWER_DOMAIN_INIT))
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03001695
Daniel Vetter9c065a72014-09-30 10:56:38 +02001696#define CHV_DPIO_CMN_BC_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001697 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1698 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1699 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1700 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1701 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001702
1703#define CHV_DPIO_CMN_D_POWER_DOMAINS ( \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001704 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1705 BIT_ULL(POWER_DOMAIN_AUX_D) | \
1706 BIT_ULL(POWER_DOMAIN_INIT))
Daniel Vetter9c065a72014-09-30 10:56:38 +02001707
Imre Deak965a79a2017-07-06 17:40:40 +03001708#define HSW_DISPLAY_POWER_DOMAINS ( \
1709 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1710 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1711 BIT_ULL(POWER_DOMAIN_PIPE_A_PANEL_FITTER) | \
1712 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1713 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1714 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1715 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1716 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1717 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1718 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1719 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1720 BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1721 BIT_ULL(POWER_DOMAIN_VGA) | \
1722 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1723 BIT_ULL(POWER_DOMAIN_INIT))
1724
1725#define BDW_DISPLAY_POWER_DOMAINS ( \
1726 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1727 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1728 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1729 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1730 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1731 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1732 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1733 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1734 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1735 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1736 BIT_ULL(POWER_DOMAIN_PORT_CRT) | /* DDI E */ \
1737 BIT_ULL(POWER_DOMAIN_VGA) | \
1738 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1739 BIT_ULL(POWER_DOMAIN_INIT))
1740
1741#define SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
1742 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1743 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1744 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1745 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1746 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1747 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1748 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1749 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1750 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1751 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1752 BIT_ULL(POWER_DOMAIN_PORT_DDI_E_LANES) | \
1753 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1754 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1755 BIT_ULL(POWER_DOMAIN_AUX_D) | \
1756 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1757 BIT_ULL(POWER_DOMAIN_VGA) | \
1758 BIT_ULL(POWER_DOMAIN_INIT))
1759#define SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS ( \
1760 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \
1761 BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO) | \
1762 BIT_ULL(POWER_DOMAIN_INIT))
1763#define SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \
1764 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
1765 BIT_ULL(POWER_DOMAIN_INIT))
1766#define SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \
1767 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
1768 BIT_ULL(POWER_DOMAIN_INIT))
1769#define SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS ( \
1770 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
1771 BIT_ULL(POWER_DOMAIN_INIT))
1772#define SKL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
1773 SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
Tvrtko Ursulinb6876372017-12-05 13:28:54 +00001774 BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001775 BIT_ULL(POWER_DOMAIN_MODESET) | \
1776 BIT_ULL(POWER_DOMAIN_AUX_A) | \
1777 BIT_ULL(POWER_DOMAIN_INIT))
1778
1779#define BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
1780 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1781 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1782 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1783 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1784 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1785 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1786 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1787 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1788 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1789 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1790 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1791 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1792 BIT_ULL(POWER_DOMAIN_VGA) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001793 BIT_ULL(POWER_DOMAIN_INIT))
1794#define BXT_DISPLAY_DC_OFF_POWER_DOMAINS ( \
1795 BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
Tvrtko Ursulinb6876372017-12-05 13:28:54 +00001796 BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001797 BIT_ULL(POWER_DOMAIN_MODESET) | \
1798 BIT_ULL(POWER_DOMAIN_AUX_A) | \
Ville Syrjälä54c105d2017-12-08 23:37:37 +02001799 BIT_ULL(POWER_DOMAIN_GMBUS) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001800 BIT_ULL(POWER_DOMAIN_INIT))
1801#define BXT_DPIO_CMN_A_POWER_DOMAINS ( \
1802 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \
1803 BIT_ULL(POWER_DOMAIN_AUX_A) | \
1804 BIT_ULL(POWER_DOMAIN_INIT))
1805#define BXT_DPIO_CMN_BC_POWER_DOMAINS ( \
1806 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1807 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1808 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1809 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1810 BIT_ULL(POWER_DOMAIN_INIT))
1811
1812#define GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
1813 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1814 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1815 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1816 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1817 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1818 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1819 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1820 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1821 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1822 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1823 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1824 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1825 BIT_ULL(POWER_DOMAIN_VGA) | \
1826 BIT_ULL(POWER_DOMAIN_INIT))
1827#define GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS ( \
1828 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO))
1829#define GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS ( \
1830 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO))
1831#define GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS ( \
1832 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO))
1833#define GLK_DPIO_CMN_A_POWER_DOMAINS ( \
1834 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_LANES) | \
1835 BIT_ULL(POWER_DOMAIN_AUX_A) | \
1836 BIT_ULL(POWER_DOMAIN_INIT))
1837#define GLK_DPIO_CMN_B_POWER_DOMAINS ( \
1838 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1839 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1840 BIT_ULL(POWER_DOMAIN_INIT))
1841#define GLK_DPIO_CMN_C_POWER_DOMAINS ( \
1842 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1843 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1844 BIT_ULL(POWER_DOMAIN_INIT))
1845#define GLK_DISPLAY_AUX_A_POWER_DOMAINS ( \
1846 BIT_ULL(POWER_DOMAIN_AUX_A) | \
Imre Deak52528052018-06-21 21:44:49 +03001847 BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001848 BIT_ULL(POWER_DOMAIN_INIT))
1849#define GLK_DISPLAY_AUX_B_POWER_DOMAINS ( \
1850 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1851 BIT_ULL(POWER_DOMAIN_INIT))
1852#define GLK_DISPLAY_AUX_C_POWER_DOMAINS ( \
1853 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1854 BIT_ULL(POWER_DOMAIN_INIT))
1855#define GLK_DISPLAY_DC_OFF_POWER_DOMAINS ( \
1856 GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
Tvrtko Ursulinb6876372017-12-05 13:28:54 +00001857 BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001858 BIT_ULL(POWER_DOMAIN_MODESET) | \
1859 BIT_ULL(POWER_DOMAIN_AUX_A) | \
Ville Syrjälä156961a2017-12-08 23:37:36 +02001860 BIT_ULL(POWER_DOMAIN_GMBUS) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001861 BIT_ULL(POWER_DOMAIN_INIT))
1862
1863#define CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS ( \
1864 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1865 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1866 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1867 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1868 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1869 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1870 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1871 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1872 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1873 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001874 BIT_ULL(POWER_DOMAIN_PORT_DDI_F_LANES) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001875 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1876 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1877 BIT_ULL(POWER_DOMAIN_AUX_D) | \
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001878 BIT_ULL(POWER_DOMAIN_AUX_F) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001879 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1880 BIT_ULL(POWER_DOMAIN_VGA) | \
1881 BIT_ULL(POWER_DOMAIN_INIT))
1882#define CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS ( \
1883 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001884 BIT_ULL(POWER_DOMAIN_INIT))
1885#define CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS ( \
1886 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
1887 BIT_ULL(POWER_DOMAIN_INIT))
1888#define CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS ( \
1889 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
1890 BIT_ULL(POWER_DOMAIN_INIT))
1891#define CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS ( \
1892 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
1893 BIT_ULL(POWER_DOMAIN_INIT))
1894#define CNL_DISPLAY_AUX_A_POWER_DOMAINS ( \
1895 BIT_ULL(POWER_DOMAIN_AUX_A) | \
Dhinakaran Pandiyanb891d5e2018-02-23 14:15:15 -08001896 BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001897 BIT_ULL(POWER_DOMAIN_INIT))
1898#define CNL_DISPLAY_AUX_B_POWER_DOMAINS ( \
1899 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1900 BIT_ULL(POWER_DOMAIN_INIT))
1901#define CNL_DISPLAY_AUX_C_POWER_DOMAINS ( \
1902 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1903 BIT_ULL(POWER_DOMAIN_INIT))
1904#define CNL_DISPLAY_AUX_D_POWER_DOMAINS ( \
1905 BIT_ULL(POWER_DOMAIN_AUX_D) | \
1906 BIT_ULL(POWER_DOMAIN_INIT))
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001907#define CNL_DISPLAY_AUX_F_POWER_DOMAINS ( \
1908 BIT_ULL(POWER_DOMAIN_AUX_F) | \
1909 BIT_ULL(POWER_DOMAIN_INIT))
Rodrigo Vivi9787e832018-01-29 15:22:22 -08001910#define CNL_DISPLAY_DDI_F_IO_POWER_DOMAINS ( \
1911 BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO) | \
1912 BIT_ULL(POWER_DOMAIN_INIT))
Imre Deak965a79a2017-07-06 17:40:40 +03001913#define CNL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
1914 CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS | \
Tvrtko Ursulin6e7a3f52018-01-11 08:24:17 +00001915 BIT_ULL(POWER_DOMAIN_GT_IRQ) | \
Imre Deak965a79a2017-07-06 17:40:40 +03001916 BIT_ULL(POWER_DOMAIN_MODESET) | \
1917 BIT_ULL(POWER_DOMAIN_AUX_A) | \
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03001918 BIT_ULL(POWER_DOMAIN_INIT))
1919
Imre Deak67ca07e2018-06-26 17:22:32 +03001920/*
1921 * ICL PW_0/PG_0 domains (HW/DMC control):
1922 * - PCI
1923 * - clocks except port PLL
1924 * - central power except FBC
1925 * - shared functions except pipe interrupts, pipe MBUS, DBUF registers
1926 * ICL PW_1/PG_1 domains (HW/DMC control):
1927 * - DBUF function
1928 * - PIPE_A and its planes, except VGA
1929 * - transcoder EDP + PSR
1930 * - transcoder DSI
1931 * - DDI_A
1932 * - FBC
1933 */
1934#define ICL_PW_4_POWER_DOMAINS ( \
1935 BIT_ULL(POWER_DOMAIN_PIPE_C) | \
1936 BIT_ULL(POWER_DOMAIN_PIPE_C_PANEL_FITTER) | \
1937 BIT_ULL(POWER_DOMAIN_INIT))
1938 /* VDSC/joining */
1939#define ICL_PW_3_POWER_DOMAINS ( \
1940 ICL_PW_4_POWER_DOMAINS | \
1941 BIT_ULL(POWER_DOMAIN_PIPE_B) | \
1942 BIT_ULL(POWER_DOMAIN_TRANSCODER_A) | \
1943 BIT_ULL(POWER_DOMAIN_TRANSCODER_B) | \
1944 BIT_ULL(POWER_DOMAIN_TRANSCODER_C) | \
1945 BIT_ULL(POWER_DOMAIN_PIPE_B_PANEL_FITTER) | \
1946 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_LANES) | \
1947 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO) | \
1948 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_LANES) | \
1949 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO) | \
1950 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_LANES) | \
1951 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO) | \
1952 BIT_ULL(POWER_DOMAIN_PORT_DDI_E_LANES) | \
1953 BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO) | \
1954 BIT_ULL(POWER_DOMAIN_PORT_DDI_F_LANES) | \
1955 BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO) | \
1956 BIT_ULL(POWER_DOMAIN_AUX_B) | \
1957 BIT_ULL(POWER_DOMAIN_AUX_C) | \
1958 BIT_ULL(POWER_DOMAIN_AUX_D) | \
1959 BIT_ULL(POWER_DOMAIN_AUX_E) | \
1960 BIT_ULL(POWER_DOMAIN_AUX_F) | \
1961 BIT_ULL(POWER_DOMAIN_AUX_TBT1) | \
1962 BIT_ULL(POWER_DOMAIN_AUX_TBT2) | \
1963 BIT_ULL(POWER_DOMAIN_AUX_TBT3) | \
1964 BIT_ULL(POWER_DOMAIN_AUX_TBT4) | \
1965 BIT_ULL(POWER_DOMAIN_VGA) | \
1966 BIT_ULL(POWER_DOMAIN_AUDIO) | \
1967 BIT_ULL(POWER_DOMAIN_INIT))
1968 /*
1969 * - transcoder WD
1970 * - KVMR (HW control)
1971 */
1972#define ICL_PW_2_POWER_DOMAINS ( \
1973 ICL_PW_3_POWER_DOMAINS | \
1974 BIT_ULL(POWER_DOMAIN_INIT))
1975 /*
1976 * - eDP/DSI VDSC
1977 * - KVMR (HW control)
1978 */
1979#define ICL_DISPLAY_DC_OFF_POWER_DOMAINS ( \
1980 ICL_PW_2_POWER_DOMAINS | \
1981 BIT_ULL(POWER_DOMAIN_MODESET) | \
1982 BIT_ULL(POWER_DOMAIN_AUX_A) | \
1983 BIT_ULL(POWER_DOMAIN_INIT))
1984
1985#define ICL_DDI_IO_A_POWER_DOMAINS ( \
1986 BIT_ULL(POWER_DOMAIN_PORT_DDI_A_IO))
1987#define ICL_DDI_IO_B_POWER_DOMAINS ( \
1988 BIT_ULL(POWER_DOMAIN_PORT_DDI_B_IO))
1989#define ICL_DDI_IO_C_POWER_DOMAINS ( \
1990 BIT_ULL(POWER_DOMAIN_PORT_DDI_C_IO))
1991#define ICL_DDI_IO_D_POWER_DOMAINS ( \
1992 BIT_ULL(POWER_DOMAIN_PORT_DDI_D_IO))
1993#define ICL_DDI_IO_E_POWER_DOMAINS ( \
1994 BIT_ULL(POWER_DOMAIN_PORT_DDI_E_IO))
1995#define ICL_DDI_IO_F_POWER_DOMAINS ( \
1996 BIT_ULL(POWER_DOMAIN_PORT_DDI_F_IO))
1997
1998#define ICL_AUX_A_IO_POWER_DOMAINS ( \
Dhinakaran Pandiyan9e3b5ce2018-09-13 17:18:22 -07001999 BIT_ULL(POWER_DOMAIN_AUX_IO_A) | \
Imre Deak67ca07e2018-06-26 17:22:32 +03002000 BIT_ULL(POWER_DOMAIN_AUX_A))
2001#define ICL_AUX_B_IO_POWER_DOMAINS ( \
2002 BIT_ULL(POWER_DOMAIN_AUX_B))
2003#define ICL_AUX_C_IO_POWER_DOMAINS ( \
2004 BIT_ULL(POWER_DOMAIN_AUX_C))
2005#define ICL_AUX_D_IO_POWER_DOMAINS ( \
2006 BIT_ULL(POWER_DOMAIN_AUX_D))
2007#define ICL_AUX_E_IO_POWER_DOMAINS ( \
2008 BIT_ULL(POWER_DOMAIN_AUX_E))
2009#define ICL_AUX_F_IO_POWER_DOMAINS ( \
2010 BIT_ULL(POWER_DOMAIN_AUX_F))
2011#define ICL_AUX_TBT1_IO_POWER_DOMAINS ( \
2012 BIT_ULL(POWER_DOMAIN_AUX_TBT1))
2013#define ICL_AUX_TBT2_IO_POWER_DOMAINS ( \
2014 BIT_ULL(POWER_DOMAIN_AUX_TBT2))
2015#define ICL_AUX_TBT3_IO_POWER_DOMAINS ( \
2016 BIT_ULL(POWER_DOMAIN_AUX_TBT3))
2017#define ICL_AUX_TBT4_IO_POWER_DOMAINS ( \
2018 BIT_ULL(POWER_DOMAIN_AUX_TBT4))
2019
Daniel Vetter9c065a72014-09-30 10:56:38 +02002020static const struct i915_power_well_ops i9xx_always_on_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002021 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002022 .enable = i9xx_always_on_power_well_noop,
2023 .disable = i9xx_always_on_power_well_noop,
2024 .is_enabled = i9xx_always_on_power_well_enabled,
2025};
2026
2027static const struct i915_power_well_ops chv_pipe_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002028 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002029 .enable = chv_pipe_power_well_enable,
2030 .disable = chv_pipe_power_well_disable,
2031 .is_enabled = chv_pipe_power_well_enabled,
2032};
2033
2034static const struct i915_power_well_ops chv_dpio_cmn_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002035 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002036 .enable = chv_dpio_cmn_power_well_enable,
2037 .disable = chv_dpio_cmn_power_well_disable,
2038 .is_enabled = vlv_power_well_enabled,
2039};
2040
Imre Deakf28ec6f2018-08-06 12:58:37 +03002041static const struct i915_power_well_desc i9xx_always_on_power_well[] = {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002042 {
2043 .name = "always-on",
2044 .always_on = 1,
2045 .domains = POWER_DOMAIN_MASK,
2046 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002047 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002048 },
2049};
2050
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03002051static const struct i915_power_well_ops i830_pipes_power_well_ops = {
2052 .sync_hw = i830_pipes_power_well_sync_hw,
2053 .enable = i830_pipes_power_well_enable,
2054 .disable = i830_pipes_power_well_disable,
2055 .is_enabled = i830_pipes_power_well_enabled,
2056};
2057
Imre Deakf28ec6f2018-08-06 12:58:37 +03002058static const struct i915_power_well_desc i830_power_wells[] = {
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03002059 {
2060 .name = "always-on",
2061 .always_on = 1,
2062 .domains = POWER_DOMAIN_MASK,
2063 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002064 .id = DISP_PW_ID_NONE,
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03002065 },
2066 {
2067 .name = "pipes",
2068 .domains = I830_PIPES_POWER_DOMAINS,
2069 .ops = &i830_pipes_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002070 .id = DISP_PW_ID_NONE,
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03002071 },
2072};
2073
Daniel Vetter9c065a72014-09-30 10:56:38 +02002074static const struct i915_power_well_ops hsw_power_well_ops = {
2075 .sync_hw = hsw_power_well_sync_hw,
2076 .enable = hsw_power_well_enable,
2077 .disable = hsw_power_well_disable,
2078 .is_enabled = hsw_power_well_enabled,
2079};
2080
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002081static const struct i915_power_well_ops gen9_dc_off_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002082 .sync_hw = i9xx_power_well_sync_hw_noop,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002083 .enable = gen9_dc_off_power_well_enable,
2084 .disable = gen9_dc_off_power_well_disable,
2085 .is_enabled = gen9_dc_off_power_well_enabled,
2086};
2087
Imre Deak9c8d0b82016-06-13 16:44:34 +03002088static const struct i915_power_well_ops bxt_dpio_cmn_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002089 .sync_hw = i9xx_power_well_sync_hw_noop,
Imre Deak9c8d0b82016-06-13 16:44:34 +03002090 .enable = bxt_dpio_cmn_power_well_enable,
2091 .disable = bxt_dpio_cmn_power_well_disable,
2092 .is_enabled = bxt_dpio_cmn_power_well_enabled,
2093};
2094
Imre Deak75e39682018-08-06 12:58:39 +03002095static const struct i915_power_well_regs hsw_power_well_regs = {
2096 .bios = HSW_PWR_WELL_CTL1,
2097 .driver = HSW_PWR_WELL_CTL2,
2098 .kvmr = HSW_PWR_WELL_CTL3,
2099 .debug = HSW_PWR_WELL_CTL4,
2100};
2101
Imre Deakf28ec6f2018-08-06 12:58:37 +03002102static const struct i915_power_well_desc hsw_power_wells[] = {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002103 {
2104 .name = "always-on",
2105 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002106 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002107 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002108 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002109 },
2110 {
2111 .name = "display",
2112 .domains = HSW_DISPLAY_POWER_DOMAINS,
2113 .ops = &hsw_power_well_ops,
Imre Deakfb9248e2017-07-11 23:42:32 +03002114 .id = HSW_DISP_PW_GLOBAL,
Imre Deak0a445942017-08-14 18:15:29 +03002115 {
Imre Deak75e39682018-08-06 12:58:39 +03002116 .hsw.regs = &hsw_power_well_regs,
2117 .hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
Imre Deak0a445942017-08-14 18:15:29 +03002118 .hsw.has_vga = true,
2119 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002120 },
2121};
2122
Imre Deakf28ec6f2018-08-06 12:58:37 +03002123static const struct i915_power_well_desc bdw_power_wells[] = {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002124 {
2125 .name = "always-on",
2126 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002127 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002128 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002129 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002130 },
2131 {
2132 .name = "display",
2133 .domains = BDW_DISPLAY_POWER_DOMAINS,
2134 .ops = &hsw_power_well_ops,
Imre Deakfb9248e2017-07-11 23:42:32 +03002135 .id = HSW_DISP_PW_GLOBAL,
Imre Deak0a445942017-08-14 18:15:29 +03002136 {
Imre Deak75e39682018-08-06 12:58:39 +03002137 .hsw.regs = &hsw_power_well_regs,
2138 .hsw.idx = HSW_PW_CTL_IDX_GLOBAL,
Imre Deak0a445942017-08-14 18:15:29 +03002139 .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
2140 .hsw.has_vga = true,
2141 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002142 },
2143};
2144
2145static const struct i915_power_well_ops vlv_display_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002146 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002147 .enable = vlv_display_power_well_enable,
2148 .disable = vlv_display_power_well_disable,
2149 .is_enabled = vlv_power_well_enabled,
2150};
2151
2152static const struct i915_power_well_ops vlv_dpio_cmn_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002153 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002154 .enable = vlv_dpio_cmn_power_well_enable,
2155 .disable = vlv_dpio_cmn_power_well_disable,
2156 .is_enabled = vlv_power_well_enabled,
2157};
2158
2159static const struct i915_power_well_ops vlv_dpio_power_well_ops = {
Imre Deak3c1b38e2017-02-17 17:39:42 +02002160 .sync_hw = i9xx_power_well_sync_hw_noop,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002161 .enable = vlv_power_well_enable,
2162 .disable = vlv_power_well_disable,
2163 .is_enabled = vlv_power_well_enabled,
2164};
2165
Imre Deakf28ec6f2018-08-06 12:58:37 +03002166static const struct i915_power_well_desc vlv_power_wells[] = {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002167 {
2168 .name = "always-on",
2169 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002170 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002171 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002172 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002173 },
2174 {
2175 .name = "display",
2176 .domains = VLV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002177 .ops = &vlv_display_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002178 .id = VLV_DISP_PW_DISP2D,
Imre Deakd13dd052018-08-06 12:58:38 +03002179 {
2180 .vlv.idx = PUNIT_PWGT_IDX_DISP2D,
2181 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002182 },
2183 {
2184 .name = "dpio-tx-b-01",
2185 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2186 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2187 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2188 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2189 .ops = &vlv_dpio_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002190 .id = DISP_PW_ID_NONE,
Imre Deakd13dd052018-08-06 12:58:38 +03002191 {
2192 .vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_B_LANES_01,
2193 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002194 },
2195 {
2196 .name = "dpio-tx-b-23",
2197 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2198 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2199 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2200 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2201 .ops = &vlv_dpio_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002202 .id = DISP_PW_ID_NONE,
Imre Deakd13dd052018-08-06 12:58:38 +03002203 {
2204 .vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_B_LANES_23,
2205 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002206 },
2207 {
2208 .name = "dpio-tx-c-01",
2209 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2210 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2211 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2212 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2213 .ops = &vlv_dpio_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002214 .id = DISP_PW_ID_NONE,
Imre Deakd13dd052018-08-06 12:58:38 +03002215 {
2216 .vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_C_LANES_01,
2217 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002218 },
2219 {
2220 .name = "dpio-tx-c-23",
2221 .domains = VLV_DPIO_TX_B_LANES_01_POWER_DOMAINS |
2222 VLV_DPIO_TX_B_LANES_23_POWER_DOMAINS |
2223 VLV_DPIO_TX_C_LANES_01_POWER_DOMAINS |
2224 VLV_DPIO_TX_C_LANES_23_POWER_DOMAINS,
2225 .ops = &vlv_dpio_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002226 .id = DISP_PW_ID_NONE,
Imre Deakd13dd052018-08-06 12:58:38 +03002227 {
2228 .vlv.idx = PUNIT_PWGT_IDX_DPIO_TX_C_LANES_23,
2229 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002230 },
2231 {
2232 .name = "dpio-common",
2233 .domains = VLV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002234 .ops = &vlv_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002235 .id = VLV_DISP_PW_DPIO_CMN_BC,
Imre Deakd13dd052018-08-06 12:58:38 +03002236 {
2237 .vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_BC,
2238 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002239 },
2240};
2241
Imre Deakf28ec6f2018-08-06 12:58:37 +03002242static const struct i915_power_well_desc chv_power_wells[] = {
Daniel Vetter9c065a72014-09-30 10:56:38 +02002243 {
2244 .name = "always-on",
2245 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002246 .domains = POWER_DOMAIN_MASK,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002247 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002248 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002249 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002250 {
2251 .name = "display",
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002252 /*
Ville Syrjäläfde61e42015-05-26 20:22:39 +03002253 * Pipe A power well is the new disp2d well. Pipe B and C
2254 * power wells don't actually exist. Pipe A power well is
2255 * required for any pipe to work.
Ville Syrjäläbaa4e572014-10-27 16:07:32 +02002256 */
Ville Syrjälä465ac0c2016-04-18 14:02:27 +03002257 .domains = CHV_DISPLAY_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002258 .ops = &chv_pipe_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002259 .id = DISP_PW_ID_NONE,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002260 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002261 {
2262 .name = "dpio-common-bc",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002263 .domains = CHV_DPIO_CMN_BC_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002264 .ops = &chv_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002265 .id = VLV_DISP_PW_DPIO_CMN_BC,
Imre Deakd13dd052018-08-06 12:58:38 +03002266 {
2267 .vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_BC,
2268 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002269 },
2270 {
2271 .name = "dpio-common-d",
Ville Syrjälä71849b62015-04-10 18:21:29 +03002272 .domains = CHV_DPIO_CMN_D_POWER_DOMAINS,
Daniel Vetter9c065a72014-09-30 10:56:38 +02002273 .ops = &chv_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002274 .id = CHV_DISP_PW_DPIO_CMN_D,
Imre Deakd13dd052018-08-06 12:58:38 +03002275 {
2276 .vlv.idx = PUNIT_PWGT_IDX_DPIO_CMN_D,
2277 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002278 },
Daniel Vetter9c065a72014-09-30 10:56:38 +02002279};
2280
Suketu Shah5aefb232015-04-16 14:22:10 +05302281bool intel_display_power_well_is_enabled(struct drm_i915_private *dev_priv,
Imre Deak438b8dc2017-07-11 23:42:30 +03002282 enum i915_power_well_id power_well_id)
Suketu Shah5aefb232015-04-16 14:22:10 +05302283{
2284 struct i915_power_well *power_well;
2285 bool ret;
2286
2287 power_well = lookup_power_well(dev_priv, power_well_id);
Imre Deakf28ec6f2018-08-06 12:58:37 +03002288 ret = power_well->desc->ops->is_enabled(dev_priv, power_well);
Suketu Shah5aefb232015-04-16 14:22:10 +05302289
2290 return ret;
2291}
2292
Imre Deakf28ec6f2018-08-06 12:58:37 +03002293static const struct i915_power_well_desc skl_power_wells[] = {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002294 {
2295 .name = "always-on",
2296 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002297 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002298 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002299 .id = DISP_PW_ID_NONE,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002300 },
2301 {
2302 .name = "power well 1",
Imre Deak4a76f292015-11-04 19:24:15 +02002303 /* Handled by the DMC firmware */
2304 .domains = 0,
Imre Deak4196b912017-07-11 23:42:36 +03002305 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002306 .id = SKL_DISP_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002307 {
Imre Deak75e39682018-08-06 12:58:39 +03002308 .hsw.regs = &hsw_power_well_regs,
2309 .hsw.idx = SKL_PW_CTL_IDX_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002310 .hsw.has_fuses = true,
2311 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002312 },
2313 {
2314 .name = "MISC IO power well",
Imre Deak4a76f292015-11-04 19:24:15 +02002315 /* Handled by the DMC firmware */
2316 .domains = 0,
Imre Deak4196b912017-07-11 23:42:36 +03002317 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002318 .id = SKL_DISP_PW_MISC_IO,
Imre Deak75e39682018-08-06 12:58:39 +03002319 {
2320 .hsw.regs = &hsw_power_well_regs,
2321 .hsw.idx = SKL_PW_CTL_IDX_MISC_IO,
2322 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002323 },
2324 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002325 .name = "DC off",
2326 .domains = SKL_DISPLAY_DC_OFF_POWER_DOMAINS,
2327 .ops = &gen9_dc_off_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002328 .id = DISP_PW_ID_NONE,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002329 },
2330 {
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002331 .name = "power well 2",
2332 .domains = SKL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002333 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002334 .id = SKL_DISP_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002335 {
Imre Deak75e39682018-08-06 12:58:39 +03002336 .hsw.regs = &hsw_power_well_regs,
2337 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002338 .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
2339 .hsw.has_vga = true,
2340 .hsw.has_fuses = true,
2341 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002342 },
2343 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002344 .name = "DDI A/E IO power well",
2345 .domains = SKL_DISPLAY_DDI_IO_A_E_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002346 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002347 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002348 {
2349 .hsw.regs = &hsw_power_well_regs,
2350 .hsw.idx = SKL_PW_CTL_IDX_DDI_A_E,
2351 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002352 },
2353 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002354 .name = "DDI B IO power well",
2355 .domains = SKL_DISPLAY_DDI_IO_B_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002356 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002357 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002358 {
2359 .hsw.regs = &hsw_power_well_regs,
2360 .hsw.idx = SKL_PW_CTL_IDX_DDI_B,
2361 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002362 },
2363 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002364 .name = "DDI C IO power well",
2365 .domains = SKL_DISPLAY_DDI_IO_C_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002366 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002367 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002368 {
2369 .hsw.regs = &hsw_power_well_regs,
2370 .hsw.idx = SKL_PW_CTL_IDX_DDI_C,
2371 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002372 },
2373 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002374 .name = "DDI D IO power well",
2375 .domains = SKL_DISPLAY_DDI_IO_D_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002376 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002377 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002378 {
2379 .hsw.regs = &hsw_power_well_regs,
2380 .hsw.idx = SKL_PW_CTL_IDX_DDI_D,
2381 },
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00002382 },
2383};
2384
Imre Deakf28ec6f2018-08-06 12:58:37 +03002385static const struct i915_power_well_desc bxt_power_wells[] = {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302386 {
2387 .name = "always-on",
2388 .always_on = 1,
Ville Syrjälä998bd662016-04-18 14:02:26 +03002389 .domains = POWER_DOMAIN_MASK,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302390 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002391 .id = DISP_PW_ID_NONE,
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302392 },
2393 {
2394 .name = "power well 1",
Imre Deakd7d7c9e2016-04-01 16:02:42 +03002395 .domains = 0,
Imre Deak4196b912017-07-11 23:42:36 +03002396 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002397 .id = SKL_DISP_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002398 {
Imre Deak75e39682018-08-06 12:58:39 +03002399 .hsw.regs = &hsw_power_well_regs,
2400 .hsw.idx = SKL_PW_CTL_IDX_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002401 .hsw.has_fuses = true,
2402 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302403 },
2404 {
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002405 .name = "DC off",
2406 .domains = BXT_DISPLAY_DC_OFF_POWER_DOMAINS,
2407 .ops = &gen9_dc_off_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002408 .id = DISP_PW_ID_NONE,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002409 },
2410 {
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302411 .name = "power well 2",
2412 .domains = BXT_DISPLAY_POWERWELL_2_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002413 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03002414 .id = SKL_DISP_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002415 {
Imre Deak75e39682018-08-06 12:58:39 +03002416 .hsw.regs = &hsw_power_well_regs,
2417 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002418 .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
2419 .hsw.has_vga = true,
2420 .hsw.has_fuses = true,
2421 },
Patrik Jakobsson9f836f92015-11-16 16:20:01 +01002422 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002423 {
2424 .name = "dpio-common-a",
2425 .domains = BXT_DPIO_CMN_A_POWER_DOMAINS,
2426 .ops = &bxt_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002427 .id = BXT_DISP_PW_DPIO_CMN_A,
Imre Deak0a445942017-08-14 18:15:29 +03002428 {
2429 .bxt.phy = DPIO_PHY1,
2430 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002431 },
2432 {
2433 .name = "dpio-common-bc",
2434 .domains = BXT_DPIO_CMN_BC_POWER_DOMAINS,
2435 .ops = &bxt_dpio_cmn_power_well_ops,
Imre Deakd9fcdc82018-08-06 12:58:42 +03002436 .id = VLV_DISP_PW_DPIO_CMN_BC,
Imre Deak0a445942017-08-14 18:15:29 +03002437 {
2438 .bxt.phy = DPIO_PHY0,
2439 },
Imre Deak9c8d0b82016-06-13 16:44:34 +03002440 },
Satheeshakrishna M0b4a2a32014-07-11 14:51:13 +05302441};
2442
Imre Deakf28ec6f2018-08-06 12:58:37 +03002443static const struct i915_power_well_desc glk_power_wells[] = {
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002444 {
2445 .name = "always-on",
2446 .always_on = 1,
2447 .domains = POWER_DOMAIN_MASK,
2448 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002449 .id = DISP_PW_ID_NONE,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002450 },
2451 {
2452 .name = "power well 1",
2453 /* Handled by the DMC firmware */
2454 .domains = 0,
Imre Deak4196b912017-07-11 23:42:36 +03002455 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002456 .id = SKL_DISP_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002457 {
Imre Deak75e39682018-08-06 12:58:39 +03002458 .hsw.regs = &hsw_power_well_regs,
2459 .hsw.idx = SKL_PW_CTL_IDX_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002460 .hsw.has_fuses = true,
2461 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002462 },
2463 {
2464 .name = "DC off",
2465 .domains = GLK_DISPLAY_DC_OFF_POWER_DOMAINS,
2466 .ops = &gen9_dc_off_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002467 .id = DISP_PW_ID_NONE,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002468 },
2469 {
2470 .name = "power well 2",
2471 .domains = GLK_DISPLAY_POWERWELL_2_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002472 .ops = &hsw_power_well_ops,
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002473 .id = SKL_DISP_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002474 {
Imre Deak75e39682018-08-06 12:58:39 +03002475 .hsw.regs = &hsw_power_well_regs,
2476 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002477 .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
2478 .hsw.has_vga = true,
2479 .hsw.has_fuses = true,
2480 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002481 },
2482 {
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002483 .name = "dpio-common-a",
2484 .domains = GLK_DPIO_CMN_A_POWER_DOMAINS,
2485 .ops = &bxt_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002486 .id = BXT_DISP_PW_DPIO_CMN_A,
Imre Deak0a445942017-08-14 18:15:29 +03002487 {
2488 .bxt.phy = DPIO_PHY1,
2489 },
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002490 },
2491 {
2492 .name = "dpio-common-b",
2493 .domains = GLK_DPIO_CMN_B_POWER_DOMAINS,
2494 .ops = &bxt_dpio_cmn_power_well_ops,
Imre Deakd9fcdc82018-08-06 12:58:42 +03002495 .id = VLV_DISP_PW_DPIO_CMN_BC,
Imre Deak0a445942017-08-14 18:15:29 +03002496 {
2497 .bxt.phy = DPIO_PHY0,
2498 },
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002499 },
2500 {
2501 .name = "dpio-common-c",
2502 .domains = GLK_DPIO_CMN_C_POWER_DOMAINS,
2503 .ops = &bxt_dpio_cmn_power_well_ops,
Imre Deak2183b492018-08-06 12:58:41 +03002504 .id = GLK_DISP_PW_DPIO_CMN_C,
Imre Deak0a445942017-08-14 18:15:29 +03002505 {
2506 .bxt.phy = DPIO_PHY2,
2507 },
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02002508 },
2509 {
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002510 .name = "AUX A",
2511 .domains = GLK_DISPLAY_AUX_A_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002512 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002513 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002514 {
2515 .hsw.regs = &hsw_power_well_regs,
2516 .hsw.idx = GLK_PW_CTL_IDX_AUX_A,
2517 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002518 },
2519 {
2520 .name = "AUX B",
2521 .domains = GLK_DISPLAY_AUX_B_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002522 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002523 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002524 {
2525 .hsw.regs = &hsw_power_well_regs,
2526 .hsw.idx = GLK_PW_CTL_IDX_AUX_B,
2527 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002528 },
2529 {
2530 .name = "AUX C",
2531 .domains = GLK_DISPLAY_AUX_C_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002532 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002533 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002534 {
2535 .hsw.regs = &hsw_power_well_regs,
2536 .hsw.idx = GLK_PW_CTL_IDX_AUX_C,
2537 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002538 },
2539 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002540 .name = "DDI A IO power well",
2541 .domains = GLK_DISPLAY_DDI_IO_A_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002542 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002543 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002544 {
2545 .hsw.regs = &hsw_power_well_regs,
2546 .hsw.idx = GLK_PW_CTL_IDX_DDI_A,
2547 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002548 },
2549 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002550 .name = "DDI B IO power well",
2551 .domains = GLK_DISPLAY_DDI_IO_B_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002552 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002553 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002554 {
2555 .hsw.regs = &hsw_power_well_regs,
2556 .hsw.idx = SKL_PW_CTL_IDX_DDI_B,
2557 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002558 },
2559 {
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +02002560 .name = "DDI C IO power well",
2561 .domains = GLK_DISPLAY_DDI_IO_C_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002562 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002563 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002564 {
2565 .hsw.regs = &hsw_power_well_regs,
2566 .hsw.idx = SKL_PW_CTL_IDX_DDI_C,
2567 },
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02002568 },
2569};
2570
Imre Deakf28ec6f2018-08-06 12:58:37 +03002571static const struct i915_power_well_desc cnl_power_wells[] = {
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002572 {
2573 .name = "always-on",
2574 .always_on = 1,
2575 .domains = POWER_DOMAIN_MASK,
2576 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002577 .id = DISP_PW_ID_NONE,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002578 },
2579 {
2580 .name = "power well 1",
2581 /* Handled by the DMC firmware */
2582 .domains = 0,
Imre Deak4196b912017-07-11 23:42:36 +03002583 .ops = &hsw_power_well_ops,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002584 .id = SKL_DISP_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002585 {
Imre Deak75e39682018-08-06 12:58:39 +03002586 .hsw.regs = &hsw_power_well_regs,
2587 .hsw.idx = SKL_PW_CTL_IDX_PW_1,
Imre Deak0a445942017-08-14 18:15:29 +03002588 .hsw.has_fuses = true,
2589 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002590 },
2591 {
2592 .name = "AUX A",
2593 .domains = CNL_DISPLAY_AUX_A_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002594 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002595 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002596 {
2597 .hsw.regs = &hsw_power_well_regs,
2598 .hsw.idx = GLK_PW_CTL_IDX_AUX_A,
2599 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002600 },
2601 {
2602 .name = "AUX B",
2603 .domains = CNL_DISPLAY_AUX_B_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002604 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002605 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002606 {
2607 .hsw.regs = &hsw_power_well_regs,
2608 .hsw.idx = GLK_PW_CTL_IDX_AUX_B,
2609 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002610 },
2611 {
2612 .name = "AUX C",
2613 .domains = CNL_DISPLAY_AUX_C_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002614 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002615 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002616 {
2617 .hsw.regs = &hsw_power_well_regs,
2618 .hsw.idx = GLK_PW_CTL_IDX_AUX_C,
2619 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002620 },
2621 {
2622 .name = "AUX D",
2623 .domains = CNL_DISPLAY_AUX_D_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002624 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002625 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002626 {
2627 .hsw.regs = &hsw_power_well_regs,
2628 .hsw.idx = CNL_PW_CTL_IDX_AUX_D,
2629 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002630 },
2631 {
2632 .name = "DC off",
2633 .domains = CNL_DISPLAY_DC_OFF_POWER_DOMAINS,
2634 .ops = &gen9_dc_off_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002635 .id = DISP_PW_ID_NONE,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002636 },
2637 {
2638 .name = "power well 2",
2639 .domains = CNL_DISPLAY_POWERWELL_2_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002640 .ops = &hsw_power_well_ops,
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002641 .id = SKL_DISP_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002642 {
Imre Deak75e39682018-08-06 12:58:39 +03002643 .hsw.regs = &hsw_power_well_regs,
2644 .hsw.idx = SKL_PW_CTL_IDX_PW_2,
Imre Deak0a445942017-08-14 18:15:29 +03002645 .hsw.irq_pipe_mask = BIT(PIPE_B) | BIT(PIPE_C),
2646 .hsw.has_vga = true,
2647 .hsw.has_fuses = true,
2648 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002649 },
2650 {
2651 .name = "DDI A IO power well",
2652 .domains = CNL_DISPLAY_DDI_A_IO_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002653 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002654 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002655 {
2656 .hsw.regs = &hsw_power_well_regs,
2657 .hsw.idx = GLK_PW_CTL_IDX_DDI_A,
2658 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002659 },
2660 {
2661 .name = "DDI B IO power well",
2662 .domains = CNL_DISPLAY_DDI_B_IO_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002663 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002664 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002665 {
2666 .hsw.regs = &hsw_power_well_regs,
2667 .hsw.idx = SKL_PW_CTL_IDX_DDI_B,
2668 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002669 },
2670 {
2671 .name = "DDI C IO power well",
2672 .domains = CNL_DISPLAY_DDI_C_IO_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002673 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002674 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002675 {
2676 .hsw.regs = &hsw_power_well_regs,
2677 .hsw.idx = SKL_PW_CTL_IDX_DDI_C,
2678 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002679 },
2680 {
2681 .name = "DDI D IO power well",
2682 .domains = CNL_DISPLAY_DDI_D_IO_POWER_DOMAINS,
Imre Deak4196b912017-07-11 23:42:36 +03002683 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002684 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002685 {
2686 .hsw.regs = &hsw_power_well_regs,
2687 .hsw.idx = SKL_PW_CTL_IDX_DDI_D,
2688 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002689 },
Rodrigo Vivia324fca2018-01-29 15:22:15 -08002690 {
Rodrigo Vivi9787e832018-01-29 15:22:22 -08002691 .name = "DDI F IO power well",
2692 .domains = CNL_DISPLAY_DDI_F_IO_POWER_DOMAINS,
2693 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002694 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002695 {
2696 .hsw.regs = &hsw_power_well_regs,
2697 .hsw.idx = CNL_PW_CTL_IDX_DDI_F,
2698 },
Rodrigo Vivi9787e832018-01-29 15:22:22 -08002699 },
2700 {
Rodrigo Vivia324fca2018-01-29 15:22:15 -08002701 .name = "AUX F",
2702 .domains = CNL_DISPLAY_AUX_F_POWER_DOMAINS,
2703 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002704 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002705 {
2706 .hsw.regs = &hsw_power_well_regs,
2707 .hsw.idx = CNL_PW_CTL_IDX_AUX_F,
2708 },
Rodrigo Vivia324fca2018-01-29 15:22:15 -08002709 },
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07002710};
2711
Imre Deak67ca07e2018-06-26 17:22:32 +03002712static const struct i915_power_well_ops icl_combo_phy_aux_power_well_ops = {
2713 .sync_hw = hsw_power_well_sync_hw,
2714 .enable = icl_combo_phy_aux_power_well_enable,
2715 .disable = icl_combo_phy_aux_power_well_disable,
2716 .is_enabled = hsw_power_well_enabled,
2717};
2718
Imre Deak75e39682018-08-06 12:58:39 +03002719static const struct i915_power_well_regs icl_aux_power_well_regs = {
2720 .bios = ICL_PWR_WELL_CTL_AUX1,
2721 .driver = ICL_PWR_WELL_CTL_AUX2,
2722 .debug = ICL_PWR_WELL_CTL_AUX4,
2723};
2724
2725static const struct i915_power_well_regs icl_ddi_power_well_regs = {
2726 .bios = ICL_PWR_WELL_CTL_DDI1,
2727 .driver = ICL_PWR_WELL_CTL_DDI2,
2728 .debug = ICL_PWR_WELL_CTL_DDI4,
2729};
2730
Imre Deakf28ec6f2018-08-06 12:58:37 +03002731static const struct i915_power_well_desc icl_power_wells[] = {
Imre Deak67ca07e2018-06-26 17:22:32 +03002732 {
2733 .name = "always-on",
2734 .always_on = 1,
2735 .domains = POWER_DOMAIN_MASK,
2736 .ops = &i9xx_always_on_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002737 .id = DISP_PW_ID_NONE,
Imre Deak67ca07e2018-06-26 17:22:32 +03002738 },
2739 {
2740 .name = "power well 1",
2741 /* Handled by the DMC firmware */
2742 .domains = 0,
2743 .ops = &hsw_power_well_ops,
Imre Deakd9fcdc82018-08-06 12:58:42 +03002744 .id = SKL_DISP_PW_1,
Imre Deakae9b06c2018-08-06 12:58:34 +03002745 {
Imre Deak75e39682018-08-06 12:58:39 +03002746 .hsw.regs = &hsw_power_well_regs,
2747 .hsw.idx = ICL_PW_CTL_IDX_PW_1,
Imre Deakae9b06c2018-08-06 12:58:34 +03002748 .hsw.has_fuses = true,
2749 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002750 },
2751 {
Imre Deakc4f22402018-11-02 20:22:00 +02002752 .name = "DC off",
2753 .domains = ICL_DISPLAY_DC_OFF_POWER_DOMAINS,
2754 .ops = &gen9_dc_off_power_well_ops,
2755 .id = DISP_PW_ID_NONE,
2756 },
2757 {
Imre Deak67ca07e2018-06-26 17:22:32 +03002758 .name = "power well 2",
2759 .domains = ICL_PW_2_POWER_DOMAINS,
2760 .ops = &hsw_power_well_ops,
Imre Deakd9fcdc82018-08-06 12:58:42 +03002761 .id = SKL_DISP_PW_2,
Imre Deakae9b06c2018-08-06 12:58:34 +03002762 {
Imre Deak75e39682018-08-06 12:58:39 +03002763 .hsw.regs = &hsw_power_well_regs,
2764 .hsw.idx = ICL_PW_CTL_IDX_PW_2,
Imre Deakae9b06c2018-08-06 12:58:34 +03002765 .hsw.has_fuses = true,
2766 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002767 },
2768 {
Imre Deak67ca07e2018-06-26 17:22:32 +03002769 .name = "power well 3",
2770 .domains = ICL_PW_3_POWER_DOMAINS,
2771 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002772 .id = DISP_PW_ID_NONE,
Imre Deakae9b06c2018-08-06 12:58:34 +03002773 {
Imre Deak75e39682018-08-06 12:58:39 +03002774 .hsw.regs = &hsw_power_well_regs,
2775 .hsw.idx = ICL_PW_CTL_IDX_PW_3,
Imre Deakae9b06c2018-08-06 12:58:34 +03002776 .hsw.irq_pipe_mask = BIT(PIPE_B),
2777 .hsw.has_vga = true,
2778 .hsw.has_fuses = true,
2779 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002780 },
2781 {
2782 .name = "DDI A IO",
2783 .domains = ICL_DDI_IO_A_POWER_DOMAINS,
2784 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002785 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002786 {
2787 .hsw.regs = &icl_ddi_power_well_regs,
2788 .hsw.idx = ICL_PW_CTL_IDX_DDI_A,
2789 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002790 },
2791 {
2792 .name = "DDI B IO",
2793 .domains = ICL_DDI_IO_B_POWER_DOMAINS,
2794 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002795 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002796 {
2797 .hsw.regs = &icl_ddi_power_well_regs,
2798 .hsw.idx = ICL_PW_CTL_IDX_DDI_B,
2799 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002800 },
2801 {
2802 .name = "DDI C IO",
2803 .domains = ICL_DDI_IO_C_POWER_DOMAINS,
2804 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002805 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002806 {
2807 .hsw.regs = &icl_ddi_power_well_regs,
2808 .hsw.idx = ICL_PW_CTL_IDX_DDI_C,
2809 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002810 },
2811 {
2812 .name = "DDI D IO",
2813 .domains = ICL_DDI_IO_D_POWER_DOMAINS,
2814 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002815 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002816 {
2817 .hsw.regs = &icl_ddi_power_well_regs,
2818 .hsw.idx = ICL_PW_CTL_IDX_DDI_D,
2819 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002820 },
2821 {
2822 .name = "DDI E IO",
2823 .domains = ICL_DDI_IO_E_POWER_DOMAINS,
2824 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002825 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002826 {
2827 .hsw.regs = &icl_ddi_power_well_regs,
2828 .hsw.idx = ICL_PW_CTL_IDX_DDI_E,
2829 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002830 },
2831 {
2832 .name = "DDI F IO",
2833 .domains = ICL_DDI_IO_F_POWER_DOMAINS,
2834 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002835 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002836 {
2837 .hsw.regs = &icl_ddi_power_well_regs,
2838 .hsw.idx = ICL_PW_CTL_IDX_DDI_F,
2839 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002840 },
2841 {
2842 .name = "AUX A",
2843 .domains = ICL_AUX_A_IO_POWER_DOMAINS,
2844 .ops = &icl_combo_phy_aux_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002845 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002846 {
2847 .hsw.regs = &icl_aux_power_well_regs,
2848 .hsw.idx = ICL_PW_CTL_IDX_AUX_A,
2849 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002850 },
2851 {
2852 .name = "AUX B",
2853 .domains = ICL_AUX_B_IO_POWER_DOMAINS,
2854 .ops = &icl_combo_phy_aux_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002855 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002856 {
2857 .hsw.regs = &icl_aux_power_well_regs,
2858 .hsw.idx = ICL_PW_CTL_IDX_AUX_B,
2859 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002860 },
2861 {
2862 .name = "AUX C",
2863 .domains = ICL_AUX_C_IO_POWER_DOMAINS,
2864 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002865 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002866 {
2867 .hsw.regs = &icl_aux_power_well_regs,
2868 .hsw.idx = ICL_PW_CTL_IDX_AUX_C,
2869 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002870 },
2871 {
2872 .name = "AUX D",
2873 .domains = ICL_AUX_D_IO_POWER_DOMAINS,
2874 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002875 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002876 {
2877 .hsw.regs = &icl_aux_power_well_regs,
2878 .hsw.idx = ICL_PW_CTL_IDX_AUX_D,
2879 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002880 },
2881 {
2882 .name = "AUX E",
2883 .domains = ICL_AUX_E_IO_POWER_DOMAINS,
2884 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002885 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002886 {
2887 .hsw.regs = &icl_aux_power_well_regs,
2888 .hsw.idx = ICL_PW_CTL_IDX_AUX_E,
2889 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002890 },
2891 {
2892 .name = "AUX F",
2893 .domains = ICL_AUX_F_IO_POWER_DOMAINS,
2894 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002895 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002896 {
2897 .hsw.regs = &icl_aux_power_well_regs,
2898 .hsw.idx = ICL_PW_CTL_IDX_AUX_F,
2899 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002900 },
2901 {
2902 .name = "AUX TBT1",
2903 .domains = ICL_AUX_TBT1_IO_POWER_DOMAINS,
2904 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002905 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002906 {
2907 .hsw.regs = &icl_aux_power_well_regs,
2908 .hsw.idx = ICL_PW_CTL_IDX_AUX_TBT1,
2909 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002910 },
2911 {
2912 .name = "AUX TBT2",
2913 .domains = ICL_AUX_TBT2_IO_POWER_DOMAINS,
2914 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002915 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002916 {
2917 .hsw.regs = &icl_aux_power_well_regs,
2918 .hsw.idx = ICL_PW_CTL_IDX_AUX_TBT2,
2919 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002920 },
2921 {
2922 .name = "AUX TBT3",
2923 .domains = ICL_AUX_TBT3_IO_POWER_DOMAINS,
2924 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002925 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002926 {
2927 .hsw.regs = &icl_aux_power_well_regs,
2928 .hsw.idx = ICL_PW_CTL_IDX_AUX_TBT3,
2929 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002930 },
2931 {
2932 .name = "AUX TBT4",
2933 .domains = ICL_AUX_TBT4_IO_POWER_DOMAINS,
2934 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002935 .id = DISP_PW_ID_NONE,
Imre Deak75e39682018-08-06 12:58:39 +03002936 {
2937 .hsw.regs = &icl_aux_power_well_regs,
2938 .hsw.idx = ICL_PW_CTL_IDX_AUX_TBT4,
2939 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002940 },
2941 {
2942 .name = "power well 4",
2943 .domains = ICL_PW_4_POWER_DOMAINS,
2944 .ops = &hsw_power_well_ops,
Imre Deak4739a9d2018-08-06 12:58:40 +03002945 .id = DISP_PW_ID_NONE,
Imre Deakae9b06c2018-08-06 12:58:34 +03002946 {
Imre Deak75e39682018-08-06 12:58:39 +03002947 .hsw.regs = &hsw_power_well_regs,
2948 .hsw.idx = ICL_PW_CTL_IDX_PW_4,
Imre Deakae9b06c2018-08-06 12:58:34 +03002949 .hsw.has_fuses = true,
2950 .hsw.irq_pipe_mask = BIT(PIPE_C),
2951 },
Imre Deak67ca07e2018-06-26 17:22:32 +03002952 },
2953};
2954
Imre Deak1b0e3a02015-11-05 23:04:11 +02002955static int
2956sanitize_disable_power_well_option(const struct drm_i915_private *dev_priv,
2957 int disable_power_well)
2958{
2959 if (disable_power_well >= 0)
2960 return !!disable_power_well;
2961
Imre Deak1b0e3a02015-11-05 23:04:11 +02002962 return 1;
2963}
2964
Imre Deaka37baf32016-02-29 22:49:03 +02002965static uint32_t get_allowed_dc_mask(const struct drm_i915_private *dev_priv,
2966 int enable_dc)
2967{
2968 uint32_t mask;
2969 int requested_dc;
2970 int max_dc;
2971
Imre Deak67ca07e2018-06-26 17:22:32 +03002972 if (IS_GEN9_BC(dev_priv) || INTEL_INFO(dev_priv)->gen >= 10) {
Imre Deaka37baf32016-02-29 22:49:03 +02002973 max_dc = 2;
2974 mask = 0;
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02002975 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deaka37baf32016-02-29 22:49:03 +02002976 max_dc = 1;
2977 /*
2978 * DC9 has a separate HW flow from the rest of the DC states,
2979 * not depending on the DMC firmware. It's needed by system
2980 * suspend/resume, so allow it unconditionally.
2981 */
2982 mask = DC_STATE_EN_DC9;
2983 } else {
2984 max_dc = 0;
2985 mask = 0;
2986 }
2987
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002988 if (!i915_modparams.disable_power_well)
Imre Deak66e2c4c2016-02-29 22:49:04 +02002989 max_dc = 0;
2990
Imre Deaka37baf32016-02-29 22:49:03 +02002991 if (enable_dc >= 0 && enable_dc <= max_dc) {
2992 requested_dc = enable_dc;
2993 } else if (enable_dc == -1) {
2994 requested_dc = max_dc;
2995 } else if (enable_dc > max_dc && enable_dc <= 2) {
2996 DRM_DEBUG_KMS("Adjusting requested max DC state (%d->%d)\n",
2997 enable_dc, max_dc);
2998 requested_dc = max_dc;
2999 } else {
3000 DRM_ERROR("Unexpected value for enable_dc (%d)\n", enable_dc);
3001 requested_dc = max_dc;
3002 }
3003
3004 if (requested_dc > 1)
3005 mask |= DC_STATE_EN_UPTO_DC6;
3006 if (requested_dc > 0)
3007 mask |= DC_STATE_EN_UPTO_DC5;
3008
3009 DRM_DEBUG_KMS("Allowed DC state mask %02x\n", mask);
3010
3011 return mask;
3012}
3013
Imre Deakf28ec6f2018-08-06 12:58:37 +03003014static int
3015__set_power_wells(struct i915_power_domains *power_domains,
3016 const struct i915_power_well_desc *power_well_descs,
3017 int power_well_count)
Imre Deak21792c62017-07-11 23:42:33 +03003018{
Imre Deakf28ec6f2018-08-06 12:58:37 +03003019 u64 power_well_ids = 0;
Imre Deak21792c62017-07-11 23:42:33 +03003020 int i;
3021
Imre Deakf28ec6f2018-08-06 12:58:37 +03003022 power_domains->power_well_count = power_well_count;
3023 power_domains->power_wells =
3024 kcalloc(power_well_count,
3025 sizeof(*power_domains->power_wells),
3026 GFP_KERNEL);
3027 if (!power_domains->power_wells)
3028 return -ENOMEM;
3029
3030 for (i = 0; i < power_well_count; i++) {
3031 enum i915_power_well_id id = power_well_descs[i].id;
3032
3033 power_domains->power_wells[i].desc = &power_well_descs[i];
Imre Deak21792c62017-07-11 23:42:33 +03003034
Imre Deak4739a9d2018-08-06 12:58:40 +03003035 if (id == DISP_PW_ID_NONE)
3036 continue;
3037
Imre Deak21792c62017-07-11 23:42:33 +03003038 WARN_ON(id >= sizeof(power_well_ids) * 8);
3039 WARN_ON(power_well_ids & BIT_ULL(id));
3040 power_well_ids |= BIT_ULL(id);
3041 }
Imre Deakf28ec6f2018-08-06 12:58:37 +03003042
3043 return 0;
Imre Deak21792c62017-07-11 23:42:33 +03003044}
3045
Imre Deakf28ec6f2018-08-06 12:58:37 +03003046#define set_power_wells(power_domains, __power_well_descs) \
3047 __set_power_wells(power_domains, __power_well_descs, \
3048 ARRAY_SIZE(__power_well_descs))
Daniel Vetter9c065a72014-09-30 10:56:38 +02003049
Daniel Vettere4e76842014-09-30 10:56:42 +02003050/**
3051 * intel_power_domains_init - initializes the power domain structures
3052 * @dev_priv: i915 device instance
3053 *
3054 * Initializes the power domain structures for @dev_priv depending upon the
3055 * supported platform.
3056 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02003057int intel_power_domains_init(struct drm_i915_private *dev_priv)
3058{
3059 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deakf28ec6f2018-08-06 12:58:37 +03003060 int err;
Daniel Vetter9c065a72014-09-30 10:56:38 +02003061
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003062 i915_modparams.disable_power_well =
3063 sanitize_disable_power_well_option(dev_priv,
3064 i915_modparams.disable_power_well);
3065 dev_priv->csr.allowed_dc_mask =
3066 get_allowed_dc_mask(dev_priv, i915_modparams.enable_dc);
Imre Deak1b0e3a02015-11-05 23:04:11 +02003067
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02003068 BUILD_BUG_ON(POWER_DOMAIN_NUM > 64);
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +01003069
Daniel Vetter9c065a72014-09-30 10:56:38 +02003070 mutex_init(&power_domains->lock);
3071
3072 /*
3073 * The enabling order will be from lower to higher indexed wells,
3074 * the disabling order is reversed.
3075 */
Imre Deak67ca07e2018-06-26 17:22:32 +03003076 if (IS_ICELAKE(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003077 err = set_power_wells(power_domains, icl_power_wells);
Imre Deak67ca07e2018-06-26 17:22:32 +03003078 } else if (IS_HASWELL(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003079 err = set_power_wells(power_domains, hsw_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03003080 } else if (IS_BROADWELL(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003081 err = set_power_wells(power_domains, bdw_power_wells);
Rodrigo Vivib976dc52017-01-23 10:32:37 -08003082 } else if (IS_GEN9_BC(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003083 err = set_power_wells(power_domains, skl_power_wells);
Ville Syrjälä8bcd3dd2017-06-06 13:30:39 -07003084 } else if (IS_CANNONLAKE(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003085 err = set_power_wells(power_domains, cnl_power_wells);
Rodrigo Vivia324fca2018-01-29 15:22:15 -08003086
3087 /*
Rodrigo Vivi9787e832018-01-29 15:22:22 -08003088 * DDI and Aux IO are getting enabled for all ports
Rodrigo Vivia324fca2018-01-29 15:22:15 -08003089 * regardless the presence or use. So, in order to avoid
Rodrigo Vivi9787e832018-01-29 15:22:22 -08003090 * timeouts, lets remove them from the list
Rodrigo Vivia324fca2018-01-29 15:22:15 -08003091 * for the SKUs without port F.
3092 */
3093 if (!IS_CNL_WITH_PORT_F(dev_priv))
Rodrigo Vivi9787e832018-01-29 15:22:22 -08003094 power_domains->power_well_count -= 2;
Rodrigo Vivia324fca2018-01-29 15:22:15 -08003095
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03003096 } else if (IS_BROXTON(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003097 err = set_power_wells(power_domains, bxt_power_wells);
Ander Conselvan de Oliveira0d039262016-12-02 10:23:50 +02003098 } else if (IS_GEMINILAKE(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003099 err = set_power_wells(power_domains, glk_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03003100 } else if (IS_CHERRYVIEW(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003101 err = set_power_wells(power_domains, chv_power_wells);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03003102 } else if (IS_VALLEYVIEW(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003103 err = set_power_wells(power_domains, vlv_power_wells);
Ville Syrjälä2ee0da12017-06-01 17:36:16 +03003104 } else if (IS_I830(dev_priv)) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003105 err = set_power_wells(power_domains, i830_power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003106 } else {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003107 err = set_power_wells(power_domains, i9xx_always_on_power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003108 }
3109
Imre Deakf28ec6f2018-08-06 12:58:37 +03003110 return err;
3111}
Imre Deak21792c62017-07-11 23:42:33 +03003112
Imre Deakf28ec6f2018-08-06 12:58:37 +03003113/**
3114 * intel_power_domains_cleanup - clean up power domains resources
3115 * @dev_priv: i915 device instance
3116 *
3117 * Release any resources acquired by intel_power_domains_init()
3118 */
3119void intel_power_domains_cleanup(struct drm_i915_private *dev_priv)
3120{
3121 kfree(dev_priv->power_domains.power_wells);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003122}
3123
Imre Deak30eade12015-11-04 19:24:13 +02003124static void intel_power_domains_sync_hw(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02003125{
3126 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3127 struct i915_power_well *power_well;
Daniel Vetter9c065a72014-09-30 10:56:38 +02003128
3129 mutex_lock(&power_domains->lock);
Imre Deak75ccb2e2017-02-17 17:39:43 +02003130 for_each_power_well(dev_priv, power_well) {
Imre Deakf28ec6f2018-08-06 12:58:37 +03003131 power_well->desc->ops->sync_hw(dev_priv, power_well);
3132 power_well->hw_enabled =
3133 power_well->desc->ops->is_enabled(dev_priv, power_well);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003134 }
3135 mutex_unlock(&power_domains->lock);
3136}
3137
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303138static inline
3139bool intel_dbuf_slice_set(struct drm_i915_private *dev_priv,
3140 i915_reg_t reg, bool enable)
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003141{
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303142 u32 val, status;
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003143
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303144 val = I915_READ(reg);
3145 val = enable ? (val | DBUF_POWER_REQUEST) : (val & ~DBUF_POWER_REQUEST);
3146 I915_WRITE(reg, val);
3147 POSTING_READ(reg);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003148 udelay(10);
3149
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303150 status = I915_READ(reg) & DBUF_POWER_STATE;
3151 if ((enable && !status) || (!enable && status)) {
3152 DRM_ERROR("DBus power %s timeout!\n",
3153 enable ? "enable" : "disable");
3154 return false;
3155 }
3156 return true;
3157}
3158
3159static void gen9_dbuf_enable(struct drm_i915_private *dev_priv)
3160{
3161 intel_dbuf_slice_set(dev_priv, DBUF_CTL, true);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003162}
3163
3164static void gen9_dbuf_disable(struct drm_i915_private *dev_priv)
3165{
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303166 intel_dbuf_slice_set(dev_priv, DBUF_CTL, false);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003167}
3168
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303169static u8 intel_dbuf_max_slices(struct drm_i915_private *dev_priv)
3170{
3171 if (INTEL_GEN(dev_priv) < 11)
3172 return 1;
3173 return 2;
3174}
3175
3176void icl_dbuf_slices_update(struct drm_i915_private *dev_priv,
3177 u8 req_slices)
3178{
Mika Kuoppalaa2261232018-11-09 16:09:23 +02003179 const u8 hw_enabled_slices = dev_priv->wm.skl_hw.ddb.enabled_slices;
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303180 bool ret;
3181
3182 if (req_slices > intel_dbuf_max_slices(dev_priv)) {
3183 DRM_ERROR("Invalid number of dbuf slices requested\n");
3184 return;
3185 }
3186
3187 if (req_slices == hw_enabled_slices || req_slices == 0)
3188 return;
3189
Mahesh Kumaraa9664f2018-04-26 19:55:16 +05303190 if (req_slices > hw_enabled_slices)
3191 ret = intel_dbuf_slice_set(dev_priv, DBUF_CTL_S2, true);
3192 else
3193 ret = intel_dbuf_slice_set(dev_priv, DBUF_CTL_S2, false);
3194
3195 if (ret)
3196 dev_priv->wm.skl_hw.ddb.enabled_slices = req_slices;
3197}
3198
Mahesh Kumar746edf82018-02-05 13:40:44 -02003199static void icl_dbuf_enable(struct drm_i915_private *dev_priv)
3200{
3201 I915_WRITE(DBUF_CTL_S1, I915_READ(DBUF_CTL_S1) | DBUF_POWER_REQUEST);
3202 I915_WRITE(DBUF_CTL_S2, I915_READ(DBUF_CTL_S2) | DBUF_POWER_REQUEST);
3203 POSTING_READ(DBUF_CTL_S2);
3204
3205 udelay(10);
3206
3207 if (!(I915_READ(DBUF_CTL_S1) & DBUF_POWER_STATE) ||
3208 !(I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE))
3209 DRM_ERROR("DBuf power enable timeout\n");
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303210 else
3211 dev_priv->wm.skl_hw.ddb.enabled_slices = 2;
Mahesh Kumar746edf82018-02-05 13:40:44 -02003212}
3213
3214static void icl_dbuf_disable(struct drm_i915_private *dev_priv)
3215{
3216 I915_WRITE(DBUF_CTL_S1, I915_READ(DBUF_CTL_S1) & ~DBUF_POWER_REQUEST);
3217 I915_WRITE(DBUF_CTL_S2, I915_READ(DBUF_CTL_S2) & ~DBUF_POWER_REQUEST);
3218 POSTING_READ(DBUF_CTL_S2);
3219
3220 udelay(10);
3221
3222 if ((I915_READ(DBUF_CTL_S1) & DBUF_POWER_STATE) ||
3223 (I915_READ(DBUF_CTL_S2) & DBUF_POWER_STATE))
3224 DRM_ERROR("DBuf power disable timeout!\n");
Mahesh Kumar74bd8002018-04-26 19:55:15 +05303225 else
3226 dev_priv->wm.skl_hw.ddb.enabled_slices = 0;
Mahesh Kumar746edf82018-02-05 13:40:44 -02003227}
3228
Mahesh Kumar4cb45852018-02-05 13:40:45 -02003229static void icl_mbus_init(struct drm_i915_private *dev_priv)
3230{
3231 uint32_t val;
3232
3233 val = MBUS_ABOX_BT_CREDIT_POOL1(16) |
3234 MBUS_ABOX_BT_CREDIT_POOL2(16) |
3235 MBUS_ABOX_B_CREDIT(1) |
3236 MBUS_ABOX_BW_CREDIT(1);
3237
3238 I915_WRITE(MBUS_ABOX_CTL, val);
3239}
3240
Imre Deak73dfc222015-11-17 17:33:53 +02003241static void skl_display_core_init(struct drm_i915_private *dev_priv,
Imre Deak443a93a2016-04-04 15:42:57 +03003242 bool resume)
Imre Deak73dfc222015-11-17 17:33:53 +02003243{
3244 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03003245 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02003246 uint32_t val;
3247
Imre Deakd26fa1d2015-11-04 19:24:17 +02003248 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3249
Imre Deak73dfc222015-11-17 17:33:53 +02003250 /* enable PCH reset handshake */
3251 val = I915_READ(HSW_NDE_RSTWRN_OPT);
3252 I915_WRITE(HSW_NDE_RSTWRN_OPT, val | RESET_PCH_HANDSHAKE_ENABLE);
3253
3254 /* enable PG1 and Misc I/O */
3255 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03003256
3257 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3258 intel_power_well_enable(dev_priv, well);
3259
3260 well = lookup_power_well(dev_priv, SKL_DISP_PW_MISC_IO);
3261 intel_power_well_enable(dev_priv, well);
3262
Imre Deak73dfc222015-11-17 17:33:53 +02003263 mutex_unlock(&power_domains->lock);
3264
Imre Deak73dfc222015-11-17 17:33:53 +02003265 skl_init_cdclk(dev_priv);
3266
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003267 gen9_dbuf_enable(dev_priv);
3268
Ville Syrjälä9f7eb312016-05-13 23:41:29 +03003269 if (resume && dev_priv->csr.dmc_payload)
Imre Deak2abc5252016-03-04 21:57:41 +02003270 intel_csr_load_program(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02003271}
3272
3273static void skl_display_core_uninit(struct drm_i915_private *dev_priv)
3274{
3275 struct i915_power_domains *power_domains = &dev_priv->power_domains;
Imre Deak443a93a2016-04-04 15:42:57 +03003276 struct i915_power_well *well;
Imre Deak73dfc222015-11-17 17:33:53 +02003277
Imre Deakd26fa1d2015-11-04 19:24:17 +02003278 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3279
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003280 gen9_dbuf_disable(dev_priv);
3281
Imre Deak73dfc222015-11-17 17:33:53 +02003282 skl_uninit_cdclk(dev_priv);
3283
3284 /* The spec doesn't call for removing the reset handshake flag */
3285 /* disable PG1 and Misc I/O */
Imre Deak443a93a2016-04-04 15:42:57 +03003286
Imre Deak73dfc222015-11-17 17:33:53 +02003287 mutex_lock(&power_domains->lock);
Imre Deak443a93a2016-04-04 15:42:57 +03003288
Imre Deakedfda8e2017-06-29 18:36:59 +03003289 /*
3290 * BSpec says to keep the MISC IO power well enabled here, only
3291 * remove our request for power well 1.
Imre Deak42d93662017-06-29 18:37:01 +03003292 * Note that even though the driver's request is removed power well 1
3293 * may stay enabled after this due to DMC's own request on it.
Imre Deakedfda8e2017-06-29 18:36:59 +03003294 */
Imre Deak443a93a2016-04-04 15:42:57 +03003295 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3296 intel_power_well_disable(dev_priv, well);
3297
Imre Deak73dfc222015-11-17 17:33:53 +02003298 mutex_unlock(&power_domains->lock);
Imre Deak846c6b22017-06-29 18:36:58 +03003299
3300 usleep_range(10, 30); /* 10 us delay per Bspec */
Imre Deak73dfc222015-11-17 17:33:53 +02003301}
3302
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003303void bxt_display_core_init(struct drm_i915_private *dev_priv,
3304 bool resume)
3305{
3306 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3307 struct i915_power_well *well;
3308 uint32_t val;
3309
3310 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3311
3312 /*
3313 * NDE_RSTWRN_OPT RST PCH Handshake En must always be 0b on BXT
3314 * or else the reset will hang because there is no PCH to respond.
3315 * Move the handshake programming to initialization sequence.
3316 * Previously was left up to BIOS.
3317 */
3318 val = I915_READ(HSW_NDE_RSTWRN_OPT);
3319 val &= ~RESET_PCH_HANDSHAKE_ENABLE;
3320 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
3321
3322 /* Enable PG1 */
3323 mutex_lock(&power_domains->lock);
3324
3325 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3326 intel_power_well_enable(dev_priv, well);
3327
3328 mutex_unlock(&power_domains->lock);
3329
Imre Deak324513c2016-06-13 16:44:36 +03003330 bxt_init_cdclk(dev_priv);
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003331
3332 gen9_dbuf_enable(dev_priv);
3333
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003334 if (resume && dev_priv->csr.dmc_payload)
3335 intel_csr_load_program(dev_priv);
3336}
3337
3338void bxt_display_core_uninit(struct drm_i915_private *dev_priv)
3339{
3340 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3341 struct i915_power_well *well;
3342
3343 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3344
Ville Syrjälä70c2c182016-05-13 23:41:30 +03003345 gen9_dbuf_disable(dev_priv);
3346
Imre Deak324513c2016-06-13 16:44:36 +03003347 bxt_uninit_cdclk(dev_priv);
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003348
3349 /* The spec doesn't call for removing the reset handshake flag */
3350
Imre Deak42d93662017-06-29 18:37:01 +03003351 /*
3352 * Disable PW1 (PG1).
3353 * Note that even though the driver's request is removed power well 1
3354 * may stay enabled after this due to DMC's own request on it.
3355 */
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003356 mutex_lock(&power_domains->lock);
3357
3358 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3359 intel_power_well_disable(dev_priv, well);
3360
3361 mutex_unlock(&power_domains->lock);
Imre Deak846c6b22017-06-29 18:36:58 +03003362
3363 usleep_range(10, 30); /* 10 us delay per Bspec */
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003364}
3365
Paulo Zanonie0b8acf2017-08-21 17:03:55 -07003366enum {
3367 PROCMON_0_85V_DOT_0,
3368 PROCMON_0_95V_DOT_0,
3369 PROCMON_0_95V_DOT_1,
3370 PROCMON_1_05V_DOT_0,
3371 PROCMON_1_05V_DOT_1,
3372};
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003373
3374static const struct cnl_procmon {
3375 u32 dw1, dw9, dw10;
Paulo Zanonie0b8acf2017-08-21 17:03:55 -07003376} cnl_procmon_values[] = {
3377 [PROCMON_0_85V_DOT_0] =
3378 { .dw1 = 0x00000000, .dw9 = 0x62AB67BB, .dw10 = 0x51914F96, },
3379 [PROCMON_0_95V_DOT_0] =
3380 { .dw1 = 0x00000000, .dw9 = 0x86E172C7, .dw10 = 0x77CA5EAB, },
3381 [PROCMON_0_95V_DOT_1] =
3382 { .dw1 = 0x00000000, .dw9 = 0x93F87FE1, .dw10 = 0x8AE871C5, },
3383 [PROCMON_1_05V_DOT_0] =
3384 { .dw1 = 0x00000000, .dw9 = 0x98FA82DD, .dw10 = 0x89E46DC1, },
3385 [PROCMON_1_05V_DOT_1] =
3386 { .dw1 = 0x00440000, .dw9 = 0x9A00AB25, .dw10 = 0x8AE38FF1, },
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003387};
3388
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003389/*
3390 * CNL has just one set of registers, while ICL has two sets: one for port A and
3391 * the other for port B. The CNL registers are equivalent to the ICL port A
3392 * registers, that's why we call the ICL macros even though the function has CNL
3393 * on its name.
3394 */
3395static void cnl_set_procmon_ref_values(struct drm_i915_private *dev_priv,
3396 enum port port)
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003397{
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003398 const struct cnl_procmon *procmon;
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003399 u32 val;
3400
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003401 val = I915_READ(ICL_PORT_COMP_DW3(port));
Paulo Zanonie0b8acf2017-08-21 17:03:55 -07003402 switch (val & (PROCESS_INFO_MASK | VOLTAGE_INFO_MASK)) {
3403 default:
3404 MISSING_CASE(val);
Gustavo A. R. Silvaf0d759f2018-06-28 17:35:41 -05003405 /* fall through */
Paulo Zanonie0b8acf2017-08-21 17:03:55 -07003406 case VOLTAGE_INFO_0_85V | PROCESS_INFO_DOT_0:
3407 procmon = &cnl_procmon_values[PROCMON_0_85V_DOT_0];
3408 break;
3409 case VOLTAGE_INFO_0_95V | PROCESS_INFO_DOT_0:
3410 procmon = &cnl_procmon_values[PROCMON_0_95V_DOT_0];
3411 break;
3412 case VOLTAGE_INFO_0_95V | PROCESS_INFO_DOT_1:
3413 procmon = &cnl_procmon_values[PROCMON_0_95V_DOT_1];
3414 break;
3415 case VOLTAGE_INFO_1_05V | PROCESS_INFO_DOT_0:
3416 procmon = &cnl_procmon_values[PROCMON_1_05V_DOT_0];
3417 break;
3418 case VOLTAGE_INFO_1_05V | PROCESS_INFO_DOT_1:
3419 procmon = &cnl_procmon_values[PROCMON_1_05V_DOT_1];
3420 break;
3421 }
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003422
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003423 val = I915_READ(ICL_PORT_COMP_DW1(port));
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003424 val &= ~((0xff << 16) | 0xff);
3425 val |= procmon->dw1;
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003426 I915_WRITE(ICL_PORT_COMP_DW1(port), val);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003427
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003428 I915_WRITE(ICL_PORT_COMP_DW9(port), procmon->dw9);
3429 I915_WRITE(ICL_PORT_COMP_DW10(port), procmon->dw10);
Paulo Zanoniade5ee72017-08-21 17:03:56 -07003430}
3431
3432static void cnl_display_core_init(struct drm_i915_private *dev_priv, bool resume)
3433{
3434 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3435 struct i915_power_well *well;
3436 u32 val;
3437
3438 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3439
3440 /* 1. Enable PCH Reset Handshake */
3441 val = I915_READ(HSW_NDE_RSTWRN_OPT);
3442 val |= RESET_PCH_HANDSHAKE_ENABLE;
3443 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
3444
3445 /* 2. Enable Comp */
3446 val = I915_READ(CHICKEN_MISC_2);
3447 val &= ~CNL_COMP_PWR_DOWN;
3448 I915_WRITE(CHICKEN_MISC_2, val);
3449
Paulo Zanoni62d4a5e2018-02-05 13:40:41 -02003450 /* Dummy PORT_A to get the correct CNL register from the ICL macro */
3451 cnl_set_procmon_ref_values(dev_priv, PORT_A);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003452
3453 val = I915_READ(CNL_PORT_COMP_DW0);
3454 val |= COMP_INIT;
3455 I915_WRITE(CNL_PORT_COMP_DW0, val);
3456
3457 /* 3. */
3458 val = I915_READ(CNL_PORT_CL1CM_DW5);
3459 val |= CL_POWER_DOWN_ENABLE;
3460 I915_WRITE(CNL_PORT_CL1CM_DW5, val);
3461
Imre Deakb38131f2017-06-29 18:37:02 +03003462 /*
3463 * 4. Enable Power Well 1 (PG1).
3464 * The AUX IO power wells will be enabled on demand.
3465 */
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003466 mutex_lock(&power_domains->lock);
3467 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3468 intel_power_well_enable(dev_priv, well);
3469 mutex_unlock(&power_domains->lock);
3470
3471 /* 5. Enable CD clock */
3472 cnl_init_cdclk(dev_priv);
3473
3474 /* 6. Enable DBUF */
3475 gen9_dbuf_enable(dev_priv);
Imre Deak57522c42017-10-03 12:51:58 +03003476
3477 if (resume && dev_priv->csr.dmc_payload)
3478 intel_csr_load_program(dev_priv);
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003479}
3480
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003481static void cnl_display_core_uninit(struct drm_i915_private *dev_priv)
3482{
3483 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3484 struct i915_power_well *well;
3485 u32 val;
3486
3487 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3488
3489 /* 1. Disable all display engine functions -> aready done */
3490
3491 /* 2. Disable DBUF */
3492 gen9_dbuf_disable(dev_priv);
3493
3494 /* 3. Disable CD clock */
3495 cnl_uninit_cdclk(dev_priv);
3496
Imre Deakb38131f2017-06-29 18:37:02 +03003497 /*
3498 * 4. Disable Power Well 1 (PG1).
3499 * The AUX IO power wells are toggled on demand, so they are already
3500 * disabled at this point.
3501 */
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003502 mutex_lock(&power_domains->lock);
3503 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
3504 intel_power_well_disable(dev_priv, well);
3505 mutex_unlock(&power_domains->lock);
3506
Imre Deak846c6b22017-06-29 18:36:58 +03003507 usleep_range(10, 30); /* 10 us delay per Bspec */
3508
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003509 /* 5. Disable Comp */
3510 val = I915_READ(CHICKEN_MISC_2);
Paulo Zanoni746a5172017-07-14 14:52:28 -03003511 val |= CNL_COMP_PWR_DOWN;
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003512 I915_WRITE(CHICKEN_MISC_2, val);
3513}
3514
Paulo Zanoniad186f32018-02-05 13:40:43 -02003515static void icl_display_core_init(struct drm_i915_private *dev_priv,
3516 bool resume)
3517{
Imre Deak67ca07e2018-06-26 17:22:32 +03003518 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3519 struct i915_power_well *well;
Paulo Zanoniad186f32018-02-05 13:40:43 -02003520 enum port port;
3521 u32 val;
3522
3523 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3524
3525 /* 1. Enable PCH reset handshake. */
3526 val = I915_READ(HSW_NDE_RSTWRN_OPT);
3527 val |= RESET_PCH_HANDSHAKE_ENABLE;
3528 I915_WRITE(HSW_NDE_RSTWRN_OPT, val);
3529
3530 for (port = PORT_A; port <= PORT_B; port++) {
3531 /* 2. Enable DDI combo PHY comp. */
3532 val = I915_READ(ICL_PHY_MISC(port));
3533 val &= ~ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN;
3534 I915_WRITE(ICL_PHY_MISC(port), val);
3535
3536 cnl_set_procmon_ref_values(dev_priv, port);
3537
3538 val = I915_READ(ICL_PORT_COMP_DW0(port));
3539 val |= COMP_INIT;
3540 I915_WRITE(ICL_PORT_COMP_DW0(port), val);
3541
3542 /* 3. Set power down enable. */
3543 val = I915_READ(ICL_PORT_CL_DW5(port));
3544 val |= CL_POWER_DOWN_ENABLE;
3545 I915_WRITE(ICL_PORT_CL_DW5(port), val);
3546 }
3547
Imre Deak67ca07e2018-06-26 17:22:32 +03003548 /*
3549 * 4. Enable Power Well 1 (PG1).
3550 * The AUX IO power wells will be enabled on demand.
3551 */
3552 mutex_lock(&power_domains->lock);
Imre Deakd9fcdc82018-08-06 12:58:42 +03003553 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
Imre Deak67ca07e2018-06-26 17:22:32 +03003554 intel_power_well_enable(dev_priv, well);
3555 mutex_unlock(&power_domains->lock);
Paulo Zanoniad186f32018-02-05 13:40:43 -02003556
3557 /* 5. Enable CDCLK. */
3558 icl_init_cdclk(dev_priv);
3559
3560 /* 6. Enable DBUF. */
Mahesh Kumar746edf82018-02-05 13:40:44 -02003561 icl_dbuf_enable(dev_priv);
Paulo Zanoniad186f32018-02-05 13:40:43 -02003562
3563 /* 7. Setup MBUS. */
Mahesh Kumar4cb45852018-02-05 13:40:45 -02003564 icl_mbus_init(dev_priv);
Anusha Srivatsa44459302018-08-27 17:38:44 -07003565
3566 if (resume && dev_priv->csr.dmc_payload)
3567 intel_csr_load_program(dev_priv);
Paulo Zanoniad186f32018-02-05 13:40:43 -02003568}
3569
3570static void icl_display_core_uninit(struct drm_i915_private *dev_priv)
3571{
Imre Deak67ca07e2018-06-26 17:22:32 +03003572 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3573 struct i915_power_well *well;
Paulo Zanoniad186f32018-02-05 13:40:43 -02003574 enum port port;
3575 u32 val;
3576
3577 gen9_set_dc_state(dev_priv, DC_STATE_DISABLE);
3578
3579 /* 1. Disable all display engine functions -> aready done */
3580
3581 /* 2. Disable DBUF */
Mahesh Kumar746edf82018-02-05 13:40:44 -02003582 icl_dbuf_disable(dev_priv);
Paulo Zanoniad186f32018-02-05 13:40:43 -02003583
3584 /* 3. Disable CD clock */
3585 icl_uninit_cdclk(dev_priv);
3586
Imre Deak67ca07e2018-06-26 17:22:32 +03003587 /*
3588 * 4. Disable Power Well 1 (PG1).
3589 * The AUX IO power wells are toggled on demand, so they are already
3590 * disabled at this point.
3591 */
3592 mutex_lock(&power_domains->lock);
Imre Deakd9fcdc82018-08-06 12:58:42 +03003593 well = lookup_power_well(dev_priv, SKL_DISP_PW_1);
Imre Deak67ca07e2018-06-26 17:22:32 +03003594 intel_power_well_disable(dev_priv, well);
3595 mutex_unlock(&power_domains->lock);
Paulo Zanoniad186f32018-02-05 13:40:43 -02003596
3597 /* 5. Disable Comp */
3598 for (port = PORT_A; port <= PORT_B; port++) {
3599 val = I915_READ(ICL_PHY_MISC(port));
3600 val |= ICL_PHY_MISC_DE_IO_COMP_PWR_DOWN;
3601 I915_WRITE(ICL_PHY_MISC(port), val);
3602 }
3603}
3604
Ville Syrjälä70722462015-04-10 18:21:28 +03003605static void chv_phy_control_init(struct drm_i915_private *dev_priv)
3606{
3607 struct i915_power_well *cmn_bc =
Imre Deak2183b492018-08-06 12:58:41 +03003608 lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
Ville Syrjälä70722462015-04-10 18:21:28 +03003609 struct i915_power_well *cmn_d =
Imre Deak2183b492018-08-06 12:58:41 +03003610 lookup_power_well(dev_priv, CHV_DISP_PW_DPIO_CMN_D);
Ville Syrjälä70722462015-04-10 18:21:28 +03003611
3612 /*
3613 * DISPLAY_PHY_CONTROL can get corrupted if read. As a
3614 * workaround never ever read DISPLAY_PHY_CONTROL, and
3615 * instead maintain a shadow copy ourselves. Use the actual
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003616 * power well state and lane status to reconstruct the
3617 * expected initial value.
Ville Syrjälä70722462015-04-10 18:21:28 +03003618 */
3619 dev_priv->chv_phy_control =
Ville Syrjäläbc284542015-05-26 20:22:38 +03003620 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY0) |
3621 PHY_LDO_SEQ_DELAY(PHY_LDO_DELAY_600NS, DPIO_PHY1) |
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003622 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH0) |
3623 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY0, DPIO_CH1) |
3624 PHY_CH_POWER_MODE(PHY_CH_DEEP_PSR, DPIO_PHY1, DPIO_CH0);
3625
3626 /*
3627 * If all lanes are disabled we leave the override disabled
3628 * with all power down bits cleared to match the state we
3629 * would use after disabling the port. Otherwise enable the
3630 * override and set the lane powerdown bits accding to the
3631 * current lane status.
3632 */
Imre Deakf28ec6f2018-08-06 12:58:37 +03003633 if (cmn_bc->desc->ops->is_enabled(dev_priv, cmn_bc)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003634 uint32_t status = I915_READ(DPLL(PIPE_A));
3635 unsigned int mask;
3636
3637 mask = status & DPLL_PORTB_READY_MASK;
3638 if (mask == 0xf)
3639 mask = 0x0;
3640 else
3641 dev_priv->chv_phy_control |=
3642 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH0);
3643
3644 dev_priv->chv_phy_control |=
3645 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH0);
3646
3647 mask = (status & DPLL_PORTC_READY_MASK) >> 4;
3648 if (mask == 0xf)
3649 mask = 0x0;
3650 else
3651 dev_priv->chv_phy_control |=
3652 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY0, DPIO_CH1);
3653
3654 dev_priv->chv_phy_control |=
3655 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY0, DPIO_CH1);
3656
Ville Syrjälä70722462015-04-10 18:21:28 +03003657 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY0);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03003658
3659 dev_priv->chv_phy_assert[DPIO_PHY0] = false;
3660 } else {
3661 dev_priv->chv_phy_assert[DPIO_PHY0] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003662 }
3663
Imre Deakf28ec6f2018-08-06 12:58:37 +03003664 if (cmn_d->desc->ops->is_enabled(dev_priv, cmn_d)) {
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003665 uint32_t status = I915_READ(DPIO_PHY_STATUS);
3666 unsigned int mask;
3667
3668 mask = status & DPLL_PORTD_READY_MASK;
3669
3670 if (mask == 0xf)
3671 mask = 0x0;
3672 else
3673 dev_priv->chv_phy_control |=
3674 PHY_CH_POWER_DOWN_OVRD_EN(DPIO_PHY1, DPIO_CH0);
3675
3676 dev_priv->chv_phy_control |=
3677 PHY_CH_POWER_DOWN_OVRD(mask, DPIO_PHY1, DPIO_CH0);
3678
Ville Syrjälä70722462015-04-10 18:21:28 +03003679 dev_priv->chv_phy_control |= PHY_COM_LANE_RESET_DEASSERT(DPIO_PHY1);
Ville Syrjälä3be60de2015-09-08 18:05:45 +03003680
3681 dev_priv->chv_phy_assert[DPIO_PHY1] = false;
3682 } else {
3683 dev_priv->chv_phy_assert[DPIO_PHY1] = true;
Ville Syrjäläe0fce782015-07-08 23:45:54 +03003684 }
3685
3686 I915_WRITE(DISPLAY_PHY_CONTROL, dev_priv->chv_phy_control);
3687
3688 DRM_DEBUG_KMS("Initial PHY_CONTROL=0x%08x\n",
3689 dev_priv->chv_phy_control);
Ville Syrjälä70722462015-04-10 18:21:28 +03003690}
3691
Daniel Vetter9c065a72014-09-30 10:56:38 +02003692static void vlv_cmnlane_wa(struct drm_i915_private *dev_priv)
3693{
3694 struct i915_power_well *cmn =
Imre Deak2183b492018-08-06 12:58:41 +03003695 lookup_power_well(dev_priv, VLV_DISP_PW_DPIO_CMN_BC);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003696 struct i915_power_well *disp2d =
Imre Deak2183b492018-08-06 12:58:41 +03003697 lookup_power_well(dev_priv, VLV_DISP_PW_DISP2D);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003698
Daniel Vetter9c065a72014-09-30 10:56:38 +02003699 /* If the display might be already active skip this */
Imre Deakf28ec6f2018-08-06 12:58:37 +03003700 if (cmn->desc->ops->is_enabled(dev_priv, cmn) &&
3701 disp2d->desc->ops->is_enabled(dev_priv, disp2d) &&
Daniel Vetter9c065a72014-09-30 10:56:38 +02003702 I915_READ(DPIO_CTL) & DPIO_CMNRST)
3703 return;
3704
3705 DRM_DEBUG_KMS("toggling display PHY side reset\n");
3706
3707 /* cmnlane needs DPLL registers */
Imre Deakf28ec6f2018-08-06 12:58:37 +03003708 disp2d->desc->ops->enable(dev_priv, disp2d);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003709
3710 /*
3711 * From VLV2A0_DP_eDP_HDMI_DPIO_driver_vbios_notes_11.docx:
3712 * Need to assert and de-assert PHY SB reset by gating the
3713 * common lane power, then un-gating it.
3714 * Simply ungating isn't enough to reset the PHY enough to get
3715 * ports and lanes running.
3716 */
Imre Deakf28ec6f2018-08-06 12:58:37 +03003717 cmn->desc->ops->disable(dev_priv, cmn);
Daniel Vetter9c065a72014-09-30 10:56:38 +02003718}
3719
Imre Deak6dfc4a82018-08-16 22:34:14 +03003720static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv);
3721
Daniel Vettere4e76842014-09-30 10:56:42 +02003722/**
3723 * intel_power_domains_init_hw - initialize hardware power domain state
3724 * @dev_priv: i915 device instance
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003725 * @resume: Called from resume code paths or not
Daniel Vettere4e76842014-09-30 10:56:42 +02003726 *
3727 * This function initializes the hardware power domain state and enables all
Imre Deak8d8c3862017-02-17 17:39:46 +02003728 * power wells belonging to the INIT power domain. Power wells in other
Imre Deakd8c5d292018-08-28 15:22:31 +03003729 * domains (and not in the INIT domain) are referenced or disabled by
3730 * intel_modeset_readout_hw_state(). After that the reference count of each
3731 * power well must match its HW enabled state, see
3732 * intel_power_domains_verify_state().
Imre Deak2cd9a682018-08-16 15:37:57 +03003733 *
3734 * It will return with power domains disabled (to be enabled later by
3735 * intel_power_domains_enable()) and must be paired with
3736 * intel_power_domains_fini_hw().
Daniel Vettere4e76842014-09-30 10:56:42 +02003737 */
Imre Deak73dfc222015-11-17 17:33:53 +02003738void intel_power_domains_init_hw(struct drm_i915_private *dev_priv, bool resume)
Daniel Vetter9c065a72014-09-30 10:56:38 +02003739{
Daniel Vetter9c065a72014-09-30 10:56:38 +02003740 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3741
3742 power_domains->initializing = true;
3743
Paulo Zanoniad186f32018-02-05 13:40:43 -02003744 if (IS_ICELAKE(dev_priv)) {
3745 icl_display_core_init(dev_priv, resume);
3746 } else if (IS_CANNONLAKE(dev_priv)) {
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003747 cnl_display_core_init(dev_priv, resume);
3748 } else if (IS_GEN9_BC(dev_priv)) {
Imre Deak73dfc222015-11-17 17:33:53 +02003749 skl_display_core_init(dev_priv, resume);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02003750 } else if (IS_GEN9_LP(dev_priv)) {
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003751 bxt_display_core_init(dev_priv, resume);
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003752 } else if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä770effb2015-07-08 23:45:51 +03003753 mutex_lock(&power_domains->lock);
Ville Syrjälä70722462015-04-10 18:21:28 +03003754 chv_phy_control_init(dev_priv);
Ville Syrjälä770effb2015-07-08 23:45:51 +03003755 mutex_unlock(&power_domains->lock);
Tvrtko Ursulin11a914c2016-10-13 11:03:08 +01003756 } else if (IS_VALLEYVIEW(dev_priv)) {
Daniel Vetter9c065a72014-09-30 10:56:38 +02003757 mutex_lock(&power_domains->lock);
3758 vlv_cmnlane_wa(dev_priv);
3759 mutex_unlock(&power_domains->lock);
3760 }
3761
Imre Deak2cd9a682018-08-16 15:37:57 +03003762 /*
3763 * Keep all power wells enabled for any dependent HW access during
3764 * initialization and to make sure we keep BIOS enabled display HW
3765 * resources powered until display HW readout is complete. We drop
3766 * this reference in intel_power_domains_enable().
3767 */
3768 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deakd314cd42015-11-17 17:44:23 +02003769 /* Disable power support if the user asked so. */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00003770 if (!i915_modparams.disable_power_well)
Imre Deakd314cd42015-11-17 17:44:23 +02003771 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak30eade12015-11-04 19:24:13 +02003772 intel_power_domains_sync_hw(dev_priv);
Imre Deak6dfc4a82018-08-16 22:34:14 +03003773
Imre Deakd8c5d292018-08-28 15:22:31 +03003774 power_domains->initializing = false;
Daniel Vetter9c065a72014-09-30 10:56:38 +02003775}
3776
Daniel Vettere4e76842014-09-30 10:56:42 +02003777/**
Imre Deak48a287e2018-08-06 12:58:35 +03003778 * intel_power_domains_fini_hw - deinitialize hw power domain state
3779 * @dev_priv: i915 device instance
3780 *
3781 * De-initializes the display power domain HW state. It also ensures that the
3782 * device stays powered up so that the driver can be reloaded.
Imre Deak2cd9a682018-08-16 15:37:57 +03003783 *
3784 * It must be called with power domains already disabled (after a call to
3785 * intel_power_domains_disable()) and must be paired with
3786 * intel_power_domains_init_hw().
Imre Deak48a287e2018-08-06 12:58:35 +03003787 */
3788void intel_power_domains_fini_hw(struct drm_i915_private *dev_priv)
3789{
Chris Wilson07d80572018-08-16 15:37:56 +03003790 /* Keep the power well enabled, but cancel its rpm wakeref. */
3791 intel_runtime_pm_put(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +03003792
3793 /* Remove the refcount we took to keep power well support disabled. */
3794 if (!i915_modparams.disable_power_well)
3795 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak6dfc4a82018-08-16 22:34:14 +03003796
3797 intel_power_domains_verify_state(dev_priv);
Imre Deak48a287e2018-08-06 12:58:35 +03003798}
3799
3800/**
Imre Deak2cd9a682018-08-16 15:37:57 +03003801 * intel_power_domains_enable - enable toggling of display power wells
Imre Deak73dfc222015-11-17 17:33:53 +02003802 * @dev_priv: i915 device instance
3803 *
Imre Deak2cd9a682018-08-16 15:37:57 +03003804 * Enable the ondemand enabling/disabling of the display power wells. Note that
3805 * power wells not belonging to POWER_DOMAIN_INIT are allowed to be toggled
3806 * only at specific points of the display modeset sequence, thus they are not
3807 * affected by the intel_power_domains_enable()/disable() calls. The purpose
3808 * of these function is to keep the rest of power wells enabled until the end
3809 * of display HW readout (which will acquire the power references reflecting
3810 * the current HW state).
Imre Deak73dfc222015-11-17 17:33:53 +02003811 */
Imre Deak2cd9a682018-08-16 15:37:57 +03003812void intel_power_domains_enable(struct drm_i915_private *dev_priv)
Imre Deak73dfc222015-11-17 17:33:53 +02003813{
Imre Deak2cd9a682018-08-16 15:37:57 +03003814 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak6dfc4a82018-08-16 22:34:14 +03003815
3816 intel_power_domains_verify_state(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03003817}
3818
3819/**
3820 * intel_power_domains_disable - disable toggling of display power wells
3821 * @dev_priv: i915 device instance
3822 *
3823 * Disable the ondemand enabling/disabling of the display power wells. See
3824 * intel_power_domains_enable() for which power wells this call controls.
3825 */
3826void intel_power_domains_disable(struct drm_i915_private *dev_priv)
3827{
3828 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak6dfc4a82018-08-16 22:34:14 +03003829
3830 intel_power_domains_verify_state(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03003831}
3832
3833/**
3834 * intel_power_domains_suspend - suspend power domain state
3835 * @dev_priv: i915 device instance
3836 * @suspend_mode: specifies the target suspend state (idle, mem, hibernation)
3837 *
3838 * This function prepares the hardware power domain state before entering
3839 * system suspend.
3840 *
3841 * It must be called with power domains already disabled (after a call to
3842 * intel_power_domains_disable()) and paired with intel_power_domains_resume().
3843 */
3844void intel_power_domains_suspend(struct drm_i915_private *dev_priv,
3845 enum i915_drm_suspend_mode suspend_mode)
3846{
3847 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3848
3849 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
3850
3851 /*
Imre Deaka61d9042018-08-22 14:26:02 +03003852 * In case of suspend-to-idle (aka S0ix) on a DMC platform without DC9
3853 * support don't manually deinit the power domains. This also means the
3854 * CSR/DMC firmware will stay active, it will power down any HW
3855 * resources as required and also enable deeper system power states
3856 * that would be blocked if the firmware was inactive.
Imre Deak2cd9a682018-08-16 15:37:57 +03003857 */
Imre Deaka61d9042018-08-22 14:26:02 +03003858 if (!(dev_priv->csr.allowed_dc_mask & DC_STATE_EN_DC9) &&
3859 suspend_mode == I915_DRM_SUSPEND_IDLE &&
Imre Deak6dfc4a82018-08-16 22:34:14 +03003860 dev_priv->csr.dmc_payload != NULL) {
3861 intel_power_domains_verify_state(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03003862 return;
Imre Deak6dfc4a82018-08-16 22:34:14 +03003863 }
Imre Deak2cd9a682018-08-16 15:37:57 +03003864
Imre Deakd314cd42015-11-17 17:44:23 +02003865 /*
3866 * Even if power well support was disabled we still want to disable
Imre Deak2cd9a682018-08-16 15:37:57 +03003867 * power wells if power domains must be deinitialized for suspend.
Imre Deakd314cd42015-11-17 17:44:23 +02003868 */
Imre Deak6dfc4a82018-08-16 22:34:14 +03003869 if (!i915_modparams.disable_power_well) {
Imre Deakd314cd42015-11-17 17:44:23 +02003870 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Imre Deak6dfc4a82018-08-16 22:34:14 +03003871 intel_power_domains_verify_state(dev_priv);
3872 }
Imre Deak2622d792016-02-29 22:49:02 +02003873
Paulo Zanoniad186f32018-02-05 13:40:43 -02003874 if (IS_ICELAKE(dev_priv))
3875 icl_display_core_uninit(dev_priv);
3876 else if (IS_CANNONLAKE(dev_priv))
Ville Syrjäläd8d4a512017-06-09 15:26:00 -07003877 cnl_display_core_uninit(dev_priv);
3878 else if (IS_GEN9_BC(dev_priv))
Imre Deak2622d792016-02-29 22:49:02 +02003879 skl_display_core_uninit(dev_priv);
Ander Conselvan de Oliveirab817c442016-12-02 10:23:56 +02003880 else if (IS_GEN9_LP(dev_priv))
Imre Deakd7d7c9e2016-04-01 16:02:42 +03003881 bxt_display_core_uninit(dev_priv);
Imre Deak2cd9a682018-08-16 15:37:57 +03003882
3883 power_domains->display_core_suspended = true;
3884}
3885
3886/**
3887 * intel_power_domains_resume - resume power domain state
3888 * @dev_priv: i915 device instance
3889 *
3890 * This function resume the hardware power domain state during system resume.
3891 *
3892 * It will return with power domain support disabled (to be enabled later by
3893 * intel_power_domains_enable()) and must be paired with
3894 * intel_power_domains_suspend().
3895 */
3896void intel_power_domains_resume(struct drm_i915_private *dev_priv)
3897{
3898 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3899
3900 if (power_domains->display_core_suspended) {
3901 intel_power_domains_init_hw(dev_priv, true);
3902 power_domains->display_core_suspended = false;
Imre Deak6dfc4a82018-08-16 22:34:14 +03003903 } else {
3904 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Imre Deak2cd9a682018-08-16 15:37:57 +03003905 }
3906
Imre Deak6dfc4a82018-08-16 22:34:14 +03003907 intel_power_domains_verify_state(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02003908}
3909
Imre Deak6dfc4a82018-08-16 22:34:14 +03003910#if IS_ENABLED(CONFIG_DRM_I915_DEBUG_RUNTIME_PM)
3911
Imre Deak8d8c3862017-02-17 17:39:46 +02003912static void intel_power_domains_dump_info(struct drm_i915_private *dev_priv)
3913{
3914 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3915 struct i915_power_well *power_well;
3916
3917 for_each_power_well(dev_priv, power_well) {
3918 enum intel_display_power_domain domain;
3919
3920 DRM_DEBUG_DRIVER("%-25s %d\n",
Imre Deakf28ec6f2018-08-06 12:58:37 +03003921 power_well->desc->name, power_well->count);
Imre Deak8d8c3862017-02-17 17:39:46 +02003922
Imre Deakf28ec6f2018-08-06 12:58:37 +03003923 for_each_power_domain(domain, power_well->desc->domains)
Imre Deak8d8c3862017-02-17 17:39:46 +02003924 DRM_DEBUG_DRIVER(" %-23s %d\n",
3925 intel_display_power_domain_str(domain),
3926 power_domains->domain_use_count[domain]);
3927 }
3928}
3929
3930/**
3931 * intel_power_domains_verify_state - verify the HW/SW state for all power wells
3932 * @dev_priv: i915 device instance
3933 *
3934 * Verify if the reference count of each power well matches its HW enabled
3935 * state and the total refcount of the domains it belongs to. This must be
3936 * called after modeset HW state sanitization, which is responsible for
3937 * acquiring reference counts for any power wells in use and disabling the
3938 * ones left on by BIOS but not required by any active output.
3939 */
Imre Deak6dfc4a82018-08-16 22:34:14 +03003940static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv)
Imre Deak8d8c3862017-02-17 17:39:46 +02003941{
3942 struct i915_power_domains *power_domains = &dev_priv->power_domains;
3943 struct i915_power_well *power_well;
3944 bool dump_domain_info;
3945
3946 mutex_lock(&power_domains->lock);
3947
3948 dump_domain_info = false;
3949 for_each_power_well(dev_priv, power_well) {
3950 enum intel_display_power_domain domain;
3951 int domains_count;
3952 bool enabled;
3953
3954 /*
3955 * Power wells not belonging to any domain (like the MISC_IO
3956 * and PW1 power wells) are under FW control, so ignore them,
3957 * since their state can change asynchronously.
3958 */
Imre Deakf28ec6f2018-08-06 12:58:37 +03003959 if (!power_well->desc->domains)
Imre Deak8d8c3862017-02-17 17:39:46 +02003960 continue;
3961
Imre Deakf28ec6f2018-08-06 12:58:37 +03003962 enabled = power_well->desc->ops->is_enabled(dev_priv,
3963 power_well);
3964 if ((power_well->count || power_well->desc->always_on) !=
3965 enabled)
Imre Deak8d8c3862017-02-17 17:39:46 +02003966 DRM_ERROR("power well %s state mismatch (refcount %d/enabled %d)",
Imre Deakf28ec6f2018-08-06 12:58:37 +03003967 power_well->desc->name,
3968 power_well->count, enabled);
Imre Deak8d8c3862017-02-17 17:39:46 +02003969
3970 domains_count = 0;
Imre Deakf28ec6f2018-08-06 12:58:37 +03003971 for_each_power_domain(domain, power_well->desc->domains)
Imre Deak8d8c3862017-02-17 17:39:46 +02003972 domains_count += power_domains->domain_use_count[domain];
3973
3974 if (power_well->count != domains_count) {
3975 DRM_ERROR("power well %s refcount/domain refcount mismatch "
3976 "(refcount %d/domains refcount %d)\n",
Imre Deakf28ec6f2018-08-06 12:58:37 +03003977 power_well->desc->name, power_well->count,
Imre Deak8d8c3862017-02-17 17:39:46 +02003978 domains_count);
3979 dump_domain_info = true;
3980 }
3981 }
3982
3983 if (dump_domain_info) {
3984 static bool dumped;
3985
3986 if (!dumped) {
3987 intel_power_domains_dump_info(dev_priv);
3988 dumped = true;
3989 }
3990 }
3991
3992 mutex_unlock(&power_domains->lock);
3993}
3994
Imre Deak6dfc4a82018-08-16 22:34:14 +03003995#else
3996
3997static void intel_power_domains_verify_state(struct drm_i915_private *dev_priv)
3998{
3999}
4000
4001#endif
4002
Imre Deak73dfc222015-11-17 17:33:53 +02004003/**
Daniel Vettere4e76842014-09-30 10:56:42 +02004004 * intel_runtime_pm_get - grab a runtime pm reference
4005 * @dev_priv: i915 device instance
4006 *
4007 * This function grabs a device-level runtime pm reference (mostly used for GEM
4008 * code to ensure the GTT or GT is on) and ensures that it is powered up.
4009 *
4010 * Any runtime pm reference obtained by this function must have a symmetric
4011 * call to intel_runtime_pm_put() to release the reference again.
4012 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02004013void intel_runtime_pm_get(struct drm_i915_private *dev_priv)
4014{
David Weinehall52a05c32016-08-22 13:32:44 +03004015 struct pci_dev *pdev = dev_priv->drm.pdev;
4016 struct device *kdev = &pdev->dev;
Imre Deakf5073822017-03-28 12:38:55 +03004017 int ret;
Daniel Vetter9c065a72014-09-30 10:56:38 +02004018
Imre Deakf5073822017-03-28 12:38:55 +03004019 ret = pm_runtime_get_sync(kdev);
4020 WARN_ONCE(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret);
Imre Deak1f814da2015-12-16 02:52:19 +02004021
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004022 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deakc9b88462015-12-15 20:10:34 +02004023 assert_rpm_wakelock_held(dev_priv);
Daniel Vetter9c065a72014-09-30 10:56:38 +02004024}
4025
Daniel Vettere4e76842014-09-30 10:56:42 +02004026/**
Imre Deak09731282016-02-17 14:17:42 +02004027 * intel_runtime_pm_get_if_in_use - grab a runtime pm reference if device in use
4028 * @dev_priv: i915 device instance
4029 *
4030 * This function grabs a device-level runtime pm reference if the device is
Chris Wilsonacb79142018-02-19 12:50:46 +00004031 * already in use and ensures that it is powered up. It is illegal to try
4032 * and access the HW should intel_runtime_pm_get_if_in_use() report failure.
Imre Deak09731282016-02-17 14:17:42 +02004033 *
4034 * Any runtime pm reference obtained by this function must have a symmetric
4035 * call to intel_runtime_pm_put() to release the reference again.
Chris Wilsonacb79142018-02-19 12:50:46 +00004036 *
4037 * Returns: True if the wakeref was acquired, or False otherwise.
Imre Deak09731282016-02-17 14:17:42 +02004038 */
4039bool intel_runtime_pm_get_if_in_use(struct drm_i915_private *dev_priv)
4040{
Chris Wilson135dc792016-02-25 21:10:28 +00004041 if (IS_ENABLED(CONFIG_PM)) {
Chris Wilsonacb79142018-02-19 12:50:46 +00004042 struct pci_dev *pdev = dev_priv->drm.pdev;
4043 struct device *kdev = &pdev->dev;
Imre Deak09731282016-02-17 14:17:42 +02004044
Chris Wilson135dc792016-02-25 21:10:28 +00004045 /*
4046 * In cases runtime PM is disabled by the RPM core and we get
4047 * an -EINVAL return value we are not supposed to call this
4048 * function, since the power state is undefined. This applies
4049 * atm to the late/early system suspend/resume handlers.
4050 */
Chris Wilsonacb79142018-02-19 12:50:46 +00004051 if (pm_runtime_get_if_in_use(kdev) <= 0)
Chris Wilson135dc792016-02-25 21:10:28 +00004052 return false;
4053 }
Imre Deak09731282016-02-17 14:17:42 +02004054
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004055 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Imre Deak09731282016-02-17 14:17:42 +02004056 assert_rpm_wakelock_held(dev_priv);
4057
4058 return true;
4059}
4060
4061/**
Daniel Vettere4e76842014-09-30 10:56:42 +02004062 * intel_runtime_pm_get_noresume - grab a runtime pm reference
4063 * @dev_priv: i915 device instance
4064 *
4065 * This function grabs a device-level runtime pm reference (mostly used for GEM
4066 * code to ensure the GTT or GT is on).
4067 *
4068 * It will _not_ power up the device but instead only check that it's powered
4069 * on. Therefore it is only valid to call this functions from contexts where
4070 * the device is known to be powered up and where trying to power it up would
4071 * result in hilarity and deadlocks. That pretty much means only the system
4072 * suspend/resume code where this is used to grab runtime pm references for
4073 * delayed setup down in work items.
4074 *
4075 * Any runtime pm reference obtained by this function must have a symmetric
4076 * call to intel_runtime_pm_put() to release the reference again.
4077 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02004078void intel_runtime_pm_get_noresume(struct drm_i915_private *dev_priv)
4079{
David Weinehall52a05c32016-08-22 13:32:44 +03004080 struct pci_dev *pdev = dev_priv->drm.pdev;
4081 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02004082
Imre Deakc9b88462015-12-15 20:10:34 +02004083 assert_rpm_wakelock_held(dev_priv);
David Weinehallc49d13e2016-08-22 13:32:42 +03004084 pm_runtime_get_noresume(kdev);
Imre Deak1f814da2015-12-16 02:52:19 +02004085
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004086 atomic_inc(&dev_priv->runtime_pm.wakeref_count);
Daniel Vetter9c065a72014-09-30 10:56:38 +02004087}
4088
Daniel Vettere4e76842014-09-30 10:56:42 +02004089/**
4090 * intel_runtime_pm_put - release a runtime pm reference
4091 * @dev_priv: i915 device instance
4092 *
4093 * This function drops the device-level runtime pm reference obtained by
4094 * intel_runtime_pm_get() and might power down the corresponding
4095 * hardware block right away if this is the last reference.
4096 */
Daniel Vetter9c065a72014-09-30 10:56:38 +02004097void intel_runtime_pm_put(struct drm_i915_private *dev_priv)
4098{
David Weinehall52a05c32016-08-22 13:32:44 +03004099 struct pci_dev *pdev = dev_priv->drm.pdev;
4100 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02004101
Imre Deak542db3c2015-12-15 20:10:36 +02004102 assert_rpm_wakelock_held(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01004103 atomic_dec(&dev_priv->runtime_pm.wakeref_count);
Imre Deak1f814da2015-12-16 02:52:19 +02004104
David Weinehallc49d13e2016-08-22 13:32:42 +03004105 pm_runtime_mark_last_busy(kdev);
4106 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02004107}
4108
Daniel Vettere4e76842014-09-30 10:56:42 +02004109/**
4110 * intel_runtime_pm_enable - enable runtime pm
4111 * @dev_priv: i915 device instance
4112 *
4113 * This function enables runtime pm at the end of the driver load sequence.
4114 *
4115 * Note that this function does currently not enable runtime pm for the
Imre Deak2cd9a682018-08-16 15:37:57 +03004116 * subordinate display power domains. That is done by
4117 * intel_power_domains_enable().
Daniel Vettere4e76842014-09-30 10:56:42 +02004118 */
Daniel Vetterf458ebb2014-09-30 10:56:39 +02004119void intel_runtime_pm_enable(struct drm_i915_private *dev_priv)
Daniel Vetter9c065a72014-09-30 10:56:38 +02004120{
David Weinehall52a05c32016-08-22 13:32:44 +03004121 struct pci_dev *pdev = dev_priv->drm.pdev;
David Weinehall52a05c32016-08-22 13:32:44 +03004122 struct device *kdev = &pdev->dev;
Daniel Vetter9c065a72014-09-30 10:56:38 +02004123
Chris Wilson07d80572018-08-16 15:37:56 +03004124 /*
4125 * Disable the system suspend direct complete optimization, which can
4126 * leave the device suspended skipping the driver's suspend handlers
4127 * if the device was already runtime suspended. This is needed due to
4128 * the difference in our runtime and system suspend sequence and
4129 * becaue the HDA driver may require us to enable the audio power
4130 * domain during system suspend.
4131 */
4132 dev_pm_set_driver_flags(kdev, DPM_FLAG_NEVER_SKIP);
4133
David Weinehallc49d13e2016-08-22 13:32:42 +03004134 pm_runtime_set_autosuspend_delay(kdev, 10000); /* 10s */
4135 pm_runtime_mark_last_busy(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02004136
Imre Deak25b181b2015-12-17 13:44:56 +02004137 /*
4138 * Take a permanent reference to disable the RPM functionality and drop
4139 * it only when unloading the driver. Use the low level get/put helpers,
4140 * so the driver's own RPM reference tracking asserts also work on
4141 * platforms without RPM support.
4142 */
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01004143 if (!HAS_RUNTIME_PM(dev_priv)) {
Imre Deakf5073822017-03-28 12:38:55 +03004144 int ret;
4145
David Weinehallc49d13e2016-08-22 13:32:42 +03004146 pm_runtime_dont_use_autosuspend(kdev);
Imre Deakf5073822017-03-28 12:38:55 +03004147 ret = pm_runtime_get_sync(kdev);
4148 WARN(ret < 0, "pm_runtime_get_sync() failed: %d\n", ret);
Imre Deakcbc68dc2015-12-17 19:04:33 +02004149 } else {
David Weinehallc49d13e2016-08-22 13:32:42 +03004150 pm_runtime_use_autosuspend(kdev);
Imre Deakcbc68dc2015-12-17 19:04:33 +02004151 }
Daniel Vetter9c065a72014-09-30 10:56:38 +02004152
Imre Deakaabee1b2015-12-15 20:10:29 +02004153 /*
4154 * The core calls the driver load handler with an RPM reference held.
4155 * We drop that here and will reacquire it during unloading in
4156 * intel_power_domains_fini().
4157 */
David Weinehallc49d13e2016-08-22 13:32:42 +03004158 pm_runtime_put_autosuspend(kdev);
Daniel Vetter9c065a72014-09-30 10:56:38 +02004159}
Chris Wilson07d80572018-08-16 15:37:56 +03004160
4161void intel_runtime_pm_disable(struct drm_i915_private *dev_priv)
4162{
4163 struct pci_dev *pdev = dev_priv->drm.pdev;
4164 struct device *kdev = &pdev->dev;
4165
4166 /* Transfer rpm ownership back to core */
4167 WARN(pm_runtime_get_sync(&dev_priv->drm.pdev->dev) < 0,
4168 "Failed to pass rpm ownership back to core\n");
4169
4170 pm_runtime_dont_use_autosuspend(kdev);
4171
4172 if (!HAS_RUNTIME_PM(dev_priv))
4173 pm_runtime_put(kdev);
4174}