blob: dd38bfbefd1fa1972f47403fa6b35e20663e3590 [file] [log] [blame]
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001/*
2 * Copyright 2002 Andi Kleen, SuSE Labs.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003 * Thanks to Ben LaHaise for precious feedback.
Ingo Molnar9f4c8152008-01-30 13:33:41 +01004 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07005#include <linux/highmem.h>
Ingo Molnar81922062008-01-30 13:34:04 +01006#include <linux/bootmem.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07007#include <linux/module.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +01008#include <linux/sched.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009#include <linux/slab.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010010#include <linux/mm.h>
Thomas Gleixner76ebd052008-02-09 23:24:09 +010011#include <linux/interrupt.h>
Thomas Gleixneree7ae7a2008-04-17 17:40:45 +020012#include <linux/seq_file.h>
13#include <linux/debugfs.h>
Tejun Heoe59a1bb2009-06-22 11:56:24 +090014#include <linux/pfn.h>
Tejun Heo8c4bfc62009-07-04 08:10:59 +090015#include <linux/percpu.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010016
Thomas Gleixner950f9d92008-01-30 13:34:06 +010017#include <asm/e820.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <asm/processor.h>
19#include <asm/tlbflush.h>
Dave Jonesf8af0952006-01-06 00:12:10 -080020#include <asm/sections.h>
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -080021#include <asm/setup.h>
Ingo Molnar9f4c8152008-01-30 13:33:41 +010022#include <asm/uaccess.h>
23#include <asm/pgalloc.h>
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010024#include <asm/proto.h>
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -070025#include <asm/pat.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070026
Ingo Molnar9df84992008-02-04 16:48:09 +010027/*
28 * The current flushing context - we pass it instead of 5 arguments:
29 */
Thomas Gleixner72e458d2008-02-04 16:48:07 +010030struct cpa_data {
Shaohua Lid75586a2008-08-21 10:46:06 +080031 unsigned long *vaddr;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010032 pgprot_t mask_set;
33 pgprot_t mask_clr;
Thomas Gleixner65e074d2008-02-04 16:48:07 +010034 int numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +080035 int flags;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010036 unsigned long pfn;
Andi Kleenc9caa022008-03-12 03:53:29 +010037 unsigned force_split : 1;
Shaohua Lid75586a2008-08-21 10:46:06 +080038 int curpage;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070039 struct page **pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +010040};
41
Suresh Siddhaad5ca552008-09-23 14:00:42 -070042/*
43 * Serialize cpa() (for !DEBUG_PAGEALLOC which uses large identity mappings)
44 * using cpa_lock. So that we don't allow any other cpu, with stale large tlb
45 * entries change the page attribute in parallel to some other cpu
46 * splitting a large page entry along with changing the attribute.
47 */
48static DEFINE_SPINLOCK(cpa_lock);
49
Shaohua Lid75586a2008-08-21 10:46:06 +080050#define CPA_FLUSHTLB 1
51#define CPA_ARRAY 2
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -070052#define CPA_PAGES_ARRAY 4
Shaohua Lid75586a2008-08-21 10:46:06 +080053
Thomas Gleixner65280e62008-05-05 16:35:21 +020054#ifdef CONFIG_PROC_FS
Andi Kleence0c0e52008-05-02 11:46:49 +020055static unsigned long direct_pages_count[PG_LEVEL_NUM];
56
Thomas Gleixner65280e62008-05-05 16:35:21 +020057void update_page_count(int level, unsigned long pages)
Andi Kleence0c0e52008-05-02 11:46:49 +020058{
Andi Kleence0c0e52008-05-02 11:46:49 +020059 unsigned long flags;
Thomas Gleixner65280e62008-05-05 16:35:21 +020060
Andi Kleence0c0e52008-05-02 11:46:49 +020061 /* Protect against CPA */
62 spin_lock_irqsave(&pgd_lock, flags);
63 direct_pages_count[level] += pages;
64 spin_unlock_irqrestore(&pgd_lock, flags);
Andi Kleence0c0e52008-05-02 11:46:49 +020065}
66
Thomas Gleixner65280e62008-05-05 16:35:21 +020067static void split_page_count(int level)
68{
69 direct_pages_count[level]--;
70 direct_pages_count[level - 1] += PTRS_PER_PTE;
71}
72
Alexey Dobriyane1759c22008-10-15 23:50:22 +040073void arch_report_meminfo(struct seq_file *m)
Thomas Gleixner65280e62008-05-05 16:35:21 +020074{
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000075 seq_printf(m, "DirectMap4k: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010076 direct_pages_count[PG_LEVEL_4K] << 2);
77#if defined(CONFIG_X86_64) || defined(CONFIG_X86_PAE)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000078 seq_printf(m, "DirectMap2M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010079 direct_pages_count[PG_LEVEL_2M] << 11);
80#else
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000081 seq_printf(m, "DirectMap4M: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010082 direct_pages_count[PG_LEVEL_2M] << 12);
83#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020084#ifdef CONFIG_X86_64
Hugh Dickinsa06de632008-08-15 13:58:32 +010085 if (direct_gbpages)
Hugh Dickinsb9c3bfc2008-11-06 12:05:40 +000086 seq_printf(m, "DirectMap1G: %8lu kB\n",
Hugh Dickinsa06de632008-08-15 13:58:32 +010087 direct_pages_count[PG_LEVEL_1G] << 20);
Thomas Gleixner65280e62008-05-05 16:35:21 +020088#endif
Thomas Gleixner65280e62008-05-05 16:35:21 +020089}
90#else
91static inline void split_page_count(int level) { }
92#endif
93
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +010094#ifdef CONFIG_X86_64
95
96static inline unsigned long highmap_start_pfn(void)
97{
98 return __pa(_text) >> PAGE_SHIFT;
99}
100
101static inline unsigned long highmap_end_pfn(void)
102{
Jeremy Fitzhardinge93dbda72009-02-26 17:35:44 -0800103 return __pa(roundup(_brk_end, PMD_SIZE)) >> PAGE_SHIFT;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100104}
105
106#endif
107
Ingo Molnar92cb54a2008-02-13 14:37:52 +0100108#ifdef CONFIG_DEBUG_PAGEALLOC
109# define debug_pagealloc 1
110#else
111# define debug_pagealloc 0
112#endif
113
Arjan van de Vened724be2008-01-30 13:34:04 +0100114static inline int
115within(unsigned long addr, unsigned long start, unsigned long end)
Ingo Molnar687c4822008-01-30 13:34:04 +0100116{
Arjan van de Vened724be2008-01-30 13:34:04 +0100117 return addr >= start && addr < end;
118}
119
120/*
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100121 * Flushing functions
122 */
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100123
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100124/**
125 * clflush_cache_range - flush a cache range with clflush
126 * @addr: virtual start address
127 * @size: number of bytes to flush
128 *
129 * clflush is an unordered instruction which needs fencing with mfence
130 * to avoid ordering issues.
131 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100132void clflush_cache_range(void *vaddr, unsigned int size)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100133{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100134 void *vend = vaddr + size - 1;
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100135
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100136 mb();
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100137
138 for (; vaddr < vend; vaddr += boot_cpu_data.x86_clflush_size)
139 clflush(vaddr);
140 /*
141 * Flush any possible final partial cacheline:
142 */
143 clflush(vend);
144
Thomas Gleixnercd8ddf12008-01-30 13:34:08 +0100145 mb();
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100146}
Eric Anholte517a5e2009-09-10 17:48:48 -0700147EXPORT_SYMBOL_GPL(clflush_cache_range);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100148
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100149static void __cpa_flush_all(void *arg)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100150{
Andi Kleen6bb83832008-02-04 16:48:06 +0100151 unsigned long cache = (unsigned long)arg;
152
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100153 /*
154 * Flush all to work around Errata in early athlons regarding
155 * large page flushing.
156 */
157 __flush_tlb_all();
158
venkatesh.pallipadi@intel.com0b827532009-05-22 13:23:37 -0700159 if (cache && boot_cpu_data.x86 >= 4)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100160 wbinvd();
161}
162
Andi Kleen6bb83832008-02-04 16:48:06 +0100163static void cpa_flush_all(unsigned long cache)
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100164{
165 BUG_ON(irqs_disabled());
166
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200167 on_each_cpu(__cpa_flush_all, (void *) cache, 1);
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100168}
169
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100170static void __cpa_flush_range(void *arg)
171{
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100172 /*
173 * We could optimize that further and do individual per page
174 * tlb invalidates for a low number of pages. Caveat: we must
175 * flush the high aliases on 64bit as well.
176 */
177 __flush_tlb_all();
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100178}
179
Andi Kleen6bb83832008-02-04 16:48:06 +0100180static void cpa_flush_range(unsigned long start, int numpages, int cache)
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100181{
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100182 unsigned int i, level;
183 unsigned long addr;
184
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100185 BUG_ON(irqs_disabled());
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100186 WARN_ON(PAGE_ALIGN(start) != start);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100187
Jens Axboe15c8b6c2008-05-09 09:39:44 +0200188 on_each_cpu(__cpa_flush_range, NULL, 1);
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100189
Andi Kleen6bb83832008-02-04 16:48:06 +0100190 if (!cache)
191 return;
192
Thomas Gleixner3b233e52008-01-30 13:34:08 +0100193 /*
194 * We only need to flush on one CPU,
195 * clflush is a MESI-coherent instruction that
196 * will cause all other CPUs to flush the same
197 * cachelines:
198 */
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100199 for (i = 0, addr = start; i < numpages; i++, addr += PAGE_SIZE) {
200 pte_t *pte = lookup_address(addr, &level);
201
202 /*
203 * Only flush present addresses:
204 */
Thomas Gleixner7bfb72e2008-02-04 16:48:08 +0100205 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
Ingo Molnar4c61afc2008-01-30 13:34:09 +0100206 clflush_cache_range((void *) addr, PAGE_SIZE);
207 }
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100208}
209
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700210static void cpa_flush_array(unsigned long *start, int numpages, int cache,
211 int in_flags, struct page **pages)
Shaohua Lid75586a2008-08-21 10:46:06 +0800212{
213 unsigned int i, level;
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700214 unsigned long do_wbinvd = cache && numpages >= 1024; /* 4M threshold */
Shaohua Lid75586a2008-08-21 10:46:06 +0800215
216 BUG_ON(irqs_disabled());
217
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700218 on_each_cpu(__cpa_flush_all, (void *) do_wbinvd, 1);
Shaohua Lid75586a2008-08-21 10:46:06 +0800219
Pallipadi, Venkatesh21717872009-05-26 10:33:35 -0700220 if (!cache || do_wbinvd)
Shaohua Lid75586a2008-08-21 10:46:06 +0800221 return;
222
Shaohua Lid75586a2008-08-21 10:46:06 +0800223 /*
224 * We only need to flush on one CPU,
225 * clflush is a MESI-coherent instruction that
226 * will cause all other CPUs to flush the same
227 * cachelines:
228 */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700229 for (i = 0; i < numpages; i++) {
230 unsigned long addr;
231 pte_t *pte;
232
233 if (in_flags & CPA_PAGES_ARRAY)
234 addr = (unsigned long)page_address(pages[i]);
235 else
236 addr = start[i];
237
238 pte = lookup_address(addr, &level);
Shaohua Lid75586a2008-08-21 10:46:06 +0800239
240 /*
241 * Only flush present addresses:
242 */
243 if (pte && (pte_val(*pte) & _PAGE_PRESENT))
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700244 clflush_cache_range((void *)addr, PAGE_SIZE);
Shaohua Lid75586a2008-08-21 10:46:06 +0800245 }
246}
247
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +0100248/*
Arjan van de Vened724be2008-01-30 13:34:04 +0100249 * Certain areas of memory on x86 require very specific protection flags,
250 * for example the BIOS area or kernel text. Callers don't always get this
251 * right (again, ioremap() on BIOS memory is not uncommon) so this function
252 * checks and fixes these known static required protection bits.
253 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100254static inline pgprot_t static_protections(pgprot_t prot, unsigned long address,
255 unsigned long pfn)
Arjan van de Vened724be2008-01-30 13:34:04 +0100256{
257 pgprot_t forbidden = __pgprot(0);
258
Ingo Molnar687c4822008-01-30 13:34:04 +0100259 /*
Arjan van de Vened724be2008-01-30 13:34:04 +0100260 * The BIOS area between 640k and 1Mb needs to be executable for
261 * PCI BIOS based config access (CONFIG_PCI_GOBIOS) support.
Ingo Molnar687c4822008-01-30 13:34:04 +0100262 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100263 if (within(pfn, BIOS_BEGIN >> PAGE_SHIFT, BIOS_END >> PAGE_SHIFT))
Arjan van de Vened724be2008-01-30 13:34:04 +0100264 pgprot_val(forbidden) |= _PAGE_NX;
265
266 /*
267 * The kernel text needs to be executable for obvious reasons
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100268 * Does not cover __inittext since that is gone later on. On
269 * 64bit we do not enforce !NX on the low mapping
Arjan van de Vened724be2008-01-30 13:34:04 +0100270 */
271 if (within(address, (unsigned long)_text, (unsigned long)_etext))
272 pgprot_val(forbidden) |= _PAGE_NX;
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100273
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100274 /*
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100275 * The .rodata section needs to be read-only. Using the pfn
276 * catches all aliases.
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100277 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100278 if (within(pfn, __pa((unsigned long)__start_rodata) >> PAGE_SHIFT,
279 __pa((unsigned long)__end_rodata) >> PAGE_SHIFT))
Arjan van de Vencc0f21b2008-02-04 16:48:05 +0100280 pgprot_val(forbidden) |= _PAGE_RW;
Arjan van de Vened724be2008-01-30 13:34:04 +0100281
282 prot = __pgprot(pgprot_val(prot) & ~pgprot_val(forbidden));
Ingo Molnar687c4822008-01-30 13:34:04 +0100283
284 return prot;
285}
286
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100287/*
288 * Lookup the page table entry for a virtual address. Return a pointer
289 * to the entry and the level of the mapping.
290 *
291 * Note: We return pud and pmd either when the entry is marked large
292 * or when the present bit is not set. Otherwise we would return a
293 * pointer to a nonexisting mapping.
294 */
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100295pte_t *lookup_address(unsigned long address, unsigned int *level)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100296{
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 pgd_t *pgd = pgd_offset_k(address);
298 pud_t *pud;
299 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100300
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100301 *level = PG_LEVEL_NONE;
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 if (pgd_none(*pgd))
304 return NULL;
Ingo Molnar9df84992008-02-04 16:48:09 +0100305
Linus Torvalds1da177e2005-04-16 15:20:36 -0700306 pud = pud_offset(pgd, address);
307 if (pud_none(*pud))
308 return NULL;
Andi Kleenc2f71ee2008-02-04 16:48:09 +0100309
310 *level = PG_LEVEL_1G;
311 if (pud_large(*pud) || !pud_present(*pud))
312 return (pte_t *)pud;
313
Linus Torvalds1da177e2005-04-16 15:20:36 -0700314 pmd = pmd_offset(pud, address);
315 if (pmd_none(*pmd))
316 return NULL;
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100317
318 *level = PG_LEVEL_2M;
Thomas Gleixner9a14aef2008-02-04 16:48:07 +0100319 if (pmd_large(*pmd) || !pmd_present(*pmd))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700320 return (pte_t *)pmd;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100322 *level = PG_LEVEL_4K;
Ingo Molnar9df84992008-02-04 16:48:09 +0100323
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100324 return pte_offset_kernel(pmd, address);
325}
Pekka Paalanen75bb8832008-05-12 21:20:56 +0200326EXPORT_SYMBOL_GPL(lookup_address);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100327
Ingo Molnar9df84992008-02-04 16:48:09 +0100328/*
329 * Set the new pmd in all the pgds we know about:
330 */
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100331static void __set_pmd_pte(pte_t *kpte, unsigned long address, pte_t pte)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100332{
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100333 /* change init_mm */
334 set_pte_atomic(kpte, pte);
Ingo Molnar44af6c42008-01-30 13:34:03 +0100335#ifdef CONFIG_X86_32
Ingo Molnare4b71dc2008-01-30 13:34:04 +0100336 if (!SHARED_KERNEL_PMD) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100337 struct page *page;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700338
Jeremy Fitzhardingee3ed9102008-01-30 13:34:11 +0100339 list_for_each_entry(page, &pgd_list, lru) {
Ingo Molnar44af6c42008-01-30 13:34:03 +0100340 pgd_t *pgd;
341 pud_t *pud;
342 pmd_t *pmd;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100343
Ingo Molnar44af6c42008-01-30 13:34:03 +0100344 pgd = (pgd_t *)page_address(page) + pgd_index(address);
345 pud = pud_offset(pgd, address);
346 pmd = pmd_offset(pud, address);
347 set_pte_atomic((pte_t *)pmd, pte);
348 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700349 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100350#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351}
352
Ingo Molnar9df84992008-02-04 16:48:09 +0100353static int
354try_preserve_large_page(pte_t *kpte, unsigned long address,
355 struct cpa_data *cpa)
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100356{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100357 unsigned long nextpage_addr, numpages, pmask, psize, flags, addr, pfn;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100358 pte_t new_pte, old_pte, *tmp;
359 pgprot_t old_prot, new_prot;
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100360 int i, do_split = 1;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100361 unsigned int level;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100362
Andi Kleenc9caa022008-03-12 03:53:29 +0100363 if (cpa->force_split)
364 return 1;
365
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100366 spin_lock_irqsave(&pgd_lock, flags);
367 /*
368 * Check for races, another CPU might have split this page
369 * up already:
370 */
371 tmp = lookup_address(address, &level);
372 if (tmp != kpte)
373 goto out_unlock;
374
375 switch (level) {
376 case PG_LEVEL_2M:
Andi Kleen31422c52008-02-04 16:48:08 +0100377 psize = PMD_PAGE_SIZE;
378 pmask = PMD_PAGE_MASK;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100379 break;
Andi Kleenf07333f2008-02-04 16:48:09 +0100380#ifdef CONFIG_X86_64
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100381 case PG_LEVEL_1G:
Andi Kleen5d3c8b22008-02-13 16:20:35 +0100382 psize = PUD_PAGE_SIZE;
383 pmask = PUD_PAGE_MASK;
Andi Kleenf07333f2008-02-04 16:48:09 +0100384 break;
385#endif
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100386 default:
Ingo Molnarbeaff632008-02-04 16:48:09 +0100387 do_split = -EINVAL;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100388 goto out_unlock;
389 }
390
391 /*
392 * Calculate the number of pages, which fit into this large
393 * page starting at address:
394 */
395 nextpage_addr = (address + psize) & pmask;
396 numpages = (nextpage_addr - address) >> PAGE_SHIFT;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100397 if (numpages < cpa->numpages)
398 cpa->numpages = numpages;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100399
400 /*
401 * We are safe now. Check whether the new pgprot is the same:
402 */
403 old_pte = *kpte;
404 old_prot = new_prot = pte_pgprot(old_pte);
405
406 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
407 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100408
409 /*
410 * old_pte points to the large page base address. So we need
411 * to add the offset of the virtual address:
412 */
413 pfn = pte_pfn(old_pte) + ((address & (psize - 1)) >> PAGE_SHIFT);
414 cpa->pfn = pfn;
415
416 new_prot = static_protections(new_prot, address, pfn);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100417
418 /*
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100419 * We need to check the full range, whether
420 * static_protection() requires a different pgprot for one of
421 * the pages in the range we try to preserve:
422 */
423 addr = address + PAGE_SIZE;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100424 pfn++;
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100425 for (i = 1; i < cpa->numpages; i++, addr += PAGE_SIZE, pfn++) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100426 pgprot_t chk_prot = static_protections(new_prot, addr, pfn);
Thomas Gleixnerfac84932008-02-09 23:24:09 +0100427
428 if (pgprot_val(chk_prot) != pgprot_val(new_prot))
429 goto out_unlock;
430 }
431
432 /*
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100433 * If there are no changes, return. maxpages has been updated
434 * above:
435 */
436 if (pgprot_val(new_prot) == pgprot_val(old_prot)) {
Ingo Molnarbeaff632008-02-04 16:48:09 +0100437 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100438 goto out_unlock;
439 }
440
441 /*
442 * We need to change the attributes. Check, whether we can
443 * change the large page in one go. We request a split, when
444 * the address is not aligned and the number of pages is
445 * smaller than the number of pages in the large page. Note
446 * that we limited the number of possible pages already to
447 * the number of pages in the large page.
448 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100449 if (address == (nextpage_addr - psize) && cpa->numpages == numpages) {
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100450 /*
451 * The address is aligned and the number of pages
452 * covers the full page.
453 */
454 new_pte = pfn_pte(pte_pfn(old_pte), canon_pgprot(new_prot));
455 __set_pmd_pte(kpte, address, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800456 cpa->flags |= CPA_FLUSHTLB;
Ingo Molnarbeaff632008-02-04 16:48:09 +0100457 do_split = 0;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100458 }
459
460out_unlock:
461 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnar9df84992008-02-04 16:48:09 +0100462
Ingo Molnarbeaff632008-02-04 16:48:09 +0100463 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100464}
465
Ingo Molnar7afe15b2008-01-30 13:33:57 +0100466static int split_large_page(pte_t *kpte, unsigned long address)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100467{
Thomas Gleixner7b610ee2008-02-04 16:48:10 +0100468 unsigned long flags, pfn, pfninc = 1;
Ingo Molnar86f03982008-01-30 13:34:09 +0100469 unsigned int i, level;
Ingo Molnar9df84992008-02-04 16:48:09 +0100470 pte_t *pbase, *tmp;
471 pgprot_t ref_prot;
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700472 struct page *base;
473
474 if (!debug_pagealloc)
475 spin_unlock(&cpa_lock);
Vegard Nossum9e730232009-02-22 11:28:25 +0100476 base = alloc_pages(GFP_KERNEL | __GFP_NOTRACK, 0);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700477 if (!debug_pagealloc)
478 spin_lock(&cpa_lock);
Suresh Siddha8311eb82008-09-23 14:00:41 -0700479 if (!base)
480 return -ENOMEM;
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100481
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100482 spin_lock_irqsave(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100483 /*
484 * Check for races, another CPU might have split this page
485 * up for us already:
486 */
487 tmp = lookup_address(address, &level);
Ingo Molnar6ce9fc12008-02-04 16:48:08 +0100488 if (tmp != kpte)
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100489 goto out_unlock;
490
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100491 pbase = (pte_t *)page_address(base);
Jeremy Fitzhardinge6944a9c2008-03-17 16:37:01 -0700492 paravirt_alloc_pte(&init_mm, page_to_pfn(base));
Thomas Gleixner07cf89c2008-02-04 16:48:08 +0100493 ref_prot = pte_pgprot(pte_clrhuge(*kpte));
Ingo Molnar7a5714e2009-02-20 17:44:21 +0100494 /*
495 * If we ever want to utilize the PAT bit, we need to
496 * update this function to make sure it's converted from
497 * bit 12 to bit 7 when we cross from the 2MB level to
498 * the 4K level:
499 */
500 WARN_ON_ONCE(pgprot_val(ref_prot) & _PAGE_PAT_LARGE);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100501
Andi Kleenf07333f2008-02-04 16:48:09 +0100502#ifdef CONFIG_X86_64
503 if (level == PG_LEVEL_1G) {
504 pfninc = PMD_PAGE_SIZE >> PAGE_SHIFT;
505 pgprot_val(ref_prot) |= _PAGE_PSE;
Andi Kleenf07333f2008-02-04 16:48:09 +0100506 }
507#endif
508
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100509 /*
510 * Get the target pfn from the original entry:
511 */
512 pfn = pte_pfn(*kpte);
Andi Kleenf07333f2008-02-04 16:48:09 +0100513 for (i = 0; i < PTRS_PER_PTE; i++, pfn += pfninc)
Thomas Gleixner63c1dcf2008-02-04 16:48:05 +0100514 set_pte(&pbase[i], pfn_pte(pfn, ref_prot));
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100515
Andi Kleence0c0e52008-05-02 11:46:49 +0200516 if (address >= (unsigned long)__va(0) &&
Yinghai Luf361a452008-07-10 20:38:26 -0700517 address < (unsigned long)__va(max_low_pfn_mapped << PAGE_SHIFT))
518 split_page_count(level);
519
520#ifdef CONFIG_X86_64
521 if (address >= (unsigned long)__va(1UL<<32) &&
Thomas Gleixner65280e62008-05-05 16:35:21 +0200522 address < (unsigned long)__va(max_pfn_mapped << PAGE_SHIFT))
523 split_page_count(level);
Yinghai Luf361a452008-07-10 20:38:26 -0700524#endif
Andi Kleence0c0e52008-05-02 11:46:49 +0200525
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100526 /*
Ingo Molnar07a66d72009-02-20 08:04:13 +0100527 * Install the new, split up pagetable.
Huang, Ying4c881ca2008-01-30 13:34:04 +0100528 *
Ingo Molnar07a66d72009-02-20 08:04:13 +0100529 * We use the standard kernel pagetable protections for the new
530 * pagetable protections, the actual ptes set above control the
531 * primary protection behavior:
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100532 */
Ingo Molnar07a66d72009-02-20 08:04:13 +0100533 __set_pmd_pte(kpte, address, mk_pte(base, __pgprot(_KERNPG_TABLE)));
Ingo Molnar211b3d02009-03-10 22:31:03 +0100534
535 /*
536 * Intel Atom errata AAH41 workaround.
537 *
538 * The real fix should be in hw or in a microcode update, but
539 * we also probabilistically try to reduce the window of having
540 * a large TLB mixed with 4K TLBs while instruction fetches are
541 * going on.
542 */
543 __flush_tlb_all();
544
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100545 base = NULL;
546
547out_unlock:
Thomas Gleixnereb5b5f02008-02-09 23:24:09 +0100548 /*
549 * If we dropped out via the lookup_address check under
550 * pgd_lock then stick the page back into the pool:
551 */
Suresh Siddha8311eb82008-09-23 14:00:41 -0700552 if (base)
553 __free_page(base);
Ingo Molnar9a3dc782008-01-30 13:33:57 +0100554 spin_unlock_irqrestore(&pgd_lock, flags);
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100555
Ingo Molnarbb5c2db2008-01-30 13:33:56 +0100556 return 0;
557}
558
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800559static int __cpa_process_fault(struct cpa_data *cpa, unsigned long vaddr,
560 int primary)
561{
562 /*
563 * Ignore all non primary paths.
564 */
565 if (!primary)
566 return 0;
567
568 /*
569 * Ignore the NULL PTE for kernel identity mapping, as it is expected
570 * to have holes.
571 * Also set numpages to '1' indicating that we processed cpa req for
572 * one virtual address page and its pfn. TBD: numpages can be set based
573 * on the initial value and the level returned by lookup_address().
574 */
575 if (within(vaddr, PAGE_OFFSET,
576 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT))) {
577 cpa->numpages = 1;
578 cpa->pfn = __pa(vaddr) >> PAGE_SHIFT;
579 return 0;
580 } else {
581 WARN(1, KERN_WARNING "CPA: called for zero pte. "
582 "vaddr = %lx cpa->vaddr = %lx\n", vaddr,
583 *cpa->vaddr);
584
585 return -EFAULT;
586 }
587}
588
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100589static int __change_page_attr(struct cpa_data *cpa, int primary)
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100590{
Shaohua Lid75586a2008-08-21 10:46:06 +0800591 unsigned long address;
Harvey Harrisonda7bfc52008-02-09 23:24:08 +0100592 int do_split, err;
593 unsigned int level;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100594 pte_t *kpte, old_pte;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200596 if (cpa->flags & CPA_PAGES_ARRAY) {
597 struct page *page = cpa->pages[cpa->curpage];
598 if (unlikely(PageHighMem(page)))
599 return 0;
600 address = (unsigned long)page_address(page);
601 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800602 address = cpa->vaddr[cpa->curpage];
603 else
604 address = *cpa->vaddr;
Ingo Molnar97f99fe2008-01-30 13:33:55 +0100605repeat:
Ingo Molnarf0646e42008-01-30 13:33:43 +0100606 kpte = lookup_address(address, &level);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607 if (!kpte)
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800608 return __cpa_process_fault(cpa, address, primary);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100609
610 old_pte = *kpte;
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800611 if (!pte_val(old_pte))
612 return __cpa_process_fault(cpa, address, primary);
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100613
Thomas Gleixner30551bb2008-01-30 13:34:04 +0100614 if (level == PG_LEVEL_4K) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100615 pte_t new_pte;
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100616 pgprot_t new_prot = pte_pgprot(old_pte);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100617 unsigned long pfn = pte_pfn(old_pte);
Thomas Gleixnera72a08a2008-01-30 13:34:07 +0100618
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100619 pgprot_val(new_prot) &= ~pgprot_val(cpa->mask_clr);
620 pgprot_val(new_prot) |= pgprot_val(cpa->mask_set);
Ingo Molnar86f03982008-01-30 13:34:09 +0100621
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100622 new_prot = static_protections(new_prot, address, pfn);
Ingo Molnar86f03982008-01-30 13:34:09 +0100623
Arjan van de Ven626c2c92008-02-04 16:48:05 +0100624 /*
625 * We need to keep the pfn from the existing PTE,
626 * after all we're only going to change it's attributes
627 * not the memory it points to
628 */
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100629 new_pte = pfn_pte(pfn, canon_pgprot(new_prot));
630 cpa->pfn = pfn;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100631 /*
632 * Do we really change anything ?
633 */
634 if (pte_val(old_pte) != pte_val(new_pte)) {
635 set_pte_atomic(kpte, new_pte);
Shaohua Lid75586a2008-08-21 10:46:06 +0800636 cpa->flags |= CPA_FLUSHTLB;
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100637 }
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100638 cpa->numpages = 1;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100639 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700640 }
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100641
642 /*
643 * Check, whether we can keep the large page intact
644 * and just change the pte:
645 */
Ingo Molnarbeaff632008-02-04 16:48:09 +0100646 do_split = try_preserve_large_page(kpte, address, cpa);
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100647 /*
648 * When the range fits into the existing large page,
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100649 * return. cp->numpages and cpa->tlbflush have been updated in
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100650 * try_large_page:
651 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100652 if (do_split <= 0)
653 return do_split;
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100654
655 /*
656 * We have to split the large page:
657 */
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100658 err = split_large_page(kpte, address);
659 if (!err) {
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700660 /*
661 * Do a global flush tlb after splitting the large page
662 * and before we do the actual change page attribute in the PTE.
663 *
664 * With out this, we violate the TLB application note, that says
665 * "The TLBs may contain both ordinary and large-page
666 * translations for a 4-KByte range of linear addresses. This
667 * may occur if software modifies the paging structures so that
668 * the page size used for the address range changes. If the two
669 * translations differ with respect to page frame or attributes
670 * (e.g., permissions), processor behavior is undefined and may
671 * be implementation-specific."
672 *
673 * We do this global tlb flush inside the cpa_lock, so that we
674 * don't allow any other cpu, with stale tlb entries change the
675 * page attribute in parallel, that also falls into the
676 * just split large page entry.
677 */
678 flush_tlb_all();
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100679 goto repeat;
680 }
Ingo Molnarbeaff632008-02-04 16:48:09 +0100681
Ingo Molnar87f7f8f2008-02-04 16:48:10 +0100682 return err;
Ingo Molnar9f4c8152008-01-30 13:33:41 +0100683}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100685static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias);
686
687static int cpa_process_alias(struct cpa_data *cpa)
Ingo Molnar44af6c42008-01-30 13:34:03 +0100688{
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100689 struct cpa_data alias_cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900690 unsigned long laddr = (unsigned long)__va(cpa->pfn << PAGE_SHIFT);
Tejun Heoe933a732009-08-14 15:00:53 +0900691 unsigned long vaddr;
Tejun Heo992f4c12009-06-22 11:56:24 +0900692 int ret;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100693
Yinghai Lu965194c2008-07-12 14:31:28 -0700694 if (cpa->pfn >= max_pfn_mapped)
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100695 return 0;
696
Yinghai Luf361a452008-07-10 20:38:26 -0700697#ifdef CONFIG_X86_64
Yinghai Lu965194c2008-07-12 14:31:28 -0700698 if (cpa->pfn >= max_low_pfn_mapped && cpa->pfn < (1UL<<(32-PAGE_SHIFT)))
Yinghai Luf361a452008-07-10 20:38:26 -0700699 return 0;
700#endif
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100701 /*
702 * No need to redo, when the primary call touched the direct
703 * mapping already:
704 */
Thomas Hellstrom8523acf2009-08-03 09:25:45 +0200705 if (cpa->flags & CPA_PAGES_ARRAY) {
706 struct page *page = cpa->pages[cpa->curpage];
707 if (unlikely(PageHighMem(page)))
708 return 0;
709 vaddr = (unsigned long)page_address(page);
710 } else if (cpa->flags & CPA_ARRAY)
Shaohua Lid75586a2008-08-21 10:46:06 +0800711 vaddr = cpa->vaddr[cpa->curpage];
712 else
713 vaddr = *cpa->vaddr;
714
715 if (!(within(vaddr, PAGE_OFFSET,
Suresh Siddhaa1e46212009-01-20 14:20:21 -0800716 PAGE_OFFSET + (max_pfn_mapped << PAGE_SHIFT)))) {
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100717
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100718 alias_cpa = *cpa;
Tejun Heo992f4c12009-06-22 11:56:24 +0900719 alias_cpa.vaddr = &laddr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700720 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Shaohua Lid75586a2008-08-21 10:46:06 +0800721
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100722 ret = __change_page_attr_set_clr(&alias_cpa, 0);
Tejun Heo992f4c12009-06-22 11:56:24 +0900723 if (ret)
724 return ret;
Thomas Gleixnerf34b4392008-02-15 22:17:57 +0100725 }
Ingo Molnar44af6c42008-01-30 13:34:03 +0100726
Arjan van de Ven488fd992008-01-30 13:34:07 +0100727#ifdef CONFIG_X86_64
Thomas Gleixner08797502008-01-30 13:34:09 +0100728 /*
Tejun Heo992f4c12009-06-22 11:56:24 +0900729 * If the primary call didn't touch the high mapping already
730 * and the physical address is inside the kernel map, we need
Thomas Gleixner08797502008-01-30 13:34:09 +0100731 * to touch the high mapped kernel as well:
732 */
Tejun Heo992f4c12009-06-22 11:56:24 +0900733 if (!within(vaddr, (unsigned long)_text, _brk_end) &&
734 within(cpa->pfn, highmap_start_pfn(), highmap_end_pfn())) {
735 unsigned long temp_cpa_vaddr = (cpa->pfn << PAGE_SHIFT) +
736 __START_KERNEL_map - phys_base;
737 alias_cpa = *cpa;
738 alias_cpa.vaddr = &temp_cpa_vaddr;
739 alias_cpa.flags &= ~(CPA_PAGES_ARRAY | CPA_ARRAY);
Thomas Gleixner08797502008-01-30 13:34:09 +0100740
Tejun Heo992f4c12009-06-22 11:56:24 +0900741 /*
742 * The high mapping range is imprecise, so ignore the
743 * return value.
744 */
745 __change_page_attr_set_clr(&alias_cpa, 0);
746 }
Thomas Gleixner08797502008-01-30 13:34:09 +0100747#endif
Tejun Heo992f4c12009-06-22 11:56:24 +0900748
749 return 0;
Ingo Molnar44af6c42008-01-30 13:34:03 +0100750}
751
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100752static int __change_page_attr_set_clr(struct cpa_data *cpa, int checkalias)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100753{
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100754 int ret, numpages = cpa->numpages;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100755
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100756 while (numpages) {
757 /*
758 * Store the remaining nr of pages for the large page
759 * preservation check.
760 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100761 cpa->numpages = numpages;
Shaohua Lid75586a2008-08-21 10:46:06 +0800762 /* for array changes, we can't use large page */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700763 if (cpa->flags & (CPA_ARRAY | CPA_PAGES_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800764 cpa->numpages = 1;
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100765
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700766 if (!debug_pagealloc)
767 spin_lock(&cpa_lock);
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100768 ret = __change_page_attr(cpa, checkalias);
Suresh Siddhaad5ca552008-09-23 14:00:42 -0700769 if (!debug_pagealloc)
770 spin_unlock(&cpa_lock);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100771 if (ret)
772 return ret;
Thomas Gleixnerff314522008-01-30 13:34:08 +0100773
Thomas Gleixnerc31c7d42008-02-18 20:54:14 +0100774 if (checkalias) {
775 ret = cpa_process_alias(cpa);
776 if (ret)
777 return ret;
778 }
779
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100780 /*
781 * Adjust the number of pages with the result of the
782 * CPA operation. Either a large page has been
783 * preserved or a single page update happened.
784 */
Rafael J. Wysocki9b5cf482008-03-03 01:17:37 +0100785 BUG_ON(cpa->numpages > numpages);
786 numpages -= cpa->numpages;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700787 if (cpa->flags & (CPA_PAGES_ARRAY | CPA_ARRAY))
Shaohua Lid75586a2008-08-21 10:46:06 +0800788 cpa->curpage++;
789 else
790 *cpa->vaddr += cpa->numpages * PAGE_SIZE;
791
Thomas Gleixner65e074d2008-02-04 16:48:07 +0100792 }
Thomas Gleixnerff314522008-01-30 13:34:08 +0100793 return 0;
794}
795
Andi Kleen6bb83832008-02-04 16:48:06 +0100796static inline int cache_attr(pgprot_t attr)
797{
798 return pgprot_val(attr) &
799 (_PAGE_PAT | _PAGE_PAT_LARGE | _PAGE_PWT | _PAGE_PCD);
800}
801
Shaohua Lid75586a2008-08-21 10:46:06 +0800802static int change_page_attr_set_clr(unsigned long *addr, int numpages,
Andi Kleenc9caa022008-03-12 03:53:29 +0100803 pgprot_t mask_set, pgprot_t mask_clr,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700804 int force_split, int in_flag,
805 struct page **pages)
Thomas Gleixnerff314522008-01-30 13:34:08 +0100806{
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100807 struct cpa_data cpa;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200808 int ret, cache, checkalias;
Jack Steinerfa526d02009-09-03 12:56:02 -0500809 unsigned long baddr = 0;
Thomas Gleixner331e4062008-02-04 16:48:06 +0100810
811 /*
812 * Check, if we are requested to change a not supported
813 * feature:
814 */
815 mask_set = canon_pgprot(mask_set);
816 mask_clr = canon_pgprot(mask_clr);
Andi Kleenc9caa022008-03-12 03:53:29 +0100817 if (!pgprot_val(mask_set) && !pgprot_val(mask_clr) && !force_split)
Thomas Gleixner331e4062008-02-04 16:48:06 +0100818 return 0;
819
Thomas Gleixner69b14152008-02-13 11:04:50 +0100820 /* Ensure we are PAGE_SIZE aligned */
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700821 if (in_flag & CPA_ARRAY) {
Shaohua Lid75586a2008-08-21 10:46:06 +0800822 int i;
823 for (i = 0; i < numpages; i++) {
824 if (addr[i] & ~PAGE_MASK) {
825 addr[i] &= PAGE_MASK;
826 WARN_ON_ONCE(1);
827 }
828 }
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700829 } else if (!(in_flag & CPA_PAGES_ARRAY)) {
830 /*
831 * in_flag of CPA_PAGES_ARRAY implies it is aligned.
832 * No need to cehck in that case
833 */
834 if (*addr & ~PAGE_MASK) {
835 *addr &= PAGE_MASK;
836 /*
837 * People should not be passing in unaligned addresses:
838 */
839 WARN_ON_ONCE(1);
840 }
Jack Steinerfa526d02009-09-03 12:56:02 -0500841 /*
842 * Save address for cache flush. *addr is modified in the call
843 * to __change_page_attr_set_clr() below.
844 */
845 baddr = *addr;
Thomas Gleixner69b14152008-02-13 11:04:50 +0100846 }
847
Nick Piggin5843d9a2008-08-01 03:15:21 +0200848 /* Must avoid aliasing mappings in the highmem code */
849 kmap_flush_unused();
850
Nick Piggindb64fe02008-10-18 20:27:03 -0700851 vm_unmap_aliases();
852
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100853 cpa.vaddr = addr;
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700854 cpa.pages = pages;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100855 cpa.numpages = numpages;
856 cpa.mask_set = mask_set;
857 cpa.mask_clr = mask_clr;
Shaohua Lid75586a2008-08-21 10:46:06 +0800858 cpa.flags = 0;
859 cpa.curpage = 0;
Andi Kleenc9caa022008-03-12 03:53:29 +0100860 cpa.force_split = force_split;
Thomas Gleixner72e458d2008-02-04 16:48:07 +0100861
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700862 if (in_flag & (CPA_ARRAY | CPA_PAGES_ARRAY))
863 cpa.flags |= in_flag;
Shaohua Lid75586a2008-08-21 10:46:06 +0800864
Thomas Gleixneraf96e442008-02-15 21:49:46 +0100865 /* No alias checking for _NX bit modifications */
866 checkalias = (pgprot_val(mask_set) | pgprot_val(mask_clr)) != _PAGE_NX;
867
868 ret = __change_page_attr_set_clr(&cpa, checkalias);
Thomas Gleixnerff314522008-01-30 13:34:08 +0100869
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100870 /*
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100871 * Check whether we really changed something:
872 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800873 if (!(cpa.flags & CPA_FLUSHTLB))
Shaohua Li1ac2f7d2008-08-04 14:51:24 +0800874 goto out;
Ingo Molnarcacf8902008-08-21 13:46:33 +0200875
Thomas Gleixnerf4ae5da2008-02-04 16:48:07 +0100876 /*
Andi Kleen6bb83832008-02-04 16:48:06 +0100877 * No need to flush, when we did not set any of the caching
878 * attributes:
879 */
880 cache = cache_attr(mask_set);
881
882 /*
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100883 * On success we use clflush, when the CPU supports it to
884 * avoid the wbindv. If the CPU does not support it and in the
Thomas Gleixneraf1e6842008-01-30 13:34:08 +0100885 * error case we fall back to cpa_flush_all (which uses
Thomas Gleixner57a6a462008-01-30 13:34:08 +0100886 * wbindv):
887 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800888 if (!ret && cpu_has_clflush) {
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700889 if (cpa.flags & (CPA_PAGES_ARRAY | CPA_ARRAY)) {
890 cpa_flush_array(addr, numpages, cache,
891 cpa.flags, pages);
892 } else
Jack Steinerfa526d02009-09-03 12:56:02 -0500893 cpa_flush_range(baddr, numpages, cache);
Shaohua Lid75586a2008-08-21 10:46:06 +0800894 } else
Andi Kleen6bb83832008-02-04 16:48:06 +0100895 cpa_flush_all(cache);
Ingo Molnarcacf8902008-08-21 13:46:33 +0200896
Thomas Gleixner76ebd052008-02-09 23:24:09 +0100897out:
Thomas Gleixnerff314522008-01-30 13:34:08 +0100898 return ret;
899}
900
Shaohua Lid75586a2008-08-21 10:46:06 +0800901static inline int change_page_attr_set(unsigned long *addr, int numpages,
902 pgprot_t mask, int array)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100903{
Shaohua Lid75586a2008-08-21 10:46:06 +0800904 return change_page_attr_set_clr(addr, numpages, mask, __pgprot(0), 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700905 (array ? CPA_ARRAY : 0), NULL);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100906}
907
Shaohua Lid75586a2008-08-21 10:46:06 +0800908static inline int change_page_attr_clear(unsigned long *addr, int numpages,
909 pgprot_t mask, int array)
Thomas Gleixner72932c72008-01-30 13:34:08 +0100910{
Shaohua Lid75586a2008-08-21 10:46:06 +0800911 return change_page_attr_set_clr(addr, numpages, __pgprot(0), mask, 0,
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -0700912 (array ? CPA_ARRAY : 0), NULL);
Thomas Gleixner72932c72008-01-30 13:34:08 +0100913}
914
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -0700915static inline int cpa_set_pages_array(struct page **pages, int numpages,
916 pgprot_t mask)
917{
918 return change_page_attr_set_clr(NULL, numpages, mask, __pgprot(0), 0,
919 CPA_PAGES_ARRAY, pages);
920}
921
922static inline int cpa_clear_pages_array(struct page **pages, int numpages,
923 pgprot_t mask)
924{
925 return change_page_attr_set_clr(NULL, numpages, __pgprot(0), mask, 0,
926 CPA_PAGES_ARRAY, pages);
927}
928
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700929int _set_memory_uc(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100930{
Suresh Siddhade33c442008-04-25 17:07:22 -0700931 /*
932 * for now UC MINUS. see comments in ioremap_nocache()
933 */
Shaohua Lid75586a2008-08-21 10:46:06 +0800934 return change_page_attr_set(&addr, numpages,
935 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100936}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700937
938int set_memory_uc(unsigned long addr, int numpages)
939{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700940 int ret;
941
Suresh Siddhade33c442008-04-25 17:07:22 -0700942 /*
943 * for now UC MINUS. see comments in ioremap_nocache()
944 */
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700945 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
946 _PAGE_CACHE_UC_MINUS, NULL);
947 if (ret)
948 goto out_err;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700949
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700950 ret = _set_memory_uc(addr, numpages);
951 if (ret)
952 goto out_free;
953
954 return 0;
955
956out_free:
957 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
958out_err:
959 return ret;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -0700960}
Arjan van de Ven75cbade2008-01-30 13:34:06 +0100961EXPORT_SYMBOL(set_memory_uc);
962
Shaohua Lid75586a2008-08-21 10:46:06 +0800963int set_memory_array_uc(unsigned long *addr, int addrinarray)
964{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700965 int i, j;
966 int ret;
967
Shaohua Lid75586a2008-08-21 10:46:06 +0800968 /*
969 * for now UC MINUS. see comments in ioremap_nocache()
970 */
971 for (i = 0; i < addrinarray; i++) {
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700972 ret = reserve_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE,
973 _PAGE_CACHE_UC_MINUS, NULL);
974 if (ret)
975 goto out_free;
Shaohua Lid75586a2008-08-21 10:46:06 +0800976 }
977
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700978 ret = change_page_attr_set(addr, addrinarray,
Shaohua Lid75586a2008-08-21 10:46:06 +0800979 __pgprot(_PAGE_CACHE_UC_MINUS), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700980 if (ret)
981 goto out_free;
Rene Hermanc5e147c2008-08-22 01:02:20 +0200982
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -0700983 return 0;
984
985out_free:
986 for (j = 0; j < i; j++)
987 free_memtype(__pa(addr[j]), __pa(addr[j]) + PAGE_SIZE);
988
989 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +0800990}
991EXPORT_SYMBOL(set_memory_array_uc);
992
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -0700993int _set_memory_wc(unsigned long addr, int numpages)
994{
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -0700995 int ret;
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -0700996 unsigned long addr_copy = addr;
997
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -0700998 ret = change_page_attr_set(&addr, numpages,
999 __pgprot(_PAGE_CACHE_UC_MINUS), 0);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001000 if (!ret) {
Pallipadi, Venkateshbdc63402009-07-30 14:43:19 -07001001 ret = change_page_attr_set_clr(&addr_copy, numpages,
1002 __pgprot(_PAGE_CACHE_WC),
1003 __pgprot(_PAGE_CACHE_MASK),
1004 0, 0, NULL);
venkatesh.pallipadi@intel.com3869c4a2009-04-09 14:26:50 -07001005 }
1006 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001007}
1008
1009int set_memory_wc(unsigned long addr, int numpages)
1010{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001011 int ret;
1012
Andreas Herrmann499f8f82008-06-10 16:06:21 +02001013 if (!pat_enabled)
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001014 return set_memory_uc(addr, numpages);
1015
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001016 ret = reserve_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE,
1017 _PAGE_CACHE_WC, NULL);
1018 if (ret)
1019 goto out_err;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001020
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001021 ret = _set_memory_wc(addr, numpages);
1022 if (ret)
1023 goto out_free;
1024
1025 return 0;
1026
1027out_free:
1028 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
1029out_err:
1030 return ret;
venkatesh.pallipadi@intel.comef354af2008-03-18 17:00:23 -07001031}
1032EXPORT_SYMBOL(set_memory_wc);
1033
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001034int _set_memory_wb(unsigned long addr, int numpages)
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001035{
Shaohua Lid75586a2008-08-21 10:46:06 +08001036 return change_page_attr_clear(&addr, numpages,
1037 __pgprot(_PAGE_CACHE_MASK), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001038}
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001039
1040int set_memory_wb(unsigned long addr, int numpages)
1041{
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001042 int ret;
1043
1044 ret = _set_memory_wb(addr, numpages);
1045 if (ret)
1046 return ret;
1047
venkatesh.pallipadi@intel.comc15238d2008-08-20 16:45:51 -07001048 free_memtype(__pa(addr), __pa(addr) + numpages * PAGE_SIZE);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001049 return 0;
venkatesh.pallipadi@intel.com12193332008-03-18 17:00:18 -07001050}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001051EXPORT_SYMBOL(set_memory_wb);
1052
Shaohua Lid75586a2008-08-21 10:46:06 +08001053int set_memory_array_wb(unsigned long *addr, int addrinarray)
1054{
1055 int i;
venkatesh.pallipadi@intel.coma5593e02009-04-09 14:26:48 -07001056 int ret;
1057
1058 ret = change_page_attr_clear(addr, addrinarray,
1059 __pgprot(_PAGE_CACHE_MASK), 1);
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001060 if (ret)
1061 return ret;
Shaohua Lid75586a2008-08-21 10:46:06 +08001062
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001063 for (i = 0; i < addrinarray; i++)
1064 free_memtype(__pa(addr[i]), __pa(addr[i]) + PAGE_SIZE);
Rene Hermanc5e147c2008-08-22 01:02:20 +02001065
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001066 return 0;
Shaohua Lid75586a2008-08-21 10:46:06 +08001067}
1068EXPORT_SYMBOL(set_memory_array_wb);
1069
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001070int set_memory_x(unsigned long addr, int numpages)
1071{
Shaohua Lid75586a2008-08-21 10:46:06 +08001072 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001073}
1074EXPORT_SYMBOL(set_memory_x);
1075
1076int set_memory_nx(unsigned long addr, int numpages)
1077{
Shaohua Lid75586a2008-08-21 10:46:06 +08001078 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_NX), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001079}
1080EXPORT_SYMBOL(set_memory_nx);
1081
1082int set_memory_ro(unsigned long addr, int numpages)
1083{
Shaohua Lid75586a2008-08-21 10:46:06 +08001084 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001085}
Bruce Allana03352d2008-09-29 20:19:22 -07001086EXPORT_SYMBOL_GPL(set_memory_ro);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001087
1088int set_memory_rw(unsigned long addr, int numpages)
1089{
Shaohua Lid75586a2008-08-21 10:46:06 +08001090 return change_page_attr_set(&addr, numpages, __pgprot(_PAGE_RW), 0);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001091}
Bruce Allana03352d2008-09-29 20:19:22 -07001092EXPORT_SYMBOL_GPL(set_memory_rw);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001093
1094int set_memory_np(unsigned long addr, int numpages)
1095{
Shaohua Lid75586a2008-08-21 10:46:06 +08001096 return change_page_attr_clear(&addr, numpages, __pgprot(_PAGE_PRESENT), 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001097}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001098
Andi Kleenc9caa022008-03-12 03:53:29 +01001099int set_memory_4k(unsigned long addr, int numpages)
1100{
Shaohua Lid75586a2008-08-21 10:46:06 +08001101 return change_page_attr_set_clr(&addr, numpages, __pgprot(0),
venkatesh.pallipadi@intel.com9ae28472009-03-19 14:51:14 -07001102 __pgprot(0), 1, 0, NULL);
Andi Kleenc9caa022008-03-12 03:53:29 +01001103}
1104
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001105int set_pages_uc(struct page *page, int numpages)
1106{
1107 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001108
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001109 return set_memory_uc(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001110}
1111EXPORT_SYMBOL(set_pages_uc);
1112
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001113int set_pages_array_uc(struct page **pages, int addrinarray)
1114{
1115 unsigned long start;
1116 unsigned long end;
1117 int i;
1118 int free_idx;
1119
1120 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001121 if (PageHighMem(pages[i]))
1122 continue;
1123 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001124 end = start + PAGE_SIZE;
1125 if (reserve_memtype(start, end, _PAGE_CACHE_UC_MINUS, NULL))
1126 goto err_out;
1127 }
1128
1129 if (cpa_set_pages_array(pages, addrinarray,
1130 __pgprot(_PAGE_CACHE_UC_MINUS)) == 0) {
1131 return 0; /* Success */
1132 }
1133err_out:
1134 free_idx = i;
1135 for (i = 0; i < free_idx; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001136 if (PageHighMem(pages[i]))
1137 continue;
1138 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001139 end = start + PAGE_SIZE;
1140 free_memtype(start, end);
1141 }
1142 return -EINVAL;
1143}
1144EXPORT_SYMBOL(set_pages_array_uc);
1145
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001146int set_pages_wb(struct page *page, int numpages)
1147{
1148 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001149
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001150 return set_memory_wb(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001151}
1152EXPORT_SYMBOL(set_pages_wb);
1153
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001154int set_pages_array_wb(struct page **pages, int addrinarray)
1155{
1156 int retval;
1157 unsigned long start;
1158 unsigned long end;
1159 int i;
1160
1161 retval = cpa_clear_pages_array(pages, addrinarray,
1162 __pgprot(_PAGE_CACHE_MASK));
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001163 if (retval)
1164 return retval;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001165
1166 for (i = 0; i < addrinarray; i++) {
Thomas Hellstrom8523acf2009-08-03 09:25:45 +02001167 if (PageHighMem(pages[i]))
1168 continue;
1169 start = page_to_pfn(pages[i]) << PAGE_SHIFT;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001170 end = start + PAGE_SIZE;
1171 free_memtype(start, end);
1172 }
1173
venkatesh.pallipadi@intel.com9fa3ab32009-04-09 14:26:49 -07001174 return 0;
venkatesh.pallipadi@intel.com0f350752009-03-19 14:51:15 -07001175}
1176EXPORT_SYMBOL(set_pages_array_wb);
1177
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001178int set_pages_x(struct page *page, int numpages)
1179{
1180 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001181
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001182 return set_memory_x(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001183}
1184EXPORT_SYMBOL(set_pages_x);
1185
1186int set_pages_nx(struct page *page, int numpages)
1187{
1188 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001189
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001190 return set_memory_nx(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001191}
1192EXPORT_SYMBOL(set_pages_nx);
1193
1194int set_pages_ro(struct page *page, int numpages)
1195{
1196 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001197
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001198 return set_memory_ro(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001199}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001200
1201int set_pages_rw(struct page *page, int numpages)
1202{
1203 unsigned long addr = (unsigned long)page_address(page);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001204
Thomas Gleixnerd7c8f212008-01-30 13:34:07 +01001205 return set_memory_rw(addr, numpages);
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001206}
Arjan van de Ven75cbade2008-01-30 13:34:06 +01001207
Linus Torvalds1da177e2005-04-16 15:20:36 -07001208#ifdef CONFIG_DEBUG_PAGEALLOC
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001209
1210static int __set_pages_p(struct page *page, int numpages)
1211{
Shaohua Lid75586a2008-08-21 10:46:06 +08001212 unsigned long tempaddr = (unsigned long) page_address(page);
1213 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001214 .numpages = numpages,
1215 .mask_set = __pgprot(_PAGE_PRESENT | _PAGE_RW),
Shaohua Lid75586a2008-08-21 10:46:06 +08001216 .mask_clr = __pgprot(0),
1217 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001218
Suresh Siddha55121b42008-09-23 14:00:40 -07001219 /*
1220 * No alias checking needed for setting present flag. otherwise,
1221 * we may need to break large pages for 64-bit kernel text
1222 * mappings (this adds to complexity if we want to do this from
1223 * atomic context especially). Let's keep it simple!
1224 */
1225 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001226}
1227
1228static int __set_pages_np(struct page *page, int numpages)
1229{
Shaohua Lid75586a2008-08-21 10:46:06 +08001230 unsigned long tempaddr = (unsigned long) page_address(page);
1231 struct cpa_data cpa = { .vaddr = &tempaddr,
Thomas Gleixner72e458d2008-02-04 16:48:07 +01001232 .numpages = numpages,
1233 .mask_set = __pgprot(0),
Shaohua Lid75586a2008-08-21 10:46:06 +08001234 .mask_clr = __pgprot(_PAGE_PRESENT | _PAGE_RW),
1235 .flags = 0};
Thomas Gleixner72932c72008-01-30 13:34:08 +01001236
Suresh Siddha55121b42008-09-23 14:00:40 -07001237 /*
1238 * No alias checking needed for setting not present flag. otherwise,
1239 * we may need to break large pages for 64-bit kernel text
1240 * mappings (this adds to complexity if we want to do this from
1241 * atomic context especially). Let's keep it simple!
1242 */
1243 return __change_page_attr_set_clr(&cpa, 0);
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001244}
1245
Linus Torvalds1da177e2005-04-16 15:20:36 -07001246void kernel_map_pages(struct page *page, int numpages, int enable)
1247{
1248 if (PageHighMem(page))
1249 return;
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001250 if (!enable) {
Ingo Molnarf9b84042006-06-27 02:54:49 -07001251 debug_check_no_locks_freed(page_address(page),
1252 numpages * PAGE_SIZE);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001253 }
Ingo Molnarde5097c2006-01-09 15:59:21 -08001254
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001255 /*
Ingo Molnar12d6f212008-01-30 13:33:58 +01001256 * If page allocator is not up yet then do not call c_p_a():
1257 */
1258 if (!debug_pagealloc_enabled)
1259 return;
1260
1261 /*
Ingo Molnarf8d84062008-02-13 14:09:53 +01001262 * The return value is ignored as the calls cannot fail.
Suresh Siddha55121b42008-09-23 14:00:40 -07001263 * Large pages for identity mappings are not used at boot time
1264 * and hence no memory allocations during large page split.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001265 */
Ingo Molnarf62d0f02008-01-30 13:34:07 +01001266 if (enable)
1267 __set_pages_p(page, numpages);
1268 else
1269 __set_pages_np(page, numpages);
Ingo Molnar9f4c8152008-01-30 13:33:41 +01001270
1271 /*
Ingo Molnare4b71dc2008-01-30 13:34:04 +01001272 * We should perform an IPI and flush all tlbs,
1273 * but that can deadlock->flush only current cpu:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 */
1275 __flush_tlb_all();
1276}
Rafael J. Wysocki8a235ef2008-02-20 01:47:44 +01001277
1278#ifdef CONFIG_HIBERNATION
1279
1280bool kernel_page_present(struct page *page)
1281{
1282 unsigned int level;
1283 pte_t *pte;
1284
1285 if (PageHighMem(page))
1286 return false;
1287
1288 pte = lookup_address((unsigned long)page_address(page), &level);
1289 return (pte_val(*pte) & _PAGE_PRESENT);
1290}
1291
1292#endif /* CONFIG_HIBERNATION */
1293
1294#endif /* CONFIG_DEBUG_PAGEALLOC */
Arjan van de Vend1028a12008-01-30 13:34:07 +01001295
1296/*
1297 * The testcases use internal knowledge of the implementation that shouldn't
1298 * be exposed to the rest of the kernel. Include these directly here.
1299 */
1300#ifdef CONFIG_CPA_DEBUG
1301#include "pageattr-test.c"
1302#endif