blob: 7857e8fd0a3e56e007004492482b3e306d8ba089 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Jeff Garzikaf36d7f2005-08-28 20:18:39 -04002 * ata_piix.c - Intel PATA/SATA controllers
3 *
4 * Maintained by: Jeff Garzik <jgarzik@pobox.com>
5 * Please ALWAYS copy linux-ide@vger.kernel.org
6 * on emails.
7 *
8 *
9 * Copyright 2003-2005 Red Hat Inc
10 * Copyright 2003-2005 Jeff Garzik
11 *
12 *
13 * Copyright header from piix.c:
14 *
15 * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
16 * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
Alan Coxab771632008-10-27 15:09:10 +000017 * Copyright (C) 2003 Red Hat Inc
Jeff Garzikaf36d7f2005-08-28 20:18:39 -040018 *
19 *
20 * This program is free software; you can redistribute it and/or modify
21 * it under the terms of the GNU General Public License as published by
22 * the Free Software Foundation; either version 2, or (at your option)
23 * any later version.
24 *
25 * This program is distributed in the hope that it will be useful,
26 * but WITHOUT ANY WARRANTY; without even the implied warranty of
27 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
28 * GNU General Public License for more details.
29 *
30 * You should have received a copy of the GNU General Public License
31 * along with this program; see the file COPYING. If not, write to
32 * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
33 *
34 *
35 * libata documentation is available via 'make {ps|pdf}docs',
36 * as Documentation/DocBook/libata.*
37 *
38 * Hardware documentation available at http://developer.intel.com/
39 *
Alan Coxd96212e2005-12-08 19:19:50 +000040 * Documentation
Lucas De Marchi25985ed2011-03-30 22:57:33 -030041 * Publicly available from Intel web site. Errata documentation
42 * is also publicly available. As an aide to anyone hacking on this
Alan2c5ff672006-12-04 16:33:20 +000043 * driver the list of errata that are relevant is below, going back to
Alan Coxd96212e2005-12-08 19:19:50 +000044 * PIIX4. Older device documentation is now a bit tricky to find.
45 *
Thomas Weber88393162010-03-16 11:47:56 +010046 * The chipsets all follow very much the same design. The original Triton
Lucas De Marchi25985ed2011-03-30 22:57:33 -030047 * series chipsets do _not_ support independent device timings, but this
Alan Coxd96212e2005-12-08 19:19:50 +000048 * is fixed in Triton II. With the odd mobile exception the chips then
49 * change little except in gaining more modes until SATA arrives. This
Lucas De Marchi25985ed2011-03-30 22:57:33 -030050 * driver supports only the chips with independent timing (that is those
Alan Coxd96212e2005-12-08 19:19:50 +000051 * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
52 * for the early chip drivers.
53 *
54 * Errata of note:
55 *
56 * Unfixable
57 * PIIX4 errata #9 - Only on ultra obscure hw
58 * ICH3 errata #13 - Not observed to affect real hw
59 * by Intel
60 *
61 * Things we must deal with
62 * PIIX4 errata #10 - BM IDE hang with non UDMA
63 * (must stop/start dma to recover)
64 * 440MX errata #15 - As PIIX4 errata #10
65 * PIIX4 errata #15 - Must not read control registers
66 * during a PIO transfer
67 * 440MX errata #13 - As PIIX4 errata #15
68 * ICH2 errata #21 - DMA mode 0 doesn't work right
69 * ICH0/1 errata #55 - As ICH2 errata #21
70 * ICH2 spec c #9 - Extra operations needed to handle
71 * drive hotswap [NOT YET SUPPORTED]
72 * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
73 * and must be dword aligned
74 * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
Alan Coxc611bed2009-05-06 17:08:44 +010075 * ICH7 errata #16 - MWDMA1 timings are incorrect
Alan Coxd96212e2005-12-08 19:19:50 +000076 *
77 * Should have been BIOS fixed:
78 * 450NX: errata #19 - DMA hangs on old 450NX
79 * 450NX: errata #20 - DMA hangs on old 450NX
80 * 450NX: errata #25 - Corruption with DMA on old 450NX
81 * ICH3 errata #15 - IDE deadlock under high load
82 * (BIOS must set dev 31 fn 0 bit 23)
83 * ICH3 errata #18 - Don't use native mode
Linus Torvalds1da177e2005-04-16 15:20:36 -070084 */
85
86#include <linux/kernel.h>
87#include <linux/module.h>
88#include <linux/pci.h>
89#include <linux/init.h>
90#include <linux/blkdev.h>
91#include <linux/delay.h>
Jeff Garzik6248e642005-10-30 06:42:18 -050092#include <linux/device.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090093#include <linux/gfp.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#include <scsi/scsi_host.h>
95#include <linux/libata.h>
Tejun Heob8b275e2007-07-10 15:55:43 +090096#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070097
98#define DRV_NAME "ata_piix"
Alan Coxc611bed2009-05-06 17:08:44 +010099#define DRV_VERSION "2.13"
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100
101enum {
102 PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
103 ICH5_PMR = 0x90, /* port mapping register */
104 ICH5_PCS = 0x92, /* port control and status */
Tejun Heoc7290722008-01-18 18:36:30 +0900105 PIIX_SIDPR_BAR = 5,
106 PIIX_SIDPR_LEN = 16,
107 PIIX_SIDPR_IDX = 0,
108 PIIX_SIDPR_DATA = 4,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109
Tejun Heoff0fc142005-12-18 17:17:07 +0900110 PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
Tejun Heoc7290722008-01-18 18:36:30 +0900111 PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112
Tejun Heo800b3992006-12-03 21:34:13 +0900113 PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
114 PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
Tejun Heob3362f82006-11-10 18:08:10 +0900115
Ming Lei5e5a4f52011-10-07 11:50:22 +0800116 PIIX_FLAG_PIO16 = (1 << 30), /*support 16bit PIO only*/
117
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 PIIX_80C_PRI = (1 << 5) | (1 << 4),
119 PIIX_80C_SEC = (1 << 7) | (1 << 6),
120
Tejun Heod33f58b2006-03-01 01:25:39 +0900121 /* constants for mapping table */
122 P0 = 0, /* port 0 */
123 P1 = 1, /* port 1 */
124 P2 = 2, /* port 2 */
125 P3 = 3, /* port 3 */
126 IDE = -1, /* IDE */
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300127 NA = -2, /* not available */
Tejun Heod33f58b2006-03-01 01:25:39 +0900128 RV = -3, /* reserved */
129
Greg Felix7b6dbd62005-07-28 15:54:15 -0400130 PIIX_AHCI_DEVICE = 6,
Tejun Heob8b275e2007-07-10 15:55:43 +0900131
132 /* host->flags bits */
133 PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900136enum piix_controller_ids {
137 /* controller IDs */
138 piix_pata_mwdma, /* PIIX3 MWDMA only */
139 piix_pata_33, /* PIIX4 at 33Mhz */
140 ich_pata_33, /* ICH up to UDMA 33 only */
141 ich_pata_66, /* ICH up to 66 Mhz */
142 ich_pata_100, /* ICH up to UDMA 100 */
Alan Coxc611bed2009-05-06 17:08:44 +0100143 ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900144 ich5_sata,
145 ich6_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900146 ich6m_sata,
147 ich8_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900148 ich8_2port_sata,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900149 ich8m_apple_sata, /* locks up on second port enable */
150 tolapai_sata,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900151 piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800152 ich8_sata_snb,
Tejun Heo9cde9ed12007-11-24 21:16:07 +0900153};
154
Tejun Heod33f58b2006-03-01 01:25:39 +0900155struct piix_map_db {
156 const u32 mask;
Jeff Garzik73291a12006-07-11 13:11:17 -0400157 const u16 port_enable;
Tejun Heod33f58b2006-03-01 01:25:39 +0900158 const int map[][4];
159};
160
Tejun Heod96715c2006-06-29 01:58:28 +0900161struct piix_host_priv {
162 const int *map;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900163 u32 saved_iocfg;
Tejun Heoc7290722008-01-18 18:36:30 +0900164 void __iomem *sidpr;
Tejun Heod96715c2006-06-29 01:58:28 +0900165};
166
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400167static int piix_init_one(struct pci_dev *pdev,
168 const struct pci_device_id *ent);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900169static void piix_remove_one(struct pci_dev *pdev);
Tejun Heoa1efdab2008-03-25 12:22:50 +0900170static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400171static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
172static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
173static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
Alan Coxeb4a2c72007-04-11 00:04:20 +0100174static int ich_pata_cable_detect(struct ata_port *ap);
Tejun Heo25f98132008-01-07 19:38:53 +0900175static u8 piix_vmw_bmdma_status(struct ata_port *ap);
Tejun Heo82ef04f2008-07-31 17:02:40 +0900176static int piix_sidpr_scr_read(struct ata_link *link,
177 unsigned int reg, u32 *val);
178static int piix_sidpr_scr_write(struct ata_link *link,
179 unsigned int reg, u32 val);
Tejun Heoa97c40062010-09-01 17:50:08 +0200180static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
181 unsigned hints);
Tejun Heo27943622010-01-19 10:49:19 +0900182static bool piix_irq_check(struct ata_port *ap);
Ming Lei5e5a4f52011-10-07 11:50:22 +0800183static int piix_port_start(struct ata_port *ap);
Tejun Heob8b275e2007-07-10 15:55:43 +0900184#ifdef CONFIG_PM
185static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
186static int piix_pci_device_resume(struct pci_dev *pdev);
187#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700188
189static unsigned int in_module_init = 1;
190
Jeff Garzik3b7d6972005-11-10 11:04:11 -0500191static const struct pci_device_id piix_pci_tbl[] = {
Aland2cdfc02007-01-10 17:13:38 +0000192 /* Intel PIIX3 for the 430HX etc */
193 { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
Tejun Heo25f98132008-01-07 19:38:53 +0900194 /* VMware ICH4 */
195 { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400196 /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
197 /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
198 { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400199 /* Intel PIIX4 */
200 { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
201 /* Intel PIIX4 */
202 { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
203 /* Intel PIIX */
204 { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
205 /* Intel ICH (i810, i815, i840) UDMA 66*/
206 { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
207 /* Intel ICH0 : UDMA 33*/
208 { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
209 /* Intel ICH2M */
210 { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
211 /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
212 { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
213 /* Intel ICH3M */
214 { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
215 /* Intel ICH3 (E7500/1) UDMA 100 */
216 { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Ben Hutchings4bb969d2010-10-10 22:42:21 +0100217 /* Intel ICH4-L */
218 { 0x8086, 0x24C1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400219 /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
220 { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
221 { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
222 /* Intel ICH5 */
Christian Lamparter2eb829e2007-08-10 13:59:51 -0700223 { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400224 /* C-ICH (i810E2) */
225 { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400226 /* ESB (855GME/875P + 6300ESB) UDMA 100 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400227 { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
228 /* ICH6 (and 6) (i915) UDMA 100 */
229 { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
230 /* ICH7/7-R (i945, i975) UDMA 100*/
Alan Coxc611bed2009-05-06 17:08:44 +0100231 { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
232 { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
Christian Lamparterc1e6f282007-07-03 10:19:20 -0400233 /* ICH8 Mobile PATA Controller */
234 { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Alan Cox7654db12009-05-06 17:10:17 +0100236 /* SATA ports */
Jeff Garzik4fca3772011-02-15 01:13:24 -0500237
Tejun Heo1d076e52006-03-01 01:25:39 +0900238 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900240 /* 82801EB (ICH5) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700241 { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900242 /* 6300ESB (ICH5 variant with broken PCS present bits) */
Tejun Heo5e56a372006-11-10 18:08:10 +0900243 { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900244 /* 6300ESB pretending RAID */
Tejun Heo5e56a372006-11-10 18:08:10 +0900245 { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900246 /* 82801FB/FW (ICH6/ICH6W) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900248 /* 82801FR/FRW (ICH6R/ICH6RW) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900249 { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo5016d7d2008-03-26 15:46:58 +0900250 /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
251 * Attach iff the controller is in IDE mode. */
252 { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900253 PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900254 /* 82801GB/GR/GH (ICH7, identical to ICH6) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900255 { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Tejun Heo1d076e52006-03-01 01:25:39 +0900256 /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900257 { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800258 /* Enterprise Southbridge 2 (631xESB/632xESB) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900259 { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800260 /* SATA Controller 1 IDE (ICH8) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900261 { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800262 /* SATA Controller 2 IDE (ICH8) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900263 { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900264 /* Mobile SATA Controller IDE (ICH8M), Apple */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900265 { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900266 { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
Tejun Heo487eff62008-07-29 15:06:26 +0900267 { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
Tejun Heo23cf2962008-05-29 22:04:22 +0900268 /* Mobile SATA Controller IDE (ICH8M) */
269 { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800270 /* SATA Controller IDE (ICH9) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900271 { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800272 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900273 { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800274 /* SATA Controller IDE (ICH9) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900275 { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800276 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900277 { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800278 /* SATA Controller IDE (ICH9M) */
Tejun Heo00242ec2007-11-19 11:24:25 +0900279 { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Jason Gastonf98b6572006-12-07 08:57:32 -0800280 /* SATA Controller IDE (ICH9M) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900281 { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700282 /* SATA Controller IDE (Tolapai) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900283 { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800284 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900285 { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800286 /* SATA Controller IDE (ICH10) */
287 { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
288 /* SATA Controller IDE (ICH10) */
Tejun Heo9c0bf672008-03-26 16:00:58 +0900289 { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Jason Gastonbf7f22b2008-01-28 17:36:45 -0800290 /* SATA Controller IDE (ICH10) */
291 { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700292 /* SATA Controller IDE (PCH) */
293 { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
294 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700295 { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
296 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700297 { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
298 /* SATA Controller IDE (PCH) */
Seth Heasley0395e612008-08-27 16:40:06 -0700299 { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
300 /* SATA Controller IDE (PCH) */
Seth Heasleyc6c6a1a2008-08-11 17:03:18 -0700301 { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
302 /* SATA Controller IDE (PCH) */
303 { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
Seth Heasley88e82012010-01-12 17:01:28 -0800304 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800305 { 0x8086, 0x1c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800306 /* SATA Controller IDE (CPT) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800307 { 0x8086, 0x1c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley88e82012010-01-12 17:01:28 -0800308 /* SATA Controller IDE (CPT) */
309 { 0x8086, 0x1c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
310 /* SATA Controller IDE (CPT) */
311 { 0x8086, 0x1c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley238e1492010-09-09 09:42:40 -0700312 /* SATA Controller IDE (PBG) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800313 { 0x8086, 0x1d00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley238e1492010-09-09 09:42:40 -0700314 /* SATA Controller IDE (PBG) */
315 { 0x8086, 0x1d08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley4a836c72011-04-20 08:43:37 -0700316 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800317 { 0x8086, 0x1e00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700318 /* SATA Controller IDE (Panther Point) */
Ming Lei5e5a4f52011-10-07 11:50:22 +0800319 { 0x8086, 0x1e01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
Seth Heasley4a836c72011-04-20 08:43:37 -0700320 /* SATA Controller IDE (Panther Point) */
321 { 0x8086, 0x1e08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
322 /* SATA Controller IDE (Panther Point) */
323 { 0x8086, 0x1e09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley78140cf2012-01-23 16:29:50 -0800324 /* SATA Controller IDE (Lynx Point) */
325 { 0x8086, 0x8c00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
326 /* SATA Controller IDE (Lynx Point) */
327 { 0x8086, 0x8c01, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_snb },
328 /* SATA Controller IDE (Lynx Point) */
329 { 0x8086, 0x8c08, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
330 /* SATA Controller IDE (Lynx Point) */
331 { 0x8086, 0x8c09, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Seth Heasley96d5d962012-02-21 10:45:26 -0800332 /* SATA Controller IDE (DH89xxCC) */
333 { 0x8086, 0x2326, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700334 { } /* terminate list */
335};
336
337static struct pci_driver piix_pci_driver = {
338 .name = DRV_NAME,
339 .id_table = piix_pci_tbl,
340 .probe = piix_init_one,
Tejun Heo2852bcf2009-01-02 12:04:48 +0900341 .remove = piix_remove_one,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900342#ifdef CONFIG_PM
Tejun Heob8b275e2007-07-10 15:55:43 +0900343 .suspend = piix_pci_device_suspend,
344 .resume = piix_pci_device_resume,
Tejun Heo438ac6d2007-03-02 17:31:26 +0900345#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700346};
347
Jeff Garzik193515d2005-11-07 00:59:37 -0500348static struct scsi_host_template piix_sht = {
Tejun Heo68d1d072008-03-25 12:22:49 +0900349 ATA_BMDMA_SHT(DRV_NAME),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350};
351
Tejun Heo27943622010-01-19 10:49:19 +0900352static struct ata_port_operations piix_sata_ops = {
Alan Cox871af122009-01-05 14:16:39 +0000353 .inherits = &ata_bmdma32_port_ops,
Tejun Heo27943622010-01-19 10:49:19 +0900354 .sff_irq_check = piix_irq_check,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800355 .port_start = piix_port_start,
Tejun Heo27943622010-01-19 10:49:19 +0900356};
357
358static struct ata_port_operations piix_pata_ops = {
359 .inherits = &piix_sata_ops,
Alan Coxeb4a2c72007-04-11 00:04:20 +0100360 .cable_detect = ata_cable_40wire,
Tejun Heo25f98132008-01-07 19:38:53 +0900361 .set_piomode = piix_set_piomode,
362 .set_dmamode = piix_set_dmamode,
Tejun Heoa1efdab2008-03-25 12:22:50 +0900363 .prereset = piix_pata_prereset,
Tejun Heo029cfd62008-03-25 12:22:49 +0900364};
Tejun Heo25f98132008-01-07 19:38:53 +0900365
Tejun Heo029cfd62008-03-25 12:22:49 +0900366static struct ata_port_operations piix_vmw_ops = {
367 .inherits = &piix_pata_ops,
Tejun Heo25f98132008-01-07 19:38:53 +0900368 .bmdma_status = piix_vmw_bmdma_status,
Tejun Heo25f98132008-01-07 19:38:53 +0900369};
370
Tejun Heo029cfd62008-03-25 12:22:49 +0900371static struct ata_port_operations ich_pata_ops = {
372 .inherits = &piix_pata_ops,
373 .cable_detect = ich_pata_cable_detect,
374 .set_dmamode = ich_set_dmamode,
375};
Tejun Heoc7290722008-01-18 18:36:30 +0900376
Tejun Heoa97c40062010-09-01 17:50:08 +0200377static struct device_attribute *piix_sidpr_shost_attrs[] = {
378 &dev_attr_link_power_management_policy,
379 NULL
380};
381
382static struct scsi_host_template piix_sidpr_sht = {
383 ATA_BMDMA_SHT(DRV_NAME),
384 .shost_attrs = piix_sidpr_shost_attrs,
385};
386
Tejun Heo029cfd62008-03-25 12:22:49 +0900387static struct ata_port_operations piix_sidpr_sata_ops = {
388 .inherits = &piix_sata_ops,
Tejun Heo57c9efd2008-04-07 22:47:19 +0900389 .hardreset = sata_std_hardreset,
Tejun Heoc7290722008-01-18 18:36:30 +0900390 .scr_read = piix_sidpr_scr_read,
391 .scr_write = piix_sidpr_scr_write,
Tejun Heoa97c40062010-09-01 17:50:08 +0200392 .set_lpm = piix_sidpr_set_lpm,
Tejun Heoc7290722008-01-18 18:36:30 +0900393};
394
Tejun Heod96715c2006-06-29 01:58:28 +0900395static const struct piix_map_db ich5_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900396 .mask = 0x7,
Jeff Garzikea35d292006-07-11 11:48:50 -0400397 .port_enable = 0x3,
Tejun Heod33f58b2006-03-01 01:25:39 +0900398 .map = {
399 /* PM PS SM SS MAP */
400 { P0, NA, P1, NA }, /* 000b */
401 { P1, NA, P0, NA }, /* 001b */
402 { RV, RV, RV, RV },
403 { RV, RV, RV, RV },
404 { P0, P1, IDE, IDE }, /* 100b */
405 { P1, P0, IDE, IDE }, /* 101b */
406 { IDE, IDE, P0, P1 }, /* 110b */
407 { IDE, IDE, P1, P0 }, /* 111b */
408 },
409};
410
Tejun Heod96715c2006-06-29 01:58:28 +0900411static const struct piix_map_db ich6_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900412 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400413 .port_enable = 0xf,
Tejun Heod33f58b2006-03-01 01:25:39 +0900414 .map = {
415 /* PM PS SM SS MAP */
Tejun Heo79ea24e2006-03-31 20:01:50 +0900416 { P0, P2, P1, P3 }, /* 00b */
Tejun Heod33f58b2006-03-01 01:25:39 +0900417 { IDE, IDE, P1, P3 }, /* 01b */
418 { P0, P2, IDE, IDE }, /* 10b */
419 { RV, RV, RV, RV },
420 },
421};
422
Tejun Heod96715c2006-06-29 01:58:28 +0900423static const struct piix_map_db ich6m_map_db = {
Tejun Heod33f58b2006-03-01 01:25:39 +0900424 .mask = 0x3,
Jeff Garzikea35d292006-07-11 11:48:50 -0400425 .port_enable = 0x5,
Tejun Heo67083742006-09-11 06:29:03 +0900426
427 /* Map 01b isn't specified in the doc but some notebooks use
Tejun Heoc6446a42006-10-09 13:23:58 +0900428 * it anyway. MAP 01b have been spotted on both ICH6M and
429 * ICH7M.
Tejun Heo67083742006-09-11 06:29:03 +0900430 */
431 .map = {
432 /* PM PS SM SS MAP */
Tejun Heoe04b3b92007-07-10 17:58:21 +0900433 { P0, P2, NA, NA }, /* 00b */
Tejun Heo67083742006-09-11 06:29:03 +0900434 { IDE, IDE, P1, P3 }, /* 01b */
435 { P0, P2, IDE, IDE }, /* 10b */
436 { RV, RV, RV, RV },
437 },
438};
439
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400440static const struct piix_map_db ich8_map_db = {
441 .mask = 0x3,
Tejun Heoa0ce9ac2007-11-19 12:06:37 +0900442 .port_enable = 0xf,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400443 .map = {
444 /* PM PS SM SS MAP */
Kristen Carlson Accardi158f30c82006-10-19 13:27:39 -0700445 { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400446 { RV, RV, RV, RV },
Tejun Heoac2b0432007-08-07 02:43:27 +0900447 { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400448 { RV, RV, RV, RV },
449 },
450};
451
Tejun Heo00242ec2007-11-19 11:24:25 +0900452static const struct piix_map_db ich8_2port_map_db = {
Jason Gastone2d352a2007-09-07 17:21:03 -0700453 .mask = 0x3,
454 .port_enable = 0x3,
455 .map = {
456 /* PM PS SM SS MAP */
457 { P0, NA, P1, NA }, /* 00b */
458 { RV, RV, RV, RV }, /* 01b */
459 { RV, RV, RV, RV }, /* 10b */
460 { RV, RV, RV, RV },
461 },
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700462};
463
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900464static const struct piix_map_db ich8m_apple_map_db = {
465 .mask = 0x3,
466 .port_enable = 0x1,
467 .map = {
468 /* PM PS SM SS MAP */
469 { P0, NA, NA, NA }, /* 00b */
470 { RV, RV, RV, RV },
471 { P0, P2, IDE, IDE }, /* 10b */
472 { RV, RV, RV, RV },
473 },
474};
475
Tejun Heo00242ec2007-11-19 11:24:25 +0900476static const struct piix_map_db tolapai_map_db = {
Jason Gaston8f73a682007-10-11 16:05:15 -0700477 .mask = 0x3,
478 .port_enable = 0x3,
479 .map = {
480 /* PM PS SM SS MAP */
481 { P0, NA, P1, NA }, /* 00b */
482 { RV, RV, RV, RV }, /* 01b */
483 { RV, RV, RV, RV }, /* 10b */
484 { RV, RV, RV, RV },
485 },
486};
487
Tejun Heod96715c2006-06-29 01:58:28 +0900488static const struct piix_map_db *piix_map_db_table[] = {
489 [ich5_sata] = &ich5_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900490 [ich6_sata] = &ich6_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900491 [ich6m_sata] = &ich6m_map_db,
492 [ich8_sata] = &ich8_map_db,
Tejun Heo00242ec2007-11-19 11:24:25 +0900493 [ich8_2port_sata] = &ich8_2port_map_db,
Tejun Heo9c0bf672008-03-26 16:00:58 +0900494 [ich8m_apple_sata] = &ich8m_apple_map_db,
495 [tolapai_sata] = &tolapai_map_db,
Ming Lei5e5a4f52011-10-07 11:50:22 +0800496 [ich8_sata_snb] = &ich8_map_db,
Tejun Heod96715c2006-06-29 01:58:28 +0900497};
498
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499static struct ata_port_info piix_port_info[] = {
Tejun Heo00242ec2007-11-19 11:24:25 +0900500 [piix_pata_mwdma] = /* PIIX3 MWDMA only */
501 {
Tejun Heo00242ec2007-11-19 11:24:25 +0900502 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100503 .pio_mask = ATA_PIO4,
504 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
Tejun Heo00242ec2007-11-19 11:24:25 +0900505 .port_ops = &piix_pata_ops,
506 },
507
Jeff Garzikec300d92007-09-01 07:17:36 -0400508 [piix_pata_33] = /* PIIX4 at 33MHz */
Tejun Heo1d076e52006-03-01 01:25:39 +0900509 {
Tejun Heob3362f82006-11-10 18:08:10 +0900510 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100511 .pio_mask = ATA_PIO4,
512 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
513 .udma_mask = ATA_UDMA2,
Tejun Heo1d076e52006-03-01 01:25:39 +0900514 .port_ops = &piix_pata_ops,
515 },
516
Jeff Garzikec300d92007-09-01 07:17:36 -0400517 [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518 {
Tejun Heob3362f82006-11-10 18:08:10 +0900519 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100520 .pio_mask = ATA_PIO4,
521 .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
522 .udma_mask = ATA_UDMA2,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400523 .port_ops = &ich_pata_ops,
524 },
Jeff Garzikec300d92007-09-01 07:17:36 -0400525
526 [ich_pata_66] = /* ICH controllers up to 66MHz */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400527 {
Tejun Heob3362f82006-11-10 18:08:10 +0900528 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100529 .pio_mask = ATA_PIO4,
530 .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400531 .udma_mask = ATA_UDMA4,
532 .port_ops = &ich_pata_ops,
533 },
Jeff Garzik85cd7252006-08-31 00:03:49 -0400534
Jeff Garzikec300d92007-09-01 07:17:36 -0400535 [ich_pata_100] =
Jeff Garzik669a5db2006-08-29 18:12:40 -0400536 {
Tejun Heob3362f82006-11-10 18:08:10 +0900537 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100538 .pio_mask = ATA_PIO4,
539 .mwdma_mask = ATA_MWDMA12_ONLY,
540 .udma_mask = ATA_UDMA5,
Jeff Garzik669a5db2006-08-29 18:12:40 -0400541 .port_ops = &ich_pata_ops,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700542 },
543
Alan Coxc611bed2009-05-06 17:08:44 +0100544 [ich_pata_100_nomwdma1] =
545 {
546 .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
547 .pio_mask = ATA_PIO4,
548 .mwdma_mask = ATA_MWDMA2_ONLY,
549 .udma_mask = ATA_UDMA5,
550 .port_ops = &ich_pata_ops,
551 },
552
Jeff Garzikec300d92007-09-01 07:17:36 -0400553 [ich5_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 {
Tejun Heo228c1592006-11-10 18:08:10 +0900555 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100556 .pio_mask = ATA_PIO4,
557 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400558 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 .port_ops = &piix_sata_ops,
560 },
561
Jeff Garzikec300d92007-09-01 07:17:36 -0400562 [ich6_sata] =
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 {
Tejun Heo723159c2008-01-04 18:42:20 +0900564 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100565 .pio_mask = ATA_PIO4,
566 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400567 .udma_mask = ATA_UDMA6,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 .port_ops = &piix_sata_ops,
569 },
570
Tejun Heo9c0bf672008-03-26 16:00:58 +0900571 [ich6m_sata] =
Jason Gastonc368ca42005-04-16 15:24:44 -0700572 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900573 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100574 .pio_mask = ATA_PIO4,
575 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400576 .udma_mask = ATA_UDMA6,
Jason Gastonc368ca42005-04-16 15:24:44 -0700577 .port_ops = &piix_sata_ops,
578 },
Tejun Heo1d076e52006-03-01 01:25:39 +0900579
Tejun Heo9c0bf672008-03-26 16:00:58 +0900580 [ich8_sata] =
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400581 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900582 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100583 .pio_mask = ATA_PIO4,
584 .mwdma_mask = ATA_MWDMA2,
Jeff Garzikbf6263a2007-07-09 12:16:50 -0400585 .udma_mask = ATA_UDMA6,
Jeff Garzik08f12ed2006-07-11 11:57:44 -0400586 .port_ops = &piix_sata_ops,
587 },
Jeff Garzik669a5db2006-08-29 18:12:40 -0400588
Tejun Heo00242ec2007-11-19 11:24:25 +0900589 [ich8_2port_sata] =
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700590 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900591 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100592 .pio_mask = ATA_PIO4,
593 .mwdma_mask = ATA_MWDMA2,
Jason Gastonc5cf0ff2007-08-30 21:36:56 -0700594 .udma_mask = ATA_UDMA6,
595 .port_ops = &piix_sata_ops,
596 },
Jason Gaston8f73a682007-10-11 16:05:15 -0700597
Tejun Heo9c0bf672008-03-26 16:00:58 +0900598 [tolapai_sata] =
Jason Gaston8f73a682007-10-11 16:05:15 -0700599 {
Tejun Heo5016d7d2008-03-26 15:46:58 +0900600 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100601 .pio_mask = ATA_PIO4,
602 .mwdma_mask = ATA_MWDMA2,
Jason Gaston8f73a682007-10-11 16:05:15 -0700603 .udma_mask = ATA_UDMA6,
604 .port_ops = &piix_sata_ops,
605 },
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900606
Tejun Heo9c0bf672008-03-26 16:00:58 +0900607 [ich8m_apple_sata] =
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900608 {
Tejun Heo23cf2962008-05-29 22:04:22 +0900609 .flags = PIIX_SATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100610 .pio_mask = ATA_PIO4,
611 .mwdma_mask = ATA_MWDMA2,
Thomas Rohwer8d8ef2f2007-11-19 11:54:24 +0900612 .udma_mask = ATA_UDMA6,
613 .port_ops = &piix_sata_ops,
614 },
615
Tejun Heo25f98132008-01-07 19:38:53 +0900616 [piix_pata_vmw] =
617 {
Tejun Heo25f98132008-01-07 19:38:53 +0900618 .flags = PIIX_PATA_FLAGS,
Erik Inge Bolsø14bdef92009-03-14 21:38:24 +0100619 .pio_mask = ATA_PIO4,
620 .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
621 .udma_mask = ATA_UDMA2,
Tejun Heo25f98132008-01-07 19:38:53 +0900622 .port_ops = &piix_vmw_ops,
623 },
624
Ming Lei5e5a4f52011-10-07 11:50:22 +0800625 /*
626 * some Sandybridge chipsets have broken 32 mode up to now,
627 * see https://bugzilla.kernel.org/show_bug.cgi?id=40592
628 */
629 [ich8_sata_snb] =
630 {
631 .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR | PIIX_FLAG_PIO16,
632 .pio_mask = ATA_PIO4,
633 .mwdma_mask = ATA_MWDMA2,
634 .udma_mask = ATA_UDMA6,
635 .port_ops = &piix_sata_ops,
636 },
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638};
639
640static struct pci_bits piix_enable_bits[] = {
641 { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
642 { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
643};
644
645MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
646MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
647MODULE_LICENSE("GPL");
648MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
649MODULE_VERSION(DRV_VERSION);
650
Alan Coxfc085152006-10-10 14:28:11 -0700651struct ich_laptop {
652 u16 device;
653 u16 subvendor;
654 u16 subdevice;
655};
656
657/*
658 * List of laptops that use short cables rather than 80 wire
659 */
660
661static const struct ich_laptop ich_laptop[] = {
662 /* devid, subvendor, subdev */
663 { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
Alan Cox2655e2c2007-11-05 22:51:09 +0000664 { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
J Jbabfb682007-01-09 02:26:30 +0900665 { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
Steve Conklin60347342009-07-16 16:27:56 -0500666 { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
Robin H\. Johnson12340102007-03-28 18:02:07 -0700667 { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
Jeff Garzik54174db2007-09-29 04:01:43 -0400668 { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
André Goddard Rosaaf901ca2009-11-14 13:09:05 -0200669 { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unknown HP */
Herton Ronaldo Krzesinskid09addf2008-09-17 14:29:05 -0300670 { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
Steve Conklin60347342009-07-16 16:27:56 -0500671 { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
Tejun Heob33620f2007-05-22 11:34:22 +0200672 { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
Colin Ian Kinge1fefea2008-06-03 18:59:02 +0200673 { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
674 { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
Dan McGee01ce2602008-04-20 22:03:27 -0500675 { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
Alan Cox124a6ee2009-05-06 17:09:41 +0100676 { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
Alan Coxfc085152006-10-10 14:28:11 -0700677 /* end marker */
678 { 0, }
679};
680
Ming Lei5e5a4f52011-10-07 11:50:22 +0800681static int piix_port_start(struct ata_port *ap)
682{
683 if (!(ap->flags & PIIX_FLAG_PIO16))
684 ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
685
686 return ata_bmdma_port_start(ap);
687}
688
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689/**
Alan Coxeb4a2c72007-04-11 00:04:20 +0100690 * ich_pata_cable_detect - Probe host controller cable detect info
Linus Torvalds1da177e2005-04-16 15:20:36 -0700691 * @ap: Port for which cable detect info is desired
692 *
693 * Read 80c cable indicator from ATA PCI device's PCI config
694 * register. This register is normally set by firmware (BIOS).
695 *
696 * LOCKING:
697 * None (inherited from caller).
698 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400699
Alan Coxeb4a2c72007-04-11 00:04:20 +0100700static int ich_pata_cable_detect(struct ata_port *ap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701{
Jeff Garzikcca39742006-08-24 03:19:22 -0400702 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Tejun Heo2852bcf2009-01-02 12:04:48 +0900703 struct piix_host_priv *hpriv = ap->host->private_data;
Alan Coxfc085152006-10-10 14:28:11 -0700704 const struct ich_laptop *lap = &ich_laptop[0];
Tejun Heo2852bcf2009-01-02 12:04:48 +0900705 u8 mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706
Alan Coxfc085152006-10-10 14:28:11 -0700707 /* Check for specials - Acer Aspire 5602WLMi */
708 while (lap->device) {
709 if (lap->device == pdev->device &&
710 lap->subvendor == pdev->subsystem_vendor &&
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400711 lap->subdevice == pdev->subsystem_device)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100712 return ATA_CBL_PATA40_SHORT;
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400713
Alan Coxfc085152006-10-10 14:28:11 -0700714 lap++;
715 }
716
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717 /* check BIOS cable detect results */
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900718 mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
Tejun Heo2852bcf2009-01-02 12:04:48 +0900719 if ((hpriv->saved_iocfg & mask) == 0)
Alan Coxeb4a2c72007-04-11 00:04:20 +0100720 return ATA_CBL_PATA40;
721 return ATA_CBL_PATA80;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722}
723
724/**
Tejun Heoccc46722006-05-31 18:28:14 +0900725 * piix_pata_prereset - prereset for PATA host controller
Tejun Heocc0680a2007-08-06 18:36:23 +0900726 * @link: Target link
Tejun Heod4b2bab2007-02-02 16:50:52 +0900727 * @deadline: deadline jiffies for the operation
Linus Torvalds1da177e2005-04-16 15:20:36 -0700728 *
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729 * LOCKING:
730 * None (inherited from caller).
731 */
Tejun Heocc0680a2007-08-06 18:36:23 +0900732static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700733{
Tejun Heocc0680a2007-08-06 18:36:23 +0900734 struct ata_port *ap = link->ap;
Jeff Garzikcca39742006-08-24 03:19:22 -0400735 struct pci_dev *pdev = to_pci_dev(ap->host->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736
Alan Coxc9619222006-09-26 17:53:38 +0100737 if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
738 return -ENOENT;
Tejun Heo9363c382008-04-07 22:47:16 +0900739 return ata_sff_prereset(link, deadline);
Tejun Heoccc46722006-05-31 18:28:14 +0900740}
741
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200742static DEFINE_SPINLOCK(piix_lock);
743
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200744static void piix_set_timings(struct ata_port *ap, struct ata_device *adev,
745 u8 pio)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
Jeff Garzikcca39742006-08-24 03:19:22 -0400747 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200748 unsigned long flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 unsigned int is_slave = (adev->devno != 0);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900750 unsigned int master_port= ap->port_no ? 0x42 : 0x40;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700751 unsigned int slave_port = 0x44;
752 u16 master_data;
753 u8 slave_data;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400754 u8 udma_enable;
755 int control = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400756
Jeff Garzik669a5db2006-08-29 18:12:40 -0400757 /*
758 * See Intel Document 298600-004 for the timing programing rules
759 * for ICH controllers.
760 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700761
762 static const /* ISP RTC */
763 u8 timings[][2] = { { 0, 0 },
764 { 0, 0 },
765 { 1, 0 },
766 { 2, 1 },
767 { 2, 3 }, };
768
Jeff Garzik669a5db2006-08-29 18:12:40 -0400769 if (pio >= 2)
770 control |= 1; /* TIME1 enable */
771 if (ata_pio_need_iordy(adev))
772 control |= 2; /* IE enable */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400773 /* Intel specifies that the PPE functionality is for disk only */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400774 if (adev->class == ATA_DEV_ATA)
775 control |= 4; /* PPE enable */
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200776 /*
777 * If the drive MWDMA is faster than it can do PIO then
778 * we must force PIO into PIO0
779 */
780 if (adev->pio_mode < XFER_PIO_0 + pio)
781 /* Enable DMA timing only */
782 control |= 8; /* PIO cycles in PIO0 */
Jeff Garzik669a5db2006-08-29 18:12:40 -0400783
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200784 spin_lock_irqsave(&piix_lock, flags);
785
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200786 /* PIO configuration clears DTE unconditionally. It will be
787 * programmed in set_dmamode which is guaranteed to be called
788 * after set_piomode if any DMA mode is available.
789 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700790 pci_read_config_word(dev, master_port, &master_data);
791 if (is_slave) {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200792 /* clear TIME1|IE1|PPE1|DTE1 */
793 master_data &= 0xff0f;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400794 /* enable PPE1, IE1 and TIME1 as needed */
795 master_data |= (control << 4);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700796 pci_read_config_byte(dev, slave_port, &slave_data);
Tejun Heo2a88d1a2006-08-10 16:59:16 +0900797 slave_data &= (ap->port_no ? 0x0f : 0xf0);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400798 /* Load the timing nibble for this slave */
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200799 slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
800 << (ap->port_no ? 4 : 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700801 } else {
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200802 /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
803 master_data &= 0xccf0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400804 /* Enable PPE, IE and TIME as appropriate */
805 master_data |= control;
Tejun Heoa5bf5f52007-05-25 19:16:58 +0200806 /* load ISP and RCT */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807 master_data |=
808 (timings[pio][0] << 12) |
809 (timings[pio][1] << 8);
810 }
Bartlomiej Zolnierkiewiczce986692011-10-13 15:28:30 +0200811
812 /* Enable SITRE (separate slave timing register) */
813 master_data |= 0x4000;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700814 pci_write_config_word(dev, master_port, master_data);
815 if (is_slave)
816 pci_write_config_byte(dev, slave_port, slave_data);
Jeff Garzik669a5db2006-08-29 18:12:40 -0400817
818 /* Ensure the UDMA bit is off - it will be turned back on if
819 UDMA is selected */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400820
Jeff Garzik669a5db2006-08-29 18:12:40 -0400821 if (ap->udma_mask) {
822 pci_read_config_byte(dev, 0x48, &udma_enable);
823 udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
824 pci_write_config_byte(dev, 0x48, udma_enable);
825 }
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200826
827 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828}
829
830/**
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200831 * piix_set_piomode - Initialize host controller PATA PIO timings
832 * @ap: Port whose timings we are configuring
833 * @adev: Drive in question
834 *
835 * Set PIO mode for device, in host controller PCI config space.
836 *
837 * LOCKING:
838 * None (inherited from caller).
839 */
840
841static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
842{
843 piix_set_timings(ap, adev, adev->pio_mode - XFER_PIO_0);
844}
845
846/**
Jeff Garzik669a5db2006-08-29 18:12:40 -0400847 * do_pata_set_dmamode - Initialize host controller PATA PIO timings
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 * @ap: Port whose timings we are configuring
Jeff Garzik669a5db2006-08-29 18:12:40 -0400849 * @adev: Drive in question
Hennec32a8fd2006-09-25 22:00:46 +0200850 * @isich: set if the chip is an ICH device
Linus Torvalds1da177e2005-04-16 15:20:36 -0700851 *
852 * Set UDMA mode for device, in host controller PCI config space.
853 *
854 * LOCKING:
855 * None (inherited from caller).
856 */
857
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400858static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700859{
Jeff Garzikcca39742006-08-24 03:19:22 -0400860 struct pci_dev *dev = to_pci_dev(ap->host->dev);
Bartlomiej Zolnierkiewicz60c3be32009-08-30 14:56:30 +0200861 unsigned long flags;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400862 u8 speed = adev->dma_mode;
863 int devid = adev->devno + 2 * ap->port_no;
Andrew Mortondedf61d2007-01-10 17:20:34 -0800864 u8 udma_enable = 0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400865
Linus Torvalds1da177e2005-04-16 15:20:36 -0700866 if (speed >= XFER_UDMA_0) {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200867 unsigned int udma = speed - XFER_UDMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400868 u16 udma_timing;
869 u16 ideconf;
870 int u_clock, u_speed;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400871
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200872 spin_lock_irqsave(&piix_lock, flags);
873
874 pci_read_config_byte(dev, 0x48, &udma_enable);
875
Jeff Garzik669a5db2006-08-29 18:12:40 -0400876 /*
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400877 * UDMA is handled by a combination of clock switching and
Jeff Garzik85cd7252006-08-31 00:03:49 -0400878 * selection of dividers
879 *
Jeff Garzik669a5db2006-08-29 18:12:40 -0400880 * Handy rule: Odd modes are UDMATIMx 01, even are 02
Jeff Garzik85cd7252006-08-31 00:03:49 -0400881 * except UDMA0 which is 00
Jeff Garzik669a5db2006-08-29 18:12:40 -0400882 */
883 u_speed = min(2 - (udma & 1), udma);
884 if (udma == 5)
885 u_clock = 0x1000; /* 100Mhz */
886 else if (udma > 2)
887 u_clock = 1; /* 66Mhz */
888 else
889 u_clock = 0; /* 33Mhz */
Jeff Garzik85cd7252006-08-31 00:03:49 -0400890
Jeff Garzik669a5db2006-08-29 18:12:40 -0400891 udma_enable |= (1 << devid);
Jeff Garzik85cd7252006-08-31 00:03:49 -0400892
Jeff Garzik669a5db2006-08-29 18:12:40 -0400893 /* Load the CT/RP selection */
894 pci_read_config_word(dev, 0x4A, &udma_timing);
895 udma_timing &= ~(3 << (4 * devid));
896 udma_timing |= u_speed << (4 * devid);
897 pci_write_config_word(dev, 0x4A, udma_timing);
898
Jeff Garzik85cd7252006-08-31 00:03:49 -0400899 if (isich) {
Jeff Garzik669a5db2006-08-29 18:12:40 -0400900 /* Select a 33/66/100Mhz clock */
901 pci_read_config_word(dev, 0x54, &ideconf);
902 ideconf &= ~(0x1001 << devid);
903 ideconf |= u_clock << devid;
904 /* For ICH or later we should set bit 10 for better
905 performance (WR_PingPong_En) */
906 pci_write_config_word(dev, 0x54, ideconf);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907 }
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200908
909 pci_write_config_byte(dev, 0x48, udma_enable);
910
911 spin_unlock_irqrestore(&piix_lock, flags);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700912 } else {
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200913 /* MWDMA is driven by the PIO timings. */
914 unsigned int mwdma = speed - XFER_MW_DMA_0;
Jeff Garzik669a5db2006-08-29 18:12:40 -0400915 const unsigned int needed_pio[3] = {
916 XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
917 };
918 int pio = needed_pio[mwdma] - XFER_PIO_0;
Jeff Garzik85cd7252006-08-31 00:03:49 -0400919
Bartlomiej Zolnierkiewicz6a94a742011-10-13 15:39:10 +0200920 /* XFER_PIO_0 is never used currently */
921 piix_set_timings(ap, adev, pio);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 }
Jeff Garzik669a5db2006-08-29 18:12:40 -0400923}
924
925/**
926 * piix_set_dmamode - Initialize host controller PATA DMA timings
927 * @ap: Port whose timings we are configuring
928 * @adev: um
929 *
930 * Set MW/UDMA mode for device, in host controller PCI config space.
931 *
932 * LOCKING:
933 * None (inherited from caller).
934 */
935
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400936static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400937{
938 do_pata_set_dmamode(ap, adev, 0);
939}
940
941/**
942 * ich_set_dmamode - Initialize host controller PATA DMA timings
943 * @ap: Port whose timings we are configuring
944 * @adev: um
945 *
946 * Set MW/UDMA mode for device, in host controller PCI config space.
947 *
948 * LOCKING:
949 * None (inherited from caller).
950 */
951
Jeff Garzik2dcb4072007-10-19 06:42:56 -0400952static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
Jeff Garzik669a5db2006-08-29 18:12:40 -0400953{
954 do_pata_set_dmamode(ap, adev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955}
956
Tejun Heoc7290722008-01-18 18:36:30 +0900957/*
958 * Serial ATA Index/Data Pair Superset Registers access
959 *
960 * Beginning from ICH8, there's a sane way to access SCRs using index
Tejun Heobe77e432008-07-31 17:02:44 +0900961 * and data register pair located at BAR5 which means that we have
962 * separate SCRs for master and slave. This is handled using libata
963 * slave_link facility.
Tejun Heoc7290722008-01-18 18:36:30 +0900964 */
965static const int piix_sidx_map[] = {
966 [SCR_STATUS] = 0,
967 [SCR_ERROR] = 2,
968 [SCR_CONTROL] = 1,
969};
970
Tejun Heobe77e432008-07-31 17:02:44 +0900971static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
Tejun Heoc7290722008-01-18 18:36:30 +0900972{
Tejun Heobe77e432008-07-31 17:02:44 +0900973 struct ata_port *ap = link->ap;
Tejun Heoc7290722008-01-18 18:36:30 +0900974 struct piix_host_priv *hpriv = ap->host->private_data;
975
Tejun Heobe77e432008-07-31 17:02:44 +0900976 iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
Tejun Heoc7290722008-01-18 18:36:30 +0900977 hpriv->sidpr + PIIX_SIDPR_IDX);
978}
979
Tejun Heo82ef04f2008-07-31 17:02:40 +0900980static int piix_sidpr_scr_read(struct ata_link *link,
981 unsigned int reg, u32 *val)
Tejun Heoc7290722008-01-18 18:36:30 +0900982{
Tejun Heobe77e432008-07-31 17:02:44 +0900983 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heoc7290722008-01-18 18:36:30 +0900984
985 if (reg >= ARRAY_SIZE(piix_sidx_map))
986 return -EINVAL;
987
Tejun Heobe77e432008-07-31 17:02:44 +0900988 piix_sidpr_sel(link, reg);
989 *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +0900990 return 0;
991}
992
Tejun Heo82ef04f2008-07-31 17:02:40 +0900993static int piix_sidpr_scr_write(struct ata_link *link,
994 unsigned int reg, u32 val)
Tejun Heoc7290722008-01-18 18:36:30 +0900995{
Tejun Heobe77e432008-07-31 17:02:44 +0900996 struct piix_host_priv *hpriv = link->ap->host->private_data;
Tejun Heo82ef04f2008-07-31 17:02:40 +0900997
Tejun Heoc7290722008-01-18 18:36:30 +0900998 if (reg >= ARRAY_SIZE(piix_sidx_map))
999 return -EINVAL;
1000
Tejun Heobe77e432008-07-31 17:02:44 +09001001 piix_sidpr_sel(link, reg);
1002 iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
Tejun Heoc7290722008-01-18 18:36:30 +09001003 return 0;
1004}
1005
Tejun Heoa97c40062010-09-01 17:50:08 +02001006static int piix_sidpr_set_lpm(struct ata_link *link, enum ata_lpm_policy policy,
1007 unsigned hints)
1008{
1009 return sata_link_scr_lpm(link, policy, false);
1010}
1011
Tejun Heo27943622010-01-19 10:49:19 +09001012static bool piix_irq_check(struct ata_port *ap)
1013{
1014 if (unlikely(!ap->ioaddr.bmdma_addr))
1015 return false;
1016
1017 return ap->ops->bmdma_status(ap) & ATA_DMA_INTR;
1018}
1019
Tejun Heob8b275e2007-07-10 15:55:43 +09001020#ifdef CONFIG_PM
Tejun Heo8c3832e2007-07-27 14:53:28 +09001021static int piix_broken_suspend(void)
1022{
Jeff Garzik18552562007-10-03 15:15:40 -04001023 static const struct dmi_system_id sysids[] = {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001024 {
Tejun Heo4c74d4e2007-09-30 01:11:20 -07001025 .ident = "TECRA M3",
1026 .matches = {
1027 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1028 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
1029 },
1030 },
1031 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001032 .ident = "TECRA M3",
1033 .matches = {
1034 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1035 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
1036 },
1037 },
1038 {
Peter Schwenked1aa6902007-12-05 10:39:49 +09001039 .ident = "TECRA M4",
1040 .matches = {
1041 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1042 DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
1043 },
1044 },
1045 {
Tejun Heo040dee52008-06-13 18:05:02 +09001046 .ident = "TECRA M4",
1047 .matches = {
1048 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1049 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
1050 },
1051 },
1052 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001053 .ident = "TECRA M5",
1054 .matches = {
1055 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1056 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
1057 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001058 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001059 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001060 .ident = "TECRA M6",
1061 .matches = {
1062 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1063 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
1064 },
1065 },
1066 {
Tejun Heo5c08ea02007-08-14 19:56:04 +09001067 .ident = "TECRA M7",
1068 .matches = {
1069 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1070 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
1071 },
1072 },
1073 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001074 .ident = "TECRA A8",
1075 .matches = {
1076 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1077 DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
1078 },
1079 },
1080 {
Peter Schwenkeffe188d2008-01-17 23:08:55 +10001081 .ident = "Satellite R20",
1082 .matches = {
1083 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1084 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
1085 },
1086 },
1087 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001088 .ident = "Satellite R25",
1089 .matches = {
1090 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1091 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
1092 },
1093 },
1094 {
Tejun Heo3cc0b9d2007-08-25 08:31:02 +09001095 .ident = "Satellite U200",
1096 .matches = {
1097 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1098 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
1099 },
1100 },
1101 {
Peter Schwenke04d86d62007-11-30 15:28:29 +09001102 .ident = "Satellite U200",
1103 .matches = {
1104 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1105 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
1106 },
1107 },
1108 {
Yann Chachkoff62320e22007-11-07 12:02:27 +09001109 .ident = "Satellite Pro U200",
1110 .matches = {
1111 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1112 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
1113 },
1114 },
1115 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001116 .ident = "Satellite U205",
1117 .matches = {
1118 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1119 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
1120 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001121 },
Tejun Heo8c3832e2007-07-27 14:53:28 +09001122 {
Tejun Heode753e52007-11-12 17:56:24 +09001123 .ident = "SATELLITE U205",
1124 .matches = {
1125 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1126 DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
1127 },
1128 },
1129 {
Benjamin Larssonb73fa462012-01-08 00:39:10 +01001130 .ident = "Satellite Pro A120",
1131 .matches = {
1132 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1133 DMI_MATCH(DMI_PRODUCT_NAME, "Satellite Pro A120"),
1134 },
1135 },
1136 {
Tejun Heo8c3832e2007-07-27 14:53:28 +09001137 .ident = "Portege M500",
1138 .matches = {
1139 DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
1140 DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
1141 },
Tejun Heob8b275e2007-07-10 15:55:43 +09001142 },
Tejun Heoc3f93b82009-03-31 10:44:34 +09001143 {
1144 .ident = "VGN-BX297XP",
1145 .matches = {
1146 DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
1147 DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
1148 },
1149 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001150
1151 { } /* terminate list */
Tejun Heo8c3832e2007-07-27 14:53:28 +09001152 };
Tejun Heo7abe79c2007-07-27 14:55:07 +09001153 static const char *oemstrs[] = {
1154 "Tecra M3,",
1155 };
1156 int i;
Tejun Heo8c3832e2007-07-27 14:53:28 +09001157
1158 if (dmi_check_system(sysids))
1159 return 1;
1160
Tejun Heo7abe79c2007-07-27 14:55:07 +09001161 for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
1162 if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
1163 return 1;
1164
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001165 /* TECRA M4 sometimes forgets its identify and reports bogus
1166 * DMI information. As the bogus information is a bit
1167 * generic, match as many entries as possible. This manual
1168 * matching is necessary because dmi_system_id.matches is
1169 * limited to four entries.
1170 */
Jiri Slaby3c387732008-12-10 14:07:22 +01001171 if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
1172 dmi_match(DMI_PRODUCT_NAME, "000000") &&
1173 dmi_match(DMI_PRODUCT_VERSION, "000000") &&
1174 dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
1175 dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
1176 dmi_match(DMI_BOARD_NAME, "Portable PC") &&
1177 dmi_match(DMI_BOARD_VERSION, "Version A0"))
Tejun Heo1eedb4a2008-11-29 22:37:21 +09001178 return 1;
1179
Tejun Heo8c3832e2007-07-27 14:53:28 +09001180 return 0;
1181}
Tejun Heob8b275e2007-07-10 15:55:43 +09001182
1183static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
1184{
1185 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1186 unsigned long flags;
1187 int rc = 0;
1188
1189 rc = ata_host_suspend(host, mesg);
1190 if (rc)
1191 return rc;
1192
1193 /* Some braindamaged ACPI suspend implementations expect the
1194 * controller to be awake on entry; otherwise, it burns cpu
1195 * cycles and power trying to do something to the sleeping
1196 * beauty.
1197 */
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001198 if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
Tejun Heob8b275e2007-07-10 15:55:43 +09001199 pci_save_state(pdev);
1200
1201 /* mark its power state as "unknown", since we don't
1202 * know if e.g. the BIOS will change its device state
1203 * when we suspend.
1204 */
1205 if (pdev->current_state == PCI_D0)
1206 pdev->current_state = PCI_UNKNOWN;
1207
1208 /* tell resume that it's waking up from broken suspend */
1209 spin_lock_irqsave(&host->lock, flags);
1210 host->flags |= PIIX_HOST_BROKEN_SUSPEND;
1211 spin_unlock_irqrestore(&host->lock, flags);
1212 } else
1213 ata_pci_device_do_suspend(pdev, mesg);
1214
1215 return 0;
1216}
1217
1218static int piix_pci_device_resume(struct pci_dev *pdev)
1219{
1220 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1221 unsigned long flags;
1222 int rc;
1223
1224 if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
1225 spin_lock_irqsave(&host->lock, flags);
1226 host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
1227 spin_unlock_irqrestore(&host->lock, flags);
1228
1229 pci_set_power_state(pdev, PCI_D0);
1230 pci_restore_state(pdev);
1231
1232 /* PCI device wasn't disabled during suspend. Use
Tejun Heo0b62e132007-07-27 14:43:35 +09001233 * pci_reenable_device() to avoid affecting the enable
1234 * count.
Tejun Heob8b275e2007-07-10 15:55:43 +09001235 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001236 rc = pci_reenable_device(pdev);
Tejun Heob8b275e2007-07-10 15:55:43 +09001237 if (rc)
Joe Perchesa44fec12011-04-15 15:51:58 -07001238 dev_err(&pdev->dev,
1239 "failed to enable device after resume (%d)\n",
1240 rc);
Tejun Heob8b275e2007-07-10 15:55:43 +09001241 } else
1242 rc = ata_pci_device_do_resume(pdev);
1243
1244 if (rc == 0)
1245 ata_host_resume(host);
1246
1247 return rc;
1248}
1249#endif
1250
Tejun Heo25f98132008-01-07 19:38:53 +09001251static u8 piix_vmw_bmdma_status(struct ata_port *ap)
1252{
1253 return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
1254}
1255
Linus Torvalds1da177e2005-04-16 15:20:36 -07001256#define AHCI_PCI_BAR 5
1257#define AHCI_GLOBAL_CTL 0x04
1258#define AHCI_ENABLE (1 << 31)
1259static int piix_disable_ahci(struct pci_dev *pdev)
1260{
Jeff Garzikea6ba102005-08-30 05:18:18 -04001261 void __iomem *mmio;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001262 u32 tmp;
1263 int rc = 0;
1264
1265 /* BUG: pci_enable_device has not yet been called. This
1266 * works because this device is usually set up by BIOS.
1267 */
1268
Jeff Garzik374b1872005-08-30 05:42:52 -04001269 if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
1270 !pci_resource_len(pdev, AHCI_PCI_BAR))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 return 0;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001272
Jeff Garzik374b1872005-08-30 05:42:52 -04001273 mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274 if (!mmio)
1275 return -ENOMEM;
Greg Felix7b6dbd62005-07-28 15:54:15 -04001276
Alan Coxc47a6312007-11-19 14:28:28 +00001277 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001278 if (tmp & AHCI_ENABLE) {
1279 tmp &= ~AHCI_ENABLE;
Alan Coxc47a6312007-11-19 14:28:28 +00001280 iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001281
Alan Coxc47a6312007-11-19 14:28:28 +00001282 tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001283 if (tmp & AHCI_ENABLE)
1284 rc = -EIO;
1285 }
Greg Felix7b6dbd62005-07-28 15:54:15 -04001286
Jeff Garzik374b1872005-08-30 05:42:52 -04001287 pci_iounmap(pdev, mmio);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001288 return rc;
1289}
1290
1291/**
Alan Coxc621b142005-12-08 19:22:28 +00001292 * piix_check_450nx_errata - Check for problem 450NX setup
Randy Dunlapc893a3a2006-01-28 13:15:32 -05001293 * @ata_dev: the PCI device to check
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001294 *
Alan Coxc621b142005-12-08 19:22:28 +00001295 * Check for the present of 450NX errata #19 and errata #25. If
1296 * they are found return an error code so we can turn off DMA
1297 */
1298
1299static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
1300{
1301 struct pci_dev *pdev = NULL;
1302 u16 cfg;
Alan Coxc621b142005-12-08 19:22:28 +00001303 int no_piix_dma = 0;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001304
Jeff Garzik2dcb4072007-10-19 06:42:56 -04001305 while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
Alan Coxc621b142005-12-08 19:22:28 +00001306 /* Look for 450NX PXB. Check for problem configurations
1307 A PCI quirk checks bit 6 already */
Alan Coxc621b142005-12-08 19:22:28 +00001308 pci_read_config_word(pdev, 0x41, &cfg);
1309 /* Only on the original revision: IDE DMA can hang */
Auke Kok44c10132007-06-08 15:46:36 -07001310 if (pdev->revision == 0x00)
Alan Coxc621b142005-12-08 19:22:28 +00001311 no_piix_dma = 1;
1312 /* On all revisions below 5 PXB bus lock must be disabled for IDE */
Auke Kok44c10132007-06-08 15:46:36 -07001313 else if (cfg & (1<<14) && pdev->revision < 5)
Alan Coxc621b142005-12-08 19:22:28 +00001314 no_piix_dma = 2;
1315 }
Alan Cox31a34fe2006-05-22 22:58:14 +01001316 if (no_piix_dma)
Joe Perchesa44fec12011-04-15 15:51:58 -07001317 dev_warn(&ata_dev->dev,
1318 "450NX errata present, disabling IDE DMA%s\n",
1319 no_piix_dma == 2 ? " - a BIOS update may resolve this"
1320 : "");
1321
Alan Coxc621b142005-12-08 19:22:28 +00001322 return no_piix_dma;
Jeff Garzik2e9edbf2006-03-24 09:56:57 -05001323}
Alan Coxc621b142005-12-08 19:22:28 +00001324
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001325static void __devinit piix_init_pcs(struct ata_host *host,
Jeff Garzikea35d292006-07-11 11:48:50 -04001326 const struct piix_map_db *map_db)
1327{
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001328 struct pci_dev *pdev = to_pci_dev(host->dev);
Jeff Garzikea35d292006-07-11 11:48:50 -04001329 u16 pcs, new_pcs;
1330
1331 pci_read_config_word(pdev, ICH5_PCS, &pcs);
1332
1333 new_pcs = pcs | map_db->port_enable;
1334
1335 if (new_pcs != pcs) {
1336 DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
1337 pci_write_config_word(pdev, ICH5_PCS, new_pcs);
1338 msleep(150);
1339 }
1340}
1341
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001342static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
1343 struct ata_port_info *pinfo,
1344 const struct piix_map_db *map_db)
Tejun Heod33f58b2006-03-01 01:25:39 +09001345{
Al Virob4482a42007-10-14 19:35:40 +01001346 const int *map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001347 int i, invalid_map = 0;
1348 u8 map_value;
1349
1350 pci_read_config_byte(pdev, ICH5_PMR, &map_value);
1351
1352 map = map_db->map[map_value & map_db->mask];
1353
Joe Perchesa44fec12011-04-15 15:51:58 -07001354 dev_info(&pdev->dev, "MAP [");
Tejun Heod33f58b2006-03-01 01:25:39 +09001355 for (i = 0; i < 4; i++) {
1356 switch (map[i]) {
1357 case RV:
1358 invalid_map = 1;
Joe Perchesa44fec12011-04-15 15:51:58 -07001359 pr_cont(" XX");
Tejun Heod33f58b2006-03-01 01:25:39 +09001360 break;
1361
1362 case NA:
Joe Perchesa44fec12011-04-15 15:51:58 -07001363 pr_cont(" --");
Tejun Heod33f58b2006-03-01 01:25:39 +09001364 break;
1365
1366 case IDE:
1367 WARN_ON((i & 1) || map[i + 1] != IDE);
Jeff Garzik669a5db2006-08-29 18:12:40 -04001368 pinfo[i / 2] = piix_port_info[ich_pata_100];
Tejun Heod33f58b2006-03-01 01:25:39 +09001369 i++;
Joe Perchesa44fec12011-04-15 15:51:58 -07001370 pr_cont(" IDE IDE");
Tejun Heod33f58b2006-03-01 01:25:39 +09001371 break;
1372
1373 default:
Joe Perchesa44fec12011-04-15 15:51:58 -07001374 pr_cont(" P%d", map[i]);
Tejun Heod33f58b2006-03-01 01:25:39 +09001375 if (i & 1)
Jeff Garzikcca39742006-08-24 03:19:22 -04001376 pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
Tejun Heod33f58b2006-03-01 01:25:39 +09001377 break;
1378 }
1379 }
Joe Perchesa44fec12011-04-15 15:51:58 -07001380 pr_cont(" ]\n");
Tejun Heod33f58b2006-03-01 01:25:39 +09001381
1382 if (invalid_map)
Joe Perchesa44fec12011-04-15 15:51:58 -07001383 dev_err(&pdev->dev, "invalid MAP value %u\n", map_value);
Tejun Heod33f58b2006-03-01 01:25:39 +09001384
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001385 return map;
Tejun Heod33f58b2006-03-01 01:25:39 +09001386}
1387
Tejun Heoe9c16702009-03-03 13:52:16 +09001388static bool piix_no_sidpr(struct ata_host *host)
1389{
1390 struct pci_dev *pdev = to_pci_dev(host->dev);
1391
1392 /*
1393 * Samsung DB-P70 only has three ATA ports exposed and
1394 * curiously the unconnected first port reports link online
1395 * while not responding to SRST protocol causing excessive
1396 * detection delay.
1397 *
1398 * Unfortunately, the system doesn't carry enough DMI
1399 * information to identify the machine but does have subsystem
1400 * vendor and device set. As it's unclear whether the
1401 * subsystem vendor/device is used only for this specific
1402 * board, the port can't be disabled solely with the
1403 * information; however, turning off SIDPR access works around
1404 * the problem. Turn it off.
1405 *
1406 * This problem is reported in bnc#441240.
1407 *
1408 * https://bugzilla.novell.com/show_bug.cgi?id=441420
1409 */
1410 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
1411 pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
1412 pdev->subsystem_device == 0xb049) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001413 dev_warn(host->dev,
1414 "Samsung DB-P70 detected, disabling SIDPR\n");
Tejun Heoe9c16702009-03-03 13:52:16 +09001415 return true;
1416 }
1417
1418 return false;
1419}
1420
Tejun Heobe77e432008-07-31 17:02:44 +09001421static int __devinit piix_init_sidpr(struct ata_host *host)
Tejun Heoc7290722008-01-18 18:36:30 +09001422{
1423 struct pci_dev *pdev = to_pci_dev(host->dev);
1424 struct piix_host_priv *hpriv = host->private_data;
Tejun Heobe77e432008-07-31 17:02:44 +09001425 struct ata_link *link0 = &host->ports[0]->link;
Tejun Heocb6716c2008-05-01 10:03:08 +09001426 u32 scontrol;
Tejun Heobe77e432008-07-31 17:02:44 +09001427 int i, rc;
Tejun Heoc7290722008-01-18 18:36:30 +09001428
1429 /* check for availability */
1430 for (i = 0; i < 4; i++)
1431 if (hpriv->map[i] == IDE)
Tejun Heobe77e432008-07-31 17:02:44 +09001432 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001433
Tejun Heoe9c16702009-03-03 13:52:16 +09001434 /* is it blacklisted? */
1435 if (piix_no_sidpr(host))
1436 return 0;
1437
Tejun Heoc7290722008-01-18 18:36:30 +09001438 if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
Tejun Heobe77e432008-07-31 17:02:44 +09001439 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001440
1441 if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
1442 pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
Tejun Heobe77e432008-07-31 17:02:44 +09001443 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001444
1445 if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
Tejun Heobe77e432008-07-31 17:02:44 +09001446 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001447
1448 hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
Tejun Heocb6716c2008-05-01 10:03:08 +09001449
1450 /* SCR access via SIDPR doesn't work on some configurations.
1451 * Give it a test drive by inhibiting power save modes which
1452 * we'll do anyway.
1453 */
Tejun Heobe77e432008-07-31 17:02:44 +09001454 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001455
1456 /* if IPM is already 3, SCR access is probably working. Don't
1457 * un-inhibit power save modes as BIOS might have inhibited
1458 * them for a reason.
1459 */
1460 if ((scontrol & 0xf00) != 0x300) {
1461 scontrol |= 0x300;
Tejun Heobe77e432008-07-31 17:02:44 +09001462 piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
1463 piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
Tejun Heocb6716c2008-05-01 10:03:08 +09001464
1465 if ((scontrol & 0xf00) != 0x300) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001466 dev_info(host->dev,
1467 "SCR access via SIDPR is available but doesn't work\n");
Tejun Heobe77e432008-07-31 17:02:44 +09001468 return 0;
Tejun Heocb6716c2008-05-01 10:03:08 +09001469 }
1470 }
1471
Tejun Heobe77e432008-07-31 17:02:44 +09001472 /* okay, SCRs available, set ops and ask libata for slave_link */
1473 for (i = 0; i < 2; i++) {
1474 struct ata_port *ap = host->ports[i];
1475
1476 ap->ops = &piix_sidpr_sata_ops;
1477
1478 if (ap->flags & ATA_FLAG_SLAVE_POSS) {
1479 rc = ata_slave_link_init(ap);
1480 if (rc)
1481 return rc;
1482 }
1483 }
1484
1485 return 0;
Tejun Heoc7290722008-01-18 18:36:30 +09001486}
1487
Tejun Heo2852bcf2009-01-02 12:04:48 +09001488static void piix_iocfg_bit18_quirk(struct ata_host *host)
Tejun Heo43a98f02007-08-23 10:15:18 +09001489{
Jeff Garzik18552562007-10-03 15:15:40 -04001490 static const struct dmi_system_id sysids[] = {
Tejun Heo43a98f02007-08-23 10:15:18 +09001491 {
1492 /* Clevo M570U sets IOCFG bit 18 if the cdrom
1493 * isn't used to boot the system which
1494 * disables the channel.
1495 */
1496 .ident = "M570U",
1497 .matches = {
1498 DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
1499 DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
1500 },
1501 },
Jeff Garzik7d051542007-09-01 06:48:52 -04001502
1503 { } /* terminate list */
Tejun Heo43a98f02007-08-23 10:15:18 +09001504 };
Tejun Heo2852bcf2009-01-02 12:04:48 +09001505 struct pci_dev *pdev = to_pci_dev(host->dev);
1506 struct piix_host_priv *hpriv = host->private_data;
Tejun Heo43a98f02007-08-23 10:15:18 +09001507
1508 if (!dmi_check_system(sysids))
1509 return;
1510
1511 /* The datasheet says that bit 18 is NOOP but certain systems
1512 * seem to use it to disable a channel. Clear the bit on the
1513 * affected systems.
1514 */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001515 if (hpriv->saved_iocfg & (1 << 18)) {
Joe Perchesa44fec12011-04-15 15:51:58 -07001516 dev_info(&pdev->dev, "applying IOCFG bit18 quirk\n");
Tejun Heo2852bcf2009-01-02 12:04:48 +09001517 pci_write_config_dword(pdev, PIIX_IOCFG,
1518 hpriv->saved_iocfg & ~(1 << 18));
Tejun Heo43a98f02007-08-23 10:15:18 +09001519 }
1520}
1521
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001522static bool piix_broken_system_poweroff(struct pci_dev *pdev)
1523{
1524 static const struct dmi_system_id broken_systems[] = {
1525 {
1526 .ident = "HP Compaq 2510p",
1527 .matches = {
1528 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1529 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
1530 },
1531 /* PCI slot number of the controller */
1532 .driver_data = (void *)0x1FUL,
1533 },
Ville Syrjala65e31642009-05-19 01:37:44 +03001534 {
1535 .ident = "HP Compaq nc6000",
1536 .matches = {
1537 DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
1538 DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
1539 },
1540 /* PCI slot number of the controller */
1541 .driver_data = (void *)0x1FUL,
1542 },
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001543
1544 { } /* terminate list */
1545 };
1546 const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
1547
1548 if (dmi) {
1549 unsigned long slot = (unsigned long)dmi->driver_data;
1550 /* apply the quirk only to on-board controllers */
1551 return slot == PCI_SLOT(pdev->devfn);
1552 }
1553
1554 return false;
1555}
1556
Alan Coxc621b142005-12-08 19:22:28 +00001557/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 * piix_init_one - Register PIIX ATA PCI device with kernel services
1559 * @pdev: PCI device to register
1560 * @ent: Entry in piix_pci_tbl matching with @pdev
1561 *
1562 * Called from kernel PCI layer. We probe for combined mode (sigh),
1563 * and then hand over control to libata, for it to do the rest.
1564 *
1565 * LOCKING:
1566 * Inherited from PCI layer (may sleep).
1567 *
1568 * RETURNS:
1569 * Zero on success, or -ERRNO value.
1570 */
1571
Adrian Bunkbc5468f2008-01-30 22:02:02 +02001572static int __devinit piix_init_one(struct pci_dev *pdev,
1573 const struct pci_device_id *ent)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
Tejun Heo24dc5f32007-01-20 16:00:28 +09001575 struct device *dev = &pdev->dev;
Tejun Heod33f58b2006-03-01 01:25:39 +09001576 struct ata_port_info port_info[2];
Tejun Heo1626aeb2007-05-04 12:43:58 +02001577 const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
Tejun Heoa97c40062010-09-01 17:50:08 +02001578 struct scsi_host_template *sht = &piix_sht;
Jeff Garzikcca39742006-08-24 03:19:22 -04001579 unsigned long port_flags;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001580 struct ata_host *host;
1581 struct piix_host_priv *hpriv;
1582 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001583
Joe Perches06296a12011-04-15 15:52:00 -07001584 ata_print_version_once(&pdev->dev, DRV_VERSION);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Alan Cox347979a2009-05-06 17:10:08 +01001586 /* no hotplugging support for later devices (FIXME) */
1587 if (!in_module_init && ent->driver_data >= ich5_sata)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588 return -ENODEV;
1589
Rafael J. Wysocki5f451fe2009-01-19 20:59:22 +01001590 if (piix_broken_system_poweroff(pdev)) {
1591 piix_port_info[ent->driver_data].flags |=
1592 ATA_FLAG_NO_POWEROFF_SPINDOWN |
1593 ATA_FLAG_NO_HIBERNATE_SPINDOWN;
1594 dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
1595 "on poweroff and hibernation\n");
1596 }
1597
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001598 port_info[0] = piix_port_info[ent->driver_data];
1599 port_info[1] = piix_port_info[ent->driver_data];
1600
1601 port_flags = port_info[0].flags;
1602
1603 /* enable device and prepare host */
1604 rc = pcim_enable_device(pdev);
1605 if (rc)
1606 return rc;
1607
Tejun Heo2852bcf2009-01-02 12:04:48 +09001608 hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
1609 if (!hpriv)
1610 return -ENOMEM;
1611
1612 /* Save IOCFG, this will be used for cable detection, quirk
1613 * detection and restoration on detach. This is necessary
1614 * because some ACPI implementations mess up cable related
1615 * bits on _STM. Reported on kernel bz#11879.
1616 */
1617 pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
1618
Tejun Heo5016d7d2008-03-26 15:46:58 +09001619 /* ICH6R may be driven by either ata_piix or ahci driver
1620 * regardless of BIOS configuration. Make sure AHCI mode is
1621 * off.
1622 */
1623 if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
Stephen Hemmingerda3ceb22008-09-08 09:31:39 -07001624 rc = piix_disable_ahci(pdev);
Tejun Heo5016d7d2008-03-26 15:46:58 +09001625 if (rc)
1626 return rc;
1627 }
1628
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001629 /* SATA map init can change port_info, do it before prepping host */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001630 if (port_flags & ATA_FLAG_SATA)
1631 hpriv->map = piix_init_sata_map(pdev, port_info,
1632 piix_map_db_table[ent->driver_data]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633
Tejun Heo1c5afdf2010-05-19 22:10:22 +02001634 rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001635 if (rc)
1636 return rc;
1637 host->private_data = hpriv;
Tejun Heoff0fc142005-12-18 17:17:07 +09001638
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001639 /* initialize controller */
Tejun Heoc7290722008-01-18 18:36:30 +09001640 if (port_flags & ATA_FLAG_SATA) {
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001641 piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
Tejun Heobe77e432008-07-31 17:02:44 +09001642 rc = piix_init_sidpr(host);
1643 if (rc)
1644 return rc;
Tejun Heoa97c40062010-09-01 17:50:08 +02001645 if (host->ports[0]->ops == &piix_sidpr_sata_ops)
1646 sht = &piix_sidpr_sht;
Tejun Heoc7290722008-01-18 18:36:30 +09001647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648
Tejun Heo43a98f02007-08-23 10:15:18 +09001649 /* apply IOCFG bit18 quirk */
Tejun Heo2852bcf2009-01-02 12:04:48 +09001650 piix_iocfg_bit18_quirk(host);
Tejun Heo43a98f02007-08-23 10:15:18 +09001651
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652 /* On ICH5, some BIOSen disable the interrupt using the
1653 * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
1654 * On ICH6, this bit has the same effect, but only when
1655 * MSI is disabled (and it is disabled, as we don't use
1656 * message-signalled interrupts currently).
1657 */
Jeff Garzikcca39742006-08-24 03:19:22 -04001658 if (port_flags & PIIX_FLAG_CHECKINTR)
Brett M Russa04ce0f2005-08-15 15:23:41 -04001659 pci_intx(pdev, 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660
Alan Coxc621b142005-12-08 19:22:28 +00001661 if (piix_check_450nx_errata(pdev)) {
1662 /* This writes into the master table but it does not
1663 really matter for this errata as we will apply it to
1664 all the PIIX devices on the board */
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001665 host->ports[0]->mwdma_mask = 0;
1666 host->ports[0]->udma_mask = 0;
1667 host->ports[1]->mwdma_mask = 0;
1668 host->ports[1]->udma_mask = 0;
Alan Coxc621b142005-12-08 19:22:28 +00001669 }
Arjan van de Ven517d3cc2009-05-13 15:02:42 +01001670 host->flags |= ATA_HOST_PARALLEL_SCAN;
Tejun Heo8b09f0d2008-01-18 18:36:29 +09001671
1672 pci_set_master(pdev);
Tejun Heoa97c40062010-09-01 17:50:08 +02001673 return ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674}
1675
Tejun Heo2852bcf2009-01-02 12:04:48 +09001676static void piix_remove_one(struct pci_dev *pdev)
1677{
1678 struct ata_host *host = dev_get_drvdata(&pdev->dev);
1679 struct piix_host_priv *hpriv = host->private_data;
1680
1681 pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
1682
1683 ata_pci_remove_one(pdev);
1684}
1685
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686static int __init piix_init(void)
1687{
1688 int rc;
1689
Pavel Roskinb7887192006-08-10 18:13:18 +09001690 DPRINTK("pci_register_driver\n");
1691 rc = pci_register_driver(&piix_pci_driver);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 if (rc)
1693 return rc;
1694
1695 in_module_init = 0;
1696
1697 DPRINTK("done\n");
1698 return 0;
1699}
1700
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701static void __exit piix_exit(void)
1702{
1703 pci_unregister_driver(&piix_pci_driver);
1704}
1705
1706module_init(piix_init);
1707module_exit(piix_exit);