blob: dbdde647b2c812fe9e4f8ebcac66bda928192d3a [file] [log] [blame]
Ian Rogers706a10e2012-03-23 17:00:55 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
17#include "disassembler_x86.h"
18
Ian Rogerscf7f1912014-10-22 22:06:39 -070019#include <inttypes.h>
20
21#include <ostream>
Ian Rogersc7dd2952014-10-21 23:31:19 -070022#include <sstream>
Ian Rogers706a10e2012-03-23 17:00:55 -070023
Andreas Gampebda1d602016-08-29 17:43:45 -070024#include "android-base/logging.h"
25#include "android-base/stringprintf.h"
26
27using android::base::StringPrintf;
Elliott Hughes0f3c5532012-03-30 14:51:51 -070028
Ian Rogers706a10e2012-03-23 17:00:55 -070029namespace art {
30namespace x86 {
31
Ian Rogersb23a7722012-10-09 16:54:26 -070032size_t DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin) {
33 return DumpInstruction(os, begin);
34}
35
Ian Rogers706a10e2012-03-23 17:00:55 -070036void DisassemblerX86::Dump(std::ostream& os, const uint8_t* begin, const uint8_t* end) {
37 size_t length = 0;
38 for (const uint8_t* cur = begin; cur < end; cur += length) {
39 length = DumpInstruction(os, cur);
40 }
41}
42
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070043static const char* gReg8Names[] = {
44 "al", "cl", "dl", "bl", "ah", "ch", "dh", "bh"
45};
46static const char* gExtReg8Names[] = {
47 "al", "cl", "dl", "bl", "spl", "bpl", "sil", "dil",
48 "r8l", "r9l", "r10l", "r11l", "r12l", "r13l", "r14l", "r15l"
49};
50static const char* gReg16Names[] = {
51 "ax", "cx", "dx", "bx", "sp", "bp", "si", "di",
52 "r8w", "r9w", "r10w", "r11w", "r12w", "r13w", "r14w", "r15w"
53};
54static const char* gReg32Names[] = {
55 "eax", "ecx", "edx", "ebx", "esp", "ebp", "esi", "edi",
56 "r8d", "r9d", "r10d", "r11d", "r12d", "r13d", "r14d", "r15d"
57};
Ian Rogers38e12032014-03-14 14:06:14 -070058static const char* gReg64Names[] = {
59 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
60 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
61};
Ian Rogers706a10e2012-03-23 17:00:55 -070062
Mark Mendella33720c2014-06-18 21:02:29 -040063// 64-bit opcode REX modifier.
Andreas Gampec8ccf682014-09-29 20:07:43 -070064constexpr uint8_t REX_W = 8U /* 0b1000 */;
65constexpr uint8_t REX_R = 4U /* 0b0100 */;
66constexpr uint8_t REX_X = 2U /* 0b0010 */;
67constexpr uint8_t REX_B = 1U /* 0b0001 */;
Mark Mendella33720c2014-06-18 21:02:29 -040068
Ian Rogers38e12032014-03-14 14:06:14 -070069static void DumpReg0(std::ostream& os, uint8_t rex, size_t reg,
Ian Rogers706a10e2012-03-23 17:00:55 -070070 bool byte_operand, uint8_t size_override) {
Ian Rogers38e12032014-03-14 14:06:14 -070071 DCHECK_LT(reg, (rex == 0) ? 8u : 16u);
Mark Mendella33720c2014-06-18 21:02:29 -040072 bool rex_w = (rex & REX_W) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070073 if (byte_operand) {
74 os << ((rex == 0) ? gReg8Names[reg] : gExtReg8Names[reg]);
75 } else if (rex_w) {
76 os << gReg64Names[reg];
77 } else if (size_override == 0x66) {
78 os << gReg16Names[reg];
79 } else {
80 os << gReg32Names[reg];
Ian Rogers706a10e2012-03-23 17:00:55 -070081 }
82}
83
Mark Mendell88649c72014-06-04 21:20:00 -040084static void DumpAnyReg(std::ostream& os, uint8_t rex, size_t reg,
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070085 bool byte_operand, uint8_t size_override, RegFile reg_file) {
86 if (reg_file == GPR) {
87 DumpReg0(os, rex, reg, byte_operand, size_override);
88 } else if (reg_file == SSE) {
89 os << "xmm" << reg;
90 } else {
91 os << "mm" << reg;
92 }
93}
94
Ian Rogers706a10e2012-03-23 17:00:55 -070095static void DumpReg(std::ostream& os, uint8_t rex, uint8_t reg,
Ian Rogersbf989802012-04-16 16:07:49 -070096 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -040097 bool rex_r = (rex & REX_R) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -070098 size_t reg_num = rex_r ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +070099 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
100}
101
102static void DumpRmReg(std::ostream& os, uint8_t rex, uint8_t reg,
103 bool byte_operand, uint8_t size_override, RegFile reg_file) {
Mark Mendella33720c2014-06-18 21:02:29 -0400104 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700105 size_t reg_num = rex_b ? (reg + 8) : reg;
106 DumpAnyReg(os, rex, reg_num, byte_operand, size_override, reg_file);
107}
108
109static void DumpAddrReg(std::ostream& os, uint8_t rex, uint8_t reg) {
110 if (rex != 0) {
111 os << gReg64Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700112 } else {
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700113 os << gReg32Names[reg];
Ian Rogersbf989802012-04-16 16:07:49 -0700114 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700115}
116
Ian Rogers7caad772012-03-30 01:07:54 -0700117static void DumpBaseReg(std::ostream& os, uint8_t rex, uint8_t reg) {
Mark Mendella33720c2014-06-18 21:02:29 -0400118 bool rex_b = (rex & REX_B) != 0;
Ian Rogers38e12032014-03-14 14:06:14 -0700119 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700120 DumpAddrReg(os, rex, reg_num);
Ian Rogers706a10e2012-03-23 17:00:55 -0700121}
122
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700123static void DumpOpcodeReg(std::ostream& os, uint8_t rex, uint8_t reg,
124 bool byte_operand, uint8_t size_override) {
Mark Mendella33720c2014-06-18 21:02:29 -0400125 bool rex_b = (rex & REX_B) != 0;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700126 size_t reg_num = rex_b ? (reg + 8) : reg;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +0700127 DumpReg0(os, rex, reg_num, byte_operand, size_override);
Ian Rogers706a10e2012-03-23 17:00:55 -0700128}
129
Elliott Hughes92301d92012-04-10 15:57:52 -0700130enum SegmentPrefix {
131 kCs = 0x2e,
132 kSs = 0x36,
133 kDs = 0x3e,
134 kEs = 0x26,
135 kFs = 0x64,
136 kGs = 0x65,
137};
138
Ian Rogers706a10e2012-03-23 17:00:55 -0700139static void DumpSegmentOverride(std::ostream& os, uint8_t segment_prefix) {
140 switch (segment_prefix) {
Elliott Hughes92301d92012-04-10 15:57:52 -0700141 case kCs: os << "cs:"; break;
142 case kSs: os << "ss:"; break;
143 case kDs: os << "ds:"; break;
144 case kEs: os << "es:"; break;
145 case kFs: os << "fs:"; break;
146 case kGs: os << "gs:"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700147 default: break;
148 }
149}
150
Andreas Gampee5eb7062014-12-12 18:44:19 -0800151// Do not inline to avoid Clang stack frame problems. b/18733806
Andreas Gampe86830382014-12-12 21:41:29 -0800152NO_INLINE
153static std::string DumpCodeHex(const uint8_t* begin, const uint8_t* end) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800154 std::stringstream hex;
155 for (size_t i = 0; begin + i < end; ++i) {
156 hex << StringPrintf("%02X", begin[i]);
157 }
158 return hex.str();
159}
160
161std::string DisassemblerX86::DumpAddress(uint8_t mod, uint8_t rm, uint8_t rex64, uint8_t rex_w,
162 bool no_ops, bool byte_operand, bool byte_second_operand,
163 uint8_t* prefix, bool load, RegFile src_reg_file,
164 RegFile dst_reg_file, const uint8_t** instr,
165 uint32_t* address_bits) {
166 std::ostringstream address;
167 if (mod == 0 && rm == 5) {
168 if (!supports_rex_) { // Absolute address.
Nicolas Geoffray6a0b9202014-12-16 14:54:18 +0000169 *address_bits = *reinterpret_cast<const uint32_t*>(*instr);
Andreas Gampee5eb7062014-12-12 18:44:19 -0800170 address << StringPrintf("[0x%x]", *address_bits);
171 } else { // 64-bit RIP relative addressing.
172 address << StringPrintf("[RIP + 0x%x]", *reinterpret_cast<const uint32_t*>(*instr));
173 }
174 (*instr) += 4;
175 } else if (rm == 4 && mod != 3) { // SIB
176 uint8_t sib = **instr;
177 (*instr)++;
178 uint8_t scale = (sib >> 6) & 3;
179 uint8_t index = (sib >> 3) & 7;
180 uint8_t base = sib & 7;
181 address << "[";
Andreas Gampe031b00d2015-01-26 19:30:23 -0800182
183 // REX.x is bit 3 of index.
184 if ((rex64 & REX_X) != 0) {
185 index += 8;
186 }
187
188 // Mod = 0 && base = 5 (ebp): no base (ignores REX.b).
189 bool has_base = false;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800190 if (base != 5 || mod != 0) {
Andreas Gampe031b00d2015-01-26 19:30:23 -0800191 has_base = true;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800192 DumpBaseReg(address, rex64, base);
Andreas Gampe031b00d2015-01-26 19:30:23 -0800193 }
194
195 // Index = 4 (esp/rsp) is disallowed.
196 if (index != 4) {
197 if (has_base) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800198 address << " + ";
199 }
Andreas Gampe031b00d2015-01-26 19:30:23 -0800200 DumpAddrReg(address, rex64, index);
Andreas Gampee5eb7062014-12-12 18:44:19 -0800201 if (scale != 0) {
202 address << StringPrintf(" * %d", 1 << scale);
203 }
204 }
Andreas Gampe031b00d2015-01-26 19:30:23 -0800205
Andreas Gampee5eb7062014-12-12 18:44:19 -0800206 if (mod == 0) {
207 if (base == 5) {
208 if (index != 4) {
209 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(*instr));
210 } else {
211 // 64-bit low 32-bit absolute address, redundant absolute address encoding on 32-bit.
212 *address_bits = *reinterpret_cast<const uint32_t*>(*instr);
213 address << StringPrintf("%d", *address_bits);
214 }
215 (*instr) += 4;
216 }
217 } else if (mod == 1) {
218 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(*instr));
219 (*instr)++;
220 } else if (mod == 2) {
221 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(*instr));
222 (*instr) += 4;
223 }
224 address << "]";
225 } else {
226 if (mod == 3) {
227 if (!no_ops) {
228 DumpRmReg(address, rex_w, rm, byte_operand || byte_second_operand,
229 prefix[2], load ? src_reg_file : dst_reg_file);
230 }
231 } else {
232 address << "[";
233 DumpBaseReg(address, rex64, rm);
234 if (mod == 1) {
235 address << StringPrintf(" + %d", *reinterpret_cast<const int8_t*>(*instr));
236 (*instr)++;
237 } else if (mod == 2) {
238 address << StringPrintf(" + %d", *reinterpret_cast<const int32_t*>(*instr));
239 (*instr) += 4;
240 }
241 address << "]";
242 }
243 }
244 return address.str();
245}
246
Serdjuk, Nikolay Y44148222015-09-14 18:05:33 +0600247size_t DisassemblerX86::DumpNops(std::ostream& os, const uint8_t* instr) {
248static constexpr uint8_t kNops[][10] = {
249 { },
250 { 0x90 },
251 { 0x66, 0x90 },
252 { 0x0f, 0x1f, 0x00 },
253 { 0x0f, 0x1f, 0x40, 0x00 },
254 { 0x0f, 0x1f, 0x44, 0x00, 0x00 },
255 { 0x66, 0x0f, 0x1f, 0x44, 0x00, 0x00 },
256 { 0x0f, 0x1f, 0x80, 0x00, 0x00, 0x00, 0x00 },
257 { 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00 },
258 { 0x66, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00 },
259 { 0x66, 0x2e, 0x0f, 0x1f, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00 }
260 };
261
262 for (size_t i = 1; i < arraysize(kNops); ++i) {
263 if (memcmp(instr, kNops[i], i) == 0) {
264 os << FormatInstructionPointer(instr)
265 << StringPrintf(": %22s \t nop \n", DumpCodeHex(instr, instr + i).c_str());
266 return i;
267 }
268 }
269
270 return 0;
271}
272
Ian Rogers706a10e2012-03-23 17:00:55 -0700273size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) {
Serdjuk, Nikolay Y44148222015-09-14 18:05:33 +0600274 size_t nop_size = DumpNops(os, instr);
275 if (nop_size != 0u) {
276 return nop_size;
277 }
278
Ian Rogers706a10e2012-03-23 17:00:55 -0700279 const uint8_t* begin_instr = instr;
280 bool have_prefixes = true;
281 uint8_t prefix[4] = {0, 0, 0, 0};
Ian Rogers706a10e2012-03-23 17:00:55 -0700282 do {
283 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700284 // Group 1 - lock and repeat prefixes:
Ian Rogers706a10e2012-03-23 17:00:55 -0700285 case 0xF0:
286 case 0xF2:
287 case 0xF3:
288 prefix[0] = *instr;
289 break;
290 // Group 2 - segment override prefixes:
Elliott Hughes92301d92012-04-10 15:57:52 -0700291 case kCs:
292 case kSs:
293 case kDs:
294 case kEs:
295 case kFs:
296 case kGs:
Ian Rogers706a10e2012-03-23 17:00:55 -0700297 prefix[1] = *instr;
298 break;
299 // Group 3 - operand size override:
300 case 0x66:
301 prefix[2] = *instr;
302 break;
303 // Group 4 - address size override:
304 case 0x67:
305 prefix[3] = *instr;
306 break;
307 default:
308 have_prefixes = false;
309 break;
310 }
311 if (have_prefixes) {
312 instr++;
313 }
314 } while (have_prefixes);
Ian Rogers38e12032014-03-14 14:06:14 -0700315 uint8_t rex = (supports_rex_ && (*instr >= 0x40) && (*instr <= 0x4F)) ? *instr : 0;
Vladimir Kostyukove8861b32014-04-18 17:06:15 +0700316 if (rex != 0) {
317 instr++;
318 }
Ian Rogers677c12f2014-11-07 16:58:38 -0800319 const char** modrm_opcodes = nullptr;
Ian Rogers706a10e2012-03-23 17:00:55 -0700320 bool has_modrm = false;
321 bool reg_is_opcode = false;
322 size_t immediate_bytes = 0;
323 size_t branch_bytes = 0;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800324 std::string opcode_tmp; // Storage to keep StringPrintf result alive.
325 const char* opcode0 = ""; // Prefix part.
326 const char* opcode1 = ""; // Main opcode.
327 const char* opcode2 = ""; // Sub-opcode. E.g., jump type.
328 const char* opcode3 = ""; // Mod-rm part.
329 const char* opcode4 = ""; // Suffix part.
Ian Rogers706a10e2012-03-23 17:00:55 -0700330 bool store = false; // stores to memory (ie rm is on the left)
331 bool load = false; // loads from memory (ie rm is on the right)
Serguei Katkov94f3eb02014-06-24 13:23:17 +0700332 bool byte_operand = false; // true when the opcode is dealing with byte operands
Ian Rogers677c12f2014-11-07 16:58:38 -0800333 // true when the source operand is a byte register but the target register isn't
334 // (ie movsxb/movzxb).
335 bool byte_second_operand = false;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700336 bool target_specific = false; // register name depends on target (64 vs 32 bits).
Ian Rogers706a10e2012-03-23 17:00:55 -0700337 bool ax = false; // implicit use of ax
jeffhaoe2962482012-06-28 11:29:57 -0700338 bool cx = false; // implicit use of cx
Ian Rogers706a10e2012-03-23 17:00:55 -0700339 bool reg_in_opcode = false; // low 3-bits of opcode encode register parameter
jeffhao703f2cd2012-07-13 17:25:52 -0700340 bool no_ops = false;
Ian Rogersbf989802012-04-16 16:07:49 -0700341 RegFile src_reg_file = GPR;
342 RegFile dst_reg_file = GPR;
Ian Rogers706a10e2012-03-23 17:00:55 -0700343 switch (*instr) {
344#define DISASSEMBLER_ENTRY(opname, \
345 rm8_r8, rm32_r32, \
346 r8_rm8, r32_rm32, \
347 ax8_i8, ax32_i32) \
Andreas Gampee5eb7062014-12-12 18:44:19 -0800348 case rm8_r8: opcode1 = #opname; store = true; has_modrm = true; byte_operand = true; break; \
349 case rm32_r32: opcode1 = #opname; store = true; has_modrm = true; break; \
350 case r8_rm8: opcode1 = #opname; load = true; has_modrm = true; byte_operand = true; break; \
351 case r32_rm32: opcode1 = #opname; load = true; has_modrm = true; break; \
352 case ax8_i8: opcode1 = #opname; ax = true; immediate_bytes = 1; byte_operand = true; break; \
353 case ax32_i32: opcode1 = #opname; ax = true; immediate_bytes = 4; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700354
355DISASSEMBLER_ENTRY(add,
356 0x00 /* RegMem8/Reg8 */, 0x01 /* RegMem32/Reg32 */,
357 0x02 /* Reg8/RegMem8 */, 0x03 /* Reg32/RegMem32 */,
358 0x04 /* Rax8/imm8 opcode */, 0x05 /* Rax32/imm32 */)
359DISASSEMBLER_ENTRY(or,
360 0x08 /* RegMem8/Reg8 */, 0x09 /* RegMem32/Reg32 */,
361 0x0A /* Reg8/RegMem8 */, 0x0B /* Reg32/RegMem32 */,
362 0x0C /* Rax8/imm8 opcode */, 0x0D /* Rax32/imm32 */)
363DISASSEMBLER_ENTRY(adc,
364 0x10 /* RegMem8/Reg8 */, 0x11 /* RegMem32/Reg32 */,
365 0x12 /* Reg8/RegMem8 */, 0x13 /* Reg32/RegMem32 */,
366 0x14 /* Rax8/imm8 opcode */, 0x15 /* Rax32/imm32 */)
367DISASSEMBLER_ENTRY(sbb,
368 0x18 /* RegMem8/Reg8 */, 0x19 /* RegMem32/Reg32 */,
369 0x1A /* Reg8/RegMem8 */, 0x1B /* Reg32/RegMem32 */,
370 0x1C /* Rax8/imm8 opcode */, 0x1D /* Rax32/imm32 */)
371DISASSEMBLER_ENTRY(and,
372 0x20 /* RegMem8/Reg8 */, 0x21 /* RegMem32/Reg32 */,
373 0x22 /* Reg8/RegMem8 */, 0x23 /* Reg32/RegMem32 */,
374 0x24 /* Rax8/imm8 opcode */, 0x25 /* Rax32/imm32 */)
375DISASSEMBLER_ENTRY(sub,
376 0x28 /* RegMem8/Reg8 */, 0x29 /* RegMem32/Reg32 */,
377 0x2A /* Reg8/RegMem8 */, 0x2B /* Reg32/RegMem32 */,
378 0x2C /* Rax8/imm8 opcode */, 0x2D /* Rax32/imm32 */)
379DISASSEMBLER_ENTRY(xor,
380 0x30 /* RegMem8/Reg8 */, 0x31 /* RegMem32/Reg32 */,
381 0x32 /* Reg8/RegMem8 */, 0x33 /* Reg32/RegMem32 */,
382 0x34 /* Rax8/imm8 opcode */, 0x35 /* Rax32/imm32 */)
383DISASSEMBLER_ENTRY(cmp,
384 0x38 /* RegMem8/Reg8 */, 0x39 /* RegMem32/Reg32 */,
385 0x3A /* Reg8/RegMem8 */, 0x3B /* Reg32/RegMem32 */,
386 0x3C /* Rax8/imm8 opcode */, 0x3D /* Rax32/imm32 */)
387
388#undef DISASSEMBLER_ENTRY
389 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800390 opcode1 = "push";
Ian Rogers706a10e2012-03-23 17:00:55 -0700391 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700392 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700393 break;
394 case 0x58: case 0x59: case 0x5A: case 0x5B: case 0x5C: case 0x5D: case 0x5E: case 0x5F:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800395 opcode1 = "pop";
Ian Rogers706a10e2012-03-23 17:00:55 -0700396 reg_in_opcode = true;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +0700397 target_specific = true;
Ian Rogers706a10e2012-03-23 17:00:55 -0700398 break;
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400399 case 0x63:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +0700400 if ((rex & REX_W) != 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800401 opcode1 = "movsxd";
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400402 has_modrm = true;
403 load = true;
404 } else {
405 // In 32-bit mode (!supports_rex_) this is ARPL, with no REX prefix the functionality is the
406 // same as 'mov' but the use of the instruction is discouraged.
Andreas Gampee5eb7062014-12-12 18:44:19 -0800407 opcode_tmp = StringPrintf("unknown opcode '%02X'", *instr);
408 opcode1 = opcode_tmp.c_str();
Mark Mendell33ecf8d2014-06-06 15:19:45 -0400409 }
410 break;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800411 case 0x68: opcode1 = "push"; immediate_bytes = 4; break;
412 case 0x69: opcode1 = "imul"; load = true; has_modrm = true; immediate_bytes = 4; break;
413 case 0x6A: opcode1 = "push"; immediate_bytes = 1; break;
414 case 0x6B: opcode1 = "imul"; load = true; has_modrm = true; immediate_bytes = 1; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700415 case 0x70: case 0x71: case 0x72: case 0x73: case 0x74: case 0x75: case 0x76: case 0x77:
416 case 0x78: case 0x79: case 0x7A: case 0x7B: case 0x7C: case 0x7D: case 0x7E: case 0x7F:
417 static const char* condition_codes[] =
Elliott Hughesb25c3f62012-03-26 16:35:06 -0700418 {"o", "no", "b/nae/c", "nb/ae/nc", "z/eq", "nz/ne", "be/na", "nbe/a",
419 "s", "ns", "p/pe", "np/po", "l/nge", "nl/ge", "le/ng", "nle/g"
Ian Rogers706a10e2012-03-23 17:00:55 -0700420 };
Andreas Gampee5eb7062014-12-12 18:44:19 -0800421 opcode1 = "j";
422 opcode2 = condition_codes[*instr & 0xF];
Ian Rogers706a10e2012-03-23 17:00:55 -0700423 branch_bytes = 1;
424 break;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800425 case 0x86: case 0x87:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800426 opcode1 = "xchg";
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800427 store = true;
428 has_modrm = true;
429 byte_operand = (*instr == 0x86);
430 break;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800431 case 0x88: opcode1 = "mov"; store = true; has_modrm = true; byte_operand = true; break;
432 case 0x89: opcode1 = "mov"; store = true; has_modrm = true; break;
433 case 0x8A: opcode1 = "mov"; load = true; has_modrm = true; byte_operand = true; break;
434 case 0x8B: opcode1 = "mov"; load = true; has_modrm = true; break;
Serdjuk, Nikolay Y44148222015-09-14 18:05:33 +0600435 case 0x9D: opcode1 = "popf"; break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700436
437 case 0x0F: // 2 byte extended opcode
438 instr++;
439 switch (*instr) {
Ian Rogers7caad772012-03-30 01:07:54 -0700440 case 0x10: case 0x11:
441 if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800442 opcode1 = "movsd";
jeffhaofdffdf82012-07-11 16:08:43 -0700443 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700444 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800445 opcode1 = "movss";
jeffhaofdffdf82012-07-11 16:08:43 -0700446 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700447 } else if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800448 opcode1 = "movupd";
jeffhaofdffdf82012-07-11 16:08:43 -0700449 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers7caad772012-03-30 01:07:54 -0700450 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800451 opcode1 = "movups";
Ian Rogers7caad772012-03-30 01:07:54 -0700452 }
453 has_modrm = true;
Ian Rogersbf989802012-04-16 16:07:49 -0700454 src_reg_file = dst_reg_file = SSE;
Ian Rogers7caad772012-03-30 01:07:54 -0700455 load = *instr == 0x10;
456 store = !load;
457 break;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800458 case 0x12: case 0x13:
459 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800460 opcode1 = "movlpd";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800461 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
462 } else if (prefix[0] == 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800463 opcode1 = "movlps";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800464 }
465 has_modrm = true;
466 src_reg_file = dst_reg_file = SSE;
467 load = *instr == 0x12;
468 store = !load;
469 break;
470 case 0x16: case 0x17:
471 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800472 opcode1 = "movhpd";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800473 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
474 } else if (prefix[0] == 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800475 opcode1 = "movhps";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800476 }
477 has_modrm = true;
478 src_reg_file = dst_reg_file = SSE;
479 load = *instr == 0x16;
480 store = !load;
481 break;
482 case 0x28: case 0x29:
483 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800484 opcode1 = "movapd";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800485 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
486 } else if (prefix[0] == 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800487 opcode1 = "movaps";
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -0800488 }
489 has_modrm = true;
490 src_reg_file = dst_reg_file = SSE;
491 load = *instr == 0x28;
492 store = !load;
493 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700494 case 0x2A:
495 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800496 opcode1 = "cvtpi2pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700497 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
498 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800499 opcode1 = "cvtsi2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700500 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
501 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800502 opcode1 = "cvtsi2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700503 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
504 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800505 opcode1 = "cvtpi2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700506 }
507 load = true;
508 has_modrm = true;
509 dst_reg_file = SSE;
510 break;
511 case 0x2C:
512 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800513 opcode1 = "cvttpd2pi";
jeffhaofdffdf82012-07-11 16:08:43 -0700514 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
515 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800516 opcode1 = "cvttsd2si";
jeffhaofdffdf82012-07-11 16:08:43 -0700517 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
518 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800519 opcode1 = "cvttss2si";
jeffhaofdffdf82012-07-11 16:08:43 -0700520 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
521 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800522 opcode1 = "cvttps2pi";
jeffhaofdffdf82012-07-11 16:08:43 -0700523 }
524 load = true;
525 has_modrm = true;
526 src_reg_file = SSE;
527 break;
528 case 0x2D:
529 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800530 opcode1 = "cvtpd2pi";
jeffhaofdffdf82012-07-11 16:08:43 -0700531 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
532 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800533 opcode1 = "cvtsd2si";
jeffhaofdffdf82012-07-11 16:08:43 -0700534 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
535 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800536 opcode1 = "cvtss2si";
jeffhaofdffdf82012-07-11 16:08:43 -0700537 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
538 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800539 opcode1 = "cvtps2pi";
jeffhaofdffdf82012-07-11 16:08:43 -0700540 }
541 load = true;
542 has_modrm = true;
543 src_reg_file = SSE;
544 break;
545 case 0x2E:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800546 opcode0 = "u";
Ian Rogersfc787ec2014-10-09 21:56:44 -0700547 FALLTHROUGH_INTENDED;
jeffhaofdffdf82012-07-11 16:08:43 -0700548 case 0x2F:
549 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800550 opcode1 = "comisd";
jeffhaofdffdf82012-07-11 16:08:43 -0700551 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
552 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800553 opcode1 = "comiss";
jeffhaofdffdf82012-07-11 16:08:43 -0700554 }
555 has_modrm = true;
556 load = true;
557 src_reg_file = dst_reg_file = SSE;
558 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700559 case 0x38: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400560 instr++;
561 if (prefix[2] == 0x66) {
562 switch (*instr) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700563 case 0x01:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800564 opcode1 = "phaddw";
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700565 prefix[2] = 0;
566 has_modrm = true;
567 load = true;
568 src_reg_file = dst_reg_file = SSE;
569 break;
570 case 0x02:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800571 opcode1 = "phaddd";
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700572 prefix[2] = 0;
573 has_modrm = true;
574 load = true;
575 src_reg_file = dst_reg_file = SSE;
576 break;
Aart Bik8939c642017-04-03 14:09:01 -0700577 case 0x29:
578 opcode1 = "pcmpeqq";
579 prefix[2] = 0;
580 has_modrm = true;
581 load = true;
582 src_reg_file = dst_reg_file = SSE;
583 break;
Aart Bikc8e93c72017-05-10 10:49:22 -0700584 case 0x37:
Aart Bik8939c642017-04-03 14:09:01 -0700585 opcode1 = "pcmpgtq";
586 prefix[2] = 0;
587 has_modrm = true;
588 load = true;
589 src_reg_file = dst_reg_file = SSE;
590 break;
Aart Bikc8e93c72017-05-10 10:49:22 -0700591 case 0x38:
592 opcode1 = "pminsb";
593 prefix[2] = 0;
594 has_modrm = true;
595 load = true;
596 src_reg_file = dst_reg_file = SSE;
597 break;
598 case 0x39:
599 opcode1 = "pminsd";
600 prefix[2] = 0;
601 has_modrm = true;
602 load = true;
603 src_reg_file = dst_reg_file = SSE;
604 break;
605 case 0x3A:
606 opcode1 = "pminuw";
607 prefix[2] = 0;
608 has_modrm = true;
609 load = true;
610 src_reg_file = dst_reg_file = SSE;
611 break;
612 case 0x3B:
613 opcode1 = "pminud";
614 prefix[2] = 0;
615 has_modrm = true;
616 load = true;
617 src_reg_file = dst_reg_file = SSE;
618 break;
619 case 0x3C:
620 opcode1 = "pmaxsb";
621 prefix[2] = 0;
622 has_modrm = true;
623 load = true;
624 src_reg_file = dst_reg_file = SSE;
625 break;
626 case 0x3D:
627 opcode1 = "pmaxsd";
628 prefix[2] = 0;
629 has_modrm = true;
630 load = true;
631 src_reg_file = dst_reg_file = SSE;
632 break;
633 case 0x3E:
634 opcode1 = "pmaxuw";
635 prefix[2] = 0;
636 has_modrm = true;
637 load = true;
638 src_reg_file = dst_reg_file = SSE;
639 break;
640 case 0x3F:
641 opcode1 = "pmaxud";
642 prefix[2] = 0;
643 has_modrm = true;
644 load = true;
645 src_reg_file = dst_reg_file = SSE;
646 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400647 case 0x40:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800648 opcode1 = "pmulld";
Mark Mendellfe945782014-05-22 09:52:36 -0400649 prefix[2] = 0;
650 has_modrm = true;
651 load = true;
652 src_reg_file = dst_reg_file = SSE;
653 break;
654 default:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800655 opcode_tmp = StringPrintf("unknown opcode '0F 38 %02X'", *instr);
656 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -0400657 }
658 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800659 opcode_tmp = StringPrintf("unknown opcode '0F 38 %02X'", *instr);
660 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -0400661 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700662 break;
663 case 0x3A: // 3 byte extended opcode
Mark Mendellfe945782014-05-22 09:52:36 -0400664 instr++;
665 if (prefix[2] == 0x66) {
666 switch (*instr) {
Mark Mendellfb8d2792015-03-31 22:16:59 -0400667 case 0x0A:
668 opcode1 = "roundss";
669 prefix[2] = 0;
670 has_modrm = true;
Aart Bik33dd9092016-08-01 15:55:36 -0700671 load = true;
Mark Mendellfb8d2792015-03-31 22:16:59 -0400672 src_reg_file = SSE;
673 dst_reg_file = SSE;
674 immediate_bytes = 1;
675 break;
676 case 0x0B:
677 opcode1 = "roundsd";
678 prefix[2] = 0;
679 has_modrm = true;
Aart Bik33dd9092016-08-01 15:55:36 -0700680 load = true;
Mark Mendellfb8d2792015-03-31 22:16:59 -0400681 src_reg_file = SSE;
682 dst_reg_file = SSE;
683 immediate_bytes = 1;
684 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400685 case 0x14:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800686 opcode1 = "pextrb";
Mark Mendellfe945782014-05-22 09:52:36 -0400687 prefix[2] = 0;
688 has_modrm = true;
689 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700690 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400691 immediate_bytes = 1;
692 break;
nikolay serdjuke0705f52015-04-27 17:52:57 +0600693 case 0x15:
694 opcode1 = "pextrw";
695 prefix[2] = 0;
696 has_modrm = true;
697 store = true;
698 src_reg_file = SSE;
699 immediate_bytes = 1;
700 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400701 case 0x16:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800702 opcode1 = "pextrd";
Mark Mendellfe945782014-05-22 09:52:36 -0400703 prefix[2] = 0;
704 has_modrm = true;
705 store = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700706 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -0400707 immediate_bytes = 1;
708 break;
709 default:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800710 opcode_tmp = StringPrintf("unknown opcode '0F 3A %02X'", *instr);
711 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -0400712 }
713 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800714 opcode_tmp = StringPrintf("unknown opcode '0F 3A %02X'", *instr);
715 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -0400716 }
Ian Rogers706a10e2012-03-23 17:00:55 -0700717 break;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800718 case 0x40: case 0x41: case 0x42: case 0x43: case 0x44: case 0x45: case 0x46: case 0x47:
719 case 0x48: case 0x49: case 0x4A: case 0x4B: case 0x4C: case 0x4D: case 0x4E: case 0x4F:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800720 opcode1 = "cmov";
721 opcode2 = condition_codes[*instr & 0xF];
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800722 has_modrm = true;
723 load = true;
724 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700725 case 0x50: case 0x51: case 0x52: case 0x53: case 0x54: case 0x55: case 0x56: case 0x57:
726 case 0x58: case 0x59: case 0x5C: case 0x5D: case 0x5E: case 0x5F: {
727 switch (*instr) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800728 case 0x50: opcode1 = "movmsk"; break;
729 case 0x51: opcode1 = "sqrt"; break;
730 case 0x52: opcode1 = "rsqrt"; break;
731 case 0x53: opcode1 = "rcp"; break;
732 case 0x54: opcode1 = "and"; break;
733 case 0x55: opcode1 = "andn"; break;
734 case 0x56: opcode1 = "or"; break;
735 case 0x57: opcode1 = "xor"; break;
736 case 0x58: opcode1 = "add"; break;
737 case 0x59: opcode1 = "mul"; break;
738 case 0x5C: opcode1 = "sub"; break;
739 case 0x5D: opcode1 = "min"; break;
740 case 0x5E: opcode1 = "div"; break;
741 case 0x5F: opcode1 = "max"; break;
Ian Rogers2c4257b2014-10-24 14:20:06 -0700742 default: LOG(FATAL) << "Unreachable"; UNREACHABLE();
Ian Rogersbf989802012-04-16 16:07:49 -0700743 }
744 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800745 opcode2 = "pd";
jeffhaofdffdf82012-07-11 16:08:43 -0700746 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700747 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800748 opcode2 = "sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700749 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700750 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800751 opcode2 = "ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700752 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700753 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800754 opcode2 = "ps";
Ian Rogersbf989802012-04-16 16:07:49 -0700755 }
756 load = true;
757 has_modrm = true;
758 src_reg_file = dst_reg_file = SSE;
759 break;
760 }
761 case 0x5A:
762 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800763 opcode1 = "cvtpd2ps";
jeffhaofdffdf82012-07-11 16:08:43 -0700764 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700765 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800766 opcode1 = "cvtsd2ss";
jeffhaofdffdf82012-07-11 16:08:43 -0700767 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700768 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800769 opcode1 = "cvtss2sd";
jeffhaofdffdf82012-07-11 16:08:43 -0700770 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700771 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800772 opcode1 = "cvtps2pd";
Ian Rogersbf989802012-04-16 16:07:49 -0700773 }
774 load = true;
775 has_modrm = true;
776 src_reg_file = dst_reg_file = SSE;
777 break;
778 case 0x5B:
779 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800780 opcode1 = "cvtps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700781 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700782 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800783 opcode1 = "bad opcode F2 0F 5B";
Ian Rogersbf989802012-04-16 16:07:49 -0700784 } else if (prefix[0] == 0xF3) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800785 opcode1 = "cvttps2dq";
jeffhaofdffdf82012-07-11 16:08:43 -0700786 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700787 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800788 opcode1 = "cvtdq2ps";
Ian Rogersbf989802012-04-16 16:07:49 -0700789 }
790 load = true;
791 has_modrm = true;
792 src_reg_file = dst_reg_file = SSE;
793 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700794 case 0x60: case 0x61: case 0x62: case 0x6C:
Aart Bik3332db82017-08-11 15:10:30 -0700795 case 0x68: case 0x69: case 0x6A: case 0x6D:
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800796 if (prefix[2] == 0x66) {
797 src_reg_file = dst_reg_file = SSE;
798 prefix[2] = 0; // Clear prefix now. It has served its purpose as part of the opcode.
799 } else {
800 src_reg_file = dst_reg_file = MMX;
801 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700802 switch (*instr) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800803 case 0x60: opcode1 = "punpcklbw"; break;
804 case 0x61: opcode1 = "punpcklwd"; break;
805 case 0x62: opcode1 = "punpckldq"; break;
806 case 0x6c: opcode1 = "punpcklqdq"; break;
Aart Bik3332db82017-08-11 15:10:30 -0700807 case 0x68: opcode1 = "punpckhbw"; break;
808 case 0x69: opcode1 = "punpckhwd"; break;
809 case 0x6A: opcode1 = "punpckhdq"; break;
810 case 0x6D: opcode1 = "punpckhqdq"; break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -0700811 }
Razvan A Lupusorud3266bc2014-01-24 12:55:31 -0800812 load = true;
813 has_modrm = true;
814 break;
Aart Bik8939c642017-04-03 14:09:01 -0700815 case 0x64:
816 case 0x65:
817 case 0x66:
818 if (prefix[2] == 0x66) {
819 src_reg_file = dst_reg_file = SSE;
820 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
821 } else {
822 src_reg_file = dst_reg_file = MMX;
823 }
824 switch (*instr) {
825 case 0x64: opcode1 = "pcmpgtb"; break;
826 case 0x65: opcode1 = "pcmpgtw"; break;
827 case 0x66: opcode1 = "pcmpgtd"; break;
828 }
829 prefix[2] = 0;
830 has_modrm = true;
831 load = true;
832 break;
Ian Rogersbf989802012-04-16 16:07:49 -0700833 case 0x6E:
834 if (prefix[2] == 0x66) {
835 dst_reg_file = SSE;
jeffhaofdffdf82012-07-11 16:08:43 -0700836 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700837 } else {
838 dst_reg_file = MMX;
Ian Rogersbf989802012-04-16 16:07:49 -0700839 }
Andreas Gampee5eb7062014-12-12 18:44:19 -0800840 opcode1 = "movd";
Ian Rogersbf989802012-04-16 16:07:49 -0700841 load = true;
842 has_modrm = true;
843 break;
844 case 0x6F:
845 if (prefix[2] == 0x66) {
Mark Mendellfe945782014-05-22 09:52:36 -0400846 src_reg_file = dst_reg_file = SSE;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800847 opcode1 = "movdqa";
jeffhaofdffdf82012-07-11 16:08:43 -0700848 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700849 } else if (prefix[0] == 0xF3) {
Mark Mendellfe945782014-05-22 09:52:36 -0400850 src_reg_file = dst_reg_file = SSE;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800851 opcode1 = "movdqu";
jeffhaofdffdf82012-07-11 16:08:43 -0700852 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogersbf989802012-04-16 16:07:49 -0700853 } else {
854 dst_reg_file = MMX;
Andreas Gampee5eb7062014-12-12 18:44:19 -0800855 opcode1 = "movq";
Ian Rogersbf989802012-04-16 16:07:49 -0700856 }
857 load = true;
858 has_modrm = true;
859 break;
Mark Mendellfe945782014-05-22 09:52:36 -0400860 case 0x70:
861 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800862 opcode1 = "pshufd";
Mark Mendellfe945782014-05-22 09:52:36 -0400863 prefix[2] = 0;
864 has_modrm = true;
865 store = true;
866 src_reg_file = dst_reg_file = SSE;
867 immediate_bytes = 1;
868 } else if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800869 opcode1 = "pshuflw";
Mark Mendellfe945782014-05-22 09:52:36 -0400870 prefix[0] = 0;
871 has_modrm = true;
872 store = true;
873 src_reg_file = dst_reg_file = SSE;
874 immediate_bytes = 1;
875 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800876 opcode_tmp = StringPrintf("unknown opcode '0F %02X'", *instr);
877 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -0400878 }
879 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700880 case 0x71:
881 if (prefix[2] == 0x66) {
882 dst_reg_file = SSE;
883 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
884 } else {
885 dst_reg_file = MMX;
886 }
Ian Rogers677c12f2014-11-07 16:58:38 -0800887 static const char* x71_opcodes[] = {
888 "unknown-71", "unknown-71", "psrlw", "unknown-71",
889 "psraw", "unknown-71", "psllw", "unknown-71"};
jeffhaofdffdf82012-07-11 16:08:43 -0700890 modrm_opcodes = x71_opcodes;
891 reg_is_opcode = true;
892 has_modrm = true;
893 store = true;
894 immediate_bytes = 1;
895 break;
896 case 0x72:
897 if (prefix[2] == 0x66) {
898 dst_reg_file = SSE;
899 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
900 } else {
901 dst_reg_file = MMX;
902 }
Ian Rogers677c12f2014-11-07 16:58:38 -0800903 static const char* x72_opcodes[] = {
904 "unknown-72", "unknown-72", "psrld", "unknown-72",
905 "psrad", "unknown-72", "pslld", "unknown-72"};
jeffhaofdffdf82012-07-11 16:08:43 -0700906 modrm_opcodes = x72_opcodes;
907 reg_is_opcode = true;
908 has_modrm = true;
909 store = true;
910 immediate_bytes = 1;
911 break;
912 case 0x73:
913 if (prefix[2] == 0x66) {
914 dst_reg_file = SSE;
915 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
916 } else {
917 dst_reg_file = MMX;
918 }
Ian Rogers677c12f2014-11-07 16:58:38 -0800919 static const char* x73_opcodes[] = {
920 "unknown-73", "unknown-73", "psrlq", "psrldq",
921 "unknown-73", "unknown-73", "psllq", "unknown-73"};
jeffhaofdffdf82012-07-11 16:08:43 -0700922 modrm_opcodes = x73_opcodes;
923 reg_is_opcode = true;
924 has_modrm = true;
925 store = true;
926 immediate_bytes = 1;
927 break;
Aart Bik149fb782017-03-22 16:27:27 -0700928 case 0x74:
929 case 0x75:
930 case 0x76:
931 if (prefix[2] == 0x66) {
932 src_reg_file = dst_reg_file = SSE;
933 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
934 } else {
935 src_reg_file = dst_reg_file = MMX;
936 }
937 switch (*instr) {
938 case 0x74: opcode1 = "pcmpeqb"; break;
939 case 0x75: opcode1 = "pcmpeqw"; break;
940 case 0x76: opcode1 = "pcmpeqd"; break;
941 }
942 prefix[2] = 0;
943 has_modrm = true;
944 load = true;
945 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +0200946 case 0x7C:
947 if (prefix[0] == 0xF2) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800948 opcode1 = "haddps";
Olivier Comefb0fecf2014-06-20 11:46:16 +0200949 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
950 } else if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800951 opcode1 = "haddpd";
Olivier Comefb0fecf2014-06-20 11:46:16 +0200952 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
953 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -0800954 opcode_tmp = StringPrintf("unknown opcode '0F %02X'", *instr);
955 opcode1 = opcode_tmp.c_str();
Olivier Comefb0fecf2014-06-20 11:46:16 +0200956 break;
957 }
958 src_reg_file = dst_reg_file = SSE;
959 has_modrm = true;
960 load = true;
961 break;
jeffhaofdffdf82012-07-11 16:08:43 -0700962 case 0x7E:
963 if (prefix[2] == 0x66) {
964 src_reg_file = SSE;
965 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
966 } else {
967 src_reg_file = MMX;
968 }
Andreas Gampee5eb7062014-12-12 18:44:19 -0800969 opcode1 = "movd";
jeffhaofdffdf82012-07-11 16:08:43 -0700970 has_modrm = true;
971 store = true;
972 break;
Aart Bik68555e92017-02-13 14:28:45 -0800973 case 0x7F:
974 if (prefix[2] == 0x66) {
975 src_reg_file = dst_reg_file = SSE;
976 opcode1 = "movdqa";
977 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
978 } else if (prefix[0] == 0xF3) {
979 src_reg_file = dst_reg_file = SSE;
980 opcode1 = "movdqu";
981 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
982 } else {
983 dst_reg_file = MMX;
984 opcode1 = "movq";
985 }
986 store = true;
987 has_modrm = true;
988 break;
Ian Rogers706a10e2012-03-23 17:00:55 -0700989 case 0x80: case 0x81: case 0x82: case 0x83: case 0x84: case 0x85: case 0x86: case 0x87:
990 case 0x88: case 0x89: case 0x8A: case 0x8B: case 0x8C: case 0x8D: case 0x8E: case 0x8F:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800991 opcode1 = "j";
992 opcode2 = condition_codes[*instr & 0xF];
Ian Rogers706a10e2012-03-23 17:00:55 -0700993 branch_bytes = 4;
994 break;
Ian Rogers7caad772012-03-30 01:07:54 -0700995 case 0x90: case 0x91: case 0x92: case 0x93: case 0x94: case 0x95: case 0x96: case 0x97:
996 case 0x98: case 0x99: case 0x9A: case 0x9B: case 0x9C: case 0x9D: case 0x9E: case 0x9F:
Andreas Gampee5eb7062014-12-12 18:44:19 -0800997 opcode1 = "set";
998 opcode2 = condition_codes[*instr & 0xF];
Ian Rogers677c12f2014-11-07 16:58:38 -0800999 modrm_opcodes = nullptr;
Ian Rogers7caad772012-03-30 01:07:54 -07001000 reg_is_opcode = true;
1001 has_modrm = true;
1002 store = true;
1003 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -08001004 case 0xA4:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001005 opcode1 = "shld";
Mark Mendell4708dcd2014-01-22 09:05:18 -08001006 has_modrm = true;
1007 load = true;
1008 immediate_bytes = 1;
1009 break;
Yixin Shouf40f8902014-08-14 14:10:32 -04001010 case 0xA5:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001011 opcode1 = "shld";
Yixin Shouf40f8902014-08-14 14:10:32 -04001012 has_modrm = true;
1013 load = true;
1014 cx = true;
1015 break;
Mark Mendell4708dcd2014-01-22 09:05:18 -08001016 case 0xAC:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001017 opcode1 = "shrd";
Mark Mendell4708dcd2014-01-22 09:05:18 -08001018 has_modrm = true;
1019 load = true;
1020 immediate_bytes = 1;
1021 break;
Yixin Shouf40f8902014-08-14 14:10:32 -04001022 case 0xAD:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001023 opcode1 = "shrd";
Yixin Shouf40f8902014-08-14 14:10:32 -04001024 has_modrm = true;
1025 load = true;
1026 cx = true;
1027 break;
jeffhao703f2cd2012-07-13 17:25:52 -07001028 case 0xAE:
1029 if (prefix[0] == 0xF3) {
Ian Rogers5e588b32013-02-21 15:05:09 -08001030 prefix[0] = 0; // clear prefix now it's served its purpose as part of the opcode
Ian Rogers677c12f2014-11-07 16:58:38 -08001031 static const char* xAE_opcodes[] = {
1032 "rdfsbase", "rdgsbase", "wrfsbase", "wrgsbase",
1033 "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE"};
jeffhao703f2cd2012-07-13 17:25:52 -07001034 modrm_opcodes = xAE_opcodes;
1035 reg_is_opcode = true;
1036 has_modrm = true;
1037 uint8_t reg_or_opcode = (instr[1] >> 3) & 7;
1038 switch (reg_or_opcode) {
1039 case 0:
1040 prefix[1] = kFs;
1041 load = true;
1042 break;
1043 case 1:
1044 prefix[1] = kGs;
1045 load = true;
1046 break;
1047 case 2:
1048 prefix[1] = kFs;
1049 store = true;
1050 break;
1051 case 3:
1052 prefix[1] = kGs;
1053 store = true;
1054 break;
1055 default:
1056 load = true;
1057 break;
1058 }
1059 } else {
Ian Rogers677c12f2014-11-07 16:58:38 -08001060 static const char* xAE_opcodes[] = {
1061 "unknown-AE", "unknown-AE", "unknown-AE", "unknown-AE",
1062 "unknown-AE", "lfence", "mfence", "sfence"};
jeffhao703f2cd2012-07-13 17:25:52 -07001063 modrm_opcodes = xAE_opcodes;
1064 reg_is_opcode = true;
1065 has_modrm = true;
1066 load = true;
1067 no_ops = true;
1068 }
1069 break;
Ian Rogers677c12f2014-11-07 16:58:38 -08001070 case 0xAF:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001071 opcode1 = "imul";
Ian Rogers677c12f2014-11-07 16:58:38 -08001072 has_modrm = true;
1073 load = true;
1074 break;
1075 case 0xB1:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001076 opcode1 = "cmpxchg";
Ian Rogers677c12f2014-11-07 16:58:38 -08001077 has_modrm = true;
1078 store = true;
1079 break;
1080 case 0xB6:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001081 opcode1 = "movzxb";
Ian Rogers677c12f2014-11-07 16:58:38 -08001082 has_modrm = true;
1083 load = true;
1084 byte_second_operand = true;
1085 break;
1086 case 0xB7:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001087 opcode1 = "movzxw";
Ian Rogers677c12f2014-11-07 16:58:38 -08001088 has_modrm = true;
1089 load = true;
1090 break;
Mark Mendellbcee0922015-09-15 21:45:01 -04001091 case 0xBC:
1092 opcode1 = "bsf";
1093 has_modrm = true;
1094 load = true;
1095 break;
Mark Mendell8ae3ffb2015-08-12 21:16:41 -04001096 case 0xBD:
1097 opcode1 = "bsr";
1098 has_modrm = true;
1099 load = true;
1100 break;
Aart Bik3f67e692016-01-15 14:35:12 -08001101 case 0xB8:
1102 opcode1 = "popcnt";
1103 has_modrm = true;
1104 load = true;
1105 break;
Ian Rogers677c12f2014-11-07 16:58:38 -08001106 case 0xBE:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001107 opcode1 = "movsxb";
Ian Rogers677c12f2014-11-07 16:58:38 -08001108 has_modrm = true;
1109 load = true;
1110 byte_second_operand = true;
1111 rex |= (rex == 0 ? 0 : REX_W);
1112 break;
1113 case 0xBF:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001114 opcode1 = "movsxw";
Ian Rogers677c12f2014-11-07 16:58:38 -08001115 has_modrm = true;
1116 load = true;
1117 break;
1118 case 0xC3:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001119 opcode1 = "movnti";
Ian Rogers677c12f2014-11-07 16:58:38 -08001120 store = true;
1121 has_modrm = true;
1122 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001123 case 0xC5:
1124 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001125 opcode1 = "pextrw";
Mark Mendellfe945782014-05-22 09:52:36 -04001126 prefix[2] = 0;
1127 has_modrm = true;
nikolay serdjukbd4e6a82015-03-27 16:32:27 +06001128 load = true;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001129 src_reg_file = SSE;
Mark Mendellfe945782014-05-22 09:52:36 -04001130 immediate_bytes = 1;
1131 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001132 opcode_tmp = StringPrintf("unknown opcode '0F %02X'", *instr);
1133 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -04001134 }
1135 break;
Olivier Comefb0fecf2014-06-20 11:46:16 +02001136 case 0xC6:
1137 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001138 opcode1 = "shufpd";
Olivier Comefb0fecf2014-06-20 11:46:16 +02001139 prefix[2] = 0;
1140 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001141 opcode1 = "shufps";
Olivier Comefb0fecf2014-06-20 11:46:16 +02001142 }
1143 has_modrm = true;
1144 store = true;
1145 src_reg_file = dst_reg_file = SSE;
1146 immediate_bytes = 1;
1147 break;
Vladimir Marko70b797d2013-12-03 15:25:24 +00001148 case 0xC7:
Ian Rogers677c12f2014-11-07 16:58:38 -08001149 static const char* x0FxC7_opcodes[] = {
1150 "unknown-0f-c7", "cmpxchg8b", "unknown-0f-c7", "unknown-0f-c7",
1151 "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7", "unknown-0f-c7"};
Vladimir Marko70b797d2013-12-03 15:25:24 +00001152 modrm_opcodes = x0FxC7_opcodes;
1153 has_modrm = true;
1154 reg_is_opcode = true;
1155 store = true;
1156 break;
Vladimir Markoa8b4caf2013-10-24 15:08:57 +01001157 case 0xC8: case 0xC9: case 0xCA: case 0xCB: case 0xCC: case 0xCD: case 0xCE: case 0xCF:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001158 opcode1 = "bswap";
Vladimir Markoa8b4caf2013-10-24 15:08:57 +01001159 reg_in_opcode = true;
1160 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001161 case 0xD4:
1162 if (prefix[2] == 0x66) {
1163 src_reg_file = dst_reg_file = SSE;
1164 prefix[2] = 0;
1165 } else {
1166 src_reg_file = dst_reg_file = MMX;
1167 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001168 opcode1 = "paddq";
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001169 prefix[2] = 0;
1170 has_modrm = true;
1171 load = true;
1172 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001173 case 0xDB:
1174 if (prefix[2] == 0x66) {
1175 src_reg_file = dst_reg_file = SSE;
1176 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
1177 } else {
1178 src_reg_file = dst_reg_file = MMX;
1179 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001180 opcode1 = "pand";
Mark Mendellfe945782014-05-22 09:52:36 -04001181 prefix[2] = 0;
1182 has_modrm = true;
1183 load = true;
1184 break;
1185 case 0xD5:
1186 if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001187 opcode1 = "pmullw";
Mark Mendellfe945782014-05-22 09:52:36 -04001188 prefix[2] = 0;
1189 has_modrm = true;
1190 load = true;
1191 src_reg_file = dst_reg_file = SSE;
1192 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001193 opcode_tmp = StringPrintf("unknown opcode '0F %02X'", *instr);
1194 opcode1 = opcode_tmp.c_str();
Mark Mendellfe945782014-05-22 09:52:36 -04001195 }
1196 break;
Aart Bik91460a52018-03-12 16:06:56 -07001197 case 0xD8:
1198 case 0xD9:
Aart Bikc8e93c72017-05-10 10:49:22 -07001199 case 0xDA:
Aart Bik91460a52018-03-12 16:06:56 -07001200 case 0xDC:
1201 case 0xDD:
Aart Bikc8e93c72017-05-10 10:49:22 -07001202 case 0xDE:
Aart Bik67d3fd72017-03-31 15:11:53 -07001203 case 0xE0:
1204 case 0xE3:
Aart Bik91460a52018-03-12 16:06:56 -07001205 case 0xE8:
1206 case 0xE9:
Aart Bikc8e93c72017-05-10 10:49:22 -07001207 case 0xEA:
Aart Bik91460a52018-03-12 16:06:56 -07001208 case 0xEC:
1209 case 0xED:
Aart Bikc8e93c72017-05-10 10:49:22 -07001210 case 0xEE:
Aart Bik67d3fd72017-03-31 15:11:53 -07001211 if (prefix[2] == 0x66) {
1212 src_reg_file = dst_reg_file = SSE;
1213 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
1214 } else {
1215 src_reg_file = dst_reg_file = MMX;
1216 }
1217 switch (*instr) {
Aart Bik91460a52018-03-12 16:06:56 -07001218 case 0xD8: opcode1 = "psubusb"; break;
1219 case 0xD9: opcode1 = "psubusw"; break;
Aart Bikc8e93c72017-05-10 10:49:22 -07001220 case 0xDA: opcode1 = "pminub"; break;
Aart Bik91460a52018-03-12 16:06:56 -07001221 case 0xDC: opcode1 = "paddusb"; break;
1222 case 0xDD: opcode1 = "paddusw"; break;
Aart Bikc8e93c72017-05-10 10:49:22 -07001223 case 0xDE: opcode1 = "pmaxub"; break;
Aart Bik67d3fd72017-03-31 15:11:53 -07001224 case 0xE0: opcode1 = "pavgb"; break;
1225 case 0xE3: opcode1 = "pavgw"; break;
Aart Bik91460a52018-03-12 16:06:56 -07001226 case 0xE8: opcode1 = "psubsb"; break;
1227 case 0xE9: opcode1 = "psubsw"; break;
Aart Bikc8e93c72017-05-10 10:49:22 -07001228 case 0xEA: opcode1 = "pminsw"; break;
Aart Bik91460a52018-03-12 16:06:56 -07001229 case 0xEC: opcode1 = "paddsb"; break;
1230 case 0xED: opcode1 = "paddsw"; break;
Aart Bikc8e93c72017-05-10 10:49:22 -07001231 case 0xEE: opcode1 = "pmaxsw"; break;
Aart Bik67d3fd72017-03-31 15:11:53 -07001232 }
1233 prefix[2] = 0;
1234 has_modrm = true;
1235 load = true;
1236 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001237 case 0xEB:
1238 if (prefix[2] == 0x66) {
1239 src_reg_file = dst_reg_file = SSE;
1240 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
1241 } else {
1242 src_reg_file = dst_reg_file = MMX;
1243 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001244 opcode1 = "por";
Mark Mendellfe945782014-05-22 09:52:36 -04001245 prefix[2] = 0;
1246 has_modrm = true;
1247 load = true;
1248 break;
1249 case 0xEF:
1250 if (prefix[2] == 0x66) {
1251 src_reg_file = dst_reg_file = SSE;
1252 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
1253 } else {
1254 src_reg_file = dst_reg_file = MMX;
1255 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001256 opcode1 = "pxor";
Mark Mendellfe945782014-05-22 09:52:36 -04001257 prefix[2] = 0;
1258 has_modrm = true;
1259 load = true;
1260 break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001261 case 0xF4:
1262 case 0xF6:
Mark Mendellfe945782014-05-22 09:52:36 -04001263 case 0xF8:
Mark Mendellfe945782014-05-22 09:52:36 -04001264 case 0xF9:
Mark Mendellfe945782014-05-22 09:52:36 -04001265 case 0xFA:
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001266 case 0xFB:
Mark Mendellfe945782014-05-22 09:52:36 -04001267 case 0xFC:
Mark Mendellfe945782014-05-22 09:52:36 -04001268 case 0xFD:
Mark Mendellfe945782014-05-22 09:52:36 -04001269 case 0xFE:
1270 if (prefix[2] == 0x66) {
1271 src_reg_file = dst_reg_file = SSE;
1272 prefix[2] = 0; // clear prefix now it's served its purpose as part of the opcode
1273 } else {
1274 src_reg_file = dst_reg_file = MMX;
1275 }
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001276 switch (*instr) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001277 case 0xF4: opcode1 = "pmuludq"; break;
1278 case 0xF6: opcode1 = "psadbw"; break;
1279 case 0xF8: opcode1 = "psubb"; break;
1280 case 0xF9: opcode1 = "psubw"; break;
1281 case 0xFA: opcode1 = "psubd"; break;
1282 case 0xFB: opcode1 = "psubq"; break;
1283 case 0xFC: opcode1 = "paddb"; break;
1284 case 0xFD: opcode1 = "paddw"; break;
1285 case 0xFE: opcode1 = "paddd"; break;
Lupusoru, Razvan Ab3a84e22014-07-28 14:11:01 -07001286 }
Mark Mendellfe945782014-05-22 09:52:36 -04001287 prefix[2] = 0;
1288 has_modrm = true;
1289 load = true;
1290 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001291 default:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001292 opcode_tmp = StringPrintf("unknown opcode '0F %02X'", *instr);
1293 opcode1 = opcode_tmp.c_str();
Ian Rogers706a10e2012-03-23 17:00:55 -07001294 break;
1295 }
1296 break;
1297 case 0x80: case 0x81: case 0x82: case 0x83:
1298 static const char* x80_opcodes[] = {"add", "or", "adc", "sbb", "and", "sub", "xor", "cmp"};
1299 modrm_opcodes = x80_opcodes;
1300 has_modrm = true;
1301 reg_is_opcode = true;
1302 store = true;
1303 byte_operand = (*instr & 1) == 0;
1304 immediate_bytes = *instr == 0x81 ? 4 : 1;
1305 break;
jeffhao703f2cd2012-07-13 17:25:52 -07001306 case 0x84: case 0x85:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001307 opcode1 = "test";
jeffhao703f2cd2012-07-13 17:25:52 -07001308 has_modrm = true;
1309 load = true;
1310 byte_operand = (*instr & 1) == 0;
1311 break;
Ian Rogers7caad772012-03-30 01:07:54 -07001312 case 0x8D:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001313 opcode1 = "lea";
Ian Rogers7caad772012-03-30 01:07:54 -07001314 has_modrm = true;
1315 load = true;
1316 break;
jeffhao703f2cd2012-07-13 17:25:52 -07001317 case 0x8F:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001318 opcode1 = "pop";
jeffhao703f2cd2012-07-13 17:25:52 -07001319 has_modrm = true;
1320 reg_is_opcode = true;
1321 store = true;
1322 break;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001323 case 0x99:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001324 opcode1 = "cdq";
Mark Mendell2bf31e62014-01-23 12:13:40 -08001325 break;
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001326 case 0x9B:
1327 if (instr[1] == 0xDF && instr[2] == 0xE0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001328 opcode1 = "fstsw\tax";
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001329 instr += 2;
1330 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001331 opcode_tmp = StringPrintf("unknown opcode '%02X'", *instr);
1332 opcode1 = opcode_tmp.c_str();
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001333 }
1334 break;
Mark Mendellb9c4bbe2015-07-01 14:26:52 -04001335 case 0xA5:
1336 opcode1 = (prefix[2] == 0x66 ? "movsw" : "movsl");
1337 break;
agicsaki124b3922015-07-30 13:40:13 -07001338 case 0xA7:
1339 opcode1 = (prefix[2] == 0x66 ? "cmpsw" : "cmpsl");
1340 break;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001341 case 0xAF:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001342 opcode1 = (prefix[2] == 0x66 ? "scasw" : "scasl");
Mark Mendell4028a6c2014-02-19 20:06:20 -08001343 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001344 case 0xB0: case 0xB1: case 0xB2: case 0xB3: case 0xB4: case 0xB5: case 0xB6: case 0xB7:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001345 opcode1 = "mov";
Ian Rogers706a10e2012-03-23 17:00:55 -07001346 immediate_bytes = 1;
Mark Mendella33720c2014-06-18 21:02:29 -04001347 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -07001348 reg_in_opcode = true;
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +07001349 byte_operand = true;
Ian Rogers706a10e2012-03-23 17:00:55 -07001350 break;
1351 case 0xB8: case 0xB9: case 0xBA: case 0xBB: case 0xBC: case 0xBD: case 0xBE: case 0xBF:
Vladimir Kostyukovec95f722014-07-23 12:10:07 +07001352 if ((rex & REX_W) != 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001353 opcode1 = "movabsq";
Yixin Shou5192cbb2014-07-01 13:48:17 -04001354 immediate_bytes = 8;
1355 reg_in_opcode = true;
1356 break;
1357 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001358 opcode1 = "mov";
Ian Rogers706a10e2012-03-23 17:00:55 -07001359 immediate_bytes = 4;
1360 reg_in_opcode = true;
1361 break;
Ian Rogers7caad772012-03-30 01:07:54 -07001362 case 0xC0: case 0xC1:
jeffhaoe2962482012-06-28 11:29:57 -07001363 case 0xD0: case 0xD1: case 0xD2: case 0xD3:
Ian Rogers7caad772012-03-30 01:07:54 -07001364 static const char* shift_opcodes[] =
1365 {"rol", "ror", "rcl", "rcr", "shl", "shr", "unknown-shift", "sar"};
1366 modrm_opcodes = shift_opcodes;
1367 has_modrm = true;
1368 reg_is_opcode = true;
1369 store = true;
Elliott Hughes16b5c292012-04-16 20:37:16 -07001370 immediate_bytes = ((*instr & 0xf0) == 0xc0) ? 1 : 0;
jeffhaoe2962482012-06-28 11:29:57 -07001371 cx = (*instr == 0xD2) || (*instr == 0xD3);
1372 byte_operand = (*instr == 0xC0);
Ian Rogers7caad772012-03-30 01:07:54 -07001373 break;
Andreas Gampee5eb7062014-12-12 18:44:19 -08001374 case 0xC3: opcode1 = "ret"; break;
Mark Mendella33720c2014-06-18 21:02:29 -04001375 case 0xC6:
Ian Rogers677c12f2014-11-07 16:58:38 -08001376 static const char* c6_opcodes[] = {"mov", "unknown-c6", "unknown-c6",
1377 "unknown-c6", "unknown-c6", "unknown-c6",
1378 "unknown-c6", "unknown-c6"};
Mark Mendella33720c2014-06-18 21:02:29 -04001379 modrm_opcodes = c6_opcodes;
1380 store = true;
1381 immediate_bytes = 1;
1382 has_modrm = true;
1383 reg_is_opcode = true;
1384 byte_operand = true;
1385 break;
Elliott Hughes0589ca92012-04-09 18:26:20 -07001386 case 0xC7:
Ian Rogers677c12f2014-11-07 16:58:38 -08001387 static const char* c7_opcodes[] = {"mov", "unknown-c7", "unknown-c7",
1388 "unknown-c7", "unknown-c7", "unknown-c7",
1389 "unknown-c7", "unknown-c7"};
Elliott Hughes0589ca92012-04-09 18:26:20 -07001390 modrm_opcodes = c7_opcodes;
1391 store = true;
1392 immediate_bytes = 4;
1393 has_modrm = true;
1394 reg_is_opcode = true;
1395 break;
Andreas Gampee5eb7062014-12-12 18:44:19 -08001396 case 0xCC: opcode1 = "int 3"; break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001397 case 0xD9:
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001398 if (instr[1] == 0xF8) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001399 opcode1 = "fprem";
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001400 instr++;
1401 } else {
1402 static const char* d9_opcodes[] = {"flds", "unknown-d9", "fsts", "fstps", "fldenv", "fldcw",
1403 "fnstenv", "fnstcw"};
1404 modrm_opcodes = d9_opcodes;
1405 store = true;
1406 has_modrm = true;
1407 reg_is_opcode = true;
1408 }
1409 break;
1410 case 0xDA:
1411 if (instr[1] == 0xE9) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001412 opcode1 = "fucompp";
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001413 instr++;
1414 } else {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001415 opcode_tmp = StringPrintf("unknown opcode '%02X'", *instr);
1416 opcode1 = opcode_tmp.c_str();
Vladimir Kostyukovd48b8a22014-06-24 16:40:19 +07001417 }
Mark Mendelld19b55a2013-12-12 09:55:34 -08001418 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001419 case 0xDB:
Ian Rogers677c12f2014-11-07 16:58:38 -08001420 static const char* db_opcodes[] = {"fildl", "unknown-db", "unknown-db",
1421 "unknown-db", "unknown-db", "unknown-db",
1422 "unknown-db", "unknown-db"};
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001423 modrm_opcodes = db_opcodes;
1424 load = true;
1425 has_modrm = true;
1426 reg_is_opcode = true;
1427 break;
Mark Mendelld19b55a2013-12-12 09:55:34 -08001428 case 0xDD:
Ian Rogers677c12f2014-11-07 16:58:38 -08001429 static const char* dd_opcodes[] = {"fldl", "fisttp", "fstl",
1430 "fstpl", "frstor", "unknown-dd",
1431 "fnsave", "fnstsw"};
Mark Mendelld19b55a2013-12-12 09:55:34 -08001432 modrm_opcodes = dd_opcodes;
1433 store = true;
1434 has_modrm = true;
1435 reg_is_opcode = true;
1436 break;
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001437 case 0xDF:
Ian Rogers677c12f2014-11-07 16:58:38 -08001438 static const char* df_opcodes[] = {"fild", "unknown-df", "unknown-df",
1439 "unknown-df", "unknown-df", "fildll",
1440 "unknown-df", "unknown-df"};
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -08001441 modrm_opcodes = df_opcodes;
1442 load = true;
1443 has_modrm = true;
1444 reg_is_opcode = true;
1445 break;
Andreas Gampee5eb7062014-12-12 18:44:19 -08001446 case 0xE3: opcode1 = "jecxz"; branch_bytes = 1; break;
1447 case 0xE8: opcode1 = "call"; branch_bytes = 4; break;
1448 case 0xE9: opcode1 = "jmp"; branch_bytes = 4; break;
1449 case 0xEB: opcode1 = "jmp"; branch_bytes = 1; break;
1450 case 0xF5: opcode1 = "cmc"; break;
jeffhao174651d2012-04-19 15:27:22 -07001451 case 0xF6: case 0xF7:
Ian Rogers677c12f2014-11-07 16:58:38 -08001452 static const char* f7_opcodes[] = {
1453 "test", "unknown-f7", "not", "neg", "mul edx:eax, eax *",
1454 "imul edx:eax, eax *", "div edx:eax, edx:eax /",
1455 "idiv edx:eax, edx:eax /"};
jeffhao174651d2012-04-19 15:27:22 -07001456 modrm_opcodes = f7_opcodes;
1457 has_modrm = true;
1458 reg_is_opcode = true;
1459 store = true;
Vladimir Marko3c89d422017-02-17 11:30:23 +00001460 immediate_bytes = ((instr[1] & 0x38) == 0) ? (instr[0] == 0xF7 ? 4 : 1) : 0;
jeffhao174651d2012-04-19 15:27:22 -07001461 break;
Ian Rogers706a10e2012-03-23 17:00:55 -07001462 case 0xFF:
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001463 {
Ian Rogers677c12f2014-11-07 16:58:38 -08001464 static const char* ff_opcodes[] = {
1465 "inc", "dec", "call", "call",
1466 "jmp", "jmp", "push", "unknown-ff"};
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001467 modrm_opcodes = ff_opcodes;
1468 has_modrm = true;
1469 reg_is_opcode = true;
1470 load = true;
1471 const uint8_t opcode_digit = (instr[1] >> 3) & 7;
1472 // 'call', 'jmp' and 'push' are target specific instructions
1473 if (opcode_digit == 2 || opcode_digit == 4 || opcode_digit == 6) {
1474 target_specific = true;
1475 }
1476 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001477 break;
1478 default:
Andreas Gampee5eb7062014-12-12 18:44:19 -08001479 opcode_tmp = StringPrintf("unknown opcode '%02X'", *instr);
1480 opcode1 = opcode_tmp.c_str();
Ian Rogers706a10e2012-03-23 17:00:55 -07001481 break;
1482 }
1483 std::ostringstream args;
Vladimir Kostyukov122113a2014-05-30 17:56:23 +07001484 // We force the REX prefix to be available for 64-bit target
1485 // in order to dump addr (base/index) registers correctly.
1486 uint8_t rex64 = supports_rex_ ? (rex | 0x40) : rex;
Vladimir Kostyukove443a802014-06-30 15:44:12 +07001487 // REX.W should be forced for 64-target and target-specific instructions (i.e., push or pop).
1488 uint8_t rex_w = (supports_rex_ && target_specific) ? (rex | 0x48) : rex;
Ian Rogers706a10e2012-03-23 17:00:55 -07001489 if (reg_in_opcode) {
1490 DCHECK(!has_modrm);
Vladimir Kostyukov79bb1842014-07-01 18:28:43 +07001491 DumpOpcodeReg(args, rex_w, *instr & 0x7, byte_operand, prefix[2]);
Ian Rogers706a10e2012-03-23 17:00:55 -07001492 }
1493 instr++;
Elliott Hughes92301d92012-04-10 15:57:52 -07001494 uint32_t address_bits = 0;
Ian Rogers706a10e2012-03-23 17:00:55 -07001495 if (has_modrm) {
1496 uint8_t modrm = *instr;
1497 instr++;
1498 uint8_t mod = modrm >> 6;
1499 uint8_t reg_or_opcode = (modrm >> 3) & 7;
1500 uint8_t rm = modrm & 7;
Andreas Gampee5eb7062014-12-12 18:44:19 -08001501 std::string address = DumpAddress(mod, rm, rex64, rex_w, no_ops, byte_operand,
1502 byte_second_operand, prefix, load, src_reg_file, dst_reg_file,
1503 &instr, &address_bits);
Ian Rogers706a10e2012-03-23 17:00:55 -07001504
Ian Rogers677c12f2014-11-07 16:58:38 -08001505 if (reg_is_opcode && modrm_opcodes != nullptr) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001506 opcode3 = modrm_opcodes[reg_or_opcode];
Ian Rogers706a10e2012-03-23 17:00:55 -07001507 }
Mark Mendella33720c2014-06-18 21:02:29 -04001508
1509 // Add opcode suffixes to indicate size.
1510 if (byte_operand) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001511 opcode4 = "b";
Mark Mendella33720c2014-06-18 21:02:29 -04001512 } else if ((rex & REX_W) != 0) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001513 opcode4 = "q";
Mark Mendella33720c2014-06-18 21:02:29 -04001514 } else if (prefix[2] == 0x66) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001515 opcode4 = "w";
Mark Mendella33720c2014-06-18 21:02:29 -04001516 }
1517
Ian Rogers706a10e2012-03-23 17:00:55 -07001518 if (load) {
1519 if (!reg_is_opcode) {
Ian Rogersbf989802012-04-16 16:07:49 -07001520 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], dst_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001521 args << ", ";
1522 }
1523 DumpSegmentOverride(args, prefix[1]);
Andreas Gampee5eb7062014-12-12 18:44:19 -08001524 args << address;
Ian Rogers706a10e2012-03-23 17:00:55 -07001525 } else {
1526 DCHECK(store);
1527 DumpSegmentOverride(args, prefix[1]);
Andreas Gampee5eb7062014-12-12 18:44:19 -08001528 args << address;
Ian Rogers706a10e2012-03-23 17:00:55 -07001529 if (!reg_is_opcode) {
1530 args << ", ";
Ian Rogersbf989802012-04-16 16:07:49 -07001531 DumpReg(args, rex, reg_or_opcode, byte_operand, prefix[2], src_reg_file);
Ian Rogers706a10e2012-03-23 17:00:55 -07001532 }
1533 }
1534 }
1535 if (ax) {
jeffhaofdffdf82012-07-11 16:08:43 -07001536 // If this opcode implicitly uses ax, ax is always the first arg.
Ian Rogersbf989802012-04-16 16:07:49 -07001537 DumpReg(args, rex, 0 /* EAX */, byte_operand, prefix[2], GPR);
Ian Rogers706a10e2012-03-23 17:00:55 -07001538 }
jeffhaoe2962482012-06-28 11:29:57 -07001539 if (cx) {
1540 args << ", ";
1541 DumpReg(args, rex, 1 /* ECX */, true, prefix[2], GPR);
1542 }
Ian Rogers706a10e2012-03-23 17:00:55 -07001543 if (immediate_bytes > 0) {
jeffhaoe2962482012-06-28 11:29:57 -07001544 if (has_modrm || reg_in_opcode || ax || cx) {
Ian Rogers706a10e2012-03-23 17:00:55 -07001545 args << ", ";
1546 }
1547 if (immediate_bytes == 1) {
1548 args << StringPrintf("%d", *reinterpret_cast<const int8_t*>(instr));
1549 instr++;
Yixin Shou5192cbb2014-07-01 13:48:17 -04001550 } else if (immediate_bytes == 4) {
Mark Mendell67d18be2014-05-30 15:05:09 -04001551 if (prefix[2] == 0x66) { // Operand size override from 32-bit to 16-bit.
1552 args << StringPrintf("%d", *reinterpret_cast<const int16_t*>(instr));
1553 instr += 2;
1554 } else {
1555 args << StringPrintf("%d", *reinterpret_cast<const int32_t*>(instr));
1556 instr += 4;
1557 }
Yixin Shou5192cbb2014-07-01 13:48:17 -04001558 } else {
1559 CHECK_EQ(immediate_bytes, 8u);
1560 args << StringPrintf("%" PRId64, *reinterpret_cast<const int64_t*>(instr));
1561 instr += 8;
Ian Rogers706a10e2012-03-23 17:00:55 -07001562 }
1563 } else if (branch_bytes > 0) {
1564 DCHECK(!has_modrm);
1565 int32_t displacement;
1566 if (branch_bytes == 1) {
1567 displacement = *reinterpret_cast<const int8_t*>(instr);
1568 instr++;
1569 } else {
1570 CHECK_EQ(branch_bytes, 4u);
1571 displacement = *reinterpret_cast<const int32_t*>(instr);
1572 instr += 4;
1573 }
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001574 args << StringPrintf("%+d (", displacement)
1575 << FormatInstructionPointer(instr + displacement)
1576 << ")";
Ian Rogers706a10e2012-03-23 17:00:55 -07001577 }
Ian Rogersdd7624d2014-03-14 17:43:00 -07001578 if (prefix[1] == kFs && !supports_rex_) {
Elliott Hughes92301d92012-04-10 15:57:52 -07001579 args << " ; ";
Andreas Gampe372f3a32016-08-19 10:49:06 -07001580 GetDisassemblerOptions()->thread_offset_name_function_(args, address_bits);
Ian Rogersdd7624d2014-03-14 17:43:00 -07001581 }
1582 if (prefix[1] == kGs && supports_rex_) {
1583 args << " ; ";
Andreas Gampe372f3a32016-08-19 10:49:06 -07001584 GetDisassemblerOptions()->thread_offset_name_function_(args, address_bits);
Elliott Hughes92301d92012-04-10 15:57:52 -07001585 }
Andreas Gampee5eb7062014-12-12 18:44:19 -08001586 const char* prefix_str;
Ian Rogers5e588b32013-02-21 15:05:09 -08001587 switch (prefix[0]) {
Andreas Gampee5eb7062014-12-12 18:44:19 -08001588 case 0xF0: prefix_str = "lock "; break;
1589 case 0xF2: prefix_str = "repne "; break;
1590 case 0xF3: prefix_str = "repe "; break;
1591 case 0: prefix_str = ""; break;
Ian Rogers2c4257b2014-10-24 14:20:06 -07001592 default: LOG(FATAL) << "Unreachable"; UNREACHABLE();
Ian Rogers5e588b32013-02-21 15:05:09 -08001593 }
Brian Carlstrom2cbaccb2014-09-14 20:34:17 -07001594 os << FormatInstructionPointer(begin_instr)
Andreas Gampee5eb7062014-12-12 18:44:19 -08001595 << StringPrintf(": %22s \t%-7s%s%s%s%s%s ", DumpCodeHex(begin_instr, instr).c_str(),
1596 prefix_str, opcode0, opcode1, opcode2, opcode3, opcode4)
Ian Rogers5e588b32013-02-21 15:05:09 -08001597 << args.str() << '\n';
Ian Rogers706a10e2012-03-23 17:00:55 -07001598 return instr - begin_instr;
Brian Carlstrom7934ac22013-07-26 10:54:15 -07001599} // NOLINT(readability/fn_size)
Ian Rogers706a10e2012-03-23 17:00:55 -07001600
1601} // namespace x86
1602} // namespace art