blob: 451ae8bc197de3f36878845d2b25936dbda38490 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Nicolas Geoffrayf3e2cc42014-02-18 18:37:26 +000017#include <string>
18#include <inttypes.h>
19
Brian Carlstrom7940e442013-07-12 13:46:57 -070020#include "codegen_x86.h"
21#include "dex/compiler_internals.h"
22#include "dex/quick/mir_to_lir-inl.h"
buzbeeb5860fb2014-06-21 15:31:01 -070023#include "dex/reg_storage_eq.h"
Mark Mendelle19c91f2014-02-25 08:19:08 -080024#include "mirror/array.h"
25#include "mirror/string.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070026#include "x86_lir.h"
27
Brian Carlstrom7940e442013-07-12 13:46:57 -070028namespace art {
29
Vladimir Marko089142c2014-06-05 10:57:05 +010030static constexpr RegStorage core_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070031 rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI,
32};
Vladimir Marko089142c2014-06-05 10:57:05 +010033static constexpr RegStorage core_regs_arr_64[] = {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +070034 rs_rAX, rs_rCX, rs_rDX, rs_rBX, rs_rX86_SP_32, rs_rBP, rs_rSI, rs_rDI,
buzbee091cc402014-03-31 10:14:40 -070035 rs_r8, rs_r9, rs_r10, rs_r11, rs_r12, rs_r13, rs_r14, rs_r15
Brian Carlstrom7940e442013-07-12 13:46:57 -070036};
Vladimir Marko089142c2014-06-05 10:57:05 +010037static constexpr RegStorage core_regs_arr_64q[] = {
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070038 rs_r0q, rs_r1q, rs_r2q, rs_r3q, rs_rX86_SP_64, rs_r5q, rs_r6q, rs_r7q,
Dmitry Petrochenkoa20468c2014-04-30 13:40:19 +070039 rs_r8q, rs_r9q, rs_r10q, rs_r11q, rs_r12q, rs_r13q, rs_r14q, rs_r15q
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070040};
Vladimir Marko089142c2014-06-05 10:57:05 +010041static constexpr RegStorage sp_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070042 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
43};
Vladimir Marko089142c2014-06-05 10:57:05 +010044static constexpr RegStorage sp_regs_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -070045 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
buzbee091cc402014-03-31 10:14:40 -070046 rs_fr8, rs_fr9, rs_fr10, rs_fr11, rs_fr12, rs_fr13, rs_fr14, rs_fr15
Brian Carlstrom7940e442013-07-12 13:46:57 -070047};
Vladimir Marko089142c2014-06-05 10:57:05 +010048static constexpr RegStorage dp_regs_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070049 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
50};
Vladimir Marko089142c2014-06-05 10:57:05 +010051static constexpr RegStorage dp_regs_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -070052 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
buzbee091cc402014-03-31 10:14:40 -070053 rs_dr8, rs_dr9, rs_dr10, rs_dr11, rs_dr12, rs_dr13, rs_dr14, rs_dr15
Brian Carlstrom7940e442013-07-12 13:46:57 -070054};
Serguei Katkovc3801912014-07-08 17:21:53 +070055static constexpr RegStorage xp_regs_arr_32[] = {
56 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
57};
58static constexpr RegStorage xp_regs_arr_64[] = {
59 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
60 rs_xr8, rs_xr9, rs_xr10, rs_xr11, rs_xr12, rs_xr13, rs_xr14, rs_xr15
61};
Vladimir Marko089142c2014-06-05 10:57:05 +010062static constexpr RegStorage reserved_regs_arr_32[] = {rs_rX86_SP_32};
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +070063static constexpr RegStorage reserved_regs_arr_64[] = {rs_rX86_SP_32};
Vladimir Marko089142c2014-06-05 10:57:05 +010064static constexpr RegStorage reserved_regs_arr_64q[] = {rs_rX86_SP_64};
65static constexpr RegStorage core_temps_arr_32[] = {rs_rAX, rs_rCX, rs_rDX, rs_rBX};
66static constexpr RegStorage core_temps_arr_64[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070067 rs_rAX, rs_rCX, rs_rDX, rs_rSI, rs_rDI,
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070068 rs_r8, rs_r9, rs_r10, rs_r11
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070069};
Serguei Katkovc3801912014-07-08 17:21:53 +070070
71// How to add register to be available for promotion:
72// 1) Remove register from array defining temp
73// 2) Update ClobberCallerSave
74// 3) Update JNI compiler ABI:
75// 3.1) add reg in JniCallingConvention method
76// 3.2) update CoreSpillMask/FpSpillMask
77// 4) Update entrypoints
78// 4.1) Update constants in asm_support_x86_64.h for new frame size
79// 4.2) Remove entry in SmashCallerSaves
80// 4.3) Update jni_entrypoints to spill/unspill new callee save reg
81// 4.4) Update quick_entrypoints to spill/unspill new callee save reg
82// 5) Update runtime ABI
83// 5.1) Update quick_method_frame_info with new required spills
84// 5.2) Update QuickArgumentVisitor with new offsets to gprs and xmms
85// Note that you cannot use register corresponding to incoming args
86// according to ABI and QCG needs one additional XMM temp for
87// bulk copy in preparation to call.
Vladimir Marko089142c2014-06-05 10:57:05 +010088static constexpr RegStorage core_temps_arr_64q[] = {
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070089 rs_r0q, rs_r1q, rs_r2q, rs_r6q, rs_r7q,
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070090 rs_r8q, rs_r9q, rs_r10q, rs_r11q
Dmitry Petrochenko0999a6f2014-05-22 12:26:50 +070091};
Vladimir Marko089142c2014-06-05 10:57:05 +010092static constexpr RegStorage sp_temps_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +070093 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
94};
Vladimir Marko089142c2014-06-05 10:57:05 +010095static constexpr RegStorage sp_temps_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -070096 rs_fr0, rs_fr1, rs_fr2, rs_fr3, rs_fr4, rs_fr5, rs_fr6, rs_fr7,
Serguei Katkovc3801912014-07-08 17:21:53 +070097 rs_fr8, rs_fr9, rs_fr10, rs_fr11
buzbee091cc402014-03-31 10:14:40 -070098};
Vladimir Marko089142c2014-06-05 10:57:05 +010099static constexpr RegStorage dp_temps_arr_32[] = {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700100 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
101};
Vladimir Marko089142c2014-06-05 10:57:05 +0100102static constexpr RegStorage dp_temps_arr_64[] = {
buzbee091cc402014-03-31 10:14:40 -0700103 rs_dr0, rs_dr1, rs_dr2, rs_dr3, rs_dr4, rs_dr5, rs_dr6, rs_dr7,
Serguei Katkovc3801912014-07-08 17:21:53 +0700104 rs_dr8, rs_dr9, rs_dr10, rs_dr11
buzbee091cc402014-03-31 10:14:40 -0700105};
106
Vladimir Marko089142c2014-06-05 10:57:05 +0100107static constexpr RegStorage xp_temps_arr_32[] = {
Mark Mendellfe945782014-05-22 09:52:36 -0400108 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
109};
Vladimir Marko089142c2014-06-05 10:57:05 +0100110static constexpr RegStorage xp_temps_arr_64[] = {
Mark Mendellfe945782014-05-22 09:52:36 -0400111 rs_xr0, rs_xr1, rs_xr2, rs_xr3, rs_xr4, rs_xr5, rs_xr6, rs_xr7,
Serguei Katkovc3801912014-07-08 17:21:53 +0700112 rs_xr8, rs_xr9, rs_xr10, rs_xr11
Mark Mendellfe945782014-05-22 09:52:36 -0400113};
114
Vladimir Marko089142c2014-06-05 10:57:05 +0100115static constexpr ArrayRef<const RegStorage> empty_pool;
116static constexpr ArrayRef<const RegStorage> core_regs_32(core_regs_arr_32);
117static constexpr ArrayRef<const RegStorage> core_regs_64(core_regs_arr_64);
118static constexpr ArrayRef<const RegStorage> core_regs_64q(core_regs_arr_64q);
119static constexpr ArrayRef<const RegStorage> sp_regs_32(sp_regs_arr_32);
120static constexpr ArrayRef<const RegStorage> sp_regs_64(sp_regs_arr_64);
121static constexpr ArrayRef<const RegStorage> dp_regs_32(dp_regs_arr_32);
122static constexpr ArrayRef<const RegStorage> dp_regs_64(dp_regs_arr_64);
Serguei Katkovc3801912014-07-08 17:21:53 +0700123static constexpr ArrayRef<const RegStorage> xp_regs_32(xp_regs_arr_32);
124static constexpr ArrayRef<const RegStorage> xp_regs_64(xp_regs_arr_64);
Vladimir Marko089142c2014-06-05 10:57:05 +0100125static constexpr ArrayRef<const RegStorage> reserved_regs_32(reserved_regs_arr_32);
126static constexpr ArrayRef<const RegStorage> reserved_regs_64(reserved_regs_arr_64);
127static constexpr ArrayRef<const RegStorage> reserved_regs_64q(reserved_regs_arr_64q);
128static constexpr ArrayRef<const RegStorage> core_temps_32(core_temps_arr_32);
129static constexpr ArrayRef<const RegStorage> core_temps_64(core_temps_arr_64);
130static constexpr ArrayRef<const RegStorage> core_temps_64q(core_temps_arr_64q);
131static constexpr ArrayRef<const RegStorage> sp_temps_32(sp_temps_arr_32);
132static constexpr ArrayRef<const RegStorage> sp_temps_64(sp_temps_arr_64);
133static constexpr ArrayRef<const RegStorage> dp_temps_32(dp_temps_arr_32);
134static constexpr ArrayRef<const RegStorage> dp_temps_64(dp_temps_arr_64);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700135
Vladimir Marko089142c2014-06-05 10:57:05 +0100136static constexpr ArrayRef<const RegStorage> xp_temps_32(xp_temps_arr_32);
137static constexpr ArrayRef<const RegStorage> xp_temps_64(xp_temps_arr_64);
Mark Mendellfe945782014-05-22 09:52:36 -0400138
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700139RegStorage rs_rX86_SP;
140
141X86NativeRegisterPool rX86_ARG0;
142X86NativeRegisterPool rX86_ARG1;
143X86NativeRegisterPool rX86_ARG2;
144X86NativeRegisterPool rX86_ARG3;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700145X86NativeRegisterPool rX86_ARG4;
146X86NativeRegisterPool rX86_ARG5;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700147X86NativeRegisterPool rX86_FARG0;
148X86NativeRegisterPool rX86_FARG1;
149X86NativeRegisterPool rX86_FARG2;
150X86NativeRegisterPool rX86_FARG3;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700151X86NativeRegisterPool rX86_FARG4;
152X86NativeRegisterPool rX86_FARG5;
153X86NativeRegisterPool rX86_FARG6;
154X86NativeRegisterPool rX86_FARG7;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700155X86NativeRegisterPool rX86_RET0;
156X86NativeRegisterPool rX86_RET1;
157X86NativeRegisterPool rX86_INVOKE_TGT;
158X86NativeRegisterPool rX86_COUNT;
159
160RegStorage rs_rX86_ARG0;
161RegStorage rs_rX86_ARG1;
162RegStorage rs_rX86_ARG2;
163RegStorage rs_rX86_ARG3;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700164RegStorage rs_rX86_ARG4;
165RegStorage rs_rX86_ARG5;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700166RegStorage rs_rX86_FARG0;
167RegStorage rs_rX86_FARG1;
168RegStorage rs_rX86_FARG2;
169RegStorage rs_rX86_FARG3;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700170RegStorage rs_rX86_FARG4;
171RegStorage rs_rX86_FARG5;
172RegStorage rs_rX86_FARG6;
173RegStorage rs_rX86_FARG7;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700174RegStorage rs_rX86_RET0;
175RegStorage rs_rX86_RET1;
176RegStorage rs_rX86_INVOKE_TGT;
177RegStorage rs_rX86_COUNT;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700179RegLocation X86Mir2Lir::LocCReturn() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000180 return x86_loc_c_return;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700181}
182
buzbeea0cd2d72014-06-01 09:33:49 -0700183RegLocation X86Mir2Lir::LocCReturnRef() {
Chao-ying Fua77ee512014-07-01 17:43:41 -0700184 return cu_->target64 ? x86_64_loc_c_return_ref : x86_loc_c_return_ref;
buzbeea0cd2d72014-06-01 09:33:49 -0700185}
186
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700187RegLocation X86Mir2Lir::LocCReturnWide() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700188 return cu_->target64 ? x86_64_loc_c_return_wide : x86_loc_c_return_wide;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700189}
190
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700191RegLocation X86Mir2Lir::LocCReturnFloat() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000192 return x86_loc_c_return_float;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193}
194
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700195RegLocation X86Mir2Lir::LocCReturnDouble() {
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000196 return x86_loc_c_return_double;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700197}
198
Chao-ying Fua77ee512014-07-01 17:43:41 -0700199// Return a target-dependent special register for 32-bit.
200RegStorage X86Mir2Lir::TargetReg32(SpecialTargetRegister reg) {
buzbee091cc402014-03-31 10:14:40 -0700201 RegStorage res_reg = RegStorage::InvalidReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700202 switch (reg) {
buzbee091cc402014-03-31 10:14:40 -0700203 case kSelf: res_reg = RegStorage::InvalidReg(); break;
204 case kSuspend: res_reg = RegStorage::InvalidReg(); break;
205 case kLr: res_reg = RegStorage::InvalidReg(); break;
206 case kPc: res_reg = RegStorage::InvalidReg(); break;
Andreas Gampeccc60262014-07-04 18:02:38 -0700207 case kSp: res_reg = rs_rX86_SP_32; break; // This must be the concrete one, as _SP is target-
208 // specific size.
buzbee091cc402014-03-31 10:14:40 -0700209 case kArg0: res_reg = rs_rX86_ARG0; break;
210 case kArg1: res_reg = rs_rX86_ARG1; break;
211 case kArg2: res_reg = rs_rX86_ARG2; break;
212 case kArg3: res_reg = rs_rX86_ARG3; break;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700213 case kArg4: res_reg = rs_rX86_ARG4; break;
214 case kArg5: res_reg = rs_rX86_ARG5; break;
buzbee091cc402014-03-31 10:14:40 -0700215 case kFArg0: res_reg = rs_rX86_FARG0; break;
216 case kFArg1: res_reg = rs_rX86_FARG1; break;
217 case kFArg2: res_reg = rs_rX86_FARG2; break;
218 case kFArg3: res_reg = rs_rX86_FARG3; break;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700219 case kFArg4: res_reg = rs_rX86_FARG4; break;
220 case kFArg5: res_reg = rs_rX86_FARG5; break;
221 case kFArg6: res_reg = rs_rX86_FARG6; break;
222 case kFArg7: res_reg = rs_rX86_FARG7; break;
buzbee091cc402014-03-31 10:14:40 -0700223 case kRet0: res_reg = rs_rX86_RET0; break;
224 case kRet1: res_reg = rs_rX86_RET1; break;
225 case kInvokeTgt: res_reg = rs_rX86_INVOKE_TGT; break;
226 case kHiddenArg: res_reg = rs_rAX; break;
Elena Sayapinadd644502014-07-01 18:39:52 +0700227 case kHiddenFpArg: DCHECK(!cu_->target64); res_reg = rs_fr0; break;
buzbee091cc402014-03-31 10:14:40 -0700228 case kCount: res_reg = rs_rX86_COUNT; break;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700229 default: res_reg = RegStorage::InvalidReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700230 }
buzbee091cc402014-03-31 10:14:40 -0700231 return res_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700232}
233
Chao-ying Fua77ee512014-07-01 17:43:41 -0700234RegStorage X86Mir2Lir::TargetReg(SpecialTargetRegister reg) {
235 LOG(FATAL) << "Do not use this function!!!";
236 return RegStorage::InvalidReg();
237}
238
Brian Carlstrom7940e442013-07-12 13:46:57 -0700239/*
240 * Decode the register id.
241 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100242ResourceMask X86Mir2Lir::GetRegMaskCommon(const RegStorage& reg) const {
243 /* Double registers in x86 are just a single FP register. This is always just a single bit. */
244 return ResourceMask::Bit(
245 /* FP register starts at bit position 16 */
246 ((reg.IsFloat() || reg.StorageSize() > 8) ? kX86FPReg0 : 0) + reg.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700247}
248
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100249ResourceMask X86Mir2Lir::GetPCUseDefEncoding() const {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100250 return kEncodeNone;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700251}
252
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100253void X86Mir2Lir::SetupTargetResourceMasks(LIR* lir, uint64_t flags,
254 ResourceMask* use_mask, ResourceMask* def_mask) {
Dmitry Petrochenko6a58cb12014-04-02 17:27:59 +0700255 DCHECK(cu_->instruction_set == kX86 || cu_->instruction_set == kX86_64);
buzbeeb48819d2013-09-14 16:15:25 -0700256 DCHECK(!lir->flags.use_def_invalid);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700257
258 // X86-specific resource map setup here.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700259 if (flags & REG_USE_SP) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100260 use_mask->SetBit(kX86RegSP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700261 }
262
263 if (flags & REG_DEF_SP) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100264 def_mask->SetBit(kX86RegSP);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700265 }
266
267 if (flags & REG_DEFA) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100268 SetupRegMask(def_mask, rs_rAX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700269 }
270
271 if (flags & REG_DEFD) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100272 SetupRegMask(def_mask, rs_rDX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700273 }
274 if (flags & REG_USEA) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100275 SetupRegMask(use_mask, rs_rAX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700276 }
277
278 if (flags & REG_USEC) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100279 SetupRegMask(use_mask, rs_rCX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700280 }
281
282 if (flags & REG_USED) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100283 SetupRegMask(use_mask, rs_rDX.GetReg());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700284 }
Vladimir Marko70b797d2013-12-03 15:25:24 +0000285
286 if (flags & REG_USEB) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100287 SetupRegMask(use_mask, rs_rBX.GetReg());
Vladimir Marko70b797d2013-12-03 15:25:24 +0000288 }
Mark Mendell4028a6c2014-02-19 20:06:20 -0800289
290 // Fixup hard to describe instruction: Uses rAX, rCX, rDI; sets rDI.
291 if (lir->opcode == kX86RepneScasw) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100292 SetupRegMask(use_mask, rs_rAX.GetReg());
293 SetupRegMask(use_mask, rs_rCX.GetReg());
294 SetupRegMask(use_mask, rs_rDI.GetReg());
295 SetupRegMask(def_mask, rs_rDI.GetReg());
Mark Mendell4028a6c2014-02-19 20:06:20 -0800296 }
Serguei Katkove90501d2014-03-12 15:56:54 +0700297
298 if (flags & USE_FP_STACK) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100299 use_mask->SetBit(kX86FPStack);
300 def_mask->SetBit(kX86FPStack);
Serguei Katkove90501d2014-03-12 15:56:54 +0700301 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700302}
303
304/* For dumping instructions */
305static const char* x86RegName[] = {
306 "rax", "rcx", "rdx", "rbx", "rsp", "rbp", "rsi", "rdi",
307 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
308};
309
310static const char* x86CondName[] = {
311 "O",
312 "NO",
313 "B/NAE/C",
314 "NB/AE/NC",
315 "Z/EQ",
316 "NZ/NE",
317 "BE/NA",
318 "NBE/A",
319 "S",
320 "NS",
321 "P/PE",
322 "NP/PO",
323 "L/NGE",
324 "NL/GE",
325 "LE/NG",
326 "NLE/G"
327};
328
329/*
330 * Interpret a format string and build a string no longer than size
331 * See format key in Assemble.cc.
332 */
333std::string X86Mir2Lir::BuildInsnString(const char *fmt, LIR *lir, unsigned char* base_addr) {
334 std::string buf;
335 size_t i = 0;
336 size_t fmt_len = strlen(fmt);
337 while (i < fmt_len) {
338 if (fmt[i] != '!') {
339 buf += fmt[i];
340 i++;
341 } else {
342 i++;
343 DCHECK_LT(i, fmt_len);
344 char operand_number_ch = fmt[i];
345 i++;
346 if (operand_number_ch == '!') {
347 buf += "!";
348 } else {
349 int operand_number = operand_number_ch - '0';
350 DCHECK_LT(operand_number, 6); // Expect upto 6 LIR operands.
351 DCHECK_LT(i, fmt_len);
352 int operand = lir->operands[operand_number];
353 switch (fmt[i]) {
354 case 'c':
355 DCHECK_LT(static_cast<size_t>(operand), sizeof(x86CondName));
356 buf += x86CondName[operand];
357 break;
358 case 'd':
359 buf += StringPrintf("%d", operand);
360 break;
Yixin Shou5192cbb2014-07-01 13:48:17 -0400361 case 'q': {
362 int64_t value = static_cast<int64_t>(static_cast<int64_t>(operand) << 32 |
363 static_cast<uint32_t>(lir->operands[operand_number+1]));
364 buf +=StringPrintf("%" PRId64, value);
365 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700366 case 'p': {
buzbee0d829482013-10-11 15:24:55 -0700367 EmbeddedData *tab_rec = reinterpret_cast<EmbeddedData*>(UnwrapPointer(operand));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700368 buf += StringPrintf("0x%08x", tab_rec->offset);
369 break;
370 }
371 case 'r':
buzbee091cc402014-03-31 10:14:40 -0700372 if (RegStorage::IsFloat(operand)) {
373 int fp_reg = RegStorage::RegNum(operand);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700374 buf += StringPrintf("xmm%d", fp_reg);
375 } else {
buzbee091cc402014-03-31 10:14:40 -0700376 int reg_num = RegStorage::RegNum(operand);
377 DCHECK_LT(static_cast<size_t>(reg_num), sizeof(x86RegName));
378 buf += x86RegName[reg_num];
Brian Carlstrom7940e442013-07-12 13:46:57 -0700379 }
380 break;
381 case 't':
Ian Rogers107c31e2014-01-23 20:55:29 -0800382 buf += StringPrintf("0x%08" PRIxPTR " (L%p)",
383 reinterpret_cast<uintptr_t>(base_addr) + lir->offset + operand,
384 lir->target);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700385 break;
386 default:
387 buf += StringPrintf("DecodeError '%c'", fmt[i]);
388 break;
389 }
390 i++;
391 }
392 }
393 }
394 return buf;
395}
396
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100397void X86Mir2Lir::DumpResourceMask(LIR *x86LIR, const ResourceMask& mask, const char *prefix) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700398 char buf[256];
399 buf[0] = 0;
400
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100401 if (mask.Equals(kEncodeAll)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700402 strcpy(buf, "all");
403 } else {
404 char num[8];
405 int i;
406
407 for (i = 0; i < kX86RegEnd; i++) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100408 if (mask.HasBit(i)) {
Ian Rogers988e6ea2014-01-08 11:30:50 -0800409 snprintf(num, arraysize(num), "%d ", i);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700410 strcat(buf, num);
411 }
412 }
413
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100414 if (mask.HasBit(ResourceMask::kCCode)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700415 strcat(buf, "cc ");
416 }
417 /* Memory bits */
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100418 if (x86LIR && (mask.HasBit(ResourceMask::kDalvikReg))) {
Ian Rogers988e6ea2014-01-08 11:30:50 -0800419 snprintf(buf + strlen(buf), arraysize(buf) - strlen(buf), "dr%d%s",
420 DECODE_ALIAS_INFO_REG(x86LIR->flags.alias_info),
421 (DECODE_ALIAS_INFO_WIDE(x86LIR->flags.alias_info)) ? "(+1)" : "");
Brian Carlstrom7940e442013-07-12 13:46:57 -0700422 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100423 if (mask.HasBit(ResourceMask::kLiteral)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700424 strcat(buf, "lit ");
425 }
426
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100427 if (mask.HasBit(ResourceMask::kHeapRef)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700428 strcat(buf, "heap ");
429 }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100430 if (mask.HasBit(ResourceMask::kMustNotAlias)) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700431 strcat(buf, "noalias ");
432 }
433 }
434 if (buf[0]) {
435 LOG(INFO) << prefix << ": " << buf;
436 }
437}
438
439void X86Mir2Lir::AdjustSpillMask() {
440 // Adjustment for LR spilling, x86 has no LR so nothing to do here
buzbee091cc402014-03-31 10:14:40 -0700441 core_spill_mask_ |= (1 << rs_rRET.GetRegNum());
Brian Carlstrom7940e442013-07-12 13:46:57 -0700442 num_core_spills_++;
443}
444
Mark Mendelle87f9b52014-04-30 14:13:18 -0400445RegStorage X86Mir2Lir::AllocateByteRegister() {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700446 RegStorage reg = AllocTypedTemp(false, kCoreReg);
Elena Sayapinadd644502014-07-01 18:39:52 +0700447 if (!cu_->target64) {
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700448 DCHECK_LT(reg.GetRegNum(), rs_rX86_SP.GetRegNum());
449 }
450 return reg;
451}
452
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700453RegStorage X86Mir2Lir::Get128BitRegister(RegStorage reg) {
454 return GetRegInfo(reg)->FindMatchingView(RegisterInfo::k128SoloStorageMask)->GetReg();
455}
456
Chao-ying Fu7e399fd2014-06-10 18:11:11 -0700457bool X86Mir2Lir::IsByteRegister(RegStorage reg) {
Elena Sayapinadd644502014-07-01 18:39:52 +0700458 return cu_->target64 || reg.GetRegNum() < rs_rX86_SP.GetRegNum();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400459}
460
Brian Carlstrom7940e442013-07-12 13:46:57 -0700461/* Clobber all regs that might be used by an external C call */
Vladimir Marko31c2aac2013-12-09 16:31:19 +0000462void X86Mir2Lir::ClobberCallerSave() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700463 if (cu_->target64) {
Serguei Katkovc3801912014-07-08 17:21:53 +0700464 Clobber(rs_rAX);
465 Clobber(rs_rCX);
466 Clobber(rs_rDX);
467 Clobber(rs_rSI);
468 Clobber(rs_rDI);
469
Chao-ying Fu35ec2b52014-06-16 16:40:31 -0700470 Clobber(rs_r8);
471 Clobber(rs_r9);
472 Clobber(rs_r10);
473 Clobber(rs_r11);
474
475 Clobber(rs_fr8);
476 Clobber(rs_fr9);
477 Clobber(rs_fr10);
478 Clobber(rs_fr11);
Serguei Katkovc3801912014-07-08 17:21:53 +0700479 } else {
480 Clobber(rs_rAX);
481 Clobber(rs_rCX);
482 Clobber(rs_rDX);
483 Clobber(rs_rBX);
Chao-ying Fu35ec2b52014-06-16 16:40:31 -0700484 }
Serguei Katkovc3801912014-07-08 17:21:53 +0700485
486 Clobber(rs_fr0);
487 Clobber(rs_fr1);
488 Clobber(rs_fr2);
489 Clobber(rs_fr3);
490 Clobber(rs_fr4);
491 Clobber(rs_fr5);
492 Clobber(rs_fr6);
493 Clobber(rs_fr7);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700494}
495
496RegLocation X86Mir2Lir::GetReturnWideAlt() {
497 RegLocation res = LocCReturnWide();
buzbee091cc402014-03-31 10:14:40 -0700498 DCHECK(res.reg.GetLowReg() == rs_rAX.GetReg());
499 DCHECK(res.reg.GetHighReg() == rs_rDX.GetReg());
500 Clobber(rs_rAX);
501 Clobber(rs_rDX);
502 MarkInUse(rs_rAX);
503 MarkInUse(rs_rDX);
504 MarkWide(res.reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700505 return res;
506}
507
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700508RegLocation X86Mir2Lir::GetReturnAlt() {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700509 RegLocation res = LocCReturn();
buzbee091cc402014-03-31 10:14:40 -0700510 res.reg.SetReg(rs_rDX.GetReg());
511 Clobber(rs_rDX);
512 MarkInUse(rs_rDX);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700513 return res;
514}
515
Brian Carlstrom7940e442013-07-12 13:46:57 -0700516/* To be used when explicitly managing register use */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700517void X86Mir2Lir::LockCallTemps() {
buzbee091cc402014-03-31 10:14:40 -0700518 LockTemp(rs_rX86_ARG0);
519 LockTemp(rs_rX86_ARG1);
520 LockTemp(rs_rX86_ARG2);
521 LockTemp(rs_rX86_ARG3);
Elena Sayapinadd644502014-07-01 18:39:52 +0700522 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700523 LockTemp(rs_rX86_ARG4);
524 LockTemp(rs_rX86_ARG5);
525 LockTemp(rs_rX86_FARG0);
526 LockTemp(rs_rX86_FARG1);
527 LockTemp(rs_rX86_FARG2);
528 LockTemp(rs_rX86_FARG3);
529 LockTemp(rs_rX86_FARG4);
530 LockTemp(rs_rX86_FARG5);
531 LockTemp(rs_rX86_FARG6);
532 LockTemp(rs_rX86_FARG7);
533 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700534}
535
536/* To be used when explicitly managing register use */
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700537void X86Mir2Lir::FreeCallTemps() {
buzbee091cc402014-03-31 10:14:40 -0700538 FreeTemp(rs_rX86_ARG0);
539 FreeTemp(rs_rX86_ARG1);
540 FreeTemp(rs_rX86_ARG2);
541 FreeTemp(rs_rX86_ARG3);
Elena Sayapinadd644502014-07-01 18:39:52 +0700542 if (cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700543 FreeTemp(rs_rX86_ARG4);
544 FreeTemp(rs_rX86_ARG5);
545 FreeTemp(rs_rX86_FARG0);
546 FreeTemp(rs_rX86_FARG1);
547 FreeTemp(rs_rX86_FARG2);
548 FreeTemp(rs_rX86_FARG3);
549 FreeTemp(rs_rX86_FARG4);
550 FreeTemp(rs_rX86_FARG5);
551 FreeTemp(rs_rX86_FARG6);
552 FreeTemp(rs_rX86_FARG7);
553 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554}
555
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800556bool X86Mir2Lir::ProvidesFullMemoryBarrier(X86OpCode opcode) {
557 switch (opcode) {
558 case kX86LockCmpxchgMR:
559 case kX86LockCmpxchgAR:
Ian Rogers0f9b9c52014-06-09 01:32:12 -0700560 case kX86LockCmpxchg64M:
561 case kX86LockCmpxchg64A:
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800562 case kX86XchgMR:
563 case kX86Mfence:
564 // Atomic memory instructions provide full barrier.
565 return true;
566 default:
567 break;
568 }
569
570 // Conservative if cannot prove it provides full barrier.
571 return false;
572}
573
Andreas Gampeb14329f2014-05-15 11:16:06 -0700574bool X86Mir2Lir::GenMemBarrier(MemBarrierKind barrier_kind) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700575#if ANDROID_SMP != 0
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800576 // Start off with using the last LIR as the barrier. If it is not enough, then we will update it.
577 LIR* mem_barrier = last_lir_insn_;
578
Andreas Gampeb14329f2014-05-15 11:16:06 -0700579 bool ret = false;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800580 /*
Hans Boehm48f5c472014-06-27 14:50:10 -0700581 * According to the JSR-133 Cookbook, for x86 only StoreLoad/AnyAny barriers need memory fence.
582 * All other barriers (LoadAny, AnyStore, StoreStore) are nops due to the x86 memory model.
583 * For those cases, all we need to ensure is that there is a scheduling barrier in place.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800584 */
Hans Boehm48f5c472014-06-27 14:50:10 -0700585 if (barrier_kind == kAnyAny) {
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800586 // If no LIR exists already that can be used a barrier, then generate an mfence.
587 if (mem_barrier == nullptr) {
588 mem_barrier = NewLIR0(kX86Mfence);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700589 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800590 }
591
592 // If last instruction does not provide full barrier, then insert an mfence.
593 if (ProvidesFullMemoryBarrier(static_cast<X86OpCode>(mem_barrier->opcode)) == false) {
594 mem_barrier = NewLIR0(kX86Mfence);
Andreas Gampeb14329f2014-05-15 11:16:06 -0700595 ret = true;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800596 }
597 }
598
599 // Now ensure that a scheduling barrier is in place.
600 if (mem_barrier == nullptr) {
601 GenBarrier();
602 } else {
603 // Mark as a scheduling barrier.
604 DCHECK(!mem_barrier->flags.use_def_invalid);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100605 mem_barrier->u.m.def_mask = &kEncodeAll;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -0800606 }
Andreas Gampeb14329f2014-05-15 11:16:06 -0700607 return ret;
608#else
609 return false;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700610#endif
611}
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000612
Brian Carlstrom7940e442013-07-12 13:46:57 -0700613void X86Mir2Lir::CompilerInitializeRegAlloc() {
Elena Sayapinadd644502014-07-01 18:39:52 +0700614 if (cu_->target64) {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700615 reg_pool_ = new (arena_) RegisterPool(this, arena_, core_regs_64, core_regs_64q, sp_regs_64,
616 dp_regs_64, reserved_regs_64, reserved_regs_64q,
617 core_temps_64, core_temps_64q, sp_temps_64, dp_temps_64);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700618 } else {
buzbeeb01bf152014-05-13 15:59:07 -0700619 reg_pool_ = new (arena_) RegisterPool(this, arena_, core_regs_32, empty_pool, sp_regs_32,
620 dp_regs_32, reserved_regs_32, empty_pool,
621 core_temps_32, empty_pool, sp_temps_32, dp_temps_32);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700622 }
buzbee091cc402014-03-31 10:14:40 -0700623
624 // Target-specific adjustments.
625
Mark Mendellfe945782014-05-22 09:52:36 -0400626 // Add in XMM registers.
Serguei Katkovc3801912014-07-08 17:21:53 +0700627 const ArrayRef<const RegStorage> *xp_regs = cu_->target64 ? &xp_regs_64 : &xp_regs_32;
628 for (RegStorage reg : *xp_regs) {
Mark Mendellfe945782014-05-22 09:52:36 -0400629 RegisterInfo* info = new (arena_) RegisterInfo(reg, GetRegMaskCommon(reg));
630 reginfo_map_.Put(reg.GetReg(), info);
Serguei Katkovc3801912014-07-08 17:21:53 +0700631 }
632 const ArrayRef<const RegStorage> *xp_temps = cu_->target64 ? &xp_temps_64 : &xp_temps_32;
633 for (RegStorage reg : *xp_temps) {
634 RegisterInfo* xp_reg_info = GetRegInfo(reg);
635 xp_reg_info->SetIsTemp(true);
Mark Mendellfe945782014-05-22 09:52:36 -0400636 }
637
buzbee091cc402014-03-31 10:14:40 -0700638 // Alias single precision xmm to double xmms.
639 // TODO: as needed, add larger vector sizes - alias all to the largest.
640 GrowableArray<RegisterInfo*>::Iterator it(&reg_pool_->sp_regs_);
641 for (RegisterInfo* info = it.Next(); info != nullptr; info = it.Next()) {
642 int sp_reg_num = info->GetReg().GetRegNum();
Mark Mendellfe945782014-05-22 09:52:36 -0400643 RegStorage xp_reg = RegStorage::Solo128(sp_reg_num);
644 RegisterInfo* xp_reg_info = GetRegInfo(xp_reg);
645 // 128-bit xmm vector register's master storage should refer to itself.
646 DCHECK_EQ(xp_reg_info, xp_reg_info->Master());
647
648 // Redirect 32-bit vector's master storage to 128-bit vector.
649 info->SetMaster(xp_reg_info);
650
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700651 RegStorage dp_reg = RegStorage::FloatSolo64(sp_reg_num);
buzbee091cc402014-03-31 10:14:40 -0700652 RegisterInfo* dp_reg_info = GetRegInfo(dp_reg);
Mark Mendellfe945782014-05-22 09:52:36 -0400653 // Redirect 64-bit vector's master storage to 128-bit vector.
654 dp_reg_info->SetMaster(xp_reg_info);
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700655 // Singles should show a single 32-bit mask bit, at first referring to the low half.
656 DCHECK_EQ(info->StorageMask(), 0x1U);
657 }
658
Elena Sayapinadd644502014-07-01 18:39:52 +0700659 if (cu_->target64) {
Dmitry Petrochenko76af0d32014-06-05 21:15:08 +0700660 // Alias 32bit W registers to corresponding 64bit X registers.
661 GrowableArray<RegisterInfo*>::Iterator w_it(&reg_pool_->core_regs_);
662 for (RegisterInfo* info = w_it.Next(); info != nullptr; info = w_it.Next()) {
663 int x_reg_num = info->GetReg().GetRegNum();
664 RegStorage x_reg = RegStorage::Solo64(x_reg_num);
665 RegisterInfo* x_reg_info = GetRegInfo(x_reg);
666 // 64bit X register's master storage should refer to itself.
667 DCHECK_EQ(x_reg_info, x_reg_info->Master());
668 // Redirect 32bit W master storage to 64bit X.
669 info->SetMaster(x_reg_info);
670 // 32bit W should show a single 32-bit mask bit, at first referring to the low half.
671 DCHECK_EQ(info->StorageMask(), 0x1U);
672 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700673 }
buzbee091cc402014-03-31 10:14:40 -0700674
675 // Don't start allocating temps at r0/s0/d0 or you may clobber return regs in early-exit methods.
676 // TODO: adjust for x86/hard float calling convention.
677 reg_pool_->next_core_reg_ = 2;
678 reg_pool_->next_sp_reg_ = 2;
679 reg_pool_->next_dp_reg_ = 1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700680}
681
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700682int X86Mir2Lir::VectorRegisterSize() {
683 return 128;
684}
685
686int X86Mir2Lir::NumReservableVectorRegisters(bool fp_used) {
687 return fp_used ? 5 : 7;
688}
689
Brian Carlstrom7940e442013-07-12 13:46:57 -0700690void X86Mir2Lir::SpillCoreRegs() {
691 if (num_core_spills_ == 0) {
692 return;
693 }
694 // Spill mask not including fake return address register
buzbee091cc402014-03-31 10:14:40 -0700695 uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700696 int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_);
Serguei Katkovc3801912014-07-08 17:21:53 +0700697 OpSize size = cu_->target64 ? k64 : k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 for (int reg = 0; mask; mask >>= 1, reg++) {
699 if (mask & 0x1) {
Serguei Katkovc3801912014-07-08 17:21:53 +0700700 StoreBaseDisp(rs_rX86_SP, offset, cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg),
701 size, kNotVolatile);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700702 offset += GetInstructionSetPointerSize(cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700703 }
704 }
705}
706
707void X86Mir2Lir::UnSpillCoreRegs() {
708 if (num_core_spills_ == 0) {
709 return;
710 }
711 // Spill mask not including fake return address register
buzbee091cc402014-03-31 10:14:40 -0700712 uint32_t mask = core_spill_mask_ & ~(1 << rs_rRET.GetRegNum());
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700713 int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * num_core_spills_);
Serguei Katkovc3801912014-07-08 17:21:53 +0700714 OpSize size = cu_->target64 ? k64 : k32;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700715 for (int reg = 0; mask; mask >>= 1, reg++) {
716 if (mask & 0x1) {
Serguei Katkovc3801912014-07-08 17:21:53 +0700717 LoadBaseDisp(rs_rX86_SP, offset, cu_->target64 ? RegStorage::Solo64(reg) : RegStorage::Solo32(reg),
718 size, kNotVolatile);
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700719 offset += GetInstructionSetPointerSize(cu_->instruction_set);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700720 }
721 }
722}
723
Serguei Katkovc3801912014-07-08 17:21:53 +0700724void X86Mir2Lir::SpillFPRegs() {
725 if (num_fp_spills_ == 0) {
726 return;
727 }
728 uint32_t mask = fp_spill_mask_;
729 int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_));
730 for (int reg = 0; mask; mask >>= 1, reg++) {
731 if (mask & 0x1) {
732 StoreBaseDisp(rs_rX86_SP, offset, RegStorage::FloatSolo64(reg),
733 k64, kNotVolatile);
734 offset += sizeof(double);
735 }
736 }
737}
738void X86Mir2Lir::UnSpillFPRegs() {
739 if (num_fp_spills_ == 0) {
740 return;
741 }
742 uint32_t mask = fp_spill_mask_;
743 int offset = frame_size_ - (GetInstructionSetPointerSize(cu_->instruction_set) * (num_fp_spills_ + num_core_spills_));
744 for (int reg = 0; mask; mask >>= 1, reg++) {
745 if (mask & 0x1) {
746 LoadBaseDisp(rs_rX86_SP, offset, RegStorage::FloatSolo64(reg),
747 k64, kNotVolatile);
748 offset += sizeof(double);
749 }
750 }
751}
752
753
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700754bool X86Mir2Lir::IsUnconditionalBranch(LIR* lir) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700755 return (lir->opcode == kX86Jmp8 || lir->opcode == kX86Jmp32);
756}
757
Vladimir Marko674744e2014-04-24 15:18:26 +0100758RegisterClass X86Mir2Lir::RegClassForFieldLoadStore(OpSize size, bool is_volatile) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700759 // X86_64 can handle any size.
Elena Sayapinadd644502014-07-01 18:39:52 +0700760 if (cu_->target64) {
Chao-ying Fue0ccdc02014-06-06 17:32:37 -0700761 if (size == kReference) {
762 return kRefReg;
763 }
764 return kCoreReg;
765 }
766
Vladimir Marko674744e2014-04-24 15:18:26 +0100767 if (UNLIKELY(is_volatile)) {
768 // On x86, atomic 64-bit load/store requires an fp register.
769 // Smaller aligned load/store is atomic for both core and fp registers.
770 if (size == k64 || size == kDouble) {
771 return kFPReg;
772 }
773 }
774 return RegClassBySize(size);
775}
776
Elena Sayapinadd644502014-07-01 18:39:52 +0700777X86Mir2Lir::X86Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena)
Mark Mendell55d0eac2014-02-06 11:02:52 -0800778 : Mir2Lir(cu, mir_graph, arena),
Ian Rogersdd7624d2014-03-14 17:43:00 -0700779 base_of_code_(nullptr), store_method_addr_(false), store_method_addr_used_(false),
Mark Mendell55d0eac2014-02-06 11:02:52 -0800780 method_address_insns_(arena, 100, kGrowableArrayMisc),
781 class_type_address_insns_(arena, 100, kGrowableArrayMisc),
Mark Mendellae9fd932014-02-10 16:14:35 -0800782 call_method_insns_(arena, 100, kGrowableArrayMisc),
Elena Sayapinadd644502014-07-01 18:39:52 +0700783 stack_decrement_(nullptr), stack_increment_(nullptr),
Mark Mendelld65c51a2014-04-29 16:55:20 -0400784 const_vectors_(nullptr) {
785 store_method_addr_used_ = false;
Ian Rogersdd7624d2014-03-14 17:43:00 -0700786 if (kIsDebugBuild) {
787 for (int i = 0; i < kX86Last; i++) {
788 if (X86Mir2Lir::EncodingMap[i].opcode != i) {
789 LOG(FATAL) << "Encoding order for " << X86Mir2Lir::EncodingMap[i].name
Mark Mendelld65c51a2014-04-29 16:55:20 -0400790 << " is wrong: expecting " << i << ", seeing "
791 << static_cast<int>(X86Mir2Lir::EncodingMap[i].opcode);
Ian Rogersdd7624d2014-03-14 17:43:00 -0700792 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700793 }
794 }
Elena Sayapinadd644502014-07-01 18:39:52 +0700795 if (cu_->target64) {
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700796 rs_rX86_SP = rs_rX86_SP_64;
797
798 rs_rX86_ARG0 = rs_rDI;
799 rs_rX86_ARG1 = rs_rSI;
800 rs_rX86_ARG2 = rs_rDX;
801 rs_rX86_ARG3 = rs_rCX;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700802 rs_rX86_ARG4 = rs_r8;
803 rs_rX86_ARG5 = rs_r9;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700804 rs_rX86_FARG0 = rs_fr0;
805 rs_rX86_FARG1 = rs_fr1;
806 rs_rX86_FARG2 = rs_fr2;
807 rs_rX86_FARG3 = rs_fr3;
808 rs_rX86_FARG4 = rs_fr4;
809 rs_rX86_FARG5 = rs_fr5;
810 rs_rX86_FARG6 = rs_fr6;
811 rs_rX86_FARG7 = rs_fr7;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700812 rX86_ARG0 = rDI;
813 rX86_ARG1 = rSI;
814 rX86_ARG2 = rDX;
815 rX86_ARG3 = rCX;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700816 rX86_ARG4 = r8;
817 rX86_ARG5 = r9;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700818 rX86_FARG0 = fr0;
819 rX86_FARG1 = fr1;
820 rX86_FARG2 = fr2;
821 rX86_FARG3 = fr3;
822 rX86_FARG4 = fr4;
823 rX86_FARG5 = fr5;
824 rX86_FARG6 = fr6;
825 rX86_FARG7 = fr7;
Mark Mendell55884bc2014-06-10 10:21:29 -0400826 rs_rX86_INVOKE_TGT = rs_rDI;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700827 } else {
828 rs_rX86_SP = rs_rX86_SP_32;
829
830 rs_rX86_ARG0 = rs_rAX;
831 rs_rX86_ARG1 = rs_rCX;
832 rs_rX86_ARG2 = rs_rDX;
833 rs_rX86_ARG3 = rs_rBX;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700834 rs_rX86_ARG4 = RegStorage::InvalidReg();
835 rs_rX86_ARG5 = RegStorage::InvalidReg();
836 rs_rX86_FARG0 = rs_rAX;
837 rs_rX86_FARG1 = rs_rCX;
838 rs_rX86_FARG2 = rs_rDX;
839 rs_rX86_FARG3 = rs_rBX;
840 rs_rX86_FARG4 = RegStorage::InvalidReg();
841 rs_rX86_FARG5 = RegStorage::InvalidReg();
842 rs_rX86_FARG6 = RegStorage::InvalidReg();
843 rs_rX86_FARG7 = RegStorage::InvalidReg();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700844 rX86_ARG0 = rAX;
845 rX86_ARG1 = rCX;
846 rX86_ARG2 = rDX;
847 rX86_ARG3 = rBX;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700848 rX86_FARG0 = rAX;
849 rX86_FARG1 = rCX;
850 rX86_FARG2 = rDX;
851 rX86_FARG3 = rBX;
Mark Mendell55884bc2014-06-10 10:21:29 -0400852 rs_rX86_INVOKE_TGT = rs_rAX;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +0700853 // TODO(64): Initialize with invalid reg
854// rX86_ARG4 = RegStorage::InvalidReg();
855// rX86_ARG5 = RegStorage::InvalidReg();
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700856 }
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700857 rs_rX86_RET0 = rs_rAX;
858 rs_rX86_RET1 = rs_rDX;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700859 rs_rX86_COUNT = rs_rCX;
Dmitry Petrochenko9ee801f2014-05-12 11:31:37 +0700860 rX86_RET0 = rAX;
861 rX86_RET1 = rDX;
862 rX86_INVOKE_TGT = rAX;
863 rX86_COUNT = rCX;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -0700864
865 // Initialize the number of reserved vector registers
866 num_reserved_vector_regs_ = -1;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700867}
868
869Mir2Lir* X86CodeGenerator(CompilationUnit* const cu, MIRGraph* const mir_graph,
870 ArenaAllocator* const arena) {
Elena Sayapinadd644502014-07-01 18:39:52 +0700871 return new X86Mir2Lir(cu, mir_graph, arena);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872}
873
874// Not used in x86
Ian Rogersdd7624d2014-03-14 17:43:00 -0700875RegStorage X86Mir2Lir::LoadHelper(ThreadOffset<4> offset) {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700876 LOG(FATAL) << "Unexpected use of LoadHelper in x86";
buzbee2700f7e2014-03-07 09:46:20 -0800877 return RegStorage::InvalidReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700878}
879
Andreas Gampe2f244e92014-05-08 03:35:25 -0700880// Not used in x86
881RegStorage X86Mir2Lir::LoadHelper(ThreadOffset<8> offset) {
882 LOG(FATAL) << "Unexpected use of LoadHelper in x86";
883 return RegStorage::InvalidReg();
884}
885
Dave Allisonb373e092014-02-20 16:06:36 -0800886LIR* X86Mir2Lir::CheckSuspendUsingLoad() {
Dave Allison69dfe512014-07-11 17:11:58 +0000887 // First load the pointer in fs:[suspend-trigger] into eax
888 // Then use a test instruction to indirect via that address.
889 NewLIR2(kX86Mov32RT, rs_rAX.GetReg(), cu_->target64 ?
890 Thread::ThreadSuspendTriggerOffset<8>().Int32Value() :
891 Thread::ThreadSuspendTriggerOffset<4>().Int32Value());
892 return NewLIR3(kX86Test32RM, rs_rAX.GetReg(), rs_rAX.GetReg(), 0);
Dave Allisonb373e092014-02-20 16:06:36 -0800893}
894
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700895uint64_t X86Mir2Lir::GetTargetInstFlags(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700896 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700897 return X86Mir2Lir::EncodingMap[opcode].flags;
898}
899
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700900const char* X86Mir2Lir::GetTargetInstName(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700901 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700902 return X86Mir2Lir::EncodingMap[opcode].name;
903}
904
Brian Carlstrom2ce745c2013-07-17 17:44:30 -0700905const char* X86Mir2Lir::GetTargetInstFmt(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700906 DCHECK(!IsPseudoLirOp(opcode));
Brian Carlstrom7940e442013-07-12 13:46:57 -0700907 return X86Mir2Lir::EncodingMap[opcode].fmt;
908}
909
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000910void X86Mir2Lir::GenConstWide(RegLocation rl_dest, int64_t value) {
911 // Can we do this directly to memory?
912 rl_dest = UpdateLocWide(rl_dest);
913 if ((rl_dest.location == kLocDalvikFrame) ||
914 (rl_dest.location == kLocCompilerTemp)) {
915 int32_t val_lo = Low32Bits(value);
916 int32_t val_hi = High32Bits(value);
Chao-ying Fua77ee512014-07-01 17:43:41 -0700917 int r_base = rs_rX86_SP.GetReg();
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000918 int displacement = SRegOffset(rl_dest.s_reg_low);
919
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100920 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
buzbee2700f7e2014-03-07 09:46:20 -0800921 LIR * store = NewLIR3(kX86Mov32MI, r_base, displacement + LOWORD_OFFSET, val_lo);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000922 AnnotateDalvikRegAccess(store, (displacement + LOWORD_OFFSET) >> 2,
923 false /* is_load */, true /* is64bit */);
buzbee2700f7e2014-03-07 09:46:20 -0800924 store = NewLIR3(kX86Mov32MI, r_base, displacement + HIWORD_OFFSET, val_hi);
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000925 AnnotateDalvikRegAccess(store, (displacement + HIWORD_OFFSET) >> 2,
926 false /* is_load */, true /* is64bit */);
927 return;
928 }
929
930 // Just use the standard code to do the generation.
931 Mir2Lir::GenConstWide(rl_dest, value);
932}
Mark Mendelle02d48f2014-01-15 11:19:23 -0800933
934// TODO: Merge with existing RegLocation dumper in vreg_analysis.cc
935void X86Mir2Lir::DumpRegLocation(RegLocation loc) {
936 LOG(INFO) << "location: " << loc.location << ','
937 << (loc.wide ? " w" : " ")
938 << (loc.defined ? " D" : " ")
939 << (loc.is_const ? " c" : " ")
940 << (loc.fp ? " F" : " ")
941 << (loc.core ? " C" : " ")
942 << (loc.ref ? " r" : " ")
943 << (loc.high_word ? " h" : " ")
944 << (loc.home ? " H" : " ")
buzbee2700f7e2014-03-07 09:46:20 -0800945 << ", low: " << static_cast<int>(loc.reg.GetLowReg())
Bill Buzbee00e1ec62014-02-27 23:44:13 +0000946 << ", high: " << static_cast<int>(loc.reg.GetHighReg())
Mark Mendelle02d48f2014-01-15 11:19:23 -0800947 << ", s_reg: " << loc.s_reg_low
948 << ", orig: " << loc.orig_sreg;
949}
950
Mark Mendell67c39c42014-01-31 17:28:00 -0800951void X86Mir2Lir::Materialize() {
952 // A good place to put the analysis before starting.
953 AnalyzeMIR();
954
955 // Now continue with regular code generation.
956 Mir2Lir::Materialize();
957}
958
Jeff Hao49161ce2014-03-12 11:05:25 -0700959void X86Mir2Lir::LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -0800960 SpecialTargetRegister symbolic_reg) {
961 /*
962 * For x86, just generate a 32 bit move immediate instruction, that will be filled
963 * in at 'link time'. For now, put a unique value based on target to ensure that
964 * code deduplication works.
965 */
Jeff Hao49161ce2014-03-12 11:05:25 -0700966 int target_method_idx = target_method.dex_method_index;
967 const DexFile* target_dex_file = target_method.dex_file;
968 const DexFile::MethodId& target_method_id = target_dex_file->GetMethodId(target_method_idx);
969 uintptr_t target_method_id_ptr = reinterpret_cast<uintptr_t>(&target_method_id);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800970
Jeff Hao49161ce2014-03-12 11:05:25 -0700971 // Generate the move instruction with the unique pointer and save index, dex_file, and type.
Andreas Gampeccc60262014-07-04 18:02:38 -0700972 LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI,
973 TargetReg(symbolic_reg, kNotWide).GetReg(),
Jeff Hao49161ce2014-03-12 11:05:25 -0700974 static_cast<int>(target_method_id_ptr), target_method_idx,
975 WrapPointer(const_cast<DexFile*>(target_dex_file)), type);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800976 AppendLIR(move);
977 method_address_insns_.Insert(move);
978}
979
980void X86Mir2Lir::LoadClassType(uint32_t type_idx, SpecialTargetRegister symbolic_reg) {
981 /*
982 * For x86, just generate a 32 bit move immediate instruction, that will be filled
983 * in at 'link time'. For now, put a unique value based on target to ensure that
984 * code deduplication works.
985 */
986 const DexFile::TypeId& id = cu_->dex_file->GetTypeId(type_idx);
987 uintptr_t ptr = reinterpret_cast<uintptr_t>(&id);
988
989 // Generate the move instruction with the unique pointer and save index and type.
Andreas Gampeccc60262014-07-04 18:02:38 -0700990 LIR *move = RawLIR(current_dalvik_offset_, kX86Mov32RI,
991 TargetReg(symbolic_reg, kNotWide).GetReg(),
Mark Mendell55d0eac2014-02-06 11:02:52 -0800992 static_cast<int>(ptr), type_idx);
993 AppendLIR(move);
994 class_type_address_insns_.Insert(move);
995}
996
Jeff Hao49161ce2014-03-12 11:05:25 -0700997LIR *X86Mir2Lir::CallWithLinkerFixup(const MethodReference& target_method, InvokeType type) {
Mark Mendell55d0eac2014-02-06 11:02:52 -0800998 /*
999 * For x86, just generate a 32 bit call relative instruction, that will be filled
1000 * in at 'link time'. For now, put a unique value based on target to ensure that
1001 * code deduplication works.
1002 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001003 int target_method_idx = target_method.dex_method_index;
1004 const DexFile* target_dex_file = target_method.dex_file;
1005 const DexFile::MethodId& target_method_id = target_dex_file->GetMethodId(target_method_idx);
1006 uintptr_t target_method_id_ptr = reinterpret_cast<uintptr_t>(&target_method_id);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001007
Jeff Hao49161ce2014-03-12 11:05:25 -07001008 // Generate the call instruction with the unique pointer and save index, dex_file, and type.
1009 LIR *call = RawLIR(current_dalvik_offset_, kX86CallI, static_cast<int>(target_method_id_ptr),
1010 target_method_idx, WrapPointer(const_cast<DexFile*>(target_dex_file)), type);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001011 AppendLIR(call);
1012 call_method_insns_.Insert(call);
1013 return call;
1014}
1015
Mark Mendelld65c51a2014-04-29 16:55:20 -04001016/*
1017 * @brief Enter a 32 bit quantity into a buffer
1018 * @param buf buffer.
1019 * @param data Data value.
1020 */
1021
1022static void PushWord(std::vector<uint8_t>&buf, int32_t data) {
1023 buf.push_back(data & 0xff);
1024 buf.push_back((data >> 8) & 0xff);
1025 buf.push_back((data >> 16) & 0xff);
1026 buf.push_back((data >> 24) & 0xff);
1027}
1028
Mark Mendell55d0eac2014-02-06 11:02:52 -08001029void X86Mir2Lir::InstallLiteralPools() {
1030 // These are handled differently for x86.
1031 DCHECK(code_literal_list_ == nullptr);
1032 DCHECK(method_literal_list_ == nullptr);
1033 DCHECK(class_literal_list_ == nullptr);
1034
Mark Mendelld65c51a2014-04-29 16:55:20 -04001035 // Align to 16 byte boundary. We have implicit knowledge that the start of the method is
1036 // on a 4 byte boundary. How can I check this if it changes (other than aligned loads
1037 // will fail at runtime)?
1038 if (const_vectors_ != nullptr) {
1039 int align_size = (16-4) - (code_buffer_.size() & 0xF);
1040 if (align_size < 0) {
1041 align_size += 16;
1042 }
1043
1044 while (align_size > 0) {
1045 code_buffer_.push_back(0);
1046 align_size--;
1047 }
1048 for (LIR *p = const_vectors_; p != nullptr; p = p->next) {
1049 PushWord(code_buffer_, p->operands[0]);
1050 PushWord(code_buffer_, p->operands[1]);
1051 PushWord(code_buffer_, p->operands[2]);
1052 PushWord(code_buffer_, p->operands[3]);
1053 }
1054 }
1055
Mark Mendell55d0eac2014-02-06 11:02:52 -08001056 // Handle the fixups for methods.
1057 for (uint32_t i = 0; i < method_address_insns_.Size(); i++) {
1058 LIR* p = method_address_insns_.Get(i);
1059 DCHECK_EQ(p->opcode, kX86Mov32RI);
Jeff Hao49161ce2014-03-12 11:05:25 -07001060 uint32_t target_method_idx = p->operands[2];
1061 const DexFile* target_dex_file =
1062 reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[3]));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001063
1064 // The offset to patch is the last 4 bytes of the instruction.
1065 int patch_offset = p->offset + p->flags.size - 4;
1066 cu_->compiler_driver->AddMethodPatch(cu_->dex_file, cu_->class_def_idx,
1067 cu_->method_idx, cu_->invoke_type,
Jeff Hao49161ce2014-03-12 11:05:25 -07001068 target_method_idx, target_dex_file,
1069 static_cast<InvokeType>(p->operands[4]),
Mark Mendell55d0eac2014-02-06 11:02:52 -08001070 patch_offset);
1071 }
1072
1073 // Handle the fixups for class types.
1074 for (uint32_t i = 0; i < class_type_address_insns_.Size(); i++) {
1075 LIR* p = class_type_address_insns_.Get(i);
1076 DCHECK_EQ(p->opcode, kX86Mov32RI);
Jeff Hao49161ce2014-03-12 11:05:25 -07001077 uint32_t target_method_idx = p->operands[2];
Mark Mendell55d0eac2014-02-06 11:02:52 -08001078
1079 // The offset to patch is the last 4 bytes of the instruction.
1080 int patch_offset = p->offset + p->flags.size - 4;
1081 cu_->compiler_driver->AddClassPatch(cu_->dex_file, cu_->class_def_idx,
Jeff Hao49161ce2014-03-12 11:05:25 -07001082 cu_->method_idx, target_method_idx, patch_offset);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001083 }
1084
1085 // And now the PC-relative calls to methods.
1086 for (uint32_t i = 0; i < call_method_insns_.Size(); i++) {
1087 LIR* p = call_method_insns_.Get(i);
1088 DCHECK_EQ(p->opcode, kX86CallI);
Jeff Hao49161ce2014-03-12 11:05:25 -07001089 uint32_t target_method_idx = p->operands[1];
1090 const DexFile* target_dex_file =
1091 reinterpret_cast<const DexFile*>(UnwrapPointer(p->operands[2]));
Mark Mendell55d0eac2014-02-06 11:02:52 -08001092
1093 // The offset to patch is the last 4 bytes of the instruction.
1094 int patch_offset = p->offset + p->flags.size - 4;
1095 cu_->compiler_driver->AddRelativeCodePatch(cu_->dex_file, cu_->class_def_idx,
Jeff Hao49161ce2014-03-12 11:05:25 -07001096 cu_->method_idx, cu_->invoke_type,
1097 target_method_idx, target_dex_file,
1098 static_cast<InvokeType>(p->operands[3]),
Mark Mendell55d0eac2014-02-06 11:02:52 -08001099 patch_offset, -4 /* offset */);
1100 }
1101
1102 // And do the normal processing.
1103 Mir2Lir::InstallLiteralPools();
1104}
1105
DaniilSokolov70c4f062014-06-24 17:34:00 -07001106bool X86Mir2Lir::GenInlinedArrayCopyCharArray(CallInfo* info) {
1107 if (cu_->target64) {
1108 // TODO: Implement ArrayCOpy intrinsic for x86_64
1109 return false;
1110 }
1111
1112 RegLocation rl_src = info->args[0];
1113 RegLocation rl_srcPos = info->args[1];
1114 RegLocation rl_dst = info->args[2];
1115 RegLocation rl_dstPos = info->args[3];
1116 RegLocation rl_length = info->args[4];
1117 if (rl_srcPos.is_const && (mir_graph_->ConstantValue(rl_srcPos) < 0)) {
1118 return false;
1119 }
1120 if (rl_dstPos.is_const && (mir_graph_->ConstantValue(rl_dstPos) < 0)) {
1121 return false;
1122 }
1123 ClobberCallerSave();
1124 LockCallTemps(); // Using fixed registers
1125 LoadValueDirectFixed(rl_src , rs_rAX);
1126 LoadValueDirectFixed(rl_dst , rs_rCX);
1127 LIR* src_dst_same = OpCmpBranch(kCondEq, rs_rAX , rs_rCX, nullptr);
1128 LIR* src_null_branch = OpCmpImmBranch(kCondEq, rs_rAX , 0, nullptr);
1129 LIR* dst_null_branch = OpCmpImmBranch(kCondEq, rs_rCX , 0, nullptr);
1130 LoadValueDirectFixed(rl_length , rs_rDX);
1131 LIR* len_negative = OpCmpImmBranch(kCondLt, rs_rDX , 0, nullptr);
1132 LIR* len_too_big = OpCmpImmBranch(kCondGt, rs_rDX , 128, nullptr);
1133 LoadValueDirectFixed(rl_src , rs_rAX);
1134 LoadWordDisp(rs_rAX , mirror::Array::LengthOffset().Int32Value(), rs_rAX);
1135 LIR* src_bad_len = nullptr;
1136 LIR* srcPos_negative = nullptr;
1137 if (!rl_srcPos.is_const) {
1138 LoadValueDirectFixed(rl_srcPos , rs_rBX);
1139 srcPos_negative = OpCmpImmBranch(kCondLt, rs_rBX , 0, nullptr);
1140 OpRegReg(kOpAdd, rs_rBX, rs_rDX);
1141 src_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rBX, nullptr);
1142 } else {
1143 int pos_val = mir_graph_->ConstantValue(rl_srcPos.orig_sreg);
1144 if (pos_val == 0) {
1145 src_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rDX, nullptr);
1146 } else {
1147 OpRegRegImm(kOpAdd, rs_rBX, rs_rDX, pos_val);
1148 src_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rBX, nullptr);
1149 }
1150 }
1151 LIR* dstPos_negative = nullptr;
1152 LIR* dst_bad_len = nullptr;
1153 LoadValueDirectFixed(rl_dst, rs_rAX);
1154 LoadWordDisp(rs_rAX, mirror::Array::LengthOffset().Int32Value(), rs_rAX);
1155 if (!rl_dstPos.is_const) {
1156 LoadValueDirectFixed(rl_dstPos , rs_rBX);
1157 dstPos_negative = OpCmpImmBranch(kCondLt, rs_rBX , 0, nullptr);
1158 OpRegRegReg(kOpAdd, rs_rBX, rs_rBX, rs_rDX);
1159 dst_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rBX, nullptr);
1160 } else {
1161 int pos_val = mir_graph_->ConstantValue(rl_dstPos.orig_sreg);
1162 if (pos_val == 0) {
1163 dst_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rDX, nullptr);
1164 } else {
1165 OpRegRegImm(kOpAdd, rs_rBX, rs_rDX, pos_val);
1166 dst_bad_len = OpCmpBranch(kCondLt, rs_rAX , rs_rBX, nullptr);
1167 }
1168 }
1169 // everything is checked now
1170 LoadValueDirectFixed(rl_src , rs_rAX);
1171 LoadValueDirectFixed(rl_dst , rs_rBX);
1172 LoadValueDirectFixed(rl_srcPos , rs_rCX);
1173 NewLIR5(kX86Lea32RA, rs_rAX.GetReg(), rs_rAX.GetReg(),
1174 rs_rCX.GetReg() , 1, mirror::Array::DataOffset(2).Int32Value());
1175 // RAX now holds the address of the first src element to be copied
1176
1177 LoadValueDirectFixed(rl_dstPos , rs_rCX);
1178 NewLIR5(kX86Lea32RA, rs_rBX.GetReg(), rs_rBX.GetReg(),
1179 rs_rCX.GetReg() , 1, mirror::Array::DataOffset(2).Int32Value() );
1180 // RBX now holds the address of the first dst element to be copied
1181
1182 // check if the number of elements to be copied is odd or even. If odd
1183 // then copy the first element (so that the remaining number of elements
1184 // is even).
1185 LoadValueDirectFixed(rl_length , rs_rCX);
1186 OpRegImm(kOpAnd, rs_rCX, 1);
1187 LIR* jmp_to_begin_loop = OpCmpImmBranch(kCondEq, rs_rCX, 0, nullptr);
1188 OpRegImm(kOpSub, rs_rDX, 1);
1189 LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSignedHalf);
1190 StoreBaseIndexedDisp(rs_rBX, rs_rDX, 1, 0, rs_rCX, kSignedHalf);
1191
1192 // since the remaining number of elements is even, we will copy by
1193 // two elements at a time.
1194 LIR *beginLoop = NewLIR0(kPseudoTargetLabel);
1195 LIR* jmp_to_ret = OpCmpImmBranch(kCondEq, rs_rDX , 0, nullptr);
1196 OpRegImm(kOpSub, rs_rDX, 2);
1197 LoadBaseIndexedDisp(rs_rAX, rs_rDX, 1, 0, rs_rCX, kSingle);
1198 StoreBaseIndexedDisp(rs_rBX, rs_rDX, 1, 0, rs_rCX, kSingle);
1199 OpUnconditionalBranch(beginLoop);
1200 LIR *check_failed = NewLIR0(kPseudoTargetLabel);
1201 LIR* launchpad_branch = OpUnconditionalBranch(nullptr);
1202 LIR *return_point = NewLIR0(kPseudoTargetLabel);
1203 jmp_to_ret->target = return_point;
1204 jmp_to_begin_loop->target = beginLoop;
1205 src_dst_same->target = check_failed;
1206 len_negative->target = check_failed;
1207 len_too_big->target = check_failed;
1208 src_null_branch->target = check_failed;
1209 if (srcPos_negative != nullptr)
1210 srcPos_negative ->target = check_failed;
1211 if (src_bad_len != nullptr)
1212 src_bad_len->target = check_failed;
1213 dst_null_branch->target = check_failed;
1214 if (dstPos_negative != nullptr)
1215 dstPos_negative->target = check_failed;
1216 if (dst_bad_len != nullptr)
1217 dst_bad_len->target = check_failed;
1218 AddIntrinsicSlowPath(info, launchpad_branch, return_point);
1219 return true;
1220}
1221
1222
Mark Mendell4028a6c2014-02-19 20:06:20 -08001223/*
1224 * Fast string.index_of(I) & (II). Inline check for simple case of char <= 0xffff,
1225 * otherwise bails to standard library code.
1226 */
1227bool X86Mir2Lir::GenInlinedIndexOf(CallInfo* info, bool zero_based) {
Mark Mendell4028a6c2014-02-19 20:06:20 -08001228 RegLocation rl_obj = info->args[0];
1229 RegLocation rl_char = info->args[1];
buzbeea44d4f52014-03-05 11:26:39 -08001230 RegLocation rl_start; // Note: only present in III flavor or IndexOf.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001231 // RBX is callee-save register in 64-bit mode.
1232 RegStorage rs_tmp = cu_->target64 ? rs_r11 : rs_rBX;
1233 int start_value = -1;
Mark Mendell4028a6c2014-02-19 20:06:20 -08001234
1235 uint32_t char_value =
1236 rl_char.is_const ? mir_graph_->ConstantValue(rl_char.orig_sreg) : 0;
1237
1238 if (char_value > 0xFFFF) {
1239 // We have to punt to the real String.indexOf.
1240 return false;
1241 }
1242
1243 // Okay, we are commited to inlining this.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001244 // EAX: 16 bit character being searched.
1245 // ECX: count: number of words to be searched.
1246 // EDI: String being searched.
1247 // EDX: temporary during execution.
1248 // EBX or R11: temporary during execution (depending on mode).
1249 // REP SCASW: search instruction.
1250
1251 FlushReg(rs_rAX);
1252 Clobber(rs_rAX);
1253 LockTemp(rs_rAX);
1254 FlushReg(rs_rCX);
1255 Clobber(rs_rCX);
1256 LockTemp(rs_rCX);
1257 FlushReg(rs_rDX);
1258 Clobber(rs_rDX);
1259 LockTemp(rs_rDX);
1260 FlushReg(rs_tmp);
1261 Clobber(rs_tmp);
1262 LockTemp(rs_tmp);
1263 if (cu_->target64) {
1264 FlushReg(rs_rDI);
1265 Clobber(rs_rDI);
1266 LockTemp(rs_rDI);
1267 }
1268
buzbeea0cd2d72014-06-01 09:33:49 -07001269 RegLocation rl_return = GetReturn(kCoreReg);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001270 RegLocation rl_dest = InlineTarget(info);
1271
1272 // Is the string non-NULL?
buzbee2700f7e2014-03-07 09:46:20 -08001273 LoadValueDirectFixed(rl_obj, rs_rDX);
1274 GenNullCheck(rs_rDX, info->opt_flags);
Vladimir Marko3bc86152014-03-13 14:11:28 +00001275 info->opt_flags |= MIR_IGNORE_NULL_CHECK; // Record that we've null checked.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001276
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001277 LIR *slowpath_branch = nullptr, *length_compare = nullptr;
1278
1279 // We need the value in EAX.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001280 if (rl_char.is_const) {
buzbee2700f7e2014-03-07 09:46:20 -08001281 LoadConstantNoClobber(rs_rAX, char_value);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001282 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001283 // Does the character fit in 16 bits? Compare it at runtime.
buzbee2700f7e2014-03-07 09:46:20 -08001284 LoadValueDirectFixed(rl_char, rs_rAX);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001285 slowpath_branch = OpCmpImmBranch(kCondGt, rs_rAX, 0xFFFF, nullptr);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001286 }
1287
1288 // From here down, we know that we are looking for a char that fits in 16 bits.
Mark Mendelle19c91f2014-02-25 08:19:08 -08001289 // Location of reference to data array within the String object.
1290 int value_offset = mirror::String::ValueOffset().Int32Value();
1291 // Location of count within the String object.
1292 int count_offset = mirror::String::CountOffset().Int32Value();
1293 // Starting offset within data array.
1294 int offset_offset = mirror::String::OffsetOffset().Int32Value();
1295 // Start of char data with array_.
1296 int data_offset = mirror::Array::DataOffset(sizeof(uint16_t)).Int32Value();
Mark Mendell4028a6c2014-02-19 20:06:20 -08001297
Dave Allison69dfe512014-07-11 17:11:58 +00001298 // Compute the number of words to search in to rCX.
1299 Load32Disp(rs_rDX, count_offset, rs_rCX);
1300
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001301 if (!cu_->target64) {
1302 // Possible signal here due to null pointer dereference.
1303 // Note that the signal handler will expect the top word of
1304 // the stack to be the ArtMethod*. If the PUSH edi instruction
1305 // below is ahead of the load above then this will not be true
1306 // and the signal handler will not work.
1307 MarkPossibleNullPointerException(0);
Dave Allison69dfe512014-07-11 17:11:58 +00001308
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001309 // EDI is callee-save register in 32-bit mode.
1310 NewLIR1(kX86Push32R, rs_rDI.GetReg());
1311 }
Mark Mendell4028a6c2014-02-19 20:06:20 -08001312
Mark Mendell4028a6c2014-02-19 20:06:20 -08001313 if (zero_based) {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001314 // Start index is not present.
Mark Mendell4028a6c2014-02-19 20:06:20 -08001315 // We have to handle an empty string. Use special instruction JECXZ.
1316 length_compare = NewLIR0(kX86Jecxz8);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001317
1318 // Copy the number of words to search in a temporary register.
1319 // We will use the register at the end to calculate result.
1320 OpRegReg(kOpMov, rs_tmp, rs_rCX);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001321 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001322 // Start index is present.
buzbeea44d4f52014-03-05 11:26:39 -08001323 rl_start = info->args[2];
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001324
Mark Mendell4028a6c2014-02-19 20:06:20 -08001325 // We have to offset by the start index.
1326 if (rl_start.is_const) {
1327 start_value = mir_graph_->ConstantValue(rl_start.orig_sreg);
1328 start_value = std::max(start_value, 0);
1329
1330 // Is the start > count?
buzbee2700f7e2014-03-07 09:46:20 -08001331 length_compare = OpCmpImmBranch(kCondLe, rs_rCX, start_value, nullptr);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001332 OpRegImm(kOpMov, rs_rDI, start_value);
1333
1334 // Copy the number of words to search in a temporary register.
1335 // We will use the register at the end to calculate result.
1336 OpRegReg(kOpMov, rs_tmp, rs_rCX);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001337
1338 if (start_value != 0) {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001339 // Decrease the number of words to search by the start index.
buzbee2700f7e2014-03-07 09:46:20 -08001340 OpRegImm(kOpSub, rs_rCX, start_value);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001341 }
1342 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001343 // Handle "start index < 0" case.
1344 if (!cu_->target64 && rl_start.location != kLocPhysReg) {
Alexei Zavjalova1758d82014-04-17 01:55:43 +07001345 // Load the start index from stack, remembering that we pushed EDI.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001346 int displacement = SRegOffset(rl_start.s_reg_low) + sizeof(uint32_t);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001347 {
1348 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001349 Load32Disp(rs_rX86_SP, displacement, rs_rDI);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001350 }
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001351 } else {
1352 LoadValueDirectFixed(rl_start, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001353 }
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001354 OpRegReg(kOpXor, rs_tmp, rs_tmp);
1355 OpRegReg(kOpCmp, rs_rDI, rs_tmp);
1356 OpCondRegReg(kOpCmov, kCondLt, rs_rDI, rs_tmp);
1357
1358 // The length of the string should be greater than the start index.
1359 length_compare = OpCmpBranch(kCondLe, rs_rCX, rs_rDI, nullptr);
1360
1361 // Copy the number of words to search in a temporary register.
1362 // We will use the register at the end to calculate result.
1363 OpRegReg(kOpMov, rs_tmp, rs_rCX);
1364
1365 // Decrease the number of words to search by the start index.
1366 OpRegReg(kOpSub, rs_rCX, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001367 }
1368 }
Mark Mendell4028a6c2014-02-19 20:06:20 -08001369
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001370 // Load the address of the string into EDI.
1371 // In case of start index we have to add the address to existing value in EDI.
Mark Mendelle19c91f2014-02-25 08:19:08 -08001372 // The string starts at VALUE(String) + 2 * OFFSET(String) + DATA_OFFSET.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001373 if (zero_based || (!zero_based && rl_start.is_const && start_value == 0)) {
1374 Load32Disp(rs_rDX, offset_offset, rs_rDI);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001375 } else {
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001376 OpRegMem(kOpAdd, rs_rDI, rs_rDX, offset_offset);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001377 }
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001378 OpRegImm(kOpLsl, rs_rDI, 1);
1379 OpRegMem(kOpAdd, rs_rDI, rs_rDX, value_offset);
1380 OpRegImm(kOpAdd, rs_rDI, data_offset);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001381
1382 // EDI now contains the start of the string to be searched.
1383 // We are all prepared to do the search for the character.
1384 NewLIR0(kX86RepneScasw);
1385
1386 // Did we find a match?
1387 LIR* failed_branch = OpCondBranch(kCondNe, nullptr);
1388
1389 // yes, we matched. Compute the index of the result.
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001390 OpRegReg(kOpSub, rs_tmp, rs_rCX);
1391 NewLIR3(kX86Lea32RM, rl_return.reg.GetReg(), rs_tmp.GetReg(), -1);
1392
Mark Mendell4028a6c2014-02-19 20:06:20 -08001393 LIR *all_done = NewLIR1(kX86Jmp8, 0);
1394
1395 // Failed to match; return -1.
1396 LIR *not_found = NewLIR0(kPseudoTargetLabel);
1397 length_compare->target = not_found;
1398 failed_branch->target = not_found;
buzbee2700f7e2014-03-07 09:46:20 -08001399 LoadConstantNoClobber(rl_return.reg, -1);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001400
1401 // And join up at the end.
1402 all_done->target = NewLIR0(kPseudoTargetLabel);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001403
1404 if (!cu_->target64)
1405 NewLIR1(kX86Pop32R, rs_rDI.GetReg());
Mark Mendell4028a6c2014-02-19 20:06:20 -08001406
1407 // Out of line code returns here.
Mingyao Yang3a74d152014-04-21 15:39:44 -07001408 if (slowpath_branch != nullptr) {
Mark Mendell4028a6c2014-02-19 20:06:20 -08001409 LIR *return_point = NewLIR0(kPseudoTargetLabel);
Mingyao Yang3a74d152014-04-21 15:39:44 -07001410 AddIntrinsicSlowPath(info, slowpath_branch, return_point);
Mark Mendell4028a6c2014-02-19 20:06:20 -08001411 }
1412
1413 StoreValue(rl_dest, rl_return);
nikolay serdjukc3561ae2014-07-18 12:35:46 +07001414
1415 FreeTemp(rs_rAX);
1416 FreeTemp(rs_rCX);
1417 FreeTemp(rs_rDX);
1418 FreeTemp(rs_tmp);
1419 if (cu_->target64) {
1420 FreeTemp(rs_rDI);
1421 }
1422
Mark Mendell4028a6c2014-02-19 20:06:20 -08001423 return true;
1424}
1425
Mark Mendellae9fd932014-02-10 16:14:35 -08001426/*
Mark Mendellae9fd932014-02-10 16:14:35 -08001427 * @brief Enter an 'advance LOC' into the FDE buffer
1428 * @param buf FDE buffer.
1429 * @param increment Amount by which to increase the current location.
1430 */
1431static void AdvanceLoc(std::vector<uint8_t>&buf, uint32_t increment) {
1432 if (increment < 64) {
1433 // Encoding in opcode.
1434 buf.push_back(0x1 << 6 | increment);
1435 } else if (increment < 256) {
1436 // Single byte delta.
1437 buf.push_back(0x02);
1438 buf.push_back(increment);
1439 } else if (increment < 256 * 256) {
1440 // Two byte delta.
1441 buf.push_back(0x03);
1442 buf.push_back(increment & 0xff);
1443 buf.push_back((increment >> 8) & 0xff);
1444 } else {
1445 // Four byte delta.
1446 buf.push_back(0x04);
1447 PushWord(buf, increment);
1448 }
1449}
1450
1451
1452std::vector<uint8_t>* X86CFIInitialization() {
1453 return X86Mir2Lir::ReturnCommonCallFrameInformation();
1454}
1455
1456std::vector<uint8_t>* X86Mir2Lir::ReturnCommonCallFrameInformation() {
1457 std::vector<uint8_t>*cfi_info = new std::vector<uint8_t>;
1458
1459 // Length of the CIE (except for this field).
1460 PushWord(*cfi_info, 16);
1461
1462 // CIE id.
1463 PushWord(*cfi_info, 0xFFFFFFFFU);
1464
1465 // Version: 3.
1466 cfi_info->push_back(0x03);
1467
1468 // Augmentation: empty string.
1469 cfi_info->push_back(0x0);
1470
1471 // Code alignment: 1.
1472 cfi_info->push_back(0x01);
1473
1474 // Data alignment: -4.
1475 cfi_info->push_back(0x7C);
1476
1477 // Return address register (R8).
1478 cfi_info->push_back(0x08);
1479
1480 // Initial return PC is 4(ESP): DW_CFA_def_cfa R4 4.
1481 cfi_info->push_back(0x0C);
1482 cfi_info->push_back(0x04);
1483 cfi_info->push_back(0x04);
1484
1485 // Return address location: 0(SP): DW_CFA_offset R8 1 (* -4);.
1486 cfi_info->push_back(0x2 << 6 | 0x08);
1487 cfi_info->push_back(0x01);
1488
1489 // And 2 Noops to align to 4 byte boundary.
1490 cfi_info->push_back(0x0);
1491 cfi_info->push_back(0x0);
1492
1493 DCHECK_EQ(cfi_info->size() & 3, 0U);
1494 return cfi_info;
1495}
1496
1497static void EncodeUnsignedLeb128(std::vector<uint8_t>& buf, uint32_t value) {
1498 uint8_t buffer[12];
1499 uint8_t *ptr = EncodeUnsignedLeb128(buffer, value);
1500 for (uint8_t *p = buffer; p < ptr; p++) {
1501 buf.push_back(*p);
1502 }
1503}
1504
1505std::vector<uint8_t>* X86Mir2Lir::ReturnCallFrameInformation() {
1506 std::vector<uint8_t>*cfi_info = new std::vector<uint8_t>;
1507
1508 // Generate the FDE for the method.
1509 DCHECK_NE(data_offset_, 0U);
1510
1511 // Length (will be filled in later in this routine).
1512 PushWord(*cfi_info, 0);
1513
1514 // CIE_pointer (can be filled in by linker); might be left at 0 if there is only
1515 // one CIE for the whole debug_frame section.
1516 PushWord(*cfi_info, 0);
1517
1518 // 'initial_location' (filled in by linker).
1519 PushWord(*cfi_info, 0);
1520
1521 // 'address_range' (number of bytes in the method).
1522 PushWord(*cfi_info, data_offset_);
1523
1524 // The instructions in the FDE.
1525 if (stack_decrement_ != nullptr) {
1526 // Advance LOC to just past the stack decrement.
1527 uint32_t pc = NEXT_LIR(stack_decrement_)->offset;
1528 AdvanceLoc(*cfi_info, pc);
1529
1530 // Now update the offset to the call frame: DW_CFA_def_cfa_offset frame_size.
1531 cfi_info->push_back(0x0e);
1532 EncodeUnsignedLeb128(*cfi_info, frame_size_);
1533
1534 // We continue with that stack until the epilogue.
1535 if (stack_increment_ != nullptr) {
1536 uint32_t new_pc = NEXT_LIR(stack_increment_)->offset;
1537 AdvanceLoc(*cfi_info, new_pc - pc);
1538
1539 // We probably have code snippets after the epilogue, so save the
1540 // current state: DW_CFA_remember_state.
1541 cfi_info->push_back(0x0a);
1542
1543 // We have now popped the stack: DW_CFA_def_cfa_offset 4. There is only the return
1544 // PC on the stack now.
1545 cfi_info->push_back(0x0e);
1546 EncodeUnsignedLeb128(*cfi_info, 4);
1547
1548 // Everything after that is the same as before the epilogue.
1549 // Stack bump was followed by RET instruction.
1550 LIR *post_ret_insn = NEXT_LIR(NEXT_LIR(stack_increment_));
1551 if (post_ret_insn != nullptr) {
1552 pc = new_pc;
1553 new_pc = post_ret_insn->offset;
1554 AdvanceLoc(*cfi_info, new_pc - pc);
1555 // Restore the state: DW_CFA_restore_state.
1556 cfi_info->push_back(0x0b);
1557 }
1558 }
1559 }
1560
1561 // Padding to a multiple of 4
1562 while ((cfi_info->size() & 3) != 0) {
1563 // DW_CFA_nop is encoded as 0.
1564 cfi_info->push_back(0);
1565 }
1566
1567 // Set the length of the FDE inside the generated bytes.
1568 uint32_t length = cfi_info->size() - 4;
1569 (*cfi_info)[0] = length;
1570 (*cfi_info)[1] = length >> 8;
1571 (*cfi_info)[2] = length >> 16;
1572 (*cfi_info)[3] = length >> 24;
1573 return cfi_info;
1574}
1575
Mark Mendelld65c51a2014-04-29 16:55:20 -04001576void X86Mir2Lir::GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir) {
1577 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001578 case kMirOpReserveVectorRegisters:
1579 ReserveVectorRegisters(mir);
1580 break;
1581 case kMirOpReturnVectorRegisters:
1582 ReturnVectorRegisters();
1583 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001584 case kMirOpConstVector:
1585 GenConst128(bb, mir);
1586 break;
Mark Mendellfe945782014-05-22 09:52:36 -04001587 case kMirOpMoveVector:
1588 GenMoveVector(bb, mir);
1589 break;
1590 case kMirOpPackedMultiply:
1591 GenMultiplyVector(bb, mir);
1592 break;
1593 case kMirOpPackedAddition:
1594 GenAddVector(bb, mir);
1595 break;
1596 case kMirOpPackedSubtract:
1597 GenSubtractVector(bb, mir);
1598 break;
1599 case kMirOpPackedShiftLeft:
1600 GenShiftLeftVector(bb, mir);
1601 break;
1602 case kMirOpPackedSignedShiftRight:
1603 GenSignedShiftRightVector(bb, mir);
1604 break;
1605 case kMirOpPackedUnsignedShiftRight:
1606 GenUnsignedShiftRightVector(bb, mir);
1607 break;
1608 case kMirOpPackedAnd:
1609 GenAndVector(bb, mir);
1610 break;
1611 case kMirOpPackedOr:
1612 GenOrVector(bb, mir);
1613 break;
1614 case kMirOpPackedXor:
1615 GenXorVector(bb, mir);
1616 break;
1617 case kMirOpPackedAddReduce:
1618 GenAddReduceVector(bb, mir);
1619 break;
1620 case kMirOpPackedReduce:
1621 GenReduceVector(bb, mir);
1622 break;
1623 case kMirOpPackedSet:
1624 GenSetVector(bb, mir);
1625 break;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001626 default:
1627 break;
1628 }
1629}
1630
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001631void X86Mir2Lir::ReserveVectorRegisters(MIR* mir) {
1632 // We should not try to reserve twice without returning the registers
1633 DCHECK_NE(num_reserved_vector_regs_, -1);
1634
1635 int num_vector_reg = mir->dalvikInsn.vA;
1636 for (int i = 0; i < num_vector_reg; i++) {
1637 RegStorage xp_reg = RegStorage::Solo128(i);
1638 RegisterInfo *xp_reg_info = GetRegInfo(xp_reg);
1639 Clobber(xp_reg);
1640
1641 for (RegisterInfo *info = xp_reg_info->GetAliasChain();
1642 info != nullptr;
1643 info = info->GetAliasChain()) {
1644 if (info->GetReg().IsSingle()) {
1645 reg_pool_->sp_regs_.Delete(info);
1646 } else {
1647 reg_pool_->dp_regs_.Delete(info);
1648 }
1649 }
1650 }
1651
1652 num_reserved_vector_regs_ = num_vector_reg;
1653}
1654
1655void X86Mir2Lir::ReturnVectorRegisters() {
1656 // Return all the reserved registers
1657 for (int i = 0; i < num_reserved_vector_regs_; i++) {
1658 RegStorage xp_reg = RegStorage::Solo128(i);
1659 RegisterInfo *xp_reg_info = GetRegInfo(xp_reg);
1660
1661 for (RegisterInfo *info = xp_reg_info->GetAliasChain();
1662 info != nullptr;
1663 info = info->GetAliasChain()) {
1664 if (info->GetReg().IsSingle()) {
1665 reg_pool_->sp_regs_.Insert(info);
1666 } else {
1667 reg_pool_->dp_regs_.Insert(info);
1668 }
1669 }
1670 }
1671
1672 // We don't have anymore reserved vector registers
1673 num_reserved_vector_regs_ = -1;
1674}
1675
Mark Mendelld65c51a2014-04-29 16:55:20 -04001676void X86Mir2Lir::GenConst128(BasicBlock* bb, MIR* mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001677 store_method_addr_used_ = true;
1678 int type_size = mir->dalvikInsn.vB;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001679 // We support 128 bit vectors.
1680 DCHECK_EQ(type_size & 0xFFFF, 128);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001681 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
Mark Mendelld65c51a2014-04-29 16:55:20 -04001682 uint32_t *args = mir->dalvikInsn.arg;
Mark Mendellfe945782014-05-22 09:52:36 -04001683 int reg = rs_dest.GetReg();
Mark Mendelld65c51a2014-04-29 16:55:20 -04001684 // Check for all 0 case.
1685 if (args[0] == 0 && args[1] == 0 && args[2] == 0 && args[3] == 0) {
1686 NewLIR2(kX86XorpsRR, reg, reg);
1687 return;
1688 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001689
1690 // Append the mov const vector to reg opcode.
1691 AppendOpcodeWithConst(kX86MovupsRM, reg, mir);
1692}
1693
1694void X86Mir2Lir::AppendOpcodeWithConst(X86OpCode opcode, int reg, MIR* mir) {
Mark Mendelld65c51a2014-04-29 16:55:20 -04001695 // Okay, load it from the constant vector area.
1696 LIR *data_target = ScanVectorLiteral(mir);
1697 if (data_target == nullptr) {
1698 data_target = AddVectorLiteral(mir);
1699 }
1700
1701 // Address the start of the method.
1702 RegLocation rl_method = mir_graph_->GetRegLocation(base_of_code_->s_reg_low);
Chao-ying Fue0ccdc02014-06-06 17:32:37 -07001703 if (rl_method.wide) {
1704 rl_method = LoadValueWide(rl_method, kCoreReg);
1705 } else {
1706 rl_method = LoadValue(rl_method, kCoreReg);
1707 }
Mark Mendelld65c51a2014-04-29 16:55:20 -04001708
1709 // Load the proper value from the literal area.
1710 // We don't know the proper offset for the value, so pick one that will force
1711 // 4 byte offset. We will fix this up in the assembler later to have the right
1712 // value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001713 ScopedMemRefType mem_ref_type(this, ResourceMask::kLiteral);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001714 LIR *load = NewLIR2(opcode, reg, rl_method.reg.GetReg());
Mark Mendelld65c51a2014-04-29 16:55:20 -04001715 load->flags.fixup = kFixupLoad;
1716 load->target = data_target;
Mark Mendelld65c51a2014-04-29 16:55:20 -04001717}
1718
Mark Mendellfe945782014-05-22 09:52:36 -04001719void X86Mir2Lir::GenMoveVector(BasicBlock *bb, MIR *mir) {
1720 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001721 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1722 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
1723 RegStorage rs_src = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001724 NewLIR2(kX86Mova128RR, rs_dest.GetReg(), rs_src.GetReg());
1725}
1726
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001727void X86Mir2Lir::GenMultiplyVectorSignedByte(BasicBlock *bb, MIR *mir) {
1728 const int BYTE_SIZE = 8;
1729 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1730 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
1731 RegStorage rs_src1_high_tmp = Get128BitRegister(AllocTempWide());
1732
1733 /*
1734 * Emulate the behavior of a kSignedByte by separating out the 16 values in the two XMM
1735 * and multiplying 8 at a time before recombining back into one XMM register.
1736 *
1737 * let xmm1, xmm2 be real srcs (keep low bits of 16bit lanes)
1738 * xmm3 is tmp (operate on high bits of 16bit lanes)
1739 *
1740 * xmm3 = xmm1
1741 * xmm1 = xmm1 .* xmm2
1742 * xmm1 = xmm1 & 0x00ff00ff00ff00ff00ff00ff00ff00ff // xmm1 now has low bits
1743 * xmm3 = xmm3 .>> 8
1744 * xmm2 = xmm2 & 0xff00ff00ff00ff00ff00ff00ff00ff00
1745 * xmm2 = xmm2 .* xmm3 // xmm2 now has high bits
1746 * xmm1 = xmm1 | xmm2 // combine results
1747 */
1748
1749 // Copy xmm1.
1750 NewLIR2(kX86Mova128RR, rs_src1_high_tmp.GetReg(), rs_dest_src1.GetReg());
1751
1752 // Multiply low bits.
1753 NewLIR2(kX86PmullwRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
1754
1755 // xmm1 now has low bits.
1756 AndMaskVectorRegister(rs_dest_src1, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF);
1757
1758 // Prepare high bits for multiplication.
1759 NewLIR2(kX86PsrlwRI, rs_src1_high_tmp.GetReg(), BYTE_SIZE);
1760 AndMaskVectorRegister(rs_src2, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00);
1761
1762 // Multiply high bits and xmm2 now has high bits.
1763 NewLIR2(kX86PmullwRR, rs_src2.GetReg(), rs_src1_high_tmp.GetReg());
1764
1765 // Combine back into dest XMM register.
1766 NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
1767}
1768
Mark Mendellfe945782014-05-22 09:52:36 -04001769void X86Mir2Lir::GenMultiplyVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001770 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1771 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1772 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1773 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001774 int opcode = 0;
1775 switch (opsize) {
1776 case k32:
1777 opcode = kX86PmulldRR;
1778 break;
1779 case kSignedHalf:
1780 opcode = kX86PmullwRR;
1781 break;
1782 case kSingle:
1783 opcode = kX86MulpsRR;
1784 break;
1785 case kDouble:
1786 opcode = kX86MulpdRR;
1787 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001788 case kSignedByte:
1789 // HW doesn't support 16x16 byte multiplication so emulate it.
1790 GenMultiplyVectorSignedByte(bb, mir);
1791 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001792 default:
1793 LOG(FATAL) << "Unsupported vector multiply " << opsize;
1794 break;
1795 }
1796 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1797}
1798
1799void X86Mir2Lir::GenAddVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001800 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1801 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1802 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1803 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001804 int opcode = 0;
1805 switch (opsize) {
1806 case k32:
1807 opcode = kX86PadddRR;
1808 break;
1809 case kSignedHalf:
1810 case kUnsignedHalf:
1811 opcode = kX86PaddwRR;
1812 break;
1813 case kUnsignedByte:
1814 case kSignedByte:
1815 opcode = kX86PaddbRR;
1816 break;
1817 case kSingle:
1818 opcode = kX86AddpsRR;
1819 break;
1820 case kDouble:
1821 opcode = kX86AddpdRR;
1822 break;
1823 default:
1824 LOG(FATAL) << "Unsupported vector addition " << opsize;
1825 break;
1826 }
1827 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1828}
1829
1830void X86Mir2Lir::GenSubtractVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001831 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1832 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1833 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1834 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001835 int opcode = 0;
1836 switch (opsize) {
1837 case k32:
1838 opcode = kX86PsubdRR;
1839 break;
1840 case kSignedHalf:
1841 case kUnsignedHalf:
1842 opcode = kX86PsubwRR;
1843 break;
1844 case kUnsignedByte:
1845 case kSignedByte:
1846 opcode = kX86PsubbRR;
1847 break;
1848 case kSingle:
1849 opcode = kX86SubpsRR;
1850 break;
1851 case kDouble:
1852 opcode = kX86SubpdRR;
1853 break;
1854 default:
1855 LOG(FATAL) << "Unsupported vector subtraction " << opsize;
1856 break;
1857 }
1858 NewLIR2(opcode, rs_dest_src1.GetReg(), rs_src2.GetReg());
1859}
1860
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001861void X86Mir2Lir::GenShiftByteVector(BasicBlock *bb, MIR *mir) {
1862 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1863 RegStorage rs_tmp = Get128BitRegister(AllocTempWide());
1864
1865 int opcode = 0;
1866 int imm = mir->dalvikInsn.vB;
1867
1868 switch (static_cast<ExtendedMIROpcode>(mir->dalvikInsn.opcode)) {
1869 case kMirOpPackedShiftLeft:
1870 opcode = kX86PsllwRI;
1871 break;
1872 case kMirOpPackedSignedShiftRight:
1873 opcode = kX86PsrawRI;
1874 break;
1875 case kMirOpPackedUnsignedShiftRight:
1876 opcode = kX86PsrlwRI;
1877 break;
1878 default:
1879 LOG(FATAL) << "Unsupported shift operation on byte vector " << opcode;
1880 break;
1881 }
1882
1883 /*
1884 * xmm1 will have low bits
1885 * xmm2 will have high bits
1886 *
1887 * xmm2 = xmm1
1888 * xmm1 = xmm1 .<< N
1889 * xmm2 = xmm2 && 0xFF00FF00FF00FF00FF00FF00FF00FF00
1890 * xmm2 = xmm2 .<< N
1891 * xmm1 = xmm1 | xmm2
1892 */
1893
1894 // Copy xmm1.
1895 NewLIR2(kX86Mova128RR, rs_tmp.GetReg(), rs_dest_src1.GetReg());
1896
1897 // Shift lower values.
1898 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1899
1900 // Mask bottom bits.
1901 AndMaskVectorRegister(rs_tmp, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00, 0xFF00FF00);
1902
1903 // Shift higher values.
1904 NewLIR2(opcode, rs_tmp.GetReg(), imm);
1905
1906 // Combine back into dest XMM register.
1907 NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_tmp.GetReg());
1908}
1909
Mark Mendellfe945782014-05-22 09:52:36 -04001910void X86Mir2Lir::GenShiftLeftVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001911 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1912 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1913 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1914 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001915 int opcode = 0;
1916 switch (opsize) {
1917 case k32:
1918 opcode = kX86PslldRI;
1919 break;
1920 case k64:
1921 opcode = kX86PsllqRI;
1922 break;
1923 case kSignedHalf:
1924 case kUnsignedHalf:
1925 opcode = kX86PsllwRI;
1926 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001927 case kSignedByte:
1928 case kUnsignedByte:
1929 GenShiftByteVector(bb, mir);
1930 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001931 default:
1932 LOG(FATAL) << "Unsupported vector shift left " << opsize;
1933 break;
1934 }
1935 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1936}
1937
1938void X86Mir2Lir::GenSignedShiftRightVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001939 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1940 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1941 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1942 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001943 int opcode = 0;
1944 switch (opsize) {
1945 case k32:
1946 opcode = kX86PsradRI;
1947 break;
1948 case kSignedHalf:
1949 case kUnsignedHalf:
1950 opcode = kX86PsrawRI;
1951 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001952 case kSignedByte:
1953 case kUnsignedByte:
1954 GenShiftByteVector(bb, mir);
1955 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001956 default:
1957 LOG(FATAL) << "Unsupported vector signed shift right " << opsize;
1958 break;
1959 }
1960 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1961}
1962
1963void X86Mir2Lir::GenUnsignedShiftRightVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001964 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1965 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
1966 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1967 int imm = mir->dalvikInsn.vB;
Mark Mendellfe945782014-05-22 09:52:36 -04001968 int opcode = 0;
1969 switch (opsize) {
1970 case k32:
1971 opcode = kX86PsrldRI;
1972 break;
1973 case k64:
1974 opcode = kX86PsrlqRI;
1975 break;
1976 case kSignedHalf:
1977 case kUnsignedHalf:
1978 opcode = kX86PsrlwRI;
1979 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001980 case kSignedByte:
1981 case kUnsignedByte:
1982 GenShiftByteVector(bb, mir);
1983 return;
Mark Mendellfe945782014-05-22 09:52:36 -04001984 default:
1985 LOG(FATAL) << "Unsupported vector unsigned shift right " << opsize;
1986 break;
1987 }
1988 NewLIR2(opcode, rs_dest_src1.GetReg(), imm);
1989}
1990
1991void X86Mir2Lir::GenAndVector(BasicBlock *bb, MIR *mir) {
1992 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07001993 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
1994 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
1995 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04001996 NewLIR2(kX86PandRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
1997}
1998
1999void X86Mir2Lir::GenOrVector(BasicBlock *bb, MIR *mir) {
2000 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002001 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2002 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
2003 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04002004 NewLIR2(kX86PorRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
2005}
2006
2007void X86Mir2Lir::GenXorVector(BasicBlock *bb, MIR *mir) {
2008 // We only support 128 bit registers.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002009 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2010 RegStorage rs_dest_src1 = RegStorage::Solo128(mir->dalvikInsn.vA);
2011 RegStorage rs_src2 = RegStorage::Solo128(mir->dalvikInsn.vB);
Mark Mendellfe945782014-05-22 09:52:36 -04002012 NewLIR2(kX86PxorRR, rs_dest_src1.GetReg(), rs_src2.GetReg());
2013}
2014
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002015void X86Mir2Lir::AndMaskVectorRegister(RegStorage rs_src1, uint32_t m1, uint32_t m2, uint32_t m3, uint32_t m4) {
2016 MaskVectorRegister(kX86PandRM, rs_src1, m1, m2, m3, m4);
2017}
2018
2019void X86Mir2Lir::MaskVectorRegister(X86OpCode opcode, RegStorage rs_src1, uint32_t m0, uint32_t m1, uint32_t m2, uint32_t m3) {
2020 // Create temporary MIR as container for 128-bit binary mask.
2021 MIR const_mir;
2022 MIR* const_mirp = &const_mir;
2023 const_mirp->dalvikInsn.opcode = static_cast<Instruction::Code>(kMirOpConstVector);
2024 const_mirp->dalvikInsn.arg[0] = m0;
2025 const_mirp->dalvikInsn.arg[1] = m1;
2026 const_mirp->dalvikInsn.arg[2] = m2;
2027 const_mirp->dalvikInsn.arg[3] = m3;
2028
2029 // Mask vector with const from literal pool.
2030 AppendOpcodeWithConst(opcode, rs_src1.GetReg(), const_mirp);
2031}
2032
Mark Mendellfe945782014-05-22 09:52:36 -04002033void X86Mir2Lir::GenAddReduceVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002034 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
2035 RegStorage rs_src1 = RegStorage::Solo128(mir->dalvikInsn.vB);
2036 RegLocation rl_dest = mir_graph_->GetDest(mir);
2037 RegStorage rs_tmp;
2038
2039 int vec_bytes = (mir->dalvikInsn.vC & 0xFFFF) / 8;
2040 int vec_unit_size = 0;
Mark Mendellfe945782014-05-22 09:52:36 -04002041 int opcode = 0;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002042 int extr_opcode = 0;
2043 RegLocation rl_result;
2044
Mark Mendellfe945782014-05-22 09:52:36 -04002045 switch (opsize) {
2046 case k32:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002047 extr_opcode = kX86PextrdRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002048 opcode = kX86PhadddRR;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002049 vec_unit_size = 4;
2050 break;
2051 case kSignedByte:
2052 case kUnsignedByte:
2053 extr_opcode = kX86PextrbRRI;
2054 opcode = kX86PhaddwRR;
2055 vec_unit_size = 2;
Mark Mendellfe945782014-05-22 09:52:36 -04002056 break;
2057 case kSignedHalf:
2058 case kUnsignedHalf:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002059 extr_opcode = kX86PextrwRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002060 opcode = kX86PhaddwRR;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002061 vec_unit_size = 2;
Mark Mendellfe945782014-05-22 09:52:36 -04002062 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002063 case kSingle:
2064 rl_result = EvalLoc(rl_dest, kFPReg, true);
2065 vec_unit_size = 4;
2066 for (int i = 0; i < 3; i++) {
2067 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), rs_src1.GetReg());
2068 NewLIR3(kX86ShufpsRRI, rs_src1.GetReg(), rs_src1.GetReg(), 0x39);
2069 }
2070 NewLIR2(kX86AddssRR, rl_result.reg.GetReg(), rs_src1.GetReg());
2071 StoreValue(rl_dest, rl_result);
2072
2073 // For single-precision floats, we are done here
2074 return;
Mark Mendellfe945782014-05-22 09:52:36 -04002075 default:
2076 LOG(FATAL) << "Unsupported vector add reduce " << opsize;
2077 break;
2078 }
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002079
2080 int elems = vec_bytes / vec_unit_size;
2081
2082 // Emulate horizontal add instruction by reducing 2 vectors with 8 values before adding them again
2083 // TODO is overflow handled correctly?
2084 if (opsize == kSignedByte || opsize == kUnsignedByte) {
2085 rs_tmp = Get128BitRegister(AllocTempWide());
2086
2087 // tmp = xmm1 .>> 8.
2088 NewLIR2(kX86Mova128RR, rs_tmp.GetReg(), rs_src1.GetReg());
2089 NewLIR2(kX86PsrlwRI, rs_tmp.GetReg(), 8);
2090
2091 // Zero extend low bits in xmm1.
2092 AndMaskVectorRegister(rs_src1, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF, 0x00FF00FF);
2093 }
2094
2095 while (elems > 1) {
2096 if (opsize == kSignedByte || opsize == kUnsignedByte) {
2097 NewLIR2(opcode, rs_tmp.GetReg(), rs_tmp.GetReg());
2098 }
2099 NewLIR2(opcode, rs_src1.GetReg(), rs_src1.GetReg());
2100 elems >>= 1;
2101 }
2102
2103 // Combine the results if we separated them.
2104 if (opsize == kSignedByte || opsize == kUnsignedByte) {
2105 NewLIR2(kX86PaddbRR, rs_src1.GetReg(), rs_tmp.GetReg());
2106 }
2107
2108 // We need to extract to a GPR.
2109 RegStorage temp = AllocTemp();
2110 NewLIR3(extr_opcode, temp.GetReg(), rs_src1.GetReg(), 0);
2111
2112 // Can we do this directly into memory?
2113 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
2114 if (rl_result.location == kLocPhysReg) {
2115 // Ensure res is in a core reg
2116 rl_result = EvalLoc(rl_dest, kCoreReg, true);
2117 OpRegReg(kOpAdd, rl_result.reg, temp);
2118 StoreFinalValue(rl_dest, rl_result);
2119 } else {
2120 OpMemReg(kOpAdd, rl_result, temp.GetReg());
2121 }
2122
2123 FreeTemp(temp);
Mark Mendellfe945782014-05-22 09:52:36 -04002124}
2125
2126void X86Mir2Lir::GenReduceVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002127 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
2128 RegLocation rl_dest = mir_graph_->GetDest(mir);
2129 RegStorage rs_src1 = RegStorage::Solo128(mir->dalvikInsn.vB);
2130 int extract_index = mir->dalvikInsn.arg[0];
2131 int extr_opcode = 0;
2132 RegLocation rl_result;
2133 bool is_wide = false;
2134
Mark Mendellfe945782014-05-22 09:52:36 -04002135 switch (opsize) {
2136 case k32:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002137 rl_result = UpdateLocTyped(rl_dest, kCoreReg);
2138 extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrdMRI : kX86PextrdRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002139 break;
2140 case kSignedHalf:
2141 case kUnsignedHalf:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002142 rl_result= UpdateLocTyped(rl_dest, kCoreReg);
2143 extr_opcode = (rl_result.location == kLocPhysReg) ? kX86PextrwMRI : kX86PextrwRRI;
Mark Mendellfe945782014-05-22 09:52:36 -04002144 break;
2145 default:
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002146 LOG(FATAL) << "Unsupported vector add reduce " << opsize;
2147 return;
Mark Mendellfe945782014-05-22 09:52:36 -04002148 break;
2149 }
Mark Mendellfe945782014-05-22 09:52:36 -04002150
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002151 if (rl_result.location == kLocPhysReg) {
2152 NewLIR3(extr_opcode, rl_result.reg.GetReg(), rs_src1.GetReg(), extract_index);
2153 if (is_wide == true) {
2154 StoreFinalValue(rl_dest, rl_result);
2155 } else {
2156 StoreFinalValueWide(rl_dest, rl_result);
2157 }
2158 } else {
2159 int displacement = SRegOffset(rl_result.s_reg_low);
2160 LIR *l = NewLIR3(extr_opcode, rs_rX86_SP.GetReg(), displacement, rs_src1.GetReg());
2161 AnnotateDalvikRegAccess(l, displacement >> 2, true /* is_load */, is_wide /* is_64bit */);
2162 AnnotateDalvikRegAccess(l, displacement >> 2, false /* is_load */, is_wide /* is_64bit */);
2163 }
Mark Mendellfe945782014-05-22 09:52:36 -04002164}
2165
2166void X86Mir2Lir::GenSetVector(BasicBlock *bb, MIR *mir) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002167 DCHECK_EQ(mir->dalvikInsn.vC & 0xFFFF, 128U);
2168 OpSize opsize = static_cast<OpSize>(mir->dalvikInsn.vC >> 16);
2169 RegStorage rs_dest = RegStorage::Solo128(mir->dalvikInsn.vA);
2170 int op_low = 0, op_high = 0, imm = 0, op_mov = kX86MovdxrRR;
2171 RegisterClass reg_type = kCoreReg;
2172
Mark Mendellfe945782014-05-22 09:52:36 -04002173 switch (opsize) {
2174 case k32:
2175 op_low = kX86PshufdRRI;
2176 break;
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002177 case kSingle:
2178 op_low = kX86PshufdRRI;
2179 op_mov = kX86Mova128RR;
2180 reg_type = kFPReg;
2181 break;
2182 case k64:
2183 op_low = kX86PshufdRRI;
2184 imm = 0x44;
2185 break;
2186 case kDouble:
2187 op_low = kX86PshufdRRI;
2188 op_mov = kX86Mova128RR;
2189 reg_type = kFPReg;
2190 imm = 0x44;
2191 break;
2192 case kSignedByte:
2193 case kUnsignedByte:
2194 // Shuffle 8 bit value into 16 bit word.
2195 // We set val = val + (val << 8) below and use 16 bit shuffle.
Mark Mendellfe945782014-05-22 09:52:36 -04002196 case kSignedHalf:
2197 case kUnsignedHalf:
2198 // Handles low quadword.
2199 op_low = kX86PshuflwRRI;
2200 // Handles upper quadword.
2201 op_high = kX86PshufdRRI;
2202 break;
2203 default:
2204 LOG(FATAL) << "Unsupported vector set " << opsize;
2205 break;
2206 }
2207
Mark Mendellfe945782014-05-22 09:52:36 -04002208 RegLocation rl_src = mir_graph_->GetSrc(mir, 0);
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002209
2210 // Load the value from the VR into the reg.
2211 if (rl_src.wide == 0) {
2212 rl_src = LoadValue(rl_src, reg_type);
2213 } else {
2214 rl_src = LoadValueWide(rl_src, reg_type);
2215 }
2216
2217 // If opsize is 8 bits wide then double value and use 16 bit shuffle instead.
2218 if (opsize == kSignedByte || opsize == kUnsignedByte) {
2219 RegStorage temp = AllocTemp();
2220 // val = val + (val << 8).
2221 NewLIR2(kX86Mov32RR, temp.GetReg(), rl_src.reg.GetReg());
2222 NewLIR2(kX86Sal32RI, temp.GetReg(), 8);
2223 NewLIR2(kX86Or32RR, rl_src.reg.GetReg(), temp.GetReg());
2224 FreeTemp(temp);
2225 }
Mark Mendellfe945782014-05-22 09:52:36 -04002226
2227 // Load the value into the XMM register.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002228 NewLIR2(op_mov, rs_dest.GetReg(), rl_src.reg.GetReg());
Mark Mendellfe945782014-05-22 09:52:36 -04002229
2230 // Now shuffle the value across the destination.
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002231 NewLIR3(op_low, rs_dest.GetReg(), rs_dest.GetReg(), imm);
Mark Mendellfe945782014-05-22 09:52:36 -04002232
2233 // And then repeat as needed.
2234 if (op_high != 0) {
Udayan Banerji60bfe7b2014-07-08 19:59:43 -07002235 NewLIR3(op_high, rs_dest.GetReg(), rs_dest.GetReg(), imm);
Mark Mendellfe945782014-05-22 09:52:36 -04002236 }
2237}
2238
Mark Mendelld65c51a2014-04-29 16:55:20 -04002239LIR *X86Mir2Lir::ScanVectorLiteral(MIR *mir) {
2240 int *args = reinterpret_cast<int*>(mir->dalvikInsn.arg);
2241 for (LIR *p = const_vectors_; p != nullptr; p = p->next) {
2242 if (args[0] == p->operands[0] && args[1] == p->operands[1] &&
2243 args[2] == p->operands[2] && args[3] == p->operands[3]) {
2244 return p;
2245 }
2246 }
2247 return nullptr;
2248}
2249
2250LIR *X86Mir2Lir::AddVectorLiteral(MIR *mir) {
2251 LIR* new_value = static_cast<LIR*>(arena_->Alloc(sizeof(LIR), kArenaAllocData));
2252 int *args = reinterpret_cast<int*>(mir->dalvikInsn.arg);
2253 new_value->operands[0] = args[0];
2254 new_value->operands[1] = args[1];
2255 new_value->operands[2] = args[2];
2256 new_value->operands[3] = args[3];
2257 new_value->next = const_vectors_;
2258 if (const_vectors_ == nullptr) {
2259 estimated_native_code_size_ += 12; // Amount needed to align to 16 byte boundary.
2260 }
2261 estimated_native_code_size_ += 16; // Space for one vector.
2262 const_vectors_ = new_value;
2263 return new_value;
2264}
2265
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002266// ------------ ABI support: mapping of args to physical registers -------------
Andreas Gampeccc60262014-07-04 18:02:38 -07002267RegStorage X86Mir2Lir::InToRegStorageX86_64Mapper::GetNextReg(bool is_double_or_float, bool is_wide,
2268 bool is_ref) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002269 const SpecialTargetRegister coreArgMappingToPhysicalReg[] = {kArg1, kArg2, kArg3, kArg4, kArg5};
Andreas Gampeccc60262014-07-04 18:02:38 -07002270 const int coreArgMappingToPhysicalRegSize = sizeof(coreArgMappingToPhysicalReg) /
2271 sizeof(SpecialTargetRegister);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002272 const SpecialTargetRegister fpArgMappingToPhysicalReg[] = {kFArg0, kFArg1, kFArg2, kFArg3,
Andreas Gampeccc60262014-07-04 18:02:38 -07002273 kFArg4, kFArg5, kFArg6, kFArg7};
2274 const int fpArgMappingToPhysicalRegSize = sizeof(fpArgMappingToPhysicalReg) /
2275 sizeof(SpecialTargetRegister);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002276
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002277 if (is_double_or_float) {
2278 if (cur_fp_reg_ < fpArgMappingToPhysicalRegSize) {
Andreas Gampeccc60262014-07-04 18:02:38 -07002279 return ml_->TargetReg(fpArgMappingToPhysicalReg[cur_fp_reg_++], is_wide ? kWide : kNotWide);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002280 }
2281 } else {
2282 if (cur_core_reg_ < coreArgMappingToPhysicalRegSize) {
Andreas Gampeccc60262014-07-04 18:02:38 -07002283 return ml_->TargetReg(coreArgMappingToPhysicalReg[cur_core_reg_++],
2284 is_ref ? kRef : (is_wide ? kWide : kNotWide));
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002285 }
2286 }
Chao-ying Fua77ee512014-07-01 17:43:41 -07002287 return RegStorage::InvalidReg();
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002288}
2289
2290RegStorage X86Mir2Lir::InToRegStorageMapping::Get(int in_position) {
2291 DCHECK(IsInitialized());
2292 auto res = mapping_.find(in_position);
2293 return res != mapping_.end() ? res->second : RegStorage::InvalidReg();
2294}
2295
Andreas Gampeccc60262014-07-04 18:02:38 -07002296void X86Mir2Lir::InToRegStorageMapping::Initialize(RegLocation* arg_locs, int count,
2297 InToRegStorageMapper* mapper) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002298 DCHECK(mapper != nullptr);
2299 max_mapped_in_ = -1;
2300 is_there_stack_mapped_ = false;
2301 for (int in_position = 0; in_position < count; in_position++) {
Serguei Katkov407a9d22014-07-05 03:09:32 +07002302 RegStorage reg = mapper->GetNextReg(arg_locs[in_position].fp,
2303 arg_locs[in_position].wide, arg_locs[in_position].ref);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002304 if (reg.Valid()) {
2305 mapping_[in_position] = reg;
2306 max_mapped_in_ = std::max(max_mapped_in_, in_position);
Serguei Katkov407a9d22014-07-05 03:09:32 +07002307 if (arg_locs[in_position].wide) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002308 // We covered 2 args, so skip the next one
2309 in_position++;
2310 }
2311 } else {
2312 is_there_stack_mapped_ = true;
2313 }
2314 }
2315 initialized_ = true;
2316}
2317
2318RegStorage X86Mir2Lir::GetArgMappingToPhysicalReg(int arg_num) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002319 if (!cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002320 return GetCoreArgMappingToPhysicalReg(arg_num);
2321 }
2322
2323 if (!in_to_reg_storage_mapping_.IsInitialized()) {
2324 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
2325 RegLocation* arg_locs = &mir_graph_->reg_location_[start_vreg];
2326
Chao-ying Fua77ee512014-07-01 17:43:41 -07002327 InToRegStorageX86_64Mapper mapper(this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002328 in_to_reg_storage_mapping_.Initialize(arg_locs, cu_->num_ins, &mapper);
2329 }
2330 return in_to_reg_storage_mapping_.Get(arg_num);
2331}
2332
2333RegStorage X86Mir2Lir::GetCoreArgMappingToPhysicalReg(int core_arg_num) {
2334 // For the 32-bit internal ABI, the first 3 arguments are passed in registers.
2335 // Not used for 64-bit, TODO: Move X86_32 to the same framework
2336 switch (core_arg_num) {
2337 case 0:
2338 return rs_rX86_ARG1;
2339 case 1:
2340 return rs_rX86_ARG2;
2341 case 2:
2342 return rs_rX86_ARG3;
2343 default:
2344 return RegStorage::InvalidReg();
2345 }
2346}
2347
2348// ---------End of ABI support: mapping of args to physical registers -------------
2349
2350/*
2351 * If there are any ins passed in registers that have not been promoted
2352 * to a callee-save register, flush them to the frame. Perform initial
2353 * assignment of promoted arguments.
2354 *
2355 * ArgLocs is an array of location records describing the incoming arguments
2356 * with one location record per word of argument.
2357 */
2358void X86Mir2Lir::FlushIns(RegLocation* ArgLocs, RegLocation rl_method) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002359 if (!cu_->target64) return Mir2Lir::FlushIns(ArgLocs, rl_method);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002360 /*
2361 * Dummy up a RegLocation for the incoming Method*
2362 * It will attempt to keep kArg0 live (or copy it to home location
2363 * if promoted).
2364 */
2365
2366 RegLocation rl_src = rl_method;
2367 rl_src.location = kLocPhysReg;
Andreas Gampeccc60262014-07-04 18:02:38 -07002368 rl_src.reg = TargetReg(kArg0, kRef);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002369 rl_src.home = false;
2370 MarkLive(rl_src);
2371 StoreValue(rl_method, rl_src);
2372 // If Method* has been promoted, explicitly flush
2373 if (rl_method.location == kLocPhysReg) {
Andreas Gampeccc60262014-07-04 18:02:38 -07002374 StoreRefDisp(rs_rX86_SP, 0, As32BitReg(TargetReg(kArg0, kRef)), kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002375 }
2376
2377 if (cu_->num_ins == 0) {
2378 return;
2379 }
2380
2381 int start_vreg = cu_->num_dalvik_registers - cu_->num_ins;
2382 /*
2383 * Copy incoming arguments to their proper home locations.
2384 * NOTE: an older version of dx had an issue in which
2385 * it would reuse static method argument registers.
2386 * This could result in the same Dalvik virtual register
2387 * being promoted to both core and fp regs. To account for this,
2388 * we only copy to the corresponding promoted physical register
2389 * if it matches the type of the SSA name for the incoming
2390 * argument. It is also possible that long and double arguments
2391 * end up half-promoted. In those cases, we must flush the promoted
2392 * half to memory as well.
2393 */
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002394 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002395 for (int i = 0; i < cu_->num_ins; i++) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002396 // get reg corresponding to input
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002397 RegStorage reg = GetArgMappingToPhysicalReg(i);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002398
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002399 RegLocation* t_loc = &ArgLocs[i];
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002400 if (reg.Valid()) {
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002401 // If arriving in register.
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002402
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002403 // We have already updated the arg location with promoted info
2404 // so we can be based on it.
2405 if (t_loc->location == kLocPhysReg) {
2406 // Just copy it.
2407 OpRegCopy(t_loc->reg, reg);
2408 } else {
2409 // Needs flush.
2410 if (t_loc->ref) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002411 StoreRefDisp(rs_rX86_SP, SRegOffset(start_vreg + i), reg, kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002412 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002413 StoreBaseDisp(rs_rX86_SP, SRegOffset(start_vreg + i), reg, t_loc->wide ? k64 : k32,
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002414 kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002415 }
2416 }
2417 } else {
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002418 // If arriving in frame & promoted.
2419 if (t_loc->location == kLocPhysReg) {
2420 if (t_loc->ref) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002421 LoadRefDisp(rs_rX86_SP, SRegOffset(start_vreg + i), t_loc->reg, kNotVolatile);
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002422 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002423 LoadBaseDisp(rs_rX86_SP, SRegOffset(start_vreg + i), t_loc->reg,
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002424 t_loc->wide ? k64 : k32, kNotVolatile);
2425 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002426 }
Dmitry Petrochenko4d5d7942014-06-27 12:25:01 +07002427 }
2428 if (t_loc->wide) {
2429 // Increment i to skip the next one.
2430 i++;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002431 }
2432 }
2433}
2434
2435/*
2436 * Load up to 5 arguments, the first three of which will be in
2437 * kArg1 .. kArg3. On entry kArg0 contains the current method pointer,
2438 * and as part of the load sequence, it must be replaced with
2439 * the target method pointer. Note, this may also be called
2440 * for "range" variants if the number of arguments is 5 or fewer.
2441 */
2442int X86Mir2Lir::GenDalvikArgsNoRange(CallInfo* info,
2443 int call_state, LIR** pcrLabel, NextCallInsn next_call_insn,
2444 const MethodReference& target_method,
2445 uint32_t vtable_idx, uintptr_t direct_code,
2446 uintptr_t direct_method, InvokeType type, bool skip_this) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002447 if (!cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002448 return Mir2Lir::GenDalvikArgsNoRange(info,
2449 call_state, pcrLabel, next_call_insn,
2450 target_method,
2451 vtable_idx, direct_code,
2452 direct_method, type, skip_this);
2453 }
2454 return GenDalvikArgsRange(info,
2455 call_state, pcrLabel, next_call_insn,
2456 target_method,
2457 vtable_idx, direct_code,
2458 direct_method, type, skip_this);
2459}
2460
2461/*
2462 * May have 0+ arguments (also used for jumbo). Note that
2463 * source virtual registers may be in physical registers, so may
2464 * need to be flushed to home location before copying. This
2465 * applies to arg3 and above (see below).
2466 *
2467 * Two general strategies:
2468 * If < 20 arguments
2469 * Pass args 3-18 using vldm/vstm block copy
2470 * Pass arg0, arg1 & arg2 in kArg1-kArg3
2471 * If 20+ arguments
2472 * Pass args arg19+ using memcpy block copy
2473 * Pass arg0, arg1 & arg2 in kArg1-kArg3
2474 *
2475 */
2476int X86Mir2Lir::GenDalvikArgsRange(CallInfo* info, int call_state,
2477 LIR** pcrLabel, NextCallInsn next_call_insn,
2478 const MethodReference& target_method,
2479 uint32_t vtable_idx, uintptr_t direct_code, uintptr_t direct_method,
2480 InvokeType type, bool skip_this) {
Elena Sayapinadd644502014-07-01 18:39:52 +07002481 if (!cu_->target64) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002482 return Mir2Lir::GenDalvikArgsRange(info, call_state,
2483 pcrLabel, next_call_insn,
2484 target_method,
2485 vtable_idx, direct_code, direct_method,
2486 type, skip_this);
2487 }
2488
2489 /* If no arguments, just return */
2490 if (info->num_arg_words == 0)
2491 return call_state;
2492
2493 const int start_index = skip_this ? 1 : 0;
2494
Chao-ying Fua77ee512014-07-01 17:43:41 -07002495 InToRegStorageX86_64Mapper mapper(this);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002496 InToRegStorageMapping in_to_reg_storage_mapping;
2497 in_to_reg_storage_mapping.Initialize(info->args, info->num_arg_words, &mapper);
2498 const int last_mapped_in = in_to_reg_storage_mapping.GetMaxMappedIn();
2499 const int size_of_the_last_mapped = last_mapped_in == -1 ? 1 :
Serguei Katkov8e3acdd2014-07-15 12:01:00 +07002500 info->args[last_mapped_in].wide ? 2 : 1;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002501 int regs_left_to_pass_via_stack = info->num_arg_words - (last_mapped_in + size_of_the_last_mapped);
2502
2503 // Fisrt of all, check whether it make sense to use bulk copying
2504 // Optimization is aplicable only for range case
2505 // TODO: make a constant instead of 2
2506 if (info->is_range && regs_left_to_pass_via_stack >= 2) {
2507 // Scan the rest of the args - if in phys_reg flush to memory
2508 for (int next_arg = last_mapped_in + size_of_the_last_mapped; next_arg < info->num_arg_words;) {
2509 RegLocation loc = info->args[next_arg];
2510 if (loc.wide) {
2511 loc = UpdateLocWide(loc);
2512 if (loc.location == kLocPhysReg) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002513 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002514 StoreBaseDisp(rs_rX86_SP, SRegOffset(loc.s_reg_low), loc.reg, k64, kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002515 }
2516 next_arg += 2;
2517 } else {
2518 loc = UpdateLoc(loc);
2519 if (loc.location == kLocPhysReg) {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002520 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002521 StoreBaseDisp(rs_rX86_SP, SRegOffset(loc.s_reg_low), loc.reg, k32, kNotVolatile);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002522 }
2523 next_arg++;
2524 }
2525 }
2526
2527 // Logic below assumes that Method pointer is at offset zero from SP.
2528 DCHECK_EQ(VRegOffset(static_cast<int>(kVRegMethodPtrBaseReg)), 0);
2529
2530 // The rest can be copied together
2531 int start_offset = SRegOffset(info->args[last_mapped_in + size_of_the_last_mapped].s_reg_low);
Andreas Gampeccc60262014-07-04 18:02:38 -07002532 int outs_offset = StackVisitor::GetOutVROffset(last_mapped_in + size_of_the_last_mapped,
2533 cu_->instruction_set);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002534
2535 int current_src_offset = start_offset;
2536 int current_dest_offset = outs_offset;
2537
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002538 // Only davik regs are accessed in this loop; no next_call_insn() calls.
2539 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002540 while (regs_left_to_pass_via_stack > 0) {
2541 // This is based on the knowledge that the stack itself is 16-byte aligned.
2542 bool src_is_16b_aligned = (current_src_offset & 0xF) == 0;
2543 bool dest_is_16b_aligned = (current_dest_offset & 0xF) == 0;
2544 size_t bytes_to_move;
2545
2546 /*
2547 * The amount to move defaults to 32-bit. If there are 4 registers left to move, then do a
2548 * a 128-bit move because we won't get the chance to try to aligned. If there are more than
2549 * 4 registers left to move, consider doing a 128-bit only if either src or dest are aligned.
2550 * We do this because we could potentially do a smaller move to align.
2551 */
2552 if (regs_left_to_pass_via_stack == 4 ||
2553 (regs_left_to_pass_via_stack > 4 && (src_is_16b_aligned || dest_is_16b_aligned))) {
2554 // Moving 128-bits via xmm register.
2555 bytes_to_move = sizeof(uint32_t) * 4;
2556
2557 // Allocate a free xmm temp. Since we are working through the calling sequence,
2558 // we expect to have an xmm temporary available. AllocTempDouble will abort if
2559 // there are no free registers.
2560 RegStorage temp = AllocTempDouble();
2561
2562 LIR* ld1 = nullptr;
2563 LIR* ld2 = nullptr;
2564 LIR* st1 = nullptr;
2565 LIR* st2 = nullptr;
2566
2567 /*
2568 * The logic is similar for both loads and stores. If we have 16-byte alignment,
2569 * do an aligned move. If we have 8-byte alignment, then do the move in two
2570 * parts. This approach prevents possible cache line splits. Finally, fall back
2571 * to doing an unaligned move. In most cases we likely won't split the cache
2572 * line but we cannot prove it and thus take a conservative approach.
2573 */
2574 bool src_is_8b_aligned = (current_src_offset & 0x7) == 0;
2575 bool dest_is_8b_aligned = (current_dest_offset & 0x7) == 0;
2576
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002577 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002578 if (src_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002579 ld1 = OpMovRegMem(temp, rs_rX86_SP, current_src_offset, kMovA128FP);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002580 } else if (src_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002581 ld1 = OpMovRegMem(temp, rs_rX86_SP, current_src_offset, kMovLo128FP);
2582 ld2 = OpMovRegMem(temp, rs_rX86_SP, current_src_offset + (bytes_to_move >> 1),
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002583 kMovHi128FP);
2584 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002585 ld1 = OpMovRegMem(temp, rs_rX86_SP, current_src_offset, kMovU128FP);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002586 }
2587
2588 if (dest_is_16b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002589 st1 = OpMovMemReg(rs_rX86_SP, current_dest_offset, temp, kMovA128FP);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002590 } else if (dest_is_8b_aligned) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002591 st1 = OpMovMemReg(rs_rX86_SP, current_dest_offset, temp, kMovLo128FP);
2592 st2 = OpMovMemReg(rs_rX86_SP, current_dest_offset + (bytes_to_move >> 1),
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002593 temp, kMovHi128FP);
2594 } else {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002595 st1 = OpMovMemReg(rs_rX86_SP, current_dest_offset, temp, kMovU128FP);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002596 }
2597
2598 // TODO If we could keep track of aliasing information for memory accesses that are wider
2599 // than 64-bit, we wouldn't need to set up a barrier.
2600 if (ld1 != nullptr) {
2601 if (ld2 != nullptr) {
2602 // For 64-bit load we can actually set up the aliasing information.
2603 AnnotateDalvikRegAccess(ld1, current_src_offset >> 2, true, true);
2604 AnnotateDalvikRegAccess(ld2, (current_src_offset + (bytes_to_move >> 1)) >> 2, true, true);
2605 } else {
2606 // Set barrier for 128-bit load.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002607 ld1->u.m.def_mask = &kEncodeAll;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002608 }
2609 }
2610 if (st1 != nullptr) {
2611 if (st2 != nullptr) {
2612 // For 64-bit store we can actually set up the aliasing information.
2613 AnnotateDalvikRegAccess(st1, current_dest_offset >> 2, false, true);
2614 AnnotateDalvikRegAccess(st2, (current_dest_offset + (bytes_to_move >> 1)) >> 2, false, true);
2615 } else {
2616 // Set barrier for 128-bit store.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002617 st1->u.m.def_mask = &kEncodeAll;
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002618 }
2619 }
2620
2621 // Free the temporary used for the data movement.
2622 FreeTemp(temp);
2623 } else {
2624 // Moving 32-bits via general purpose register.
2625 bytes_to_move = sizeof(uint32_t);
2626
2627 // Instead of allocating a new temp, simply reuse one of the registers being used
2628 // for argument passing.
Andreas Gampeccc60262014-07-04 18:02:38 -07002629 RegStorage temp = TargetReg(kArg3, kNotWide);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002630
2631 // Now load the argument VR and store to the outs.
Chao-ying Fua77ee512014-07-01 17:43:41 -07002632 Load32Disp(rs_rX86_SP, current_src_offset, temp);
2633 Store32Disp(rs_rX86_SP, current_dest_offset, temp);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002634 }
2635
2636 current_src_offset += bytes_to_move;
2637 current_dest_offset += bytes_to_move;
2638 regs_left_to_pass_via_stack -= (bytes_to_move >> 2);
2639 }
2640 DCHECK_EQ(regs_left_to_pass_via_stack, 0);
2641 }
2642
2643 // Now handle rest not registers if they are
2644 if (in_to_reg_storage_mapping.IsThereStackMapped()) {
Andreas Gampeccc60262014-07-04 18:02:38 -07002645 RegStorage regSingle = TargetReg(kArg2, kNotWide);
2646 RegStorage regWide = TargetReg(kArg3, kWide);
Chao-ying Fub6564c12014-06-24 13:24:36 -07002647 for (int i = start_index;
2648 i < last_mapped_in + size_of_the_last_mapped + regs_left_to_pass_via_stack; i++) {
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002649 RegLocation rl_arg = info->args[i];
2650 rl_arg = UpdateRawLoc(rl_arg);
2651 RegStorage reg = in_to_reg_storage_mapping.Get(i);
2652 if (!reg.Valid()) {
2653 int out_offset = StackVisitor::GetOutVROffset(i, cu_->instruction_set);
2654
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002655 {
2656 ScopedMemRefType mem_ref_type(this, ResourceMask::kDalvikReg);
2657 if (rl_arg.wide) {
2658 if (rl_arg.location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002659 StoreBaseDisp(rs_rX86_SP, out_offset, rl_arg.reg, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002660 } else {
2661 LoadValueDirectWideFixed(rl_arg, regWide);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002662 StoreBaseDisp(rs_rX86_SP, out_offset, regWide, k64, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002663 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002664 } else {
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002665 if (rl_arg.location == kLocPhysReg) {
Chao-ying Fua77ee512014-07-01 17:43:41 -07002666 StoreBaseDisp(rs_rX86_SP, out_offset, rl_arg.reg, k32, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002667 } else {
2668 LoadValueDirectFixed(rl_arg, regSingle);
Chao-ying Fua77ee512014-07-01 17:43:41 -07002669 StoreBaseDisp(rs_rX86_SP, out_offset, regSingle, k32, kNotVolatile);
Vladimir Marko8dea81c2014-06-06 14:50:36 +01002670 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002671 }
2672 }
2673 call_state = next_call_insn(cu_, info, call_state, target_method,
2674 vtable_idx, direct_code, direct_method, type);
2675 }
Chao-ying Fub6564c12014-06-24 13:24:36 -07002676 if (rl_arg.wide) {
2677 i++;
2678 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002679 }
2680 }
2681
2682 // Finish with mapped registers
2683 for (int i = start_index; i <= last_mapped_in; i++) {
2684 RegLocation rl_arg = info->args[i];
2685 rl_arg = UpdateRawLoc(rl_arg);
2686 RegStorage reg = in_to_reg_storage_mapping.Get(i);
2687 if (reg.Valid()) {
2688 if (rl_arg.wide) {
2689 LoadValueDirectWideFixed(rl_arg, reg);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002690 } else {
2691 LoadValueDirectFixed(rl_arg, reg);
2692 }
2693 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
2694 direct_code, direct_method, type);
2695 }
Chao-ying Fub6564c12014-06-24 13:24:36 -07002696 if (rl_arg.wide) {
2697 i++;
2698 }
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002699 }
2700
2701 call_state = next_call_insn(cu_, info, call_state, target_method, vtable_idx,
2702 direct_code, direct_method, type);
2703 if (pcrLabel) {
Dave Allison69dfe512014-07-11 17:11:58 +00002704 if (!cu_->compiler_driver->GetCompilerOptions().GetImplicitNullChecks()) {
Andreas Gampeccc60262014-07-04 18:02:38 -07002705 *pcrLabel = GenExplicitNullCheck(TargetReg(kArg1, kRef), info->opt_flags);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002706 } else {
2707 *pcrLabel = nullptr;
2708 // In lieu of generating a check for kArg1 being null, we need to
2709 // perform a load when doing implicit checks.
2710 RegStorage tmp = AllocTemp();
Andreas Gampeccc60262014-07-04 18:02:38 -07002711 Load32Disp(TargetReg(kArg1, kRef), 0, tmp);
Dmitry Petrochenko58994cd2014-05-17 01:02:18 +07002712 MarkPossibleNullPointerException(info->opt_flags);
2713 FreeTemp(tmp);
2714 }
2715 }
2716 return call_state;
2717}
2718
Brian Carlstrom7934ac22013-07-26 10:54:15 -07002719} // namespace art