blob: f9b58b17af7a885e9b10c55d8e31248dcd9781c6 [file] [log] [blame]
Brian Carlstrom7940e442013-07-12 13:46:57 -07001/*
2 * Copyright (C) 2012 The Android Open Source Project
3 *
4 * Licensed under the Apache License, Version 2.0 (the "License");
5 * you may not use this file except in compliance with the License.
6 * You may obtain a copy of the License at
7 *
8 * http://www.apache.org/licenses/LICENSE-2.0
9 *
10 * Unless required by applicable law or agreed to in writing, software
11 * distributed under the License is distributed on an "AS IS" BASIS,
12 * WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
13 * See the License for the specific language governing permissions and
14 * limitations under the License.
15 */
16
Brian Carlstromfc0e3212013-07-17 14:40:12 -070017#ifndef ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
18#define ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_
Brian Carlstrom7940e442013-07-12 13:46:57 -070019
Mathieu Chartierb666f482015-02-18 14:33:14 -080020#include "base/arena_allocator.h"
21#include "base/arena_containers.h"
22#include "base/arena_object.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070023#include "compiled_method.h"
24#include "dex/compiler_enums.h"
Andreas Gampe0b9203e2015-01-22 20:39:27 -080025#include "dex/dex_flags.h"
26#include "dex/dex_types.h"
Andreas Gampe4b537a82014-06-30 22:24:53 -070027#include "dex/reg_location.h"
Bill Buzbee00e1ec62014-02-27 23:44:13 +000028#include "dex/reg_storage.h"
Vladimir Marko8dea81c2014-06-06 14:50:36 +010029#include "dex/quick/resource_mask.h"
Andreas Gampe98430592014-07-27 19:44:50 -070030#include "entrypoints/quick/quick_entrypoints_enum.h"
Ian Rogersd582fa42014-11-05 23:46:43 -080031#include "invoke_type.h"
32#include "leb128.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070033#include "safe_map.h"
Vladimir Marko089142c2014-06-05 10:57:05 +010034#include "utils/array_ref.h"
Vladimir Marko20f85592015-03-19 10:07:02 +000035#include "utils/dex_cache_arrays_layout.h"
Nicolas Geoffrayf12feb82014-07-17 18:32:41 +010036#include "utils/stack_checks.h"
Brian Carlstrom7940e442013-07-12 13:46:57 -070037
38namespace art {
39
40// Set to 1 to measure cost of suspend check.
41#define NO_SUSPEND 0
42
43#define IS_BINARY_OP (1ULL << kIsBinaryOp)
44#define IS_BRANCH (1ULL << kIsBranch)
45#define IS_IT (1ULL << kIsIT)
Serban Constantinescu63999682014-07-15 17:44:21 +010046#define IS_MOVE (1ULL << kIsMoveOp)
Brian Carlstrom7940e442013-07-12 13:46:57 -070047#define IS_LOAD (1ULL << kMemLoad)
48#define IS_QUAD_OP (1ULL << kIsQuadOp)
49#define IS_QUIN_OP (1ULL << kIsQuinOp)
50#define IS_SEXTUPLE_OP (1ULL << kIsSextupleOp)
51#define IS_STORE (1ULL << kMemStore)
52#define IS_TERTIARY_OP (1ULL << kIsTertiaryOp)
53#define IS_UNARY_OP (1ULL << kIsUnaryOp)
Serban Constantinescu63999682014-07-15 17:44:21 +010054#define IS_VOLATILE (1ULL << kMemVolatile)
Brian Carlstrom7940e442013-07-12 13:46:57 -070055#define NEEDS_FIXUP (1ULL << kPCRelFixup)
56#define NO_OPERAND (1ULL << kNoOperand)
57#define REG_DEF0 (1ULL << kRegDef0)
58#define REG_DEF1 (1ULL << kRegDef1)
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -080059#define REG_DEF2 (1ULL << kRegDef2)
Brian Carlstrom7940e442013-07-12 13:46:57 -070060#define REG_DEFA (1ULL << kRegDefA)
61#define REG_DEFD (1ULL << kRegDefD)
62#define REG_DEF_FPCS_LIST0 (1ULL << kRegDefFPCSList0)
63#define REG_DEF_FPCS_LIST2 (1ULL << kRegDefFPCSList2)
64#define REG_DEF_LIST0 (1ULL << kRegDefList0)
65#define REG_DEF_LIST1 (1ULL << kRegDefList1)
66#define REG_DEF_LR (1ULL << kRegDefLR)
67#define REG_DEF_SP (1ULL << kRegDefSP)
68#define REG_USE0 (1ULL << kRegUse0)
69#define REG_USE1 (1ULL << kRegUse1)
70#define REG_USE2 (1ULL << kRegUse2)
71#define REG_USE3 (1ULL << kRegUse3)
72#define REG_USE4 (1ULL << kRegUse4)
73#define REG_USEA (1ULL << kRegUseA)
74#define REG_USEC (1ULL << kRegUseC)
75#define REG_USED (1ULL << kRegUseD)
Vladimir Marko70b797d2013-12-03 15:25:24 +000076#define REG_USEB (1ULL << kRegUseB)
Brian Carlstrom7940e442013-07-12 13:46:57 -070077#define REG_USE_FPCS_LIST0 (1ULL << kRegUseFPCSList0)
78#define REG_USE_FPCS_LIST2 (1ULL << kRegUseFPCSList2)
79#define REG_USE_LIST0 (1ULL << kRegUseList0)
80#define REG_USE_LIST1 (1ULL << kRegUseList1)
81#define REG_USE_LR (1ULL << kRegUseLR)
82#define REG_USE_PC (1ULL << kRegUsePC)
83#define REG_USE_SP (1ULL << kRegUseSP)
84#define SETS_CCODES (1ULL << kSetsCCodes)
85#define USES_CCODES (1ULL << kUsesCCodes)
Serguei Katkove90501d2014-03-12 15:56:54 +070086#define USE_FP_STACK (1ULL << kUseFpStack)
buzbee9da5c102014-03-28 12:59:18 -070087#define REG_USE_LO (1ULL << kUseLo)
88#define REG_USE_HI (1ULL << kUseHi)
89#define REG_DEF_LO (1ULL << kDefLo)
90#define REG_DEF_HI (1ULL << kDefHi)
Serban Constantinescu63999682014-07-15 17:44:21 +010091#define SCALED_OFFSET_X0 (1ULL << kMemScaledx0)
92#define SCALED_OFFSET_X2 (1ULL << kMemScaledx2)
93#define SCALED_OFFSET_X4 (1ULL << kMemScaledx4)
94
95// Special load/stores
96#define IS_LOADX (IS_LOAD | IS_VOLATILE)
97#define IS_LOAD_OFF (IS_LOAD | SCALED_OFFSET_X0)
98#define IS_LOAD_OFF2 (IS_LOAD | SCALED_OFFSET_X2)
99#define IS_LOAD_OFF4 (IS_LOAD | SCALED_OFFSET_X4)
100
101#define IS_STOREX (IS_STORE | IS_VOLATILE)
102#define IS_STORE_OFF (IS_STORE | SCALED_OFFSET_X0)
103#define IS_STORE_OFF2 (IS_STORE | SCALED_OFFSET_X2)
104#define IS_STORE_OFF4 (IS_STORE | SCALED_OFFSET_X4)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700105
106// Common combo register usage patterns.
107#define REG_DEF01 (REG_DEF0 | REG_DEF1)
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100108#define REG_DEF012 (REG_DEF0 | REG_DEF1 | REG_DEF2)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700109#define REG_DEF01_USE2 (REG_DEF0 | REG_DEF1 | REG_USE2)
110#define REG_DEF0_USE01 (REG_DEF0 | REG_USE01)
111#define REG_DEF0_USE0 (REG_DEF0 | REG_USE0)
112#define REG_DEF0_USE12 (REG_DEF0 | REG_USE12)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000113#define REG_DEF0_USE123 (REG_DEF0 | REG_USE123)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700114#define REG_DEF0_USE1 (REG_DEF0 | REG_USE1)
115#define REG_DEF0_USE2 (REG_DEF0 | REG_USE2)
116#define REG_DEFAD_USEAD (REG_DEFAD_USEA | REG_USED)
117#define REG_DEFAD_USEA (REG_DEFA_USEA | REG_DEFD)
118#define REG_DEFA_USEA (REG_DEFA | REG_USEA)
119#define REG_USE012 (REG_USE01 | REG_USE2)
120#define REG_USE014 (REG_USE01 | REG_USE4)
121#define REG_USE01 (REG_USE0 | REG_USE1)
122#define REG_USE02 (REG_USE0 | REG_USE2)
123#define REG_USE12 (REG_USE1 | REG_USE2)
124#define REG_USE23 (REG_USE2 | REG_USE3)
Vladimir Marko3e5af822013-11-21 15:01:20 +0000125#define REG_USE123 (REG_USE1 | REG_USE2 | REG_USE3)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700126
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800127/*
128 * Assembly is an iterative process, and usually terminates within
129 * two or three passes. This should be high enough to handle bizarre
130 * cases, but detect an infinite loop bug.
131 */
132#define MAX_ASSEMBLER_RETRIES 50
buzbee695d13a2014-04-19 13:32:20 -0700133
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700134class BasicBlock;
Vladimir Marko767c7522015-03-20 12:47:30 +0000135class BitVector;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700136struct CallInfo;
137struct CompilationUnit;
Vladimir Marko5816ed42013-11-27 17:04:20 +0000138struct InlineMethod;
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700139class MIR;
buzbeeb48819d2013-09-14 16:15:25 -0700140struct LIR;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700141struct RegisterInfo;
Vladimir Marko5c96e6b2013-11-14 15:34:17 +0000142class DexFileMethodInliner;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700143class MIRGraph;
Vladimir Markof4da6752014-08-01 19:04:18 +0100144class MirMethodLoweringInfo;
Vladimir Marko34773072015-04-07 09:56:48 +0100145class MirSFieldLoweringInfo;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700146
147typedef int (*NextCallInsn)(CompilationUnit*, CallInfo*, int,
148 const MethodReference& target_method,
149 uint32_t method_idx, uintptr_t direct_code,
150 uintptr_t direct_method, InvokeType type);
151
Vladimir Marko80b96d12015-02-19 15:50:28 +0000152typedef ArenaVector<uint8_t> CodeBuffer;
Andreas Gampe0b9203e2015-01-22 20:39:27 -0800153typedef uint32_t CodeOffset; // Native code offset in bytes.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700154
buzbeeb48819d2013-09-14 16:15:25 -0700155struct UseDefMasks {
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100156 const ResourceMask* use_mask; // Resource mask for use.
157 const ResourceMask* def_mask; // Resource mask for def.
buzbeeb48819d2013-09-14 16:15:25 -0700158};
159
160struct AssemblyInfo {
161 LIR* pcrel_next; // Chain of LIR nodes needing pc relative fixups.
buzbeeb48819d2013-09-14 16:15:25 -0700162};
Brian Carlstrom7940e442013-07-12 13:46:57 -0700163
164struct LIR {
buzbee0d829482013-10-11 15:24:55 -0700165 CodeOffset offset; // Offset of this instruction.
166 NarrowDexOffset dalvik_offset; // Offset of Dalvik opcode in code units (16-bit words).
buzbeeb48819d2013-09-14 16:15:25 -0700167 int16_t opcode;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700168 LIR* next;
169 LIR* prev;
170 LIR* target;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700171 struct {
buzbeeb48819d2013-09-14 16:15:25 -0700172 unsigned int alias_info:17; // For Dalvik register disambiguation.
173 bool is_nop:1; // LIR is optimized away.
174 unsigned int size:4; // Note: size of encoded instruction is in bytes.
175 bool use_def_invalid:1; // If true, masks should not be used.
176 unsigned int generation:1; // Used to track visitation state during fixup pass.
177 unsigned int fixup:8; // Fixup kind.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700178 } flags;
buzbeeb48819d2013-09-14 16:15:25 -0700179 union {
buzbee0d829482013-10-11 15:24:55 -0700180 UseDefMasks m; // Use & Def masks used during optimization.
Vladimir Marko306f0172014-01-07 18:21:20 +0000181 AssemblyInfo a; // Instruction info used during assembly phase.
buzbeeb48819d2013-09-14 16:15:25 -0700182 } u;
buzbee0d829482013-10-11 15:24:55 -0700183 int32_t operands[5]; // [0..4] = [dest, src1, src2, extra, extra2].
Brian Carlstrom7940e442013-07-12 13:46:57 -0700184};
185
Brian Carlstrom7940e442013-07-12 13:46:57 -0700186// Utility macros to traverse the LIR list.
187#define NEXT_LIR(lir) (lir->next)
188#define PREV_LIR(lir) (lir->prev)
189
190// Defines for alias_info (tracks Dalvik register references).
191#define DECODE_ALIAS_INFO_REG(X) (X & 0xffff)
buzbeeb48819d2013-09-14 16:15:25 -0700192#define DECODE_ALIAS_INFO_WIDE_FLAG (0x10000)
Brian Carlstrom7940e442013-07-12 13:46:57 -0700193#define DECODE_ALIAS_INFO_WIDE(X) ((X & DECODE_ALIAS_INFO_WIDE_FLAG) ? 1 : 0)
194#define ENCODE_ALIAS_INFO(REG, ISWIDE) (REG | (ISWIDE ? DECODE_ALIAS_INFO_WIDE_FLAG : 0))
195
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -0800196#define ENCODE_REG_PAIR(low_reg, high_reg) ((low_reg & 0xff) | ((high_reg & 0xff) << 8))
197#define DECODE_REG_PAIR(both_regs, low_reg, high_reg) \
198 do { \
199 low_reg = both_regs & 0xff; \
200 high_reg = (both_regs >> 8) & 0xff; \
201 } while (false)
202
buzbeeb5860fb2014-06-21 15:31:01 -0700203// Mask to denote sreg as the start of a 64-bit item. Must not interfere with low 16 bits.
204#define STARTING_WIDE_SREG 0x10000
buzbeec729a6b2013-09-14 16:04:31 -0700205
Andreas Gampe9c462082015-01-27 14:31:40 -0800206class Mir2Lir {
Brian Carlstrom7940e442013-07-12 13:46:57 -0700207 public:
Andreas Gampe4b537a82014-06-30 22:24:53 -0700208 static constexpr bool kFailOnSizeError = true && kIsDebugBuild;
209 static constexpr bool kReportSizeError = true && kIsDebugBuild;
210
Andreas Gampe48971b32014-08-06 10:09:01 -0700211 // TODO: If necessary, this could be made target-dependent.
212 static constexpr uint16_t kSmallSwitchThreshold = 5;
213
buzbee0d829482013-10-11 15:24:55 -0700214 /*
215 * Auxiliary information describing the location of data embedded in the Dalvik
216 * byte code stream.
217 */
218 struct EmbeddedData {
219 CodeOffset offset; // Code offset of data block.
220 const uint16_t* table; // Original dex data.
221 DexOffset vaddr; // Dalvik offset of parent opcode.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700222 };
223
buzbee0d829482013-10-11 15:24:55 -0700224 struct FillArrayData : EmbeddedData {
225 int32_t size;
226 };
227
228 struct SwitchTable : EmbeddedData {
229 LIR* anchor; // Reference instruction for relative offsets.
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800230 MIR* switch_mir; // The switch mir.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700231 };
232
233 /* Static register use counts */
234 struct RefCounts {
235 int count;
236 int s_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700237 };
238
239 /*
buzbee091cc402014-03-31 10:14:40 -0700240 * Data structure tracking the mapping detween a Dalvik value (32 or 64 bits)
241 * and native register storage. The primary purpose is to reuse previuosly
242 * loaded values, if possible, and otherwise to keep the value in register
243 * storage as long as possible.
244 *
245 * NOTE 1: wide_value refers to the width of the Dalvik value contained in
246 * this register (or pair). For example, a 64-bit register containing a 32-bit
247 * Dalvik value would have wide_value==false even though the storage container itself
248 * is wide. Similarly, a 32-bit register containing half of a 64-bit Dalvik value
249 * would have wide_value==true (and additionally would have its partner field set to the
250 * other half whose wide_value field would also be true.
251 *
252 * NOTE 2: In the case of a register pair, you can determine which of the partners
253 * is the low half by looking at the s_reg names. The high s_reg will equal low_sreg + 1.
254 *
255 * NOTE 3: In the case of a 64-bit register holding a Dalvik wide value, wide_value
256 * will be true and partner==self. s_reg refers to the low-order word of the Dalvik
257 * value, and the s_reg of the high word is implied (s_reg + 1).
258 *
259 * NOTE 4: The reg and is_temp fields should always be correct. If is_temp is false no
260 * other fields have meaning. [perhaps not true, wide should work for promoted regs?]
261 * If is_temp==true and live==false, no other fields have
262 * meaning. If is_temp==true and live==true, wide_value, partner, dirty, s_reg, def_start
263 * and def_end describe the relationship between the temp register/register pair and
264 * the Dalvik value[s] described by s_reg/s_reg+1.
265 *
266 * The fields used_storage, master_storage and storage_mask are used to track allocation
267 * in light of potential aliasing. For example, consider Arm's d2, which overlaps s4 & s5.
268 * d2's storage mask would be 0x00000003, the two low-order bits denoting 64 bits of
269 * storage use. For s4, it would be 0x0000001; for s5 0x00000002. These values should not
270 * change once initialized. The "used_storage" field tracks current allocation status.
271 * Although each record contains this field, only the field from the largest member of
272 * an aliased group is used. In our case, it would be d2's. The master_storage pointer
273 * of d2, s4 and s5 would all point to d2's used_storage field. Each bit in a used_storage
274 * represents 32 bits of storage. d2's used_storage would be initialized to 0xfffffffc.
275 * Then, if we wanted to determine whether s4 could be allocated, we would "and"
276 * s4's storage_mask with s4's *master_storage. If the result is zero, s4 is free and
277 * to allocate: *master_storage |= storage_mask. To free, *master_storage &= ~storage_mask.
278 *
279 * For an X86 vector register example, storage_mask would be:
280 * 0x00000001 for 32-bit view of xmm1
281 * 0x00000003 for 64-bit view of xmm1
282 * 0x0000000f for 128-bit view of xmm1
283 * 0x000000ff for 256-bit view of ymm1 // future expansion, if needed
284 * 0x0000ffff for 512-bit view of ymm1 // future expansion, if needed
285 * 0xffffffff for 1024-bit view of ymm1 // future expansion, if needed
286 *
buzbee30adc732014-05-09 15:10:18 -0700287 * The "liveness" of a register is handled in a similar way. The liveness_ storage is
288 * held in the widest member of an aliased set. Note, though, that for a temp register to
289 * reused as live, it must both be marked live and the associated SReg() must match the
290 * desired s_reg. This gets a little complicated when dealing with aliased registers. All
291 * members of an aliased set will share the same liveness flags, but each will individually
292 * maintain s_reg_. In this way we can know that at least one member of an
293 * aliased set is live, but will only fully match on the appropriate alias view. For example,
294 * if Arm d1 is live as a double and has s_reg_ set to Dalvik v8 (which also implies v9
295 * because it is wide), its aliases s2 and s3 will show as live, but will have
296 * s_reg_ == INVALID_SREG. An attempt to later AllocLiveReg() of v9 with a single-precision
297 * view will fail because although s3's liveness bit is set, its s_reg_ will not match v9.
298 * This will cause all members of the aliased set to be clobbered and AllocLiveReg() will
299 * report that v9 is currently not live as a single (which is what we want).
300 *
buzbee091cc402014-03-31 10:14:40 -0700301 * NOTE: the x86 usage is still somewhat in flux. There are competing notions of how
302 * to treat xmm registers:
303 * 1. Treat them all as 128-bits wide, but denote how much data used via bytes field.
304 * o This more closely matches reality, but means you'd need to be able to get
305 * to the associated RegisterInfo struct to figure out how it's being used.
306 * o This is how 64-bit core registers will be used - always 64 bits, but the
307 * "bytes" field will be 4 for 32-bit usage and 8 for 64-bit usage.
308 * 2. View the xmm registers based on contents.
309 * o A single in a xmm2 register would be k32BitVector, while a double in xmm2 would
310 * be a k64BitVector.
311 * o Note that the two uses above would be considered distinct registers (but with
312 * the aliasing mechanism, we could detect interference).
313 * o This is how aliased double and single float registers will be handled on
314 * Arm and MIPS.
315 * Working plan is, for all targets, to follow mechanism 1 for 64-bit core registers, and
316 * mechanism 2 for aliased float registers and x86 vector registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700317 */
Vladimir Marko080dd412014-11-05 14:54:34 +0000318 class RegisterInfo : public ArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700319 public:
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100320 RegisterInfo(RegStorage r, const ResourceMask& mask = kEncodeAll);
buzbee091cc402014-03-31 10:14:40 -0700321 ~RegisterInfo() {}
buzbee091cc402014-03-31 10:14:40 -0700322
buzbee85089dd2014-05-25 15:10:52 -0700323 static const uint32_t k32SoloStorageMask = 0x00000001;
324 static const uint32_t kLowSingleStorageMask = 0x00000001;
325 static const uint32_t kHighSingleStorageMask = 0x00000002;
326 static const uint32_t k64SoloStorageMask = 0x00000003;
327 static const uint32_t k128SoloStorageMask = 0x0000000f;
328 static const uint32_t k256SoloStorageMask = 0x000000ff;
329 static const uint32_t k512SoloStorageMask = 0x0000ffff;
330 static const uint32_t k1024SoloStorageMask = 0xffffffff;
331
buzbee091cc402014-03-31 10:14:40 -0700332 bool InUse() { return (storage_mask_ & master_->used_storage_) != 0; }
333 void MarkInUse() { master_->used_storage_ |= storage_mask_; }
334 void MarkFree() { master_->used_storage_ &= ~storage_mask_; }
buzbeeba574512014-05-12 15:13:16 -0700335 // No part of the containing storage is live in this view.
336 bool IsDead() { return (master_->liveness_ & storage_mask_) == 0; }
337 // Liveness of this view matches. Note: not equivalent to !IsDead().
buzbee30adc732014-05-09 15:10:18 -0700338 bool IsLive() { return (master_->liveness_ & storage_mask_) == storage_mask_; }
buzbee082833c2014-05-17 23:16:26 -0700339 void MarkLive(int s_reg) {
340 // TODO: Anything useful to assert here?
341 s_reg_ = s_reg;
342 master_->liveness_ |= storage_mask_;
343 }
buzbee30adc732014-05-09 15:10:18 -0700344 void MarkDead() {
buzbee082833c2014-05-17 23:16:26 -0700345 if (SReg() != INVALID_SREG) {
346 s_reg_ = INVALID_SREG;
347 master_->liveness_ &= ~storage_mask_;
348 ResetDefBody();
349 }
buzbee30adc732014-05-09 15:10:18 -0700350 }
buzbee091cc402014-03-31 10:14:40 -0700351 RegStorage GetReg() { return reg_; }
352 void SetReg(RegStorage reg) { reg_ = reg; }
353 bool IsTemp() { return is_temp_; }
354 void SetIsTemp(bool val) { is_temp_ = val; }
355 bool IsWide() { return wide_value_; }
buzbee082833c2014-05-17 23:16:26 -0700356 void SetIsWide(bool val) {
357 wide_value_ = val;
358 if (!val) {
359 // If not wide, reset partner to self.
360 SetPartner(GetReg());
361 }
362 }
buzbee091cc402014-03-31 10:14:40 -0700363 bool IsDirty() { return dirty_; }
364 void SetIsDirty(bool val) { dirty_ = val; }
365 RegStorage Partner() { return partner_; }
366 void SetPartner(RegStorage partner) { partner_ = partner; }
buzbee082833c2014-05-17 23:16:26 -0700367 int SReg() { return (!IsTemp() || IsLive()) ? s_reg_ : INVALID_SREG; }
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100368 const ResourceMask& DefUseMask() { return def_use_mask_; }
369 void SetDefUseMask(const ResourceMask& def_use_mask) { def_use_mask_ = def_use_mask; }
buzbee091cc402014-03-31 10:14:40 -0700370 RegisterInfo* Master() { return master_; }
buzbee30adc732014-05-09 15:10:18 -0700371 void SetMaster(RegisterInfo* master) {
372 master_ = master;
373 if (master != this) {
374 master_->aliased_ = true;
buzbeeba574512014-05-12 15:13:16 -0700375 DCHECK(alias_chain_ == nullptr);
376 alias_chain_ = master_->alias_chain_;
377 master_->alias_chain_ = this;
buzbee30adc732014-05-09 15:10:18 -0700378 }
379 }
380 bool IsAliased() { return aliased_; }
buzbeeba574512014-05-12 15:13:16 -0700381 RegisterInfo* GetAliasChain() { return alias_chain_; }
buzbee091cc402014-03-31 10:14:40 -0700382 uint32_t StorageMask() { return storage_mask_; }
383 void SetStorageMask(uint32_t storage_mask) { storage_mask_ = storage_mask; }
384 LIR* DefStart() { return def_start_; }
385 void SetDefStart(LIR* def_start) { def_start_ = def_start; }
386 LIR* DefEnd() { return def_end_; }
387 void SetDefEnd(LIR* def_end) { def_end_ = def_end; }
388 void ResetDefBody() { def_start_ = def_end_ = nullptr; }
buzbee85089dd2014-05-25 15:10:52 -0700389 // Find member of aliased set matching storage_used; return nullptr if none.
390 RegisterInfo* FindMatchingView(uint32_t storage_used) {
391 RegisterInfo* res = Master();
392 for (; res != nullptr; res = res->GetAliasChain()) {
393 if (res->StorageMask() == storage_used)
394 break;
395 }
396 return res;
397 }
buzbee091cc402014-03-31 10:14:40 -0700398
399 private:
400 RegStorage reg_;
401 bool is_temp_; // Can allocate as temp?
402 bool wide_value_; // Holds a Dalvik wide value (either itself, or part of a pair).
buzbee091cc402014-03-31 10:14:40 -0700403 bool dirty_; // If live, is it dirty?
buzbee30adc732014-05-09 15:10:18 -0700404 bool aliased_; // Is this the master for other aliased RegisterInfo's?
buzbee091cc402014-03-31 10:14:40 -0700405 RegStorage partner_; // If wide_value, other reg of pair or self if 64-bit register.
406 int s_reg_; // Name of live value.
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100407 ResourceMask def_use_mask_; // Resources for this element.
buzbee091cc402014-03-31 10:14:40 -0700408 uint32_t used_storage_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee30adc732014-05-09 15:10:18 -0700409 uint32_t liveness_; // 1 bit per 4 bytes of storage. Unused by aliases.
buzbee091cc402014-03-31 10:14:40 -0700410 RegisterInfo* master_; // Pointer to controlling storage mask.
411 uint32_t storage_mask_; // Track allocation of sub-units.
412 LIR *def_start_; // Starting inst in last def sequence.
413 LIR *def_end_; // Ending inst in last def sequence.
buzbeeba574512014-05-12 15:13:16 -0700414 RegisterInfo* alias_chain_; // Chain of aliased registers.
Brian Carlstrom7940e442013-07-12 13:46:57 -0700415 };
416
Vladimir Marko080dd412014-11-05 14:54:34 +0000417 class RegisterPool : public DeletableArenaObject<kArenaAllocRegAlloc> {
buzbee091cc402014-03-31 10:14:40 -0700418 public:
buzbeeb01bf152014-05-13 15:59:07 -0700419 RegisterPool(Mir2Lir* m2l, ArenaAllocator* arena,
Vladimir Marko089142c2014-06-05 10:57:05 +0100420 const ArrayRef<const RegStorage>& core_regs,
421 const ArrayRef<const RegStorage>& core64_regs,
422 const ArrayRef<const RegStorage>& sp_regs,
423 const ArrayRef<const RegStorage>& dp_regs,
424 const ArrayRef<const RegStorage>& reserved_regs,
425 const ArrayRef<const RegStorage>& reserved64_regs,
426 const ArrayRef<const RegStorage>& core_temps,
427 const ArrayRef<const RegStorage>& core64_temps,
428 const ArrayRef<const RegStorage>& sp_temps,
429 const ArrayRef<const RegStorage>& dp_temps);
buzbee091cc402014-03-31 10:14:40 -0700430 ~RegisterPool() {}
buzbee091cc402014-03-31 10:14:40 -0700431 void ResetNextTemp() {
432 next_core_reg_ = 0;
433 next_sp_reg_ = 0;
434 next_dp_reg_ = 0;
435 }
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100436 ArenaVector<RegisterInfo*> core_regs_;
buzbee091cc402014-03-31 10:14:40 -0700437 int next_core_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100438 ArenaVector<RegisterInfo*> core64_regs_;
buzbeeb01bf152014-05-13 15:59:07 -0700439 int next_core64_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100440 ArenaVector<RegisterInfo*> sp_regs_; // Single precision float.
buzbee091cc402014-03-31 10:14:40 -0700441 int next_sp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100442 ArenaVector<RegisterInfo*> dp_regs_; // Double precision float.
buzbee091cc402014-03-31 10:14:40 -0700443 int next_dp_reg_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100444 ArenaVector<RegisterInfo*>* ref_regs_; // Points to core_regs_ or core64_regs_
buzbeea0cd2d72014-06-01 09:33:49 -0700445 int* next_ref_reg_;
buzbee091cc402014-03-31 10:14:40 -0700446
447 private:
448 Mir2Lir* const m2l_;
449 };
Brian Carlstrom7940e442013-07-12 13:46:57 -0700450
451 struct PromotionMap {
452 RegLocationType core_location:3;
453 uint8_t core_reg;
454 RegLocationType fp_location:3;
buzbeeb5860fb2014-06-21 15:31:01 -0700455 uint8_t fp_reg;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700456 bool first_in_pair;
457 };
458
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800459 //
460 // Slow paths. This object is used generate a sequence of code that is executed in the
461 // slow path. For example, resolving a string or class is slow as it will only be executed
462 // once (after that it is resolved and doesn't need to be done again). We want slow paths
463 // to be placed out-of-line, and not require a (mispredicted, probably) conditional forward
464 // branch over them.
465 //
466 // If you want to create a slow path, declare a class derived from LIRSlowPath and provide
467 // the Compile() function that will be called near the end of the code generated by the
468 // method.
469 //
470 // The basic flow for a slow path is:
471 //
472 // CMP reg, #value
473 // BEQ fromfast
474 // cont:
475 // ...
476 // fast path code
477 // ...
478 // more code
479 // ...
480 // RETURN
481 ///
482 // fromfast:
483 // ...
484 // slow path code
485 // ...
486 // B cont
487 //
488 // So you see we need two labels and two branches. The first branch (called fromfast) is
489 // the conditional branch to the slow path code. The second label (called cont) is used
490 // as an unconditional branch target for getting back to the code after the slow path
491 // has completed.
492 //
493
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700494 class LIRSlowPath : public ArenaObject<kArenaAllocSlowPaths> {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800495 public:
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000496 LIRSlowPath(Mir2Lir* m2l, LIR* fromfast, LIR* cont = nullptr)
Vladimir Marko767c7522015-03-20 12:47:30 +0000497 : m2l_(m2l), cu_(m2l->cu_),
498 current_dex_pc_(m2l->current_dalvik_offset_), current_mir_(m2l->current_mir_),
Vladimir Marko0b40ecf2015-03-20 12:08:03 +0000499 fromfast_(fromfast), cont_(cont) {
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800500 }
501 virtual ~LIRSlowPath() {}
502 virtual void Compile() = 0;
503
Mark Mendelle87f9b52014-04-30 14:13:18 -0400504 LIR *GetContinuationLabel() {
505 return cont_;
506 }
507
508 LIR *GetFromFast() {
509 return fromfast_;
510 }
511
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800512 protected:
Mingyao Yang6ffcfa02014-04-25 11:06:00 -0700513 LIR* GenerateTargetLabel(int opcode = kPseudoTargetLabel);
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800514
515 Mir2Lir* const m2l_;
Andreas Gampe2f244e92014-05-08 03:35:25 -0700516 CompilationUnit* const cu_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800517 const DexOffset current_dex_pc_;
Vladimir Marko767c7522015-03-20 12:47:30 +0000518 MIR* current_mir_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800519 LIR* const fromfast_;
520 LIR* const cont_;
521 };
522
Vladimir Marko6ce3eba2015-02-16 13:05:59 +0000523 class SuspendCheckSlowPath;
524 class SpecialSuspendCheckSlowPath;
525
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100526 // Helper class for changing mem_ref_type_ until the end of current scope. See mem_ref_type_.
527 class ScopedMemRefType {
528 public:
529 ScopedMemRefType(Mir2Lir* m2l, ResourceMask::ResourceBit new_mem_ref_type)
530 : m2l_(m2l),
531 old_mem_ref_type_(m2l->mem_ref_type_) {
532 m2l_->mem_ref_type_ = new_mem_ref_type;
533 }
534
535 ~ScopedMemRefType() {
536 m2l_->mem_ref_type_ = old_mem_ref_type_;
537 }
538
539 private:
540 Mir2Lir* const m2l_;
541 ResourceMask::ResourceBit old_mem_ref_type_;
542
543 DISALLOW_COPY_AND_ASSIGN(ScopedMemRefType);
544 };
545
Brian Carlstrom9b7085a2013-07-18 15:15:21 -0700546 virtual ~Mir2Lir() {}
Brian Carlstrom7940e442013-07-12 13:46:57 -0700547
Serban Constantinescu63999682014-07-15 17:44:21 +0100548 /**
549 * @brief Decodes the LIR offset.
550 * @return Returns the scaled offset of LIR.
551 */
552 virtual size_t GetInstructionOffset(LIR* lir);
553
Brian Carlstrom7940e442013-07-12 13:46:57 -0700554 int32_t s4FromSwitchData(const void* switch_data) {
555 return *reinterpret_cast<const int32_t*>(switch_data);
556 }
557
buzbee091cc402014-03-31 10:14:40 -0700558 /*
559 * TODO: this is a trace JIT vestige, and its use should be reconsidered. At the time
560 * it was introduced, it was intended to be a quick best guess of type without having to
561 * take the time to do type analysis. Currently, though, we have a much better idea of
562 * the types of Dalvik virtual registers. Instead of using this for a best guess, why not
563 * just use our knowledge of type to select the most appropriate register class?
564 */
565 RegisterClass RegClassBySize(OpSize size) {
buzbeea0cd2d72014-06-01 09:33:49 -0700566 if (size == kReference) {
567 return kRefReg;
568 } else {
569 return (size == kUnsignedHalf || size == kSignedHalf || size == kUnsignedByte ||
570 size == kSignedByte) ? kCoreReg : kAnyReg;
571 }
Brian Carlstrom7940e442013-07-12 13:46:57 -0700572 }
573
574 size_t CodeBufferSizeInBytes() {
575 return code_buffer_.size() / sizeof(code_buffer_[0]);
576 }
577
Vladimir Marko306f0172014-01-07 18:21:20 +0000578 static bool IsPseudoLirOp(int opcode) {
buzbee409fe942013-10-11 10:49:56 -0700579 return (opcode < 0);
580 }
581
buzbee0d829482013-10-11 15:24:55 -0700582 /*
583 * LIR operands are 32-bit integers. Sometimes, (especially for managing
584 * instructions which require PC-relative fixups), we need the operands to carry
585 * pointers. To do this, we assign these pointers an index in pointer_storage_, and
586 * hold that index in the operand array.
587 * TUNING: If use of these utilities becomes more common on 32-bit builds, it
588 * may be worth conditionally-compiling a set of identity functions here.
589 */
Vladimir Markof6737f72015-03-23 17:05:14 +0000590 template <typename T>
591 uint32_t WrapPointer(const T* pointer) {
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100592 uint32_t res = pointer_storage_.size();
593 pointer_storage_.push_back(pointer);
buzbee0d829482013-10-11 15:24:55 -0700594 return res;
595 }
596
Vladimir Markof6737f72015-03-23 17:05:14 +0000597 template <typename T>
598 const T* UnwrapPointer(size_t index) {
599 return reinterpret_cast<const T*>(pointer_storage_[index]);
buzbee0d829482013-10-11 15:24:55 -0700600 }
601
602 // strdup(), but allocates from the arena.
603 char* ArenaStrdup(const char* str) {
604 size_t len = strlen(str) + 1;
Vladimir Markoe4fcc5b2015-02-13 10:28:29 +0000605 char* res = arena_->AllocArray<char>(len, kArenaAllocMisc);
buzbee0d829482013-10-11 15:24:55 -0700606 if (res != NULL) {
607 strncpy(res, str, len);
608 }
609 return res;
610 }
611
Brian Carlstrom7940e442013-07-12 13:46:57 -0700612 // Shared by all targets - implemented in codegen_util.cc
613 void AppendLIR(LIR* lir);
614 void InsertLIRBefore(LIR* current_lir, LIR* new_lir);
615 void InsertLIRAfter(LIR* current_lir, LIR* new_lir);
616
Razvan A Lupusoruda7a69b2014-01-08 15:09:50 -0800617 /**
618 * @brief Provides the maximum number of compiler temporaries that the backend can/wants
619 * to place in a frame.
620 * @return Returns the maximum number of compiler temporaries.
621 */
622 size_t GetMaxPossibleCompilerTemps() const;
623
624 /**
625 * @brief Provides the number of bytes needed in frame for spilling of compiler temporaries.
626 * @return Returns the size in bytes for space needed for compiler temporary spill region.
627 */
628 size_t GetNumBytesForCompilerTempSpillRegion();
629
Dave Allisonbcec6fb2014-01-17 12:52:22 -0800630 DexOffset GetCurrentDexPc() const {
631 return current_dalvik_offset_;
632 }
633
buzbeea0cd2d72014-06-01 09:33:49 -0700634 RegisterClass ShortyToRegClass(char shorty_type);
635 RegisterClass LocToRegClass(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700636 int ComputeFrameSize();
637 virtual void Materialize();
638 virtual CompiledMethod* GetCompiledMethod();
639 void MarkSafepointPC(LIR* inst);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000640 void MarkSafepointPCAfter(LIR* after);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100641 void SetupResourceMasks(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700642 void SetMemRefType(LIR* lir, bool is_load, int mem_type);
643 void AnnotateDalvikRegAccess(LIR* lir, int reg_id, bool is_load, bool is64bit);
Vladimir Marko8dea81c2014-06-06 14:50:36 +0100644 void SetupRegMask(ResourceMask* mask, int reg);
Serban Constantinescu63999682014-07-15 17:44:21 +0100645 void ClearRegMask(ResourceMask* mask, int reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700646 void DumpLIRInsn(LIR* arg, unsigned char* base_addr);
Serban Constantinescu63999682014-07-15 17:44:21 +0100647 void EliminateLoad(LIR* lir, int reg_id);
648 void DumpDependentInsnPair(LIR* check_lir, LIR* this_lir, const char* type);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700649 void DumpPromotionMap();
650 void CodegenDump();
buzbee0d829482013-10-11 15:24:55 -0700651 LIR* RawLIR(DexOffset dalvik_offset, int opcode, int op0 = 0, int op1 = 0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700652 int op2 = 0, int op3 = 0, int op4 = 0, LIR* target = NULL);
653 LIR* NewLIR0(int opcode);
654 LIR* NewLIR1(int opcode, int dest);
655 LIR* NewLIR2(int opcode, int dest, int src1);
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800656 LIR* NewLIR2NoDest(int opcode, int src, int info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700657 LIR* NewLIR3(int opcode, int dest, int src1, int src2);
658 LIR* NewLIR4(int opcode, int dest, int src1, int src2, int info);
659 LIR* NewLIR5(int opcode, int dest, int src1, int src2, int info1, int info2);
660 LIR* ScanLiteralPool(LIR* data_target, int value, unsigned int delta);
661 LIR* ScanLiteralPoolWide(LIR* data_target, int val_lo, int val_hi);
Vladimir Markoa51a0b02014-05-21 12:08:39 +0100662 LIR* ScanLiteralPoolMethod(LIR* data_target, const MethodReference& method);
Fred Shihe7f82e22014-08-06 10:46:37 -0700663 LIR* ScanLiteralPoolClass(LIR* data_target, const DexFile& dex_file, uint32_t type_idx);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700664 LIR* AddWordData(LIR* *constant_list_p, int value);
665 LIR* AddWideData(LIR* *constant_list_p, int val_lo, int val_hi);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700666 void DumpSparseSwitchTable(const uint16_t* table);
667 void DumpPackedSwitchTable(const uint16_t* table);
buzbee0d829482013-10-11 15:24:55 -0700668 void MarkBoundary(DexOffset offset, const char* inst_str);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700669 void NopLIR(LIR* lir);
buzbee252254b2013-09-08 16:20:53 -0700670 void UnlinkLIR(LIR* lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700671 bool IsInexpensiveConstant(RegLocation rl_src);
672 ConditionCode FlipComparisonOrder(ConditionCode before);
Vladimir Markoa1a70742014-03-03 10:28:05 +0000673 ConditionCode NegateComparison(ConditionCode before);
Mark Mendell55d0eac2014-02-06 11:02:52 -0800674 virtual void InstallLiteralPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700675 void InstallSwitchTables();
676 void InstallFillArrayData();
677 bool VerifyCatchEntries();
678 void CreateMappingTables();
679 void CreateNativeGcMap();
Vladimir Marko767c7522015-03-20 12:47:30 +0000680 void CreateNativeGcMapWithoutRegisterPromotion();
buzbee0d829482013-10-11 15:24:55 -0700681 int AssignLiteralOffset(CodeOffset offset);
682 int AssignSwitchTablesOffset(CodeOffset offset);
683 int AssignFillArrayDataOffset(CodeOffset offset);
Chao-ying Fu72f53af2014-11-11 16:48:40 -0800684 LIR* InsertCaseLabel(uint32_t bbid, int keyVal);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400685
buzbee85089dd2014-05-25 15:10:52 -0700686 // Handle bookkeeping to convert a wide RegLocation to a narrow RegLocation. No code generated.
Mark Mendelle9f3e712014-07-03 21:34:41 -0400687 virtual RegLocation NarrowRegLoc(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700688
689 // Shared by all targets - implemented in local_optimizations.cc
buzbee2700f7e2014-03-07 09:46:20 -0800690 void ConvertMemOpIntoMove(LIR* orig_lir, RegStorage dest, RegStorage src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700691 void ApplyLoadStoreElimination(LIR* head_lir, LIR* tail_lir);
692 void ApplyLoadHoisting(LIR* head_lir, LIR* tail_lir);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400693 virtual void ApplyLocalOptimizations(LIR* head_lir, LIR* tail_lir);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700694
695 // Shared by all targets - implemented in ralloc_util.cc
696 int GetSRegHi(int lowSreg);
buzbee091cc402014-03-31 10:14:40 -0700697 bool LiveOut(int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700698 void SimpleRegAlloc();
699 void ResetRegPool();
buzbee091cc402014-03-31 10:14:40 -0700700 void CompilerInitPool(RegisterInfo* info, RegStorage* regs, int num);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100701 void DumpRegPool(ArenaVector<RegisterInfo*>* regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700702 void DumpCoreRegPool();
703 void DumpFpRegPool();
buzbee091cc402014-03-31 10:14:40 -0700704 void DumpRegPools();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700705 /* Mark a temp register as dead. Does not affect allocation state. */
buzbee2700f7e2014-03-07 09:46:20 -0800706 void Clobber(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700707 void ClobberSReg(int s_reg);
buzbee642fe342014-05-23 16:04:08 -0700708 void ClobberAliases(RegisterInfo* info, uint32_t clobber_mask);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700709 int SRegToPMap(int s_reg);
buzbee2700f7e2014-03-07 09:46:20 -0800710 void RecordCorePromotion(RegStorage reg, int s_reg);
711 RegStorage AllocPreservedCoreReg(int s_reg);
buzbeeb5860fb2014-06-21 15:31:01 -0700712 void RecordFpPromotion(RegStorage reg, int s_reg);
713 RegStorage AllocPreservedFpReg(int s_reg);
714 virtual RegStorage AllocPreservedSingle(int s_reg);
buzbee091cc402014-03-31 10:14:40 -0700715 virtual RegStorage AllocPreservedDouble(int s_reg);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100716 RegStorage AllocTempBody(ArenaVector<RegisterInfo*>& regs, int* next_temp, bool required);
Serguei Katkov9ee45192014-07-17 14:39:03 +0700717 virtual RegStorage AllocTemp(bool required = true);
718 virtual RegStorage AllocTempWide(bool required = true);
719 virtual RegStorage AllocTempRef(bool required = true);
720 virtual RegStorage AllocTempSingle(bool required = true);
721 virtual RegStorage AllocTempDouble(bool required = true);
722 virtual RegStorage AllocTypedTemp(bool fp_hint, int reg_class, bool required = true);
723 virtual RegStorage AllocTypedTempWide(bool fp_hint, int reg_class, bool required = true);
buzbee091cc402014-03-31 10:14:40 -0700724 void FlushReg(RegStorage reg);
725 void FlushRegWide(RegStorage reg);
726 RegStorage AllocLiveReg(int s_reg, int reg_class, bool wide);
Vladimir Markoe39c54e2014-09-22 14:50:02 +0100727 RegStorage FindLiveReg(ArenaVector<RegisterInfo*>& regs, int s_reg);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400728 virtual void FreeTemp(RegStorage reg);
729 virtual void FreeRegLocTemps(RegLocation rl_keep, RegLocation rl_free);
730 virtual bool IsLive(RegStorage reg);
731 virtual bool IsTemp(RegStorage reg);
buzbee262b2992014-03-27 11:22:43 -0700732 bool IsPromoted(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800733 bool IsDirty(RegStorage reg);
Mark Mendelle9f3e712014-07-03 21:34:41 -0400734 virtual void LockTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800735 void ResetDef(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700736 void NullifyRange(RegStorage reg, int s_reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700737 void MarkDef(RegLocation rl, LIR *start, LIR *finish);
738 void MarkDefWide(RegLocation rl, LIR *start, LIR *finish);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700739 void ResetDefLoc(RegLocation rl);
buzbee091cc402014-03-31 10:14:40 -0700740 void ResetDefLocWide(RegLocation rl);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700741 void ResetDefTracking();
buzbeeba574512014-05-12 15:13:16 -0700742 void ClobberAllTemps();
Razvan A Lupusoru614c2b42014-01-28 17:05:21 -0800743 void FlushSpecificReg(RegisterInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700744 void FlushAllRegs();
buzbee2700f7e2014-03-07 09:46:20 -0800745 bool RegClassMatches(int reg_class, RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700746 void MarkLive(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800747 void MarkTemp(RegStorage reg);
buzbee2700f7e2014-03-07 09:46:20 -0800748 void UnmarkTemp(RegStorage reg);
buzbee091cc402014-03-31 10:14:40 -0700749 void MarkWide(RegStorage reg);
buzbee082833c2014-05-17 23:16:26 -0700750 void MarkNarrow(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700751 void MarkClean(RegLocation loc);
752 void MarkDirty(RegLocation loc);
buzbee2700f7e2014-03-07 09:46:20 -0800753 void MarkInUse(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700754 bool CheckCorePoolSanity();
Mark Mendelle87f9b52014-04-30 14:13:18 -0400755 virtual RegLocation UpdateLoc(RegLocation loc);
756 virtual RegLocation UpdateLocWide(RegLocation loc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700757 RegLocation UpdateRawLoc(RegLocation loc);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800758
759 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100760 * @brief Used to prepare a register location to receive a wide value.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800761 * @see EvalLoc
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100762 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800763 * @param reg_class Type of register needed.
764 * @param update Whether the liveness information should be updated.
765 * @return Returns the properly typed temporary in physical register pairs.
766 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400767 virtual RegLocation EvalLocWide(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800768
769 /**
Vladimir Marko0dc242d2014-05-12 16:22:14 +0100770 * @brief Used to prepare a register location to receive a value.
771 * @param loc the location where the value will be stored.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800772 * @param reg_class Type of register needed.
773 * @param update Whether the liveness information should be updated.
774 * @return Returns the properly typed temporary in physical register.
775 */
Mark Mendelle87f9b52014-04-30 14:13:18 -0400776 virtual RegLocation EvalLoc(RegLocation loc, int reg_class, bool update);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800777
buzbeec729a6b2013-09-14 16:04:31 -0700778 void CountRefs(RefCounts* core_counts, RefCounts* fp_counts, size_t num_regs);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700779 void DumpCounts(const RefCounts* arr, int size, const char* msg);
780 void DoPromotion();
781 int VRegOffset(int v_reg);
782 int SRegOffset(int s_reg);
buzbeea0cd2d72014-06-01 09:33:49 -0700783 RegLocation GetReturnWide(RegisterClass reg_class);
784 RegLocation GetReturn(RegisterClass reg_class);
buzbee091cc402014-03-31 10:14:40 -0700785 RegisterInfo* GetRegInfo(RegStorage reg);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700786
787 // Shared by all targets - implemented in gen_common.cc.
Mingyao Yang3a74d152014-04-21 15:39:44 -0700788 void AddIntrinsicSlowPath(CallInfo* info, LIR* branch, LIR* resume = nullptr);
Matteo Franchinc61b3c92014-06-18 11:52:47 +0100789 virtual bool HandleEasyDivRem(Instruction::Code dalvik_opcode, bool is_div,
790 RegLocation rl_src, RegLocation rl_dest, int lit);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700791 bool HandleEasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit);
Ningsheng Jian675e09b2014-10-23 13:48:36 +0800792 bool HandleEasyFloatingPointDiv(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400793 virtual void HandleSlowPaths();
Brian Carlstrom7940e442013-07-12 13:46:57 -0700794 void GenBarrier();
Mingyao Yange643a172014-04-08 11:02:52 -0700795 void GenDivZeroException();
796 // c_code holds condition code that's generated from testing divisor against 0.
797 void GenDivZeroCheck(ConditionCode c_code);
798 // reg holds divisor.
799 void GenDivZeroCheck(RegStorage reg);
Mingyao Yang80365d92014-04-18 12:10:58 -0700800 void GenArrayBoundsCheck(RegStorage index, RegStorage length);
801 void GenArrayBoundsCheck(int32_t index, RegStorage length);
Mingyao Yange643a172014-04-08 11:02:52 -0700802 LIR* GenNullCheck(RegStorage reg);
Dave Allisonb373e092014-02-20 16:06:36 -0800803 void MarkPossibleNullPointerException(int opt_flags);
Andreas Gampe3c12c512014-06-24 18:46:29 +0000804 void MarkPossibleNullPointerExceptionAfter(int opt_flags, LIR* after);
Dave Allisonb373e092014-02-20 16:06:36 -0800805 void MarkPossibleStackOverflowException();
buzbee2700f7e2014-03-07 09:46:20 -0800806 void ForceImplicitNullCheck(RegStorage reg, int opt_flags);
buzbee2700f7e2014-03-07 09:46:20 -0800807 LIR* GenNullCheck(RegStorage m_reg, int opt_flags);
Dave Allisonf9439142014-03-27 15:10:22 -0700808 LIR* GenExplicitNullCheck(RegStorage m_reg, int opt_flags);
Dave Allison69dfe512014-07-11 17:11:58 +0000809 virtual void GenImplicitNullCheck(RegStorage reg, int opt_flags);
Ian Rogers6a3c1fc2014-10-31 00:33:20 -0700810 void GenCompareAndBranch(Instruction::Code opcode, RegLocation rl_src1, RegLocation rl_src2,
811 LIR* taken);
812 void GenCompareZeroAndBranch(Instruction::Code opcode, RegLocation rl_src, LIR* taken);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100813 virtual void GenIntToLong(RegLocation rl_dest, RegLocation rl_src);
Yevgeny Rouban6af82062014-11-26 18:11:54 +0600814 virtual void GenLongToInt(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700815 void GenIntNarrowing(Instruction::Code opcode, RegLocation rl_dest,
816 RegLocation rl_src);
817 void GenNewArray(uint32_t type_idx, RegLocation rl_dest,
818 RegLocation rl_src);
819 void GenFilledNewArray(CallInfo* info);
Ian Rogers832336b2014-10-08 15:35:22 -0700820 void GenFillArrayData(MIR* mir, DexOffset table_offset, RegLocation rl_src);
Fred Shih37f05ef2014-07-16 18:38:08 -0700821 void GenSput(MIR* mir, RegLocation rl_src, OpSize size);
822 // Get entrypoints are specific for types, size alone is not sufficient to safely infer
823 // entrypoint.
824 void GenSget(MIR* mir, RegLocation rl_dest, OpSize size, Primitive::Type type);
825 void GenIGet(MIR* mir, int opt_flags, OpSize size, Primitive::Type type,
826 RegLocation rl_dest, RegLocation rl_obj);
Vladimir Markobe0e5462014-02-26 11:24:15 +0000827 void GenIPut(MIR* mir, int opt_flags, OpSize size,
Fred Shih37f05ef2014-07-16 18:38:08 -0700828 RegLocation rl_src, RegLocation rl_obj);
Ian Rogersa9a82542013-10-04 11:17:26 -0700829 void GenArrayObjPut(int opt_flags, RegLocation rl_array, RegLocation rl_index,
830 RegLocation rl_src);
831
Brian Carlstrom7940e442013-07-12 13:46:57 -0700832 void GenConstClass(uint32_t type_idx, RegLocation rl_dest);
833 void GenConstString(uint32_t string_idx, RegLocation rl_dest);
834 void GenNewInstance(uint32_t type_idx, RegLocation rl_dest);
835 void GenThrow(RegLocation rl_src);
buzbee2700f7e2014-03-07 09:46:20 -0800836 void GenInstanceof(uint32_t type_idx, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko22fe45d2015-03-18 11:33:58 +0000837 void GenCheckCast(int opt_flags, uint32_t insn_idx, uint32_t type_idx, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700838 void GenLong3Addr(OpKind first_op, OpKind second_op, RegLocation rl_dest,
839 RegLocation rl_src1, RegLocation rl_src2);
Serban Constantinescued65c5e2014-05-22 15:10:18 +0100840 virtual void GenShiftOpLong(Instruction::Code opcode, RegLocation rl_dest,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700841 RegLocation rl_src1, RegLocation rl_shift);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700842 void GenArithOpIntLit(Instruction::Code opcode, RegLocation rl_dest,
843 RegLocation rl_src, int lit);
Andreas Gampec76c6142014-08-04 16:30:03 -0700844 virtual void GenArithOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700845 RegLocation rl_src1, RegLocation rl_src2, int flags);
Andreas Gampe98430592014-07-27 19:44:50 -0700846 void GenConversionCall(QuickEntrypointEnum trampoline, RegLocation rl_dest, RegLocation rl_src);
Vladimir Marko8b858e12014-11-27 14:52:37 +0000847 void GenSuspendTest(int opt_flags);
848 void GenSuspendTestAndBranch(int opt_flags, LIR* target);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800849
Bill Buzbeed61ba4b2014-01-13 21:44:01 +0000850 // This will be overridden by x86 implementation.
851 virtual void GenConstWide(RegLocation rl_dest, int64_t value);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -0800852 virtual void GenArithOpInt(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -0700853 RegLocation rl_src1, RegLocation rl_src2, int flags);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700854
855 // Shared by all targets - implemented in gen_invoke.cc.
Andreas Gampe98430592014-07-27 19:44:50 -0700856 LIR* CallHelper(RegStorage r_tgt, QuickEntrypointEnum trampoline, bool safepoint_pc,
Dave Allisond6ed6422014-04-09 23:36:15 +0000857 bool use_link = true);
Andreas Gampe98430592014-07-27 19:44:50 -0700858 RegStorage CallHelperSetup(QuickEntrypointEnum trampoline);
859
860 void CallRuntimeHelper(QuickEntrypointEnum trampoline, bool safepoint_pc);
861 void CallRuntimeHelperImm(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
862 void CallRuntimeHelperReg(QuickEntrypointEnum trampoline, RegStorage arg0, bool safepoint_pc);
863 void CallRuntimeHelperRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
Ian Rogers468532e2013-08-05 10:56:33 -0700864 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700865 void CallRuntimeHelperImmImm(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700866 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700867 void CallRuntimeHelperImmRegLocation(QuickEntrypointEnum trampoline, int arg0, RegLocation arg1,
868 bool safepoint_pc);
869 void CallRuntimeHelperRegLocationImm(QuickEntrypointEnum trampoline, RegLocation arg0, int arg1,
870 bool safepoint_pc);
871 void CallRuntimeHelperImmReg(QuickEntrypointEnum trampoline, int arg0, RegStorage arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700872 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700873 void CallRuntimeHelperRegImm(QuickEntrypointEnum trampoline, RegStorage arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700874 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700875 void CallRuntimeHelperImmMethod(QuickEntrypointEnum trampoline, int arg0, bool safepoint_pc);
876 void CallRuntimeHelperRegMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700877 bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800878 void CallRuntimeHelperRegRegLocationMethod(QuickEntrypointEnum trampoline, RegStorage arg0,
879 RegLocation arg1, bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700880 void CallRuntimeHelperRegLocationRegLocation(QuickEntrypointEnum trampoline, RegLocation arg0,
881 RegLocation arg1, bool safepoint_pc);
882 void CallRuntimeHelperRegReg(QuickEntrypointEnum trampoline, RegStorage arg0, RegStorage arg1,
883 bool safepoint_pc);
884 void CallRuntimeHelperRegRegImm(QuickEntrypointEnum trampoline, RegStorage arg0,
885 RegStorage arg1, int arg2, bool safepoint_pc);
Andreas Gampe1cc7dba2014-12-17 18:43:01 -0800886 void CallRuntimeHelperImmRegLocationMethod(QuickEntrypointEnum trampoline, int arg0,
887 RegLocation arg1, bool safepoint_pc);
888 void CallRuntimeHelperImmImmMethod(QuickEntrypointEnum trampoline, int arg0, int arg1,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700889 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700890 void CallRuntimeHelperImmRegLocationRegLocation(QuickEntrypointEnum trampoline, int arg0,
891 RegLocation arg1, RegLocation arg2,
Brian Carlstrom7940e442013-07-12 13:46:57 -0700892 bool safepoint_pc);
Andreas Gampe98430592014-07-27 19:44:50 -0700893 void CallRuntimeHelperRegLocationRegLocationRegLocation(QuickEntrypointEnum trampoline,
Ian Rogersa9a82542013-10-04 11:17:26 -0700894 RegLocation arg0, RegLocation arg1,
895 RegLocation arg2,
896 bool safepoint_pc);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700897 void GenInvoke(CallInfo* info);
Vladimir Marko3bc86152014-03-13 14:11:28 +0000898 void GenInvokeNoInline(CallInfo* info);
Andreas Gamped500b532015-01-16 22:09:55 -0800899 virtual NextCallInsn GetNextSDCallInsn() = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100900
901 /*
902 * @brief Generate the actual call insn based on the method info.
903 * @param method_info the lowering info for the method call.
904 * @returns Call instruction
905 */
Andreas Gamped500b532015-01-16 22:09:55 -0800906 virtual LIR* GenCallInsn(const MirMethodLoweringInfo& method_info) = 0;
Vladimir Markof4da6752014-08-01 19:04:18 +0100907
Matteo Franchine45fb9e2014-05-06 10:10:30 +0100908 virtual void FlushIns(RegLocation* ArgLocs, RegLocation rl_method);
Serguei Katkov717a3e42014-11-13 17:19:42 +0600909 virtual int GenDalvikArgs(CallInfo* info, int call_state, LIR** pcrLabel,
910 NextCallInsn next_call_insn,
911 const MethodReference& target_method,
912 uint32_t vtable_idx,
913 uintptr_t direct_code, uintptr_t direct_method, InvokeType type,
914 bool skip_this);
915 virtual int GenDalvikArgsBulkCopy(CallInfo* info, int first, int count);
916 virtual void GenDalvikArgsFlushPromoted(CallInfo* info, int start);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800917 /**
918 * @brief Used to determine the register location of destination.
Ian Rogersdd7624d2014-03-14 17:43:00 -0700919 * @details This is needed during generation of inline intrinsics because it finds destination
920 * of return,
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800921 * either the physical register or the target of move-result.
922 * @param info Information about the invoke.
923 * @return Returns the destination location.
924 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700925 RegLocation InlineTarget(CallInfo* info);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -0800926
927 /**
928 * @brief Used to determine the wide register location of destination.
929 * @see InlineTarget
930 * @param info Information about the invoke.
931 * @return Returns the destination location.
932 */
Brian Carlstrom7940e442013-07-12 13:46:57 -0700933 RegLocation InlineTargetWide(CallInfo* info);
934
Mathieu Chartiercd48f2d2014-09-09 13:51:09 -0700935 bool GenInlinedReferenceGetReferent(CallInfo* info);
Andreas Gampe98430592014-07-27 19:44:50 -0700936 virtual bool GenInlinedCharAt(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700937 bool GenInlinedStringIsEmptyOrLength(CallInfo* info, bool is_empty);
Serban Constantinescu23abec92014-07-02 16:13:38 +0100938 virtual bool GenInlinedReverseBits(CallInfo* info, OpSize size);
Vladimir Marko6bdf1ff2013-10-29 17:40:46 +0000939 bool GenInlinedReverseBytes(CallInfo* info, OpSize size);
Martyn Capewell9a8a5062014-08-07 11:31:48 +0100940 virtual bool GenInlinedAbsInt(CallInfo* info);
Serban Constantinescu169489b2014-06-11 16:43:35 +0100941 virtual bool GenInlinedAbsLong(CallInfo* info);
Vladimir Marko5030d3e2014-07-17 10:43:08 +0100942 virtual bool GenInlinedAbsFloat(CallInfo* info) = 0;
943 virtual bool GenInlinedAbsDouble(CallInfo* info) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -0700944 bool GenInlinedFloatCvt(CallInfo* info);
945 bool GenInlinedDoubleCvt(CallInfo* info);
Serban Constantinescu2eba1fa2014-07-31 19:07:17 +0100946 virtual bool GenInlinedCeil(CallInfo* info);
947 virtual bool GenInlinedFloor(CallInfo* info);
948 virtual bool GenInlinedRint(CallInfo* info);
949 virtual bool GenInlinedRound(CallInfo* info, bool is_double);
DaniilSokolov70c4f062014-06-24 17:34:00 -0700950 virtual bool GenInlinedArrayCopyCharArray(CallInfo* info);
Mark Mendell4028a6c2014-02-19 20:06:20 -0800951 virtual bool GenInlinedIndexOf(CallInfo* info, bool zero_based);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700952 bool GenInlinedStringCompareTo(CallInfo* info);
Alexei Zavjalov6bbf0962014-07-15 02:19:41 +0700953 virtual bool GenInlinedCurrentThread(CallInfo* info);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700954 bool GenInlinedUnsafeGet(CallInfo* info, bool is_long, bool is_volatile);
955 bool GenInlinedUnsafePut(CallInfo* info, bool is_long, bool is_object,
956 bool is_volatile, bool is_ordered);
Brian Carlstrom7940e442013-07-12 13:46:57 -0700957
958 // Shared by all targets - implemented in gen_loadstore.cc.
959 RegLocation LoadCurrMethod();
buzbee2700f7e2014-03-07 09:46:20 -0800960 void LoadCurrMethodDirect(RegStorage r_tgt);
Vladimir Marko20f85592015-03-19 10:07:02 +0000961 RegStorage LoadCurrMethodWithHint(RegStorage r_hint);
Mark Mendelle87f9b52014-04-30 14:13:18 -0400962 virtual LIR* LoadConstant(RegStorage r_dest, int value);
buzbee695d13a2014-04-19 13:32:20 -0700963 // Natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800964 LIR* LoadWordDisp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000965 return LoadBaseDisp(r_base, displacement, r_dest, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700966 }
967 // Load 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -0800968 LIR* Load32Disp(RegStorage r_base, int displacement, RegStorage r_dest) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000969 return LoadBaseDisp(r_base, displacement, r_dest, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700970 }
971 // Load a reference at base + displacement and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800972 LIR* LoadRefDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000973 VolatileKind is_volatile) {
974 return LoadBaseDisp(r_base, displacement, r_dest, kReference, is_volatile);
975 }
976 // Load a reference at base + index and decompress into register.
Andreas Gampef6815702015-01-20 09:53:48 -0800977 LIR* LoadRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
Matteo Franchin255e0142014-07-04 13:50:41 +0100978 int scale) {
979 return LoadBaseIndexed(r_base, r_index, r_dest, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -0700980 }
981 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400982 virtual RegLocation LoadValue(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700983 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400984 virtual RegLocation LoadValueWide(RegLocation rl_src, RegisterClass op_kind);
buzbee695d13a2014-04-19 13:32:20 -0700985 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400986 virtual void LoadValueDirect(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700987 // Load Dalvik value with 32-bit memory storage. If compressed object reference, decompress.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400988 virtual void LoadValueDirectFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700989 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400990 virtual void LoadValueDirectWide(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700991 // Load Dalvik value with 64-bit memory storage.
Mark Mendelle87f9b52014-04-30 14:13:18 -0400992 virtual void LoadValueDirectWideFixed(RegLocation rl_src, RegStorage r_dest);
buzbee695d13a2014-04-19 13:32:20 -0700993 // Store an item of natural word size.
Andreas Gampef6815702015-01-20 09:53:48 -0800994 LIR* StoreWordDisp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +0000995 return StoreBaseDisp(r_base, displacement, r_src, kWord, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -0700996 }
997 // Store an uncompressed reference into a compressed 32-bit container.
Andreas Gampef6815702015-01-20 09:53:48 -0800998 LIR* StoreRefDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +0000999 VolatileKind is_volatile) {
1000 return StoreBaseDisp(r_base, displacement, r_src, kReference, is_volatile);
1001 }
1002 // Store an uncompressed reference into a compressed 32-bit container by index.
Andreas Gampef6815702015-01-20 09:53:48 -08001003 LIR* StoreRefIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
Matteo Franchin255e0142014-07-04 13:50:41 +01001004 int scale) {
1005 return StoreBaseIndexed(r_base, r_index, r_src, scale, kReference);
buzbee695d13a2014-04-19 13:32:20 -07001006 }
1007 // Store 32 bits, regardless of target.
Andreas Gampef6815702015-01-20 09:53:48 -08001008 LIR* Store32Disp(RegStorage r_base, int displacement, RegStorage r_src) {
Andreas Gampe3c12c512014-06-24 18:46:29 +00001009 return StoreBaseDisp(r_base, displacement, r_src, k32, kNotVolatile);
buzbee695d13a2014-04-19 13:32:20 -07001010 }
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001011
1012 /**
1013 * @brief Used to do the final store in the destination as per bytecode semantics.
1014 * @param rl_dest The destination dalvik register location.
1015 * @param rl_src The source register location. Can be either physical register or dalvik register.
1016 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001017 virtual void StoreValue(RegLocation rl_dest, RegLocation rl_src);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001018
1019 /**
1020 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1021 * @see StoreValue
1022 * @param rl_dest The destination dalvik register location.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001023 * @param rl_src The source register location. Can be either physical register or dalvik
1024 * register.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001025 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001026 virtual void StoreValueWide(RegLocation rl_dest, RegLocation rl_src);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001027
Mark Mendelle02d48f2014-01-15 11:19:23 -08001028 /**
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001029 * @brief Used to do the final store to a destination as per bytecode semantics.
1030 * @see StoreValue
1031 * @param rl_dest The destination dalvik register location.
1032 * @param rl_src The source register location. It must be kLocPhysReg
1033 *
1034 * This is used for x86 two operand computations, where we have computed the correct
1035 * register value that now needs to be properly registered. This is used to avoid an
1036 * extra register copy that would result if StoreValue was called.
1037 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001038 virtual void StoreFinalValue(RegLocation rl_dest, RegLocation rl_src);
Mark Mendellfeb2b4e2014-01-28 12:59:49 -08001039
1040 /**
Mark Mendelle02d48f2014-01-15 11:19:23 -08001041 * @brief Used to do the final store in a wide destination as per bytecode semantics.
1042 * @see StoreValueWide
1043 * @param rl_dest The destination dalvik register location.
1044 * @param rl_src The source register location. It must be kLocPhysReg
1045 *
1046 * This is used for x86 two operand computations, where we have computed the correct
1047 * register values that now need to be properly registered. This is used to avoid an
1048 * extra pair of register copies that would result if StoreValueWide was called.
1049 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001050 virtual void StoreFinalValueWide(RegLocation rl_dest, RegLocation rl_src);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001051
Brian Carlstrom7940e442013-07-12 13:46:57 -07001052 // Shared by all targets - implemented in mir_to_lir.cc.
1053 void CompileDalvikInstruction(MIR* mir, BasicBlock* bb, LIR* label_list);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001054 virtual void HandleExtendedMethodMIR(BasicBlock* bb, MIR* mir);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001055 bool MethodBlockCodeGen(BasicBlock* bb);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001056 bool SpecialMIR2LIR(const InlineMethod& special);
Mark Mendelle87f9b52014-04-30 14:13:18 -04001057 virtual void MethodMIR2LIR();
buzbee7a11ab02014-04-28 20:02:38 -07001058 // Update LIR for verbose listings.
1059 void UpdateLIROffsets();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001060
Vladimir Markobf535be2014-11-19 18:52:35 +00001061 /**
1062 * @brief Mark a garbage collection card. Skip if the stored value is null.
1063 * @param val_reg the register holding the stored value to check against null.
1064 * @param tgt_addr_reg the address of the object or array where the value was stored.
Vladimir Marko743b98c2014-11-24 19:45:41 +00001065 * @param opt_flags the optimization flags which may indicate that the value is non-null.
Vladimir Markobf535be2014-11-19 18:52:35 +00001066 */
Vladimir Marko743b98c2014-11-24 19:45:41 +00001067 void MarkGCCard(int opt_flags, RegStorage val_reg, RegStorage tgt_addr_reg);
Vladimir Markobf535be2014-11-19 18:52:35 +00001068
Mark Mendell55d0eac2014-02-06 11:02:52 -08001069 /*
1070 * @brief Load the address of the dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001071 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001072 * @param type How the method will be invoked.
1073 * @param register that will contain the code address.
1074 * @note register will be passed to TargetReg to get physical register.
1075 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001076 void LoadCodeAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001077 SpecialTargetRegister symbolic_reg);
1078
1079 /*
1080 * @brief Load the Method* of a dex method into the register.
Jeff Hao49161ce2014-03-12 11:05:25 -07001081 * @param target_method The MethodReference of the method to be invoked.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001082 * @param type How the method will be invoked.
1083 * @param register that will contain the code address.
1084 * @note register will be passed to TargetReg to get physical register.
1085 */
Jeff Hao49161ce2014-03-12 11:05:25 -07001086 virtual void LoadMethodAddress(const MethodReference& target_method, InvokeType type,
Mark Mendell55d0eac2014-02-06 11:02:52 -08001087 SpecialTargetRegister symbolic_reg);
1088
1089 /*
1090 * @brief Load the Class* of a Dex Class type into the register.
Fred Shihe7f82e22014-08-06 10:46:37 -07001091 * @param dex DexFile that contains the class type.
Mark Mendell55d0eac2014-02-06 11:02:52 -08001092 * @param type How the method will be invoked.
1093 * @param register that will contain the code address.
1094 * @note register will be passed to TargetReg to get physical register.
1095 */
Fred Shihe7f82e22014-08-06 10:46:37 -07001096 virtual void LoadClassType(const DexFile& dex_file, uint32_t type_idx,
1097 SpecialTargetRegister symbolic_reg);
Mark Mendell55d0eac2014-02-06 11:02:52 -08001098
Vladimir Marko20f85592015-03-19 10:07:02 +00001099 // TODO: Support PC-relative dex cache array loads on all platforms and
1100 // replace CanUseOpPcRelDexCacheArrayLoad() with dex_cache_arrays_layout_.Valid().
1101 virtual bool CanUseOpPcRelDexCacheArrayLoad() const;
1102
1103 /*
1104 * @brief Load an element of one of the dex cache arrays.
1105 * @param dex_file the dex file associated with the target dex cache.
1106 * @param offset the offset of the element in the fixed dex cache arrays' layout.
1107 * @param r_dest the register where to load the element.
1108 */
1109 virtual void OpPcRelDexCacheArrayLoad(const DexFile* dex_file, int offset, RegStorage r_dest);
1110
Mark Mendell766e9292014-01-27 07:55:47 -08001111 // Routines that work for the generic case, but may be overriden by target.
1112 /*
1113 * @brief Compare memory to immediate, and branch if condition true.
1114 * @param cond The condition code that when true will branch to the target.
1115 * @param temp_reg A temporary register that can be used if compare to memory is not
1116 * supported by the architecture.
1117 * @param base_reg The register holding the base address.
1118 * @param offset The offset from the base.
1119 * @param check_value The immediate to compare to.
Dave Allison69dfe512014-07-11 17:11:58 +00001120 * @param target branch target (or nullptr)
1121 * @param compare output for getting LIR for comparison (or nullptr)
Mark Mendell766e9292014-01-27 07:55:47 -08001122 * @returns The branch instruction that was generated.
1123 */
buzbee2700f7e2014-03-07 09:46:20 -08001124 virtual LIR* OpCmpMemImmBranch(ConditionCode cond, RegStorage temp_reg, RegStorage base_reg,
Dave Allison69dfe512014-07-11 17:11:58 +00001125 int offset, int check_value, LIR* target, LIR** compare);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001126
1127 // Required for target - codegen helpers.
buzbee11b63d12013-08-27 07:34:17 -07001128 virtual bool SmallLiteralDivRem(Instruction::Code dalvik_opcode, bool is_div,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001129 RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ian Rogerse2143c02014-03-28 08:47:16 -07001130 virtual bool EasyMultiply(RegLocation rl_src, RegLocation rl_dest, int lit) = 0;
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001131 virtual void GenMultiplyByConstantFloat(RegLocation rl_dest, RegLocation rl_src1,
1132 int32_t constant) = 0;
1133 virtual void GenMultiplyByConstantDouble(RegLocation rl_dest, RegLocation rl_src1,
1134 int64_t constant) = 0;
Dave Allisonb373e092014-02-20 16:06:36 -08001135 virtual LIR* CheckSuspendUsingLoad() = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001136
Andreas Gampe98430592014-07-27 19:44:50 -07001137 virtual RegStorage LoadHelper(QuickEntrypointEnum trampoline) = 0;
Andreas Gampe2f244e92014-05-08 03:35:25 -07001138
Vladimir Marko3bf7c602014-05-07 14:55:43 +01001139 virtual LIR* LoadBaseDisp(RegStorage r_base, int displacement, RegStorage r_dest,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001140 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001141 virtual LIR* LoadBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_dest,
1142 int scale, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001143 virtual LIR* LoadConstantNoClobber(RegStorage r_dest, int value) = 0;
1144 virtual LIR* LoadConstantWide(RegStorage r_dest, int64_t value) = 0;
1145 virtual LIR* StoreBaseDisp(RegStorage r_base, int displacement, RegStorage r_src,
Andreas Gampe3c12c512014-06-24 18:46:29 +00001146 OpSize size, VolatileKind is_volatile) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001147 virtual LIR* StoreBaseIndexed(RegStorage r_base, RegStorage r_index, RegStorage r_src,
1148 int scale, OpSize size) = 0;
Vladimir Markobf535be2014-11-19 18:52:35 +00001149
1150 /**
1151 * @brief Unconditionally mark a garbage collection card.
1152 * @param tgt_addr_reg the address of the object or array where the value was stored.
1153 */
1154 virtual void UnconditionallyMarkGCCard(RegStorage tgt_addr_reg) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001155
1156 // Required for target - register utilities.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001157
buzbeeb5860fb2014-06-21 15:31:01 -07001158 bool IsSameReg(RegStorage reg1, RegStorage reg2) {
1159 RegisterInfo* info1 = GetRegInfo(reg1);
1160 RegisterInfo* info2 = GetRegInfo(reg2);
1161 return (info1->Master() == info2->Master() &&
1162 (info1->StorageMask() & info2->StorageMask()) != 0);
1163 }
1164
Fred Shih37f05ef2014-07-16 18:38:08 -07001165 static constexpr bool IsWide(OpSize size) {
1166 return size == k64 || size == kDouble;
1167 }
1168
1169 static constexpr bool IsRef(OpSize size) {
1170 return size == kReference;
1171 }
1172
Andreas Gampe4b537a82014-06-30 22:24:53 -07001173 /**
1174 * @brief Portable way of getting special registers from the backend.
1175 * @param reg Enumeration describing the purpose of the register.
1176 * @return Return the #RegStorage corresponding to the given purpose @p reg.
1177 * @note This function is currently allowed to return any suitable view of the registers
1178 * (e.g. this could be 64-bit solo or 32-bit solo for 64-bit backends).
1179 */
buzbee2700f7e2014-03-07 09:46:20 -08001180 virtual RegStorage TargetReg(SpecialTargetRegister reg) = 0;
Andreas Gampe4b537a82014-06-30 22:24:53 -07001181
1182 /**
1183 * @brief Portable way of getting special registers from the backend.
1184 * @param reg Enumeration describing the purpose of the register.
Andreas Gampeccc60262014-07-04 18:02:38 -07001185 * @param wide_kind What kind of view of the special register is required.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001186 * @return Return the #RegStorage corresponding to the given purpose @p reg.
Andreas Gampeccc60262014-07-04 18:02:38 -07001187 *
Matteo Franchined7a0f22014-06-10 19:23:45 +01001188 * @note For 32b system, wide (kWide) views only make sense for the argument registers and the
Andreas Gampeccc60262014-07-04 18:02:38 -07001189 * return. In that case, this function should return a pair where the first component of
1190 * the result will be the indicated special register.
Andreas Gampe4b537a82014-06-30 22:24:53 -07001191 */
Andreas Gampeccc60262014-07-04 18:02:38 -07001192 virtual RegStorage TargetReg(SpecialTargetRegister reg, WideKind wide_kind) {
1193 if (wide_kind == kWide) {
Zheng Xu5667fdb2014-10-23 18:29:55 +08001194 DCHECK((kArg0 <= reg && reg < kArg7) || (kFArg0 <= reg && reg < kFArg15) || (kRet0 == reg));
Andreas Gampe785d2f22014-11-03 22:57:30 -08001195 static_assert((kArg1 == kArg0 + 1) && (kArg2 == kArg1 + 1) && (kArg3 == kArg2 + 1) &&
1196 (kArg4 == kArg3 + 1) && (kArg5 == kArg4 + 1) && (kArg6 == kArg5 + 1) &&
1197 (kArg7 == kArg6 + 1), "kargs range unexpected");
1198 static_assert((kFArg1 == kFArg0 + 1) && (kFArg2 == kFArg1 + 1) && (kFArg3 == kFArg2 + 1) &&
1199 (kFArg4 == kFArg3 + 1) && (kFArg5 == kFArg4 + 1) && (kFArg6 == kFArg5 + 1) &&
1200 (kFArg7 == kFArg6 + 1) && (kFArg8 == kFArg7 + 1) && (kFArg9 == kFArg8 + 1) &&
1201 (kFArg10 == kFArg9 + 1) && (kFArg11 == kFArg10 + 1) &&
1202 (kFArg12 == kFArg11 + 1) && (kFArg13 == kFArg12 + 1) &&
1203 (kFArg14 == kFArg13 + 1) && (kFArg15 == kFArg14 + 1),
1204 "kfargs range unexpected");
1205 static_assert(kRet1 == kRet0 + 1, "kret range unexpected");
Andreas Gampeccc60262014-07-04 18:02:38 -07001206 return RegStorage::MakeRegPair(TargetReg(reg),
1207 TargetReg(static_cast<SpecialTargetRegister>(reg + 1)));
1208 } else {
1209 return TargetReg(reg);
1210 }
Andreas Gampe4b537a82014-06-30 22:24:53 -07001211 }
1212
Chao-ying Fua77ee512014-07-01 17:43:41 -07001213 /**
1214 * @brief Portable way of getting a special register for storing a pointer.
1215 * @see TargetReg()
1216 */
1217 virtual RegStorage TargetPtrReg(SpecialTargetRegister reg) {
1218 return TargetReg(reg);
1219 }
1220
Andreas Gampe4b537a82014-06-30 22:24:53 -07001221 // Get a reg storage corresponding to the wide & ref flags of the reg location.
1222 virtual RegStorage TargetReg(SpecialTargetRegister reg, RegLocation loc) {
1223 if (loc.ref) {
Andreas Gampeccc60262014-07-04 18:02:38 -07001224 return TargetReg(reg, kRef);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001225 } else {
Andreas Gampeccc60262014-07-04 18:02:38 -07001226 return TargetReg(reg, loc.wide ? kWide : kNotWide);
Andreas Gampe4b537a82014-06-30 22:24:53 -07001227 }
1228 }
1229
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001230 void EnsureInitializedArgMappingToPhysicalReg();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001231 virtual RegLocation GetReturnAlt() = 0;
1232 virtual RegLocation GetReturnWideAlt() = 0;
1233 virtual RegLocation LocCReturn() = 0;
buzbeea0cd2d72014-06-01 09:33:49 -07001234 virtual RegLocation LocCReturnRef() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001235 virtual RegLocation LocCReturnDouble() = 0;
1236 virtual RegLocation LocCReturnFloat() = 0;
1237 virtual RegLocation LocCReturnWide() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001238 virtual ResourceMask GetRegMaskCommon(const RegStorage& reg) const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001239 virtual void AdjustSpillMask() = 0;
Vladimir Marko31c2aac2013-12-09 16:31:19 +00001240 virtual void ClobberCallerSave() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001241 virtual void FreeCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001242 virtual void LockCallTemps() = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001243 virtual void CompilerInitializeRegAlloc() = 0;
1244
1245 // Required for target - miscellaneous.
buzbeeb48819d2013-09-14 16:15:25 -07001246 virtual void AssembleLIR() = 0;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001247 virtual void DumpResourceMask(LIR* lir, const ResourceMask& mask, const char* prefix) = 0;
1248 virtual void SetupTargetResourceMasks(LIR* lir, uint64_t flags,
1249 ResourceMask* use_mask, ResourceMask* def_mask) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001250 virtual const char* GetTargetInstFmt(int opcode) = 0;
1251 virtual const char* GetTargetInstName(int opcode) = 0;
1252 virtual std::string BuildInsnString(const char* fmt, LIR* lir, unsigned char* base_addr) = 0;
Andreas Gampeaf263df2014-07-11 16:40:54 -07001253
1254 // Note: This may return kEncodeNone on architectures that do not expose a PC. The caller must
1255 // take care of this.
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001256 virtual ResourceMask GetPCUseDefEncoding() const = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001257 virtual uint64_t GetTargetInstFlags(int opcode) = 0;
Ian Rogers5aa6e042014-06-13 16:38:24 -07001258 virtual size_t GetInsnSize(LIR* lir) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001259 virtual bool IsUnconditionalBranch(LIR* lir) = 0;
1260
Vladimir Marko674744e2014-04-24 15:18:26 +01001261 // Get the register class for load/store of a field.
1262 virtual RegisterClass RegClassForFieldLoadStore(OpSize size, bool is_volatile) = 0;
1263
Brian Carlstrom7940e442013-07-12 13:46:57 -07001264 // Required for target - Dalvik-level generators.
1265 virtual void GenArithImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001266 RegLocation rl_src1, RegLocation rl_src2, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001267 virtual void GenArithOpDouble(Instruction::Code opcode,
1268 RegLocation rl_dest, RegLocation rl_src1,
1269 RegLocation rl_src2) = 0;
1270 virtual void GenArithOpFloat(Instruction::Code opcode, RegLocation rl_dest,
1271 RegLocation rl_src1, RegLocation rl_src2) = 0;
1272 virtual void GenCmpFP(Instruction::Code opcode, RegLocation rl_dest,
1273 RegLocation rl_src1, RegLocation rl_src2) = 0;
1274 virtual void GenConversion(Instruction::Code opcode, RegLocation rl_dest,
1275 RegLocation rl_src) = 0;
Vladimir Marko1c282e22013-11-21 14:49:47 +00001276 virtual bool GenInlinedCas(CallInfo* info, bool is_long, bool is_object) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001277
1278 /**
1279 * @brief Used to generate code for intrinsic java\.lang\.Math methods min and max.
1280 * @details This is also applicable for java\.lang\.StrictMath since it is a simple algorithm
1281 * that applies on integers. The generated code will write the smallest or largest value
1282 * directly into the destination register as specified by the invoke information.
1283 * @param info Information about the invoke.
1284 * @param is_min If true generates code that computes minimum. Otherwise computes maximum.
Serban Constantinescu23abec92014-07-02 16:13:38 +01001285 * @param is_long If true the value value is Long. Otherwise the value is Int.
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001286 * @return Returns true if successfully generated
1287 */
Serban Constantinescu23abec92014-07-02 16:13:38 +01001288 virtual bool GenInlinedMinMax(CallInfo* info, bool is_min, bool is_long) = 0;
1289 virtual bool GenInlinedMinMaxFP(CallInfo* info, bool is_min, bool is_double);
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001290
Brian Carlstrom7940e442013-07-12 13:46:57 -07001291 virtual bool GenInlinedSqrt(CallInfo* info) = 0;
Vladimir Markoe508a202013-11-04 15:24:22 +00001292 virtual bool GenInlinedPeek(CallInfo* info, OpSize size) = 0;
1293 virtual bool GenInlinedPoke(CallInfo* info, OpSize size) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001294 virtual RegLocation GenDivRem(RegLocation rl_dest, RegStorage reg_lo, RegStorage reg_hi,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001295 bool is_div) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001296 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegStorage reg_lo, int lit,
Brian Carlstrom7940e442013-07-12 13:46:57 -07001297 bool is_div) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001298 /*
1299 * @brief Generate an integer div or rem operation by a literal.
1300 * @param rl_dest Destination Location.
1301 * @param rl_src1 Numerator Location.
1302 * @param rl_src2 Divisor Location.
1303 * @param is_div 'true' if this is a division, 'false' for a remainder.
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001304 * @param flags The instruction optimization flags. It can include information
1305 * if exception check can be elided.
Mark Mendell2bf31e62014-01-23 12:13:40 -08001306 */
1307 virtual RegLocation GenDivRem(RegLocation rl_dest, RegLocation rl_src1,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001308 RegLocation rl_src2, bool is_div, int flags) = 0;
Mark Mendell2bf31e62014-01-23 12:13:40 -08001309 /*
1310 * @brief Generate an integer div or rem operation by a literal.
1311 * @param rl_dest Destination Location.
1312 * @param rl_src Numerator Location.
1313 * @param lit Divisor.
1314 * @param is_div 'true' if this is a division, 'false' for a remainder.
1315 */
buzbee2700f7e2014-03-07 09:46:20 -08001316 virtual RegLocation GenDivRemLit(RegLocation rl_dest, RegLocation rl_src1, int lit,
1317 bool is_div) = 0;
1318 virtual void GenCmpLong(RegLocation rl_dest, RegLocation rl_src1, RegLocation rl_src2) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001319
1320 /**
1321 * @brief Used for generating code that throws ArithmeticException if both registers are zero.
Ian Rogersdd7624d2014-03-14 17:43:00 -07001322 * @details This is used for generating DivideByZero checks when divisor is held in two
1323 * separate registers.
Mingyao Yange643a172014-04-08 11:02:52 -07001324 * @param reg The register holding the pair of 32-bit values.
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001325 */
Mingyao Yange643a172014-04-08 11:02:52 -07001326 virtual void GenDivZeroCheckWide(RegStorage reg) = 0;
Razvan A Lupusoru090dd442013-12-20 14:35:03 -08001327
buzbee2700f7e2014-03-07 09:46:20 -08001328 virtual void GenEntrySequence(RegLocation* ArgLocs, RegLocation rl_method) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001329 virtual void GenExitSequence() = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001330 virtual void GenFusedFPCmpBranch(BasicBlock* bb, MIR* mir, bool gt_bias, bool is_double) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001331 virtual void GenFusedLongCmpBranch(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001332
Mark Mendelld65c51a2014-04-29 16:55:20 -04001333 /*
1334 * @brief Handle Machine Specific MIR Extended opcodes.
1335 * @param bb The basic block in which the MIR is from.
1336 * @param mir The MIR whose opcode is not standard extended MIR.
1337 * @note Base class implementation will abort for unknown opcodes.
1338 */
1339 virtual void GenMachineSpecificExtendedMethodMIR(BasicBlock* bb, MIR* mir);
1340
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001341 /**
1342 * @brief Lowers the kMirOpSelect MIR into LIR.
1343 * @param bb The basic block in which the MIR is from.
1344 * @param mir The MIR whose opcode is kMirOpSelect.
1345 */
Brian Carlstrom7940e442013-07-12 13:46:57 -07001346 virtual void GenSelect(BasicBlock* bb, MIR* mir) = 0;
Razvan A Lupusorue27b3bf2014-01-23 09:41:45 -08001347
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001348 /**
Andreas Gampe90969af2014-07-15 23:02:11 -07001349 * @brief Generates code to select one of the given constants depending on the given opcode.
Andreas Gampe90969af2014-07-15 23:02:11 -07001350 */
1351 virtual void GenSelectConst32(RegStorage left_op, RegStorage right_op, ConditionCode code,
1352 int32_t true_val, int32_t false_val, RegStorage rs_dest,
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001353 RegisterClass dest_reg_class) = 0;
Andreas Gampe90969af2014-07-15 23:02:11 -07001354
1355 /**
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001356 * @brief Used to generate a memory barrier in an architecture specific way.
1357 * @details The last generated LIR will be considered for use as barrier. Namely,
1358 * if the last LIR can be updated in a way where it will serve the semantics of
1359 * barrier, then it will be used as such. Otherwise, a new LIR will be generated
1360 * that can keep the semantics.
1361 * @param barrier_kind The kind of memory barrier to generate.
Andreas Gampeb14329f2014-05-15 11:16:06 -07001362 * @return whether a new instruction was generated.
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001363 */
Andreas Gampeb14329f2014-05-15 11:16:06 -07001364 virtual bool GenMemBarrier(MemBarrierKind barrier_kind) = 0;
Razvan A Lupusoru99ad7232014-02-25 17:41:08 -08001365
Brian Carlstrom7940e442013-07-12 13:46:57 -07001366 virtual void GenMoveException(RegLocation rl_dest) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001367 virtual void GenMultiplyByTwoBitMultiplier(RegLocation rl_src, RegLocation rl_result, int lit,
1368 int first_bit, int second_bit) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001369 virtual void GenNegDouble(RegLocation rl_dest, RegLocation rl_src) = 0;
1370 virtual void GenNegFloat(RegLocation rl_dest, RegLocation rl_src) = 0;
Andreas Gampe48971b32014-08-06 10:09:01 -07001371
1372 // Create code for switch statements. Will decide between short and long versions below.
1373 void GenPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1374 void GenSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1375
1376 // Potentially backend-specific versions of switch instructions for shorter switch statements.
1377 // The default implementation will create a chained compare-and-branch.
1378 virtual void GenSmallPackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1379 virtual void GenSmallSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src);
1380 // Backend-specific versions of switch instructions for longer switch statements.
1381 virtual void GenLargePackedSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1382 virtual void GenLargeSparseSwitch(MIR* mir, DexOffset table_offset, RegLocation rl_src) = 0;
1383
Brian Carlstrom7940e442013-07-12 13:46:57 -07001384 virtual void GenArrayGet(int opt_flags, OpSize size, RegLocation rl_array,
1385 RegLocation rl_index, RegLocation rl_dest, int scale) = 0;
1386 virtual void GenArrayPut(int opt_flags, OpSize size, RegLocation rl_array,
Ian Rogersa9a82542013-10-04 11:17:26 -07001387 RegLocation rl_index, RegLocation rl_src, int scale,
1388 bool card_mark) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001389 virtual void GenShiftImmOpLong(Instruction::Code opcode, RegLocation rl_dest,
Razvan A Lupusoru5c5676b2014-09-29 16:42:11 -07001390 RegLocation rl_src1, RegLocation rl_shift, int flags) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001391
1392 // Required for target - single operation generators.
1393 virtual LIR* OpUnconditionalBranch(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001394 virtual LIR* OpCmpBranch(ConditionCode cond, RegStorage src1, RegStorage src2, LIR* target) = 0;
1395 virtual LIR* OpCmpImmBranch(ConditionCode cond, RegStorage reg, int check_value,
1396 LIR* target) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001397 virtual LIR* OpCondBranch(ConditionCode cc, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001398 virtual LIR* OpDecAndBranch(ConditionCode c_code, RegStorage reg, LIR* target) = 0;
1399 virtual LIR* OpFpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001400 virtual LIR* OpIT(ConditionCode cond, const char* guide) = 0;
Dave Allison3da67a52014-04-02 17:03:45 -07001401 virtual void OpEndIT(LIR* it) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001402 virtual LIR* OpMem(OpKind op, RegStorage r_base, int disp) = 0;
Vladimir Markof6737f72015-03-23 17:05:14 +00001403 virtual void OpPcRelLoad(RegStorage reg, LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001404 virtual LIR* OpReg(OpKind op, RegStorage r_dest_src) = 0;
buzbee7a11ab02014-04-28 20:02:38 -07001405 virtual void OpRegCopy(RegStorage r_dest, RegStorage r_src) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001406 virtual LIR* OpRegCopyNoInsert(RegStorage r_dest, RegStorage r_src) = 0;
1407 virtual LIR* OpRegImm(OpKind op, RegStorage r_dest_src1, int value) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001408 virtual LIR* OpRegReg(OpKind op, RegStorage r_dest_src1, RegStorage r_src2) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001409
1410 /**
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001411 * @brief Used to generate an LIR that does a load from mem to reg.
1412 * @param r_dest The destination physical register.
1413 * @param r_base The base physical register for memory operand.
1414 * @param offset The displacement for memory operand.
1415 * @param move_type Specification on the move desired (size, alignment, register kind).
1416 * @return Returns the generate move LIR.
1417 */
buzbee2700f7e2014-03-07 09:46:20 -08001418 virtual LIR* OpMovRegMem(RegStorage r_dest, RegStorage r_base, int offset,
1419 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001420
1421 /**
1422 * @brief Used to generate an LIR that does a store from reg to mem.
1423 * @param r_base The base physical register for memory operand.
1424 * @param offset The displacement for memory operand.
1425 * @param r_src The destination physical register.
1426 * @param bytes_to_move The number of bytes to move.
1427 * @param is_aligned Whether the memory location is known to be aligned.
1428 * @return Returns the generate move LIR.
1429 */
buzbee2700f7e2014-03-07 09:46:20 -08001430 virtual LIR* OpMovMemReg(RegStorage r_base, int offset, RegStorage r_src,
1431 MoveType move_type) = 0;
Razvan A Lupusoru2c498d12014-01-29 16:02:57 -08001432
1433 /**
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001434 * @brief Used for generating a conditional register to register operation.
1435 * @param op The opcode kind.
1436 * @param cc The condition code that when true will perform the opcode.
1437 * @param r_dest The destination physical register.
1438 * @param r_src The source physical register.
1439 * @return Returns the newly created LIR or null in case of creation failure.
1440 */
buzbee2700f7e2014-03-07 09:46:20 -08001441 virtual LIR* OpCondRegReg(OpKind op, ConditionCode cc, RegStorage r_dest, RegStorage r_src) = 0;
Razvan A Lupusorubd288c22013-12-20 17:27:23 -08001442
buzbee2700f7e2014-03-07 09:46:20 -08001443 virtual LIR* OpRegRegImm(OpKind op, RegStorage r_dest, RegStorage r_src1, int value) = 0;
1444 virtual LIR* OpRegRegReg(OpKind op, RegStorage r_dest, RegStorage r_src1,
1445 RegStorage r_src2) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001446 virtual LIR* OpTestSuspend(LIR* target) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001447 virtual LIR* OpVldm(RegStorage r_base, int count) = 0;
1448 virtual LIR* OpVstm(RegStorage r_base, int count) = 0;
buzbee2700f7e2014-03-07 09:46:20 -08001449 virtual void OpRegCopyWide(RegStorage dest, RegStorage src) = 0;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001450 virtual bool InexpensiveConstantInt(int32_t value) = 0;
1451 virtual bool InexpensiveConstantFloat(int32_t value) = 0;
1452 virtual bool InexpensiveConstantLong(int64_t value) = 0;
1453 virtual bool InexpensiveConstantDouble(int64_t value) = 0;
Matteo Franchinc763e352014-07-04 12:53:27 +01001454 virtual bool InexpensiveConstantInt(int32_t value, Instruction::Code opcode) {
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001455 UNUSED(opcode);
Matteo Franchinc763e352014-07-04 12:53:27 +01001456 return InexpensiveConstantInt(value);
1457 }
Brian Carlstrom7940e442013-07-12 13:46:57 -07001458
Ningsheng Jian675e09b2014-10-23 13:48:36 +08001459 /**
1460 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1461 * @param divisor A constant divisor bits of float type.
1462 * @return Returns true iff, x/divisor == x*(1.0f/divisor), for every float x.
1463 */
1464 bool CanDivideByReciprocalMultiplyFloat(int32_t divisor) {
1465 // True, if float value significand bits are 0.
1466 return ((divisor & 0x7fffff) == 0);
1467 }
1468
1469 /**
1470 * @brief Whether division by the given divisor can be converted to multiply by its reciprocal.
1471 * @param divisor A constant divisor bits of double type.
1472 * @return Returns true iff, x/divisor == x*(1.0/divisor), for every double x.
1473 */
1474 bool CanDivideByReciprocalMultiplyDouble(int64_t divisor) {
1475 // True, if double value significand bits are 0.
1476 return ((divisor & ((UINT64_C(1) << 52) - 1)) == 0);
1477 }
1478
Ian Rogersd9c4fc92013-10-01 19:45:43 -07001479 // May be optimized by targets.
1480 virtual void GenMonitorEnter(int opt_flags, RegLocation rl_src);
1481 virtual void GenMonitorExit(int opt_flags, RegLocation rl_src);
1482
Andreas Gampe98430592014-07-27 19:44:50 -07001483 virtual LIR* InvokeTrampoline(OpKind op, RegStorage r_tgt, QuickEntrypointEnum trampoline) = 0;
1484
Andreas Gampe9c462082015-01-27 14:31:40 -08001485 // Queries for backend support for vectors
1486 /*
1487 * Return the number of bits in a vector register.
1488 * @return 0 if vector registers are not supported, or the
1489 * number of bits in the vector register if supported.
1490 */
1491 virtual int VectorRegisterSize() {
1492 return 0;
1493 }
1494
1495 /*
1496 * Return the number of reservable vector registers supported
1497 * @param long_or_fp, true if floating point computations will be
1498 * executed or the operations will be long type while vector
1499 * registers are reserved.
1500 * @return the number of vector registers that are available
1501 * @note The backend should ensure that sufficient vector registers
1502 * are held back to generate scalar code without exhausting vector
1503 * registers, if scalar code also uses the vector registers.
1504 */
1505 virtual int NumReservableVectorRegisters(bool long_or_fp ATTRIBUTE_UNUSED) {
1506 return 0;
1507 }
1508
Brian Carlstrom7940e442013-07-12 13:46:57 -07001509 protected:
1510 Mir2Lir(CompilationUnit* cu, MIRGraph* mir_graph, ArenaAllocator* arena);
1511
1512 CompilationUnit* GetCompilationUnit() {
1513 return cu_;
1514 }
Mark Mendell4708dcd2014-01-22 09:05:18 -08001515 /*
Mark Mendell4708dcd2014-01-22 09:05:18 -08001516 * @brief Do these SRs overlap?
1517 * @param rl_op1 One RegLocation
1518 * @param rl_op2 The other RegLocation
1519 * @return 'true' if the VR pairs overlap
1520 *
1521 * Check to see if a result pair has a misaligned overlap with an operand pair. This
1522 * is not usual for dx to generate, but it is legal (for now). In a future rev of
1523 * dex, we'll want to make this case illegal.
1524 */
Alexei Zavjalovd8c3e362014-10-08 15:51:59 +07001525 bool PartiallyIntersects(RegLocation rl_op1, RegLocation rl_op2);
1526
1527 /*
1528 * @brief Do these SRs intersect?
1529 * @param rl_op1 One RegLocation
1530 * @param rl_op2 The other RegLocation
1531 * @return 'true' if the VR pairs intersect
1532 *
1533 * Check to see if a result pair has misaligned overlap or
1534 * full overlap with an operand pair.
1535 */
1536 bool Intersects(RegLocation rl_op1, RegLocation rl_op2);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001537
Mark Mendelle02d48f2014-01-15 11:19:23 -08001538 /*
1539 * @brief Force a location (in a register) into a temporary register
1540 * @param loc location of result
1541 * @returns update location
1542 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001543 virtual RegLocation ForceTemp(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001544
1545 /*
1546 * @brief Force a wide location (in registers) into temporary registers
1547 * @param loc location of result
1548 * @returns update location
1549 */
Mark Mendelle87f9b52014-04-30 14:13:18 -04001550 virtual RegLocation ForceTempWide(RegLocation loc);
Mark Mendelle02d48f2014-01-15 11:19:23 -08001551
Mark Mendelldf8ee2e2014-01-27 16:37:47 -08001552 virtual void GenInstanceofFinal(bool use_declaring_class, uint32_t type_idx,
1553 RegLocation rl_dest, RegLocation rl_src);
1554
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001555 void AddSlowPath(LIRSlowPath* slowpath);
1556
Serguei Katkov9ee45192014-07-17 14:39:03 +07001557 /*
1558 *
1559 * @brief Implement Set up instanceof a class.
1560 * @param needs_access_check 'true' if we must check the access.
1561 * @param type_known_final 'true' if the type is known to be a final class.
1562 * @param type_known_abstract 'true' if the type is known to be an abstract class.
1563 * @param use_declaring_class 'true' if the type can be loaded off the current Method*.
1564 * @param can_assume_type_is_in_dex_cache 'true' if the type is known to be in the cache.
1565 * @param type_idx Type index to use if use_declaring_class is 'false'.
1566 * @param rl_dest Result to be set to 0 or 1.
1567 * @param rl_src Object to be tested.
1568 */
1569 void GenInstanceofCallingHelper(bool needs_access_check, bool type_known_final,
1570 bool type_known_abstract, bool use_declaring_class,
1571 bool can_assume_type_is_in_dex_cache,
1572 uint32_t type_idx, RegLocation rl_dest,
1573 RegLocation rl_src);
Mark Mendellae9fd932014-02-10 16:14:35 -08001574 /*
Tong Shen547cdfd2014-08-05 01:54:19 -07001575 * @brief Generate the eh_frame FDE information if possible.
1576 * @returns pointer to vector containg FDE information, or NULL.
Mark Mendellae9fd932014-02-10 16:14:35 -08001577 */
Tong Shen547cdfd2014-08-05 01:54:19 -07001578 virtual std::vector<uint8_t>* ReturnFrameDescriptionEntry();
Brian Carlstrom7940e442013-07-12 13:46:57 -07001579
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001580 /**
1581 * @brief Used to insert marker that can be used to associate MIR with LIR.
1582 * @details Only inserts marker if verbosity is enabled.
1583 * @param mir The mir that is currently being generated.
1584 */
1585 void GenPrintLabel(MIR* mir);
1586
1587 /**
1588 * @brief Used to generate return sequence when there is no frame.
1589 * @details Assumes that the return registers have already been populated.
1590 */
1591 virtual void GenSpecialExitSequence() = 0;
1592
1593 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001594 * @brief Used to generate stack frame for suspend path of special methods.
1595 */
1596 virtual void GenSpecialEntryForSuspend() = 0;
1597
1598 /**
1599 * @brief Used to pop the stack frame for suspend path of special methods.
1600 */
1601 virtual void GenSpecialExitForSuspend() = 0;
1602
1603 /**
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001604 * @brief Used to generate code for special methods that are known to be
1605 * small enough to work in frameless mode.
1606 * @param bb The basic block of the first MIR.
1607 * @param mir The first MIR of the special method.
1608 * @param special Information about the special method.
1609 * @return Returns whether or not this was handled successfully. Returns false
1610 * if caller should punt to normal MIR2LIR conversion.
1611 */
1612 virtual bool GenSpecialCase(BasicBlock* bb, MIR* mir, const InlineMethod& special);
1613
Brian Carlstrom7940e442013-07-12 13:46:57 -07001614 void ClobberBody(RegisterInfo* p);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001615 void SetCurrentDexPc(DexOffset dexpc) {
1616 current_dalvik_offset_ = dexpc;
1617 }
1618
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001619 /**
1620 * @brief Used to lock register if argument at in_position was passed that way.
1621 * @details Does nothing if the argument is passed via stack.
1622 * @param in_position The argument number whose register to lock.
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001623 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001624 void LockArg(size_t in_position);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001625
1626 /**
1627 * @brief Used to load VR argument to a physical register.
1628 * @details The load is only done if the argument is not already in physical register.
1629 * LockArg must have been previously called.
1630 * @param in_position The argument number to load.
1631 * @param wide Whether the argument is 64-bit or not.
1632 * @return Returns the register (or register pair) for the loaded argument.
1633 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001634 RegStorage LoadArg(size_t in_position, RegisterClass reg_class, bool wide = false);
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001635
1636 /**
1637 * @brief Used to load a VR argument directly to a specified register location.
1638 * @param in_position The argument number to place in register.
1639 * @param rl_dest The register location where to place argument.
1640 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001641 void LoadArgDirect(size_t in_position, RegLocation rl_dest);
1642
1643 /**
1644 * @brief Used to spill register if argument at in_position was passed that way.
1645 * @details Does nothing if the argument is passed via stack.
1646 * @param in_position The argument number whose register to spill.
1647 */
1648 void SpillArg(size_t in_position);
1649
1650 /**
1651 * @brief Used to unspill register if argument at in_position was passed that way.
1652 * @details Does nothing if the argument is passed via stack.
1653 * @param in_position The argument number whose register to spill.
1654 */
1655 void UnspillArg(size_t in_position);
1656
1657 /**
1658 * @brief Generate suspend test in a special method.
1659 */
1660 SpecialSuspendCheckSlowPath* GenSpecialSuspendTest();
Razvan A Lupusoru3bc01742014-02-06 13:18:43 -08001661
1662 /**
1663 * @brief Used to generate LIR for special getter method.
1664 * @param mir The mir that represents the iget.
1665 * @param special Information about the special getter method.
1666 * @return Returns whether LIR was successfully generated.
1667 */
1668 bool GenSpecialIGet(MIR* mir, const InlineMethod& special);
1669
1670 /**
1671 * @brief Used to generate LIR for special setter method.
1672 * @param mir The mir that represents the iput.
1673 * @param special Information about the special setter method.
1674 * @return Returns whether LIR was successfully generated.
1675 */
1676 bool GenSpecialIPut(MIR* mir, const InlineMethod& special);
1677
1678 /**
1679 * @brief Used to generate LIR for special return-args method.
1680 * @param mir The mir that represents the return of argument.
1681 * @param special Information about the special return-args method.
1682 * @return Returns whether LIR was successfully generated.
1683 */
1684 bool GenSpecialIdentity(MIR* mir, const InlineMethod& special);
1685
Vladimir Marko20f85592015-03-19 10:07:02 +00001686 /**
1687 * @brief Generate code to check if result is null and, if it is, call helper to load it.
1688 * @param r_result the result register.
1689 * @param trampoline the helper to call in slow path.
1690 * @param imm the immediate passed to the helper.
1691 * @param r_method the register with ArtMethod* if available, otherwise RegStorage::Invalid().
1692 */
1693 void GenIfNullUseHelperImmMethod(
1694 RegStorage r_result, QuickEntrypointEnum trampoline, int imm, RegStorage r_method);
1695
Vladimir Marko34773072015-04-07 09:56:48 +01001696 /**
1697 * @brief Generate code to retrieve Class* for another type to be used by SGET/SPUT.
1698 * @param field_info information about the field to be accessed.
1699 * @param opt_flags the optimization flags of the MIR.
1700 */
1701 RegStorage GenGetOtherTypeForSgetSput(const MirSFieldLoweringInfo& field_info, int opt_flags);
1702
Mingyao Yang42894562014-04-07 12:42:16 -07001703 void AddDivZeroCheckSlowPath(LIR* branch);
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001704
Mingyao Yang80365d92014-04-18 12:10:58 -07001705 // Copy arg0 and arg1 to kArg0 and kArg1 safely, possibly using
1706 // kArg2 as temp.
Mark Mendelle87f9b52014-04-30 14:13:18 -04001707 virtual void CopyToArgumentRegs(RegStorage arg0, RegStorage arg1);
1708
1709 /**
1710 * @brief Load Constant into RegLocation
1711 * @param rl_dest Destination RegLocation
1712 * @param value Constant value
1713 */
1714 virtual void GenConst(RegLocation rl_dest, int value);
Mingyao Yang80365d92014-04-18 12:10:58 -07001715
Serguei Katkov59a42af2014-07-05 00:55:46 +07001716 /**
1717 * Returns true iff wide GPRs are just different views on the same physical register.
1718 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001719 virtual bool WideGPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001720
1721 /**
1722 * Returns true iff wide FPRs are just different views on the same physical register.
1723 */
Ian Rogers6a3c1fc2014-10-31 00:33:20 -07001724 virtual bool WideFPRsAreAliases() const = 0;
Serguei Katkov59a42af2014-07-05 00:55:46 +07001725
1726
Andreas Gampe4b537a82014-06-30 22:24:53 -07001727 enum class WidenessCheck { // private
1728 kIgnoreWide,
1729 kCheckWide,
1730 kCheckNotWide
1731 };
1732
1733 enum class RefCheck { // private
1734 kIgnoreRef,
1735 kCheckRef,
1736 kCheckNotRef
1737 };
1738
1739 enum class FPCheck { // private
1740 kIgnoreFP,
1741 kCheckFP,
1742 kCheckNotFP
1743 };
1744
1745 /**
1746 * Check whether a reg storage seems well-formed, that is, if a reg storage is valid,
1747 * that it has the expected form for the flags.
1748 * A flag value of 0 means ignore. A flag value of -1 means false. A flag value of 1 means true.
1749 */
1750 void CheckRegStorageImpl(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp, bool fail,
1751 bool report)
1752 const;
1753
1754 /**
1755 * Check whether a reg location seems well-formed, that is, if a reg storage is encoded,
1756 * that it has the expected size.
1757 */
1758 void CheckRegLocationImpl(RegLocation rl, bool fail, bool report) const;
1759
1760 // See CheckRegStorageImpl. Will print or fail depending on kFailOnSizeError and
1761 // kReportSizeError.
1762 void CheckRegStorage(RegStorage rs, WidenessCheck wide, RefCheck ref, FPCheck fp) const;
1763 // See CheckRegLocationImpl.
1764 void CheckRegLocation(RegLocation rl) const;
1765
Vladimir Marko767c7522015-03-20 12:47:30 +00001766 // Find the references at the beginning of a basic block (for generating GC maps).
1767 void InitReferenceVRegs(BasicBlock* bb, BitVector* references);
1768
1769 // Update references from prev_mir to mir in the same BB. If mir is null or before
1770 // prev_mir, report failure (return false) and update references to the end of the BB.
1771 bool UpdateReferenceVRegsLocal(MIR* mir, MIR* prev_mir, BitVector* references);
1772
1773 // Update references from prev_mir to mir.
1774 void UpdateReferenceVRegs(MIR* mir, MIR* prev_mir, BitVector* references);
1775
Brian Carlstrom7940e442013-07-12 13:46:57 -07001776 public:
1777 // TODO: add accessors for these.
1778 LIR* literal_list_; // Constants.
1779 LIR* method_literal_list_; // Method literals requiring patching.
Hiroshi Yamauchibe1ca552014-01-15 11:46:48 -08001780 LIR* class_literal_list_; // Class literals requiring patching.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001781 LIR* code_literal_list_; // Code literals requiring patching.
buzbeeb48819d2013-09-14 16:15:25 -07001782 LIR* first_fixup_; // Doubly-linked list of LIR nodes requiring fixups.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001783
1784 protected:
Andreas Gampe9c462082015-01-27 14:31:40 -08001785 ArenaAllocator* const arena_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001786 CompilationUnit* const cu_;
1787 MIRGraph* const mir_graph_;
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001788 ArenaVector<SwitchTable*> switch_tables_;
1789 ArenaVector<FillArrayData*> fill_array_data_;
1790 ArenaVector<RegisterInfo*> tempreg_info_;
1791 ArenaVector<RegisterInfo*> reginfo_map_;
Vladimir Markof6737f72015-03-23 17:05:14 +00001792 ArenaVector<const void*> pointer_storage_;
buzbee0d829482013-10-11 15:24:55 -07001793 CodeOffset data_offset_; // starting offset of literal pool.
1794 size_t total_size_; // header + code size.
Brian Carlstrom7940e442013-07-12 13:46:57 -07001795 LIR* block_label_list_;
1796 PromotionMap* promotion_map_;
1797 /*
1798 * TODO: The code generation utilities don't have a built-in
1799 * mechanism to propagate the original Dalvik opcode address to the
1800 * associated generated instructions. For the trace compiler, this wasn't
1801 * necessary because the interpreter handled all throws and debugging
1802 * requests. For now we'll handle this by placing the Dalvik offset
1803 * in the CompilationUnit struct before codegen for each instruction.
1804 * The low-level LIR creation utilites will pull it from here. Rework this.
1805 */
buzbee0d829482013-10-11 15:24:55 -07001806 DexOffset current_dalvik_offset_;
Vladimir Marko767c7522015-03-20 12:47:30 +00001807 MIR* current_mir_;
buzbee0d829482013-10-11 15:24:55 -07001808 size_t estimated_native_code_size_; // Just an estimate; used to reserve code_buffer_ size.
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001809 std::unique_ptr<RegisterPool> reg_pool_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001810 /*
1811 * Sanity checking for the register temp tracking. The same ssa
1812 * name should never be associated with one temp register per
1813 * instruction compilation.
1814 */
1815 int live_sreg_;
1816 CodeBuffer code_buffer_;
Yevgeny Roubane3ea8382014-08-08 16:29:38 +07001817 // The source mapping table data (pc -> dex). More entries than in encoded_mapping_table_
Andreas Gampee21dc3d2014-12-08 16:59:43 -08001818 DefaultSrcMap src_mapping_table_;
Ian Rogers96faf5b2013-08-09 22:05:32 -07001819 // The encoding mapping table data (dex -> pc offset and pc offset -> dex) with a size prefix.
Vladimir Marko80b96d12015-02-19 15:50:28 +00001820 ArenaVector<uint8_t> encoded_mapping_table_;
Vladimir Marko8081d2b2014-07-31 15:33:43 +01001821 ArenaVector<uint32_t> core_vmap_table_;
1822 ArenaVector<uint32_t> fp_vmap_table_;
Vladimir Marko80b96d12015-02-19 15:50:28 +00001823 ArenaVector<uint8_t> native_gc_map_;
Vladimir Markof4da6752014-08-01 19:04:18 +01001824 ArenaVector<LinkerPatch> patches_;
Brian Carlstrom7940e442013-07-12 13:46:57 -07001825 int num_core_spills_;
1826 int num_fp_spills_;
1827 int frame_size_;
1828 unsigned int core_spill_mask_;
1829 unsigned int fp_spill_mask_;
1830 LIR* first_lir_insn_;
1831 LIR* last_lir_insn_;
Dave Allisonbcec6fb2014-01-17 12:52:22 -08001832
Vladimir Markoe39c54e2014-09-22 14:50:02 +01001833 ArenaVector<LIRSlowPath*> slow_paths_;
Vladimir Marko8dea81c2014-06-06 14:50:36 +01001834
1835 // The memory reference type for new LIRs.
1836 // NOTE: Passing this as an explicit parameter by all functions that directly or indirectly
1837 // invoke RawLIR() would clutter the code and reduce the readability.
1838 ResourceMask::ResourceBit mem_ref_type_;
1839
1840 // Each resource mask now takes 16-bytes, so having both use/def masks directly in a LIR
1841 // would consume 32 bytes per LIR. Instead, the LIR now holds only pointers to the masks
1842 // (i.e. 8 bytes on 32-bit arch, 16 bytes on 64-bit arch) and we use ResourceMaskCache
1843 // to deduplicate the masks.
1844 ResourceMaskCache mask_cache_;
Fred Shih37f05ef2014-07-16 18:38:08 -07001845
Vladimir Marko767c7522015-03-20 12:47:30 +00001846 // Record the MIR that generated a given safepoint (nullptr for prologue safepoints).
1847 ArenaVector<std::pair<LIR*, MIR*>> safepoints_;
1848
Vladimir Marko20f85592015-03-19 10:07:02 +00001849 // The layout of the cu_->dex_file's dex cache arrays for PC-relative addressing.
1850 const DexCacheArraysLayout dex_cache_arrays_layout_;
1851
Serguei Katkov717a3e42014-11-13 17:19:42 +06001852 // ABI support
1853 class ShortyArg {
1854 public:
1855 explicit ShortyArg(char type) : type_(type) { }
1856 bool IsFP() { return type_ == 'F' || type_ == 'D'; }
1857 bool IsWide() { return type_ == 'J' || type_ == 'D'; }
1858 bool IsRef() { return type_ == 'L'; }
1859 char GetType() { return type_; }
1860 private:
1861 char type_;
1862 };
1863
1864 class ShortyIterator {
1865 public:
1866 ShortyIterator(const char* shorty, bool is_static);
1867 bool Next();
1868 ShortyArg GetArg() { return ShortyArg(pending_this_ ? 'L' : *cur_); }
1869 private:
1870 const char* cur_;
1871 bool pending_this_;
1872 bool initialized_;
1873 };
1874
1875 class InToRegStorageMapper {
1876 public:
1877 virtual RegStorage GetNextReg(ShortyArg arg) = 0;
1878 virtual ~InToRegStorageMapper() {}
1879 virtual void Reset() = 0;
1880 };
1881
1882 class InToRegStorageMapping {
1883 public:
1884 explicit InToRegStorageMapping(ArenaAllocator* arena)
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001885 : mapping_(arena->Adapter()),
1886 end_mapped_in_(0u), has_arguments_on_stack_(false), initialized_(false) {}
Serguei Katkov717a3e42014-11-13 17:19:42 +06001887 void Initialize(ShortyIterator* shorty, InToRegStorageMapper* mapper);
1888 /**
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001889 * @return the past-the-end index of VRs mapped to physical registers.
1890 * In other words any VR starting from this index is mapped to memory.
Serguei Katkov717a3e42014-11-13 17:19:42 +06001891 */
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001892 size_t GetEndMappedIn() { return end_mapped_in_; }
Serguei Katkov717a3e42014-11-13 17:19:42 +06001893 bool HasArgumentsOnStack() { return has_arguments_on_stack_; }
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001894 RegStorage GetReg(size_t in_position);
1895 ShortyArg GetShorty(size_t in_position);
Serguei Katkov717a3e42014-11-13 17:19:42 +06001896 bool IsInitialized() { return initialized_; }
1897 private:
Vladimir Marko6ce3eba2015-02-16 13:05:59 +00001898 static constexpr char kInvalidShorty = '-';
1899 ArenaVector<std::pair<ShortyArg, RegStorage>> mapping_;
1900 size_t end_mapped_in_;
Serguei Katkov717a3e42014-11-13 17:19:42 +06001901 bool has_arguments_on_stack_;
1902 bool initialized_;
1903 };
1904
1905 // Cached mapping of method input to reg storage according to ABI.
1906 InToRegStorageMapping in_to_reg_storage_mapping_;
1907 virtual InToRegStorageMapper* GetResetedInToRegStorageMapper() = 0;
1908
Fred Shih37f05ef2014-07-16 18:38:08 -07001909 private:
1910 static bool SizeMatchesTypeForEntrypoint(OpSize size, Primitive::Type type);
Brian Carlstrom7940e442013-07-12 13:46:57 -07001911}; // Class Mir2Lir
1912
1913} // namespace art
1914
Brian Carlstromfc0e3212013-07-17 14:40:12 -07001915#endif // ART_COMPILER_DEX_QUICK_MIR_TO_LIR_H_