blob: 80d4ba81aee2a47a1362cd41480467d13069fb9b [file] [log] [blame]
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01001/*
Summer Qin60a23fd2018-03-02 15:51:14 +08002 * Copyright (c) 2014-2018, ARM Limited and Contributors. All rights reserved.
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01003 *
dp-arm82cb2c12017-05-03 09:38:09 +01004 * SPDX-License-Identifier: BSD-3-Clause
Sandrine Bailleux01b916b2014-07-17 16:06:39 +01005 */
6
7#ifndef __PLATFORM_DEF_H__
8#define __PLATFORM_DEF_H__
9
Roberto Vargas638b0342018-01-05 16:00:05 +000010/* Enable the dynamic translation tables library. */
11#ifdef AARCH32
12# if defined(IMAGE_BL32) && RESET_TO_SP_MIN
13# define PLAT_XLAT_TABLES_DYNAMIC 1
14# endif
15#else
16# if defined(IMAGE_BL31) && RESET_TO_BL31
17# define PLAT_XLAT_TABLES_DYNAMIC 1
18# endif
19#endif /* AARCH32 */
20
21
Dan Handleyf8b0b222015-03-19 19:22:44 +000022#include <arm_def.h>
23#include <board_arm_def.h>
24#include <board_css_def.h>
25#include <common_def.h>
26#include <css_def.h>
Qixiang Xu9b1eae92017-10-13 09:23:42 +080027#if TRUSTED_BOARD_BOOT
28#include <mbedtls_config.h>
29#endif
Dan Handleyf8b0b222015-03-19 19:22:44 +000030#include <soc_css_def.h>
31#include <tzc400.h>
32#include <v2m_def.h>
Sandrine Bailleuxedfda102014-07-17 09:56:29 +010033#include "../juno_def.h"
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010034
Soby Mathew01080472016-02-01 14:04:34 +000035/* Required platform porting definitions */
Soby Mathew5f3a6032015-05-08 10:18:59 +010036/* Juno supports system power domain */
37#define PLAT_MAX_PWR_LVL ARM_PWR_LVL2
38#define PLAT_NUM_PWR_DOMAINS (ARM_SYSTEM_COUNT + \
Soby Mathew01080472016-02-01 14:04:34 +000039 JUNO_CLUSTER_COUNT + \
Soby Mathew5f3a6032015-05-08 10:18:59 +010040 PLATFORM_CORE_COUNT)
Soby Mathew01080472016-02-01 14:04:34 +000041#define PLATFORM_CORE_COUNT (JUNO_CLUSTER0_CORE_COUNT + \
42 JUNO_CLUSTER1_CORE_COUNT)
43
Soby Mathewe60f2af2017-05-10 11:50:30 +010044/* Cryptocell HW Base address */
45#define PLAT_CRYPTOCELL_BASE 0x60050000
46
Dan Handleyf8b0b222015-03-19 19:22:44 +000047/*
Soby Mathew5f3a6032015-05-08 10:18:59 +010048 * Other platform porting definitions are provided by included headers
Dan Handleyf8b0b222015-03-19 19:22:44 +000049 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010050
Dan Handleyf8b0b222015-03-19 19:22:44 +000051/*
52 * Required ARM standard platform porting definitions
53 */
Soby Mathew01080472016-02-01 14:04:34 +000054#define PLAT_ARM_CLUSTER_COUNT JUNO_CLUSTER_COUNT
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010055
Dan Handleyf8b0b222015-03-19 19:22:44 +000056/* Use the bypass address */
57#define PLAT_ARM_TRUSTED_ROM_BASE V2M_FLASH0_BASE + BL1_ROM_BYPASS_OFFSET
Sandrine Bailleux01b916b2014-07-17 16:06:39 +010058
Chris Kayd7ecac72018-05-10 14:27:45 +010059#define NSRAM_BASE 0x2e000000
60#define NSRAM_SIZE 0x00008000 /* 32KB */
61
Roberto Vargas638b0342018-01-05 16:00:05 +000062/* virtual address used by dynamic mem_protect for chunk_base */
63#define PLAT_ARM_MEM_PROTEC_VA_FRAME 0xc0000000
64
Dan Handleyf8b0b222015-03-19 19:22:44 +000065/*
66 * Actual ROM size on Juno is 64 KB, but TBB currently requires at least 80 KB
67 * in debug mode. We can test TBB on Juno bypassing the ROM and using 128 KB of
68 * flash
69 */
Juan Castillo01df3c12015-01-07 13:49:59 +000070#if TRUSTED_BOARD_BOOT
Dan Handleyf8b0b222015-03-19 19:22:44 +000071#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00020000
72#else
73#define PLAT_ARM_TRUSTED_ROM_SIZE 0x00010000
Juan Castillo01df3c12015-01-07 13:49:59 +000074#endif /* TRUSTED_BOARD_BOOT */
75
Vikram Kanigiric64a0442016-01-20 15:57:35 +000076/*
Antonio Nino Diaz02899702016-07-25 12:04:31 +010077 * If ARM_BOARD_OPTIMISE_MEM=0 then Juno uses the default, unoptimised values
Vikram Kanigiric64a0442016-01-20 15:57:35 +000078 * defined for ARM development platforms.
79 */
Antonio Nino Diaz02899702016-07-25 12:04:31 +010080#if ARM_BOARD_OPTIMISE_MEM
Vikram Kanigiric64a0442016-01-20 15:57:35 +000081/*
82 * PLAT_ARM_MMAP_ENTRIES depends on the number of entries in the
83 * plat_arm_mmap array defined for each BL stage.
84 */
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090085#ifdef IMAGE_BL1
Vikram Kanigiric64a0442016-01-20 15:57:35 +000086# define PLAT_ARM_MMAP_ENTRIES 7
87# define MAX_XLAT_TABLES 4
88#endif
89
Masahiro Yamada3d8256b2016-12-25 23:36:24 +090090#ifdef IMAGE_BL2
Summer Qin54661cd2017-04-24 16:49:28 +010091#ifdef SPD_opteed
Roberto Vargasb09ba052017-08-08 11:27:20 +010092# define PLAT_ARM_MMAP_ENTRIES 11
Roberto Vargasf1454032017-08-03 09:16:43 +010093# define MAX_XLAT_TABLES 5
Summer Qin54661cd2017-04-24 16:49:28 +010094#else
Roberto Vargasb09ba052017-08-08 11:27:20 +010095# define PLAT_ARM_MMAP_ENTRIES 10
Vikram Kanigiric64a0442016-01-20 15:57:35 +000096# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +000097#endif
Summer Qin54661cd2017-04-24 16:49:28 +010098#endif
Vikram Kanigiric64a0442016-01-20 15:57:35 +000099
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900100#ifdef IMAGE_BL2U
Vikram Kanigiric64a0442016-01-20 15:57:35 +0000101# define PLAT_ARM_MMAP_ENTRIES 4
102# define MAX_XLAT_TABLES 3
103#endif
104
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900105#ifdef IMAGE_BL31
Roberto Vargasb09ba052017-08-08 11:27:20 +0100106# define PLAT_ARM_MMAP_ENTRIES 7
Roberto Vargasf1454032017-08-03 09:16:43 +0100107# define MAX_XLAT_TABLES 3
Vikram Kanigiric64a0442016-01-20 15:57:35 +0000108#endif
109
Masahiro Yamada3d8256b2016-12-25 23:36:24 +0900110#ifdef IMAGE_BL32
Roberto Vargas638b0342018-01-05 16:00:05 +0000111# define PLAT_ARM_MMAP_ENTRIES 6
Yatharth Kochar6f249342016-11-14 12:00:41 +0000112# define MAX_XLAT_TABLES 4
Vikram Kanigiric64a0442016-01-20 15:57:35 +0000113#endif
114
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100115/*
116 * PLAT_ARM_MAX_BL1_RW_SIZE is calculated using the current BL1 RW debug size
117 * plus a little space for growth.
118 */
119#if TRUSTED_BOARD_BOOT
Soby Mathew2013d8f2018-06-07 15:23:39 +0100120# define PLAT_ARM_MAX_BL1_RW_SIZE 0xB000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100121#else
122# define PLAT_ARM_MAX_BL1_RW_SIZE 0x6000
123#endif
124
125/*
126 * PLAT_ARM_MAX_BL2_SIZE is calculated using the current BL2 debug size plus a
127 * little space for growth.
128 */
129#if TRUSTED_BOARD_BOOT
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800130#if TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_RSA_AND_ECDSA
Soby Mathew2013d8f2018-06-07 15:23:39 +0100131# define PLAT_ARM_MAX_BL2_SIZE 0x1F000
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530132#elif TF_MBEDTLS_KEY_ALG_ID == TF_MBEDTLS_ECDSA
133# define PLAT_ARM_MAX_BL2_SIZE 0x1D000
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800134#else
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530135# define PLAT_ARM_MAX_BL2_SIZE 0x1C000
Qixiang Xu9b1eae92017-10-13 09:23:42 +0800136#endif
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100137#else
Amit Daniel Kachhap83a23762018-03-23 11:56:23 +0530138# define PLAT_ARM_MAX_BL2_SIZE 0xE000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100139#endif
140
141/*
Soby Mathewc099cd32018-06-01 16:53:38 +0100142 * Since BL31 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL31_SIZE is
143 * calculated using the current BL31 PROGBITS debug size plus the sizes of
144 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL31 -> BL2_BASE.
145 * Hence the BL31 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100146 */
Soby Mathewc099cd32018-06-01 16:53:38 +0100147#define PLAT_ARM_MAX_BL31_SIZE 0x3E000
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100148
Soby Mathew5744e872017-11-14 14:10:10 +0000149#if JUNO_AARCH32_EL3_RUNTIME
150/*
Soby Mathewc099cd32018-06-01 16:53:38 +0100151 * Since BL32 NOBITS overlays BL2 and BL1-RW, PLAT_ARM_MAX_BL32_SIZE is
152 * calculated using the current BL32 PROGBITS debug size plus the sizes of
153 * BL2 and BL1-RW. SCP_BL2 image is loaded into the space BL32 -> BL2_BASE.
154 * Hence the BL32 PROGBITS size should be >= PLAT_CSS_MAX_SCP_BL2_SIZE.
Soby Mathew5744e872017-11-14 14:10:10 +0000155 */
Soby Mathewc099cd32018-06-01 16:53:38 +0100156#define PLAT_ARM_MAX_BL32_SIZE 0x3E000
Soby Mathew5744e872017-11-14 14:10:10 +0000157#endif
158
Soby Mathewbea363a2017-08-22 14:06:19 +0100159/*
160 * Since free SRAM space is scant, enable the ASSERTION message size
161 * optimization by fixing the PLAT_LOG_LEVEL_ASSERT to LOG_LEVEL_INFO (40).
162 */
163#define PLAT_LOG_LEVEL_ASSERT 40
164
Antonio Nino Diaz02899702016-07-25 12:04:31 +0100165#endif /* ARM_BOARD_OPTIMISE_MEM */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100166
Dan Handleyf8b0b222015-03-19 19:22:44 +0000167/* CCI related constants */
168#define PLAT_ARM_CCI_BASE 0x2c090000
169#define PLAT_ARM_CCI_CLUSTER0_SL_IFACE_IX 4
170#define PLAT_ARM_CCI_CLUSTER1_SL_IFACE_IX 3
171
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000172/* System timer related constants */
173#define PLAT_ARM_NSTIMER_FRAME_ID 1
174
Dan Handleyf8b0b222015-03-19 19:22:44 +0000175/* TZC related constants */
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000176#define PLAT_ARM_TZC_BASE 0x2a4a0000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000177#define PLAT_ARM_TZC_NS_DEV_ACCESS ( \
178 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CCI400) | \
179 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_PCIE) | \
180 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD0) | \
181 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_HDLCD1) | \
182 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_USB) | \
183 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_DMA330) | \
184 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_THINLINKS) | \
185 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_AP) | \
186 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_GPU) | \
187 TZC_REGION_ACCESS_RDWR(TZC400_NSAID_CORESIGHT))
Juan Castillo1217d282014-11-07 09:44:58 +0000188
189/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000190 * Required ARM CSS based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000191 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100192
Dan Handleyf8b0b222015-03-19 19:22:44 +0000193/* GIC related constants (no GICR in GIC-400) */
Achin Gupta27573c52015-11-03 14:18:34 +0000194#define PLAT_ARM_GICD_BASE 0x2c010000
195#define PLAT_ARM_GICC_BASE 0x2c02f000
196#define PLAT_ARM_GICH_BASE 0x2c04f000
197#define PLAT_ARM_GICV_BASE 0x2c06f000
Dan Handleyf8b0b222015-03-19 19:22:44 +0000198
Vikram Kanigiriecf70f72016-01-21 14:08:15 +0000199/* MHU related constants */
200#define PLAT_CSS_MHU_BASE 0x2b1f0000
201
Achin Gupta27573c52015-11-03 14:18:34 +0000202/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000203 * Base address of the first memory region used for communication between AP
204 * and SCP. Used by the BOM and SCPI protocols.
Soby Mathew18e279e2017-06-12 12:37:10 +0100205 */
206#if !CSS_USE_SCMI_SDS_DRIVER
207/*
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000208 * Note that this is located at the same address as SCP_BOOT_CFG_ADDR, which
209 * means the SCP/AP configuration data gets overwritten when the AP initiates
210 * communication with the SCP. The configuration data is expected to be a
211 * 32-bit word on all CSS platforms. On Juno, part of this configuration is
212 * which CPU is the primary, according to the shift and mask definitions below.
213 */
214#define PLAT_CSS_SCP_COM_SHARED_MEM_BASE (ARM_TRUSTED_SRAM_BASE + 0x80)
215#define PLAT_CSS_PRIMARY_CPU_SHIFT 8
216#define PLAT_CSS_PRIMARY_CPU_BIT_WIDTH 4
Soby Mathew18e279e2017-06-12 12:37:10 +0100217#endif
Vikram Kanigiri8e083ec2016-02-08 16:29:30 +0000218
219/*
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100220 * PLAT_CSS_MAX_SCP_BL2_SIZE is calculated using the current
221 * SCP_BL2 size plus a little space for growth.
222 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100223#define PLAT_CSS_MAX_SCP_BL2_SIZE 0x14000
Yatharth Kochara8aa7fe2016-09-13 17:07:57 +0100224
225/*
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000226 * PLAT_CSS_MAX_SCP_BL2U_SIZE is calculated using the current
227 * SCP_BL2U size plus a little space for growth.
228 */
Soby Mathew6c401f32017-06-13 17:59:17 +0100229#define PLAT_CSS_MAX_SCP_BL2U_SIZE 0x14000
Yatharth Kochar53d703a2016-11-11 13:57:50 +0000230
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100231#define PLAT_ARM_G1S_IRQ_PROPS(grp) \
232 CSS_G1S_IRQ_PROPS(grp), \
233 ARM_G1S_IRQ_PROPS(grp), \
234 INTR_PROP_DESC(JUNO_IRQ_DMA_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
235 grp, GIC_INTR_CFG_LEVEL), \
236 INTR_PROP_DESC(JUNO_IRQ_HDLCD0_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
237 grp, GIC_INTR_CFG_LEVEL), \
238 INTR_PROP_DESC(JUNO_IRQ_HDLCD1_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
239 grp, GIC_INTR_CFG_LEVEL), \
240 INTR_PROP_DESC(JUNO_IRQ_USB_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
241 grp, GIC_INTR_CFG_LEVEL), \
242 INTR_PROP_DESC(JUNO_IRQ_THIN_LINKS_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
243 grp, GIC_INTR_CFG_LEVEL), \
244 INTR_PROP_DESC(JUNO_IRQ_SEC_I2C, GIC_HIGHEST_SEC_PRIORITY, \
245 grp, GIC_INTR_CFG_LEVEL), \
246 INTR_PROP_DESC(JUNO_IRQ_GPU_SMMU_1, GIC_HIGHEST_SEC_PRIORITY, \
247 grp, GIC_INTR_CFG_LEVEL), \
248 INTR_PROP_DESC(JUNO_IRQ_ETR_SMMU, GIC_HIGHEST_SEC_PRIORITY, \
249 grp, GIC_INTR_CFG_LEVEL)
Dan Handleyf8b0b222015-03-19 19:22:44 +0000250
Jeenu Viswambharanb2c363b2017-09-22 08:59:59 +0100251#define PLAT_ARM_G0_IRQ_PROPS(grp) ARM_G0_IRQ_PROPS(grp)
Achin Gupta27573c52015-11-03 14:18:34 +0000252
Juan Castillo1217d282014-11-07 09:44:58 +0000253/*
Dan Handleyf8b0b222015-03-19 19:22:44 +0000254 * Required ARM CSS SoC based platform porting definitions
Juan Castillo1217d282014-11-07 09:44:58 +0000255 */
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100256
Dan Handleyf8b0b222015-03-19 19:22:44 +0000257/* CSS SoC NIC-400 Global Programmers View (GPV) */
258#define PLAT_SOC_CSS_NIC400_BASE 0x2a000000
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100259
Jeenu Viswambharan7bdf0c12017-12-08 10:38:24 +0000260#define PLAT_ARM_PRIVATE_SDEI_EVENTS ARM_SDEI_PRIVATE_EVENTS
261#define PLAT_ARM_SHARED_SDEI_EVENTS ARM_SDEI_SHARED_EVENTS
262
Sandrine Bailleux01b916b2014-07-17 16:06:39 +0100263#endif /* __PLATFORM_DEF_H__ */