blob: 7654be7b3fd7f1d3e5520b65425b91cfdd9a2d20 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilson08479272009-08-12 22:31:50 +000098def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
99def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
100def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
101def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
102
Bob Wilsone60fee02009-06-22 23:27:02 +0000103//===----------------------------------------------------------------------===//
104// NEON operand definitions
105//===----------------------------------------------------------------------===//
106
107// addrmode_neonldstm := reg
108//
109/* TODO: Take advantage of vldm.
110def addrmode_neonldstm : Operand<i32>,
111 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
112 let PrintMethod = "printAddrNeonLdStMOperand";
113 let MIOperandInfo = (ops GPR, i32imm);
114}
115*/
116
117//===----------------------------------------------------------------------===//
118// NEON load / store instructions
119//===----------------------------------------------------------------------===//
120
Bob Wilsonee27bec2009-08-12 00:49:01 +0000121/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000122let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000123def VLDMD : NI<(outs),
124 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000125 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000126 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000127 []> {
128 let Inst{27-25} = 0b110;
129 let Inst{20} = 1;
130 let Inst{11-9} = 0b101;
131}
Bob Wilsone60fee02009-06-22 23:27:02 +0000132
133def VLDMS : NI<(outs),
134 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000135 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000137 []> {
138 let Inst{27-25} = 0b110;
139 let Inst{20} = 1;
140 let Inst{11-9} = 0b101;
141}
Bob Wilson66b34002009-08-12 17:04:56 +0000142}
Bob Wilsone60fee02009-06-22 23:27:02 +0000143*/
144
145// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000146def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000147 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000148 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000149 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 1;
154 let Inst{11-9} = 0b101;
155}
Bob Wilsone60fee02009-06-22 23:27:02 +0000156
Bob Wilson66b34002009-08-12 17:04:56 +0000157// Use vstmia to store a Q register as a D register pair.
158def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
159 NoItinerary,
160 "vstmia $addr, ${src:dregpair}",
161 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
162 let Inst{27-25} = 0b110;
163 let Inst{24} = 0; // P bit
164 let Inst{23} = 1; // U bit
165 let Inst{20} = 0;
166 let Inst{11-9} = 0b101;
167}
168
Bob Wilsoned592c02009-07-08 18:11:30 +0000169// VLD1 : Vector Load (multiple single elements)
170class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
171 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000172 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000173 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000174 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000175class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
176 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000177 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000178 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000179 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000180
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000181def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
182def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
183def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
184def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
185def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000186
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000187def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
188def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
189def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
190def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
191def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000192
Bob Wilson66b34002009-08-12 17:04:56 +0000193let mayLoad = 1 in {
194
Bob Wilson055a90d2009-08-05 00:49:09 +0000195// VLD2 : Vector Load (multiple 2-element structures)
196class VLD2D<string OpcodeStr>
197 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000198 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000199 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
200
201def VLD2d8 : VLD2D<"vld2.8">;
202def VLD2d16 : VLD2D<"vld2.16">;
203def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000204
205// VLD3 : Vector Load (multiple 3-element structures)
206class VLD3D<string OpcodeStr>
207 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000208 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000209 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
210
211def VLD3d8 : VLD3D<"vld3.8">;
212def VLD3d16 : VLD3D<"vld3.16">;
213def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000214
215// VLD4 : Vector Load (multiple 4-element structures)
216class VLD4D<string OpcodeStr>
217 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
218 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000219 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000220 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
221
222def VLD4d8 : VLD4D<"vld4.8">;
223def VLD4d16 : VLD4D<"vld4.16">;
224def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000225}
226
Bob Wilson6a209cd2009-08-06 18:47:44 +0000227// VST1 : Vector Store (multiple single elements)
228class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
229 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
230 NoItinerary,
231 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
232 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
233class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
234 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
235 NoItinerary,
236 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
237 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
238
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000239def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
240def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
241def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
242def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
243def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000244
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000245def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
246def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
247def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
248def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
249def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000250
Bob Wilson66b34002009-08-12 17:04:56 +0000251let mayStore = 1 in {
252
Bob Wilson6a209cd2009-08-06 18:47:44 +0000253// VST2 : Vector Store (multiple 2-element structures)
254class VST2D<string OpcodeStr>
255 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
256 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
257
258def VST2d8 : VST2D<"vst2.8">;
259def VST2d16 : VST2D<"vst2.16">;
260def VST2d32 : VST2D<"vst2.32">;
261
262// VST3 : Vector Store (multiple 3-element structures)
263class VST3D<string OpcodeStr>
264 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
265 NoItinerary,
266 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
267
268def VST3d8 : VST3D<"vst3.8">;
269def VST3d16 : VST3D<"vst3.16">;
270def VST3d32 : VST3D<"vst3.32">;
271
272// VST4 : Vector Store (multiple 4-element structures)
273class VST4D<string OpcodeStr>
274 : NLdSt<(outs), (ins addrmode6:$addr,
275 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
276 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
277
278def VST4d8 : VST4D<"vst4.8">;
279def VST4d16 : VST4D<"vst4.16">;
280def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000281}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000282
Bob Wilsoned592c02009-07-08 18:11:30 +0000283
Bob Wilsone60fee02009-06-22 23:27:02 +0000284//===----------------------------------------------------------------------===//
285// NEON pattern fragments
286//===----------------------------------------------------------------------===//
287
288// Extract D sub-registers of Q registers.
289// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000290def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000291 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000292}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000293def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000294 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000295}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000296def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000297 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000298}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000299def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000300 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000301}]>;
302
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000303// Extract S sub-registers of Q registers.
304// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
305def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000307}]>;
308
Bob Wilsone60fee02009-06-22 23:27:02 +0000309// Translate lane numbers from Q registers to D subregs.
310def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000311 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000312}]>;
313def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000314 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000315}]>;
316def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000317 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000318}]>;
319
320//===----------------------------------------------------------------------===//
321// Instruction Classes
322//===----------------------------------------------------------------------===//
323
324// Basic 2-register operations, both double- and quad-register.
325class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
326 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
327 ValueType ResTy, ValueType OpTy, SDNode OpNode>
328 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000329 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000330 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
331class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
332 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
333 ValueType ResTy, ValueType OpTy, SDNode OpNode>
334 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000335 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000336 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
337
David Goodwin4b358db2009-08-10 22:17:39 +0000338// Basic 2-register operations, scalar single-precision.
339class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
340 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
341 ValueType ResTy, ValueType OpTy, SDNode OpNode>
342 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
343 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
344 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
345
346class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
347 : NEONFPPat<(ResTy (OpNode SPR:$a)),
348 (EXTRACT_SUBREG
349 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
350 arm_ssubreg_0)>;
351
Bob Wilsone60fee02009-06-22 23:27:02 +0000352// Basic 2-register intrinsics, both double- and quad-register.
353class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
354 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
355 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
356 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000357 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000358 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
359class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
360 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
361 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
362 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000363 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000364 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
365
David Goodwin4b358db2009-08-10 22:17:39 +0000366// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000367class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
368 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
369 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
370 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
371 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
372 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
373
374class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000375 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000376 (EXTRACT_SUBREG
377 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
378 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000379
Bob Wilsone60fee02009-06-22 23:27:02 +0000380// Narrow 2-register intrinsics.
381class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
382 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
383 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
384 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000385 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000386 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
387
388// Long 2-register intrinsics. (This is currently only used for VMOVL and is
389// derived from N2VImm instead of N2V because of the way the size is encoded.)
390class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
391 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
392 Intrinsic IntOp>
393 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000394 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000395 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
396
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000397// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
398class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
399 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
400 (ins DPR:$src1, DPR:$src2), NoItinerary,
401 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
402 "$src1 = $dst1, $src2 = $dst2", []>;
403class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
404 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
405 (ins QPR:$src1, QPR:$src2), NoItinerary,
406 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
407 "$src1 = $dst1, $src2 = $dst2", []>;
408
Bob Wilsone60fee02009-06-22 23:27:02 +0000409// Basic 3-register operations, both double- and quad-register.
410class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
411 string OpcodeStr, ValueType ResTy, ValueType OpTy,
412 SDNode OpNode, bit Commutable>
413 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000414 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000415 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
416 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
417 let isCommutable = Commutable;
418}
419class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
420 string OpcodeStr, ValueType ResTy, ValueType OpTy,
421 SDNode OpNode, bit Commutable>
422 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000423 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000424 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
425 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
426 let isCommutable = Commutable;
427}
428
David Goodwindd19ce42009-08-04 17:53:06 +0000429// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000430class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
431 string OpcodeStr, ValueType ResTy, ValueType OpTy,
432 SDNode OpNode, bit Commutable>
433 : N3V<op24, op23, op21_20, op11_8, 0, op4,
434 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
435 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
436 let isCommutable = Commutable;
437}
438class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000439 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000440 (EXTRACT_SUBREG
441 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
442 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
443 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000444
Bob Wilsone60fee02009-06-22 23:27:02 +0000445// Basic 3-register intrinsics, both double- and quad-register.
446class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
447 string OpcodeStr, ValueType ResTy, ValueType OpTy,
448 Intrinsic IntOp, bit Commutable>
449 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000450 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000451 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
452 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
453 let isCommutable = Commutable;
454}
455class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
456 string OpcodeStr, ValueType ResTy, ValueType OpTy,
457 Intrinsic IntOp, bit Commutable>
458 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000459 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000460 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
461 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
462 let isCommutable = Commutable;
463}
464
465// Multiply-Add/Sub operations, both double- and quad-register.
466class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
467 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
468 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000469 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000470 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
471 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
472 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
473class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
474 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
475 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000476 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000477 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
478 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
479 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
480
David Goodwindd19ce42009-08-04 17:53:06 +0000481// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000482class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
483 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
484 : N3V<op24, op23, op21_20, op11_8, 0, op4,
485 (outs DPR_VFP2:$dst),
486 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
487 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
488
489class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
490 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
491 (EXTRACT_SUBREG
492 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
493 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
494 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
495 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000496
Bob Wilsone60fee02009-06-22 23:27:02 +0000497// Neon 3-argument intrinsics, both double- and quad-register.
498// The destination register is also used as the first source operand register.
499class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
500 string OpcodeStr, ValueType ResTy, ValueType OpTy,
501 Intrinsic IntOp>
502 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000503 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000504 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
505 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
506 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
507class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
508 string OpcodeStr, ValueType ResTy, ValueType OpTy,
509 Intrinsic IntOp>
510 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000511 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000512 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
513 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
514 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
515
516// Neon Long 3-argument intrinsic. The destination register is
517// a quad-register and is also used as the first source operand register.
518class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
519 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
520 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000521 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000522 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
523 [(set QPR:$dst,
524 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
525
526// Narrowing 3-register intrinsics.
527class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
528 string OpcodeStr, ValueType TyD, ValueType TyQ,
529 Intrinsic IntOp, bit Commutable>
530 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000531 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000532 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
533 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
534 let isCommutable = Commutable;
535}
536
537// Long 3-register intrinsics.
538class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
539 string OpcodeStr, ValueType TyQ, ValueType TyD,
540 Intrinsic IntOp, bit Commutable>
541 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000542 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000543 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
544 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
545 let isCommutable = Commutable;
546}
547
548// Wide 3-register intrinsics.
549class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
550 string OpcodeStr, ValueType TyQ, ValueType TyD,
551 Intrinsic IntOp, bit Commutable>
552 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000553 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000554 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
555 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
556 let isCommutable = Commutable;
557}
558
559// Pairwise long 2-register intrinsics, both double- and quad-register.
560class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
561 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
562 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
563 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000564 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000565 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
566class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
567 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
568 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
569 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000570 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000571 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
572
573// Pairwise long 2-register accumulate intrinsics,
574// both double- and quad-register.
575// The destination register is also used as the first source operand register.
576class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
577 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
578 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
579 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000580 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000581 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
582 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
583class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
584 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
585 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
586 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000587 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000588 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
589 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
590
591// Shift by immediate,
592// both double- and quad-register.
593class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
594 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
595 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000596 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000597 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
598 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
599class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
600 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
601 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000602 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000603 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
604 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
605
606// Long shift by immediate.
607class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
608 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
609 ValueType OpTy, SDNode OpNode>
610 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000611 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000612 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
613 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
614 (i32 imm:$SIMM))))]>;
615
616// Narrow shift by immediate.
617class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
618 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
619 ValueType OpTy, SDNode OpNode>
620 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000621 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000622 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
623 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
624 (i32 imm:$SIMM))))]>;
625
626// Shift right by immediate and accumulate,
627// both double- and quad-register.
628class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
629 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
630 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
631 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000632 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000633 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
634 [(set DPR:$dst, (Ty (add DPR:$src1,
635 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
636class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
637 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
638 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
639 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000640 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000641 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
642 [(set QPR:$dst, (Ty (add QPR:$src1,
643 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
644
645// Shift by immediate and insert,
646// both double- and quad-register.
647class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
648 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
649 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
650 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000651 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000652 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
653 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
654class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
655 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
656 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
657 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000658 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000659 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
660 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
661
662// Convert, with fractional bits immediate,
663// both double- and quad-register.
664class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
665 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
666 Intrinsic IntOp>
667 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000668 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000669 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
670 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
671class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
672 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
673 Intrinsic IntOp>
674 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000675 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000676 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
677 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
678
679//===----------------------------------------------------------------------===//
680// Multiclasses
681//===----------------------------------------------------------------------===//
682
683// Neon 3-register vector operations.
684
685// First with only element sizes of 8, 16 and 32 bits:
686multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
687 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
688 // 64-bit vector types.
689 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
690 v8i8, v8i8, OpNode, Commutable>;
691 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
692 v4i16, v4i16, OpNode, Commutable>;
693 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
694 v2i32, v2i32, OpNode, Commutable>;
695
696 // 128-bit vector types.
697 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
698 v16i8, v16i8, OpNode, Commutable>;
699 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
700 v8i16, v8i16, OpNode, Commutable>;
701 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
702 v4i32, v4i32, OpNode, Commutable>;
703}
704
705// ....then also with element size 64 bits:
706multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
707 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
708 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
709 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
710 v1i64, v1i64, OpNode, Commutable>;
711 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
712 v2i64, v2i64, OpNode, Commutable>;
713}
714
715
716// Neon Narrowing 2-register vector intrinsics,
717// source operand element sizes of 16, 32 and 64 bits:
718multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
719 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
720 Intrinsic IntOp> {
721 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
722 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
723 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
724 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
725 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
726 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
727}
728
729
730// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
731// source operand element sizes of 16, 32 and 64 bits:
732multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
733 bit op4, string OpcodeStr, Intrinsic IntOp> {
734 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
735 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
736 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
737 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
738 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
739 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
740}
741
742
743// Neon 3-register vector intrinsics.
744
745// First with only element sizes of 16 and 32 bits:
746multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
747 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
748 // 64-bit vector types.
749 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
750 v4i16, v4i16, IntOp, Commutable>;
751 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
752 v2i32, v2i32, IntOp, Commutable>;
753
754 // 128-bit vector types.
755 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
756 v8i16, v8i16, IntOp, Commutable>;
757 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
758 v4i32, v4i32, IntOp, Commutable>;
759}
760
761// ....then also with element size of 8 bits:
762multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
763 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
764 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
765 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
766 v8i8, v8i8, IntOp, Commutable>;
767 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
768 v16i8, v16i8, IntOp, Commutable>;
769}
770
771// ....then also with element size of 64 bits:
772multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
773 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
774 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
775 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
776 v1i64, v1i64, IntOp, Commutable>;
777 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
778 v2i64, v2i64, IntOp, Commutable>;
779}
780
781
782// Neon Narrowing 3-register vector intrinsics,
783// source operand element sizes of 16, 32 and 64 bits:
784multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
785 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
786 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
787 v8i8, v8i16, IntOp, Commutable>;
788 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
789 v4i16, v4i32, IntOp, Commutable>;
790 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
791 v2i32, v2i64, IntOp, Commutable>;
792}
793
794
795// Neon Long 3-register vector intrinsics.
796
797// First with only element sizes of 16 and 32 bits:
798multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
799 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
800 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
801 v4i32, v4i16, IntOp, Commutable>;
802 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
803 v2i64, v2i32, IntOp, Commutable>;
804}
805
806// ....then also with element size of 8 bits:
807multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
808 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
809 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
810 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
811 v8i16, v8i8, IntOp, Commutable>;
812}
813
814
815// Neon Wide 3-register vector intrinsics,
816// source operand element sizes of 8, 16 and 32 bits:
817multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
818 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
819 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
820 v8i16, v8i8, IntOp, Commutable>;
821 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
822 v4i32, v4i16, IntOp, Commutable>;
823 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
824 v2i64, v2i32, IntOp, Commutable>;
825}
826
827
828// Neon Multiply-Op vector operations,
829// element sizes of 8, 16 and 32 bits:
830multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
831 string OpcodeStr, SDNode OpNode> {
832 // 64-bit vector types.
833 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
834 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
835 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
836 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
837 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
838 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
839
840 // 128-bit vector types.
841 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
842 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
843 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
844 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
845 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
846 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
847}
848
849
850// Neon 3-argument intrinsics,
851// element sizes of 8, 16 and 32 bits:
852multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
853 string OpcodeStr, Intrinsic IntOp> {
854 // 64-bit vector types.
855 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
856 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
857 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
858 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
859 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
860 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
861
862 // 128-bit vector types.
863 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
864 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
865 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
866 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
867 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
868 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
869}
870
871
872// Neon Long 3-argument intrinsics.
873
874// First with only element sizes of 16 and 32 bits:
875multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
876 string OpcodeStr, Intrinsic IntOp> {
877 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
878 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
879 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
880 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
881}
882
883// ....then also with element size of 8 bits:
884multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
885 string OpcodeStr, Intrinsic IntOp>
886 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
887 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
888 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
889}
890
891
892// Neon 2-register vector intrinsics,
893// element sizes of 8, 16 and 32 bits:
894multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
895 bits<5> op11_7, bit op4, string OpcodeStr,
896 Intrinsic IntOp> {
897 // 64-bit vector types.
898 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
899 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
900 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
901 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
902 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
903 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
904
905 // 128-bit vector types.
906 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
907 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
908 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
909 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
910 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
911 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
912}
913
914
915// Neon Pairwise long 2-register intrinsics,
916// element sizes of 8, 16 and 32 bits:
917multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
918 bits<5> op11_7, bit op4,
919 string OpcodeStr, Intrinsic IntOp> {
920 // 64-bit vector types.
921 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
922 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
923 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
924 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
925 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
926 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
927
928 // 128-bit vector types.
929 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
930 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
931 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
932 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
933 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
934 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
935}
936
937
938// Neon Pairwise long 2-register accumulate intrinsics,
939// element sizes of 8, 16 and 32 bits:
940multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
941 bits<5> op11_7, bit op4,
942 string OpcodeStr, Intrinsic IntOp> {
943 // 64-bit vector types.
944 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
945 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
946 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
947 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
948 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
949 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
950
951 // 128-bit vector types.
952 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
953 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
954 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
955 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
956 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
957 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
958}
959
960
961// Neon 2-register vector shift by immediate,
962// element sizes of 8, 16, 32 and 64 bits:
963multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
964 string OpcodeStr, SDNode OpNode> {
965 // 64-bit vector types.
966 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
967 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
968 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
969 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
970 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
971 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
972 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
973 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
974
975 // 128-bit vector types.
976 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
977 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
978 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
979 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
980 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
981 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
982 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
983 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
984}
985
986
987// Neon Shift-Accumulate vector operations,
988// element sizes of 8, 16, 32 and 64 bits:
989multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
990 string OpcodeStr, SDNode ShOp> {
991 // 64-bit vector types.
992 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
993 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
994 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
995 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
996 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
997 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
998 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
999 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1000
1001 // 128-bit vector types.
1002 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1003 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1004 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1005 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1006 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1007 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1008 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1009 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1010}
1011
1012
1013// Neon Shift-Insert vector operations,
1014// element sizes of 8, 16, 32 and 64 bits:
1015multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1016 string OpcodeStr, SDNode ShOp> {
1017 // 64-bit vector types.
1018 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1019 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1020 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1021 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1022 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1023 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1024 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1025 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1026
1027 // 128-bit vector types.
1028 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1029 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1030 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1031 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1032 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1033 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1034 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1035 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1036}
1037
1038//===----------------------------------------------------------------------===//
1039// Instruction Definitions.
1040//===----------------------------------------------------------------------===//
1041
1042// Vector Add Operations.
1043
1044// VADD : Vector Add (integer and floating-point)
1045defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1046def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1047def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1048// VADDL : Vector Add Long (Q = D + D)
1049defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1050defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1051// VADDW : Vector Add Wide (Q = Q + D)
1052defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1053defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1054// VHADD : Vector Halving Add
1055defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1056defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1057// VRHADD : Vector Rounding Halving Add
1058defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1059defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1060// VQADD : Vector Saturating Add
1061defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1062defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1063// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1064defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1065// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1066defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1067
1068// Vector Multiply Operations.
1069
1070// VMUL : Vector Multiply (integer, polynomial and floating-point)
1071defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1072def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1073 int_arm_neon_vmulp, 1>;
1074def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1075 int_arm_neon_vmulp, 1>;
1076def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1077def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1078// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1079defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1080// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1081defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1082// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1083defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1084defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1085def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1086 int_arm_neon_vmullp, 1>;
1087// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1088defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1089
1090// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1091
1092// VMLA : Vector Multiply Accumulate (integer and floating-point)
1093defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1094def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1095def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1096// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1097defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1098defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1099// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1100defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1101// VMLS : Vector Multiply Subtract (integer and floating-point)
1102defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1103def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1104def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1105// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1106defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1107defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1108// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1109defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1110
1111// Vector Subtract Operations.
1112
1113// VSUB : Vector Subtract (integer and floating-point)
1114defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1115def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1116def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1117// VSUBL : Vector Subtract Long (Q = D - D)
1118defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1119defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1120// VSUBW : Vector Subtract Wide (Q = Q - D)
1121defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1122defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1123// VHSUB : Vector Halving Subtract
1124defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1125defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1126// VQSUB : Vector Saturing Subtract
1127defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1128defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1129// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1130defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1131// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1132defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1133
1134// Vector Comparisons.
1135
1136// VCEQ : Vector Compare Equal
1137defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1138def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1139def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1140// VCGE : Vector Compare Greater Than or Equal
1141defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1142defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1143def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1144def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1145// VCGT : Vector Compare Greater Than
1146defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1147defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1148def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1149def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1150// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1151def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1152 int_arm_neon_vacged, 0>;
1153def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1154 int_arm_neon_vacgeq, 0>;
1155// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1156def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1157 int_arm_neon_vacgtd, 0>;
1158def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1159 int_arm_neon_vacgtq, 0>;
1160// VTST : Vector Test Bits
1161defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1162
1163// Vector Bitwise Operations.
1164
1165// VAND : Vector Bitwise AND
1166def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1167def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1168
1169// VEOR : Vector Bitwise Exclusive OR
1170def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1171def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1172
1173// VORR : Vector Bitwise OR
1174def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1175def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1176
1177// VBIC : Vector Bitwise Bit Clear (AND NOT)
1178def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001179 (ins DPR:$src1, DPR:$src2), NoItinerary,
1180 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001181 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1182def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001183 (ins QPR:$src1, QPR:$src2), NoItinerary,
1184 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001185 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1186
1187// VORN : Vector Bitwise OR NOT
1188def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001189 (ins DPR:$src1, DPR:$src2), NoItinerary,
1190 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001191 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1192def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001193 (ins QPR:$src1, QPR:$src2), NoItinerary,
1194 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001195 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1196
1197// VMVN : Vector Bitwise NOT
1198def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001199 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1200 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001201 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1202def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001203 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1204 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001205 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1206def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1207def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1208
1209// VBSL : Vector Bitwise Select
1210def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001211 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001212 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1213 [(set DPR:$dst,
1214 (v2i32 (or (and DPR:$src2, DPR:$src1),
1215 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1216def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001217 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001218 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1219 [(set QPR:$dst,
1220 (v4i32 (or (and QPR:$src2, QPR:$src1),
1221 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1222
1223// VBIF : Vector Bitwise Insert if False
1224// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1225// VBIT : Vector Bitwise Insert if True
1226// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1227// These are not yet implemented. The TwoAddress pass will not go looking
1228// for equivalent operations with different register constraints; it just
1229// inserts copies.
1230
1231// Vector Absolute Differences.
1232
1233// VABD : Vector Absolute Difference
1234defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1235defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1236def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001237 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001238def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001239 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001240
1241// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1242defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1243defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1244
1245// VABA : Vector Absolute Difference and Accumulate
1246defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1247defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1248
1249// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1250defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1251defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1252
1253// Vector Maximum and Minimum.
1254
1255// VMAX : Vector Maximum
1256defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1257defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1258def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001259 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001260def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001261 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001262
1263// VMIN : Vector Minimum
1264defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1265defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1266def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001267 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001268def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001269 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001270
1271// Vector Pairwise Operations.
1272
1273// VPADD : Vector Pairwise Add
1274def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001275 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001276def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001277 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001278def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001279 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001280def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001281 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001282
1283// VPADDL : Vector Pairwise Add Long
1284defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1285 int_arm_neon_vpaddls>;
1286defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1287 int_arm_neon_vpaddlu>;
1288
1289// VPADAL : Vector Pairwise Add and Accumulate Long
1290defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1291 int_arm_neon_vpadals>;
1292defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1293 int_arm_neon_vpadalu>;
1294
1295// VPMAX : Vector Pairwise Maximum
1296def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1297 int_arm_neon_vpmaxs, 0>;
1298def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1299 int_arm_neon_vpmaxs, 0>;
1300def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1301 int_arm_neon_vpmaxs, 0>;
1302def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1303 int_arm_neon_vpmaxu, 0>;
1304def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1305 int_arm_neon_vpmaxu, 0>;
1306def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1307 int_arm_neon_vpmaxu, 0>;
1308def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001309 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001310
1311// VPMIN : Vector Pairwise Minimum
1312def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1313 int_arm_neon_vpmins, 0>;
1314def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1315 int_arm_neon_vpmins, 0>;
1316def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1317 int_arm_neon_vpmins, 0>;
1318def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1319 int_arm_neon_vpminu, 0>;
1320def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1321 int_arm_neon_vpminu, 0>;
1322def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1323 int_arm_neon_vpminu, 0>;
1324def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001325 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001326
1327// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1328
1329// VRECPE : Vector Reciprocal Estimate
1330def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1331 v2i32, v2i32, int_arm_neon_vrecpe>;
1332def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1333 v4i32, v4i32, int_arm_neon_vrecpe>;
1334def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001335 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001336def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001337 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001338
1339// VRECPS : Vector Reciprocal Step
1340def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1341 int_arm_neon_vrecps, 1>;
1342def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1343 int_arm_neon_vrecps, 1>;
1344
1345// VRSQRTE : Vector Reciprocal Square Root Estimate
1346def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1347 v2i32, v2i32, int_arm_neon_vrsqrte>;
1348def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1349 v4i32, v4i32, int_arm_neon_vrsqrte>;
1350def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001351 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001352def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001353 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001354
1355// VRSQRTS : Vector Reciprocal Square Root Step
1356def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1357 int_arm_neon_vrsqrts, 1>;
1358def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1359 int_arm_neon_vrsqrts, 1>;
1360
1361// Vector Shifts.
1362
1363// VSHL : Vector Shift
1364defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1365defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1366// VSHL : Vector Shift Left (Immediate)
1367defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1368// VSHR : Vector Shift Right (Immediate)
1369defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1370defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1371
1372// VSHLL : Vector Shift Left Long
1373def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1374 v8i16, v8i8, NEONvshlls>;
1375def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1376 v4i32, v4i16, NEONvshlls>;
1377def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1378 v2i64, v2i32, NEONvshlls>;
1379def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1380 v8i16, v8i8, NEONvshllu>;
1381def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1382 v4i32, v4i16, NEONvshllu>;
1383def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1384 v2i64, v2i32, NEONvshllu>;
1385
1386// VSHLL : Vector Shift Left Long (with maximum shift count)
1387def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1388 v8i16, v8i8, NEONvshlli>;
1389def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1390 v4i32, v4i16, NEONvshlli>;
1391def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1392 v2i64, v2i32, NEONvshlli>;
1393
1394// VSHRN : Vector Shift Right and Narrow
1395def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1396 v8i8, v8i16, NEONvshrn>;
1397def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1398 v4i16, v4i32, NEONvshrn>;
1399def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1400 v2i32, v2i64, NEONvshrn>;
1401
1402// VRSHL : Vector Rounding Shift
1403defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1404defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1405// VRSHR : Vector Rounding Shift Right
1406defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1407defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1408
1409// VRSHRN : Vector Rounding Shift Right and Narrow
1410def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1411 v8i8, v8i16, NEONvrshrn>;
1412def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1413 v4i16, v4i32, NEONvrshrn>;
1414def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1415 v2i32, v2i64, NEONvrshrn>;
1416
1417// VQSHL : Vector Saturating Shift
1418defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1419defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1420// VQSHL : Vector Saturating Shift Left (Immediate)
1421defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1422defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1423// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1424defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1425
1426// VQSHRN : Vector Saturating Shift Right and Narrow
1427def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1428 v8i8, v8i16, NEONvqshrns>;
1429def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1430 v4i16, v4i32, NEONvqshrns>;
1431def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1432 v2i32, v2i64, NEONvqshrns>;
1433def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1434 v8i8, v8i16, NEONvqshrnu>;
1435def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1436 v4i16, v4i32, NEONvqshrnu>;
1437def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1438 v2i32, v2i64, NEONvqshrnu>;
1439
1440// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1441def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1442 v8i8, v8i16, NEONvqshrnsu>;
1443def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1444 v4i16, v4i32, NEONvqshrnsu>;
1445def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1446 v2i32, v2i64, NEONvqshrnsu>;
1447
1448// VQRSHL : Vector Saturating Rounding Shift
1449defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1450 int_arm_neon_vqrshifts, 0>;
1451defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1452 int_arm_neon_vqrshiftu, 0>;
1453
1454// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1455def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1456 v8i8, v8i16, NEONvqrshrns>;
1457def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1458 v4i16, v4i32, NEONvqrshrns>;
1459def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1460 v2i32, v2i64, NEONvqrshrns>;
1461def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1462 v8i8, v8i16, NEONvqrshrnu>;
1463def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1464 v4i16, v4i32, NEONvqrshrnu>;
1465def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1466 v2i32, v2i64, NEONvqrshrnu>;
1467
1468// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1469def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1470 v8i8, v8i16, NEONvqrshrnsu>;
1471def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1472 v4i16, v4i32, NEONvqrshrnsu>;
1473def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1474 v2i32, v2i64, NEONvqrshrnsu>;
1475
1476// VSRA : Vector Shift Right and Accumulate
1477defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1478defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1479// VRSRA : Vector Rounding Shift Right and Accumulate
1480defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1481defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1482
1483// VSLI : Vector Shift Left and Insert
1484defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1485// VSRI : Vector Shift Right and Insert
1486defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1487
1488// Vector Absolute and Saturating Absolute.
1489
1490// VABS : Vector Absolute Value
1491defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1492 int_arm_neon_vabs>;
1493def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001494 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001495def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001496 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001497
1498// VQABS : Vector Saturating Absolute Value
1499defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1500 int_arm_neon_vqabs>;
1501
1502// Vector Negate.
1503
1504def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1505def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1506
1507class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1508 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001509 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001510 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1511 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1512class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1513 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001514 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001515 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1516 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1517
1518// VNEG : Vector Negate
1519def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1520def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1521def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1522def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1523def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1524def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1525
1526// VNEG : Vector Negate (floating-point)
1527def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001528 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1529 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001530 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1531def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001532 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1533 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001534 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1535
1536def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1537def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1538def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1539def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1540def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1541def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1542
1543// VQNEG : Vector Saturating Negate
1544defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1545 int_arm_neon_vqneg>;
1546
1547// Vector Bit Counting Operations.
1548
1549// VCLS : Vector Count Leading Sign Bits
1550defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1551 int_arm_neon_vcls>;
1552// VCLZ : Vector Count Leading Zeros
1553defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1554 int_arm_neon_vclz>;
1555// VCNT : Vector Count One Bits
1556def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1557 v8i8, v8i8, int_arm_neon_vcnt>;
1558def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1559 v16i8, v16i8, int_arm_neon_vcnt>;
1560
1561// Vector Move Operations.
1562
1563// VMOV : Vector Move (Register)
1564
1565def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001566 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001567def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001568 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001569
1570// VMOV : Vector Move (Immediate)
1571
1572// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1573def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1574 return ARM::getVMOVImm(N, 1, *CurDAG);
1575}]>;
1576def vmovImm8 : PatLeaf<(build_vector), [{
1577 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1578}], VMOV_get_imm8>;
1579
1580// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1581def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1582 return ARM::getVMOVImm(N, 2, *CurDAG);
1583}]>;
1584def vmovImm16 : PatLeaf<(build_vector), [{
1585 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1586}], VMOV_get_imm16>;
1587
1588// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1589def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1590 return ARM::getVMOVImm(N, 4, *CurDAG);
1591}]>;
1592def vmovImm32 : PatLeaf<(build_vector), [{
1593 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1594}], VMOV_get_imm32>;
1595
1596// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1597def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1598 return ARM::getVMOVImm(N, 8, *CurDAG);
1599}]>;
1600def vmovImm64 : PatLeaf<(build_vector), [{
1601 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1602}], VMOV_get_imm64>;
1603
1604// Note: Some of the cmode bits in the following VMOV instructions need to
1605// be encoded based on the immed values.
1606
1607def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001608 (ins i8imm:$SIMM), NoItinerary,
1609 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001610 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1611def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001612 (ins i8imm:$SIMM), NoItinerary,
1613 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001614 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1615
1616def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001617 (ins i16imm:$SIMM), NoItinerary,
1618 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001619 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1620def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001621 (ins i16imm:$SIMM), NoItinerary,
1622 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001623 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1624
1625def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001626 (ins i32imm:$SIMM), NoItinerary,
1627 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001628 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1629def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001630 (ins i32imm:$SIMM), NoItinerary,
1631 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1633
1634def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001635 (ins i64imm:$SIMM), NoItinerary,
1636 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001637 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1638def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001639 (ins i64imm:$SIMM), NoItinerary,
1640 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001641 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1642
1643// VMOV : Vector Get Lane (move scalar to ARM core register)
1644
1645def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001646 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1647 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001648 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1649 imm:$lane))]>;
1650def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001651 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1652 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001653 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1654 imm:$lane))]>;
1655def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001656 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1657 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001658 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1659 imm:$lane))]>;
1660def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001661 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1662 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001663 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1664 imm:$lane))]>;
1665def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001666 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1667 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001668 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1669 imm:$lane))]>;
1670// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1671def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1672 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001673 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001674 (SubReg_i8_lane imm:$lane))>;
1675def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1676 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001677 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001678 (SubReg_i16_lane imm:$lane))>;
1679def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1680 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001681 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001682 (SubReg_i8_lane imm:$lane))>;
1683def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1684 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001685 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001686 (SubReg_i16_lane imm:$lane))>;
1687def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1688 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001689 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001690 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001691def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1692 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001693//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001694// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001695def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001696 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001697
1698
1699// VMOV : Vector Set Lane (move ARM core register to scalar)
1700
1701let Constraints = "$src1 = $dst" in {
1702def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001703 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1704 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001705 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1706 GPR:$src2, imm:$lane))]>;
1707def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001708 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1709 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001710 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1711 GPR:$src2, imm:$lane))]>;
1712def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001713 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1714 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001715 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1716 GPR:$src2, imm:$lane))]>;
1717}
1718def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1719 (v16i8 (INSERT_SUBREG QPR:$src1,
1720 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001721 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001722 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001723 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001724def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1725 (v8i16 (INSERT_SUBREG QPR:$src1,
1726 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001727 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001728 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001729 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001730def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1731 (v4i32 (INSERT_SUBREG QPR:$src1,
1732 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001733 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001734 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001735 (DSubReg_i32_reg imm:$lane)))>;
1736
1737def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1738 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001739
1740//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001741// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001742def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001743 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001744
1745// VDUP : Vector Duplicate (from ARM core register to all elements)
1746
1747def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1748 (vector_shuffle node:$lhs, node:$rhs), [{
1749 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1750 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1751}]>;
1752
1753class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1754 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001755 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001756 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1757class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1758 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001759 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001760 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1761
1762def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1763def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1764def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1765def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1766def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1767def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1768
1769def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001770 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001771 [(set DPR:$dst, (v2f32 (splat_lo
1772 (scalar_to_vector
1773 (f32 (bitconvert GPR:$src))),
1774 undef)))]>;
1775def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001776 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001777 [(set QPR:$dst, (v4f32 (splat_lo
1778 (scalar_to_vector
1779 (f32 (bitconvert GPR:$src))),
1780 undef)))]>;
1781
1782// VDUP : Vector Duplicate Lane (from scalar to all elements)
1783
1784def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1785 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001786 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +00001787}]>;
1788
1789def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1790 (vector_shuffle node:$lhs, node:$rhs), [{
1791 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1792 return SVOp->isSplat();
1793}], SHUFFLE_get_splat_lane>;
1794
1795class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1796 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001797 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1798 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001799 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1800
1801// vector_shuffle requires that the source and destination types match, so
1802// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1803class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1804 ValueType ResTy, ValueType OpTy>
1805 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001806 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1807 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001808 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1809
1810def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1811def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1812def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1813def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1814def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1815def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1816def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1817def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1818
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001819def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1820 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001821 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001822 [(set DPR:$dst, (v2f32 (splat_lo
1823 (scalar_to_vector SPR:$src),
1824 undef)))]>;
1825
1826def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1827 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001828 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001829 [(set QPR:$dst, (v4f32 (splat_lo
1830 (scalar_to_vector SPR:$src),
1831 undef)))]>;
1832
Bob Wilsone60fee02009-06-22 23:27:02 +00001833// VMOVN : Vector Narrowing Move
1834defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1835 int_arm_neon_vmovn>;
1836// VQMOVN : Vector Saturating Narrowing Move
1837defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1838 int_arm_neon_vqmovns>;
1839defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1840 int_arm_neon_vqmovnu>;
1841defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1842 int_arm_neon_vqmovnsu>;
1843// VMOVL : Vector Lengthening Move
1844defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1845defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1846
1847// Vector Conversions.
1848
1849// VCVT : Vector Convert Between Floating-Point and Integers
1850def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1851 v2i32, v2f32, fp_to_sint>;
1852def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1853 v2i32, v2f32, fp_to_uint>;
1854def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1855 v2f32, v2i32, sint_to_fp>;
1856def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1857 v2f32, v2i32, uint_to_fp>;
1858
1859def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1860 v4i32, v4f32, fp_to_sint>;
1861def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1862 v4i32, v4f32, fp_to_uint>;
1863def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1864 v4f32, v4i32, sint_to_fp>;
1865def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1866 v4f32, v4i32, uint_to_fp>;
1867
1868// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1869// Note: Some of the opcode bits in the following VCVT instructions need to
1870// be encoded based on the immed values.
1871def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1872 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1873def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1874 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1875def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1876 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1877def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1878 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1879
1880def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1881 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1882def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1883 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1884def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1885 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1886def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1887 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1888
Bob Wilson08479272009-08-12 22:31:50 +00001889// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001890
1891// VREV64 : Vector Reverse elements within 64-bit doublewords
1892
1893class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1894 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001895 (ins DPR:$src), NoItinerary,
1896 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001897 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001898class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1899 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001900 (ins QPR:$src), NoItinerary,
1901 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001902 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001903
1904def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1905def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1906def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1907def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1908
1909def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1910def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1911def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1912def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1913
1914// VREV32 : Vector Reverse elements within 32-bit words
1915
1916class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1917 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001918 (ins DPR:$src), NoItinerary,
1919 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001920 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001921class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1922 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001923 (ins QPR:$src), NoItinerary,
1924 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001925 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001926
1927def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1928def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1929
1930def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1931def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1932
1933// VREV16 : Vector Reverse elements within 16-bit halfwords
1934
1935class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1936 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001937 (ins DPR:$src), NoItinerary,
1938 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001939 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001940class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1941 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001942 (ins QPR:$src), NoItinerary,
1943 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001944 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001945
1946def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1947def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1948
Bob Wilson3b169332009-08-08 05:53:00 +00001949// VTRN : Vector Transpose
1950
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001951def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1952def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1953def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001954
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001955def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1956def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1957def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001958
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001959// VUZP : Vector Unzip (Deinterleave)
1960
1961def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1962def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1963def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1964
1965def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1966def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1967def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1968
1969// VZIP : Vector Zip (Interleave)
1970
1971def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1972def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1973def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1974
1975def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1976def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1977def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001978
Bob Wilson5ef42ed2009-08-12 20:51:55 +00001979// Vector Table Lookup and Table Extension.
1980
1981// VTBL : Vector Table Lookup
1982def VTBL1
1983 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
1984 (ins DPR:$tbl1, DPR:$src), NoItinerary,
1985 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
1986 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
1987def VTBL2
1988 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
1989 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
1990 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
1991 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
1992 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
1993def VTBL3
1994 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
1995 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
1996 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
1997 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
1998 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
1999def VTBL4
2000 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2001 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2002 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2003 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2004 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2005
2006// VTBX : Vector Table Extension
2007def VTBX1
2008 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2009 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2010 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2011 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2012 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2013def VTBX2
2014 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2015 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2016 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2017 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2018 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2019def VTBX3
2020 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2021 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2022 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2023 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2024 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2025def VTBX4
2026 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2027 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2028 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2029 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2030 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2031
Bob Wilsone60fee02009-06-22 23:27:02 +00002032//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002033// NEON instructions for single-precision FP math
2034//===----------------------------------------------------------------------===//
2035
2036// These need separate instructions because they must use DPR_VFP2 register
2037// class which have SPR sub-registers.
2038
2039// Vector Add Operations used for single-precision FP
2040let neverHasSideEffects = 1 in
2041def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2042def : N3VDsPat<fadd, VADDfd_sfp>;
2043
David Goodwin4b358db2009-08-10 22:17:39 +00002044// Vector Sub Operations used for single-precision FP
2045let neverHasSideEffects = 1 in
2046def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2047def : N3VDsPat<fsub, VSUBfd_sfp>;
2048
Evan Cheng46961d82009-08-07 19:30:41 +00002049// Vector Multiply Operations used for single-precision FP
2050let neverHasSideEffects = 1 in
2051def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2052def : N3VDsPat<fmul, VMULfd_sfp>;
2053
2054// Vector Multiply-Accumulate/Subtract used for single-precision FP
2055let neverHasSideEffects = 1 in
2056def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002057def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002058
2059let neverHasSideEffects = 1 in
2060def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002061def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002062
David Goodwin4b358db2009-08-10 22:17:39 +00002063// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002064let neverHasSideEffects = 1 in
2065def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002066 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002067def : N2VDIntsPat<fabs, VABSfd_sfp>;
2068
David Goodwin4b358db2009-08-10 22:17:39 +00002069// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002070let neverHasSideEffects = 1 in
2071def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002072 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2073 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002074def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2075
David Goodwin4b358db2009-08-10 22:17:39 +00002076// Vector Convert between single-precision FP and integer
2077let neverHasSideEffects = 1 in
2078def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2079 v2i32, v2f32, fp_to_sint>;
2080def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2081
2082let neverHasSideEffects = 1 in
2083def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2084 v2i32, v2f32, fp_to_uint>;
2085def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2086
2087let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002088def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2089 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002090def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2091
2092let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002093def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2094 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002095def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2096
Evan Cheng46961d82009-08-07 19:30:41 +00002097//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002098// Non-Instruction Patterns
2099//===----------------------------------------------------------------------===//
2100
2101// bit_convert
2102def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2103def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2104def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2105def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2106def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2107def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2108def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2109def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2110def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2111def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2112def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2113def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2114def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2115def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2116def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2117def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2118def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2119def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2120def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2121def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2122def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2123def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2124def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2125def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2126def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2127def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2128def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2129def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2130def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2131def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2132
2133def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2134def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2135def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2136def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2137def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2138def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2139def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2140def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2141def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2142def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2143def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2144def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2145def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2146def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2147def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2148def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2149def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2150def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2151def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2152def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2153def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2154def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2155def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2156def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2157def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2158def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2159def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2160def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2161def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2162def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;