blob: cb36b05294b8d2c416dd43f8a1a9e60151880ad2 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000035using namespace llvm;
36
Scott Michelfdc40a02009-02-17 22:15:04 +000037static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000038cl::desc("enable preincrement load/store generation on PPC (experimental)"),
39 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000040
Chris Lattner331d1bc2006-11-02 01:44:04 +000041PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000042 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000043
Nate Begeman405e3ec2005-10-21 00:02:42 +000044 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000045
Chris Lattnerd145a612005-09-27 22:18:25 +000046 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000047 setUseUnderscoreSetJmp(true);
48 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000049
Chris Lattner7c5a3d32005-08-16 17:14:42 +000050 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000051 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
52 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
53 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000054
Evan Chengc5484282006-10-04 00:56:09 +000055 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000056 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
57 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000058
Chris Lattnerddf89562008-01-17 19:59:44 +000059 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000060
Chris Lattner94e509c2006-11-10 23:58:45 +000061 // PowerPC has pre-inc load and store's.
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000065 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
66 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000067 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
68 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000070 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
71 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
72
Dale Johannesen638ccd52007-10-06 01:24:11 +000073 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
74 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
75 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000076 // This is used in the ppcf128->int sequence. Note it has different semantics
77 // from FP_ROUND: that rounds to nearest, this rounds to zero.
78 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000079
Chris Lattner7c5a3d32005-08-16 17:14:42 +000080 // PowerPC has no SREM/UREM instructions
81 setOperationAction(ISD::SREM, MVT::i32, Expand);
82 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000083 setOperationAction(ISD::SREM, MVT::i64, Expand);
84 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000085
86 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
87 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
88 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
90 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
92 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
94 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000095
Dan Gohmanf96e4de2007-10-11 23:21:31 +000096 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000097 setOperationAction(ISD::FSIN , MVT::f64, Expand);
98 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000099 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f32, Expand);
102 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000105
Dan Gohman1a024862008-01-31 00:41:03 +0000106 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000107
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000108 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000109 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000110 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
111 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
112 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000113
Chris Lattner9601a862006-03-05 05:08:37 +0000114 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
115 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000116
Nate Begemand88fc032006-01-14 03:14:10 +0000117 // PowerPC does not have BSWAP, CTPOP or CTTZ
118 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000119 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
120 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000121 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
122 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Nate Begeman35ef9132006-01-11 21:21:00 +0000125 // PowerPC does not have ROTR
126 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000127 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000128
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000129 // PowerPC does not have Select
130 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000131 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 setOperationAction(ISD::SELECT, MVT::f32, Expand);
133 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000134
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000135 // PowerPC wants to turn select_cc of FP into fsel when possible.
136 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
137 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000138
Nate Begeman750ac1b2006-02-01 07:19:44 +0000139 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000140 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000141
Nate Begeman81e80972006-03-17 01:40:33 +0000142 // PowerPC does not have BRCOND which requires SetCC
143 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000144
145 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000146
Chris Lattnerf7605322005-08-31 21:09:52 +0000147 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
148 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000149
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000150 // PowerPC does not have [U|S]INT_TO_FP
151 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
152 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
153
Chris Lattner53e88452005-12-23 05:13:35 +0000154 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
155 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000156 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
157 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000158
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000159 // We cannot sextinreg(i1). Expand to shifts.
160 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000161
Jim Laskeyabf6d172006-01-05 01:25:28 +0000162 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000163 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000164 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000165
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000166 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
167 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
168 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
169 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000170
171
172 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000173 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000174 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000175 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000176 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000177 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000178 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000179 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000180 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
181 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000182
Nate Begeman1db3c922008-08-11 17:36:31 +0000183 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000184 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // TRAP is legal.
187 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000188
189 // TRAMPOLINE is custom lowered.
190 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Chris Lattner6d92cad2006-03-26 10:06:40 +0000209 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000210 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000211
Dale Johannesen53e4e442008-11-07 22:54:33 +0000212 // Comparisons that require checking two conditions.
213 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
214 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
215 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
217 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
219 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
221 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
223 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000225
Chris Lattnera7a58542006-06-16 17:34:12 +0000226 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000227 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000228 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000229 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000230 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000231 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000232 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000233
Chris Lattner7fbcef72006-03-24 07:53:47 +0000234 // FIXME: disable this lowered code. This generates 64-bit register values,
235 // and we don't model the fact that the top part is clobbered by calls. We
236 // need to flag these together so that the value isn't live across a call.
237 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000238
Nate Begemanae749a92005-10-25 23:48:36 +0000239 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
240 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
241 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000242 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000243 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000244 }
245
Chris Lattnera7a58542006-06-16 17:34:12 +0000246 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000247 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000248 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000249 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
250 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000251 // 64-bit PowerPC wants to expand i128 shifts itself.
252 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000255 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000256 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000257 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
258 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000260 }
Evan Chengd30bf012006-03-01 01:11:20 +0000261
Nate Begeman425a9692005-11-29 08:17:20 +0000262 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000263 // First set operation action for all vector types to expand. Then we
264 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
266 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
267 MVT VT = (MVT::SimpleValueType)i;
268
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000269 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000270 setOperationAction(ISD::ADD , VT, Legal);
271 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Chris Lattner7ff7e672006-04-04 17:25:31 +0000273 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000274 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
275 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000276
277 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000278 setOperationAction(ISD::AND , VT, Promote);
279 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
280 setOperationAction(ISD::OR , VT, Promote);
281 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
282 setOperationAction(ISD::XOR , VT, Promote);
283 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
284 setOperationAction(ISD::LOAD , VT, Promote);
285 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
286 setOperationAction(ISD::SELECT, VT, Promote);
287 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
288 setOperationAction(ISD::STORE, VT, Promote);
289 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000290
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000291 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::MUL , VT, Expand);
293 setOperationAction(ISD::SDIV, VT, Expand);
294 setOperationAction(ISD::SREM, VT, Expand);
295 setOperationAction(ISD::UDIV, VT, Expand);
296 setOperationAction(ISD::UREM, VT, Expand);
297 setOperationAction(ISD::FDIV, VT, Expand);
298 setOperationAction(ISD::FNEG, VT, Expand);
299 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
300 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
302 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
303 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::UDIVREM, VT, Expand);
305 setOperationAction(ISD::SDIVREM, VT, Expand);
306 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
307 setOperationAction(ISD::FPOW, VT, Expand);
308 setOperationAction(ISD::CTPOP, VT, Expand);
309 setOperationAction(ISD::CTLZ, VT, Expand);
310 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000311 }
312
Chris Lattner7ff7e672006-04-04 17:25:31 +0000313 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
314 // with merges, splats, etc.
315 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
316
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000317 setOperationAction(ISD::AND , MVT::v4i32, Legal);
318 setOperationAction(ISD::OR , MVT::v4i32, Legal);
319 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
320 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
321 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
322 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000323
Nate Begeman425a9692005-11-29 08:17:20 +0000324 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000325 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000326 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
327 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000328
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000330 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000331 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000332 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000333
Chris Lattnerb2177b92006-03-19 06:55:52 +0000334 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000336
Chris Lattner541f91b2006-04-02 00:43:36 +0000337 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
338 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000339 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000341 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000342
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000343 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000344 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000345
Jim Laskey2ad9f172007-02-22 14:56:36 +0000346 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000347 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000348 setExceptionPointerRegister(PPC::X3);
349 setExceptionSelectorRegister(PPC::X4);
350 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000351 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000352 setExceptionPointerRegister(PPC::R3);
353 setExceptionSelectorRegister(PPC::R4);
354 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000355
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356 // We have target-specific dag combine patterns for the following nodes:
357 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000358 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000359 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000360 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000361
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000362 // Darwin long double math library functions have $LDBL128 appended.
363 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000364 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000365 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
366 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000367 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
368 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000369 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
370 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
371 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
372 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
373 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000374 }
375
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000376 computeRegisterProperties();
377}
378
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000379/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
380/// function arguments in the caller parameter area.
381unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
382 TargetMachine &TM = getTargetMachine();
383 // Darwin passes everything on 4 byte boundary.
384 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
385 return 4;
386 // FIXME Elf TBD
387 return 4;
388}
389
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000390const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
391 switch (Opcode) {
392 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000393 case PPCISD::FSEL: return "PPCISD::FSEL";
394 case PPCISD::FCFID: return "PPCISD::FCFID";
395 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
396 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
397 case PPCISD::STFIWX: return "PPCISD::STFIWX";
398 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
399 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
400 case PPCISD::VPERM: return "PPCISD::VPERM";
401 case PPCISD::Hi: return "PPCISD::Hi";
402 case PPCISD::Lo: return "PPCISD::Lo";
403 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
404 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
405 case PPCISD::SRL: return "PPCISD::SRL";
406 case PPCISD::SRA: return "PPCISD::SRA";
407 case PPCISD::SHL: return "PPCISD::SHL";
408 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
409 case PPCISD::STD_32: return "PPCISD::STD_32";
410 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
411 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
412 case PPCISD::MTCTR: return "PPCISD::MTCTR";
413 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
414 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
415 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
416 case PPCISD::MFCR: return "PPCISD::MFCR";
417 case PPCISD::VCMP: return "PPCISD::VCMP";
418 case PPCISD::VCMPo: return "PPCISD::VCMPo";
419 case PPCISD::LBRX: return "PPCISD::LBRX";
420 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000421 case PPCISD::LARX: return "PPCISD::LARX";
422 case PPCISD::STCX: return "PPCISD::STCX";
423 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
424 case PPCISD::MFFS: return "PPCISD::MFFS";
425 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
426 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
427 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
428 case PPCISD::MTFSF: return "PPCISD::MTFSF";
429 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
430 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000431 }
432}
433
Scott Michel5b8f82e2008-03-10 15:42:14 +0000434
Duncan Sands5480c042009-01-01 15:52:00 +0000435MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000436 return MVT::i32;
437}
438
439
Chris Lattner1a635d62006-04-14 06:01:58 +0000440//===----------------------------------------------------------------------===//
441// Node matching predicates, for use by the tblgen matching code.
442//===----------------------------------------------------------------------===//
443
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000444/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000445static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000447 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000448 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000449 // Maybe this has already been legalized into the constant pool?
450 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000451 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000452 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000453 }
454 return false;
455}
456
Chris Lattnerddb739e2006-04-06 17:23:16 +0000457/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
458/// true if Op is undef or if it matches the specified value.
Nate Begemanb706d292009-04-24 03:42:54 +0000459static bool isConstantOrUndef(int Op, int Val) {
460 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000461}
462
463/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
464/// VPKUHUM instruction.
Nate Begemanb706d292009-04-24 03:42:54 +0000465bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
466 const int *Mask = N->getMask();
Chris Lattnerf24380e2006-04-06 22:28:36 +0000467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
Nate Begemanb706d292009-04-24 03:42:54 +0000469 if (!isConstantOrUndef(Mask[i], i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
Nate Begemanb706d292009-04-24 03:42:54 +0000473 if (!isConstantOrUndef(Mask[i], i*2+1) ||
474 !isConstantOrUndef(Mask[i+8], i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Nate Begemanb706d292009-04-24 03:42:54 +0000482bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
483 const int *Mask = N->getMask();
Chris Lattnerf24380e2006-04-06 22:28:36 +0000484 if (!isUnary) {
485 for (unsigned i = 0; i != 16; i += 2)
Nate Begemanb706d292009-04-24 03:42:54 +0000486 if (!isConstantOrUndef(Mask[i ], i*2+2) ||
487 !isConstantOrUndef(Mask[i+1], i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000488 return false;
489 } else {
490 for (unsigned i = 0; i != 8; i += 2)
Nate Begemanb706d292009-04-24 03:42:54 +0000491 if (!isConstantOrUndef(Mask[i ], i*2+2) ||
492 !isConstantOrUndef(Mask[i+1], i*2+3) ||
493 !isConstantOrUndef(Mask[i+8], i*2+2) ||
494 !isConstantOrUndef(Mask[i+9], i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000495 return false;
496 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000497 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000498}
499
Chris Lattnercaad1632006-04-06 22:02:42 +0000500/// isVMerge - Common function, used to match vmrg* shuffles.
501///
Nate Begemanb706d292009-04-24 03:42:54 +0000502static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000503 unsigned LHSStart, unsigned RHSStart) {
Nate Begemanb706d292009-04-24 03:42:54 +0000504 assert(N->getValueType(0) == MVT::v16i8 &&
505 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000506 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
507 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000508
Nate Begemanb706d292009-04-24 03:42:54 +0000509 const int *Mask = N->getMask();
Chris Lattner116cc482006-04-06 21:11:54 +0000510 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
511 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begemanb706d292009-04-24 03:42:54 +0000512 if (!isConstantOrUndef(Mask[i*UnitSize*2+j],
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 LHSStart+j+i*UnitSize) ||
Nate Begemanb706d292009-04-24 03:42:54 +0000514 !isConstantOrUndef(Mask[i*UnitSize*2+UnitSize+j],
Chris Lattnercaad1632006-04-06 22:02:42 +0000515 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000516 return false;
517 }
Nate Begemanb706d292009-04-24 03:42:54 +0000518 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000519}
520
521/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
522/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begemanb706d292009-04-24 03:42:54 +0000523bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
524 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000525 if (!isUnary)
526 return isVMerge(N, UnitSize, 8, 24);
527 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000528}
529
530/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
531/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begemanb706d292009-04-24 03:42:54 +0000532bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
533 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000534 if (!isUnary)
535 return isVMerge(N, UnitSize, 0, 16);
536 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000537}
538
539
Chris Lattnerd0608e12006-04-06 18:26:28 +0000540/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
541/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000542int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begemanb706d292009-04-24 03:42:54 +0000543 assert(N->getValueType(0) == MVT::v16i8 &&
544 "PPC only supports shuffles by bytes!");
545
546 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
547
Chris Lattnerd0608e12006-04-06 18:26:28 +0000548 // Find the first non-undef value in the shuffle mask.
Nate Begemanb706d292009-04-24 03:42:54 +0000549 const int *Mask = SVOp->getMask();
Chris Lattnerd0608e12006-04-06 18:26:28 +0000550 unsigned i;
Nate Begemanb706d292009-04-24 03:42:54 +0000551 for (i = 0; i != 16 && Mask[i] < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000552 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000553
Chris Lattnerd0608e12006-04-06 18:26:28 +0000554 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000555
Nate Begemanb706d292009-04-24 03:42:54 +0000556 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000557 // numbered from this value.
Nate Begemanb706d292009-04-24 03:42:54 +0000558 unsigned ShiftAmt = Mask[i];
Chris Lattnerd0608e12006-04-06 18:26:28 +0000559 if (ShiftAmt < i) return -1;
560 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000561
Chris Lattnerf24380e2006-04-06 22:28:36 +0000562 if (!isUnary) {
Nate Begemanb706d292009-04-24 03:42:54 +0000563 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000564 for (++i; i != 16; ++i)
Nate Begemanb706d292009-04-24 03:42:54 +0000565 if (!isConstantOrUndef(Mask[i], ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000566 return -1;
567 } else {
Nate Begemanb706d292009-04-24 03:42:54 +0000568 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000569 for (++i; i != 16; ++i)
Nate Begemanb706d292009-04-24 03:42:54 +0000570 if (!isConstantOrUndef(Mask[i], (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000571 return -1;
572 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 return ShiftAmt;
574}
Chris Lattneref819f82006-03-20 06:33:01 +0000575
576/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
577/// specifies a splat of a single element that is suitable for input to
578/// VSPLTB/VSPLTH/VSPLTW.
Nate Begemanb706d292009-04-24 03:42:54 +0000579bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
580 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000581 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000582
Chris Lattner88a99ef2006-03-20 06:37:44 +0000583 // This is a splat operation if each element of the permute is the same, and
584 // if the value doesn't reference the second vector.
Nate Begemanb706d292009-04-24 03:42:54 +0000585 const int *Mask = N->getMask();
586 unsigned ElementBase = Mask[0];
587
588 // FIXME: Handle UNDEF elements too!
589 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000591
Nate Begemanb706d292009-04-24 03:42:54 +0000592 // Check that the indices are consecutive, in the case of a multi-byte element
593 // splatted with a v16i8 mask.
594 for (unsigned i = 1; i != EltSize; ++i)
595 if (Mask[i] < 0 || Mask[i] != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000597
Chris Lattner7ff7e672006-04-04 17:25:31 +0000598 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begemanb706d292009-04-24 03:42:54 +0000599 if (Mask[i] < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000600 for (unsigned j = 0; j != EltSize; ++j)
Nate Begemanb706d292009-04-24 03:42:54 +0000601 if (Mask[i+j] != Mask[j])
Chris Lattner7ff7e672006-04-04 17:25:31 +0000602 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000603 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000604 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000605}
606
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000607/// isAllNegativeZeroVector - Returns true if all elements of build_vector
608/// are -0.0.
609bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begemanb706d292009-04-24 03:42:54 +0000610 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
611
612 APInt APVal, APUndef;
613 unsigned BitSize;
614 bool HasAnyUndefs;
615
616 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
617 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000618 return CFP->getValueAPF().isNegZero();
Nate Begemanb706d292009-04-24 03:42:54 +0000619
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000620 return false;
621}
622
Chris Lattneref819f82006-03-20 06:33:01 +0000623/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
624/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begemanb706d292009-04-24 03:42:54 +0000626 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
627 assert(isSplatShuffleMask(SVOp, EltSize));
628 return SVOp->getMask()[0] / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000629}
630
Chris Lattnere87192a2006-04-12 17:37:20 +0000631/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000632/// by using a vspltis[bhw] instruction of the specified element size, return
633/// the constant being splatted. The ByteSize field indicates the number of
634/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000635SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
636 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000637
638 // If ByteSize of the splat is bigger than the element size of the
639 // build_vector, then we have a case where we are checking for a splat where
640 // multiple elements of the buildvector are folded together into a single
641 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
642 unsigned EltSize = 16/N->getNumOperands();
643 if (EltSize < ByteSize) {
644 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000645 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000646 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000647
Chris Lattner79d9a882006-04-08 07:14:26 +0000648 // See if all of the elements in the buildvector agree across.
649 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
650 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
651 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000652 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000653
Scott Michelfdc40a02009-02-17 22:15:04 +0000654
Gabor Greifba36cb52008-08-28 21:40:38 +0000655 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000656 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
657 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000658 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000659 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Chris Lattner79d9a882006-04-08 07:14:26 +0000661 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
662 // either constant or undef values that are identical for each chunk. See
663 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000664
Chris Lattner79d9a882006-04-08 07:14:26 +0000665 // Check to see if all of the leading entries are either 0 or -1. If
666 // neither, then this won't fit into the immediate field.
667 bool LeadingZero = true;
668 bool LeadingOnes = true;
669 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000670 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000671
Chris Lattner79d9a882006-04-08 07:14:26 +0000672 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
673 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
674 }
675 // Finally, check the least significant entry.
676 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000677 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000678 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000679 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 if (Val < 16)
681 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
682 }
683 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000684 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000685 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000686 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000687 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
688 return DAG.getTargetConstant(Val, MVT::i32);
689 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000690
Dan Gohman475871a2008-07-27 21:46:04 +0000691 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000692 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000693
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694 // Check to see if this buildvec has a single non-undef value in its elements.
695 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
696 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000697 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000698 OpVal = N->getOperand(i);
699 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000700 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000702
Gabor Greifba36cb52008-08-28 21:40:38 +0000703 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000704
Nate Begeman98e70cc2006-03-28 04:15:58 +0000705 unsigned ValSizeInBytes = 0;
706 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000707 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000708 Value = CN->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000709 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000710 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
711 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000712 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000713 ValSizeInBytes = 4;
714 }
715
716 // If the splat value is larger than the element value, then we can never do
717 // this splat. The only case that we could fit the replicated bits into our
718 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000719 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // If the element value is larger than the splat value, cut it in half and
722 // check to see if the two halves are equal. Continue doing this until we
723 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
724 while (ValSizeInBytes > ByteSize) {
725 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000726
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000728 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
729 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000731 }
732
733 // Properly sign extend the value.
734 int ShAmt = (4-ByteSize)*8;
735 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000736
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000737 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000738 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000739
Chris Lattner140a58f2006-04-08 06:46:53 +0000740 // Finally, if this value fits in a 5 bit sext field, return it
741 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
742 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000743 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000744}
745
Chris Lattner1a635d62006-04-14 06:01:58 +0000746//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000747// Addressing Mode Selection
748//===----------------------------------------------------------------------===//
749
750/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
751/// or 64-bit immediate, and if the value can be accurately represented as a
752/// sign extension from a 16-bit value. If so, this returns true and the
753/// immediate.
754static bool isIntS16Immediate(SDNode *N, short &Imm) {
755 if (N->getOpcode() != ISD::Constant)
756 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000758 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000759 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000760 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000761 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000762 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000763}
Dan Gohman475871a2008-07-27 21:46:04 +0000764static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000765 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000766}
767
768
769/// SelectAddressRegReg - Given the specified addressed, check to see if it
770/// can be represented as an indexed [r+r] operation. Returns false if it
771/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000772bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
773 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000774 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000775 short imm = 0;
776 if (N.getOpcode() == ISD::ADD) {
777 if (isIntS16Immediate(N.getOperand(1), imm))
778 return false; // r+i
779 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
780 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000781
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 Base = N.getOperand(0);
783 Index = N.getOperand(1);
784 return true;
785 } else if (N.getOpcode() == ISD::OR) {
786 if (isIntS16Immediate(N.getOperand(1), imm))
787 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000788
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000789 // If this is an or of disjoint bitfields, we can codegen this as an add
790 // (for better address arithmetic) if the LHS and RHS of the OR are provably
791 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000792 APInt LHSKnownZero, LHSKnownOne;
793 APInt RHSKnownZero, RHSKnownOne;
794 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000795 APInt::getAllOnesValue(N.getOperand(0)
796 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000797 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000799 if (LHSKnownZero.getBoolValue()) {
800 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000801 APInt::getAllOnesValue(N.getOperand(1)
802 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000803 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000804 // If all of the bits are known zero on the LHS or RHS, the add won't
805 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000806 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000807 Base = N.getOperand(0);
808 Index = N.getOperand(1);
809 return true;
810 }
811 }
812 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000813
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000814 return false;
815}
816
817/// Returns true if the address N can be represented by a base register plus
818/// a signed 16-bit displacement [r+imm], and if it is not better
819/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000820bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000821 SDValue &Base,
822 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000823 // FIXME dl should come from parent load or store, not from address
824 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If this can be more profitably realized as r+r, fail.
826 if (SelectAddressRegReg(N, Disp, Base, DAG))
827 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000829 if (N.getOpcode() == ISD::ADD) {
830 short imm = 0;
831 if (isIntS16Immediate(N.getOperand(1), imm)) {
832 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
833 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
834 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
835 } else {
836 Base = N.getOperand(0);
837 }
838 return true; // [r+i]
839 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
840 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000841 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000842 && "Cannot handle constant offsets yet!");
843 Disp = N.getOperand(1).getOperand(0); // The global address.
844 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
845 Disp.getOpcode() == ISD::TargetConstantPool ||
846 Disp.getOpcode() == ISD::TargetJumpTable);
847 Base = N.getOperand(0);
848 return true; // [&g+r]
849 }
850 } else if (N.getOpcode() == ISD::OR) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
853 // If this is an or of disjoint bitfields, we can codegen this as an add
854 // (for better address arithmetic) if the LHS and RHS of the OR are
855 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000856 APInt LHSKnownZero, LHSKnownOne;
857 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000858 APInt::getAllOnesValue(N.getOperand(0)
859 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000860 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000861
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000862 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 // If all of the bits are known zero on the LHS or RHS, the add won't
864 // carry.
865 Base = N.getOperand(0);
866 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
867 return true;
868 }
869 }
870 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
871 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000872
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000873 // If this address fits entirely in a 16-bit sext immediate field, codegen
874 // this as "d, 0"
875 short Imm;
876 if (isIntS16Immediate(CN, Imm)) {
877 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
878 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
879 return true;
880 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000881
882 // Handle 32-bit sext immediates with LIS + addr mode.
883 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000884 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
885 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000886
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000888 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattnerbc681d62007-02-17 06:44:03 +0000890 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
891 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000892 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000893 return true;
894 }
895 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000896
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000897 Disp = DAG.getTargetConstant(0, getPointerTy());
898 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
899 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
900 else
901 Base = N;
902 return true; // [r+0]
903}
904
905/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
906/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000907bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
908 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000909 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 // Check to see if we can easily represent this as an [r+r] address. This
911 // will fail if it thinks that the address is more profitably represented as
912 // reg+imm, e.g. where imm = 0.
913 if (SelectAddressRegReg(N, Base, Index, DAG))
914 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000915
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000916 // If the operand is an addition, always emit this as [r+r], since this is
917 // better (for code size, and execution, as the memop does the add for free)
918 // than emitting an explicit add.
919 if (N.getOpcode() == ISD::ADD) {
920 Base = N.getOperand(0);
921 Index = N.getOperand(1);
922 return true;
923 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000924
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000925 // Otherwise, do it the hard way, using R0 as the base register.
926 Base = DAG.getRegister(PPC::R0, N.getValueType());
927 Index = N;
928 return true;
929}
930
931/// SelectAddressRegImmShift - Returns true if the address N can be
932/// represented by a base register plus a signed 14-bit displacement
933/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000934bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
935 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000936 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000937 // FIXME dl should come from the parent load or store, not the address
938 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000939 // If this can be more profitably realized as r+r, fail.
940 if (SelectAddressRegReg(N, Disp, Base, DAG))
941 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000942
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000943 if (N.getOpcode() == ISD::ADD) {
944 short imm = 0;
945 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
946 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
947 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
948 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
949 } else {
950 Base = N.getOperand(0);
951 }
952 return true; // [r+i]
953 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
954 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000955 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000956 && "Cannot handle constant offsets yet!");
957 Disp = N.getOperand(1).getOperand(0); // The global address.
958 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
959 Disp.getOpcode() == ISD::TargetConstantPool ||
960 Disp.getOpcode() == ISD::TargetJumpTable);
961 Base = N.getOperand(0);
962 return true; // [&g+r]
963 }
964 } else if (N.getOpcode() == ISD::OR) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
967 // If this is an or of disjoint bitfields, we can codegen this as an add
968 // (for better address arithmetic) if the LHS and RHS of the OR are
969 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000970 APInt LHSKnownZero, LHSKnownOne;
971 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000972 APInt::getAllOnesValue(N.getOperand(0)
973 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000974 LHSKnownZero, LHSKnownOne);
975 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000976 // If all of the bits are known zero on the LHS or RHS, the add won't
977 // carry.
978 Base = N.getOperand(0);
979 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
980 return true;
981 }
982 }
983 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000984 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000985 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000986 // If this address fits entirely in a 14-bit sext immediate field, codegen
987 // this as "d, 0"
988 short Imm;
989 if (isIntS16Immediate(CN, Imm)) {
990 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
991 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
992 return true;
993 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000994
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000995 // Fold the low-part of 32-bit absolute addresses into addr mode.
996 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000997 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
998 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000999
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001000 // Otherwise, break this down into an LIS + disp.
1001 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001002 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1003 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001004 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001005 return true;
1006 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001007 }
1008 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001009
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001010 Disp = DAG.getTargetConstant(0, getPointerTy());
1011 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1012 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1013 else
1014 Base = N;
1015 return true; // [r+0]
1016}
1017
1018
1019/// getPreIndexedAddressParts - returns true by value, base pointer and
1020/// offset pointer and addressing mode by reference if the node's address
1021/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001022bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1023 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001024 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001025 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001026 // Disabled by default for now.
1027 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Dan Gohman475871a2008-07-27 21:46:04 +00001029 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001030 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1032 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001033 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001034
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001035 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001036 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001037 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001038 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 } else
1040 return false;
1041
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001042 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001043 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001044 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001045
Chris Lattner0851b4f2006-11-15 19:55:13 +00001046 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001047
Chris Lattner0851b4f2006-11-15 19:55:13 +00001048 // LDU/STU use reg+imm*4, others use reg+imm.
1049 if (VT != MVT::i64) {
1050 // reg + imm
1051 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1052 return false;
1053 } else {
1054 // reg + imm * 4.
1055 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1056 return false;
1057 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001058
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001059 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001060 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1061 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001062 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001063 LD->getExtensionType() == ISD::SEXTLOAD &&
1064 isa<ConstantSDNode>(Offset))
1065 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001066 }
1067
Chris Lattner4eab7142006-11-10 02:08:47 +00001068 AM = ISD::PRE_INC;
1069 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070}
1071
1072//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001073// LowerOperation implementation
1074//===----------------------------------------------------------------------===//
1075
Scott Michelfdc40a02009-02-17 22:15:04 +00001076SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001077 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001078 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001079 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001080 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001081 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1082 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001083 // FIXME there isn't really any debug info here
1084 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001085
1086 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001087
Dale Johannesende064702009-02-06 21:50:26 +00001088 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1089 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001090
Chris Lattner1a635d62006-04-14 06:01:58 +00001091 // If this is a non-darwin platform, we don't support non-static relo models
1092 // yet.
1093 if (TM.getRelocationModel() == Reloc::Static ||
1094 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1095 // Generate non-pic code that has direct accesses to the constant pool.
1096 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001097 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001098 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001099
Chris Lattner35d86fe2006-07-26 21:12:04 +00001100 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001101 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001102 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001103 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001104 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Dale Johannesende064702009-02-06 21:50:26 +00001107 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001108 return Lo;
1109}
1110
Dan Gohman475871a2008-07-27 21:46:04 +00001111SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001112 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001113 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001114 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1115 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001116 // FIXME there isn't really any debug loc here
1117 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001118
Nate Begeman37efe672006-04-22 18:53:45 +00001119 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001120
Dale Johannesende064702009-02-06 21:50:26 +00001121 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1122 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001123
Nate Begeman37efe672006-04-22 18:53:45 +00001124 // If this is a non-darwin platform, we don't support non-static relo models
1125 // yet.
1126 if (TM.getRelocationModel() == Reloc::Static ||
1127 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1128 // Generate non-pic code that has direct accesses to the constant pool.
1129 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001130 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001131 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001132
Chris Lattner35d86fe2006-07-26 21:12:04 +00001133 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001134 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001135 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001136 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001137 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001138 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Dale Johannesende064702009-02-06 21:50:26 +00001140 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001141 return Lo;
1142}
1143
Scott Michelfdc40a02009-02-17 22:15:04 +00001144SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001145 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001146 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001147 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001148}
1149
Scott Michelfdc40a02009-02-17 22:15:04 +00001150SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001151 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001152 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001153 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1154 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001155 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001156 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001157 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001158 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001159
Chris Lattner1a635d62006-04-14 06:01:58 +00001160 const TargetMachine &TM = DAG.getTarget();
1161
Dale Johannesen33c960f2009-02-04 20:06:27 +00001162 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1163 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001164
Chris Lattner1a635d62006-04-14 06:01:58 +00001165 // If this is a non-darwin platform, we don't support non-static relo models
1166 // yet.
1167 if (TM.getRelocationModel() == Reloc::Static ||
1168 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1169 // Generate non-pic code that has direct accesses to globals.
1170 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001171 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001172 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001173
Chris Lattner35d86fe2006-07-26 21:12:04 +00001174 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001175 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001176 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001177 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001178 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001179 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001180
Dale Johannesen33c960f2009-02-04 20:06:27 +00001181 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001182
Chris Lattner57fc62c2006-12-11 23:22:45 +00001183 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001184 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001185
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 // If the global is weak or external, we have to go through the lazy
1187 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001188 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001189}
1190
Dan Gohman475871a2008-07-27 21:46:04 +00001191SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001192 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001193 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001194
Chris Lattner1a635d62006-04-14 06:01:58 +00001195 // If we're comparing for equality to zero, expose the fact that this is
1196 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1197 // fold the new nodes.
1198 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1199 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001200 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001201 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001202 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001203 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001204 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001205 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001206 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001207 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1208 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001209 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001210 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001212 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001213 // optimized. FIXME: revisit this when we can custom lower all setcc
1214 // optimizations.
1215 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001216 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001217 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Chris Lattner1a635d62006-04-14 06:01:58 +00001219 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001220 // by xor'ing the rhs with the lhs, which is faster than setting a
1221 // condition register, reading it back out, and masking the correct bit. The
1222 // normal approach here uses sub to do this instead of xor. Using xor exposes
1223 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001224 MVT LHSVT = Op.getOperand(0).getValueType();
1225 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1226 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001227 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001228 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001229 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 }
Dan Gohman475871a2008-07-27 21:46:04 +00001231 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001232}
1233
Dan Gohman475871a2008-07-27 21:46:04 +00001234SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001235 int VarArgsFrameIndex,
1236 int VarArgsStackOffset,
1237 unsigned VarArgsNumGPR,
1238 unsigned VarArgsNumFPR,
1239 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Nicolas Geoffray01119992007-04-03 13:59:52 +00001241 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001242 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001243}
1244
Bill Wendling77959322008-09-17 00:30:57 +00001245SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1246 SDValue Chain = Op.getOperand(0);
1247 SDValue Trmp = Op.getOperand(1); // trampoline
1248 SDValue FPtr = Op.getOperand(2); // nested function
1249 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001250 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001251
1252 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1253 bool isPPC64 = (PtrVT == MVT::i64);
1254 const Type *IntPtrTy =
1255 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1256
Scott Michelfdc40a02009-02-17 22:15:04 +00001257 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001258 TargetLowering::ArgListEntry Entry;
1259
1260 Entry.Ty = IntPtrTy;
1261 Entry.Node = Trmp; Args.push_back(Entry);
1262
1263 // TrampSize == (isPPC64 ? 48 : 40);
1264 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1265 isPPC64 ? MVT::i64 : MVT::i32);
1266 Args.push_back(Entry);
1267
1268 Entry.Node = FPtr; Args.push_back(Entry);
1269 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001270
Bill Wendling77959322008-09-17 00:30:57 +00001271 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1272 std::pair<SDValue, SDValue> CallResult =
1273 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001274 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001275 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001276 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001277
1278 SDValue Ops[] =
1279 { CallResult.first, CallResult.second };
1280
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001281 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001282}
1283
Dan Gohman475871a2008-07-27 21:46:04 +00001284SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001285 int VarArgsFrameIndex,
1286 int VarArgsStackOffset,
1287 unsigned VarArgsNumGPR,
1288 unsigned VarArgsNumFPR,
1289 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001290 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001291
1292 if (Subtarget.isMachoABI()) {
1293 // vastart just stores the address of the VarArgsFrameIndex slot into the
1294 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001295 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001296 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001297 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001298 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001299 }
1300
1301 // For ELF 32 ABI we follow the layout of the va_list struct.
1302 // We suppose the given va_list is already allocated.
1303 //
1304 // typedef struct {
1305 // char gpr; /* index into the array of 8 GPRs
1306 // * stored in the register save area
1307 // * gpr=0 corresponds to r3,
1308 // * gpr=1 to r4, etc.
1309 // */
1310 // char fpr; /* index into the array of 8 FPRs
1311 // * stored in the register save area
1312 // * fpr=0 corresponds to f1,
1313 // * fpr=1 to f2, etc.
1314 // */
1315 // char *overflow_arg_area;
1316 // /* location on stack that holds
1317 // * the next overflow argument
1318 // */
1319 // char *reg_save_area;
1320 // /* where r3:r10 and f1:f8 (if saved)
1321 // * are stored
1322 // */
1323 // } va_list[1];
1324
1325
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1327 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Nicolas Geoffray01119992007-04-03 13:59:52 +00001329
Duncan Sands83ec4b62008-06-06 12:08:01 +00001330 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001331
Dan Gohman475871a2008-07-27 21:46:04 +00001332 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1333 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001334
Duncan Sands83ec4b62008-06-06 12:08:01 +00001335 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001336 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001337
Duncan Sands83ec4b62008-06-06 12:08:01 +00001338 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001339 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001340
1341 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001342 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001343
Dan Gohman69de1932008-02-06 22:27:42 +00001344 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001345
Nicolas Geoffray01119992007-04-03 13:59:52 +00001346 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001347 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001348 Op.getOperand(1), SV, 0);
1349 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001351 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Nicolas Geoffray01119992007-04-03 13:59:52 +00001353 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001354 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001356 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001358
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001360 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001362 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001363 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001364
1365 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001366 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001367
Chris Lattner1a635d62006-04-14 06:01:58 +00001368}
1369
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001370#include "PPCGenCallingConv.inc"
1371
Chris Lattner9f0bc652007-02-25 05:34:32 +00001372/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1373/// depending on which subtarget is selected.
1374static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1375 if (Subtarget.isMachoABI()) {
1376 static const unsigned FPR[] = {
1377 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1378 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1379 };
1380 return FPR;
1381 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001382
1383
Chris Lattner9f0bc652007-02-25 05:34:32 +00001384 static const unsigned FPR[] = {
1385 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001386 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001387 };
1388 return FPR;
1389}
1390
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001391/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1392/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001393static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001394 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001395 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001396 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001397 if (Flags.isByVal())
1398 ArgSize = Flags.getByValSize();
1399 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1400
1401 return ArgSize;
1402}
1403
Dan Gohman475871a2008-07-27 21:46:04 +00001404SDValue
Scott Michelfdc40a02009-02-17 22:15:04 +00001405PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001406 SelectionDAG &DAG,
1407 int &VarArgsFrameIndex,
1408 int &VarArgsStackOffset,
1409 unsigned &VarArgsNumGPR,
1410 unsigned &VarArgsNumFPR,
1411 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001412 // TODO: add description of PPC stack frame format, or at least some docs.
1413 //
1414 MachineFunction &MF = DAG.getMachineFunction();
1415 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001416 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001417 SmallVector<SDValue, 8> ArgValues;
1418 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001419 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001420 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001421
Duncan Sands83ec4b62008-06-06 12:08:01 +00001422 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001423 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001424 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001425 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001426 // Potential tail calls could cause overwriting of argument stack slots.
1427 unsigned CC = MF.getFunction()->getCallingConv();
1428 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001429 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001430
Chris Lattner9f0bc652007-02-25 05:34:32 +00001431 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001432 // Area that is at least reserved in caller of this function.
1433 unsigned MinReservedArea = ArgOffset;
1434
Chris Lattnerc91a4752006-06-26 22:48:35 +00001435 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001436 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1437 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1438 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001439 static const unsigned GPR_64[] = { // 64-bit registers.
1440 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1441 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1442 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattner9f0bc652007-02-25 05:34:32 +00001444 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001445
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001446 static const unsigned VR[] = {
1447 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1448 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1449 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001450
Owen Anderson718cb662007-09-07 04:06:50 +00001451 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001452 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001453 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001454
1455 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001456
Chris Lattnerc91a4752006-06-26 22:48:35 +00001457 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001458
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001459 // In 32-bit non-varargs functions, the stack space for vectors is after the
1460 // stack space for non-vectors. We do not use this space unless we have
1461 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001462 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001463 // that out...for the pathological case, compute VecArgOffset as the
1464 // start of the vector parameter area. Computing VecArgOffset is the
1465 // entire point of the following loop.
1466 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1467 // to handle Elf here.
1468 unsigned VecArgOffset = ArgOffset;
1469 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001470 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001471 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001472 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1473 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001474 ISD::ArgFlagsTy Flags =
1475 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001476
Duncan Sands276dcbd2008-03-21 09:14:45 +00001477 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001478 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001479 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001480 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001481 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1482 VecArgOffset += ArgSize;
1483 continue;
1484 }
1485
Duncan Sands83ec4b62008-06-06 12:08:01 +00001486 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001487 default: assert(0 && "Unhandled argument type!");
1488 case MVT::i32:
1489 case MVT::f32:
1490 VecArgOffset += isPPC64 ? 8 : 4;
1491 break;
1492 case MVT::i64: // PPC64
1493 case MVT::f64:
1494 VecArgOffset += 8;
1495 break;
1496 case MVT::v4f32:
1497 case MVT::v4i32:
1498 case MVT::v8i16:
1499 case MVT::v16i8:
1500 // Nothing to do, we're only looking at Nonvector args here.
1501 break;
1502 }
1503 }
1504 }
1505 // We've found where the vector parameter area in memory is. Skip the
1506 // first 12 parameters; these don't use that memory.
1507 VecArgOffset = ((VecArgOffset+15)/16)*16;
1508 VecArgOffset += 12*16;
1509
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001510 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001511 // entry to a function on PPC, the arguments start after the linkage area,
1512 // although the first ones are often in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00001513 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001514 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001515 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001516 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001517
Dan Gohman475871a2008-07-27 21:46:04 +00001518 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001519 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001520 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1521 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001522 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001523 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001524 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1525 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001526 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001527 ISD::ArgFlagsTy Flags =
1528 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001529 // See if next argument requires stack alignment in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001530 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001531
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001532 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001533
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001534 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1535 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1536 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1537 if (isVarArg || isPPC64) {
1538 MinReservedArea = ((MinReservedArea+15)/16)*16;
1539 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001540 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001541 isVarArg,
1542 PtrByteSize);
1543 } else nAltivecParamsAtEnd++;
1544 } else
1545 // Calculate min reserved area.
1546 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001547 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001548 isVarArg,
1549 PtrByteSize);
1550
Dale Johannesen8419dd62008-03-07 20:27:40 +00001551 // FIXME alignment for ELF may not be right
1552 // FIXME the codegen can be much improved in some cases.
1553 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001554 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001555 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001556 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001557 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001558 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001559 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001560 // Objects of size 1 and 2 are right justified, everything else is
1561 // left justified. This means the memory address is adjusted forwards.
1562 if (ObjSize==1 || ObjSize==2) {
1563 CurArgOffset = CurArgOffset + (4 - ObjSize);
1564 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001565 // The value of the object is its address.
1566 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001567 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001568 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001569 if (ObjSize==1 || ObjSize==2) {
1570 if (GPR_idx != Num_GPR_Regs) {
1571 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1572 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001573 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001575 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1576 MemOps.push_back(Store);
1577 ++GPR_idx;
1578 if (isMachoABI) ArgOffset += PtrByteSize;
1579 } else {
1580 ArgOffset += PtrByteSize;
1581 }
1582 continue;
1583 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001584 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1585 // Store whatever pieces of the object are in registers
1586 // to memory. ArgVal will be address of the beginning of
1587 // the object.
1588 if (GPR_idx != Num_GPR_Regs) {
1589 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1590 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1591 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001592 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001593 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1594 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001595 MemOps.push_back(Store);
1596 ++GPR_idx;
1597 if (isMachoABI) ArgOffset += PtrByteSize;
1598 } else {
1599 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1600 break;
1601 }
1602 }
1603 continue;
1604 }
1605
Duncan Sands83ec4b62008-06-06 12:08:01 +00001606 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001607 default: assert(0 && "Unhandled argument type!");
1608 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001609 if (!isPPC64) {
1610 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001611 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001612
1613 if (GPR_idx != Num_GPR_Regs) {
1614 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1615 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001616 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001617 ++GPR_idx;
1618 } else {
1619 needsLoad = true;
1620 ArgSize = PtrByteSize;
1621 }
1622 // Stack align in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001623 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001624 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1625 // All int arguments reserve stack space in Macho ABI.
1626 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1627 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001628 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001629 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001630 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001631 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001632 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1633 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001634 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001635
1636 if (ObjectVT == MVT::i32) {
1637 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1638 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001639 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001640 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001641 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001642 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001643 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001644 DAG.getValueType(ObjectVT));
1645
Dale Johannesen39355f92009-02-04 02:34:38 +00001646 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001647 }
1648
Chris Lattnerc91a4752006-06-26 22:48:35 +00001649 ++GPR_idx;
1650 } else {
1651 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001652 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001653 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001654 // All int arguments reserve stack space in Macho ABI.
1655 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001656 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001657
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001658 case MVT::f32:
1659 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001660 // Every 4 bytes of argument space consumes one of the GPRs available for
1661 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001662 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001663 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001664 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001665 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001666 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001667 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001668 unsigned VReg;
1669 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001670 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001671 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001672 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1673 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001674 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001675 ++FPR_idx;
1676 } else {
1677 needsLoad = true;
1678 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001679
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001680 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001681 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001682 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001683 // All FP arguments reserve stack space in Macho ABI.
1684 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001685 break;
1686 case MVT::v4f32:
1687 case MVT::v4i32:
1688 case MVT::v8i16:
1689 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001690 // Note that vector arguments in registers don't reserve stack space,
1691 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001692 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001693 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1694 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001695 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001696 if (isVarArg) {
1697 while ((ArgOffset % 16) != 0) {
1698 ArgOffset += PtrByteSize;
1699 if (GPR_idx != Num_GPR_Regs)
1700 GPR_idx++;
1701 }
1702 ArgOffset += 16;
1703 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1704 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001705 ++VR_idx;
1706 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001707 if (!isVarArg && !isPPC64) {
1708 // Vectors go after all the nonvectors.
1709 CurArgOffset = VecArgOffset;
1710 VecArgOffset += 16;
1711 } else {
1712 // Vectors are aligned.
1713 ArgOffset = ((ArgOffset+15)/16)*16;
1714 CurArgOffset = ArgOffset;
1715 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001716 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001717 needsLoad = true;
1718 }
1719 break;
1720 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001721
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001722 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001723 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001724 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001725 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001726 CurArgOffset + (ArgSize - ObjSize),
1727 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001728 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001729 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001730 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001731
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001732 ArgValues.push_back(ArgVal);
1733 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001734
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001735 // Set the size that is at least reserved in caller of this function. Tail
1736 // call optimized function's reserved stack space needs to be aligned so that
1737 // taking the difference between two stack areas will result in an aligned
1738 // stack.
1739 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1740 // Add the Altivec parameters at the end, if needed.
1741 if (nAltivecParamsAtEnd) {
1742 MinReservedArea = ((MinReservedArea+15)/16)*16;
1743 MinReservedArea += 16*nAltivecParamsAtEnd;
1744 }
1745 MinReservedArea =
1746 std::max(MinReservedArea,
1747 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1748 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1749 getStackAlignment();
1750 unsigned AlignMask = TargetAlign-1;
1751 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1752 FI->setMinReservedArea(MinReservedArea);
1753
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001754 // If the function takes variable number of arguments, make a frame index for
1755 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001756 if (isVarArg) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001757
Nicolas Geoffray01119992007-04-03 13:59:52 +00001758 int depth;
1759 if (isELF32_ABI) {
1760 VarArgsNumGPR = GPR_idx;
1761 VarArgsNumFPR = FPR_idx;
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Nicolas Geoffray01119992007-04-03 13:59:52 +00001763 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1764 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001765 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1766 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1767 PtrVT.getSizeInBits()/8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001768
Duncan Sands83ec4b62008-06-06 12:08:01 +00001769 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001770 ArgOffset);
1771
1772 }
1773 else
1774 depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Duncan Sands83ec4b62008-06-06 12:08:01 +00001776 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001777 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001779
Nicolas Geoffray01119992007-04-03 13:59:52 +00001780 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1781 // stored to the VarArgsFrameIndex on the stack.
1782 if (isELF32_ABI) {
1783 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001784 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001785 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001786 MemOps.push_back(Store);
1787 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001788 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001789 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001790 }
1791 }
1792
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001793 // If this function is vararg, store any remaining integer argument regs
1794 // to their spots on the stack so that they may be loaded by deferencing the
1795 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001796 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001797 unsigned VReg;
1798 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001799 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001800 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001801 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001802
Chris Lattner84bc5422007-12-31 04:13:23 +00001803 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001804 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1805 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001806 MemOps.push_back(Store);
1807 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001808 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001809 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001810 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001811
1812 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1813 // on the stack.
1814 if (isELF32_ABI) {
1815 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001817 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818 MemOps.push_back(Store);
1819 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001820 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001821 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001822 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001823 }
1824
1825 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1826 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001827 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001828
Chris Lattner84bc5422007-12-31 04:13:23 +00001829 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001830 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1831 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001832 MemOps.push_back(Store);
1833 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001835 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001836 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001837 }
1838 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001839 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Dale Johannesen8419dd62008-03-07 20:27:40 +00001841 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00001842 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00001843 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001844
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001845 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00001846
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001847 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001848 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001849 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001850}
1851
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001852/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1853/// linkage area.
1854static unsigned
1855CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1856 bool isPPC64,
1857 bool isMachoABI,
1858 bool isVarArg,
1859 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001860 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001861 unsigned &nAltivecParamsAtEnd) {
1862 // Count how many bytes are to be pushed on the stack, including the linkage
1863 // area, and parameter passing area. We start with 24/48 bytes, which is
1864 // prereserved space for [SP][CR][LR][3 x unused].
1865 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001866 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001867 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1868
1869 // Add up all the space actually used.
1870 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1871 // they all go in registers, but we must reserve stack space for them for
1872 // possible use by the caller. In varargs or 64-bit calls, parameters are
1873 // assigned stack space in order, with padding so Altivec parameters are
1874 // 16-byte aligned.
1875 nAltivecParamsAtEnd = 0;
1876 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001877 SDValue Arg = TheCall->getArg(i);
1878 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001879 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001880 // Varargs Altivec parameters are padded to a 16 byte boundary.
1881 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1882 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1883 if (!isVarArg && !isPPC64) {
1884 // Non-varargs Altivec parameters go after all the non-Altivec
1885 // parameters; handle those later so we know how much padding we need.
1886 nAltivecParamsAtEnd++;
1887 continue;
1888 }
1889 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1890 NumBytes = ((NumBytes+15)/16)*16;
1891 }
Dan Gohman095cc292008-09-13 01:54:27 +00001892 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001893 }
1894
1895 // Allow for Altivec parameters at the end, if needed.
1896 if (nAltivecParamsAtEnd) {
1897 NumBytes = ((NumBytes+15)/16)*16;
1898 NumBytes += 16*nAltivecParamsAtEnd;
1899 }
1900
1901 // The prolog code of the callee may store up to 8 GPR argument registers to
1902 // the stack, allowing va_start to index over them in memory if its varargs.
1903 // Because we cannot tell if this is needed on the caller side, we have to
1904 // conservatively assume that it is needed. As such, make sure we have at
1905 // least enough stack space for the caller to store the 8 GPRs.
1906 NumBytes = std::max(NumBytes,
1907 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1908
1909 // Tail call needs the stack to be aligned.
1910 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1911 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1912 getStackAlignment();
1913 unsigned AlignMask = TargetAlign-1;
1914 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1915 }
1916
1917 return NumBytes;
1918}
1919
1920/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1921/// adjusted to accomodate the arguments for the tailcall.
1922static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1923 unsigned ParamSize) {
1924
1925 if (!IsTailCall) return 0;
1926
1927 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1928 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1929 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1930 // Remember only if the new adjustement is bigger.
1931 if (SPDiff < FI->getTailCallSPDelta())
1932 FI->setTailCallSPDelta(SPDiff);
1933
1934 return SPDiff;
1935}
1936
1937/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1938/// following the call is a return. A function is eligible if caller/callee
1939/// calling conventions match, currently only fastcc supports tail calls, and
1940/// the function CALL is immediatly followed by a RET.
1941bool
Dan Gohman095cc292008-09-13 01:54:27 +00001942PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001943 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 SelectionDAG& DAG) const {
1945 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001946 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001947 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948
Dan Gohman095cc292008-09-13 01:54:27 +00001949 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001950 MachineFunction &MF = DAG.getMachineFunction();
1951 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001952 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1954 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001955 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1956 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001957 if (Flags.isByVal()) return false;
1958 }
1959
Dan Gohman095cc292008-09-13 01:54:27 +00001960 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001961 // Non PIC/GOT tail calls are supported.
1962 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1963 return true;
1964
1965 // At the moment we can only do local tail calls (in same module, hidden
1966 // or protected) if we are generating PIC.
1967 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1968 return G->getGlobal()->hasHiddenVisibility()
1969 || G->getGlobal()->hasProtectedVisibility();
1970 }
1971 }
1972
1973 return false;
1974}
1975
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001976/// isCallCompatibleAddress - Return the immediate to use if the specified
1977/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001978static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001979 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1980 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001981
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001982 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001983 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1984 (Addr << 6 >> 6) != Addr)
1985 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00001986
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001987 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001988 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001989}
1990
Dan Gohman844731a2008-05-13 00:00:25 +00001991namespace {
1992
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue Arg;
1995 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001996 int FrameIdx;
1997
1998 TailCallArgumentInfo() : FrameIdx(0) {}
1999};
2000
Dan Gohman844731a2008-05-13 00:00:25 +00002001}
2002
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002003/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2004static void
2005StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002007 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002008 SmallVector<SDValue, 8> &MemOpChains,
2009 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Arg = TailCallArgs[i].Arg;
2012 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002013 int FI = TailCallArgs[i].FrameIdx;
2014 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002015 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002016 PseudoSourceValue::getFixedStack(FI),
2017 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002018 }
2019}
2020
2021/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2022/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002023static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002024 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002025 SDValue Chain,
2026 SDValue OldRetAddr,
2027 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002028 int SPDiff,
2029 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002030 bool isMachoABI,
2031 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002032 if (SPDiff) {
2033 // Calculate the new stack slot for the return address.
2034 int SlotSize = isPPC64 ? 8 : 4;
2035 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2036 isMachoABI);
2037 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2038 NewRetAddrLoc);
2039 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2040 isMachoABI);
2041 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2042
Duncan Sands83ec4b62008-06-06 12:08:01 +00002043 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002044 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002045 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002046 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002047 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002048 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002049 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002050 }
2051 return Chain;
2052}
2053
2054/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2055/// the position of the argument.
2056static void
2057CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002059 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2060 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002061 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002062 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002063 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002064 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002065 TailCallArgumentInfo Info;
2066 Info.Arg = Arg;
2067 Info.FrameIdxOp = FIN;
2068 Info.FrameIdx = FI;
2069 TailCallArguments.push_back(Info);
2070}
2071
2072/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2073/// stack slot. Returns the chain as result and the loaded frame pointers in
2074/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002075SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002076 int SPDiff,
2077 SDValue Chain,
2078 SDValue &LROpOut,
2079 SDValue &FPOpOut,
2080 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 if (SPDiff) {
2082 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002083 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002085 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002086 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002087 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002088 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002089 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002090 }
2091 return Chain;
2092}
2093
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002094/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002095/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002096/// specified by the specific parameter attribute. The copy will be passed as
2097/// a byval function parameter.
2098/// Sometimes what we are copying is the end of a larger object, the part that
2099/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002100static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002101CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002102 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002103 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002104 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002105 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2106 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002107}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002108
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002109/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2110/// tail calls.
2111static void
Dan Gohman475871a2008-07-27 21:46:04 +00002112LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2113 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002114 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002115 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002116 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2117 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002118 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002119 if (!isTailCall) {
2120 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002122 if (isPPC64)
2123 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2124 else
2125 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002126 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002127 DAG.getConstant(ArgOffset, PtrVT));
2128 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002129 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130 // Calculate and remember argument location.
2131 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2132 TailCallArguments);
2133}
2134
Dan Gohman475871a2008-07-27 21:46:04 +00002135SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002136 const PPCSubtarget &Subtarget,
2137 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002138 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2139 SDValue Chain = TheCall->getChain();
2140 bool isVarArg = TheCall->isVarArg();
2141 unsigned CC = TheCall->getCallingConv();
2142 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002143 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002144 SDValue Callee = TheCall->getCallee();
2145 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002146 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002147
Chris Lattner9f0bc652007-02-25 05:34:32 +00002148 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002149 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002150
Duncan Sands83ec4b62008-06-06 12:08:01 +00002151 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002152 bool isPPC64 = PtrVT == MVT::i64;
2153 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 MachineFunction &MF = DAG.getMachineFunction();
2156
Chris Lattnerabde4602006-05-16 22:56:08 +00002157 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2158 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002159 std::vector<SDValue> args_to_use;
Scott Michelfdc40a02009-02-17 22:15:04 +00002160
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002161 // Mark this function as potentially containing a function that contains a
2162 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2163 // and restoring the callers stack pointer in this functions epilog. This is
2164 // done because by tail calling the called function might overwrite the value
2165 // in this function's (MF) stack pointer stack slot 0(SP).
2166 if (PerformTailCallOpt && CC==CallingConv::Fast)
2167 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2168
2169 unsigned nAltivecParamsAtEnd = 0;
2170
Chris Lattnerabde4602006-05-16 22:56:08 +00002171 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002172 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002173 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002174 unsigned NumBytes =
2175 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002176 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002177
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002178 // Calculate by how many bytes the stack has to be adjusted in case of tail
2179 // call optimization.
2180 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002182 // Adjust the stack pointer for the new arguments...
2183 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002184 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002186
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187 // Load the return address and frame pointer so it can be move somewhere else
2188 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002190 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002191
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002192 // Set up a copy of the stack pointer for use loading and storing any
2193 // arguments that may not fit in the registers available for argument
2194 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002195 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002196 if (isPPC64)
2197 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2198 else
2199 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002200
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002201 // Figure out which arguments are going to go in registers, and which in
2202 // memory. Also, if this is a vararg function, floating point operations
2203 // must be stored to our stack, and loaded into integer regs as well, if
2204 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002205 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002206 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002207
Chris Lattnerc91a4752006-06-26 22:48:35 +00002208 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002209 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2210 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2211 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002212 static const unsigned GPR_64[] = { // 64-bit registers.
2213 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2214 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2215 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002216 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002217
Chris Lattner9a2a4972006-05-17 06:01:33 +00002218 static const unsigned VR[] = {
2219 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2220 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2221 };
Owen Anderson718cb662007-09-07 04:06:50 +00002222 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002223 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002224 const unsigned NumVRs = array_lengthof( VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002225
Chris Lattnerc91a4752006-06-26 22:48:35 +00002226 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2227
Dan Gohman475871a2008-07-27 21:46:04 +00002228 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002229 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2230
Dan Gohman475871a2008-07-27 21:46:04 +00002231 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002232 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002233 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002234 SDValue Arg = TheCall->getArg(i);
2235 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002236 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002237 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002238
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002239 // PtrOff will be used to store the current argument to the stack if a
2240 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002241 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002242
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002243 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002244 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002245 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2246 StackPtr.getValueType());
2247 else
2248 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2249
Dale Johannesen39355f92009-02-04 02:34:38 +00002250 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002251
2252 // On PPC64, promote integers to 64-bit values.
2253 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002254 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2255 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002256 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002257 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002258
2259 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002260 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002261 if (Flags.isByVal()) {
2262 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002263 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002264 if (Size==1 || Size==2) {
2265 // Very small objects are passed right-justified.
2266 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002267 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002268 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002269 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002270 NULL, 0, VT);
2271 MemOpChains.push_back(Load.getValue(1));
2272 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2273 if (isMachoABI)
2274 ArgOffset += PtrByteSize;
2275 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002276 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002277 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002278 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002279 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002280 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002281 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002282 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002283 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002284 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2285 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002286 Chain = CallSeqStart = NewCallSeqStart;
2287 ArgOffset += PtrByteSize;
2288 }
2289 continue;
2290 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002291 // Copy entire object into memory. There are cases where gcc-generated
2292 // code assumes it is there, even if it could be put entirely into
2293 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002294 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002295 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002296 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002297 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002299 CallSeqStart.getNode()->getOperand(1));
2300 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002301 Chain = CallSeqStart = NewCallSeqStart;
2302 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002303 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002304 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002305 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002306 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002307 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002308 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002309 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2310 if (isMachoABI)
2311 ArgOffset += PtrByteSize;
2312 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002313 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002314 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002315 }
2316 }
2317 continue;
2318 }
2319
Duncan Sands83ec4b62008-06-06 12:08:01 +00002320 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002321 default: assert(0 && "Unexpected ValueType for argument!");
2322 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002323 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002324 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002325 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002326 if (GPR_idx != NumGPRs) {
2327 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002328 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002329 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2330 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002331 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002332 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002333 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002334 if (inMem || isMachoABI) {
2335 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002336 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002337 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2338
2339 ArgOffset += PtrByteSize;
2340 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002341 break;
2342 case MVT::f32:
2343 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002344 if (FPR_idx != NumFPRs) {
2345 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2346
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002347 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002348 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002349 MemOpChains.push_back(Store);
2350
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002351 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002352 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002353 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002354 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002355 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2356 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002357 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002358 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002360 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2361 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002362 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002363 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2364 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002365 }
2366 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002367 // If we have any FPRs remaining, we may also have GPRs remaining.
2368 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2369 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002370 if (isMachoABI) {
2371 if (GPR_idx != NumGPRs)
2372 ++GPR_idx;
2373 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2374 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2375 ++GPR_idx;
2376 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002377 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002378 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002379 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2380 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002381 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002382 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002383 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002384 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002385 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002386 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002387 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002388 if (isPPC64)
2389 ArgOffset += 8;
2390 else
2391 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2392 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002393 break;
2394 case MVT::v4f32:
2395 case MVT::v4i32:
2396 case MVT::v8i16:
2397 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002398 if (isVarArg) {
2399 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002400 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002401 // V registers; in fact gcc does this only for arguments that are
2402 // prototyped, not for those that match the ... We do it for all
2403 // arguments, seems to work.
2404 while (ArgOffset % 16 !=0) {
2405 ArgOffset += PtrByteSize;
2406 if (GPR_idx != NumGPRs)
2407 GPR_idx++;
2408 }
2409 // We could elide this store in the case where the object fits
2410 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002411 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002412 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002413 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002414 MemOpChains.push_back(Store);
2415 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002416 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002417 MemOpChains.push_back(Load.getValue(1));
2418 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2419 }
2420 ArgOffset += 16;
2421 for (unsigned i=0; i<16; i+=PtrByteSize) {
2422 if (GPR_idx == NumGPRs)
2423 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002424 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002425 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002426 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002427 MemOpChains.push_back(Load.getValue(1));
2428 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2429 }
2430 break;
2431 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002433 // Non-varargs Altivec params generally go in registers, but have
2434 // stack space allocated at the end.
2435 if (VR_idx != NumVRs) {
2436 // Doesn't have GPR space allocated.
2437 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2438 } else if (nAltivecParamsAtEnd==0) {
2439 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002440 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2441 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002442 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002443 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002444 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002445 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002446 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002447 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002448 // If all Altivec parameters fit in registers, as they usually do,
2449 // they get stack space following the non-Altivec parameters. We
2450 // don't track this here because nobody below needs it.
2451 // If there are more Altivec parameters than fit in registers emit
2452 // the stores here.
2453 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2454 unsigned j = 0;
2455 // Offset is aligned; skip 1st 12 params which go in V registers.
2456 ArgOffset = ((ArgOffset+15)/16)*16;
2457 ArgOffset += 12*16;
2458 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002459 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002460 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002461 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2462 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2463 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002464 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002465 // We are emitting Altivec params in order.
2466 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2467 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002468 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002469 ArgOffset += 16;
2470 }
2471 }
2472 }
2473 }
2474
Chris Lattner9a2a4972006-05-17 06:01:33 +00002475 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002476 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002477 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002478
Chris Lattner9a2a4972006-05-17 06:01:33 +00002479 // Build a sequence of copy-to-reg nodes chained together with token chain
2480 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002481 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002482 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002483 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00002484 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002485 InFlag = Chain.getValue(1);
2486 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002487
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002488 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2489 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002490 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2491 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002492 InFlag = Chain.getValue(1);
2493 }
2494
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2496 // might overwrite each other in case of tail call optimization.
2497 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002498 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002500 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002501 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002502 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002503 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002504 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002505 &MemOpChains2[0], MemOpChains2.size());
2506
2507 // Store the return address to the appropriate stack slot.
2508 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002509 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510 }
2511
2512 // Emit callseq_end just before tailcall node.
2513 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002514 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2515 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002516 InFlag = Chain.getValue(1);
2517 }
2518
Duncan Sands83ec4b62008-06-06 12:08:01 +00002519 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002520 NodeTys.push_back(MVT::Other); // Returns a chain
2521 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2522
Dan Gohman475871a2008-07-27 21:46:04 +00002523 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002524 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michelfdc40a02009-02-17 22:15:04 +00002525
Bill Wendling056292f2008-09-16 21:48:12 +00002526 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2527 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2528 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002529 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2530 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002531 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2532 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002533 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2534 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002535 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002536 else {
2537 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2538 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002539 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002540 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002541 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002542 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002543
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002544 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002545 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002546 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002547 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002548 InFlag = Chain.getValue(1);
2549 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002550
2551 NodeTys.clear();
2552 NodeTys.push_back(MVT::Other);
2553 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002554 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002555 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002556 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002557 // Add CTR register as callee so a bctr can be emitted later.
2558 if (isTailCall)
2559 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002560 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002561
Chris Lattner4a45abf2006-06-10 01:14:28 +00002562 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002563 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002564 Ops.push_back(Chain);
2565 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002566 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002567 // If this is a tail call add stack pointer delta.
2568 if (isTailCall)
2569 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2570
Chris Lattner4a45abf2006-06-10 01:14:28 +00002571 // Add argument registers to the end of the list so that they are known live
2572 // into the call.
2573 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002574 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Chris Lattner4a45abf2006-06-10 01:14:28 +00002575 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002576
2577 // When performing tail call optimization the callee pops its arguments off
2578 // the stack. Account for this here so these bytes can be pushed back on in
2579 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2580 int BytesCalleePops =
2581 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2582
Gabor Greifba36cb52008-08-28 21:40:38 +00002583 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002584 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002585
2586 // Emit tail call.
2587 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002588 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002589 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002590 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002591 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002592 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002593 }
2594
Dale Johannesen39355f92009-02-04 02:34:38 +00002595 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002596 InFlag = Chain.getValue(1);
2597
Chris Lattnere563bbc2008-10-11 22:08:30 +00002598 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2599 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002600 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002601 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002602 InFlag = Chain.getValue(1);
2603
Dan Gohman475871a2008-07-27 21:46:04 +00002604 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002605 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002606 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2607 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002608 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002609
Dan Gohman7925ed02008-03-19 21:39:28 +00002610 // Copy all of the result registers out of their specified physreg.
2611 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2612 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002613 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002614 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002615 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002616 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002617 ResultVals.push_back(Chain.getValue(0));
2618 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002619 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002620
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002621 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002622 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002623 return Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002624
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002625 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002626 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002627 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002628 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002629 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002630}
2631
Scott Michelfdc40a02009-02-17 22:15:04 +00002632SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002633 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002634 SmallVector<CCValAssign, 16> RVLocs;
2635 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002636 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002637 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002638 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002639 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002640
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002641 // If this is the first return lowered for this function, add the regs to the
2642 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002643 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002644 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002645 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002646 }
2647
Dan Gohman475871a2008-07-27 21:46:04 +00002648 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649
2650 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2651 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002652 SDValue TailCall = Chain;
2653 SDValue TargetAddress = TailCall.getOperand(1);
2654 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002655
2656 assert(((TargetAddress.getOpcode() == ISD::Register &&
2657 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002658 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002659 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2660 isa<ConstantSDNode>(TargetAddress)) &&
2661 "Expecting an global address, external symbol, absolute value or register");
2662
2663 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2664 "Expecting a const value");
2665
Dan Gohman475871a2008-07-27 21:46:04 +00002666 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002667 Operands.push_back(Chain.getOperand(0));
2668 Operands.push_back(TargetAddress);
2669 Operands.push_back(StackAdjustment);
2670 // Copy registers used by the call. Last operand is a flag so it is not
2671 // copied.
2672 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2673 Operands.push_back(Chain.getOperand(i));
2674 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002675 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002676 Operands.size());
2677 }
2678
Dan Gohman475871a2008-07-27 21:46:04 +00002679 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00002680
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002681 // Copy the result values into the output registers.
2682 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2683 CCValAssign &VA = RVLocs[i];
2684 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002685 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00002686 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002687 Flag = Chain.getValue(1);
2688 }
2689
Gabor Greifba36cb52008-08-28 21:40:38 +00002690 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002691 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002692 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002693 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002694}
2695
Dan Gohman475871a2008-07-27 21:46:04 +00002696SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002697 const PPCSubtarget &Subtarget) {
2698 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002699 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002700
Jim Laskeyefc7e522006-12-04 22:04:42 +00002701 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002702 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002703
2704 // Construct the stack pointer operand.
2705 bool IsPPC64 = Subtarget.isPPC64();
2706 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002708
2709 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002710 SDValue Chain = Op.getOperand(0);
2711 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002712
Jim Laskeyefc7e522006-12-04 22:04:42 +00002713 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002714 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002715
Jim Laskeyefc7e522006-12-04 22:04:42 +00002716 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002717 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00002718
Jim Laskeyefc7e522006-12-04 22:04:42 +00002719 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002720 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002721}
2722
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002723
2724
Dan Gohman475871a2008-07-27 21:46:04 +00002725SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002726PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002727 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002728 bool IsPPC64 = PPCSubTarget.isPPC64();
2729 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002730 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002731
2732 // Get current frame pointer save index. The users of this index will be
2733 // primarily DYNALLOC instructions.
2734 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2735 int RASI = FI->getReturnAddrSaveIndex();
2736
2737 // If the frame pointer save index hasn't been defined yet.
2738 if (!RASI) {
2739 // Find out what the fix offset of the frame pointer save area.
2740 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2741 // Allocate the frame index for frame pointer save area.
2742 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2743 // Save the result.
2744 FI->setReturnAddrSaveIndex(RASI);
2745 }
2746 return DAG.getFrameIndex(RASI, PtrVT);
2747}
2748
Dan Gohman475871a2008-07-27 21:46:04 +00002749SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002750PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2751 MachineFunction &MF = DAG.getMachineFunction();
2752 bool IsPPC64 = PPCSubTarget.isPPC64();
2753 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002754 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002755
2756 // Get current frame pointer save index. The users of this index will be
2757 // primarily DYNALLOC instructions.
2758 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2759 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002760
Jim Laskey2f616bf2006-11-16 22:43:37 +00002761 // If the frame pointer save index hasn't been defined yet.
2762 if (!FPSI) {
2763 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002764 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00002765
Jim Laskey2f616bf2006-11-16 22:43:37 +00002766 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00002767 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002768 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00002769 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002770 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002771 return DAG.getFrameIndex(FPSI, PtrVT);
2772}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002773
Dan Gohman475871a2008-07-27 21:46:04 +00002774SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 SelectionDAG &DAG,
2776 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002777 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002778 SDValue Chain = Op.getOperand(0);
2779 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002780 DebugLoc dl = Op.getDebugLoc();
2781
Jim Laskey2f616bf2006-11-16 22:43:37 +00002782 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002783 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002784 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002785 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002786 DAG.getConstant(0, PtrVT), Size);
2787 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002788 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002789 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002790 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002791 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002792 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002793}
2794
Chris Lattner1a635d62006-04-14 06:01:58 +00002795/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2796/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002797SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002798 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002799 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2800 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002801 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002802
Chris Lattner1a635d62006-04-14 06:01:58 +00002803 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00002804
Chris Lattner1a635d62006-04-14 06:01:58 +00002805 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002806 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002807
Duncan Sands83ec4b62008-06-06 12:08:01 +00002808 MVT ResVT = Op.getValueType();
2809 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002810 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2811 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002812 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002813
Chris Lattner1a635d62006-04-14 06:01:58 +00002814 // If the RHS of the comparison is a 0.0, we don't need to do the
2815 // subtraction at all.
2816 if (isFloatingPointZero(RHS))
2817 switch (CC) {
2818 default: break; // SETUO etc aren't handled by fsel.
2819 case ISD::SETULT:
2820 case ISD::SETLT:
2821 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002822 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002823 case ISD::SETGE:
2824 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002825 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2826 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002827 case ISD::SETUGT:
2828 case ISD::SETGT:
2829 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002830 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002831 case ISD::SETLE:
2832 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002833 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2834 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2835 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002836 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002837
Dan Gohman475871a2008-07-27 21:46:04 +00002838 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002839 switch (CC) {
2840 default: break; // SETUO etc aren't handled by fsel.
2841 case ISD::SETULT:
2842 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002843 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002844 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002845 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2846 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002847 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002848 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002849 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002850 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002851 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2852 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002853 case ISD::SETUGT:
2854 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002855 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002856 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002857 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2858 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002859 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002860 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002861 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002862 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002863 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2864 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002865 }
Dan Gohman475871a2008-07-27 21:46:04 +00002866 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002867}
2868
Chris Lattner1f873002007-11-28 18:44:47 +00002869// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen3484c092009-02-05 22:07:54 +00002870SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2871 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002872 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002873 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002874 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002875 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002876
Dan Gohman475871a2008-07-27 21:46:04 +00002877 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002878 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002879 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2880 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002881 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002882 break;
2883 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002884 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002885 break;
2886 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002887
Chris Lattner1a635d62006-04-14 06:01:58 +00002888 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002889 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002890
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002891 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002892 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002893
2894 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2895 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002896 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002897 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002898 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002899 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002900}
2901
Dan Gohman475871a2008-07-27 21:46:04 +00002902SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002903 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002904 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2905 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002906 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002907
Chris Lattner1a635d62006-04-14 06:01:58 +00002908 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002909 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002910 MVT::f64, Op.getOperand(0));
2911 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002912 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00002913 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002914 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002915 return FP;
2916 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002917
Chris Lattner1a635d62006-04-14 06:01:58 +00002918 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2919 "Unhandled SINT_TO_FP type in custom expander!");
2920 // Since we only generate this in 64-bit mode, we can take advantage of
2921 // 64-bit registers. In particular, sign extend the input value into the
2922 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2923 // then lfd it and fcfid it.
2924 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2925 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002926 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002927 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002928
Dale Johannesen33c960f2009-02-04 20:06:27 +00002929 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002931
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002933 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2934 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002935 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002936 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002937 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002938 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002939 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002940
Chris Lattner1a635d62006-04-14 06:01:58 +00002941 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002942 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002943 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002944 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002945 return FP;
2946}
2947
Dan Gohman475871a2008-07-27 21:46:04 +00002948SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002949 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002950 /*
2951 The rounding mode is in bits 30:31 of FPSR, and has the following
2952 settings:
2953 00 Round to nearest
2954 01 Round to 0
2955 10 Round to +inf
2956 11 Round to -inf
2957
2958 FLT_ROUNDS, on the other hand, expects the following:
2959 -1 Undefined
2960 0 Round to 0
2961 1 Round to nearest
2962 2 Round to +inf
2963 3 Round to -inf
2964
2965 To perform the conversion, we do:
2966 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2967 */
2968
2969 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002970 MVT VT = Op.getValueType();
2971 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2972 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002973 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002974
2975 // Save FP Control Word to register
2976 NodeTys.push_back(MVT::f64); // return register
2977 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002978 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002979
2980 // Save FP register to stack slot
2981 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002982 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002983 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002984 StackSlot, NULL, 0);
2985
2986 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002988 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2989 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002990
2991 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002993 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002994 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002995 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002996 DAG.getNode(ISD::SRL, dl, MVT::i32,
2997 DAG.getNode(ISD::AND, dl, MVT::i32,
2998 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002999 CWD, DAG.getConstant(3, MVT::i32)),
3000 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003001 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003002
Dan Gohman475871a2008-07-27 21:46:04 +00003003 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00003004 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003005
Duncan Sands83ec4b62008-06-06 12:08:01 +00003006 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003007 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003008}
3009
Dan Gohman475871a2008-07-27 21:46:04 +00003010SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003011 MVT VT = Op.getValueType();
3012 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003013 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003014 assert(Op.getNumOperands() == 3 &&
3015 VT == Op.getOperand(1).getValueType() &&
3016 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003017
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003018 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003019 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003020 SDValue Lo = Op.getOperand(0);
3021 SDValue Hi = Op.getOperand(1);
3022 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003023 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003024
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003025 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003026 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003027 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3028 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3029 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3030 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003031 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003032 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3033 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3034 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003035 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003036 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003037}
3038
Dan Gohman475871a2008-07-27 21:46:04 +00003039SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003040 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003041 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003042 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003043 assert(Op.getNumOperands() == 3 &&
3044 VT == Op.getOperand(1).getValueType() &&
3045 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003046
Dan Gohman9ed06db2008-03-07 20:36:53 +00003047 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003048 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003049 SDValue Lo = Op.getOperand(0);
3050 SDValue Hi = Op.getOperand(1);
3051 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003052 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003053
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003054 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003055 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003056 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3057 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3058 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3059 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003060 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003061 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3062 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3063 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003065 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003066}
3067
Dan Gohman475871a2008-07-27 21:46:04 +00003068SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003069 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003070 MVT VT = Op.getValueType();
3071 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003072 assert(Op.getNumOperands() == 3 &&
3073 VT == Op.getOperand(1).getValueType() &&
3074 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003075
Dan Gohman9ed06db2008-03-07 20:36:53 +00003076 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003077 SDValue Lo = Op.getOperand(0);
3078 SDValue Hi = Op.getOperand(1);
3079 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003080 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003081
Dale Johannesenf5d97892009-02-04 01:48:28 +00003082 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003083 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003084 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3085 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3086 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3087 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003088 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003089 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3090 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3091 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003092 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003093 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003094 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003095}
3096
3097//===----------------------------------------------------------------------===//
3098// Vector related lowering.
3099//
3100
Chris Lattner4a998b92006-04-17 06:00:21 +00003101/// BuildSplatI - Build a canonical splati of Val with an element size of
3102/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003103static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003104 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003105 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003106
Duncan Sands83ec4b62008-06-06 12:08:01 +00003107 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003108 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3109 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003110
Duncan Sands83ec4b62008-06-06 12:08:01 +00003111 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003112
Chris Lattner70fa4932006-12-01 01:45:39 +00003113 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3114 if (Val == -1)
3115 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003116
Duncan Sands83ec4b62008-06-06 12:08:01 +00003117 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003118
Chris Lattner4a998b92006-04-17 06:00:21 +00003119 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003120 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3121 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003122 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003123 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3124 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003125 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003126}
3127
Chris Lattnere7c768e2006-04-18 03:24:30 +00003128/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003129/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003130static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003131 SelectionDAG &DAG, DebugLoc dl,
3132 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003133 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003134 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003135 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3136}
3137
Chris Lattnere7c768e2006-04-18 03:24:30 +00003138/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3139/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003140static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003141 SDValue Op2, SelectionDAG &DAG,
3142 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003143 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003144 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003145 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3146}
3147
3148
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003149/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3150/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003151static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003152 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003153 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003154 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3155 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003156
Nate Begemanb706d292009-04-24 03:42:54 +00003157 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003158 for (unsigned i = 0; i != 16; ++i)
Nate Begemanb706d292009-04-24 03:42:54 +00003159 Ops[i] = i + Amt;
3160 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003161 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003162}
3163
Chris Lattnerf1b47082006-04-14 05:19:18 +00003164// If this is a case we can't handle, return null and let the default
3165// expansion code take care of it. If we CAN select this case, and if it
3166// selects to a single instruction, return Op. Otherwise, if we can codegen
3167// this case more efficiently than a constant pool load, lower it to the
3168// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003169SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003170 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003171 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3172 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003173
Bob Wilson24e338e2009-03-02 23:24:16 +00003174 // Check if this is a splat of a constant value.
3175 APInt APSplatBits, APSplatUndef;
3176 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003177 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003178 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3179 HasAnyUndefs) || SplatBitSize > 32)
3180 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003181
Bob Wilsonf2950b02009-03-03 19:26:27 +00003182 unsigned SplatBits = APSplatBits.getZExtValue();
3183 unsigned SplatUndef = APSplatUndef.getZExtValue();
3184 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003185
Bob Wilsonf2950b02009-03-03 19:26:27 +00003186 // First, handle single instruction cases.
3187
3188 // All zeros?
3189 if (SplatBits == 0) {
3190 // Canonicalize all zero vectors to be v4i32.
3191 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3192 SDValue Z = DAG.getConstant(0, MVT::i32);
3193 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3194 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003195 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003196 return Op;
3197 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003198
Bob Wilsonf2950b02009-03-03 19:26:27 +00003199 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3200 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3201 (32-SplatBitSize));
3202 if (SextVal >= -16 && SextVal <= 15)
3203 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003204
3205
Bob Wilsonf2950b02009-03-03 19:26:27 +00003206 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003207
Bob Wilsonf2950b02009-03-03 19:26:27 +00003208 // If this value is in the range [-32,30] and is even, use:
3209 // tmp = VSPLTI[bhw], result = add tmp, tmp
3210 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3211 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3212 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3213 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3214 }
3215
3216 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3217 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3218 // for fneg/fabs.
3219 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3220 // Make -1 and vspltisw -1:
3221 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3222
3223 // Make the VSLW intrinsic, computing 0x8000_0000.
3224 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3225 OnesV, DAG, dl);
3226
3227 // xor by OnesV to invert it.
3228 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3229 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3230 }
3231
3232 // Check to see if this is a wide variety of vsplti*, binop self cases.
3233 static const signed char SplatCsts[] = {
3234 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3235 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3236 };
3237
3238 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3239 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3240 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3241 int i = SplatCsts[idx];
3242
3243 // Figure out what shift amount will be used by altivec if shifted by i in
3244 // this splat size.
3245 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3246
3247 // vsplti + shl self.
3248 if (SextVal == (i << (int)TypeShiftAmt)) {
3249 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3250 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3251 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3252 Intrinsic::ppc_altivec_vslw
3253 };
3254 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003255 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003256 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003257
Bob Wilsonf2950b02009-03-03 19:26:27 +00003258 // vsplti + srl self.
3259 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3260 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3261 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3262 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3263 Intrinsic::ppc_altivec_vsrw
3264 };
3265 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003266 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003267 }
3268
Bob Wilsonf2950b02009-03-03 19:26:27 +00003269 // vsplti + sra self.
3270 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3271 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3272 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3273 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3274 Intrinsic::ppc_altivec_vsraw
3275 };
3276 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3277 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003279
Bob Wilsonf2950b02009-03-03 19:26:27 +00003280 // vsplti + rol self.
3281 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3282 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3283 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3284 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3285 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3286 Intrinsic::ppc_altivec_vrlw
3287 };
3288 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3289 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003291
Bob Wilsonf2950b02009-03-03 19:26:27 +00003292 // t = vsplti c, result = vsldoi t, t, 1
3293 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3294 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3295 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003296 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003297 // t = vsplti c, result = vsldoi t, t, 2
3298 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3299 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3300 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003301 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003302 // t = vsplti c, result = vsldoi t, t, 3
3303 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3304 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3305 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3306 }
3307 }
3308
3309 // Three instruction sequences.
3310
3311 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3312 if (SextVal >= 0 && SextVal <= 31) {
3313 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3314 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3315 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3316 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3317 }
3318 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3319 if (SextVal >= -31 && SextVal <= 0) {
3320 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3321 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3322 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3323 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003324 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003325
Dan Gohman475871a2008-07-27 21:46:04 +00003326 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003327}
3328
Chris Lattner59138102006-04-17 05:28:54 +00003329/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3330/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003331static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003332 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003333 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003334 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003335 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003336 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003337
Chris Lattner59138102006-04-17 05:28:54 +00003338 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003339 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003340 OP_VMRGHW,
3341 OP_VMRGLW,
3342 OP_VSPLTISW0,
3343 OP_VSPLTISW1,
3344 OP_VSPLTISW2,
3345 OP_VSPLTISW3,
3346 OP_VSLDOI4,
3347 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003348 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003349 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003350
Chris Lattner59138102006-04-17 05:28:54 +00003351 if (OpNum == OP_COPY) {
3352 if (LHSID == (1*9+2)*9+3) return LHS;
3353 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3354 return RHS;
3355 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003356
Dan Gohman475871a2008-07-27 21:46:04 +00003357 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003358 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3359 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003360
Nate Begemanb706d292009-04-24 03:42:54 +00003361 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003362 switch (OpNum) {
3363 default: assert(0 && "Unknown i32 permute!");
3364 case OP_VMRGHW:
3365 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3366 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3367 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3368 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3369 break;
3370 case OP_VMRGLW:
3371 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3372 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3373 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3374 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3375 break;
3376 case OP_VSPLTISW0:
3377 for (unsigned i = 0; i != 16; ++i)
3378 ShufIdxs[i] = (i&3)+0;
3379 break;
3380 case OP_VSPLTISW1:
3381 for (unsigned i = 0; i != 16; ++i)
3382 ShufIdxs[i] = (i&3)+4;
3383 break;
3384 case OP_VSPLTISW2:
3385 for (unsigned i = 0; i != 16; ++i)
3386 ShufIdxs[i] = (i&3)+8;
3387 break;
3388 case OP_VSPLTISW3:
3389 for (unsigned i = 0; i != 16; ++i)
3390 ShufIdxs[i] = (i&3)+12;
3391 break;
3392 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003393 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003394 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003395 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003396 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003397 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003398 }
Nate Begemanb706d292009-04-24 03:42:54 +00003399 MVT VT = OpLHS.getValueType();
3400 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3401 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3402 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3403 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003404}
3405
Chris Lattnerf1b47082006-04-14 05:19:18 +00003406/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3407/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3408/// return the code it can be lowered into. Worst case, it can always be
3409/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003410SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begemanb706d292009-04-24 03:42:54 +00003411 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003412 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003413 SDValue V1 = Op.getOperand(0);
3414 SDValue V2 = Op.getOperand(1);
Nate Begemanb706d292009-04-24 03:42:54 +00003415 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3416 const int *PermMask = SVOp->getMask();
3417 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003418
Chris Lattnerf1b47082006-04-14 05:19:18 +00003419 // Cases that are handled by instructions that take permute immediates
3420 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3421 // selected by the instruction selector.
3422 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begemanb706d292009-04-24 03:42:54 +00003423 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3424 PPC::isSplatShuffleMask(SVOp, 2) ||
3425 PPC::isSplatShuffleMask(SVOp, 4) ||
3426 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3427 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3428 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3429 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3430 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3431 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3432 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3433 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3434 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003435 return Op;
3436 }
3437 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003438
Chris Lattnerf1b47082006-04-14 05:19:18 +00003439 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3440 // and produce a fixed permutation. If any of these match, do not lower to
3441 // VPERM.
Nate Begemanb706d292009-04-24 03:42:54 +00003442 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3443 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3444 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3445 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3446 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3447 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3448 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3449 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3450 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003451 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003452
Chris Lattner59138102006-04-17 05:28:54 +00003453 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3454 // perfect shuffle table to emit an optimal matching sequence.
3455 unsigned PFIndexes[4];
3456 bool isFourElementShuffle = true;
3457 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3458 unsigned EltNo = 8; // Start out undef.
3459 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begemanb706d292009-04-24 03:42:54 +00003460 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003461 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003462
Nate Begemanb706d292009-04-24 03:42:54 +00003463 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003464 if ((ByteSource & 3) != j) {
3465 isFourElementShuffle = false;
3466 break;
3467 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003468
Chris Lattner59138102006-04-17 05:28:54 +00003469 if (EltNo == 8) {
3470 EltNo = ByteSource/4;
3471 } else if (EltNo != ByteSource/4) {
3472 isFourElementShuffle = false;
3473 break;
3474 }
3475 }
3476 PFIndexes[i] = EltNo;
3477 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003478
3479 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003480 // perfect shuffle vector to determine if it is cost effective to do this as
3481 // discrete instructions, or whether we should use a vperm.
3482 if (isFourElementShuffle) {
3483 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003484 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003485 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003486
Chris Lattner59138102006-04-17 05:28:54 +00003487 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3488 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003489
Chris Lattner59138102006-04-17 05:28:54 +00003490 // Determining when to avoid vperm is tricky. Many things affect the cost
3491 // of vperm, particularly how many times the perm mask needs to be computed.
3492 // For example, if the perm mask can be hoisted out of a loop or is already
3493 // used (perhaps because there are multiple permutes with the same shuffle
3494 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3495 // the loop requires an extra register.
3496 //
3497 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003498 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003499 // available, if this block is within a loop, we should avoid using vperm
3500 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003501 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003502 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003504
Chris Lattnerf1b47082006-04-14 05:19:18 +00003505 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3506 // vector that will get spilled to the constant pool.
3507 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003508
Chris Lattnerf1b47082006-04-14 05:19:18 +00003509 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3510 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003511 MVT EltVT = V1.getValueType().getVectorElementType();
3512 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003513
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SmallVector<SDValue, 16> ResultMask;
Nate Begemanb706d292009-04-24 03:42:54 +00003515 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3516 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003517
Chris Lattnerf1b47082006-04-14 05:19:18 +00003518 for (unsigned j = 0; j != BytesPerElement; ++j)
3519 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3520 MVT::i8));
3521 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003522
Evan Chenga87008d2009-02-25 22:49:59 +00003523 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3524 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003525 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003526}
3527
Chris Lattner90564f22006-04-18 17:59:36 +00003528/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3529/// altivec comparison. If it is, return true and fill in Opc/isDot with
3530/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003531static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003532 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003533 unsigned IntrinsicID =
3534 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003535 CompareOpc = -1;
3536 isDot = false;
3537 switch (IntrinsicID) {
3538 default: return false;
3539 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003540 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3541 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3542 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3543 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3544 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3545 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3546 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3547 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3548 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3549 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3550 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3551 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3552 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003553
Chris Lattner1a635d62006-04-14 06:01:58 +00003554 // Normal Comparisons.
3555 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3556 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3557 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3558 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3559 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3560 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3561 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3562 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3563 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3564 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3565 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3566 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3567 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3568 }
Chris Lattner90564f22006-04-18 17:59:36 +00003569 return true;
3570}
3571
3572/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3573/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00003574SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003575 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003576 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3577 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003578 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003579 int CompareOpc;
3580 bool isDot;
3581 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003582 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00003583
Chris Lattner90564f22006-04-18 17:59:36 +00003584 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003585 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003586 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003587 Op.getOperand(1), Op.getOperand(2),
3588 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003589 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003590 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003591
Chris Lattner1a635d62006-04-14 06:01:58 +00003592 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003593 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003594 Op.getOperand(2), // LHS
3595 Op.getOperand(3), // RHS
3596 DAG.getConstant(CompareOpc, MVT::i32)
3597 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003598 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003599 VTs.push_back(Op.getOperand(2).getValueType());
3600 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003601 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00003602
Chris Lattner1a635d62006-04-14 06:01:58 +00003603 // Now that we have the comparison, emit a copy from the CR to a GPR.
3604 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003605 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003606 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00003607 CompNode.getValue(1));
3608
Chris Lattner1a635d62006-04-14 06:01:58 +00003609 // Unpack the result based on how the target uses it.
3610 unsigned BitNo; // Bit # of CR6.
3611 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003612 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003613 default: // Can't happen, don't crash on invalid number though.
3614 case 0: // Return the value of the EQ bit of CR6.
3615 BitNo = 0; InvertBit = false;
3616 break;
3617 case 1: // Return the inverted value of the EQ bit of CR6.
3618 BitNo = 0; InvertBit = true;
3619 break;
3620 case 2: // Return the value of the LT bit of CR6.
3621 BitNo = 2; InvertBit = false;
3622 break;
3623 case 3: // Return the inverted value of the LT bit of CR6.
3624 BitNo = 2; InvertBit = true;
3625 break;
3626 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003627
Chris Lattner1a635d62006-04-14 06:01:58 +00003628 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003629 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003630 DAG.getConstant(8-(3-BitNo), MVT::i32));
3631 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003632 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003633 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00003634
Chris Lattner1a635d62006-04-14 06:01:58 +00003635 // If we are supposed to, toggle the bit.
3636 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003637 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003638 DAG.getConstant(1, MVT::i32));
3639 return Flags;
3640}
3641
Scott Michelfdc40a02009-02-17 22:15:04 +00003642SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003643 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003644 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003645 // Create a stack slot that is 16-byte aligned.
3646 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3647 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003648 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003649 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003650
Chris Lattner1a635d62006-04-14 06:01:58 +00003651 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003652 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003653 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003654 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003655 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003656}
3657
Dan Gohman475871a2008-07-27 21:46:04 +00003658SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003659 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003660 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003661 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003662
Dale Johannesened2eee62009-02-06 01:31:28 +00003663 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3664 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00003665
Dan Gohman475871a2008-07-27 21:46:04 +00003666 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003667 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003668
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003669 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003670 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3671 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3672 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00003673
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003674 // Low parts multiplied together, generating 32-bit results (we ignore the
3675 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003676 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003677 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003678
Dan Gohman475871a2008-07-27 21:46:04 +00003679 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003680 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003681 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00003682 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00003683 Neg16, DAG, dl);
3684 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003685 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003686 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003687
Dale Johannesened2eee62009-02-06 01:31:28 +00003688 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003689
Chris Lattnercea2aa72006-04-18 04:28:57 +00003690 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003691 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003692 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003693 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003694
Chris Lattner19a81522006-04-18 03:57:35 +00003695 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003696 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003697 LHS, RHS, DAG, dl, MVT::v8i16);
3698 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003699
Chris Lattner19a81522006-04-18 03:57:35 +00003700 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003701 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003702 LHS, RHS, DAG, dl, MVT::v8i16);
3703 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003704
Chris Lattner19a81522006-04-18 03:57:35 +00003705 // Merge the results together.
Nate Begemanb706d292009-04-24 03:42:54 +00003706 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003707 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb706d292009-04-24 03:42:54 +00003708 Ops[i*2 ] = 2*i+1;
3709 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00003710 }
Nate Begemanb706d292009-04-24 03:42:54 +00003711 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003712 } else {
3713 assert(0 && "Unknown mul to lower!");
3714 abort();
3715 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003716}
3717
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003718/// LowerOperation - Provide custom lowering hooks for some operations.
3719///
Dan Gohman475871a2008-07-27 21:46:04 +00003720SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003721 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003722 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3724 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003725 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003726 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003727 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003728 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003729 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003730 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3731 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00003732
3733 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003734 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3735 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3736
Chris Lattneref957102006-06-21 00:34:03 +00003737 case ISD::FORMAL_ARGUMENTS:
Scott Michelfdc40a02009-02-17 22:15:04 +00003738 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00003739 VarArgsStackOffset, VarArgsNumGPR,
3740 VarArgsNumFPR, PPCSubTarget);
3741
Dan Gohman7925ed02008-03-19 21:39:28 +00003742 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3743 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003744 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003745 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003746 case ISD::DYNAMIC_STACKALLOC:
3747 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003748
Chris Lattner1a635d62006-04-14 06:01:58 +00003749 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen3484c092009-02-05 22:07:54 +00003750 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3751 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003752 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003753 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003754
Chris Lattner1a635d62006-04-14 06:01:58 +00003755 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003756 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3757 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3758 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003759
Chris Lattner1a635d62006-04-14 06:01:58 +00003760 // Vector-related lowering.
3761 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3762 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3763 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3764 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003765 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003766
Chris Lattner3fc027d2007-12-08 06:59:59 +00003767 // Frame & Return address.
3768 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003769 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003770 }
Dan Gohman475871a2008-07-27 21:46:04 +00003771 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003772}
3773
Duncan Sands1607f052008-12-01 11:39:25 +00003774void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3775 SmallVectorImpl<SDValue>&Results,
3776 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003777 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003778 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003779 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003780 assert(false && "Do not know how to custom type legalize this operation!");
3781 return;
3782 case ISD::FP_ROUND_INREG: {
3783 assert(N->getValueType(0) == MVT::ppcf128);
3784 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00003785 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00003786 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003787 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003788 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3789 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003790 DAG.getIntPtrConstant(1));
3791
3792 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3793 // of the long double, and puts FPSCR back the way it was. We do not
3794 // actually model FPSCR.
3795 std::vector<MVT> NodeTys;
3796 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3797
3798 NodeTys.push_back(MVT::f64); // Return register
3799 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003800 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003801 MFFSreg = Result.getValue(0);
3802 InFlag = Result.getValue(1);
3803
3804 NodeTys.clear();
3805 NodeTys.push_back(MVT::Flag); // Returns a flag
3806 Ops[0] = DAG.getConstant(31, MVT::i32);
3807 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003808 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003809 InFlag = Result.getValue(0);
3810
3811 NodeTys.clear();
3812 NodeTys.push_back(MVT::Flag); // Returns a flag
3813 Ops[0] = DAG.getConstant(30, MVT::i32);
3814 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003815 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003816 InFlag = Result.getValue(0);
3817
3818 NodeTys.clear();
3819 NodeTys.push_back(MVT::f64); // result of add
3820 NodeTys.push_back(MVT::Flag); // Returns a flag
3821 Ops[0] = Lo;
3822 Ops[1] = Hi;
3823 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003824 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003825 FPreg = Result.getValue(0);
3826 InFlag = Result.getValue(1);
3827
3828 NodeTys.clear();
3829 NodeTys.push_back(MVT::f64);
3830 Ops[0] = DAG.getConstant(1, MVT::i32);
3831 Ops[1] = MFFSreg;
3832 Ops[2] = FPreg;
3833 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003834 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003835 FPreg = Result.getValue(0);
3836
3837 // We know the low half is about to be thrown away, so just use something
3838 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00003839 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00003840 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003841 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003842 }
Duncan Sands1607f052008-12-01 11:39:25 +00003843 case ISD::FP_TO_SINT:
Dale Johannesen3484c092009-02-05 22:07:54 +00003844 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003845 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003846 }
3847}
3848
3849
Chris Lattner1a635d62006-04-14 06:01:58 +00003850//===----------------------------------------------------------------------===//
3851// Other Lowering Code
3852//===----------------------------------------------------------------------===//
3853
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003854MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003855PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003856 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003857 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003858 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3859
3860 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3861 MachineFunction *F = BB->getParent();
3862 MachineFunction::iterator It = BB;
3863 ++It;
3864
3865 unsigned dest = MI->getOperand(0).getReg();
3866 unsigned ptrA = MI->getOperand(1).getReg();
3867 unsigned ptrB = MI->getOperand(2).getReg();
3868 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003869 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003870
3871 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3872 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3873 F->insert(It, loopMBB);
3874 F->insert(It, exitMBB);
3875 exitMBB->transferSuccessors(BB);
3876
3877 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003878 unsigned TmpReg = (!BinOpcode) ? incr :
3879 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003880 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3881 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003882
3883 // thisMBB:
3884 // ...
3885 // fallthrough --> loopMBB
3886 BB->addSuccessor(loopMBB);
3887
3888 // loopMBB:
3889 // l[wd]arx dest, ptr
3890 // add r0, dest, incr
3891 // st[wd]cx. r0, ptr
3892 // bne- loopMBB
3893 // fallthrough --> exitMBB
3894 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00003895 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003896 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003897 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003898 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3899 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003900 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003901 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00003902 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003903 BB->addSuccessor(loopMBB);
3904 BB->addSuccessor(exitMBB);
3905
3906 // exitMBB:
3907 // ...
3908 BB = exitMBB;
3909 return BB;
3910}
3911
3912MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00003913PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00003914 MachineBasicBlock *BB,
3915 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003916 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003917 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003918 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3919 // In 64 bit mode we have to use 64 bits for addresses, even though the
3920 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3921 // registers without caring whether they're 32 or 64, but here we're
3922 // doing actual arithmetic on the addresses.
3923 bool is64bit = PPCSubTarget.isPPC64();
3924
3925 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3926 MachineFunction *F = BB->getParent();
3927 MachineFunction::iterator It = BB;
3928 ++It;
3929
3930 unsigned dest = MI->getOperand(0).getReg();
3931 unsigned ptrA = MI->getOperand(1).getReg();
3932 unsigned ptrB = MI->getOperand(2).getReg();
3933 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003934 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00003935
3936 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3937 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3938 F->insert(It, loopMBB);
3939 F->insert(It, exitMBB);
3940 exitMBB->transferSuccessors(BB);
3941
3942 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00003943 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003944 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3945 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003946 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3947 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3949 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3951 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3952 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3953 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3954 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3955 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003956 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003957 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003958 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003959
3960 // thisMBB:
3961 // ...
3962 // fallthrough --> loopMBB
3963 BB->addSuccessor(loopMBB);
3964
3965 // The 4-byte load must be aligned, while a char or short may be
3966 // anywhere in the word. Hence all this nasty bookkeeping code.
3967 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3968 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00003969 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00003970 // rlwinm ptr, ptr1, 0, 0, 29
3971 // slw incr2, incr, shift
3972 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3973 // slw mask, mask2, shift
3974 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003975 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003976 // add tmp, tmpDest, incr2
3977 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003978 // and tmp3, tmp, mask
3979 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003980 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003981 // bne- loopMBB
3982 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003983 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003984
3985 if (ptrA!=PPC::R0) {
3986 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003987 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003988 .addReg(ptrA).addReg(ptrB);
3989 } else {
3990 Ptr1Reg = ptrB;
3991 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00003992 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003993 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003994 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003995 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3996 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003997 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003998 .addReg(Ptr1Reg).addImm(0).addImm(61);
3999 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004000 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004001 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004002 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004003 .addReg(incr).addReg(ShiftReg);
4004 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004005 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004006 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004007 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4008 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004009 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004010 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004011 .addReg(Mask2Reg).addReg(ShiftReg);
4012
4013 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004014 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004015 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004016 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004017 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004018 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004019 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004020 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004021 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004022 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004023 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004024 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004025 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004026 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004027 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004029 BB->addSuccessor(loopMBB);
4030 BB->addSuccessor(exitMBB);
4031
4032 // exitMBB:
4033 // ...
4034 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004035 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004036 return BB;
4037}
4038
4039MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004040PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004041 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004042 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004043
4044 // To "insert" these instructions we actually have to insert their
4045 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004046 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004047 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004048 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004049
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004050 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004051
4052 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4053 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4054 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4055 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4056 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4057
4058 // The incoming instruction knows the destination vreg to set, the
4059 // condition code register to branch on, the true/false values to
4060 // select between, and a branch opcode to use.
4061
4062 // thisMBB:
4063 // ...
4064 // TrueVal = ...
4065 // cmpTY ccX, r1, r2
4066 // bCC copy1MBB
4067 // fallthrough --> copy0MBB
4068 MachineBasicBlock *thisMBB = BB;
4069 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4070 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4071 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004072 DebugLoc dl = MI->getDebugLoc();
4073 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004074 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4075 F->insert(It, copy0MBB);
4076 F->insert(It, sinkMBB);
4077 // Update machine-CFG edges by transferring all successors of the current
4078 // block to the new block which will contain the Phi node for the select.
4079 sinkMBB->transferSuccessors(BB);
4080 // Next, add the true and fallthrough blocks as its successors.
4081 BB->addSuccessor(copy0MBB);
4082 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004083
Evan Cheng53301922008-07-12 02:23:19 +00004084 // copy0MBB:
4085 // %FalseValue = ...
4086 // # fallthrough to sinkMBB
4087 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004088
Evan Cheng53301922008-07-12 02:23:19 +00004089 // Update machine-CFG edges
4090 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004091
Evan Cheng53301922008-07-12 02:23:19 +00004092 // sinkMBB:
4093 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4094 // ...
4095 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004096 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004097 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4098 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4099 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004100 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4101 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4103 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004104 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4105 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4106 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4107 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004108
4109 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4110 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4112 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004113 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4114 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4115 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4116 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004117
4118 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4119 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4121 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004122 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4123 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4124 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4125 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004126
4127 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4128 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4130 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004131 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4132 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4133 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4134 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004135
4136 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004137 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004139 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004140 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004141 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004142 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004143 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004144
4145 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4146 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4148 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004149 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4150 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4151 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4152 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004153
Dale Johannesen0e55f062008-08-29 18:29:46 +00004154 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4155 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4156 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4157 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4158 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4159 BB = EmitAtomicBinary(MI, BB, false, 0);
4160 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4161 BB = EmitAtomicBinary(MI, BB, true, 0);
4162
Evan Cheng53301922008-07-12 02:23:19 +00004163 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4164 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4165 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4166
4167 unsigned dest = MI->getOperand(0).getReg();
4168 unsigned ptrA = MI->getOperand(1).getReg();
4169 unsigned ptrB = MI->getOperand(2).getReg();
4170 unsigned oldval = MI->getOperand(3).getReg();
4171 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004172 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004173
Dale Johannesen65e39732008-08-25 18:53:26 +00004174 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4175 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4176 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004177 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004178 F->insert(It, loop1MBB);
4179 F->insert(It, loop2MBB);
4180 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004181 F->insert(It, exitMBB);
4182 exitMBB->transferSuccessors(BB);
4183
4184 // thisMBB:
4185 // ...
4186 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004187 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004188
Dale Johannesen65e39732008-08-25 18:53:26 +00004189 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004190 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004191 // cmp[wd] dest, oldval
4192 // bne- midMBB
4193 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004194 // st[wd]cx. newval, ptr
4195 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004196 // b exitBB
4197 // midMBB:
4198 // st[wd]cx. dest, ptr
4199 // exitBB:
4200 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004201 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004202 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004203 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004204 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004205 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004206 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4207 BB->addSuccessor(loop2MBB);
4208 BB->addSuccessor(midMBB);
4209
4210 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004211 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004212 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004213 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004214 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004215 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004216 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004217 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004218
Dale Johannesen65e39732008-08-25 18:53:26 +00004219 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004220 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004221 .addReg(dest).addReg(ptrA).addReg(ptrB);
4222 BB->addSuccessor(exitMBB);
4223
Evan Cheng53301922008-07-12 02:23:19 +00004224 // exitMBB:
4225 // ...
4226 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004227 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4228 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4229 // We must use 64-bit registers for addresses when targeting 64-bit,
4230 // since we're actually doing arithmetic on them. Other registers
4231 // can be 32-bit.
4232 bool is64bit = PPCSubTarget.isPPC64();
4233 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4234
4235 unsigned dest = MI->getOperand(0).getReg();
4236 unsigned ptrA = MI->getOperand(1).getReg();
4237 unsigned ptrB = MI->getOperand(2).getReg();
4238 unsigned oldval = MI->getOperand(3).getReg();
4239 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004240 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004241
4242 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4243 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4244 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4245 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4246 F->insert(It, loop1MBB);
4247 F->insert(It, loop2MBB);
4248 F->insert(It, midMBB);
4249 F->insert(It, exitMBB);
4250 exitMBB->transferSuccessors(BB);
4251
4252 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004253 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004254 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4255 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004256 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4257 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4259 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4260 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4261 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4264 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4265 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4266 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4267 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4268 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4269 unsigned Ptr1Reg;
4270 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4271 // thisMBB:
4272 // ...
4273 // fallthrough --> loopMBB
4274 BB->addSuccessor(loop1MBB);
4275
4276 // The 4-byte load must be aligned, while a char or short may be
4277 // anywhere in the word. Hence all this nasty bookkeeping code.
4278 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4279 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004280 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004281 // rlwinm ptr, ptr1, 0, 0, 29
4282 // slw newval2, newval, shift
4283 // slw oldval2, oldval,shift
4284 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4285 // slw mask, mask2, shift
4286 // and newval3, newval2, mask
4287 // and oldval3, oldval2, mask
4288 // loop1MBB:
4289 // lwarx tmpDest, ptr
4290 // and tmp, tmpDest, mask
4291 // cmpw tmp, oldval3
4292 // bne- midMBB
4293 // loop2MBB:
4294 // andc tmp2, tmpDest, mask
4295 // or tmp4, tmp2, newval3
4296 // stwcx. tmp4, ptr
4297 // bne- loop1MBB
4298 // b exitBB
4299 // midMBB:
4300 // stwcx. tmpDest, ptr
4301 // exitBB:
4302 // srw dest, tmpDest, shift
4303 if (ptrA!=PPC::R0) {
4304 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004305 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004306 .addReg(ptrA).addReg(ptrB);
4307 } else {
4308 Ptr1Reg = ptrB;
4309 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004310 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004311 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004312 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004313 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4314 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004315 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004316 .addReg(Ptr1Reg).addImm(0).addImm(61);
4317 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004318 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004319 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004320 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004321 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004322 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004323 .addReg(oldval).addReg(ShiftReg);
4324 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004325 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004326 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004327 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4328 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4329 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004330 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004331 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004332 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004333 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004334 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004335 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004336 .addReg(OldVal2Reg).addReg(MaskReg);
4337
4338 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004339 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004340 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004341 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4342 .addReg(TmpDestReg).addReg(MaskReg);
4343 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004344 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004345 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004346 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4347 BB->addSuccessor(loop2MBB);
4348 BB->addSuccessor(midMBB);
4349
4350 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004351 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4352 .addReg(TmpDestReg).addReg(MaskReg);
4353 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4354 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4355 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004356 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004357 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004358 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004359 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004360 BB->addSuccessor(loop1MBB);
4361 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004362
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004363 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004364 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004365 .addReg(PPC::R0).addReg(PtrReg);
4366 BB->addSuccessor(exitMBB);
4367
4368 // exitMBB:
4369 // ...
4370 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004371 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004372 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004373 assert(0 && "Unexpected instr type to insert");
4374 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004375
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004376 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004377 return BB;
4378}
4379
Chris Lattner1a635d62006-04-14 06:01:58 +00004380//===----------------------------------------------------------------------===//
4381// Target Optimization Hooks
4382//===----------------------------------------------------------------------===//
4383
Duncan Sands25cf2272008-11-24 14:53:14 +00004384SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4385 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004386 TargetMachine &TM = getTargetMachine();
4387 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004388 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004389 switch (N->getOpcode()) {
4390 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004391 case PPCISD::SHL:
4392 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004393 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004394 return N->getOperand(0);
4395 }
4396 break;
4397 case PPCISD::SRL:
4398 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004399 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004400 return N->getOperand(0);
4401 }
4402 break;
4403 case PPCISD::SRA:
4404 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004405 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004406 C->isAllOnesValue()) // -1 >>s V -> -1.
4407 return N->getOperand(0);
4408 }
4409 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004410
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004411 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004412 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004413 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4414 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4415 // We allow the src/dst to be either f32/f64, but the intermediate
4416 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004417 if (N->getOperand(0).getValueType() == MVT::i64 &&
4418 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004419 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004420 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004421 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004422 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004423 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004424
Dale Johannesen3484c092009-02-05 22:07:54 +00004425 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004426 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004427 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004428 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004429 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004430 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004431 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004432 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004433 }
4434 return Val;
4435 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4436 // If the intermediate type is i32, we can avoid the load/store here
4437 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004438 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004439 }
4440 }
4441 break;
Chris Lattner51269842006-03-01 05:50:56 +00004442 case ISD::STORE:
4443 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4444 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004445 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004446 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004447 N->getOperand(1).getValueType() == MVT::i32 &&
4448 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004449 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004450 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004451 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004452 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004453 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004454 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004455 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004456
Dale Johannesen3484c092009-02-05 22:07:54 +00004457 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004458 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004459 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004460 return Val;
4461 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004462
Chris Lattnerd9989382006-07-10 20:56:58 +00004463 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4464 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004465 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004466 (N->getOperand(1).getValueType() == MVT::i32 ||
4467 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004468 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004469 // Do an any-extend to 32-bits if this is a half-word input.
4470 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004471 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004472
Dale Johannesen3484c092009-02-05 22:07:54 +00004473 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4474 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004475 DAG.getValueType(N->getOperand(1).getValueType()));
4476 }
4477 break;
4478 case ISD::BSWAP:
4479 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004480 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004481 N->getOperand(0).hasOneUse() &&
4482 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004483 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004484 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004485 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004486 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004487 VTs.push_back(MVT::i32);
4488 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004489 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4490 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004491 LD->getChain(), // Chain
4492 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004493 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004494 DAG.getValueType(N->getValueType(0)) // VT
4495 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004496 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004497
Scott Michelfdc40a02009-02-17 22:15:04 +00004498 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004499 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004500 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004501 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004502
Chris Lattnerd9989382006-07-10 20:56:58 +00004503 // First, combine the bswap away. This makes the value produced by the
4504 // load dead.
4505 DCI.CombineTo(N, ResVal);
4506
4507 // Next, combine the load away, we give it a bogus result value but a real
4508 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004509 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004510
Chris Lattnerd9989382006-07-10 20:56:58 +00004511 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004512 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004514
Chris Lattner51269842006-03-01 05:50:56 +00004515 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004516 case PPCISD::VCMP: {
4517 // If a VCMPo node already exists with exactly the same operands as this
4518 // node, use its result instead of this node (VCMPo computes both a CR6 and
4519 // a normal output).
4520 //
4521 if (!N->getOperand(0).hasOneUse() &&
4522 !N->getOperand(1).hasOneUse() &&
4523 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004524
Chris Lattner4468c222006-03-31 06:02:07 +00004525 // Scan all of the users of the LHS, looking for VCMPo's that match.
4526 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004527
Gabor Greifba36cb52008-08-28 21:40:38 +00004528 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004529 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4530 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004531 if (UI->getOpcode() == PPCISD::VCMPo &&
4532 UI->getOperand(1) == N->getOperand(1) &&
4533 UI->getOperand(2) == N->getOperand(2) &&
4534 UI->getOperand(0) == N->getOperand(0)) {
4535 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004536 break;
4537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
Chris Lattner00901202006-04-18 18:28:22 +00004539 // If there is no VCMPo node, or if the flag value has a single use, don't
4540 // transform this.
4541 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4542 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004543
4544 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004545 // chain, this transformation is more complex. Note that multiple things
4546 // could use the value result, which we should ignore.
4547 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004548 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004549 FlagUser == 0; ++UI) {
4550 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004551 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004552 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004553 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004554 FlagUser = User;
4555 break;
4556 }
4557 }
4558 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004559
Chris Lattner00901202006-04-18 18:28:22 +00004560 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4561 // give up for right now.
4562 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004563 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004564 }
4565 break;
4566 }
Chris Lattner90564f22006-04-18 17:59:36 +00004567 case ISD::BR_CC: {
4568 // If this is a branch on an altivec predicate comparison, lower this so
4569 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4570 // lowering is done pre-legalize, because the legalizer lowers the predicate
4571 // compare down to code that is difficult to reassemble.
4572 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004573 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004574 int CompareOpc;
4575 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00004576
Chris Lattner90564f22006-04-18 17:59:36 +00004577 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4578 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4579 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4580 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004581
Chris Lattner90564f22006-04-18 17:59:36 +00004582 // If this is a comparison against something other than 0/1, then we know
4583 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004584 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004585 if (Val != 0 && Val != 1) {
4586 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4587 return N->getOperand(0);
4588 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004589 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004590 N->getOperand(0), N->getOperand(4));
4591 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004592
Chris Lattner90564f22006-04-18 17:59:36 +00004593 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004594
Chris Lattner90564f22006-04-18 17:59:36 +00004595 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004596 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004597 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004598 LHS.getOperand(2), // LHS of compare
4599 LHS.getOperand(3), // RHS of compare
4600 DAG.getConstant(CompareOpc, MVT::i32)
4601 };
Chris Lattner90564f22006-04-18 17:59:36 +00004602 VTs.push_back(LHS.getOperand(2).getValueType());
4603 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004604 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004605
Chris Lattner90564f22006-04-18 17:59:36 +00004606 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004607 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004608 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004609 default: // Can't happen, don't crash on invalid number though.
4610 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004611 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004612 break;
4613 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004614 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004615 break;
4616 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004617 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004618 break;
4619 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004620 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004621 break;
4622 }
4623
Dale Johannesen3484c092009-02-05 22:07:54 +00004624 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004625 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004626 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004627 N->getOperand(4), CompNode.getValue(1));
4628 }
4629 break;
4630 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004631 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004632
Dan Gohman475871a2008-07-27 21:46:04 +00004633 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004634}
4635
Chris Lattner1a635d62006-04-14 06:01:58 +00004636//===----------------------------------------------------------------------===//
4637// Inline Assembly Support
4638//===----------------------------------------------------------------------===//
4639
Dan Gohman475871a2008-07-27 21:46:04 +00004640void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004641 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00004642 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004643 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004644 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004645 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004646 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004647 switch (Op.getOpcode()) {
4648 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004649 case PPCISD::LBRX: {
4650 // lhbrx is known to have the top bits cleared out.
4651 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4652 KnownZero = 0xFFFF0000;
4653 break;
4654 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004655 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004656 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004657 default: break;
4658 case Intrinsic::ppc_altivec_vcmpbfp_p:
4659 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4660 case Intrinsic::ppc_altivec_vcmpequb_p:
4661 case Intrinsic::ppc_altivec_vcmpequh_p:
4662 case Intrinsic::ppc_altivec_vcmpequw_p:
4663 case Intrinsic::ppc_altivec_vcmpgefp_p:
4664 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4665 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4666 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4667 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4668 case Intrinsic::ppc_altivec_vcmpgtub_p:
4669 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4670 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4671 KnownZero = ~1U; // All bits but the low one are known to be zero.
4672 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004673 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004674 }
4675 }
4676}
4677
4678
Chris Lattner4234f572007-03-25 02:14:49 +00004679/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004680/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00004681PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004682PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4683 if (Constraint.size() == 1) {
4684 switch (Constraint[0]) {
4685 default: break;
4686 case 'b':
4687 case 'r':
4688 case 'f':
4689 case 'v':
4690 case 'y':
4691 return C_RegisterClass;
4692 }
4693 }
4694 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004695}
4696
Scott Michelfdc40a02009-02-17 22:15:04 +00004697std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00004698PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004699 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004700 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004701 // GCC RS6000 Constraint Letters
4702 switch (Constraint[0]) {
4703 case 'b': // R1-R31
4704 case 'r': // R0-R31
4705 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4706 return std::make_pair(0U, PPC::G8RCRegisterClass);
4707 return std::make_pair(0U, PPC::GPRCRegisterClass);
4708 case 'f':
4709 if (VT == MVT::f32)
4710 return std::make_pair(0U, PPC::F4RCRegisterClass);
4711 else if (VT == MVT::f64)
4712 return std::make_pair(0U, PPC::F8RCRegisterClass);
4713 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004714 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004715 return std::make_pair(0U, PPC::VRRCRegisterClass);
4716 case 'y': // crrc
4717 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004718 }
4719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004720
Chris Lattner331d1bc2006-11-02 01:44:04 +00004721 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004722}
Chris Lattner763317d2006-02-07 00:47:13 +00004723
Chris Lattner331d1bc2006-11-02 01:44:04 +00004724
Chris Lattner48884cd2007-08-25 00:47:38 +00004725/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004726/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4727/// it means one of the asm constraint of the inline asm instruction being
4728/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004729void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004730 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004731 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004732 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004733 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004734 switch (Letter) {
4735 default: break;
4736 case 'I':
4737 case 'J':
4738 case 'K':
4739 case 'L':
4740 case 'M':
4741 case 'N':
4742 case 'O':
4743 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004744 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004745 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004746 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004747 switch (Letter) {
4748 default: assert(0 && "Unknown constraint letter!");
4749 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004750 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004751 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004752 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004753 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4754 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004755 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004756 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004757 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004758 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004759 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004760 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004761 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004762 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004763 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004764 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004765 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004766 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004767 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004768 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004769 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004770 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004771 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004772 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004773 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004774 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004775 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004776 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004777 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004778 }
4779 break;
4780 }
4781 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004782
Gabor Greifba36cb52008-08-28 21:40:38 +00004783 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004784 Ops.push_back(Result);
4785 return;
4786 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004787
Chris Lattner763317d2006-02-07 00:47:13 +00004788 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004789 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004790}
Evan Chengc4c62572006-03-13 23:20:37 +00004791
Chris Lattnerc9addb72007-03-30 23:15:24 +00004792// isLegalAddressingMode - Return true if the addressing mode represented
4793// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00004794bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004795 const Type *Ty) const {
4796 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00004797
Chris Lattnerc9addb72007-03-30 23:15:24 +00004798 // PPC allows a sign-extended 16-bit immediate field.
4799 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4800 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004801
Chris Lattnerc9addb72007-03-30 23:15:24 +00004802 // No global is ever allowed as a base.
4803 if (AM.BaseGV)
4804 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004805
4806 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004807 switch (AM.Scale) {
4808 case 0: // "r+i" or just "i", depending on HasBaseReg.
4809 break;
4810 case 1:
4811 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4812 return false;
4813 // Otherwise we have r+r or r+i.
4814 break;
4815 case 2:
4816 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4817 return false;
4818 // Allow 2*r as r+r.
4819 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004820 default:
4821 // No other scales are supported.
4822 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004823 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004824
Chris Lattnerc9addb72007-03-30 23:15:24 +00004825 return true;
4826}
4827
Evan Chengc4c62572006-03-13 23:20:37 +00004828/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004829/// as the offset of the target addressing mode for load / store of the
4830/// given type.
4831bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004832 // PPC allows a sign-extended 16-bit immediate field.
4833 return (V > -(1 << 16) && V < (1 << 16)-1);
4834}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004835
4836bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00004837 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004838}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004839
Dan Gohman475871a2008-07-27 21:46:04 +00004840SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004841 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004842 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004843 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004844 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004845
4846 MachineFunction &MF = DAG.getMachineFunction();
4847 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004848
Chris Lattner3fc027d2007-12-08 06:59:59 +00004849 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004850 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004851
4852 // Make sure the function really does not optimize away the store of the RA
4853 // to the stack.
4854 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00004855 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004856 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004857}
4858
Dan Gohman475871a2008-07-27 21:46:04 +00004859SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004860 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004861 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004862 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004863 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004864
Duncan Sands83ec4b62008-06-06 12:08:01 +00004865 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004866 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00004867
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004868 MachineFunction &MF = DAG.getMachineFunction();
4869 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004870 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004871 && MFI->getStackSize();
4872
4873 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004874 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004875 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004876 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004877 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004878 MVT::i32);
4879}
Dan Gohman54aeea32008-10-21 03:41:46 +00004880
4881bool
4882PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4883 // The PowerPC target isn't yet aware of offsets.
4884 return false;
4885}