blob: 4062ae97a492fdeb0d8d4a040a6a8d5d6c2be451 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
44#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000045#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000046#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000047#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000048#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000049#include "llvm/Target/TargetIntrinsicInfo.h"
Owen Anderson243eb9e2011-12-08 22:15:21 +000050#include "llvm/Target/TargetLibraryInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Pete Cooperf57e1c22012-01-17 01:54:07 +0000200 DAG.getTargetConstant(1, TLI.getPointerTy()));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209}
210
Chris Lattner3ac18842010-08-24 23:20:40 +0000211/// getCopyFromParts - Create a value that contains the specified legal parts
212/// combined into the value they represent. If the parts combine to a type
213/// larger then ValueVT then AssertOp can be used to specify whether the extra
214/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
215/// (ISD::AssertSext).
216static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
217 const SDValue *Parts, unsigned NumParts,
218 EVT PartVT, EVT ValueVT) {
219 assert(ValueVT.isVector() && "Not a vector value");
220 assert(NumParts > 0 && "No parts to assemble!");
221 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
222 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000223
Chris Lattner3ac18842010-08-24 23:20:40 +0000224 // Handle a multi-element vector.
225 if (NumParts > 1) {
226 EVT IntermediateVT, RegisterVT;
227 unsigned NumIntermediates;
228 unsigned NumRegs =
229 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
230 NumIntermediates, RegisterVT);
231 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
232 NumParts = NumRegs; // Silence a compiler warning.
233 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
234 assert(RegisterVT == Parts[0].getValueType() &&
235 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000236
Chris Lattner3ac18842010-08-24 23:20:40 +0000237 // Assemble the parts into intermediate operands.
238 SmallVector<SDValue, 8> Ops(NumIntermediates);
239 if (NumIntermediates == NumParts) {
240 // If the register was not expanded, truncate or copy the value,
241 // as appropriate.
242 for (unsigned i = 0; i != NumParts; ++i)
243 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
244 PartVT, IntermediateVT);
245 } else if (NumParts > 0) {
246 // If the intermediate type was expanded, build the intermediate
247 // operands from the parts.
248 assert(NumParts % NumIntermediates == 0 &&
249 "Must expand into a divisible number of parts!");
250 unsigned Factor = NumParts / NumIntermediates;
251 for (unsigned i = 0; i != NumIntermediates; ++i)
252 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
253 PartVT, IntermediateVT);
254 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000255
Chris Lattner3ac18842010-08-24 23:20:40 +0000256 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
257 // intermediate operands.
258 Val = DAG.getNode(IntermediateVT.isVector() ?
259 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
260 ValueVT, &Ops[0], NumIntermediates);
261 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000262
Chris Lattner3ac18842010-08-24 23:20:40 +0000263 // There is now one part, held in Val. Correct it to match ValueVT.
264 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000265
Chris Lattner3ac18842010-08-24 23:20:40 +0000266 if (PartVT == ValueVT)
267 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000268
Chris Lattnere6f7c262010-08-25 22:49:25 +0000269 if (PartVT.isVector()) {
270 // If the element type of the source/dest vectors are the same, but the
271 // parts vector has more elements than the value vector, then we have a
272 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
273 // elements we want.
274 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
275 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
276 "Cannot narrow, it would be a lossy transformation");
277 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
278 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000279 }
280
Chris Lattnere6f7c262010-08-25 22:49:25 +0000281 // Vector/Vector bitcast.
Nadav Rotem0b666362011-06-04 20:58:08 +0000282 if (ValueVT.getSizeInBits() == PartVT.getSizeInBits())
283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
284
285 assert(PartVT.getVectorNumElements() == ValueVT.getVectorNumElements() &&
286 "Cannot handle this kind of promotion");
287 // Promoted vector extract
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000288 bool Smaller = ValueVT.bitsLE(PartVT);
289 return DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
290 DL, ValueVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000291
Chris Lattnere6f7c262010-08-25 22:49:25 +0000292 }
Eric Christopher471e4222011-06-08 23:55:35 +0000293
Eric Christopher9aaa02a2011-06-01 19:55:10 +0000294 // Trivial bitcast if the types are the same size and the destination
295 // vector type is legal.
296 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits() &&
297 TLI.isTypeLegal(ValueVT))
298 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000299
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000300 // Handle cases such as i8 -> <1 x i1>
301 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattner3ac18842010-08-24 23:20:40 +0000302 "Only trivial scalar-to-vector conversions should get here!");
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000303
304 if (ValueVT.getVectorNumElements() == 1 &&
305 ValueVT.getVectorElementType() != PartVT) {
306 bool Smaller = ValueVT.bitsLE(PartVT);
307 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
308 DL, ValueVT.getScalarType(), Val);
309 }
310
Chris Lattner3ac18842010-08-24 23:20:40 +0000311 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
312}
313
314
315
Chris Lattnera13b8602010-08-24 23:10:06 +0000316
317static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
318 SDValue Val, SDValue *Parts, unsigned NumParts,
319 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000320
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000321/// getCopyToParts - Create a series of nodes that contain the specified value
322/// split into legal parts. If the parts contain more bits than Val, then, for
323/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000324static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000325 SDValue Val, SDValue *Parts, unsigned NumParts,
326 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000327 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000328 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000329
Chris Lattnera13b8602010-08-24 23:10:06 +0000330 // Handle the vector case separately.
331 if (ValueVT.isVector())
332 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000333
Chris Lattnera13b8602010-08-24 23:10:06 +0000334 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000335 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000336 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000337 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
338
Chris Lattnera13b8602010-08-24 23:10:06 +0000339 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000340 return;
341
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
343 if (PartVT == ValueVT) {
344 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000345 Parts[0] = Val;
346 return;
347 }
348
Chris Lattnera13b8602010-08-24 23:10:06 +0000349 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
350 // If the parts cover more bits than the value has, promote the value.
351 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
352 assert(NumParts == 1 && "Do not know what to promote to!");
353 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
354 } else {
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000355 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
356 ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000357 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000358 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
359 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000360 if (PartVT == MVT::x86mmx)
361 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000362 }
363 } else if (PartBits == ValueVT.getSizeInBits()) {
364 // Different types of the same size.
365 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000366 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000367 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
368 // If the parts cover less bits than value has, truncate the value.
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000369 assert((PartVT.isInteger() || PartVT == MVT::x86mmx) &&
370 ValueVT.isInteger() &&
Chris Lattnera13b8602010-08-24 23:10:06 +0000371 "Unknown mismatch!");
372 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
373 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Bill Wendling9e8ceb02012-02-23 23:25:25 +0000374 if (PartVT == MVT::x86mmx)
375 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000376 }
377
378 // The value may have changed - recompute ValueVT.
379 ValueVT = Val.getValueType();
380 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
381 "Failed to tile the value with PartVT!");
382
383 if (NumParts == 1) {
384 assert(PartVT == ValueVT && "Type conversion failed!");
385 Parts[0] = Val;
386 return;
387 }
388
389 // Expand the value into multiple parts.
390 if (NumParts & (NumParts - 1)) {
391 // The number of parts is not a power of 2. Split off and copy the tail.
392 assert(PartVT.isInteger() && ValueVT.isInteger() &&
393 "Do not know what to expand to!");
394 unsigned RoundParts = 1 << Log2_32(NumParts);
395 unsigned RoundBits = RoundParts * PartBits;
396 unsigned OddParts = NumParts - RoundParts;
397 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
398 DAG.getIntPtrConstant(RoundBits));
399 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
400
401 if (TLI.isBigEndian())
402 // The odd parts were reversed by getCopyToParts - unreverse them.
403 std::reverse(Parts + RoundParts, Parts + NumParts);
404
405 NumParts = RoundParts;
406 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
407 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
408 }
409
410 // The number of parts is a power of 2. Repeatedly bisect the value using
411 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000412 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000413 EVT::getIntegerVT(*DAG.getContext(),
414 ValueVT.getSizeInBits()),
415 Val);
416
417 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
418 for (unsigned i = 0; i < NumParts; i += StepSize) {
419 unsigned ThisBits = StepSize * PartBits / 2;
420 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
421 SDValue &Part0 = Parts[i];
422 SDValue &Part1 = Parts[i+StepSize/2];
423
424 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
425 ThisVT, Part0, DAG.getIntPtrConstant(1));
426 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
427 ThisVT, Part0, DAG.getIntPtrConstant(0));
428
429 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000430 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
431 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000432 }
433 }
434 }
435
436 if (TLI.isBigEndian())
437 std::reverse(Parts, Parts + OrigNumParts);
438}
439
440
441/// getCopyToPartsVector - Create a series of nodes that contain the specified
442/// value split into legal parts.
443static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
444 SDValue Val, SDValue *Parts, unsigned NumParts,
445 EVT PartVT) {
446 EVT ValueVT = Val.getValueType();
447 assert(ValueVT.isVector() && "Not a vector");
448 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000449
Chris Lattnera13b8602010-08-24 23:10:06 +0000450 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000451 if (PartVT == ValueVT) {
452 // Nothing to do.
453 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
454 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000455 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000456 } else if (PartVT.isVector() &&
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000457 PartVT.getVectorElementType() == ValueVT.getVectorElementType() &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000458 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
459 EVT ElementVT = PartVT.getVectorElementType();
460 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
461 // undef elements.
462 SmallVector<SDValue, 16> Ops;
463 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
464 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
465 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000466
Chris Lattnere6f7c262010-08-25 22:49:25 +0000467 for (unsigned i = ValueVT.getVectorNumElements(),
468 e = PartVT.getVectorNumElements(); i != e; ++i)
469 Ops.push_back(DAG.getUNDEF(ElementVT));
470
471 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
472
473 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000474
Chris Lattnere6f7c262010-08-25 22:49:25 +0000475 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
476 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
Nadav Rotem0b666362011-06-04 20:58:08 +0000477 } else if (PartVT.isVector() &&
478 PartVT.getVectorElementType().bitsGE(
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000479 ValueVT.getVectorElementType()) &&
Nadav Rotem0b666362011-06-04 20:58:08 +0000480 PartVT.getVectorNumElements() == ValueVT.getVectorNumElements()) {
481
482 // Promoted vector extract
Nadav Rotemc6341e62011-06-19 08:49:38 +0000483 bool Smaller = PartVT.bitsLE(ValueVT);
484 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
485 DL, PartVT, Val);
Nadav Rotem0b666362011-06-04 20:58:08 +0000486 } else{
Chris Lattnere6f7c262010-08-25 22:49:25 +0000487 // Vector -> scalar conversion.
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000488 assert(ValueVT.getVectorNumElements() == 1 &&
Chris Lattnere6f7c262010-08-25 22:49:25 +0000489 "Only trivial vector-to-scalar conversions should get here!");
490 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
491 PartVT, Val, DAG.getIntPtrConstant(0));
Nadav Rotemb05f14b2011-06-12 14:49:38 +0000492
493 bool Smaller = ValueVT.bitsLE(PartVT);
494 Val = DAG.getNode((Smaller ? ISD::TRUNCATE : ISD::ANY_EXTEND),
495 DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000496 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000497
Chris Lattnera13b8602010-08-24 23:10:06 +0000498 Parts[0] = Val;
499 return;
500 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000501
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000502 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000503 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000504 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000505 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000506 IntermediateVT,
507 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000508 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000510 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
511 NumParts = NumRegs; // Silence a compiler warning.
512 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000513
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000514 // Split the vector into intermediate operands.
515 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000516 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000517 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000518 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000519 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000520 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000521 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000522 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000523 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000524 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000525
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000526 // Split the intermediate operands into legal parts.
527 if (NumParts == NumIntermediates) {
528 // If the register was not expanded, promote or copy the value,
529 // as appropriate.
530 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000531 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000532 } else if (NumParts > 0) {
533 // If the intermediate type was expanded, split each the value into
534 // legal parts.
535 assert(NumParts % NumIntermediates == 0 &&
536 "Must expand into a divisible number of parts!");
537 unsigned Factor = NumParts / NumIntermediates;
538 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000539 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000540 }
541}
542
Chris Lattnera13b8602010-08-24 23:10:06 +0000543
544
545
Dan Gohman462f6b52010-05-29 17:53:24 +0000546namespace {
547 /// RegsForValue - This struct represents the registers (physical or virtual)
548 /// that a particular set of values is assigned, and the type information
549 /// about the value. The most common situation is to represent one value at a
550 /// time, but struct or array values are handled element-wise as multiple
551 /// values. The splitting of aggregates is performed recursively, so that we
552 /// never have aggregate-typed registers. The values at this point do not
553 /// necessarily have legal types, so each value may require one or more
554 /// registers of some legal type.
555 ///
556 struct RegsForValue {
557 /// ValueVTs - The value types of the values, which may not be legal, and
558 /// may need be promoted or synthesized from one or more registers.
559 ///
560 SmallVector<EVT, 4> ValueVTs;
561
562 /// RegVTs - The value types of the registers. This is the same size as
563 /// ValueVTs and it records, for each value, what the type of the assigned
564 /// register or registers are. (Individual values are never synthesized
565 /// from more than one type of register.)
566 ///
567 /// With virtual registers, the contents of RegVTs is redundant with TLI's
568 /// getRegisterType member function, however when with physical registers
569 /// it is necessary to have a separate record of the types.
570 ///
571 SmallVector<EVT, 4> RegVTs;
572
573 /// Regs - This list holds the registers assigned to the values.
574 /// Each legal or promoted value requires one register, and each
575 /// expanded value requires multiple registers.
576 ///
577 SmallVector<unsigned, 4> Regs;
578
579 RegsForValue() {}
580
581 RegsForValue(const SmallVector<unsigned, 4> &regs,
582 EVT regvt, EVT valuevt)
583 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
584
Dan Gohman462f6b52010-05-29 17:53:24 +0000585 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000586 unsigned Reg, Type *Ty) {
Dan Gohman462f6b52010-05-29 17:53:24 +0000587 ComputeValueVTs(tli, Ty, ValueVTs);
588
589 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
590 EVT ValueVT = ValueVTs[Value];
591 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
592 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
593 for (unsigned i = 0; i != NumRegs; ++i)
594 Regs.push_back(Reg + i);
595 RegVTs.push_back(RegisterVT);
596 Reg += NumRegs;
597 }
598 }
599
600 /// areValueTypesLegal - Return true if types of all the values are legal.
601 bool areValueTypesLegal(const TargetLowering &TLI) {
602 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
603 EVT RegisterVT = RegVTs[Value];
604 if (!TLI.isTypeLegal(RegisterVT))
605 return false;
606 }
607 return true;
608 }
609
610 /// append - Add the specified values to this one.
611 void append(const RegsForValue &RHS) {
612 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
613 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
614 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
615 }
616
617 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
618 /// this value and returns the result as a ValueVTs value. This uses
619 /// Chain/Flag as the input and updates them for the output Chain/Flag.
620 /// If the Flag pointer is NULL, no flag is used.
621 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
622 DebugLoc dl,
623 SDValue &Chain, SDValue *Flag) const;
624
625 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
626 /// specified value into the registers specified by this object. This uses
627 /// Chain/Flag as the input and updates them for the output Chain/Flag.
628 /// If the Flag pointer is NULL, no flag is used.
629 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
630 SDValue &Chain, SDValue *Flag) const;
631
632 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
633 /// operand list. This adds the code marker, matching input operand index
634 /// (if applicable), and includes the number of values added into it.
635 void AddInlineAsmOperands(unsigned Kind,
636 bool HasMatching, unsigned MatchingIdx,
637 SelectionDAG &DAG,
638 std::vector<SDValue> &Ops) const;
639 };
640}
641
642/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
643/// this value and returns the result as a ValueVT value. This uses
644/// Chain/Flag as the input and updates them for the output Chain/Flag.
645/// If the Flag pointer is NULL, no flag is used.
646SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
647 FunctionLoweringInfo &FuncInfo,
648 DebugLoc dl,
649 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000650 // A Value with type {} or [0 x %t] needs no registers.
651 if (ValueVTs.empty())
652 return SDValue();
653
Dan Gohman462f6b52010-05-29 17:53:24 +0000654 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
655
656 // Assemble the legal parts into the final values.
657 SmallVector<SDValue, 4> Values(ValueVTs.size());
658 SmallVector<SDValue, 8> Parts;
659 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
660 // Copy the legal parts from the registers.
661 EVT ValueVT = ValueVTs[Value];
662 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
663 EVT RegisterVT = RegVTs[Value];
664
665 Parts.resize(NumRegs);
666 for (unsigned i = 0; i != NumRegs; ++i) {
667 SDValue P;
668 if (Flag == 0) {
669 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
670 } else {
671 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
672 *Flag = P.getValue(2);
673 }
674
675 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000677
678 // If the source register was virtual and if we know something about it,
679 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000680 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000681 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000682 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000683
684 const FunctionLoweringInfo::LiveOutInfo *LOI =
685 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
686 if (!LOI)
687 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000688
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000689 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000690 unsigned NumSignBits = LOI->NumSignBits;
691 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000692
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000693 // FIXME: We capture more information than the dag can represent. For
694 // now, just use the tightest assertzext/assertsext possible.
695 bool isSExt = true;
696 EVT FromVT(MVT::Other);
697 if (NumSignBits == RegSize)
698 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
699 else if (NumZeroBits >= RegSize-1)
700 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
701 else if (NumSignBits > RegSize-8)
702 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
703 else if (NumZeroBits >= RegSize-8)
704 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
705 else if (NumSignBits > RegSize-16)
706 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
707 else if (NumZeroBits >= RegSize-16)
708 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
709 else if (NumSignBits > RegSize-32)
710 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
711 else if (NumZeroBits >= RegSize-32)
712 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
713 else
714 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000715
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000716 // Add an assertion node.
717 assert(FromVT != MVT::Other);
718 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
719 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000720 }
721
722 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
723 NumRegs, RegisterVT, ValueVT);
724 Part += NumRegs;
725 Parts.clear();
726 }
727
728 return DAG.getNode(ISD::MERGE_VALUES, dl,
729 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
730 &Values[0], ValueVTs.size());
731}
732
733/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
734/// specified value into the registers specified by this object. This uses
735/// Chain/Flag as the input and updates them for the output Chain/Flag.
736/// If the Flag pointer is NULL, no flag is used.
737void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
738 SDValue &Chain, SDValue *Flag) const {
739 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
740
741 // Get the list of the values's legal parts.
742 unsigned NumRegs = Regs.size();
743 SmallVector<SDValue, 8> Parts(NumRegs);
744 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
745 EVT ValueVT = ValueVTs[Value];
746 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
747 EVT RegisterVT = RegVTs[Value];
748
Chris Lattner3ac18842010-08-24 23:20:40 +0000749 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000750 &Parts[Part], NumParts, RegisterVT);
751 Part += NumParts;
752 }
753
754 // Copy the parts into the registers.
755 SmallVector<SDValue, 8> Chains(NumRegs);
756 for (unsigned i = 0; i != NumRegs; ++i) {
757 SDValue Part;
758 if (Flag == 0) {
759 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
760 } else {
761 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
762 *Flag = Part.getValue(1);
763 }
764
765 Chains[i] = Part.getValue(0);
766 }
767
768 if (NumRegs == 1 || Flag)
769 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
770 // flagged to it. That is the CopyToReg nodes and the user are considered
771 // a single scheduling unit. If we create a TokenFactor and return it as
772 // chain, then the TokenFactor is both a predecessor (operand) of the
773 // user as well as a successor (the TF operands are flagged to the user).
774 // c1, f1 = CopyToReg
775 // c2, f2 = CopyToReg
776 // c3 = TokenFactor c1, c2
777 // ...
778 // = op c3, ..., f2
779 Chain = Chains[NumRegs-1];
780 else
781 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
782}
783
784/// AddInlineAsmOperands - Add this value to the specified inlineasm node
785/// operand list. This adds the code marker and includes the number of
786/// values added into it.
787void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
788 unsigned MatchingIdx,
789 SelectionDAG &DAG,
790 std::vector<SDValue> &Ops) const {
791 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
792
793 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
794 if (HasMatching)
795 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +0000796 else if (!Regs.empty() &&
797 TargetRegisterInfo::isVirtualRegister(Regs.front())) {
798 // Put the register class of the virtual registers in the flag word. That
799 // way, later passes can recompute register class constraints for inline
800 // assembly as well as normal instructions.
801 // Don't do this for tied operands that can use the regclass information
802 // from the def.
803 const MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
804 const TargetRegisterClass *RC = MRI.getRegClass(Regs.front());
805 Flag = InlineAsm::getFlagWordForRegClass(Flag, RC->getID());
806 }
807
Dan Gohman462f6b52010-05-29 17:53:24 +0000808 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
809 Ops.push_back(Res);
810
811 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
812 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
813 EVT RegisterVT = RegVTs[Value];
814 for (unsigned i = 0; i != NumRegs; ++i) {
815 assert(Reg < Regs.size() && "Mismatch in # registers expected");
816 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
817 }
818 }
819}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000820
Owen Anderson243eb9e2011-12-08 22:15:21 +0000821void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa,
822 const TargetLibraryInfo *li) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000823 AA = &aa;
824 GFI = gfi;
Owen Anderson243eb9e2011-12-08 22:15:21 +0000825 LibInfo = li;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000826 TD = DAG.getTarget().getTargetData();
Bill Wendling4ed1fb02011-10-15 01:00:26 +0000827 LPadToCallSiteMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000828}
829
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000830/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000831/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000832/// for a new block. This doesn't clear out information about
833/// additional blocks that are needed to complete switch lowering
834/// or PHI node updating; that information is cleared out as it is
835/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000836void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000837 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000838 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000839 PendingLoads.clear();
840 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000841 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000842 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000843}
844
Devang Patel23385752011-05-23 17:44:13 +0000845/// clearDanglingDebugInfo - Clear the dangling debug information
846/// map. This function is seperated from the clear so that debug
847/// information that is dangling in a basic block can be properly
848/// resolved in a different basic block. This allows the
849/// SelectionDAG to resolve dangling debug information attached
850/// to PHI nodes.
851void SelectionDAGBuilder::clearDanglingDebugInfo() {
852 DanglingDebugInfoMap.clear();
853}
854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000855/// getRoot - Return the current virtual root of the Selection DAG,
856/// flushing any PendingLoad items. This must be done before emitting
857/// a store or any other node that may need to be ordered after any
858/// prior load instructions.
859///
Dan Gohman2048b852009-11-23 18:04:58 +0000860SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000861 if (PendingLoads.empty())
862 return DAG.getRoot();
863
864 if (PendingLoads.size() == 1) {
865 SDValue Root = PendingLoads[0];
866 DAG.setRoot(Root);
867 PendingLoads.clear();
868 return Root;
869 }
870
871 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000872 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000873 &PendingLoads[0], PendingLoads.size());
874 PendingLoads.clear();
875 DAG.setRoot(Root);
876 return Root;
877}
878
879/// getControlRoot - Similar to getRoot, but instead of flushing all the
880/// PendingLoad items, flush all the PendingExports items. It is necessary
881/// to do this before emitting a terminator instruction.
882///
Dan Gohman2048b852009-11-23 18:04:58 +0000883SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000884 SDValue Root = DAG.getRoot();
885
886 if (PendingExports.empty())
887 return Root;
888
889 // Turn all of the CopyToReg chains into one factored node.
890 if (Root.getOpcode() != ISD::EntryToken) {
891 unsigned i = 0, e = PendingExports.size();
892 for (; i != e; ++i) {
893 assert(PendingExports[i].getNode()->getNumOperands() > 1);
894 if (PendingExports[i].getNode()->getOperand(0) == Root)
895 break; // Don't add the root if we already indirectly depend on it.
896 }
897
898 if (i == e)
899 PendingExports.push_back(Root);
900 }
901
Owen Anderson825b72b2009-08-11 20:47:22 +0000902 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000903 &PendingExports[0],
904 PendingExports.size());
905 PendingExports.clear();
906 DAG.setRoot(Root);
907 return Root;
908}
909
Bill Wendling4533cac2010-01-28 21:51:40 +0000910void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
911 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
912 DAG.AssignOrdering(Node, SDNodeOrder);
913
914 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
915 AssignOrderingToNode(Node->getOperand(I).getNode());
916}
917
Dan Gohman46510a72010-04-15 01:51:59 +0000918void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000919 // Set up outgoing PHI node register values before emitting the terminator.
920 if (isa<TerminatorInst>(&I))
921 HandlePHINodesInSuccessorBlocks(I.getParent());
922
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000923 CurDebugLoc = I.getDebugLoc();
924
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000925 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000926
Dan Gohman92884f72010-04-20 15:03:56 +0000927 if (!isa<TerminatorInst>(&I) && !HasTailCall)
928 CopyToExportRegsIfNeeded(&I);
929
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000930 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000931}
932
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000933void SelectionDAGBuilder::visitPHI(const PHINode &) {
934 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
935}
936
Dan Gohman46510a72010-04-15 01:51:59 +0000937void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000938 // Note: this doesn't use InstVisitor, because it has to work with
939 // ConstantExpr's in addition to instructions.
940 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000941 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000942 // Build the switch statement using the Instruction.def file.
943#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000944 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000945#include "llvm/Instruction.def"
946 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000947
948 // Assign the ordering to the freshly created DAG nodes.
949 if (NodeMap.count(&I)) {
950 ++SDNodeOrder;
951 AssignOrderingToNode(getValue(&I).getNode());
952 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000953}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000954
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000955// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
956// generate the debug data structures now that we've seen its definition.
957void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
958 SDValue Val) {
959 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000960 if (DDI.getDI()) {
961 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000962 DebugLoc dl = DDI.getdl();
963 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000964 MDNode *Variable = DI->getVariable();
965 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000966 SDDbgValue *SDV;
967 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000968 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000969 SDV = DAG.getDbgValue(Variable, Val.getNode(),
970 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
971 DAG.AddDbgValue(SDV, Val.getNode(), false);
972 }
Owen Anderson95771af2011-02-25 21:41:48 +0000973 } else
Eric Christopher0822e012012-02-23 03:39:43 +0000974 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000975 DanglingDebugInfoMap[V] = DanglingDebugInfo();
976 }
977}
978
Nick Lewycky8de34002011-09-30 22:19:53 +0000979/// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000980SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000981 // If we already have an SDValue for this value, use it. It's important
982 // to do this first, so that we don't create a CopyFromReg if we already
983 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000984 SDValue &N = NodeMap[V];
985 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000986
Dan Gohman28a17352010-07-01 01:59:43 +0000987 // If there's a virtual register allocated and initialized for this
988 // value, use it.
989 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
990 if (It != FuncInfo.ValueMap.end()) {
991 unsigned InReg = It->second;
992 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
993 SDValue Chain = DAG.getEntryNode();
Nick Lewycky8de34002011-09-30 22:19:53 +0000994 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Devang Patel8f314282011-01-25 18:09:58 +0000995 resolveDanglingDebugInfo(V, N);
996 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000997 }
998
999 // Otherwise create a new SDValue and remember it.
1000 SDValue Val = getValueImpl(V);
1001 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001002 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001003 return Val;
1004}
1005
1006/// getNonRegisterValue - Return an SDValue for the given Value, but
1007/// don't look in FuncInfo.ValueMap for a virtual register.
1008SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
1009 // If we already have an SDValue for this value, use it.
1010 SDValue &N = NodeMap[V];
1011 if (N.getNode()) return N;
1012
1013 // Otherwise create a new SDValue and remember it.
1014 SDValue Val = getValueImpl(V);
1015 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001016 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +00001017 return Val;
1018}
1019
Dale Johannesenbdc09d92010-07-16 00:02:08 +00001020/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +00001021/// Create an SDValue for the given value.
1022SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +00001023 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001024 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001025
Dan Gohman383b5f62010-04-17 15:32:28 +00001026 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001027 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001028
Dan Gohman383b5f62010-04-17 15:32:28 +00001029 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +00001030 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001033 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001034
Dan Gohman383b5f62010-04-17 15:32:28 +00001035 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +00001036 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001037
Nate Begeman9008ca62009-04-27 18:41:29 +00001038 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +00001039 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040
Dan Gohman383b5f62010-04-17 15:32:28 +00001041 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001042 visit(CE->getOpcode(), *CE);
1043 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +00001044 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001045 return N1;
1046 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001047
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001048 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
1049 SmallVector<SDValue, 4> Constants;
1050 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
1051 OI != OE; ++OI) {
1052 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +00001053 // If the operand is an empty aggregate, there are no values.
1054 if (!Val) continue;
1055 // Add each leaf value from the operand to the Constants list
1056 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001057 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1058 Constants.push_back(SDValue(Val, i));
1059 }
Bill Wendling87710f02009-12-21 23:47:40 +00001060
Bill Wendling4533cac2010-01-28 21:51:40 +00001061 return DAG.getMergeValues(&Constants[0], Constants.size(),
1062 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 }
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001064
1065 if (const ConstantDataSequential *CDS =
1066 dyn_cast<ConstantDataSequential>(C)) {
1067 SmallVector<SDValue, 4> Ops;
Chris Lattner0f193b82012-01-25 01:27:20 +00001068 for (unsigned i = 0, e = CDS->getNumElements(); i != e; ++i) {
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001069 SDNode *Val = getValue(CDS->getElementAsConstant(i)).getNode();
1070 // Add each leaf value from the operand to the Constants list
1071 // to form a flattened list of all the values.
1072 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1073 Ops.push_back(SDValue(Val, i));
1074 }
1075
1076 if (isa<ArrayType>(CDS->getType()))
1077 return DAG.getMergeValues(&Ops[0], Ops.size(), getCurDebugLoc());
1078 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1079 VT, &Ops[0], Ops.size());
1080 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001081
Duncan Sands1df98592010-02-16 11:11:14 +00001082 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001083 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1084 "Unknown struct or array constant!");
1085
Owen Andersone50ed302009-08-10 22:56:29 +00001086 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001087 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1088 unsigned NumElts = ValueVTs.size();
1089 if (NumElts == 0)
1090 return SDValue(); // empty struct
1091 SmallVector<SDValue, 4> Constants(NumElts);
1092 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001093 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001094 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001095 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001096 else if (EltVT.isFloatingPoint())
1097 Constants[i] = DAG.getConstantFP(0, EltVT);
1098 else
1099 Constants[i] = DAG.getConstant(0, EltVT);
1100 }
Bill Wendling87710f02009-12-21 23:47:40 +00001101
Bill Wendling4533cac2010-01-28 21:51:40 +00001102 return DAG.getMergeValues(&Constants[0], NumElts,
1103 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001104 }
1105
Dan Gohman383b5f62010-04-17 15:32:28 +00001106 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001107 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001108
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001109 VectorType *VecTy = cast<VectorType>(V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001110 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001112 // Now that we know the number and type of the elements, get that number of
1113 // elements into the Ops array based on what kind of constant it is.
1114 SmallVector<SDValue, 16> Ops;
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001115 if (const ConstantVector *CV = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001116 for (unsigned i = 0; i != NumElements; ++i)
Chris Lattner1ee0ecf2012-01-24 13:41:11 +00001117 Ops.push_back(getValue(CV->getOperand(i)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001118 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001119 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001120 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001121
1122 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001123 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001124 Op = DAG.getConstantFP(0, EltVT);
1125 else
1126 Op = DAG.getConstant(0, EltVT);
1127 Ops.assign(NumElements, Op);
1128 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001129
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001131 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1132 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001133 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001135 // If this is a static alloca, generate it as the frameindex instead of
1136 // computation.
1137 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1138 DenseMap<const AllocaInst*, int>::iterator SI =
1139 FuncInfo.StaticAllocaMap.find(AI);
1140 if (SI != FuncInfo.StaticAllocaMap.end())
1141 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1142 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001143
Dan Gohman28a17352010-07-01 01:59:43 +00001144 // If this is an instruction which fast-isel has deferred, select it now.
1145 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001146 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1147 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1148 SDValue Chain = DAG.getEntryNode();
1149 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001150 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001151
Dan Gohman28a17352010-07-01 01:59:43 +00001152 llvm_unreachable("Can't get register for value!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001153}
1154
Dan Gohman46510a72010-04-15 01:51:59 +00001155void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001156 SDValue Chain = getControlRoot();
1157 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001158 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001159
Dan Gohman7451d3e2010-05-29 17:03:36 +00001160 if (!FuncInfo.CanLowerReturn) {
1161 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001162 const Function *F = I.getParent()->getParent();
1163
1164 // Emit a store of the return value through the virtual register.
1165 // Leave Outs empty so that LowerReturn won't try to load return
1166 // registers the usual way.
1167 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001168 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001169 PtrValueVTs);
1170
1171 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1172 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001173
Owen Andersone50ed302009-08-10 22:56:29 +00001174 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001175 SmallVector<uint64_t, 4> Offsets;
1176 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001177 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001178
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001179 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001180 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001181 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1182 RetPtr.getValueType(), RetPtr,
1183 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001184 Chains[i] =
1185 DAG.getStore(Chain, getCurDebugLoc(),
1186 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001187 // FIXME: better loc info would be nice.
1188 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001189 }
1190
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001191 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1192 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001193 } else if (I.getNumOperands() != 0) {
1194 SmallVector<EVT, 4> ValueVTs;
1195 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1196 unsigned NumValues = ValueVTs.size();
1197 if (NumValues) {
1198 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001199 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1200 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001201
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001202 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001203
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001204 const Function *F = I.getParent()->getParent();
1205 if (F->paramHasAttr(0, Attribute::SExt))
1206 ExtendKind = ISD::SIGN_EXTEND;
1207 else if (F->paramHasAttr(0, Attribute::ZExt))
1208 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001209
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001210 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1211 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001212
1213 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1214 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1215 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001216 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001217 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1218 &Parts[0], NumParts, PartVT, ExtendKind);
1219
1220 // 'inreg' on function refers to return value
1221 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1222 if (F->paramHasAttr(0, Attribute::InReg))
1223 Flags.setInReg();
1224
1225 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001226 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001227 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001228 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001229 Flags.setZExt();
1230
Dan Gohmanc9403652010-07-07 15:54:55 +00001231 for (unsigned i = 0; i < NumParts; ++i) {
1232 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1233 /*isfixed=*/true));
1234 OutVals.push_back(Parts[i]);
1235 }
Evan Cheng3927f432009-03-25 20:20:11 +00001236 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001237 }
1238 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001239
1240 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001241 CallingConv::ID CallConv =
1242 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001243 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001244 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001245
1246 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001247 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001248 "LowerReturn didn't return a valid chain!");
1249
1250 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001251 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001252}
1253
Dan Gohmanad62f532009-04-23 23:13:24 +00001254/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1255/// created for it, emit nodes to copy the value into the virtual
1256/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001257void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001258 // Skip empty types
1259 if (V->getType()->isEmptyTy())
1260 return;
1261
Dan Gohman33b7a292010-04-16 17:15:02 +00001262 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1263 if (VMI != FuncInfo.ValueMap.end()) {
1264 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1265 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001266 }
1267}
1268
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001269/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1270/// the current basic block, add it to ValueMap now so that we'll get a
1271/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001272void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001273 // No need to export constants.
1274 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001275
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001276 // Already exported?
1277 if (FuncInfo.isExportedInst(V)) return;
1278
1279 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1280 CopyValueToVirtualRegister(V, Reg);
1281}
1282
Dan Gohman46510a72010-04-15 01:51:59 +00001283bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001284 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001285 // The operands of the setcc have to be in this block. We don't know
1286 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001287 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001288 // Can export from current BB.
1289 if (VI->getParent() == FromBB)
1290 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001291
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001292 // Is already exported, noop.
1293 return FuncInfo.isExportedInst(V);
1294 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001295
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001296 // If this is an argument, we can export it if the BB is the entry block or
1297 // if it is already exported.
1298 if (isa<Argument>(V)) {
1299 if (FromBB == &FromBB->getParent()->getEntryBlock())
1300 return true;
1301
1302 // Otherwise, can only export this if it is already exported.
1303 return FuncInfo.isExportedInst(V);
1304 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001305
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001306 // Otherwise, constants can always be exported.
1307 return true;
1308}
1309
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001310/// Return branch probability calculated by BranchProbabilityInfo for IR blocks.
Jakub Staszak25101bb2011-12-20 20:03:10 +00001311uint32_t SelectionDAGBuilder::getEdgeWeight(const MachineBasicBlock *Src,
1312 const MachineBasicBlock *Dst) const {
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001313 BranchProbabilityInfo *BPI = FuncInfo.BPI;
1314 if (!BPI)
1315 return 0;
Jakub Staszak95ece8e2011-07-29 20:05:36 +00001316 const BasicBlock *SrcBB = Src->getBasicBlock();
1317 const BasicBlock *DstBB = Dst->getBasicBlock();
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001318 return BPI->getEdgeWeight(SrcBB, DstBB);
1319}
1320
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001321void SelectionDAGBuilder::
1322addSuccessorWithWeight(MachineBasicBlock *Src, MachineBasicBlock *Dst,
1323 uint32_t Weight /* = 0 */) {
1324 if (!Weight)
1325 Weight = getEdgeWeight(Src, Dst);
1326 Src->addSuccessor(Dst, Weight);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001327}
1328
1329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001330static bool InBlock(const Value *V, const BasicBlock *BB) {
1331 if (const Instruction *I = dyn_cast<Instruction>(V))
1332 return I->getParent() == BB;
1333 return true;
1334}
1335
Dan Gohmanc2277342008-10-17 21:16:08 +00001336/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1337/// This function emits a branch and is used at the leaves of an OR or an
1338/// AND operator tree.
1339///
1340void
Dan Gohman46510a72010-04-15 01:51:59 +00001341SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001342 MachineBasicBlock *TBB,
1343 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001344 MachineBasicBlock *CurBB,
1345 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001346 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001347
Dan Gohmanc2277342008-10-17 21:16:08 +00001348 // If the leaf of the tree is a comparison, merge the condition into
1349 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001350 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001351 // The operands of the cmp have to be in this block. We don't know
1352 // how to export them from some other block. If this is the first block
1353 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001354 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001355 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1356 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001357 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001358 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001359 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001360 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001361 Condition = getFCmpCondCode(FC->getPredicate());
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001362 if (TM.Options.NoNaNsFPMath)
1363 Condition = getFCmpCodeWithoutNaN(Condition);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001364 } else {
1365 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001366 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001367 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001368
1369 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001370 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1371 SwitchCases.push_back(CB);
1372 return;
1373 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001374 }
1375
1376 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001377 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001378 NULL, TBB, FBB, CurBB);
1379 SwitchCases.push_back(CB);
1380}
1381
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001382/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001383void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001384 MachineBasicBlock *TBB,
1385 MachineBasicBlock *FBB,
1386 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001387 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001388 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001389 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001390 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001391 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001392 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1393 BOp->getParent() != CurBB->getBasicBlock() ||
1394 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1395 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001396 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001397 return;
1398 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001399
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001400 // Create TmpBB after CurBB.
1401 MachineFunction::iterator BBI = CurBB;
1402 MachineFunction &MF = DAG.getMachineFunction();
1403 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1404 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001405
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001406 if (Opc == Instruction::Or) {
1407 // Codegen X | Y as:
1408 // jmp_if_X TBB
1409 // jmp TmpBB
1410 // TmpBB:
1411 // jmp_if_Y TBB
1412 // jmp FBB
1413 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001416 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001417
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001418 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001419 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001420 } else {
1421 assert(Opc == Instruction::And && "Unknown merge op!");
1422 // Codegen X & Y as:
1423 // jmp_if_X TmpBB
1424 // jmp FBB
1425 // TmpBB:
1426 // jmp_if_Y TBB
1427 // jmp FBB
1428 //
1429 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001430
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001431 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001432 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001433
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001434 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001435 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001436 }
1437}
1438
1439/// If the set of cases should be emitted as a series of branches, return true.
1440/// If we should emit this as a bunch of and/or'd together conditions, return
1441/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001442bool
Dan Gohman2048b852009-11-23 18:04:58 +00001443SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001445
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001446 // If this is two comparisons of the same values or'd or and'd together, they
1447 // will get folded into a single comparison, so don't emit two blocks.
1448 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1449 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1450 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1451 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1452 return false;
1453 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001454
Chris Lattner133ce872010-01-02 00:00:03 +00001455 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1456 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1457 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1458 Cases[0].CC == Cases[1].CC &&
1459 isa<Constant>(Cases[0].CmpRHS) &&
1460 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1461 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1462 return false;
1463 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1464 return false;
1465 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001466
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001467 return true;
1468}
1469
Dan Gohman46510a72010-04-15 01:51:59 +00001470void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001471 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001472
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001473 // Update machine-CFG edges.
1474 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1475
1476 // Figure out which block is immediately after the current one.
1477 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001478 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001479 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 NextBlock = BBI;
1481
1482 if (I.isUnconditional()) {
1483 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001484 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001486 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001487 if (Succ0MBB != NextBlock)
1488 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001489 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001490 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001491
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492 return;
1493 }
1494
1495 // If this condition is one of the special cases we handle, do special stuff
1496 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001497 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001498 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1499
1500 // If this is a series of conditions that are or'd or and'd together, emit
1501 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001502 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 // For example, instead of something like:
1504 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001505 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001506 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001507 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001508 // or C, F
1509 // jnz foo
1510 // Emit:
1511 // cmp A, B
1512 // je foo
1513 // cmp D, E
1514 // jle foo
1515 //
Dan Gohman46510a72010-04-15 01:51:59 +00001516 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001517 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001518 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001519 (BOp->getOpcode() == Instruction::And ||
1520 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001521 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1522 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001523 // If the compares in later blocks need to use values not currently
1524 // exported from this block, export them now. This block should always
1525 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001526 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001528 // Allow some cases to be rejected.
1529 if (ShouldEmitAsBranches(SwitchCases)) {
1530 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1531 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1532 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1533 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001534
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001535 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001536 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537 SwitchCases.erase(SwitchCases.begin());
1538 return;
1539 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001540
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 // Okay, we decided not to do this, remove any inserted MBB's and clear
1542 // SwitchCases.
1543 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001544 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001545
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 SwitchCases.clear();
1547 }
1548 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001549
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001550 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001551 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001552 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001553
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001554 // Use visitSwitchCase to actually insert the fast branch sequence for this
1555 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001556 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001557}
1558
1559/// visitSwitchCase - Emits the necessary code to represent a single node in
1560/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001561void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1562 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001563 SDValue Cond;
1564 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001565 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001566
1567 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001568 if (CB.CmpMHS == NULL) {
1569 // Fold "(X == true)" to X and "(X == false)" to !X to
1570 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001571 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001572 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001573 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001574 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001575 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001577 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001578 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001580 } else {
1581 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1582
Anton Korobeynikov23218582008-12-23 22:25:27 +00001583 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1584 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585
1586 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001587 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001588
1589 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001590 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001591 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001593 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001594 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001596 DAG.getConstant(High-Low, VT), ISD::SETULE);
1597 }
1598 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001600 // Update successor info
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001601 addSuccessorWithWeight(SwitchBB, CB.TrueBB, CB.TrueWeight);
1602 addSuccessorWithWeight(SwitchBB, CB.FalseBB, CB.FalseWeight);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001603
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001604 // Set NextBlock to be the MBB immediately after the current one, if any.
1605 // This is used to avoid emitting unnecessary branches to the next block.
1606 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001607 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001608 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001611 // If the lhs block is the next block, invert the condition so that we can
1612 // fall through to the lhs instead of the rhs block.
1613 if (CB.TrueBB == NextBlock) {
1614 std::swap(CB.TrueBB, CB.FalseBB);
1615 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001616 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001617 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001618
Dale Johannesenf5d97892009-02-04 01:48:28 +00001619 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001620 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001621 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001622
Evan Cheng266a99d2010-09-23 06:51:55 +00001623 // Insert the false branch. Do this even if it's a fall through branch,
1624 // this makes it easier to do DAG optimizations which require inverting
1625 // the branch condition.
1626 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1627 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001628
1629 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001630}
1631
1632/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001633void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001634 // Emit the code for the jump table
1635 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001636 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001637 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1638 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001639 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001640 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1641 MVT::Other, Index.getValue(1),
1642 Table, Index);
1643 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001644}
1645
1646/// visitJumpTableHeader - This function emits necessary code to produce index
1647/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001648void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001649 JumpTableHeader &JTH,
1650 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001651 // Subtract the lowest switch case value from the value being switched on and
1652 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001653 // difference between smallest and largest cases.
1654 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001655 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001656 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001657 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001658
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001659 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001660 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001661 // can be used as an index into the jump table in a subsequent basic block.
1662 // This value may be smaller or larger than the target's pointer type, and
1663 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001664 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001665
Dan Gohman89496d02010-07-02 00:10:16 +00001666 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001667 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1668 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001669 JT.Reg = JumpTableReg;
1670
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001671 // Emit the range check for the jump table, and branch to the default block
1672 // for the switch statement if the value being switched on exceeds the largest
1673 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001674 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001675 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001676 DAG.getConstant(JTH.Last-JTH.First,VT),
1677 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001678
1679 // Set NextBlock to be the MBB immediately after the current one, if any.
1680 // This is used to avoid emitting unnecessary branches to the next block.
1681 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001682 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001683
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001684 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001685 NextBlock = BBI;
1686
Dale Johannesen66978ee2009-01-31 02:22:37 +00001687 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001689 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001690
Bill Wendling4533cac2010-01-28 21:51:40 +00001691 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001692 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1693 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001694
Bill Wendling87710f02009-12-21 23:47:40 +00001695 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001696}
1697
1698/// visitBitTestHeader - This function emits necessary code to produce value
1699/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001700void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1701 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001702 // Subtract the minimum value
1703 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001704 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001705 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001706 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001707
1708 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001709 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001710 TLI.getSetCCResultType(Sub.getValueType()),
1711 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001712 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001713
Evan Chengd08e5b42011-01-06 01:02:44 +00001714 // Determine the type of the test operands.
1715 bool UsePtrType = false;
1716 if (!TLI.isTypeLegal(VT))
1717 UsePtrType = true;
1718 else {
1719 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
Eli Friedman5c75af62011-10-12 22:46:45 +00001720 if (!isUIntN(VT.getSizeInBits(), B.Cases[i].Mask)) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001721 // Switch table case range are encoded into series of masks.
1722 // Just use pointer type, it's guaranteed to fit.
1723 UsePtrType = true;
1724 break;
1725 }
1726 }
1727 if (UsePtrType) {
1728 VT = TLI.getPointerTy();
1729 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1730 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001731
Evan Chengd08e5b42011-01-06 01:02:44 +00001732 B.RegVT = VT;
1733 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001734 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001735 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736
1737 // Set NextBlock to be the MBB immediately after the current one, if any.
1738 // This is used to avoid emitting unnecessary branches to the next block.
1739 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001740 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001741 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001742 NextBlock = BBI;
1743
1744 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1745
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001746 addSuccessorWithWeight(SwitchBB, B.Default);
1747 addSuccessorWithWeight(SwitchBB, MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748
Dale Johannesen66978ee2009-01-31 02:22:37 +00001749 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001751 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001752
Evan Cheng8c1f4322010-09-23 18:32:19 +00001753 if (MBB != NextBlock)
1754 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1755 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001756
Bill Wendling87710f02009-12-21 23:47:40 +00001757 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001758}
1759
1760/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001761void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1762 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001763 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001764 BitTestCase &B,
1765 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001766 EVT VT = BB.RegVT;
1767 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1768 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001769 SDValue Cmp;
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001770 unsigned PopCount = CountPopulation_64(B.Mask);
1771 if (PopCount == 1) {
Dan Gohman8e0163a2010-06-24 02:06:24 +00001772 // Testing for a single bit; just compare the shift count with what it
1773 // would need to be to shift a 1 bit in that position.
1774 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001775 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001776 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001777 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001778 ISD::SETEQ);
Benjamin Kramer3ff25512011-07-14 01:38:42 +00001779 } else if (PopCount == BB.Range) {
1780 // There is only one zero bit in the range, test for it directly.
1781 Cmp = DAG.getSetCC(getCurDebugLoc(),
1782 TLI.getSetCCResultType(VT),
1783 ShiftOp,
1784 DAG.getConstant(CountTrailingOnes_64(B.Mask), VT),
1785 ISD::SETNE);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001786 } else {
1787 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001788 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1789 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001790
Dan Gohman8e0163a2010-06-24 02:06:24 +00001791 // Emit bit tests and jumps
1792 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001793 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001794 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001795 TLI.getSetCCResultType(VT),
1796 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001797 ISD::SETNE);
1798 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001799
Jakub Staszak7cc2b072011-06-16 20:22:37 +00001800 addSuccessorWithWeight(SwitchBB, B.TargetBB);
1801 addSuccessorWithWeight(SwitchBB, NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001802
Dale Johannesen66978ee2009-01-31 02:22:37 +00001803 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001804 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001805 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001806
1807 // Set NextBlock to be the MBB immediately after the current one, if any.
1808 // This is used to avoid emitting unnecessary branches to the next block.
1809 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001810 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001811 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001812 NextBlock = BBI;
1813
Evan Cheng8c1f4322010-09-23 18:32:19 +00001814 if (NextMBB != NextBlock)
1815 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1816 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001817
Bill Wendling87710f02009-12-21 23:47:40 +00001818 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001819}
1820
Dan Gohman46510a72010-04-15 01:51:59 +00001821void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001822 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001823
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001824 // Retrieve successors.
1825 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1826 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1827
Gabor Greifb67e6b32009-01-15 11:10:44 +00001828 const Value *Callee(I.getCalledValue());
1829 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001830 visitInlineAsm(&I);
1831 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001832 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001833
1834 // If the value of the invoke is used outside of its defining block, make it
1835 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001836 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001837
1838 // Update successor info
Chandler Carruthf2645682011-11-22 11:37:46 +00001839 addSuccessorWithWeight(InvokeMBB, Return);
1840 addSuccessorWithWeight(InvokeMBB, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001841
1842 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001843 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1844 MVT::Other, getControlRoot(),
1845 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001846}
1847
Bill Wendlingdccc03b2011-07-31 06:30:59 +00001848void SelectionDAGBuilder::visitResume(const ResumeInst &RI) {
1849 llvm_unreachable("SelectionDAGBuilder shouldn't visit resume instructions!");
1850}
1851
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001852void SelectionDAGBuilder::visitLandingPad(const LandingPadInst &LP) {
1853 assert(FuncInfo.MBB->isLandingPad() &&
1854 "Call to landingpad not in landing pad!");
1855
1856 MachineBasicBlock *MBB = FuncInfo.MBB;
1857 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
1858 AddLandingPadInfo(LP, MMI, MBB);
1859
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001860 // If there aren't registers to copy the values into (e.g., during SjLj
1861 // exceptions), then don't bother to create these DAG nodes.
Lang Hames07961342012-02-14 04:45:49 +00001862 if (TLI.getExceptionPointerRegister() == 0 &&
Bill Wendlingbdf9db62012-02-13 23:47:16 +00001863 TLI.getExceptionSelectorRegister() == 0)
1864 return;
1865
Bill Wendling2ac0e6b2011-08-17 21:56:44 +00001866 SmallVector<EVT, 2> ValueVTs;
1867 ComputeValueVTs(TLI, LP.getType(), ValueVTs);
1868
1869 // Insert the EXCEPTIONADDR instruction.
1870 assert(FuncInfo.MBB->isLandingPad() &&
1871 "Call to eh.exception not in landing pad!");
1872 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1873 SDValue Ops[2];
1874 Ops[0] = DAG.getRoot();
1875 SDValue Op1 = DAG.getNode(ISD::EXCEPTIONADDR, getCurDebugLoc(), VTs, Ops, 1);
1876 SDValue Chain = Op1.getValue(1);
1877
1878 // Insert the EHSELECTION instruction.
1879 VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
1880 Ops[0] = Op1;
1881 Ops[1] = Chain;
1882 SDValue Op2 = DAG.getNode(ISD::EHSELECTION, getCurDebugLoc(), VTs, Ops, 2);
1883 Chain = Op2.getValue(1);
1884 Op2 = DAG.getSExtOrTrunc(Op2, getCurDebugLoc(), MVT::i32);
1885
1886 Ops[0] = Op1;
1887 Ops[1] = Op2;
1888 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
1889 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
1890 &Ops[0], 2);
1891
1892 std::pair<SDValue, SDValue> RetPair = std::make_pair(Res, Chain);
1893 setValue(&LP, RetPair.first);
1894 DAG.setRoot(RetPair.second);
1895}
1896
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001897/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1898/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001899bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1900 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001901 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001902 MachineBasicBlock *Default,
1903 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001904 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001905
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001906 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001907 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001908 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001909 return false;
1910
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001911 // Get the MachineFunction which holds the current MBB. This is used when
1912 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001913 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001914
1915 // Figure out which block is immediately after the current one.
1916 MachineBasicBlock *NextBlock = 0;
1917 MachineFunction::iterator BBI = CR.CaseBB;
1918
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001919 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001920 NextBlock = BBI;
1921
Benjamin Kramerce750f02010-11-22 09:45:38 +00001922 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923 // is the same as the other, but has one bit unset that the other has set,
1924 // use bit manipulation to do two compares at once. For example:
1925 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001926 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1927 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1928 if (Size == 2 && CR.CaseBB == SwitchBB) {
1929 Case &Small = *CR.Range.first;
1930 Case &Big = *(CR.Range.second-1);
1931
1932 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1933 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1934 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1935
1936 // Check that there is only one bit different.
1937 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1938 (SmallValue | BigValue) == BigValue) {
1939 // Isolate the common bit.
1940 APInt CommonBit = BigValue & ~SmallValue;
1941 assert((SmallValue | CommonBit) == BigValue &&
1942 CommonBit.countPopulation() == 1 && "Not a common bit?");
1943
1944 SDValue CondLHS = getValue(SV);
1945 EVT VT = CondLHS.getValueType();
1946 DebugLoc DL = getCurDebugLoc();
1947
1948 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1949 DAG.getConstant(CommonBit, VT));
1950 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1951 Or, DAG.getConstant(BigValue, VT),
1952 ISD::SETEQ);
1953
1954 // Update successor info.
Jakub Staszakc8f34de2011-07-29 22:25:21 +00001955 addSuccessorWithWeight(SwitchBB, Small.BB);
1956 addSuccessorWithWeight(SwitchBB, Default);
Benjamin Kramerce750f02010-11-22 09:45:38 +00001957
1958 // Insert the true branch.
1959 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1960 getControlRoot(), Cond,
1961 DAG.getBasicBlock(Small.BB));
1962
1963 // Insert the false branch.
1964 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1965 DAG.getBasicBlock(Default));
1966
1967 DAG.setRoot(BrCond);
1968 return true;
1969 }
1970 }
1971 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001972
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001973 // Rearrange the case blocks so that the last one falls through if possible.
1974 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1975 // The last case block won't fall through into 'NextBlock' if we emit the
1976 // branches in this order. See if rearranging a case value would help.
1977 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1978 if (I->BB == NextBlock) {
1979 std::swap(*I, BackCase);
1980 break;
1981 }
1982 }
1983 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001984
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001985 // Create a CaseBlock record representing a conditional branch to
1986 // the Case's target mbb if the value being switched on SV is equal
1987 // to C.
1988 MachineBasicBlock *CurBlock = CR.CaseBB;
1989 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1990 MachineBasicBlock *FallThrough;
1991 if (I != E-1) {
1992 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1993 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001994
1995 // Put SV in a virtual register to make it available from the new blocks.
1996 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001997 } else {
1998 // If the last case doesn't match, go to the default block.
1999 FallThrough = Default;
2000 }
2001
Dan Gohman46510a72010-04-15 01:51:59 +00002002 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003 ISD::CondCode CC;
2004 if (I->High == I->Low) {
2005 // This is just small small case range :) containing exactly 1 case
2006 CC = ISD::SETEQ;
2007 LHS = SV; RHS = I->High; MHS = NULL;
2008 } else {
2009 CC = ISD::SETLE;
2010 LHS = I->Low; MHS = SV; RHS = I->High;
2011 }
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002012
2013 uint32_t ExtraWeight = I->ExtraWeight;
2014 CaseBlock CB(CC, LHS, RHS, MHS, /* truebb */ I->BB, /* falsebb */ FallThrough,
2015 /* me */ CurBlock,
2016 /* trueweight */ ExtraWeight / 2, /* falseweight */ ExtraWeight / 2);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002017
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002018 // If emitting the first comparison, just call visitSwitchCase to emit the
2019 // code into the current block. Otherwise, push the CaseBlock onto the
2020 // vector to be later processed by SDISel, and insert the node's MBB
2021 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002022 if (CurBlock == SwitchBB)
2023 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002024 else
2025 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002026
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002027 CurBlock = FallThrough;
2028 }
2029
2030 return true;
2031}
2032
2033static inline bool areJTsAllowed(const TargetLowering &TLI) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002034 return !TLI.getTargetMachine().Options.DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00002035 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
2036 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002037}
Anton Korobeynikov23218582008-12-23 22:25:27 +00002038
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002039static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002040 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00002041 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002042 return (LastExt - FirstExt + 1ULL);
2043}
2044
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002045/// handleJTSwitchCase - Emit jumptable for current switch case range
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002046bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec &CR,
2047 CaseRecVector &WorkList,
2048 const Value *SV,
2049 MachineBasicBlock *Default,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002050 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002051 Case& FrontCase = *CR.Range.first;
2052 Case& BackCase = *(CR.Range.second-1);
2053
Chris Lattnere880efe2009-11-07 07:50:34 +00002054 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2055 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002056
Chris Lattnere880efe2009-11-07 07:50:34 +00002057 APInt TSize(First.getBitWidth(), 0);
Chris Lattnerc3ab3882011-09-09 22:06:59 +00002058 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002059 TSize += I->size();
2060
Dan Gohmane0567812010-04-08 23:03:40 +00002061 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002062 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002063
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002064 APInt Range = ComputeRange(First, Last);
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002065 // The density is TSize / Range. Require at least 40%.
2066 // It should not be possible for IntTSize to saturate for sane code, but make
2067 // sure we handle Range saturation correctly.
2068 uint64_t IntRange = Range.getLimitedValue(UINT64_MAX/10);
2069 uint64_t IntTSize = TSize.getLimitedValue(UINT64_MAX/10);
2070 if (IntTSize * 10 < IntRange * 4)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 return false;
2072
David Greene4b69d992010-01-05 01:24:57 +00002073 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002074 << "First entry: " << First << ". Last entry: " << Last << '\n'
Jakob Stoklund Olesen79443912011-10-26 01:47:48 +00002075 << "Range: " << Range << ". Size: " << TSize << ".\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002076
2077 // Get the MachineFunction which holds the current MBB. This is used when
2078 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002079 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002080
2081 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002082 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002083 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002084
2085 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2086
2087 // Create a new basic block to hold the code for loading the address
2088 // of the jump table, and jumping to it. Update successor information;
2089 // we will either branch to the default case for the switch, or the jump
2090 // table.
2091 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2092 CurMF->insert(BBI, JumpTableBB);
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002093
2094 addSuccessorWithWeight(CR.CaseBB, Default);
2095 addSuccessorWithWeight(CR.CaseBB, JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002097 // Build a vector of destination BBs, corresponding to each target
2098 // of the jump table. If the value of the jump table slot corresponds to
2099 // a case statement, push the case's BB onto the vector, otherwise, push
2100 // the default BB.
2101 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002102 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002103 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00002104 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
2105 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00002106
2107 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002108 DestBBs.push_back(I->BB);
2109 if (TEI==High)
2110 ++I;
2111 } else {
2112 DestBBs.push_back(Default);
2113 }
2114 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002116 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002117 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
2118 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002119 E = DestBBs.end(); I != E; ++I) {
2120 if (!SuccsHandled[(*I)->getNumber()]) {
2121 SuccsHandled[(*I)->getNumber()] = true;
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002122 addSuccessorWithWeight(JumpTableBB, *I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002123 }
2124 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002125
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002126 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00002127 unsigned JTEncoding = TLI.getJumpTableEncoding();
2128 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00002129 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131 // Set the jump table information so that we can codegen it as a second
2132 // MachineBasicBlock
2133 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00002134 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
2135 if (CR.CaseBB == SwitchBB)
2136 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002137
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138 JTCases.push_back(JumpTableBlock(JTH, JT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002139 return true;
2140}
2141
2142/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
2143/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00002144bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
2145 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002146 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002147 MachineBasicBlock *Default,
2148 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002149 // Get the MachineFunction which holds the current MBB. This is used when
2150 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002151 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002152
2153 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002154 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002155 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002156
2157 Case& FrontCase = *CR.Range.first;
2158 Case& BackCase = *(CR.Range.second-1);
2159 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2160
2161 // Size is the number of Cases represented by this range.
2162 unsigned Size = CR.Range.second - CR.Range.first;
2163
Chris Lattnere880efe2009-11-07 07:50:34 +00002164 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2165 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002166 double FMetric = 0;
2167 CaseItr Pivot = CR.Range.first + Size/2;
2168
2169 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2170 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002171 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2173 I!=E; ++I)
2174 TSize += I->size();
2175
Chris Lattnere880efe2009-11-07 07:50:34 +00002176 APInt LSize = FrontCase.size();
2177 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002178 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002179 << "First: " << First << ", Last: " << Last <<'\n'
2180 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002181 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2182 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002183 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2184 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002185 APInt Range = ComputeRange(LEnd, RBegin);
2186 assert((Range - 2ULL).isNonNegative() &&
2187 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002188 // Use volatile double here to avoid excess precision issues on some hosts,
2189 // e.g. that use 80-bit X87 registers.
2190 volatile double LDensity =
2191 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002192 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002193 volatile double RDensity =
2194 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002195 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002196 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002197 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002198 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002199 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2200 << "LDensity: " << LDensity
2201 << ", RDensity: " << RDensity << '\n'
2202 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002203 if (FMetric < Metric) {
2204 Pivot = J;
2205 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002206 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002207 }
2208
2209 LSize += J->size();
2210 RSize -= J->size();
2211 }
2212 if (areJTsAllowed(TLI)) {
2213 // If our case is dense we *really* should handle it earlier!
2214 assert((FMetric > 0) && "Should handle dense range earlier!");
2215 } else {
2216 Pivot = CR.Range.first + Size/2;
2217 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002218
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002219 CaseRange LHSR(CR.Range.first, Pivot);
2220 CaseRange RHSR(Pivot, CR.Range.second);
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002221 const Constant *C = Pivot->Low;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002222 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002223
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002224 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002225 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002226 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002227 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002228 // Pivot's Value, then we can branch directly to the LHS's Target,
2229 // rather than creating a leaf node for it.
2230 if ((LHSR.second - LHSR.first) == 1 &&
2231 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002232 cast<ConstantInt>(C)->getValue() ==
2233 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002234 TrueBB = LHSR.first->BB;
2235 } else {
2236 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2237 CurMF->insert(BBI, TrueBB);
2238 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002239
2240 // Put SV in a virtual register to make it available from the new blocks.
2241 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002242 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002243
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 // Similar to the optimization above, if the Value being switched on is
2245 // known to be less than the Constant CR.LT, and the current Case Value
2246 // is CR.LT - 1, then we can branch directly to the target block for
2247 // the current Case Value, rather than emitting a RHS leaf node for it.
2248 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002249 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2250 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002251 FalseBB = RHSR.first->BB;
2252 } else {
2253 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2254 CurMF->insert(BBI, FalseBB);
2255 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002256
2257 // Put SV in a virtual register to make it available from the new blocks.
2258 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002259 }
2260
2261 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002262 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002263 // Otherwise, branch to LHS.
2264 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2265
Dan Gohman99be8ae2010-04-19 22:41:47 +00002266 if (CR.CaseBB == SwitchBB)
2267 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002268 else
2269 SwitchCases.push_back(CB);
2270
2271 return true;
2272}
2273
2274/// handleBitTestsSwitchCase - if current case range has few destination and
2275/// range span less, than machine word bitwidth, encode case range into series
2276/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002277bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2278 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002279 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002280 MachineBasicBlock* Default,
2281 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002282 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002283 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002284
2285 Case& FrontCase = *CR.Range.first;
2286 Case& BackCase = *(CR.Range.second-1);
2287
2288 // Get the MachineFunction which holds the current MBB. This is used when
2289 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002290 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002291
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002292 // If target does not have legal shift left, do not emit bit tests at all.
2293 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2294 return false;
2295
Anton Korobeynikov23218582008-12-23 22:25:27 +00002296 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002297 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2298 I!=E; ++I) {
2299 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002300 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002301 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002302
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002303 // Count unique destinations
2304 SmallSet<MachineBasicBlock*, 4> Dests;
2305 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2306 Dests.insert(I->BB);
2307 if (Dests.size() > 3)
2308 // Don't bother the code below, if there are too much unique destinations
2309 return false;
2310 }
David Greene4b69d992010-01-05 01:24:57 +00002311 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002312 << Dests.size() << '\n'
2313 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002314
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002315 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002316 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2317 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002318 APInt cmpRange = maxValue - minValue;
2319
David Greene4b69d992010-01-05 01:24:57 +00002320 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002321 << "Low bound: " << minValue << '\n'
2322 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002323
Dan Gohmane0567812010-04-08 23:03:40 +00002324 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002325 (!(Dests.size() == 1 && numCmps >= 3) &&
2326 !(Dests.size() == 2 && numCmps >= 5) &&
2327 !(Dests.size() >= 3 && numCmps >= 6)))
2328 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002329
David Greene4b69d992010-01-05 01:24:57 +00002330 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002331 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 // Optimize the case where all the case values fit in a
2334 // word without having to subtract minValue. In this case,
2335 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002336 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002338 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002339 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002340 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002341
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002342 CaseBitsVector CasesBits;
2343 unsigned i, count = 0;
2344
2345 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2346 MachineBasicBlock* Dest = I->BB;
2347 for (i = 0; i < count; ++i)
2348 if (Dest == CasesBits[i].BB)
2349 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002350
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351 if (i == count) {
2352 assert((count < 3) && "Too much destinations to test!");
2353 CasesBits.push_back(CaseBits(0, Dest, 0));
2354 count++;
2355 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002356
2357 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2358 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2359
2360 uint64_t lo = (lowValue - lowBound).getZExtValue();
2361 uint64_t hi = (highValue - lowBound).getZExtValue();
2362
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 for (uint64_t j = lo; j <= hi; j++) {
2364 CasesBits[i].Mask |= 1ULL << j;
2365 CasesBits[i].Bits++;
2366 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002367
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002368 }
2369 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 BitTestInfo BTC;
2372
2373 // Figure out which block is immediately after the current one.
2374 MachineFunction::iterator BBI = CR.CaseBB;
2375 ++BBI;
2376
2377 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2378
David Greene4b69d992010-01-05 01:24:57 +00002379 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002380 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002381 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002382 << ", Bits: " << CasesBits[i].Bits
2383 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002384
2385 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2386 CurMF->insert(BBI, CaseBB);
2387 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2388 CaseBB,
2389 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002390
2391 // Put SV in a virtual register to make it available from the new blocks.
2392 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002393 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002394
2395 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002396 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002397 CR.CaseBB, Default, BTC);
2398
Dan Gohman99be8ae2010-04-19 22:41:47 +00002399 if (CR.CaseBB == SwitchBB)
2400 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002401
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002402 BitTestCases.push_back(BTB);
2403
2404 return true;
2405}
2406
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002408size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2409 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002410 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002411
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002412 BranchProbabilityInfo *BPI = FuncInfo.BPI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002413 // Start with "simple" cases
Stepan Dyatkovskiy3d3abe02012-03-11 06:09:17 +00002414 for (SwitchInst::ConstCaseIt i = SI.case_begin(), e = SI.case_end();
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002415 i != e; ++i) {
2416 const BasicBlock *SuccBB = i.getCaseSuccessor();
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002417 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SuccBB];
2418
2419 uint32_t ExtraWeight = BPI ? BPI->getEdgeWeight(SI.getParent(), SuccBB) : 0;
2420
Stepan Dyatkovskiyc10fa6c2012-03-08 07:06:20 +00002421 Cases.push_back(Case(i.getCaseValue(), i.getCaseValue(),
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002422 SMBB, ExtraWeight));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002423 }
2424 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2425
2426 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002427 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002428 // Must recompute end() each iteration because it may be
2429 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002430 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2431 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002432 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2433 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002434 MachineBasicBlock* nextBB = J->BB;
2435 MachineBasicBlock* currentBB = I->BB;
2436
2437 // If the two neighboring cases go to the same destination, merge them
2438 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002439 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002440 I->High = J->High;
2441 J = Cases.erase(J);
Jakub Staszakc8f34de2011-07-29 22:25:21 +00002442
2443 if (BranchProbabilityInfo *BPI = FuncInfo.BPI) {
2444 uint32_t CurWeight = currentBB->getBasicBlock() ?
2445 BPI->getEdgeWeight(SI.getParent(), currentBB->getBasicBlock()) : 16;
2446 uint32_t NextWeight = nextBB->getBasicBlock() ?
2447 BPI->getEdgeWeight(SI.getParent(), nextBB->getBasicBlock()) : 16;
2448
2449 BPI->setEdgeWeight(SI.getParent(), currentBB->getBasicBlock(),
2450 CurWeight + NextWeight);
2451 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002452 } else {
2453 I = J++;
2454 }
2455 }
2456
2457 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2458 if (I->Low != I->High)
2459 // A range counts double, since it requires two compares.
2460 ++numCmps;
2461 }
2462
2463 return numCmps;
2464}
2465
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002466void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2467 MachineBasicBlock *Last) {
2468 // Update JTCases.
2469 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2470 if (JTCases[i].first.HeaderBB == First)
2471 JTCases[i].first.HeaderBB = Last;
2472
2473 // Update BitTestCases.
2474 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2475 if (BitTestCases[i].Parent == First)
2476 BitTestCases[i].Parent = Last;
2477}
2478
Dan Gohman46510a72010-04-15 01:51:59 +00002479void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002480 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002481
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002482 // Figure out which block is immediately after the current one.
2483 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002484 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2485
2486 // If there is only the default destination, branch to it if it is not the
2487 // next basic block. Otherwise, just fall through.
Stepan Dyatkovskiy24473122012-02-01 07:49:51 +00002488 if (!SI.getNumCases()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002489 // Update machine-CFG edges.
2490
2491 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002492 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002493 if (Default != NextBlock)
2494 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2495 MVT::Other, getControlRoot(),
2496 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002497
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002498 return;
2499 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002500
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // If there are any non-default case statements, create a vector of Cases
2502 // representing each one, and sort the vector so that we can efficiently
2503 // create a binary search tree from them.
2504 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002505 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002506 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002507 << ". Total compares: " << numCmps << '\n');
Duncan Sands17001ce2011-10-18 12:44:00 +00002508 (void)numCmps;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002509
2510 // Get the Value to be switched on and default basic blocks, which will be
2511 // inserted into CaseBlock records, representing basic blocks in the binary
2512 // search tree.
Eli Friedmanbb5a7442011-09-29 20:21:17 +00002513 const Value *SV = SI.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002514
2515 // Push the initial CaseRec onto the worklist
2516 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002517 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2518 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002519
2520 while (!WorkList.empty()) {
2521 // Grab a record representing a case range to process off the worklist
2522 CaseRec CR = WorkList.back();
2523 WorkList.pop_back();
2524
Dan Gohman99be8ae2010-04-19 22:41:47 +00002525 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002526 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002527
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002528 // If the range has few cases (two or less) emit a series of specific
2529 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002530 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002531 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002532
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002533 // If the switch has more than 5 blocks, and at least 40% dense, and the
2534 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002535 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002536 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002537 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002538
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2540 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002541 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002542 }
2543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002546 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002547
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002548 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002549 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002550 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002551 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002552 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002553 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002554 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
Jakub Staszak7cc2b072011-06-16 20:22:37 +00002555 for (unsigned i = 0, e = succs.size(); i != e; ++i) {
2556 MachineBasicBlock *Succ = FuncInfo.MBBMap[succs[i]];
2557 addSuccessorWithWeight(IndirectBrMBB, Succ);
2558 }
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002559
Bill Wendling4533cac2010-01-28 21:51:40 +00002560 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2561 MVT::Other, getControlRoot(),
2562 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002563}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564
Dan Gohman46510a72010-04-15 01:51:59 +00002565void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002566 // -0.0 - X --> fneg
Chris Lattnerdb125cf2011-07-18 04:54:35 +00002567 Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002568 if (isa<Constant>(I.getOperand(0)) &&
2569 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2570 SDValue Op2 = getValue(I.getOperand(1));
2571 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2572 Op2.getValueType(), Op2));
2573 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002574 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002575
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002576 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002577}
2578
Dan Gohman46510a72010-04-15 01:51:59 +00002579void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580 SDValue Op1 = getValue(I.getOperand(0));
2581 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002582 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2583 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002584}
2585
Dan Gohman46510a72010-04-15 01:51:59 +00002586void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002587 SDValue Op1 = getValue(I.getOperand(0));
2588 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002589
2590 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2591
Chris Lattnerd3027732011-02-13 09:02:52 +00002592 // Coerce the shift amount to the right type if we can.
2593 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002594 unsigned ShiftSize = ShiftTy.getSizeInBits();
2595 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002596 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002597
Dan Gohman57fc82d2009-04-09 03:51:29 +00002598 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002599 if (ShiftSize > Op2Size)
2600 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002601
Dan Gohman57fc82d2009-04-09 03:51:29 +00002602 // If the operand is larger than the shift count type but the shift
2603 // count type has enough bits to represent any shift value, truncate
2604 // it now. This is a common case and it exposes the truncate to
2605 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002606 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2607 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2608 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002609 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002610 else
Chris Lattnere0751182011-02-13 19:09:16 +00002611 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002612 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002613
Bill Wendling4533cac2010-01-28 21:51:40 +00002614 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2615 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002616}
2617
Benjamin Kramer9c640302011-07-08 10:31:30 +00002618void SelectionDAGBuilder::visitSDiv(const User &I) {
Benjamin Kramer9c640302011-07-08 10:31:30 +00002619 SDValue Op1 = getValue(I.getOperand(0));
2620 SDValue Op2 = getValue(I.getOperand(1));
2621
2622 // Turn exact SDivs into multiplications.
2623 // FIXME: This should be in DAGCombiner, but it doesn't have access to the
2624 // exact bit.
Benjamin Kramer3492a4a2011-07-08 12:08:24 +00002625 if (isa<BinaryOperator>(&I) && cast<BinaryOperator>(&I)->isExact() &&
2626 !isa<ConstantSDNode>(Op1) &&
Benjamin Kramer9c640302011-07-08 10:31:30 +00002627 isa<ConstantSDNode>(Op2) && !cast<ConstantSDNode>(Op2)->isNullValue())
2628 setValue(&I, TLI.BuildExactSDIV(Op1, Op2, getCurDebugLoc(), DAG));
2629 else
2630 setValue(&I, DAG.getNode(ISD::SDIV, getCurDebugLoc(), Op1.getValueType(),
2631 Op1, Op2));
2632}
2633
Dan Gohman46510a72010-04-15 01:51:59 +00002634void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002635 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002636 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002637 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002638 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002639 predicate = ICmpInst::Predicate(IC->getPredicate());
2640 SDValue Op1 = getValue(I.getOperand(0));
2641 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002642 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002643
Owen Andersone50ed302009-08-10 22:56:29 +00002644 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002645 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002646}
2647
Dan Gohman46510a72010-04-15 01:51:59 +00002648void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002649 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002650 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002651 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002652 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002653 predicate = FCmpInst::Predicate(FC->getPredicate());
2654 SDValue Op1 = getValue(I.getOperand(0));
2655 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002656 ISD::CondCode Condition = getFCmpCondCode(predicate);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002657 if (TM.Options.NoNaNsFPMath)
2658 Condition = getFCmpCodeWithoutNaN(Condition);
Owen Andersone50ed302009-08-10 22:56:29 +00002659 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002660 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002661}
2662
Dan Gohman46510a72010-04-15 01:51:59 +00002663void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002664 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002665 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2666 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002667 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002668
Bill Wendling49fcff82009-12-21 22:30:11 +00002669 SmallVector<SDValue, 4> Values(NumValues);
2670 SDValue Cond = getValue(I.getOperand(0));
2671 SDValue TrueVal = getValue(I.getOperand(1));
2672 SDValue FalseVal = getValue(I.getOperand(2));
Duncan Sands28b77e92011-09-06 19:07:46 +00002673 ISD::NodeType OpCode = Cond.getValueType().isVector() ?
2674 ISD::VSELECT : ISD::SELECT;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002675
Bill Wendling4533cac2010-01-28 21:51:40 +00002676 for (unsigned i = 0; i != NumValues; ++i)
Duncan Sands28b77e92011-09-06 19:07:46 +00002677 Values[i] = DAG.getNode(OpCode, getCurDebugLoc(),
2678 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002679 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002680 SDValue(TrueVal.getNode(),
2681 TrueVal.getResNo() + i),
2682 SDValue(FalseVal.getNode(),
2683 FalseVal.getResNo() + i));
2684
Bill Wendling4533cac2010-01-28 21:51:40 +00002685 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2686 DAG.getVTList(&ValueVTs[0], NumValues),
2687 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002688}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002689
Dan Gohman46510a72010-04-15 01:51:59 +00002690void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002691 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2692 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002693 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002694 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002695}
2696
Dan Gohman46510a72010-04-15 01:51:59 +00002697void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002698 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2699 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2700 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002701 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002702 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002703}
2704
Dan Gohman46510a72010-04-15 01:51:59 +00002705void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002706 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2707 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2708 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002709 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002710 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002711}
2712
Dan Gohman46510a72010-04-15 01:51:59 +00002713void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002714 // FPTrunc is never a no-op cast, no need to check
2715 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002716 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002717 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
Pete Cooperf57e1c22012-01-17 01:54:07 +00002718 DestVT, N,
2719 DAG.getTargetConstant(0, TLI.getPointerTy())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002720}
2721
Dan Gohman46510a72010-04-15 01:51:59 +00002722void SelectionDAGBuilder::visitFPExt(const User &I){
Hal Finkel46bb70c2011-10-18 03:51:57 +00002723 // FPExt is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002724 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002725 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002726 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002727}
2728
Dan Gohman46510a72010-04-15 01:51:59 +00002729void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002730 // FPToUI is never a no-op cast, no need to check
2731 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002732 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002733 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002734}
2735
Dan Gohman46510a72010-04-15 01:51:59 +00002736void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002737 // FPToSI is never a no-op cast, no need to check
2738 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002739 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002740 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002741}
2742
Dan Gohman46510a72010-04-15 01:51:59 +00002743void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002744 // UIToFP is never a no-op cast, no need to check
2745 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002746 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002747 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002748}
2749
Dan Gohman46510a72010-04-15 01:51:59 +00002750void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002751 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002752 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002753 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002754 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002755}
2756
Dan Gohman46510a72010-04-15 01:51:59 +00002757void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002758 // What to do depends on the size of the integer and the size of the pointer.
2759 // We can either truncate, zero extend, or no-op, accordingly.
2760 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002761 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002762 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002763}
2764
Dan Gohman46510a72010-04-15 01:51:59 +00002765void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002766 // What to do depends on the size of the integer and the size of the pointer.
2767 // We can either truncate, zero extend, or no-op, accordingly.
2768 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002770 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002771}
2772
Dan Gohman46510a72010-04-15 01:51:59 +00002773void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002774 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002775 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002776
Bill Wendling49fcff82009-12-21 22:30:11 +00002777 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002778 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002779 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002781 DestVT, N)); // convert types.
2782 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002783 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002784}
2785
Dan Gohman46510a72010-04-15 01:51:59 +00002786void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002787 SDValue InVec = getValue(I.getOperand(0));
2788 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002789 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002790 TLI.getPointerTy(),
2791 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002792 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2793 TLI.getValueType(I.getType()),
2794 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002795}
2796
Dan Gohman46510a72010-04-15 01:51:59 +00002797void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002798 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002799 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002800 TLI.getPointerTy(),
2801 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002802 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2803 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804}
2805
Craig Topper51578342012-01-04 09:23:09 +00002806// Utility for visitShuffleVector - Return true if every element in Mask,
2807// begining // from position Pos and ending in Pos+Size, falls within the
2808// specified sequential range [L, L+Pos). or is undef.
2809static bool isSequentialInRange(const SmallVectorImpl<int> &Mask,
2810 int Pos, int Size, int Low) {
2811 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
2812 if (Mask[i] >= 0 && Mask[i] != Low)
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002814 return true;
2815}
2816
Dan Gohman46510a72010-04-15 01:51:59 +00002817void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Mon P Wang230e4fa2008-11-21 04:25:21 +00002818 SDValue Src1 = getValue(I.getOperand(0));
2819 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002820
Chris Lattner56243b82012-01-26 02:51:13 +00002821 SmallVector<int, 8> Mask;
2822 ShuffleVectorInst::getShuffleMask(cast<Constant>(I.getOperand(2)), Mask);
2823 unsigned MaskNumElts = Mask.size();
2824
Owen Andersone50ed302009-08-10 22:56:29 +00002825 EVT VT = TLI.getValueType(I.getType());
2826 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002827 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002828
Mon P Wangc7849c22008-11-16 05:06:27 +00002829 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002830 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2831 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002832 return;
2833 }
2834
2835 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002836 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2837 // Mask is longer than the source vectors and is a multiple of the source
2838 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002839 // lengths match.
Craig Topper51578342012-01-04 09:23:09 +00002840 if (SrcNumElts*2 == MaskNumElts) {
2841 // First check for Src1 in low and Src2 in high
2842 if (isSequentialInRange(Mask, 0, SrcNumElts, 0) &&
2843 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, SrcNumElts)) {
2844 // The shuffle is concatenating two vectors together.
2845 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2846 VT, Src1, Src2));
2847 return;
2848 }
2849 // Then check for Src2 in low and Src1 in high
2850 if (isSequentialInRange(Mask, 0, SrcNumElts, SrcNumElts) &&
2851 isSequentialInRange(Mask, SrcNumElts, SrcNumElts, 0)) {
2852 // The shuffle is concatenating two vectors together.
2853 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2854 VT, Src2, Src1));
2855 return;
2856 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002857 }
2858
Mon P Wangc7849c22008-11-16 05:06:27 +00002859 // Pad both vectors with undefs to make them the same length as the mask.
2860 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002861 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2862 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002863 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002864
Nate Begeman9008ca62009-04-27 18:41:29 +00002865 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2866 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002867 MOps1[0] = Src1;
2868 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002869
2870 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2871 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002872 &MOps1[0], NumConcat);
2873 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002874 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002876
Mon P Wangaeb06d22008-11-10 04:46:22 +00002877 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002878 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002879 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002881 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 MappedOps.push_back(Idx);
2883 else
2884 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002885 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002886
Bill Wendling4533cac2010-01-28 21:51:40 +00002887 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2888 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002889 return;
2890 }
2891
Mon P Wangc7849c22008-11-16 05:06:27 +00002892 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002893 // Analyze the access pattern of the vector to see if we can extract
2894 // two subvectors and do the shuffle. The analysis is done by calculating
2895 // the range of elements the mask access on both vectors.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00002896 int MinRange[2] = { static_cast<int>(SrcNumElts+1),
2897 static_cast<int>(SrcNumElts+1)};
Mon P Wangc7849c22008-11-16 05:06:27 +00002898 int MaxRange[2] = {-1, -1};
2899
Nate Begeman5a5ca152009-04-29 05:20:52 +00002900 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002901 int Idx = Mask[i];
2902 int Input = 0;
2903 if (Idx < 0)
2904 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002905
Nate Begeman5a5ca152009-04-29 05:20:52 +00002906 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002907 Input = 1;
2908 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002909 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 if (Idx > MaxRange[Input])
2911 MaxRange[Input] = Idx;
2912 if (Idx < MinRange[Input])
2913 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002914 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002915
Mon P Wangc7849c22008-11-16 05:06:27 +00002916 // Check if the access is smaller than the vector size and can we find
2917 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002918 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2919 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002920 int StartIdx[2]; // StartIdx to extract from
2921 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002922 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002923 RangeUse[Input] = 0; // Unused
2924 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002925 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002926 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002927 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002928 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002929 RangeUse[Input] = 1; // Extract from beginning of the vector
2930 StartIdx[Input] = 0;
2931 } else {
2932 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002933 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002934 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002935 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002936 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002937 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002938 }
2939
Bill Wendling636e2582009-08-21 18:16:06 +00002940 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002941 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002942 return;
2943 }
2944 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2945 // Extract appropriate subvector and generate a vector shuffle
2946 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002947 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002948 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002949 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002950 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002951 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002952 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002953 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002954
Mon P Wangc7849c22008-11-16 05:06:27 +00002955 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002956 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002957 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002958 int Idx = Mask[i];
2959 if (Idx < 0)
2960 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002961 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002962 MappedOps.push_back(Idx - StartIdx[0]);
2963 else
2964 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002965 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002966
Bill Wendling4533cac2010-01-28 21:51:40 +00002967 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2968 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002969 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002970 }
2971 }
2972
Mon P Wangc7849c22008-11-16 05:06:27 +00002973 // We can't use either concat vectors or extract subvectors so fall back to
2974 // replacing the shuffle with extract and build vector.
2975 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002976 EVT EltVT = VT.getVectorElementType();
2977 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002978 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002979 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002981 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002982 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002983 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002984 SDValue Res;
2985
Nate Begeman5a5ca152009-04-29 05:20:52 +00002986 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002987 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2988 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002989 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002990 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2991 EltVT, Src2,
2992 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2993
2994 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002995 }
2996 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002997
Bill Wendling4533cac2010-01-28 21:51:40 +00002998 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2999 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003000}
3001
Dan Gohman46510a72010-04-15 01:51:59 +00003002void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003003 const Value *Op0 = I.getOperand(0);
3004 const Value *Op1 = I.getOperand(1);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003005 Type *AggTy = I.getType();
3006 Type *ValTy = Op1->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 bool IntoUndef = isa<UndefValue>(Op0);
3008 bool FromUndef = isa<UndefValue>(Op1);
3009
Jay Foadfc6d3a42011-07-13 10:26:04 +00003010 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003011
Owen Andersone50ed302009-08-10 22:56:29 +00003012 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003013 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00003014 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003015 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3016
3017 unsigned NumAggValues = AggValueVTs.size();
3018 unsigned NumValValues = ValValueVTs.size();
3019 SmallVector<SDValue, 4> Values(NumAggValues);
3020
3021 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003022 unsigned i = 0;
3023 // Copy the beginning value(s) from the original aggregate.
3024 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003025 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003026 SDValue(Agg.getNode(), Agg.getResNo() + i);
3027 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00003028 if (NumValValues) {
3029 SDValue Val = getValue(Op1);
3030 for (; i != LinearIndex + NumValValues; ++i)
3031 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
3032 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
3033 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003034 // Copy remaining value(s) from the original aggregate.
3035 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00003036 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003037 SDValue(Agg.getNode(), Agg.getResNo() + i);
3038
Bill Wendling4533cac2010-01-28 21:51:40 +00003039 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3040 DAG.getVTList(&AggValueVTs[0], NumAggValues),
3041 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003042}
3043
Dan Gohman46510a72010-04-15 01:51:59 +00003044void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003045 const Value *Op0 = I.getOperand(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003046 Type *AggTy = Op0->getType();
3047 Type *ValTy = I.getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003048 bool OutOfUndef = isa<UndefValue>(Op0);
3049
Jay Foadfc6d3a42011-07-13 10:26:04 +00003050 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.getIndices());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003051
Owen Andersone50ed302009-08-10 22:56:29 +00003052 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003053 ComputeValueVTs(TLI, ValTy, ValValueVTs);
3054
3055 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00003056
3057 // Ignore a extractvalue that produces an empty object
3058 if (!NumValValues) {
3059 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
3060 return;
3061 }
3062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003063 SmallVector<SDValue, 4> Values(NumValValues);
3064
3065 SDValue Agg = getValue(Op0);
3066 // Copy out the selected value(s).
3067 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
3068 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003069 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00003070 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00003071 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072
Bill Wendling4533cac2010-01-28 21:51:40 +00003073 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3074 DAG.getVTList(&ValValueVTs[0], NumValValues),
3075 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003076}
3077
Dan Gohman46510a72010-04-15 01:51:59 +00003078void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003079 SDValue N = getValue(I.getOperand(0));
Nadav Rotem1c239202012-02-28 14:13:19 +00003080 // Note that the pointer operand may be a vector of pointers. Take the scalar
3081 // element which holds a pointer.
3082 Type *Ty = I.getOperand(0)->getType()->getScalarType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003083
Dan Gohman46510a72010-04-15 01:51:59 +00003084 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003085 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00003086 const Value *Idx = *OI;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003087 if (StructType *StTy = dyn_cast<StructType>(Ty)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
3089 if (Field) {
3090 // N = N + Offset
3091 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003092 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003093 DAG.getIntPtrConstant(Offset));
3094 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003095
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003096 Ty = StTy->getElementType(Field);
3097 } else {
3098 Ty = cast<SequentialType>(Ty)->getElementType();
3099
3100 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00003101 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00003102 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003103 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00003104 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00003105 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00003106 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00003107 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00003108 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00003109 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
3110 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00003111 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00003112 else
Evan Chengb1032a82009-02-09 20:54:38 +00003113 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00003114
Dale Johannesen66978ee2009-01-31 02:22:37 +00003115 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00003116 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003117 continue;
3118 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003119
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003120 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00003121 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
3122 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003123 SDValue IdxN = getValue(Idx);
3124
3125 // If the index is smaller or larger than intptr_t, truncate or extend
3126 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00003127 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003128
3129 // If this is a multiply by a power of two, turn it into a shl
3130 // immediately. This is a very common case.
3131 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00003132 if (ElementSize.isPowerOf2()) {
3133 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00003134 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003135 N.getValueType(), IdxN,
Nadav Rotem16087692011-12-05 06:29:09 +00003136 DAG.getConstant(Amt, IdxN.getValueType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003137 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00003138 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00003139 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003140 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003141 }
3142 }
3143
Scott Michelfdc40a02009-02-17 22:15:04 +00003144 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003145 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003146 }
3147 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00003148
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003149 setValue(&I, N);
3150}
3151
Dan Gohman46510a72010-04-15 01:51:59 +00003152void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003153 // If this is a fixed sized alloca in the entry block of the function,
3154 // allocate it statically on the stack.
3155 if (FuncInfo.StaticAllocaMap.count(&I))
3156 return; // getValue will auto-populate this.
3157
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003158 Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00003159 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160 unsigned Align =
3161 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
3162 I.getAlignment());
3163
3164 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003165
Owen Andersone50ed302009-08-10 22:56:29 +00003166 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00003167 if (AllocSize.getValueType() != IntPtr)
3168 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
3169
3170 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
3171 AllocSize,
3172 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003173
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003174 // Handle alignment. If the requested alignment is less than or equal to
3175 // the stack alignment, ignore it. If the size is greater than or equal to
3176 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003177 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 if (Align <= StackAlign)
3179 Align = 0;
3180
3181 // Round the size of the allocation up to the stack alignment size
3182 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00003183 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003184 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003185 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00003186
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003187 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00003188 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003189 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003190 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
3191
3192 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00003193 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00003194 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003195 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003196 setValue(&I, DSA);
3197 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003198
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003199 // Inform the Frame Information that we have just allocated a variable-sized
3200 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003201 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003202}
3203
Dan Gohman46510a72010-04-15 01:51:59 +00003204void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003205 if (I.isAtomic())
3206 return visitAtomicLoad(I);
3207
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003208 const Value *SV = I.getOperand(0);
3209 SDValue Ptr = getValue(SV);
3210
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003211 Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003212
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003214 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Pete Cooperd752e0f2011-11-08 18:42:53 +00003215 bool isInvariant = I.getMetadata("invariant.load") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003216 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003217 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218
Owen Andersone50ed302009-08-10 22:56:29 +00003219 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003220 SmallVector<uint64_t, 4> Offsets;
3221 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3222 unsigned NumValues = ValueVTs.size();
3223 if (NumValues == 0)
3224 return;
3225
3226 SDValue Root;
3227 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003228 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003229 // Serialize volatile loads with other side effects.
3230 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003231 else if (AA->pointsToConstantMemory(
3232 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003233 // Do not serialize (non-volatile) loads of constant memory with anything.
3234 Root = DAG.getEntryNode();
3235 ConstantMemory = true;
3236 } else {
3237 // Do not serialize non-volatile loads against each other.
3238 Root = DAG.getRoot();
3239 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003240
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003241 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003242 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3243 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003244 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003245 unsigned ChainI = 0;
3246 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3247 // Serializing loads here may result in excessive register pressure, and
3248 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3249 // could recover a bit by hoisting nodes upward in the chain by recognizing
3250 // they are side-effect free or do not alias. The optimizer should really
3251 // avoid this case by converting large object/array copies to llvm.memcpy
3252 // (MaxParallelChains should always remain as failsafe).
3253 if (ChainI == MaxParallelChains) {
3254 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3255 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3256 MVT::Other, &Chains[0], ChainI);
3257 Root = Chain;
3258 ChainI = 0;
3259 }
Bill Wendling856ff412009-12-22 00:12:37 +00003260 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3261 PtrVT, Ptr,
3262 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003263 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003264 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Pete Cooperd752e0f2011-11-08 18:42:53 +00003265 isNonTemporal, isInvariant, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003266
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003267 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003268 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003269 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003270
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003271 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003272 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003273 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003274 if (isVolatile)
3275 DAG.setRoot(Chain);
3276 else
3277 PendingLoads.push_back(Chain);
3278 }
3279
Bill Wendling4533cac2010-01-28 21:51:40 +00003280 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3281 DAG.getVTList(&ValueVTs[0], NumValues),
3282 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003283}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003284
Dan Gohman46510a72010-04-15 01:51:59 +00003285void SelectionDAGBuilder::visitStore(const StoreInst &I) {
Eli Friedman327236c2011-08-24 20:50:09 +00003286 if (I.isAtomic())
3287 return visitAtomicStore(I);
3288
Dan Gohman46510a72010-04-15 01:51:59 +00003289 const Value *SrcV = I.getOperand(0);
3290 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003291
Owen Andersone50ed302009-08-10 22:56:29 +00003292 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003293 SmallVector<uint64_t, 4> Offsets;
3294 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3295 unsigned NumValues = ValueVTs.size();
3296 if (NumValues == 0)
3297 return;
3298
3299 // Get the lowered operands. Note that we do this after
3300 // checking if NumResults is zero, because with zero results
3301 // the operands won't have values in the map.
3302 SDValue Src = getValue(SrcV);
3303 SDValue Ptr = getValue(PtrV);
3304
3305 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003306 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3307 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003308 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003309 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003310 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003311 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003312 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003313
Andrew Trickde91f3c2010-11-12 17:50:46 +00003314 unsigned ChainI = 0;
3315 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3316 // See visitLoad comments.
3317 if (ChainI == MaxParallelChains) {
3318 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3319 MVT::Other, &Chains[0], ChainI);
3320 Root = Chain;
3321 ChainI = 0;
3322 }
Bill Wendling856ff412009-12-22 00:12:37 +00003323 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3324 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003325 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3326 SDValue(Src.getNode(), Src.getResNo() + i),
3327 Add, MachinePointerInfo(PtrV, Offsets[i]),
3328 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3329 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003330 }
3331
Devang Patel7e13efa2010-10-26 22:14:52 +00003332 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003333 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003334 ++SDNodeOrder;
3335 AssignOrderingToNode(StoreNode.getNode());
3336 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003337}
3338
Eli Friedman26689ac2011-08-03 21:06:02 +00003339static SDValue InsertFenceForAtomic(SDValue Chain, AtomicOrdering Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003340 SynchronizationScope Scope,
Eli Friedman26689ac2011-08-03 21:06:02 +00003341 bool Before, DebugLoc dl,
3342 SelectionDAG &DAG,
3343 const TargetLowering &TLI) {
3344 // Fence, if necessary
3345 if (Before) {
Eli Friedman069e2ed2011-08-26 02:59:24 +00003346 if (Order == AcquireRelease || Order == SequentiallyConsistent)
Eli Friedman26689ac2011-08-03 21:06:02 +00003347 Order = Release;
3348 else if (Order == Acquire || Order == Monotonic)
3349 return Chain;
3350 } else {
3351 if (Order == AcquireRelease)
3352 Order = Acquire;
3353 else if (Order == Release || Order == Monotonic)
3354 return Chain;
3355 }
3356 SDValue Ops[3];
3357 Ops[0] = Chain;
Eli Friedman327236c2011-08-24 20:50:09 +00003358 Ops[1] = DAG.getConstant(Order, TLI.getPointerTy());
3359 Ops[2] = DAG.getConstant(Scope, TLI.getPointerTy());
Eli Friedman26689ac2011-08-03 21:06:02 +00003360 return DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3);
3361}
3362
Eli Friedmanff030482011-07-28 21:48:00 +00003363void SelectionDAGBuilder::visitAtomicCmpXchg(const AtomicCmpXchgInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003364 DebugLoc dl = getCurDebugLoc();
3365 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003366 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003367
3368 SDValue InChain = getRoot();
3369
3370 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003371 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3372 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003373
Eli Friedman55ba8162011-07-29 03:05:32 +00003374 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003375 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003376 getValue(I.getCompareOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003377 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003378 getValue(I.getPointerOperand()),
3379 getValue(I.getCompareOperand()),
3380 getValue(I.getNewValOperand()),
3381 MachinePointerInfo(I.getPointerOperand()), 0 /* Alignment */,
Eli Friedman327236c2011-08-24 20:50:09 +00003382 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3383 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003384
3385 SDValue OutChain = L.getValue(1);
3386
3387 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003388 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3389 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003390
Eli Friedman55ba8162011-07-29 03:05:32 +00003391 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003392 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003393}
3394
3395void SelectionDAGBuilder::visitAtomicRMW(const AtomicRMWInst &I) {
Eli Friedman26689ac2011-08-03 21:06:02 +00003396 DebugLoc dl = getCurDebugLoc();
Eli Friedman55ba8162011-07-29 03:05:32 +00003397 ISD::NodeType NT;
3398 switch (I.getOperation()) {
David Blaikie4d6ccb52012-01-20 21:51:11 +00003399 default: llvm_unreachable("Unknown atomicrmw operation");
Eli Friedman55ba8162011-07-29 03:05:32 +00003400 case AtomicRMWInst::Xchg: NT = ISD::ATOMIC_SWAP; break;
3401 case AtomicRMWInst::Add: NT = ISD::ATOMIC_LOAD_ADD; break;
3402 case AtomicRMWInst::Sub: NT = ISD::ATOMIC_LOAD_SUB; break;
3403 case AtomicRMWInst::And: NT = ISD::ATOMIC_LOAD_AND; break;
3404 case AtomicRMWInst::Nand: NT = ISD::ATOMIC_LOAD_NAND; break;
3405 case AtomicRMWInst::Or: NT = ISD::ATOMIC_LOAD_OR; break;
3406 case AtomicRMWInst::Xor: NT = ISD::ATOMIC_LOAD_XOR; break;
3407 case AtomicRMWInst::Max: NT = ISD::ATOMIC_LOAD_MAX; break;
3408 case AtomicRMWInst::Min: NT = ISD::ATOMIC_LOAD_MIN; break;
3409 case AtomicRMWInst::UMax: NT = ISD::ATOMIC_LOAD_UMAX; break;
3410 case AtomicRMWInst::UMin: NT = ISD::ATOMIC_LOAD_UMIN; break;
3411 }
Eli Friedman26689ac2011-08-03 21:06:02 +00003412 AtomicOrdering Order = I.getOrdering();
Eli Friedman327236c2011-08-24 20:50:09 +00003413 SynchronizationScope Scope = I.getSynchScope();
Eli Friedman26689ac2011-08-03 21:06:02 +00003414
3415 SDValue InChain = getRoot();
3416
3417 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003418 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3419 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003420
Eli Friedman55ba8162011-07-29 03:05:32 +00003421 SDValue L =
Eli Friedman26689ac2011-08-03 21:06:02 +00003422 DAG.getAtomic(NT, dl,
Eli Friedman55ba8162011-07-29 03:05:32 +00003423 getValue(I.getValOperand()).getValueType().getSimpleVT(),
Eli Friedman26689ac2011-08-03 21:06:02 +00003424 InChain,
Eli Friedman55ba8162011-07-29 03:05:32 +00003425 getValue(I.getPointerOperand()),
3426 getValue(I.getValOperand()),
3427 I.getPointerOperand(), 0 /* Alignment */,
Eli Friedman26689ac2011-08-03 21:06:02 +00003428 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
Eli Friedman327236c2011-08-24 20:50:09 +00003429 Scope);
Eli Friedman26689ac2011-08-03 21:06:02 +00003430
3431 SDValue OutChain = L.getValue(1);
3432
3433 if (TLI.getInsertFencesForAtomic())
Eli Friedman327236c2011-08-24 20:50:09 +00003434 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3435 DAG, TLI);
Eli Friedman26689ac2011-08-03 21:06:02 +00003436
Eli Friedman55ba8162011-07-29 03:05:32 +00003437 setValue(&I, L);
Eli Friedman26689ac2011-08-03 21:06:02 +00003438 DAG.setRoot(OutChain);
Eli Friedmanff030482011-07-28 21:48:00 +00003439}
3440
Eli Friedman47f35132011-07-25 23:16:38 +00003441void SelectionDAGBuilder::visitFence(const FenceInst &I) {
Eli Friedman14648462011-07-27 22:21:52 +00003442 DebugLoc dl = getCurDebugLoc();
3443 SDValue Ops[3];
3444 Ops[0] = getRoot();
3445 Ops[1] = DAG.getConstant(I.getOrdering(), TLI.getPointerTy());
3446 Ops[2] = DAG.getConstant(I.getSynchScope(), TLI.getPointerTy());
3447 DAG.setRoot(DAG.getNode(ISD::ATOMIC_FENCE, dl, MVT::Other, Ops, 3));
Eli Friedman47f35132011-07-25 23:16:38 +00003448}
3449
Eli Friedman327236c2011-08-24 20:50:09 +00003450void SelectionDAGBuilder::visitAtomicLoad(const LoadInst &I) {
3451 DebugLoc dl = getCurDebugLoc();
3452 AtomicOrdering Order = I.getOrdering();
3453 SynchronizationScope Scope = I.getSynchScope();
3454
3455 SDValue InChain = getRoot();
3456
Eli Friedman327236c2011-08-24 20:50:09 +00003457 EVT VT = EVT::getEVT(I.getType());
3458
Eli Friedman596f4472011-09-13 22:19:59 +00003459 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003460 report_fatal_error("Cannot generate unaligned atomic load");
3461
Eli Friedman327236c2011-08-24 20:50:09 +00003462 SDValue L =
3463 DAG.getAtomic(ISD::ATOMIC_LOAD, dl, VT, VT, InChain,
3464 getValue(I.getPointerOperand()),
3465 I.getPointerOperand(), I.getAlignment(),
3466 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3467 Scope);
3468
3469 SDValue OutChain = L.getValue(1);
3470
3471 if (TLI.getInsertFencesForAtomic())
3472 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3473 DAG, TLI);
3474
3475 setValue(&I, L);
3476 DAG.setRoot(OutChain);
3477}
3478
3479void SelectionDAGBuilder::visitAtomicStore(const StoreInst &I) {
3480 DebugLoc dl = getCurDebugLoc();
3481
3482 AtomicOrdering Order = I.getOrdering();
3483 SynchronizationScope Scope = I.getSynchScope();
3484
3485 SDValue InChain = getRoot();
3486
Eli Friedmanfe731212011-09-13 20:50:54 +00003487 EVT VT = EVT::getEVT(I.getValueOperand()->getType());
3488
Eli Friedman596f4472011-09-13 22:19:59 +00003489 if (I.getAlignment() * 8 < VT.getSizeInBits())
Eli Friedmanfe731212011-09-13 20:50:54 +00003490 report_fatal_error("Cannot generate unaligned atomic store");
3491
Eli Friedman327236c2011-08-24 20:50:09 +00003492 if (TLI.getInsertFencesForAtomic())
3493 InChain = InsertFenceForAtomic(InChain, Order, Scope, true, dl,
3494 DAG, TLI);
3495
3496 SDValue OutChain =
Eli Friedmanfe731212011-09-13 20:50:54 +00003497 DAG.getAtomic(ISD::ATOMIC_STORE, dl, VT,
Eli Friedman327236c2011-08-24 20:50:09 +00003498 InChain,
3499 getValue(I.getPointerOperand()),
3500 getValue(I.getValueOperand()),
3501 I.getPointerOperand(), I.getAlignment(),
3502 TLI.getInsertFencesForAtomic() ? Monotonic : Order,
3503 Scope);
3504
3505 if (TLI.getInsertFencesForAtomic())
3506 OutChain = InsertFenceForAtomic(OutChain, Order, Scope, false, dl,
3507 DAG, TLI);
3508
3509 DAG.setRoot(OutChain);
3510}
3511
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003512/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3513/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003514void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003515 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003516 bool HasChain = !I.doesNotAccessMemory();
3517 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3518
3519 // Build the operand list.
3520 SmallVector<SDValue, 8> Ops;
3521 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3522 if (OnlyLoad) {
3523 // We don't need to serialize loads against other loads.
3524 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003525 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003526 Ops.push_back(getRoot());
3527 }
3528 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003529
3530 // Info is set by getTgtMemInstrinsic
3531 TargetLowering::IntrinsicInfo Info;
3532 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3533
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003534 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003535 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3536 Info.opc == ISD::INTRINSIC_W_CHAIN)
Pete Cooperbf421392012-01-16 04:08:12 +00003537 Ops.push_back(DAG.getTargetConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003538
3539 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003540 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3541 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003542 Ops.push_back(Op);
3543 }
3544
Owen Andersone50ed302009-08-10 22:56:29 +00003545 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003546 ComputeValueVTs(TLI, I.getType(), ValueVTs);
Bill Wendling856ff412009-12-22 00:12:37 +00003547
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003548 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003550
Bob Wilson8d919552009-07-31 22:41:21 +00003551 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003552
3553 // Create the node.
3554 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003555 if (IsTgtIntrinsic) {
3556 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003557 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003558 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003559 Info.memVT,
3560 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003561 Info.align, Info.vol,
3562 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003563 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003564 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003565 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003566 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003567 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003568 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003569 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003570 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003571 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003572 }
3573
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003574 if (HasChain) {
3575 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3576 if (OnlyLoad)
3577 PendingLoads.push_back(Chain);
3578 else
3579 DAG.setRoot(Chain);
3580 }
Bill Wendling856ff412009-12-22 00:12:37 +00003581
Benjamin Kramerf0127052010-01-05 13:12:22 +00003582 if (!I.getType()->isVoidTy()) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003583 if (VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003584 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003585 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003586 }
Bill Wendling856ff412009-12-22 00:12:37 +00003587
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003588 setValue(&I, Result);
Evan Cheng5aef7952012-03-22 19:29:09 +00003589 } else {
3590 // Assign order to result here. If the intrinsic does not produce a result,
3591 // it won't be mapped to a SDNode and visit() will not assign it an order
3592 // number.
3593 ++SDNodeOrder;
3594 AssignOrderingToNode(Result.getNode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003595 }
3596}
3597
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003598/// GetSignificand - Get the significand and build it into a floating-point
3599/// number with exponent of 1:
3600///
3601/// Op = (Op & 0x007fffff) | 0x3f800000;
3602///
3603/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003604static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003605GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3607 DAG.getConstant(0x007fffff, MVT::i32));
3608 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3609 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003610 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003611}
3612
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003613/// GetExponent - Get the exponent:
3614///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003615/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003616///
3617/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003618static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003619GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003620 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003621 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3622 DAG.getConstant(0x7f800000, MVT::i32));
3623 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003624 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003625 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3626 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003627 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003628}
3629
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003630/// getF32Constant - Get 32-bit floating point constant.
3631static SDValue
3632getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003633 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003634}
3635
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003636// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003637const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003638SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003639 SDValue Op1 = getValue(I.getArgOperand(0));
3640 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003641
Owen Anderson825b72b2009-08-11 20:47:22 +00003642 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003643 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003644 return 0;
3645}
Bill Wendling74c37652008-12-09 22:08:41 +00003646
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003647/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3648/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003649void
Dan Gohman46510a72010-04-15 01:51:59 +00003650SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003651 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003652 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003653
Gabor Greif0635f352010-06-25 09:38:13 +00003654 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003655 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003656 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003657
3658 // Put the exponent in the right bit position for later addition to the
3659 // final result:
3660 //
3661 // #define LOG2OFe 1.4426950f
3662 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003663 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003664 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003665 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003666
3667 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3669 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003670
3671 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003672 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003673 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003674
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003675 if (LimitFloatPrecision <= 6) {
3676 // For floating-point precision of 6:
3677 //
3678 // TwoToFractionalPartOfX =
3679 // 0.997535578f +
3680 // (0.735607626f + 0.252464424f * x) * x;
3681 //
3682 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3688 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003690 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003691
3692 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003693 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003694 TwoToFracPartOfX, IntegerPartOfX);
3695
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003696 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003697 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3698 // For floating-point precision of 12:
3699 //
3700 // TwoToFractionalPartOfX =
3701 // 0.999892986f +
3702 // (0.696457318f +
3703 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3704 //
3705 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003706 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003707 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003709 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003710 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3711 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003712 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003713 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3714 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003715 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003716 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003717
3718 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003719 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003720 TwoToFracPartOfX, IntegerPartOfX);
3721
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003722 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003723 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3724 // For floating-point precision of 18:
3725 //
3726 // TwoToFractionalPartOfX =
3727 // 0.999999982f +
3728 // (0.693148872f +
3729 // (0.240227044f +
3730 // (0.554906021e-1f +
3731 // (0.961591928e-2f +
3732 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3733 //
3734 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003736 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003737 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003738 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003739 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3740 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003741 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3743 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003744 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003745 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3746 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003747 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3749 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003750 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3752 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003753 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003754 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003756
3757 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003759 TwoToFracPartOfX, IntegerPartOfX);
3760
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003761 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003762 }
3763 } else {
3764 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003765 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003766 getValue(I.getArgOperand(0)).getValueType(),
3767 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003768 }
3769
Dale Johannesen59e577f2008-09-05 18:38:42 +00003770 setValue(&I, result);
3771}
3772
Bill Wendling39150252008-09-09 20:39:27 +00003773/// visitLog - Lower a log intrinsic. Handles the special sequences for
3774/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003775void
Dan Gohman46510a72010-04-15 01:51:59 +00003776SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003777 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003778 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003779
Gabor Greif0635f352010-06-25 09:38:13 +00003780 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003781 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003782 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003783 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003784
3785 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003786 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003788 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003789
3790 // Get the significand and build it into a floating-point number with
3791 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003792 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003793
3794 if (LimitFloatPrecision <= 6) {
3795 // For floating-point precision of 6:
3796 //
3797 // LogofMantissa =
3798 // -1.1609546f +
3799 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003800 //
Bill Wendling39150252008-09-09 20:39:27 +00003801 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003803 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003804 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003805 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3807 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003808 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003809
Scott Michelfdc40a02009-02-17 22:15:04 +00003810 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003811 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003812 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3813 // For floating-point precision of 12:
3814 //
3815 // LogOfMantissa =
3816 // -1.7417939f +
3817 // (2.8212026f +
3818 // (-1.4699568f +
3819 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3820 //
3821 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003823 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003824 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003825 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003826 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3827 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003828 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003829 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3830 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003831 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003832 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3833 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003834 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003835
Scott Michelfdc40a02009-02-17 22:15:04 +00003836 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003838 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3839 // For floating-point precision of 18:
3840 //
3841 // LogOfMantissa =
3842 // -2.1072184f +
3843 // (4.2372794f +
3844 // (-3.7029485f +
3845 // (2.2781945f +
3846 // (-0.87823314f +
3847 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3848 //
3849 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003851 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003853 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003854 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3855 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003856 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003857 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3858 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003859 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3861 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003862 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3864 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003865 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3867 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003868 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003869
Scott Michelfdc40a02009-02-17 22:15:04 +00003870 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003871 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003872 }
3873 } else {
3874 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003875 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003876 getValue(I.getArgOperand(0)).getValueType(),
3877 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003878 }
3879
Dale Johannesen59e577f2008-09-05 18:38:42 +00003880 setValue(&I, result);
3881}
3882
Bill Wendling3eb59402008-09-09 00:28:24 +00003883/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3884/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003885void
Dan Gohman46510a72010-04-15 01:51:59 +00003886SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003887 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003888 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003889
Gabor Greif0635f352010-06-25 09:38:13 +00003890 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003891 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003892 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003893 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003894
Bill Wendling39150252008-09-09 20:39:27 +00003895 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003896 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003897
Bill Wendling3eb59402008-09-09 00:28:24 +00003898 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003899 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003900 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003901
Bill Wendling3eb59402008-09-09 00:28:24 +00003902 // Different possible minimax approximations of significand in
3903 // floating-point for various degrees of accuracy over [1,2].
3904 if (LimitFloatPrecision <= 6) {
3905 // For floating-point precision of 6:
3906 //
3907 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3908 //
3909 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003910 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003911 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003912 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003913 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003914 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3915 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003916 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003917
Scott Michelfdc40a02009-02-17 22:15:04 +00003918 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003920 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3921 // For floating-point precision of 12:
3922 //
3923 // Log2ofMantissa =
3924 // -2.51285454f +
3925 // (4.07009056f +
3926 // (-2.12067489f +
3927 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003928 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003929 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003931 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003932 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003933 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003934 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3935 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003936 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003937 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3938 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003939 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003940 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3941 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003942 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003943
Scott Michelfdc40a02009-02-17 22:15:04 +00003944 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003945 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003946 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3947 // For floating-point precision of 18:
3948 //
3949 // Log2ofMantissa =
3950 // -3.0400495f +
3951 // (6.1129976f +
3952 // (-5.3420409f +
3953 // (3.2865683f +
3954 // (-1.2669343f +
3955 // (0.27515199f -
3956 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3957 //
3958 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003959 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003962 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3964 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003965 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003966 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3967 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003968 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3970 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003971 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3973 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003974 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003975 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3976 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003977 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003978
Scott Michelfdc40a02009-02-17 22:15:04 +00003979 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003981 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003982 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003983 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003984 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003985 getValue(I.getArgOperand(0)).getValueType(),
3986 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003987 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003988
Dale Johannesen59e577f2008-09-05 18:38:42 +00003989 setValue(&I, result);
3990}
3991
Bill Wendling3eb59402008-09-09 00:28:24 +00003992/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3993/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003994void
Dan Gohman46510a72010-04-15 01:51:59 +00003995SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003996 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003997 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003998
Gabor Greif0635f352010-06-25 09:38:13 +00003999 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00004000 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004001 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004002 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00004003
Bill Wendling39150252008-09-09 20:39:27 +00004004 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00004005 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004006 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004007 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00004008
4009 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00004010 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00004011 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00004012
4013 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004014 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004015 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004016 // Log10ofMantissa =
4017 // -0.50419619f +
4018 // (0.60948995f - 0.10380950f * x) * x;
4019 //
4020 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004021 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004022 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00004023 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004024 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00004025 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4026 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004027 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004028
Scott Michelfdc40a02009-02-17 22:15:04 +00004029 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004030 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004031 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4032 // For floating-point precision of 12:
4033 //
4034 // Log10ofMantissa =
4035 // -0.64831180f +
4036 // (0.91751397f +
4037 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
4038 //
4039 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004040 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004041 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00004042 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004043 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004044 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4045 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004046 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00004047 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4048 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004049 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00004050
Scott Michelfdc40a02009-02-17 22:15:04 +00004051 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004052 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004053 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004054 // For floating-point precision of 18:
4055 //
4056 // Log10ofMantissa =
4057 // -0.84299375f +
4058 // (1.5327582f +
4059 // (-1.0688956f +
4060 // (0.49102474f +
4061 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
4062 //
4063 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004064 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004065 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00004066 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004067 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00004068 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
4069 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004070 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00004071 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4072 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004073 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00004074 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4075 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004076 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00004077 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4078 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004079 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00004080
Scott Michelfdc40a02009-02-17 22:15:04 +00004081 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00004083 }
Dale Johannesen852680a2008-09-05 21:27:19 +00004084 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004085 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004086 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004087 getValue(I.getArgOperand(0)).getValueType(),
4088 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00004089 }
Bill Wendling3eb59402008-09-09 00:28:24 +00004090
Dale Johannesen59e577f2008-09-05 18:38:42 +00004091 setValue(&I, result);
4092}
4093
Bill Wendlinge10c8142008-09-09 22:39:21 +00004094/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
4095/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00004096void
Dan Gohman46510a72010-04-15 01:51:59 +00004097SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00004098 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00004099 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00004100
Gabor Greif0635f352010-06-25 09:38:13 +00004101 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00004102 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004103 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004104
Owen Anderson825b72b2009-08-11 20:47:22 +00004105 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004106
4107 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004108 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4109 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004110
4111 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004112 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004113 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00004114
4115 if (LimitFloatPrecision <= 6) {
4116 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004117 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00004118 // TwoToFractionalPartOfX =
4119 // 0.997535578f +
4120 // (0.735607626f + 0.252464424f * x) * x;
4121 //
4122 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004124 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004125 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004126 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004127 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4128 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004129 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004130 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004131 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004132 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004133
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004134 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004135 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004136 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4137 // For floating-point precision of 12:
4138 //
4139 // TwoToFractionalPartOfX =
4140 // 0.999892986f +
4141 // (0.696457318f +
4142 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4143 //
4144 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004146 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004147 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004148 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004149 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4150 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004151 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004152 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4153 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004154 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004155 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004156 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004157 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004158
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004159 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004160 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004161 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4162 // For floating-point precision of 18:
4163 //
4164 // TwoToFractionalPartOfX =
4165 // 0.999999982f +
4166 // (0.693148872f +
4167 // (0.240227044f +
4168 // (0.554906021e-1f +
4169 // (0.961591928e-2f +
4170 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4171 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004172 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004173 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004174 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004175 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004176 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4177 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004178 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4180 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004181 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4183 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004184 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4186 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004187 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4189 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004190 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004191 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004192 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004193 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004194
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004195 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00004197 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00004198 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00004199 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004200 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004201 getValue(I.getArgOperand(0)).getValueType(),
4202 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00004203 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00004204
Dale Johannesen601d3c02008-09-05 01:48:15 +00004205 setValue(&I, result);
4206}
4207
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004208/// visitPow - Lower a pow intrinsic. Handles the special sequences for
4209/// limited-precision mode with x == 10.0f.
4210void
Dan Gohman46510a72010-04-15 01:51:59 +00004211SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004212 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00004213 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00004214 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004215 bool IsExp10 = false;
4216
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004218 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004219 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
4220 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
4221 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
4222 APFloat Ten(10.0f);
4223 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
4224 }
4225 }
4226 }
4227
4228 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00004229 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004230
4231 // Put the exponent in the right bit position for later addition to the
4232 // final result:
4233 //
4234 // #define LOG2OF10 3.3219281f
4235 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00004236 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004237 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00004238 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004239
4240 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
4242 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004243
4244 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00004246 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004247
4248 if (LimitFloatPrecision <= 6) {
4249 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004250 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004251 // twoToFractionalPartOfX =
4252 // 0.997535578f +
4253 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004254 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004255 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004256 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004257 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004259 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4261 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004262 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004263 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004264 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004265 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004266
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004267 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004268 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004269 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
4270 // For floating-point precision of 12:
4271 //
4272 // TwoToFractionalPartOfX =
4273 // 0.999892986f +
4274 // (0.696457318f +
4275 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
4276 //
4277 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004278 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004279 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004280 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004281 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00004282 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4283 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004284 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00004285 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4286 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004287 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004288 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004289 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004290 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004291
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004292 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004293 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004294 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
4295 // For floating-point precision of 18:
4296 //
4297 // TwoToFractionalPartOfX =
4298 // 0.999999982f +
4299 // (0.693148872f +
4300 // (0.240227044f +
4301 // (0.554906021e-1f +
4302 // (0.961591928e-2f +
4303 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
4304 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00004305 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004306 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00004307 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004308 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
4310 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004311 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
4313 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004314 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
4316 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004317 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
4319 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004320 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00004321 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
4322 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00004323 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004324 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004325 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004327
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004328 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004330 }
4331 } else {
4332 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004333 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004334 getValue(I.getArgOperand(0)).getValueType(),
4335 getValue(I.getArgOperand(0)),
4336 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004337 }
4338
4339 setValue(&I, result);
4340}
4341
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004342
4343/// ExpandPowI - Expand a llvm.powi intrinsic.
4344static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
4345 SelectionDAG &DAG) {
4346 // If RHS is a constant, we can expand this out to a multiplication tree,
4347 // otherwise we end up lowering to a call to __powidf2 (for example). When
4348 // optimizing for size, we only want to do this if the expansion would produce
4349 // a small number of multiplies, otherwise we do the full expansion.
4350 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
4351 // Get the exponent as a positive value.
4352 unsigned Val = RHSC->getSExtValue();
4353 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004354
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004355 // powi(x, 0) -> 1.0
4356 if (Val == 0)
4357 return DAG.getConstantFP(1.0, LHS.getValueType());
4358
Dan Gohmanae541aa2010-04-15 04:33:49 +00004359 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004360 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4361 // If optimizing for size, don't insert too many multiplies. This
4362 // inserts up to 5 multiplies.
4363 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4364 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004365 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004366 // powi(x,15) generates one more multiply than it should), but this has
4367 // the benefit of being both really simple and much better than a libcall.
4368 SDValue Res; // Logically starts equal to 1.0
4369 SDValue CurSquare = LHS;
4370 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004371 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004372 if (Res.getNode())
4373 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4374 else
4375 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004376 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004377
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004378 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4379 CurSquare, CurSquare);
4380 Val >>= 1;
4381 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004382
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004383 // If the original was negative, invert the result, producing 1/(x*x*x).
4384 if (RHSC->getSExtValue() < 0)
4385 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4386 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4387 return Res;
4388 }
4389 }
4390
4391 // Otherwise, expand to a libcall.
4392 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4393}
4394
Devang Patel227dfdb2011-05-16 21:24:05 +00004395// getTruncatedArgReg - Find underlying register used for an truncated
4396// argument.
4397static unsigned getTruncatedArgReg(const SDValue &N) {
4398 if (N.getOpcode() != ISD::TRUNCATE)
4399 return 0;
4400
4401 const SDValue &Ext = N.getOperand(0);
4402 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4403 const SDValue &CFR = Ext.getOperand(0);
4404 if (CFR.getOpcode() == ISD::CopyFromReg)
4405 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4406 else
4407 if (CFR.getOpcode() == ISD::TRUNCATE)
4408 return getTruncatedArgReg(CFR);
4409 }
4410 return 0;
4411}
4412
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004413/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4414/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4415/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004416bool
Devang Patel78a06e52010-08-25 20:39:26 +00004417SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004418 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004419 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004420 const Argument *Arg = dyn_cast<Argument>(V);
4421 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004422 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004423
Devang Patel719f6a92010-04-29 20:40:36 +00004424 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004425 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4426 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4427
Devang Patela83ce982010-04-29 18:50:36 +00004428 // Ignore inlined function arguments here.
4429 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004430 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004431 return false;
4432
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004433 unsigned Reg = 0;
Devang Patel9aee3352011-09-08 22:59:09 +00004434 // Some arguments' frame index is recorded during argument lowering.
4435 Offset = FuncInfo.getArgumentFrameIndex(Arg);
4436 if (Offset)
4437 Reg = TRI->getFrameRegister(MF);
Devang Patel0b48ead2010-08-31 22:22:42 +00004438
Devang Patel9aee3352011-09-08 22:59:09 +00004439 if (!Reg && N.getNode()) {
Devang Patel227dfdb2011-05-16 21:24:05 +00004440 if (N.getOpcode() == ISD::CopyFromReg)
4441 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4442 else
4443 Reg = getTruncatedArgReg(N);
4444 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004445 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4446 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4447 if (PR)
4448 Reg = PR;
4449 }
4450 }
4451
Evan Chenga36acad2010-04-29 06:33:38 +00004452 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004453 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004454 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004455 if (VMI != FuncInfo.ValueMap.end())
4456 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004457 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004458
Devang Patel8bc9ef72010-11-02 17:19:03 +00004459 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004460 // Check if frame index is available.
4461 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004462 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004463 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4464 Reg = TRI->getFrameRegister(MF);
4465 Offset = FINode->getIndex();
4466 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004467 }
4468
4469 if (!Reg)
4470 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004471
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004472 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4473 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004474 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004475 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004476 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004477}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004478
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004479// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004480#if defined(_MSC_VER) && defined(setjmp) && \
4481 !defined(setjmp_undefined_for_msvc)
4482# pragma push_macro("setjmp")
4483# undef setjmp
4484# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004485#endif
4486
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004487/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4488/// we want to emit this as a call to a named external function, return the name
4489/// otherwise lower it and return null.
4490const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004491SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004492 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004493 SDValue Res;
4494
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004495 switch (Intrinsic) {
4496 default:
4497 // By default, turn this into a target intrinsic node.
4498 visitTargetIntrinsic(I, Intrinsic);
4499 return 0;
4500 case Intrinsic::vastart: visitVAStart(I); return 0;
4501 case Intrinsic::vaend: visitVAEnd(I); return 0;
4502 case Intrinsic::vacopy: visitVACopy(I); return 0;
4503 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004504 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004505 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004506 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004507 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004508 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004509 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004510 return 0;
4511 case Intrinsic::setjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004512 return &"_setjmp"[!TLI.usesUnderscoreSetJmp()];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004513 case Intrinsic::longjmp:
Bill Wendlingc27facc2012-03-05 19:29:36 +00004514 return &"_longjmp"[!TLI.usesUnderscoreLongJmp()];
Chris Lattner824b9582008-11-21 16:42:48 +00004515 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004516 // Assert for address < 256 since we support only user defined address
4517 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004518 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004519 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004520 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004521 < 256 &&
4522 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004523 SDValue Op1 = getValue(I.getArgOperand(0));
4524 SDValue Op2 = getValue(I.getArgOperand(1));
4525 SDValue Op3 = getValue(I.getArgOperand(2));
4526 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4527 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004528 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004529 MachinePointerInfo(I.getArgOperand(0)),
4530 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004531 return 0;
4532 }
Chris Lattner824b9582008-11-21 16:42:48 +00004533 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004534 // Assert for address < 256 since we support only user defined address
4535 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004536 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004537 < 256 &&
4538 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004539 SDValue Op1 = getValue(I.getArgOperand(0));
4540 SDValue Op2 = getValue(I.getArgOperand(1));
4541 SDValue Op3 = getValue(I.getArgOperand(2));
4542 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4543 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004544 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004545 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004546 return 0;
4547 }
Chris Lattner824b9582008-11-21 16:42:48 +00004548 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004549 // Assert for address < 256 since we support only user defined address
4550 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004551 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004552 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004553 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004554 < 256 &&
4555 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004556 SDValue Op1 = getValue(I.getArgOperand(0));
4557 SDValue Op2 = getValue(I.getArgOperand(1));
4558 SDValue Op3 = getValue(I.getArgOperand(2));
4559 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4560 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004561 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004562 MachinePointerInfo(I.getArgOperand(0)),
4563 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004564 return 0;
4565 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004566 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004567 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004568 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004569 const Value *Address = DI.getAddress();
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004570 if (!Address || !DIVariable(Variable).Verify()) {
4571 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004572 return 0;
Eric Christopher8f2a88d2012-03-15 21:33:41 +00004573 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004574
4575 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4576 // but do not always have a corresponding SDNode built. The SDNodeOrder
4577 // absolute, but not relative, values are different depending on whether
4578 // debug info exists.
4579 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004580
4581 // Check if address has undef value.
4582 if (isa<UndefValue>(Address) ||
4583 (Address->use_empty() && !isa<Argument>(Address))) {
Eric Christopher24413672012-02-23 03:39:39 +00004584 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel3f74a112010-09-02 21:29:42 +00004585 return 0;
4586 }
4587
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004588 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004589 if (!N.getNode() && isa<Argument>(Address))
4590 // Check unused arguments map.
4591 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004592 SDDbgValue *SDV;
4593 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004594 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4595 Address = BCI->getOperand(0);
Eric Christopher178606d2012-02-24 01:59:08 +00004596 // Parameters are handled specially.
4597 bool isParameter =
4598 (DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable ||
4599 isa<Argument>(Address));
4600
Devang Patel8e741ed2010-09-02 21:02:27 +00004601 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4602
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004603 if (isParameter && !AI) {
4604 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4605 if (FINode)
4606 // Byval parameter. We have a frame index at this point.
4607 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4608 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004609 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004610 // Address is an argument, so try to emit its dbg value using
4611 // virtual register info from the FuncInfo.ValueMap.
4612 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004613 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004614 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004615 } else if (AI)
4616 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4617 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004618 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004619 // Can't do anything with other non-AI cases yet.
Eric Christopher24413672012-02-23 03:39:39 +00004620 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Eric Christopher178606d2012-02-24 01:59:08 +00004621 DEBUG(dbgs() << "non-AllocaInst issue for Address: \n\t");
4622 DEBUG(Address->dump());
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004623 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004624 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004625 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4626 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004627 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004628 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004629 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004630 // If variable is pinned by a alloca in dominating bb then
4631 // use StaticAllocaMap.
4632 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004633 if (AI->getParent() != DI.getParent()) {
4634 DenseMap<const AllocaInst*, int>::iterator SI =
4635 FuncInfo.StaticAllocaMap.find(AI);
4636 if (SI != FuncInfo.StaticAllocaMap.end()) {
4637 SDV = DAG.getDbgValue(Variable, SI->second,
4638 0, dl, SDNodeOrder);
4639 DAG.AddDbgValue(SDV, 0, false);
4640 return 0;
4641 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004642 }
4643 }
Eric Christopher0822e012012-02-23 03:39:43 +00004644 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Devang Patel6cd467b2010-08-26 22:53:27 +00004645 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004646 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004647 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004648 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004649 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004650 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004651 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004652 return 0;
4653
4654 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004655 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004656 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004657 if (!V)
4658 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004659
4660 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4661 // but do not always have a corresponding SDNode built. The SDNodeOrder
4662 // absolute, but not relative, values are different depending on whether
4663 // debug info exists.
4664 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004665 SDDbgValue *SDV;
Devang Patel57871242011-08-03 23:13:55 +00004666 if (isa<ConstantInt>(V) || isa<ConstantFP>(V) || isa<UndefValue>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004667 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4668 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004669 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004670 // Do not use getValue() in here; we don't want to generate code at
4671 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004672 SDValue N = NodeMap[V];
4673 if (!N.getNode() && isa<Argument>(V))
4674 // Check unused arguments map.
4675 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004676 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004677 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004678 SDV = DAG.getDbgValue(Variable, N.getNode(),
4679 N.getResNo(), Offset, dl, SDNodeOrder);
4680 DAG.AddDbgValue(SDV, N.getNode(), false);
4681 }
Devang Patela778f5c2011-02-18 22:43:42 +00004682 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004683 // Do not call getValue(V) yet, as we don't want to generate code.
4684 // Remember it for later.
4685 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4686 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004687 } else {
Devang Patel00190342010-03-15 19:15:44 +00004688 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004689 // data available is an unreferenced parameter.
Eric Christopher0822e012012-02-23 03:39:43 +00004690 DEBUG(dbgs() << "Dropping debug info for " << DI << "\n");
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004691 }
Devang Patel00190342010-03-15 19:15:44 +00004692 }
4693
4694 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004695 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004696 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004697 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004698 // Don't handle byval struct arguments or VLAs, for example.
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004699 if (!AI) {
4700 DEBUG(dbgs() << "Dropping debug location info for:\n\t" << DI << "\n");
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004701 return 0;
Eric Christopher7e1e18f2012-03-26 06:10:32 +00004702 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004703 DenseMap<const AllocaInst*, int>::iterator SI =
4704 FuncInfo.StaticAllocaMap.find(AI);
4705 if (SI == FuncInfo.StaticAllocaMap.end())
4706 return 0; // VLAs.
4707 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004708
Chris Lattner512063d2010-04-05 06:19:28 +00004709 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4710 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4711 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004712 return 0;
4713 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004715 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004716 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004717 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004718 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4719 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004720 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004721 return 0;
4722 }
4723
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004724 case Intrinsic::eh_return_i32:
4725 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004726 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4727 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4728 MVT::Other,
4729 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004730 getValue(I.getArgOperand(0)),
4731 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004733 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004734 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004735 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004736 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004737 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004738 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004739 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004740 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004741 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004742 TLI.getPointerTy()),
4743 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004744 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004745 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004746 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004747 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4748 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004749 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004751 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004752 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004753 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004754 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004755 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004756
Chris Lattner512063d2010-04-05 06:19:28 +00004757 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004758 return 0;
4759 }
Bill Wendling6ef94172011-09-28 03:36:43 +00004760 case Intrinsic::eh_sjlj_functioncontext: {
4761 // Get and store the index of the function context.
4762 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bill Wendlingadbf7b22011-09-28 03:52:41 +00004763 AllocaInst *FnCtx =
4764 cast<AllocaInst>(I.getArgOperand(0)->stripPointerCasts());
Bill Wendling6ef94172011-09-28 03:36:43 +00004765 int FI = FuncInfo.StaticAllocaMap[FnCtx];
4766 MFI->setFunctionContextIndex(FI);
4767 return 0;
4768 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004769 case Intrinsic::eh_sjlj_setjmp: {
Bill Wendlingce370cf2011-10-07 21:25:38 +00004770 SDValue Ops[2];
4771 Ops[0] = getRoot();
4772 Ops[1] = getValue(I.getArgOperand(0));
4773 SDValue Op = DAG.getNode(ISD::EH_SJLJ_SETJMP, dl,
4774 DAG.getVTList(MVT::i32, MVT::Other),
4775 Ops, 2);
4776 setValue(&I, Op.getValue(0));
4777 DAG.setRoot(Op.getValue(1));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004778 return 0;
4779 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004780 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004781 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004782 getRoot(), getValue(I.getArgOperand(0))));
4783 return 0;
4784 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004785
Dale Johannesen0488fb62010-09-30 23:57:10 +00004786 case Intrinsic::x86_mmx_pslli_w:
4787 case Intrinsic::x86_mmx_pslli_d:
4788 case Intrinsic::x86_mmx_pslli_q:
4789 case Intrinsic::x86_mmx_psrli_w:
4790 case Intrinsic::x86_mmx_psrli_d:
4791 case Intrinsic::x86_mmx_psrli_q:
4792 case Intrinsic::x86_mmx_psrai_w:
4793 case Intrinsic::x86_mmx_psrai_d: {
4794 SDValue ShAmt = getValue(I.getArgOperand(1));
4795 if (isa<ConstantSDNode>(ShAmt)) {
4796 visitTargetIntrinsic(I, Intrinsic);
4797 return 0;
4798 }
4799 unsigned NewIntrinsic = 0;
4800 EVT ShAmtVT = MVT::v2i32;
4801 switch (Intrinsic) {
4802 case Intrinsic::x86_mmx_pslli_w:
4803 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4804 break;
4805 case Intrinsic::x86_mmx_pslli_d:
4806 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4807 break;
4808 case Intrinsic::x86_mmx_pslli_q:
4809 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4810 break;
4811 case Intrinsic::x86_mmx_psrli_w:
4812 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4813 break;
4814 case Intrinsic::x86_mmx_psrli_d:
4815 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4816 break;
4817 case Intrinsic::x86_mmx_psrli_q:
4818 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4819 break;
4820 case Intrinsic::x86_mmx_psrai_w:
4821 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4822 break;
4823 case Intrinsic::x86_mmx_psrai_d:
4824 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4825 break;
4826 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4827 }
4828
4829 // The vector shift intrinsics with scalars uses 32b shift amounts but
4830 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4831 // to be zero.
4832 // We must do this early because v2i32 is not a legal type.
4833 DebugLoc dl = getCurDebugLoc();
4834 SDValue ShOps[2];
4835 ShOps[0] = ShAmt;
4836 ShOps[1] = DAG.getConstant(0, MVT::i32);
4837 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4838 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004839 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004840 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4841 DAG.getConstant(NewIntrinsic, MVT::i32),
4842 getValue(I.getArgOperand(0)), ShAmt);
4843 setValue(&I, Res);
4844 return 0;
4845 }
Pete Cooperd18134f2012-02-24 03:51:49 +00004846 case Intrinsic::x86_avx_vinsertf128_pd_256:
4847 case Intrinsic::x86_avx_vinsertf128_ps_256:
4848 case Intrinsic::x86_avx_vinsertf128_si_256: {
4849 DebugLoc dl = getCurDebugLoc();
4850 EVT DestVT = TLI.getValueType(I.getType());
4851 EVT ElVT = TLI.getValueType(I.getArgOperand(1)->getType());
4852 uint64_t Idx = (cast<ConstantInt>(I.getArgOperand(2))->getZExtValue() & 1) *
4853 ElVT.getVectorNumElements();
4854 Res = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, DestVT,
4855 getValue(I.getArgOperand(0)),
4856 getValue(I.getArgOperand(1)),
4857 DAG.getConstant(Idx, MVT::i32));
4858 setValue(&I, Res);
4859 return 0;
4860 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004861 case Intrinsic::convertff:
4862 case Intrinsic::convertfsi:
4863 case Intrinsic::convertfui:
4864 case Intrinsic::convertsif:
4865 case Intrinsic::convertuif:
4866 case Intrinsic::convertss:
4867 case Intrinsic::convertsu:
4868 case Intrinsic::convertus:
4869 case Intrinsic::convertuu: {
4870 ISD::CvtCode Code = ISD::CVT_INVALID;
4871 switch (Intrinsic) {
4872 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4873 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4874 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4875 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4876 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4877 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4878 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4879 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4880 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4881 }
Owen Andersone50ed302009-08-10 22:56:29 +00004882 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004883 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004884 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4885 DAG.getValueType(DestVT),
4886 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004887 getValue(I.getArgOperand(1)),
4888 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004889 Code);
4890 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004891 return 0;
4892 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004893 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004894 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004895 getValue(I.getArgOperand(0)).getValueType(),
4896 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004897 return 0;
4898 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004899 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4900 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004901 return 0;
4902 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004903 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004904 getValue(I.getArgOperand(0)).getValueType(),
4905 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004906 return 0;
4907 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004908 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004909 getValue(I.getArgOperand(0)).getValueType(),
4910 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004912 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004913 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004914 return 0;
4915 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004916 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004917 return 0;
4918 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004919 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004920 return 0;
4921 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004922 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004923 return 0;
4924 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004925 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004926 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004927 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004928 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004929 return 0;
Cameron Zwarich33390842011-07-08 21:39:21 +00004930 case Intrinsic::fma:
4931 setValue(&I, DAG.getNode(ISD::FMA, dl,
4932 getValue(I.getArgOperand(0)).getValueType(),
4933 getValue(I.getArgOperand(0)),
4934 getValue(I.getArgOperand(1)),
4935 getValue(I.getArgOperand(2))));
4936 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004937 case Intrinsic::convert_to_fp16:
4938 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004939 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004940 return 0;
4941 case Intrinsic::convert_from_fp16:
4942 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004943 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004944 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004945 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004946 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004947 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004948 return 0;
4949 }
4950 case Intrinsic::readcyclecounter: {
4951 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004952 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4953 DAG.getVTList(MVT::i64, MVT::Other),
4954 &Op, 1);
4955 setValue(&I, Res);
4956 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004957 return 0;
4958 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004959 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004960 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004961 getValue(I.getArgOperand(0)).getValueType(),
4962 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004963 return 0;
4964 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004965 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004966 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004967 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004968 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTTZ : ISD::CTTZ_ZERO_UNDEF,
4969 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004970 return 0;
4971 }
4972 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004973 SDValue Arg = getValue(I.getArgOperand(0));
Chandler Carruth63974b22011-12-13 01:56:10 +00004974 ConstantInt *CI = cast<ConstantInt>(I.getArgOperand(1));
Owen Andersone50ed302009-08-10 22:56:29 +00004975 EVT Ty = Arg.getValueType();
Chandler Carruth63974b22011-12-13 01:56:10 +00004976 setValue(&I, DAG.getNode(CI->isZero() ? ISD::CTLZ : ISD::CTLZ_ZERO_UNDEF,
4977 dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004978 return 0;
4979 }
4980 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004981 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004982 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004983 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004984 return 0;
4985 }
4986 case Intrinsic::stacksave: {
4987 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004988 Res = DAG.getNode(ISD::STACKSAVE, dl,
4989 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4990 setValue(&I, Res);
4991 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004992 return 0;
4993 }
4994 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004995 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004996 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004997 return 0;
4998 }
Bill Wendling57344502008-11-18 11:01:33 +00004999 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00005000 // Emit code into the DAG to store the stack guard onto the stack.
5001 MachineFunction &MF = DAG.getMachineFunction();
5002 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00005003 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00005004
Gabor Greif0635f352010-06-25 09:38:13 +00005005 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
5006 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00005007
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00005008 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00005009 MFI->setStackProtectorIndex(FI);
5010
5011 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
5012
5013 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005014 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00005015 MachinePointerInfo::getFixedStack(FI),
5016 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005017 setValue(&I, Res);
5018 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00005019 return 0;
5020 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00005021 case Intrinsic::objectsize: {
5022 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00005023 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00005024
5025 assert(CI && "Non-constant type in __builtin_object_size?");
5026
Gabor Greif0635f352010-06-25 09:38:13 +00005027 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00005028 EVT Ty = Arg.getValueType();
5029
Dan Gohmane368b462010-06-18 14:22:04 +00005030 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005031 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005032 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005033 Res = DAG.getConstant(0, Ty);
5034
5035 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00005036 return 0;
5037 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005038 case Intrinsic::var_annotation:
5039 // Discard annotate attributes
5040 return 0;
5041
5042 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00005043 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005044
5045 SDValue Ops[6];
5046 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005047 Ops[1] = getValue(I.getArgOperand(0));
5048 Ops[2] = getValue(I.getArgOperand(1));
5049 Ops[3] = getValue(I.getArgOperand(2));
5050 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005051 Ops[5] = DAG.getSrcValue(F);
5052
Duncan Sands4a544a72011-09-06 13:37:06 +00005053 Res = DAG.getNode(ISD::INIT_TRAMPOLINE, dl, MVT::Other, Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005054
Duncan Sands4a544a72011-09-06 13:37:06 +00005055 DAG.setRoot(Res);
5056 return 0;
5057 }
5058 case Intrinsic::adjust_trampoline: {
5059 setValue(&I, DAG.getNode(ISD::ADJUST_TRAMPOLINE, dl,
5060 TLI.getPointerTy(),
5061 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005062 return 0;
5063 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005064 case Intrinsic::gcroot:
5065 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00005066 const Value *Alloca = I.getArgOperand(0);
5067 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005069 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
5070 GFI->addStackRoot(FI->getIndex(), TypeMap);
5071 }
5072 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005073 case Intrinsic::gcread:
5074 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00005075 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Bill Wendlingd0283fa2009-12-22 00:40:51 +00005076 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00005077 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005078 return 0;
Jakub Staszak9da99342011-07-06 18:22:43 +00005079
5080 case Intrinsic::expect: {
5081 // Just replace __builtin_expect(exp, c) with EXP.
5082 setValue(&I, getValue(I.getArgOperand(0)));
5083 return 0;
5084 }
5085
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005086 case Intrinsic::trap: {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005087 StringRef TrapFuncName = TM.Options.getTrapFunctionName();
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005088 if (TrapFuncName.empty()) {
5089 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
5090 return 0;
5091 }
5092 TargetLowering::ArgListTy Args;
5093 std::pair<SDValue, SDValue> Result =
5094 TLI.LowerCallTo(getRoot(), I.getType(),
5095 false, false, false, false, 0, CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005096 /*isTailCall=*/false,
5097 /*doesNotRet=*/false, /*isReturnValueUsed=*/true,
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005098 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
5099 Args, DAG, getCurDebugLoc());
5100 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005101 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00005102 }
Bill Wendlingef375462008-11-21 02:38:44 +00005103 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00005104 return implVisitAluOverflow(I, ISD::UADDO);
5105 case Intrinsic::sadd_with_overflow:
5106 return implVisitAluOverflow(I, ISD::SADDO);
5107 case Intrinsic::usub_with_overflow:
5108 return implVisitAluOverflow(I, ISD::USUBO);
5109 case Intrinsic::ssub_with_overflow:
5110 return implVisitAluOverflow(I, ISD::SSUBO);
5111 case Intrinsic::umul_with_overflow:
5112 return implVisitAluOverflow(I, ISD::UMULO);
5113 case Intrinsic::smul_with_overflow:
5114 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00005115
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005116 case Intrinsic::prefetch: {
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005117 SDValue Ops[5];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005118 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005119 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00005120 Ops[1] = getValue(I.getArgOperand(0));
5121 Ops[2] = getValue(I.getArgOperand(1));
5122 Ops[3] = getValue(I.getArgOperand(2));
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005123 Ops[4] = getValue(I.getArgOperand(3));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005124 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
5125 DAG.getVTList(MVT::Other),
Bruno Cardoso Lopes9a767332011-06-14 04:58:37 +00005126 &Ops[0], 5,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00005127 EVT::getIntegerVT(*Context, 8),
5128 MachinePointerInfo(I.getArgOperand(0)),
5129 0, /* align */
5130 false, /* volatile */
5131 rw==0, /* read */
5132 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005133 return 0;
5134 }
Duncan Sandsf07c9492009-11-10 09:08:09 +00005135
5136 case Intrinsic::invariant_start:
5137 case Intrinsic::lifetime_start:
5138 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00005139 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00005140 return 0;
5141 case Intrinsic::invariant_end:
5142 case Intrinsic::lifetime_end:
5143 // Discard region information.
5144 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005145 }
5146}
5147
Dan Gohman46510a72010-04-15 01:51:59 +00005148void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00005149 bool isTailCall,
5150 MachineBasicBlock *LandingPad) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005151 PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
5152 FunctionType *FTy = cast<FunctionType>(PT->getElementType());
5153 Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00005154 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00005155 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005156
5157 TargetLowering::ArgListTy Args;
5158 TargetLowering::ArgListEntry Entry;
5159 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005160
5161 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00005162 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005163 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00005164 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
5165 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005166
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005167 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Eric Christopher471e4222011-06-08 23:55:35 +00005168 DAG.getMachineFunction(),
5169 FTy->isVarArg(), Outs,
5170 FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005171
5172 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00005173 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005174
5175 if (!CanLowerReturn) {
5176 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
5177 FTy->getReturnType());
5178 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
5179 FTy->getReturnType());
5180 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00005181 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005182 Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005183
Chris Lattnerecf42c42010-09-21 16:36:31 +00005184 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005185 Entry.Node = DemoteStackSlot;
5186 Entry.Ty = StackSlotPtrType;
5187 Entry.isSExt = false;
5188 Entry.isZExt = false;
5189 Entry.isInReg = false;
5190 Entry.isSRet = true;
5191 Entry.isNest = false;
5192 Entry.isByVal = false;
5193 Entry.Alignment = Align;
5194 Args.push_back(Entry);
5195 RetTy = Type::getVoidTy(FTy->getContext());
5196 }
5197
Dan Gohman46510a72010-04-15 01:51:59 +00005198 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005199 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00005200 const Value *V = *i;
5201
5202 // Skip empty types
5203 if (V->getType()->isEmptyTy())
5204 continue;
5205
5206 SDValue ArgNode = getValue(V);
5207 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005208
5209 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00005210 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
5211 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
5212 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
5213 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
5214 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
5215 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005216 Entry.Alignment = CS.getParamAlignment(attrInd);
5217 Args.push_back(Entry);
5218 }
5219
Chris Lattner512063d2010-04-05 06:19:28 +00005220 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005221 // Insert a label before the invoke call to mark the try range. This can be
5222 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005223 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00005224
Jim Grosbachca752c92010-01-28 01:45:32 +00005225 // For SjLj, keep track of which landing pads go with which invokes
5226 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00005227 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00005228 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00005229 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Bill Wendling30e67402011-10-05 22:24:35 +00005230 LPadToCallSiteMap[LandingPad].push_back(CallSiteIndex);
Bill Wendlinga8512ed2011-10-04 22:00:35 +00005231
Jim Grosbachca752c92010-01-28 01:45:32 +00005232 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00005233 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00005234 }
5235
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005236 // Both PendingLoads and PendingExports must be flushed here;
5237 // this call might not return.
5238 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00005239 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005240 }
5241
Dan Gohman98ca4f22009-08-05 01:29:28 +00005242 // Check if target-independent constraints permit a tail call here.
5243 // Target-dependent constraints are checked within TLI.LowerCallTo.
5244 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00005245 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00005246 isTailCall = false;
5247
Dan Gohmanbadcda42010-08-28 00:51:03 +00005248 // If there's a possibility that fast-isel has already selected some amount
5249 // of the current basic block, don't emit a tail call.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00005250 if (isTailCall && TM.Options.EnableFastISel)
Dan Gohmanbadcda42010-08-28 00:51:03 +00005251 isTailCall = false;
5252
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005253 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005254 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00005255 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005256 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00005257 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00005258 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005259 isTailCall,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00005260 CS.doesNotReturn(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00005261 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00005262 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00005263 assert((isTailCall || Result.second.getNode()) &&
5264 "Non-null chain expected with non-tail call!");
5265 assert((Result.second.getNode() || !Result.first.getNode()) &&
5266 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00005267 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005268 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00005269 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005270 // The instruction result is the result of loading from the
5271 // hidden sret parameter.
5272 SmallVector<EVT, 1> PVTs;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005273 Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005274
5275 ComputeValueVTs(TLI, PtrRetTy, PVTs);
5276 assert(PVTs.size() == 1 && "Pointers should fit in one register");
5277 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00005278 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005279 SmallVector<SDValue, 4> Values(NumValues);
5280 SmallVector<SDValue, 4> Chains(NumValues);
5281
5282 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00005283 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
5284 DemoteStackSlot,
5285 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00005286 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005287 Add,
5288 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005289 false, false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005290 Values[i] = L;
5291 Chains[i] = L.getValue(1);
5292 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005293
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005294 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
5295 MVT::Other, &Chains[0], NumValues);
5296 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005297
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005298 // Collect the legal value parts into potentially illegal values
5299 // that correspond to the original function's return values.
5300 SmallVector<EVT, 4> RetTys;
5301 RetTy = FTy->getReturnType();
5302 ComputeValueVTs(TLI, RetTy, RetTys);
5303 ISD::NodeType AssertOp = ISD::DELETED_NODE;
5304 SmallVector<SDValue, 4> ReturnValues;
5305 unsigned CurReg = 0;
5306 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
5307 EVT VT = RetTys[I];
5308 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
5309 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00005310
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005311 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00005312 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005313 RegisterVT, VT, AssertOp);
5314 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00005315 CurReg += NumRegs;
5316 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005317
Bill Wendling4533cac2010-01-28 21:51:40 +00005318 setValue(CS.getInstruction(),
5319 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
5320 DAG.getVTList(&RetTys[0], RetTys.size()),
5321 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00005322 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00005323
Evan Chengc249e482011-04-01 19:57:01 +00005324 // Assign order to nodes here. If the call does not produce a result, it won't
5325 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00005326 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00005327 // As a special case, a null chain means that a tail call has been emitted and
5328 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00005329 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005330 ++SDNodeOrder;
5331 AssignOrderingToNode(DAG.getRoot().getNode());
5332 } else {
5333 DAG.setRoot(Result.second);
5334 ++SDNodeOrder;
5335 AssignOrderingToNode(Result.second.getNode());
5336 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005337
Chris Lattner512063d2010-04-05 06:19:28 +00005338 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005339 // Insert a label at the end of the invoke call to mark the try range. This
5340 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005341 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005342 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005343
5344 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005345 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005346 }
5347}
5348
Chris Lattner8047d9a2009-12-24 00:37:38 +00005349/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5350/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005351static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5352 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005353 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005354 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005355 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005356 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005357 if (C->isNullValue())
5358 continue;
5359 // Unknown instruction.
5360 return false;
5361 }
5362 return true;
5363}
5364
Dan Gohman46510a72010-04-15 01:51:59 +00005365static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005366 Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005367 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005368
Chris Lattner8047d9a2009-12-24 00:37:38 +00005369 // Check to see if this load can be trivially constant folded, e.g. if the
5370 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005371 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005372 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005373 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005374 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005375
Dan Gohman46510a72010-04-15 01:51:59 +00005376 if (const Constant *LoadCst =
5377 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5378 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005379 return Builder.getValue(LoadCst);
5380 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005381
Chris Lattner8047d9a2009-12-24 00:37:38 +00005382 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5383 // still constant memory, the input chain can be the entry node.
5384 SDValue Root;
5385 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005386
Chris Lattner8047d9a2009-12-24 00:37:38 +00005387 // Do not serialize (non-volatile) loads of constant memory with anything.
5388 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5389 Root = Builder.DAG.getEntryNode();
5390 ConstantMemory = true;
5391 } else {
5392 // Do not serialize non-volatile loads against each other.
5393 Root = Builder.DAG.getRoot();
5394 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005395
Chris Lattner8047d9a2009-12-24 00:37:38 +00005396 SDValue Ptr = Builder.getValue(PtrVal);
5397 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005398 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005399 false /*volatile*/,
Pete Cooperd752e0f2011-11-08 18:42:53 +00005400 false /*nontemporal*/,
5401 false /*isinvariant*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005402
Chris Lattner8047d9a2009-12-24 00:37:38 +00005403 if (!ConstantMemory)
5404 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5405 return LoadVal;
5406}
5407
5408
5409/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5410/// If so, return true and lower it, otherwise return false and it will be
5411/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005412bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005413 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005414 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005415 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005416
Gabor Greif0635f352010-06-25 09:38:13 +00005417 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005418 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005419 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005420 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005421 return false;
5422
Gabor Greif0635f352010-06-25 09:38:13 +00005423 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005424
Chris Lattner8047d9a2009-12-24 00:37:38 +00005425 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5426 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005427 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5428 bool ActuallyDoIt = true;
5429 MVT LoadVT;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005430 Type *LoadTy;
Chris Lattner04b091a2009-12-24 01:07:17 +00005431 switch (Size->getZExtValue()) {
5432 default:
5433 LoadVT = MVT::Other;
5434 LoadTy = 0;
5435 ActuallyDoIt = false;
5436 break;
5437 case 2:
5438 LoadVT = MVT::i16;
5439 LoadTy = Type::getInt16Ty(Size->getContext());
5440 break;
5441 case 4:
5442 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005443 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005444 break;
5445 case 8:
5446 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005447 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005448 break;
5449 /*
5450 case 16:
5451 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005452 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005453 LoadTy = VectorType::get(LoadTy, 4);
5454 break;
5455 */
5456 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005457
Chris Lattner04b091a2009-12-24 01:07:17 +00005458 // This turns into unaligned loads. We only do this if the target natively
5459 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5460 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005461
Chris Lattner04b091a2009-12-24 01:07:17 +00005462 // Require that we can find a legal MVT, and only do this if the target
5463 // supports unaligned loads of that type. Expanding into byte loads would
5464 // bloat the code.
5465 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5466 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5467 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5468 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5469 ActuallyDoIt = false;
5470 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005471
Chris Lattner04b091a2009-12-24 01:07:17 +00005472 if (ActuallyDoIt) {
5473 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5474 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005475
Chris Lattner04b091a2009-12-24 01:07:17 +00005476 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5477 ISD::SETNE);
5478 EVT CallVT = TLI.getValueType(I.getType(), true);
5479 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5480 return true;
5481 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005482 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005483
5484
Chris Lattner8047d9a2009-12-24 00:37:38 +00005485 return false;
5486}
5487
5488
Dan Gohman46510a72010-04-15 01:51:59 +00005489void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005490 // Handle inline assembly differently.
5491 if (isa<InlineAsm>(I.getCalledValue())) {
5492 visitInlineAsm(&I);
5493 return;
5494 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005495
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005496 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Michael J. Spencerc9c137b2012-02-22 19:06:13 +00005497 ComputeUsesVAFloatArgument(I, &MMI);
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005498
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005499 const char *RenameFn = 0;
5500 if (Function *F = I.getCalledFunction()) {
5501 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005502 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005503 if (unsigned IID = II->getIntrinsicID(F)) {
5504 RenameFn = visitIntrinsicCall(I, IID);
5505 if (!RenameFn)
5506 return;
5507 }
5508 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005509 if (unsigned IID = F->getIntrinsicID()) {
5510 RenameFn = visitIntrinsicCall(I, IID);
5511 if (!RenameFn)
5512 return;
5513 }
5514 }
5515
5516 // Check for well-known libc/libm calls. If the function is internal, it
5517 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005518 if (!F->hasLocalLinkage() && F->hasName()) {
5519 StringRef Name = F->getName();
Owen Anderson243eb9e2011-12-08 22:15:21 +00005520 if ((LibInfo->has(LibFunc::copysign) && Name == "copysign") ||
5521 (LibInfo->has(LibFunc::copysignf) && Name == "copysignf") ||
5522 (LibInfo->has(LibFunc::copysignl) && Name == "copysignl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005523 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005524 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5525 I.getType() == I.getArgOperand(0)->getType() &&
5526 I.getType() == I.getArgOperand(1)->getType()) {
5527 SDValue LHS = getValue(I.getArgOperand(0));
5528 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005529 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5530 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005531 return;
5532 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005533 } else if ((LibInfo->has(LibFunc::fabs) && Name == "fabs") ||
5534 (LibInfo->has(LibFunc::fabsf) && Name == "fabsf") ||
5535 (LibInfo->has(LibFunc::fabsl) && Name == "fabsl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005536 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005537 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5538 I.getType() == I.getArgOperand(0)->getType()) {
5539 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005540 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5541 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005542 return;
5543 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005544 } else if ((LibInfo->has(LibFunc::sin) && Name == "sin") ||
5545 (LibInfo->has(LibFunc::sinf) && Name == "sinf") ||
5546 (LibInfo->has(LibFunc::sinl) && Name == "sinl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005547 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005548 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5549 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005550 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005551 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005552 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5553 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005554 return;
5555 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005556 } else if ((LibInfo->has(LibFunc::cos) && Name == "cos") ||
5557 (LibInfo->has(LibFunc::cosf) && Name == "cosf") ||
5558 (LibInfo->has(LibFunc::cosl) && Name == "cosl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005559 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005560 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5561 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005562 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005563 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005564 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5565 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005566 return;
5567 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005568 } else if ((LibInfo->has(LibFunc::sqrt) && Name == "sqrt") ||
5569 (LibInfo->has(LibFunc::sqrtf) && Name == "sqrtf") ||
5570 (LibInfo->has(LibFunc::sqrtl) && Name == "sqrtl")) {
Gabor Greif37387d52010-06-30 12:55:46 +00005571 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005572 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5573 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005574 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005575 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005576 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5577 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005578 return;
5579 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005580 } else if ((LibInfo->has(LibFunc::floor) && Name == "floor") ||
5581 (LibInfo->has(LibFunc::floorf) && Name == "floorf") ||
5582 (LibInfo->has(LibFunc::floorl) && Name == "floorl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005583 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5584 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5585 I.getType() == I.getArgOperand(0)->getType()) {
5586 SDValue Tmp = getValue(I.getArgOperand(0));
5587 setValue(&I, DAG.getNode(ISD::FFLOOR, getCurDebugLoc(),
5588 Tmp.getValueType(), Tmp));
5589 return;
5590 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005591 } else if ((LibInfo->has(LibFunc::nearbyint) && Name == "nearbyint") ||
5592 (LibInfo->has(LibFunc::nearbyintf) && Name == "nearbyintf") ||
5593 (LibInfo->has(LibFunc::nearbyintl) && Name == "nearbyintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005594 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5595 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5596 I.getType() == I.getArgOperand(0)->getType()) {
5597 SDValue Tmp = getValue(I.getArgOperand(0));
5598 setValue(&I, DAG.getNode(ISD::FNEARBYINT, getCurDebugLoc(),
5599 Tmp.getValueType(), Tmp));
5600 return;
5601 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005602 } else if ((LibInfo->has(LibFunc::ceil) && Name == "ceil") ||
5603 (LibInfo->has(LibFunc::ceilf) && Name == "ceilf") ||
5604 (LibInfo->has(LibFunc::ceill) && Name == "ceill")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005605 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5606 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5607 I.getType() == I.getArgOperand(0)->getType()) {
5608 SDValue Tmp = getValue(I.getArgOperand(0));
5609 setValue(&I, DAG.getNode(ISD::FCEIL, getCurDebugLoc(),
5610 Tmp.getValueType(), Tmp));
5611 return;
5612 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005613 } else if ((LibInfo->has(LibFunc::rint) && Name == "rint") ||
5614 (LibInfo->has(LibFunc::rintf) && Name == "rintf") ||
5615 (LibInfo->has(LibFunc::rintl) && Name == "rintl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005616 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5617 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5618 I.getType() == I.getArgOperand(0)->getType()) {
5619 SDValue Tmp = getValue(I.getArgOperand(0));
5620 setValue(&I, DAG.getNode(ISD::FRINT, getCurDebugLoc(),
5621 Tmp.getValueType(), Tmp));
5622 return;
5623 }
Owen Anderson243eb9e2011-12-08 22:15:21 +00005624 } else if ((LibInfo->has(LibFunc::trunc) && Name == "trunc") ||
5625 (LibInfo->has(LibFunc::truncf) && Name == "truncf") ||
5626 (LibInfo->has(LibFunc::truncl) && Name == "truncl")) {
Owen Anderson4a4fdf32011-12-08 19:32:14 +00005627 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5628 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5629 I.getType() == I.getArgOperand(0)->getType()) {
5630 SDValue Tmp = getValue(I.getArgOperand(0));
5631 setValue(&I, DAG.getNode(ISD::FTRUNC, getCurDebugLoc(),
5632 Tmp.getValueType(), Tmp));
5633 return;
5634 }
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005635 } else if ((LibInfo->has(LibFunc::log2) && Name == "log2") ||
5636 (LibInfo->has(LibFunc::log2f) && Name == "log2f") ||
5637 (LibInfo->has(LibFunc::log2l) && Name == "log2l")) {
5638 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5639 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005640 I.getType() == I.getArgOperand(0)->getType() &&
5641 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005642 SDValue Tmp = getValue(I.getArgOperand(0));
5643 setValue(&I, DAG.getNode(ISD::FLOG2, getCurDebugLoc(),
5644 Tmp.getValueType(), Tmp));
5645 return;
5646 }
5647 } else if ((LibInfo->has(LibFunc::exp2) && Name == "exp2") ||
5648 (LibInfo->has(LibFunc::exp2f) && Name == "exp2f") ||
5649 (LibInfo->has(LibFunc::exp2l) && Name == "exp2l")) {
5650 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
5651 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
James Molloy39101602012-03-01 14:32:18 +00005652 I.getType() == I.getArgOperand(0)->getType() &&
5653 I.onlyReadsMemory()) {
Owen Anderson4e0adfa2011-12-15 00:54:12 +00005654 SDValue Tmp = getValue(I.getArgOperand(0));
5655 setValue(&I, DAG.getNode(ISD::FEXP2, getCurDebugLoc(),
5656 Tmp.getValueType(), Tmp));
5657 return;
5658 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005659 } else if (Name == "memcmp") {
5660 if (visitMemCmpCall(I))
5661 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 }
5663 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005664 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005665
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005666 SDValue Callee;
5667 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005668 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005669 else
Bill Wendling056292f2008-09-16 21:48:12 +00005670 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005671
Bill Wendling0d580132009-12-23 01:28:19 +00005672 // Check if we can potentially perform a tail call. More detailed checking is
5673 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005674 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005675}
5676
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005677namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005678
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005679/// AsmOperandInfo - This contains information for each constraint that we are
5680/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005681class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005682public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005683 /// CallOperand - If this is the result output operand or a clobber
5684 /// this is null, otherwise it is the incoming operand to the CallInst.
5685 /// This gets modified as the asm is processed.
5686 SDValue CallOperand;
5687
5688 /// AssignedRegs - If this is a register or register class operand, this
5689 /// contains the set of register corresponding to the operand.
5690 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005691
John Thompsoneac6e1d2010-09-13 18:15:37 +00005692 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005693 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5694 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005695
Owen Andersone50ed302009-08-10 22:56:29 +00005696 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005697 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005698 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005699 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005700 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005701 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005702 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005703
Chris Lattner81249c92008-10-17 17:05:25 +00005704 if (isa<BasicBlock>(CallOperandVal))
5705 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005706
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005707 llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005708
Eric Christophercef81b72011-05-09 20:04:43 +00005709 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005710 // If this is an indirect operand, the operand is a pointer to the
5711 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005712 if (isIndirect) {
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005713 llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
Bob Wilsone261b0c2009-12-22 18:34:19 +00005714 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005715 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005716 OpTy = PtrTy->getElementType();
5717 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005718
Eric Christophercef81b72011-05-09 20:04:43 +00005719 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005720 if (StructType *STy = dyn_cast<StructType>(OpTy))
Eric Christophercef81b72011-05-09 20:04:43 +00005721 if (STy->getNumElements() == 1)
5722 OpTy = STy->getElementType(0);
5723
Chris Lattner81249c92008-10-17 17:05:25 +00005724 // If OpTy is not a single value, it may be a struct/union that we
5725 // can tile with integers.
5726 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5727 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5728 switch (BitSize) {
5729 default: break;
5730 case 1:
5731 case 8:
5732 case 16:
5733 case 32:
5734 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005735 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005736 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005737 break;
5738 }
5739 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005740
Chris Lattner81249c92008-10-17 17:05:25 +00005741 return TLI.getValueType(OpTy, true);
5742 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005743};
Dan Gohman462f6b52010-05-29 17:53:24 +00005744
John Thompson44ab89e2010-10-29 17:29:13 +00005745typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5746
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005747} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005749/// GetRegistersForValue - Assign registers (virtual or physical) for the
5750/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005751/// register allocator to handle the assignment process. However, if the asm
5752/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753/// allocation. This produces generally horrible, but correct, code.
5754///
5755/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005757static void GetRegistersForValue(SelectionDAG &DAG,
5758 const TargetLowering &TLI,
5759 DebugLoc DL,
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00005760 SDISelAsmOperandInfo &OpInfo) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005761 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 MachineFunction &MF = DAG.getMachineFunction();
5764 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005765
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005766 // If this is a constraint for a single physreg, or a constraint for a
5767 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005768 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005769 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5770 OpInfo.ConstraintVT);
5771
5772 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005773 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005774 // If this is a FP input in an integer register (or visa versa) insert a bit
5775 // cast of the input value. More generally, handle any case where the input
5776 // value disagrees with the register class we plan to stick this in.
5777 if (OpInfo.Type == InlineAsm::isInput &&
5778 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005779 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005780 // types are identical size, use a bitcast to convert (e.g. two differing
5781 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005782 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005783 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005784 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005785 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005786 OpInfo.ConstraintVT = RegVT;
5787 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5788 // If the input is a FP value and we want it in FP registers, do a
5789 // bitcast to the corresponding integer type. This turns an f64 value
5790 // into i64, which can be passed with two i32 values on a 32-bit
5791 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005792 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005793 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005794 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005795 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005796 OpInfo.ConstraintVT = RegVT;
5797 }
5798 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005799
Owen Anderson23b9b192009-08-12 00:36:31 +00005800 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005801 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005802
Owen Andersone50ed302009-08-10 22:56:29 +00005803 EVT RegVT;
5804 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005805
5806 // If this is a constraint for a specific physical register, like {r17},
5807 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005808 if (unsigned AssignedReg = PhysReg.first) {
5809 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005810 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005811 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005813 // Get the actual register value type. This is important, because the user
5814 // may have asked for (e.g.) the AX register in i32 type. We need to
5815 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005816 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005817
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005818 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005819 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005820
5821 // If this is an expanded reference, add the rest of the regs to Regs.
5822 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005823 TargetRegisterClass::iterator I = RC->begin();
5824 for (; *I != AssignedReg; ++I)
5825 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005826
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005827 // Already added the first reg.
5828 --NumRegs; ++I;
5829 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005830 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005831 Regs.push_back(*I);
5832 }
5833 }
Bill Wendling651ad132009-12-22 01:25:10 +00005834
Dan Gohman7451d3e2010-05-29 17:03:36 +00005835 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836 return;
5837 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005838
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005839 // Otherwise, if this was a reference to an LLVM register class, create vregs
5840 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005841 if (const TargetRegisterClass *RC = PhysReg.second) {
5842 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005843 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005844 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845
Evan Chengfb112882009-03-23 08:01:15 +00005846 // Create the appropriate number of virtual registers.
5847 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5848 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005849 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005850
Dan Gohman7451d3e2010-05-29 17:03:36 +00005851 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005852 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005853 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005854
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005855 // Otherwise, we couldn't allocate enough registers for this.
5856}
5857
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858/// visitInlineAsm - Handle a call to an InlineAsm object.
5859///
Dan Gohman46510a72010-04-15 01:51:59 +00005860void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5861 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005862
5863 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005864 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005865
Evan Chengce1cdac2011-05-06 20:52:23 +00005866 TargetLowering::AsmOperandInfoVector
5867 TargetConstraints = TLI.ParseConstraints(CS);
5868
John Thompsoneac6e1d2010-09-13 18:15:37 +00005869 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005870
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5872 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005873 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5874 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005875 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005876
Owen Anderson825b72b2009-08-11 20:47:22 +00005877 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005878
5879 // Compute the value type for each operand.
5880 switch (OpInfo.Type) {
5881 case InlineAsm::isOutput:
5882 // Indirect outputs just consume an argument.
5883 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005884 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005885 break;
5886 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005887
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005888 // The return value of the call is this value. As such, there is no
5889 // corresponding argument.
Nick Lewycky8de34002011-09-30 22:19:53 +00005890 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Chris Lattnerdb125cf2011-07-18 04:54:35 +00005891 if (StructType *STy = dyn_cast<StructType>(CS.getType())) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005892 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5893 } else {
5894 assert(ResNo == 0 && "Asm only has one result!");
5895 OpVT = TLI.getValueType(CS.getType());
5896 }
5897 ++ResNo;
5898 break;
5899 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005900 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005901 break;
5902 case InlineAsm::isClobber:
5903 // Nothing to do.
5904 break;
5905 }
5906
5907 // If this is an input or an indirect output, process the call argument.
5908 // BasicBlocks are labels, currently appearing only in asm's.
5909 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005910 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005912 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005913 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005914 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005915
Owen Anderson1d0be152009-08-13 21:58:54 +00005916 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005917 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005918
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005919 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005920
John Thompsoneac6e1d2010-09-13 18:15:37 +00005921 // Indirect operand accesses access memory.
5922 if (OpInfo.isIndirect)
5923 hasMemory = true;
5924 else {
5925 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005926 TargetLowering::ConstraintType
5927 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005928 if (CType == TargetLowering::C_Memory) {
5929 hasMemory = true;
5930 break;
5931 }
5932 }
5933 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005934 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005935
John Thompsoneac6e1d2010-09-13 18:15:37 +00005936 SDValue Chain, Flag;
5937
5938 // We won't need to flush pending loads if this asm doesn't touch
5939 // memory and is nonvolatile.
5940 if (hasMemory || IA->hasSideEffects())
5941 Chain = getRoot();
5942 else
5943 Chain = DAG.getRoot();
5944
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005945 // Second pass over the constraints: compute which constraint option to use
5946 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005947 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005948 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005949
John Thompson54584742010-09-24 22:24:05 +00005950 // If this is an output operand with a matching input operand, look up the
5951 // matching input. If their types mismatch, e.g. one is an integer, the
5952 // other is floating point, or their sizes are different, flag it as an
5953 // error.
5954 if (OpInfo.hasMatchingInput()) {
5955 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005956
John Thompson54584742010-09-24 22:24:05 +00005957 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
Eric Christopher5427ede2011-07-14 20:13:52 +00005958 std::pair<unsigned, const TargetRegisterClass*> MatchRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005959 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5960 OpInfo.ConstraintVT);
Eric Christopher5427ede2011-07-14 20:13:52 +00005961 std::pair<unsigned, const TargetRegisterClass*> InputRC =
Evan Cheng1dafa702011-08-23 19:17:21 +00005962 TLI.getRegForInlineAsmConstraint(Input.ConstraintCode,
5963 Input.ConstraintVT);
John Thompson54584742010-09-24 22:24:05 +00005964 if ((OpInfo.ConstraintVT.isInteger() !=
5965 Input.ConstraintVT.isInteger()) ||
Eric Christopher5427ede2011-07-14 20:13:52 +00005966 (MatchRC.second != InputRC.second)) {
John Thompson54584742010-09-24 22:24:05 +00005967 report_fatal_error("Unsupported asm: input constraint"
5968 " with a matching output constraint of"
5969 " incompatible type!");
5970 }
5971 Input.ConstraintVT = OpInfo.ConstraintVT;
5972 }
5973 }
5974
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005975 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005976 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005977
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 // If this is a memory input, and if the operand is not indirect, do what we
5979 // need to to provide an address for the memory input.
5980 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5981 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005982 assert((OpInfo.isMultipleAlternative ||
5983 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005984 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005985
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005986 // Memory operands really want the address of the value. If we don't have
5987 // an indirect input, put it in the constpool if we can, otherwise spill
5988 // it to a stack slot.
Eric Christophere0b42c02011-06-03 17:21:23 +00005989 // TODO: This isn't quite right. We need to handle these according to
5990 // the addressing mode that the constraint wants. Also, this may take
5991 // an additional register for the computation and we don't want that
5992 // either.
Eric Christopher471e4222011-06-08 23:55:35 +00005993
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005994 // If the operand is a float, integer, or vector constant, spill to a
5995 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005996 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005997 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
Chris Lattnera78fa8c2012-01-27 03:08:05 +00005998 isa<ConstantVector>(OpVal) || isa<ConstantDataVector>(OpVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
6000 TLI.getPointerTy());
6001 } else {
6002 // Otherwise, create a stack slot and emit a store to it before the
6003 // asm.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006004 Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00006005 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006006 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
6007 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00006008 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006009 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00006010 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00006011 OpInfo.CallOperand, StackSlot,
6012 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00006013 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006014 OpInfo.CallOperand = StackSlot;
6015 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006016
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006017 // There is no longer a Value* corresponding to this operand.
6018 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00006019
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006020 // It is now an indirect operand.
6021 OpInfo.isIndirect = true;
6022 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006023
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006024 // If this constraint is for a specific register, allocate it before
6025 // anything else.
6026 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006027 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006028 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006029
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006030 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00006031 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6033 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006034
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006035 // C_Register operands have already been allocated, Other/Memory don't need
6036 // to be.
6037 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer8b93ff22012-02-24 14:01:17 +00006038 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006039 }
6040
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006041 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
6042 std::vector<SDValue> AsmNodeOperands;
6043 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
6044 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00006045 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
6046 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006047
Chris Lattnerdecc2672010-04-07 05:20:54 +00006048 // If we have a !srcloc metadata node associated with it, we want to attach
6049 // this to the ultimately generated inline asm machineinstr. To do this, we
6050 // pass in the third operand as this (potentially null) inline asm MDNode.
6051 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
6052 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006053
Evan Chengc36b7062011-01-07 23:50:32 +00006054 // Remember the HasSideEffect and AlignStack bits as operand 3.
6055 unsigned ExtraInfo = 0;
6056 if (IA->hasSideEffects())
6057 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
6058 if (IA->isAlignStack())
6059 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
6060 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
6061 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 // Loop over all of the inputs, copying the operand values into the
6064 // appropriate registers and processing the output regs.
6065 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006066
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006067 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
6068 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006069
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006070 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
6071 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
6072
6073 switch (OpInfo.Type) {
6074 case InlineAsm::isOutput: {
6075 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
6076 OpInfo.ConstraintType != TargetLowering::C_Register) {
6077 // Memory output, or 'other' output (e.g. 'X' constraint).
6078 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
6079
6080 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006081 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
6082 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006083 TLI.getPointerTy()));
6084 AsmNodeOperands.push_back(OpInfo.CallOperand);
6085 break;
6086 }
6087
6088 // Otherwise, this is a register or register class output.
6089
6090 // Copy the output from the appropriate register. Find a register that
6091 // we can use.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006092 if (OpInfo.AssignedRegs.Regs.empty()) {
6093 LLVMContext &Ctx = *DAG.getContext();
6094 Ctx.emitError(CS.getInstruction(),
6095 "couldn't allocate output register for constraint '" +
6096 Twine(OpInfo.ConstraintCode) + "'");
6097 break;
6098 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099
6100 // If this is an indirect operand, store through the pointer after the
6101 // asm.
6102 if (OpInfo.isIndirect) {
6103 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
6104 OpInfo.CallOperandVal));
6105 } else {
6106 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00006107 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006108 // Concatenate this output onto the outputs list.
6109 RetValRegs.append(OpInfo.AssignedRegs);
6110 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006111
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006112 // Add information to the INLINEASM node to know that this register is
6113 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00006114 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00006115 InlineAsm::Kind_RegDefEarlyClobber :
6116 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00006117 false,
6118 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006119 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006120 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006121 break;
6122 }
6123 case InlineAsm::isInput: {
6124 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006125
Chris Lattner6bdcda32008-10-17 16:47:46 +00006126 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006127 // If this is required to match an output register we have already set,
6128 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00006129 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006130
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006131 // Scan until we find the definition we already emitted of this operand.
6132 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006133 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006134 for (; OperandNo; --OperandNo) {
6135 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00006136 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006137 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006138 assert((InlineAsm::isRegDefKind(OpFlag) ||
6139 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
6140 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00006141 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006142 }
6143
Evan Cheng697cbbf2009-03-20 18:03:34 +00006144 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006145 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00006146 if (InlineAsm::isRegDefKind(OpFlag) ||
6147 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00006148 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00006149 if (OpInfo.isIndirect) {
6150 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00006151 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00006152 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
6153 " don't know how to handle tied "
6154 "indirect register inputs");
6155 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006156
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006157 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00006159 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00006160 MatchedRegs.RegVTs.push_back(RegVT);
6161 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00006162 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00006163 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006164 MatchedRegs.Regs.push_back
6165 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006166
6167 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00006168 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006169 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00006170 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00006171 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00006172 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006173 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006174 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006175
Chris Lattnerdecc2672010-04-07 05:20:54 +00006176 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
6177 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
6178 "Unexpected number of operands");
6179 // Add information to the INLINEASM node to know about this input.
6180 // See InlineAsm.h isUseOperandTiedToDef.
6181 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
6182 OpInfo.getMatchedOperand());
6183 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
6184 TLI.getPointerTy()));
6185 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
6186 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006188
Dale Johannesenb5611a62010-07-13 20:17:05 +00006189 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00006190 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
6191 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00006192 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006193
Dale Johannesenb5611a62010-07-13 20:17:05 +00006194 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006195 std::vector<SDValue> Ops;
Eric Christopher100c8332011-06-02 23:16:42 +00006196 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode,
Dale Johannesen1784d162010-06-25 21:55:36 +00006197 Ops, DAG);
Chris Lattnerfcd70902012-01-03 23:51:01 +00006198 if (Ops.empty()) {
6199 LLVMContext &Ctx = *DAG.getContext();
6200 Ctx.emitError(CS.getInstruction(),
6201 "invalid operand for inline asm constraint '" +
6202 Twine(OpInfo.ConstraintCode) + "'");
6203 break;
6204 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006205
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006206 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006207 unsigned ResOpType =
6208 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006209 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006210 TLI.getPointerTy()));
6211 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
6212 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00006213 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00006214
Chris Lattnerdecc2672010-04-07 05:20:54 +00006215 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006216 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
6217 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
6218 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006219
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006220 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00006221 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00006222 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006223 TLI.getPointerTy()));
6224 AsmNodeOperands.push_back(InOperandVal);
6225 break;
6226 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006227
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006228 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
6229 OpInfo.ConstraintType == TargetLowering::C_Register) &&
6230 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006231 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006232 "Don't know how to handle indirect register inputs yet!");
6233
6234 // Copy the input into the appropriate registers.
Chris Lattnerfcd70902012-01-03 23:51:01 +00006235 if (OpInfo.AssignedRegs.Regs.empty()) {
6236 LLVMContext &Ctx = *DAG.getContext();
6237 Ctx.emitError(CS.getInstruction(),
6238 "couldn't allocate input reg for constraint '" +
6239 Twine(OpInfo.ConstraintCode) + "'");
6240 break;
6241 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006242
Dale Johannesen66978ee2009-01-31 02:22:37 +00006243 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006244 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006245
Chris Lattnerdecc2672010-04-07 05:20:54 +00006246 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00006247 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006248 break;
6249 }
6250 case InlineAsm::isClobber: {
6251 // Add the clobbered value to the operand list, so that the register
6252 // allocator is aware that the physreg got clobbered.
6253 if (!OpInfo.AssignedRegs.Regs.empty())
Jakob Stoklund Olesenf792fa92011-06-27 04:08:33 +00006254 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_Clobber,
Bill Wendling46ada192010-03-02 01:55:18 +00006255 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00006256 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006257 break;
6258 }
6259 }
6260 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006261
Chris Lattnerdecc2672010-04-07 05:20:54 +00006262 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00006263 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006264 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006265
Dale Johannesen66978ee2009-01-31 02:22:37 +00006266 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00006267 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006268 &AsmNodeOperands[0], AsmNodeOperands.size());
6269 Flag = Chain.getValue(1);
6270
6271 // If this asm returns a register value, copy the result from that register
6272 // and set it as the value of the call.
6273 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006274 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006275 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006276
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006277 // FIXME: Why don't we do this for inline asms with MRVs?
6278 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006279 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006280
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006281 // If any of the results of the inline asm is a vector, it may have the
6282 // wrong width/num elts. This can happen for register classes that can
6283 // contain multiple different value types. The preg or vreg allocated may
6284 // not have the same VT as was expected. Convert it to the right type
6285 // with bit_convert.
6286 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006287 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006288 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006289
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006290 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006291 ResultType.isInteger() && Val.getValueType().isInteger()) {
6292 // If a result value was tied to an input value, the computed result may
6293 // have a wider width than the expected result. Extract the relevant
6294 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006295 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006296 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006297
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006298 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006299 }
Dan Gohman95915732008-10-18 01:03:45 +00006300
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006301 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006302 // Don't need to use this as a chain in this case.
6303 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6304 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006306
Dan Gohman46510a72010-04-15 01:51:59 +00006307 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006308
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006309 // Process indirect outputs, first output all of the flagged copies out of
6310 // physregs.
6311 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6312 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006313 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006314 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006315 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006316 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6317 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006318
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006319 // Emit the non-flagged stores from the physregs.
6320 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006321 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6322 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6323 StoresToEmit[i].first,
6324 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006325 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006326 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006327 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006328 }
6329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006330 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006331 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006332 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006333
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006334 DAG.setRoot(Chain);
6335}
6336
Dan Gohman46510a72010-04-15 01:51:59 +00006337void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006338 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6339 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006340 getValue(I.getArgOperand(0)),
6341 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006342}
6343
Dan Gohman46510a72010-04-15 01:51:59 +00006344void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006345 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006346 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6347 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006348 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006349 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006350 setValue(&I, V);
6351 DAG.setRoot(V.getValue(1));
6352}
6353
Dan Gohman46510a72010-04-15 01:51:59 +00006354void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006355 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6356 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006357 getValue(I.getArgOperand(0)),
6358 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006359}
6360
Dan Gohman46510a72010-04-15 01:51:59 +00006361void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006362 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6363 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006364 getValue(I.getArgOperand(0)),
6365 getValue(I.getArgOperand(1)),
6366 DAG.getSrcValue(I.getArgOperand(0)),
6367 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006368}
6369
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006370/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006371/// implementation, which just calls LowerCall.
6372/// FIXME: When all targets are
6373/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006374std::pair<SDValue, SDValue>
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006375TargetLowering::LowerCallTo(SDValue Chain, Type *RetTy,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006376 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006377 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006378 CallingConv::ID CallConv, bool isTailCall,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00006379 bool doesNotRet, bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006380 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006381 ArgListTy &Args, SelectionDAG &DAG,
6382 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006383 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006385 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006386 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006387 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006388 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6389 for (unsigned Value = 0, NumValues = ValueVTs.size();
6390 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006391 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006392 Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006393 SDValue Op = SDValue(Args[i].Node.getNode(),
6394 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006395 ISD::ArgFlagsTy Flags;
6396 unsigned OriginalAlignment =
6397 getTargetData()->getABITypeAlignment(ArgTy);
6398
6399 if (Args[i].isZExt)
6400 Flags.setZExt();
6401 if (Args[i].isSExt)
6402 Flags.setSExt();
6403 if (Args[i].isInReg)
6404 Flags.setInReg();
6405 if (Args[i].isSRet)
6406 Flags.setSRet();
6407 if (Args[i].isByVal) {
6408 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006409 PointerType *Ty = cast<PointerType>(Args[i].Ty);
6410 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006411 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006412 // For ByVal, alignment should come from FE. BE will guess if this
6413 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006414 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006415 if (Args[i].Alignment)
6416 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006417 else
6418 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006419 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006420 }
6421 if (Args[i].isNest)
6422 Flags.setNest();
6423 Flags.setOrigAlign(OriginalAlignment);
6424
Owen Anderson23b9b192009-08-12 00:36:31 +00006425 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6426 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006427 SmallVector<SDValue, 4> Parts(NumParts);
6428 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6429
6430 if (Args[i].isSExt)
6431 ExtendKind = ISD::SIGN_EXTEND;
6432 else if (Args[i].isZExt)
6433 ExtendKind = ISD::ZERO_EXTEND;
6434
Bill Wendling46ada192010-03-02 01:55:18 +00006435 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006436 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006437
Dan Gohman98ca4f22009-08-05 01:29:28 +00006438 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006439 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006440 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6441 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006442 if (NumParts > 1 && j == 0)
6443 MyFlags.Flags.setSplit();
6444 else if (j != 0)
6445 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006446
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006448 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006449 }
6450 }
6451 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006452
Dan Gohman98ca4f22009-08-05 01:29:28 +00006453 // Handle the incoming return values from the call.
6454 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006455 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006456 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006457 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006458 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006459 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6460 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006461 for (unsigned i = 0; i != NumRegs; ++i) {
6462 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006463 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006464 MyFlags.Used = isReturnValueUsed;
6465 if (RetSExt)
6466 MyFlags.Flags.setSExt();
6467 if (RetZExt)
6468 MyFlags.Flags.setZExt();
6469 if (isInreg)
6470 MyFlags.Flags.setInReg();
6471 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006472 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006473 }
6474
Dan Gohman98ca4f22009-08-05 01:29:28 +00006475 SmallVector<SDValue, 4> InVals;
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00006476 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, doesNotRet, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006477 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006478
6479 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006480 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006481 "LowerCall didn't return a valid chain!");
6482 assert((!isTailCall || InVals.empty()) &&
6483 "LowerCall emitted a return value for a tail call!");
6484 assert((isTailCall || InVals.size() == Ins.size()) &&
6485 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006486
6487 // For a tail call, the return value is merely live-out and there aren't
6488 // any nodes in the DAG representing it. Return a special value to
6489 // indicate that a tail call has been emitted and no more Instructions
6490 // should be processed in the current block.
6491 if (isTailCall) {
6492 DAG.setRoot(Chain);
6493 return std::make_pair(SDValue(), SDValue());
6494 }
6495
Evan Chengaf1871f2010-03-11 19:38:18 +00006496 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6497 assert(InVals[i].getNode() &&
6498 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006499 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006500 "LowerCall emitted a value with the wrong type!");
6501 });
6502
Dan Gohman98ca4f22009-08-05 01:29:28 +00006503 // Collect the legal value parts into potentially illegal values
6504 // that correspond to the original function's return values.
6505 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6506 if (RetSExt)
6507 AssertOp = ISD::AssertSext;
6508 else if (RetZExt)
6509 AssertOp = ISD::AssertZext;
6510 SmallVector<SDValue, 4> ReturnValues;
6511 unsigned CurReg = 0;
6512 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006513 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006514 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6515 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006516
Bill Wendling46ada192010-03-02 01:55:18 +00006517 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006518 NumRegs, RegisterVT, VT,
6519 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006520 CurReg += NumRegs;
6521 }
6522
6523 // For a function returning void, there is no return value. We can't create
6524 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006525 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006526 if (ReturnValues.empty())
6527 return std::make_pair(SDValue(), Chain);
6528
6529 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6530 DAG.getVTList(&RetTys[0], RetTys.size()),
6531 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006532 return std::make_pair(Res, Chain);
6533}
6534
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006535void TargetLowering::LowerOperationWrapper(SDNode *N,
6536 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006537 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006538 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006539 if (Res.getNode())
6540 Results.push_back(Res);
6541}
6542
Dan Gohmand858e902010-04-17 15:26:15 +00006543SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006544 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006545}
6546
Dan Gohman46510a72010-04-15 01:51:59 +00006547void
6548SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006549 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006550 assert((Op.getOpcode() != ISD::CopyFromReg ||
6551 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6552 "Copy from a reg to the same reg!");
6553 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6554
Owen Anderson23b9b192009-08-12 00:36:31 +00006555 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006556 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006557 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006558 PendingExports.push_back(Chain);
6559}
6560
6561#include "llvm/CodeGen/SelectionDAGISel.h"
6562
Eli Friedman23d32432011-05-05 16:53:34 +00006563/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6564/// entry block, return true. This includes arguments used by switches, since
6565/// the switch may expand into multiple basic blocks.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006566static bool isOnlyUsedInEntryBlock(const Argument *A, bool FastISel) {
Eli Friedman23d32432011-05-05 16:53:34 +00006567 // With FastISel active, we may be splitting blocks, so force creation
6568 // of virtual registers for all non-dead arguments.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006569 if (FastISel)
Eli Friedman23d32432011-05-05 16:53:34 +00006570 return A->use_empty();
6571
6572 const BasicBlock *Entry = A->getParent()->begin();
6573 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6574 UI != E; ++UI) {
6575 const User *U = *UI;
6576 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6577 return false; // Use not in entry block.
6578 }
6579 return true;
6580}
6581
Dan Gohman46510a72010-04-15 01:51:59 +00006582void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006584 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006585 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006586 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006587 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006588 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006589
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006590 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006591 SmallVector<ISD::OutputArg, 4> Outs;
6592 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6593 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006594
Dan Gohman7451d3e2010-05-29 17:03:36 +00006595 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006596 // Put in an sret pointer parameter before all the other parameters.
6597 SmallVector<EVT, 1> ValueVTs;
6598 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6599
6600 // NOTE: Assuming that a pointer will never break down to more than one VT
6601 // or one register.
6602 ISD::ArgFlagsTy Flags;
6603 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006604 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006605 ISD::InputArg RetArg(Flags, RegisterVT, true);
6606 Ins.push_back(RetArg);
6607 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006608
Dan Gohman98ca4f22009-08-05 01:29:28 +00006609 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006610 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006611 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006612 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006613 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006614 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6615 bool isArgValueUsed = !I->use_empty();
6616 for (unsigned Value = 0, NumValues = ValueVTs.size();
6617 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006618 EVT VT = ValueVTs[Value];
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006619 Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006620 ISD::ArgFlagsTy Flags;
6621 unsigned OriginalAlignment =
6622 TD->getABITypeAlignment(ArgTy);
6623
6624 if (F.paramHasAttr(Idx, Attribute::ZExt))
6625 Flags.setZExt();
6626 if (F.paramHasAttr(Idx, Attribute::SExt))
6627 Flags.setSExt();
6628 if (F.paramHasAttr(Idx, Attribute::InReg))
6629 Flags.setInReg();
6630 if (F.paramHasAttr(Idx, Attribute::StructRet))
6631 Flags.setSRet();
6632 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6633 Flags.setByVal();
Chris Lattnerdb125cf2011-07-18 04:54:35 +00006634 PointerType *Ty = cast<PointerType>(I->getType());
6635 Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006636 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006637 // For ByVal, alignment should be passed from FE. BE will guess if
6638 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006639 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006640 if (F.getParamAlignment(Idx))
6641 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006642 else
6643 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006644 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006645 }
6646 if (F.paramHasAttr(Idx, Attribute::Nest))
6647 Flags.setNest();
6648 Flags.setOrigAlign(OriginalAlignment);
6649
Owen Anderson23b9b192009-08-12 00:36:31 +00006650 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6651 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006652 for (unsigned i = 0; i != NumRegs; ++i) {
6653 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6654 if (NumRegs > 1 && i == 0)
6655 MyFlags.Flags.setSplit();
6656 // if it isn't first piece, alignment must be 1
6657 else if (i > 0)
6658 MyFlags.Flags.setOrigAlign(1);
6659 Ins.push_back(MyFlags);
6660 }
6661 }
6662 }
6663
6664 // Call the target to set up the argument values.
6665 SmallVector<SDValue, 8> InVals;
6666 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6667 F.isVarArg(), Ins,
6668 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006669
6670 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006672 "LowerFormalArguments didn't return a valid chain!");
6673 assert(InVals.size() == Ins.size() &&
6674 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006675 DEBUG({
6676 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6677 assert(InVals[i].getNode() &&
6678 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006679 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006680 "LowerFormalArguments emitted a value with the wrong type!");
6681 }
6682 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006683
Dan Gohman5e866062009-08-06 15:37:27 +00006684 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006685 DAG.setRoot(NewRoot);
6686
6687 // Set up the argument values.
6688 unsigned i = 0;
6689 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006690 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006691 // Create a virtual register for the sret pointer, and put in a copy
6692 // from the sret argument into it.
6693 SmallVector<EVT, 1> ValueVTs;
6694 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6695 EVT VT = ValueVTs[0];
6696 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6697 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006698 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006699 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006700
Dan Gohman2048b852009-11-23 18:04:58 +00006701 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006702 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6703 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006704 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006705 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6706 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006707 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006708
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006709 // i indexes lowered arguments. Bump it past the hidden sret argument.
6710 // Idx indexes LLVM arguments. Don't touch it.
6711 ++i;
6712 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006713
Dan Gohman46510a72010-04-15 01:51:59 +00006714 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006715 ++I, ++Idx) {
6716 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006717 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006718 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006719 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006720
6721 // If this argument is unused then remember its value. It is used to generate
6722 // debugging information.
6723 if (I->use_empty() && NumValues)
6724 SDB->setUnusedArgValue(I, InVals[i]);
6725
Eli Friedman23d32432011-05-05 16:53:34 +00006726 for (unsigned Val = 0; Val != NumValues; ++Val) {
6727 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006728 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6729 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006730
6731 if (!I->use_empty()) {
6732 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6733 if (F.paramHasAttr(Idx, Attribute::SExt))
6734 AssertOp = ISD::AssertSext;
6735 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6736 AssertOp = ISD::AssertZext;
6737
Bill Wendling46ada192010-03-02 01:55:18 +00006738 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006739 NumParts, PartVT, VT,
6740 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006741 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006742
Dan Gohman98ca4f22009-08-05 01:29:28 +00006743 i += NumParts;
6744 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006745
Eli Friedman23d32432011-05-05 16:53:34 +00006746 // We don't need to do anything else for unused arguments.
6747 if (ArgValues.empty())
6748 continue;
6749
Devang Patel9aee3352011-09-08 22:59:09 +00006750 // Note down frame index.
6751 if (FrameIndexSDNode *FI =
6752 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6753 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
Devang Patel0b48ead2010-08-31 22:22:42 +00006754
Eli Friedman23d32432011-05-05 16:53:34 +00006755 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6756 SDB->getCurDebugLoc());
Devang Patel9aee3352011-09-08 22:59:09 +00006757
Eli Friedman23d32432011-05-05 16:53:34 +00006758 SDB->setValue(I, Res);
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006759 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::BUILD_PAIR) {
Devang Patel9aee3352011-09-08 22:59:09 +00006760 if (LoadSDNode *LNode =
6761 dyn_cast<LoadSDNode>(Res.getOperand(0).getNode()))
6762 if (FrameIndexSDNode *FI =
6763 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode()))
6764 FuncInfo->setArgumentFrameIndex(I, FI->getIndex());
6765 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006766
Eli Friedman23d32432011-05-05 16:53:34 +00006767 // If this argument is live outside of the entry block, insert a copy from
6768 // wherever we got it to the vreg that other BB's will reference it as.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006769 if (!TM.Options.EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006770 // If we can, though, try to skip creating an unnecessary vreg.
6771 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006772 // general. It's also subtly incompatible with the hacks FastISel
6773 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006774 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6775 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6776 FuncInfo->ValueMap[I] = Reg;
6777 continue;
6778 }
6779 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +00006780 if (!isOnlyUsedInEntryBlock(I, TM.Options.EnableFastISel)) {
Eli Friedman23d32432011-05-05 16:53:34 +00006781 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006782 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006783 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006784 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006785
Dan Gohman98ca4f22009-08-05 01:29:28 +00006786 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006787
6788 // Finally, if the target has anything special to do, allow it to do so.
6789 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006790 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006791}
6792
6793/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6794/// ensure constants are generated when needed. Remember the virtual registers
6795/// that need to be added to the Machine PHI nodes as input. We cannot just
6796/// directly add them, because expansion might result in multiple MBB's for one
6797/// BB. As such, the start of the BB might correspond to a different MBB than
6798/// the end.
6799///
6800void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006801SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006802 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006803
6804 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6805
6806 // Check successor nodes' PHI nodes that expect a constant to be available
6807 // from this block.
6808 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006809 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006810 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006811 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006812
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006813 // If this terminator has multiple identical successors (common for
6814 // switches), only handle each succ once.
6815 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006816
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006817 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006818
6819 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6820 // nodes and Machine PHI nodes, but the incoming operands have not been
6821 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006822 for (BasicBlock::const_iterator I = SuccBB->begin();
6823 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006824 // Ignore dead phi's.
6825 if (PN->use_empty()) continue;
6826
Rafael Espindola3fa82832011-05-13 15:18:06 +00006827 // Skip empty types
6828 if (PN->getType()->isEmptyTy())
6829 continue;
6830
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006831 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006832 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006833
Dan Gohman46510a72010-04-15 01:51:59 +00006834 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006835 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006836 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006837 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006838 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006839 }
6840 Reg = RegOut;
6841 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006842 DenseMap<const Value *, unsigned>::iterator I =
6843 FuncInfo.ValueMap.find(PHIOp);
6844 if (I != FuncInfo.ValueMap.end())
6845 Reg = I->second;
6846 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006847 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006848 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006849 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006850 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006851 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006852 }
6853 }
6854
6855 // Remember that this register needs to added to the machine PHI node as
6856 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006857 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006858 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6859 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006860 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006861 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006862 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006863 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006864 Reg += NumRegisters;
6865 }
6866 }
6867 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006868 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006869}