blob: 71092c1d612c94818bc0be16e0705fb2f93a4ce8 [file] [log] [blame]
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001///===-- FastISel.cpp - Implementation of the FastISel class --------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
47#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000048#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000049#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel1be3ecc2009-04-15 00:10:26 +000050#include "llvm/CodeGen/DebugLoc.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/CodeGen/DwarfWriter.h"
52#include "llvm/Analysis/DebugInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmandd5b58a2008-10-14 23:54:11 +000057#include "SelectionDAGBuild.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman3df24e62008-09-03 23:12:08 +000060unsigned FastISel::getRegForValue(Value *V) {
Dan Gohman4fd55282009-04-07 20:40:11 +000061 MVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
62 // Don't handle non-simple values in FastISel.
63 if (!RealVT.isSimple())
64 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000065
66 // Ignore illegal types. We must do this before looking up the value
67 // in ValueMap because Arguments are given virtual registers regardless
68 // of whether FastISel can handle them.
Dan Gohman4fd55282009-04-07 20:40:11 +000069 MVT::SimpleValueType VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +000070 if (!TLI.isTypeLegal(VT)) {
71 // Promote MVT::i1 to a legal type though, because it's common and easy.
72 if (VT == MVT::i1)
73 VT = TLI.getTypeToTransformTo(VT).getSimpleVT();
74 else
75 return 0;
76 }
77
Dan Gohman104e4ce2008-09-03 23:32:19 +000078 // Look up the value to see if we already have a register for it. We
79 // cache values defined by Instructions across blocks, and other values
80 // only locally. This is because Instructions already have the SSA
81 // def-dominatess-use requirement enforced.
Owen Anderson99aaf102008-09-03 17:37:03 +000082 if (ValueMap.count(V))
83 return ValueMap[V];
Dan Gohman104e4ce2008-09-03 23:32:19 +000084 unsigned Reg = LocalValueMap[V];
85 if (Reg != 0)
86 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +000087
Dan Gohmanad368ac2008-08-27 18:10:19 +000088 if (ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000089 if (CI->getValue().getActiveBits() <= 64)
90 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +000091 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +000092 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +000093 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +000094 // Translate this as an integer zero so that it can be
95 // local-CSE'd with actual integer zeros.
96 Reg = getRegForValue(Constant::getNullValue(TD.getIntPtrType()));
Dan Gohmanad368ac2008-08-27 18:10:19 +000097 } else if (ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +000098 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +000099
100 if (!Reg) {
101 const APFloat &Flt = CF->getValueAPF();
102 MVT IntVT = TLI.getPointerTy();
103
104 uint64_t x[2];
105 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000106 bool isExact;
107 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
108 APFloat::rmTowardZero, &isExact);
109 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000110 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000111
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000112 unsigned IntegerReg = getRegForValue(ConstantInt::get(IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000113 if (IntegerReg != 0)
114 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP, IntegerReg);
115 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000116 }
Dan Gohman40b189e2008-09-05 18:18:20 +0000117 } else if (ConstantExpr *CE = dyn_cast<ConstantExpr>(V)) {
118 if (!SelectOperator(CE, CE->getOpcode())) return 0;
119 Reg = LocalValueMap[CE];
Dan Gohman205d9252008-08-28 21:19:07 +0000120 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000121 Reg = createResultReg(TLI.getRegClassFor(VT));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000122 BuildMI(MBB, DL, TII.get(TargetInstrInfo::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000123 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000124
Dan Gohmandceffe62008-09-25 01:28:51 +0000125 // If target-independent code couldn't handle the value, give target-specific
126 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000127 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000128 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000129
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000130 // Don't cache constant materializations in the general ValueMap.
131 // To do so would require tracking what uses they dominate.
Dan Gohmandceffe62008-09-25 01:28:51 +0000132 if (Reg != 0)
133 LocalValueMap[V] = Reg;
Dan Gohman104e4ce2008-09-03 23:32:19 +0000134 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000135}
136
Evan Cheng59fbc802008-09-09 01:26:59 +0000137unsigned FastISel::lookUpRegForValue(Value *V) {
138 // Look up the value to see if we already have a register for it. We
139 // cache values defined by Instructions across blocks, and other values
140 // only locally. This is because Instructions already have the SSA
141 // def-dominatess-use requirement enforced.
142 if (ValueMap.count(V))
143 return ValueMap[V];
144 return LocalValueMap[V];
145}
146
Owen Andersoncc54e762008-08-30 00:38:46 +0000147/// UpdateValueMap - Update the value map to include the new mapping for this
148/// instruction, or insert an extra copy to get the result in a previous
149/// determined register.
150/// NOTE: This is only necessary because we might select a block that uses
151/// a value before we select the block that defines the value. It might be
152/// possible to fix this by selecting blocks in reverse postorder.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000153unsigned FastISel::UpdateValueMap(Value* I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000154 if (!isa<Instruction>(I)) {
155 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000156 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000157 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000158
159 unsigned &AssignedReg = ValueMap[I];
160 if (AssignedReg == 0)
161 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000162 else if (Reg != AssignedReg) {
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000163 const TargetRegisterClass *RegClass = MRI.getRegClass(Reg);
164 TII.copyRegToReg(*MBB, MBB->end(), AssignedReg,
165 Reg, RegClass, RegClass);
166 }
167 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000168}
169
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000170unsigned FastISel::getRegForGEPIndex(Value *Idx) {
171 unsigned IdxN = getRegForValue(Idx);
172 if (IdxN == 0)
173 // Unhandled operand. Halt "fast" selection and bail.
174 return 0;
175
176 // If the index is smaller or larger than intptr_t, truncate or extend it.
177 MVT PtrVT = TLI.getPointerTy();
178 MVT IdxVT = MVT::getMVT(Idx->getType(), /*HandleUnknown=*/false);
179 if (IdxVT.bitsLT(PtrVT))
180 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
181 ISD::SIGN_EXTEND, IdxN);
182 else if (IdxVT.bitsGT(PtrVT))
183 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT.getSimpleVT(),
184 ISD::TRUNCATE, IdxN);
185 return IdxN;
186}
187
Dan Gohmanbdedd442008-08-20 00:11:48 +0000188/// SelectBinaryOp - Select and emit code for a binary operator instruction,
189/// which has an opcode which directly corresponds to the given ISD opcode.
190///
Dan Gohman40b189e2008-09-05 18:18:20 +0000191bool FastISel::SelectBinaryOp(User *I, ISD::NodeType ISDOpcode) {
Dan Gohmanbdedd442008-08-20 00:11:48 +0000192 MVT VT = MVT::getMVT(I->getType(), /*HandleUnknown=*/true);
193 if (VT == MVT::Other || !VT.isSimple())
194 // Unhandled type. Halt "fast" selection and bail.
195 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000196
Dan Gohmanb71fea22008-08-26 20:52:40 +0000197 // We only handle legal types. For example, on x86-32 the instruction
198 // selector contains all of the 64-bit instructions from x86-64,
199 // under the assumption that i64 won't be used if the target doesn't
200 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000201 if (!TLI.isTypeLegal(VT)) {
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000202 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000203 // don't require additional zeroing, which makes them easy.
204 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000205 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
206 ISDOpcode == ISD::XOR))
Dan Gohman638c6832008-09-05 18:44:22 +0000207 VT = TLI.getTypeToTransformTo(VT);
208 else
209 return false;
210 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000211
Dan Gohman3df24e62008-09-03 23:12:08 +0000212 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000213 if (Op0 == 0)
214 // Unhandled operand. Halt "fast" selection and bail.
215 return false;
216
217 // Check if the second operand is a constant and handle it appropriately.
218 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000219 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
220 ISDOpcode, Op0, CI->getZExtValue());
221 if (ResultReg != 0) {
222 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000223 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000224 return true;
225 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000226 }
227
Dan Gohman10df0fa2008-08-27 01:09:54 +0000228 // Check if the second operand is a constant float.
229 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000230 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
231 ISDOpcode, Op0, CF);
232 if (ResultReg != 0) {
233 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000234 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000235 return true;
236 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000237 }
238
Dan Gohman3df24e62008-09-03 23:12:08 +0000239 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000240 if (Op1 == 0)
241 // Unhandled operand. Halt "fast" selection and bail.
242 return false;
243
Dan Gohmanad368ac2008-08-27 18:10:19 +0000244 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000245 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
246 ISDOpcode, Op0, Op1);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000247 if (ResultReg == 0)
248 // Target-specific code wasn't able to find a machine opcode for
249 // the given ISD opcode and type. Halt "fast" selection and bail.
250 return false;
251
Dan Gohman8014e862008-08-20 00:23:20 +0000252 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000253 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000254 return true;
255}
256
Dan Gohman40b189e2008-09-05 18:18:20 +0000257bool FastISel::SelectGetElementPtr(User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000258 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000259 if (N == 0)
260 // Unhandled operand. Halt "fast" selection and bail.
261 return false;
262
263 const Type *Ty = I->getOperand(0)->getType();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000264 MVT::SimpleValueType VT = TLI.getPointerTy().getSimpleVT();
Evan Cheng83785c82008-08-20 22:45:34 +0000265 for (GetElementPtrInst::op_iterator OI = I->op_begin()+1, E = I->op_end();
266 OI != E; ++OI) {
267 Value *Idx = *OI;
268 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
269 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
270 if (Field) {
271 // N = N + Offset
272 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
273 // FIXME: This can be optimized by combining the add with a
274 // subsequent one.
Dan Gohman7a0e6592008-08-21 17:25:26 +0000275 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000276 if (N == 0)
277 // Unhandled operand. Halt "fast" selection and bail.
278 return false;
279 }
280 Ty = StTy->getElementType(Field);
281 } else {
282 Ty = cast<SequentialType>(Ty)->getElementType();
283
284 // If this is a constant subscript, handle it quickly.
285 if (ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
286 if (CI->getZExtValue() == 0) continue;
287 uint64_t Offs =
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000288 TD.getTypePaddedSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohman7a0e6592008-08-21 17:25:26 +0000289 N = FastEmit_ri_(VT, ISD::ADD, N, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000290 if (N == 0)
291 // Unhandled operand. Halt "fast" selection and bail.
292 return false;
293 continue;
294 }
295
296 // N = N + Idx * ElementSize;
Duncan Sandsceb4d1a2009-01-12 20:38:59 +0000297 uint64_t ElementSize = TD.getTypePaddedSize(Ty);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000298 unsigned IdxN = getRegForGEPIndex(Idx);
Evan Cheng83785c82008-08-20 22:45:34 +0000299 if (IdxN == 0)
300 // Unhandled operand. Halt "fast" selection and bail.
301 return false;
302
Dan Gohman80bc6e22008-08-26 20:57:08 +0000303 if (ElementSize != 1) {
Dan Gohmanf93cf792008-08-21 17:37:05 +0000304 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000305 if (IdxN == 0)
306 // Unhandled operand. Halt "fast" selection and bail.
307 return false;
308 }
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000309 N = FastEmit_rr(VT, VT, ISD::ADD, N, IdxN);
Evan Cheng83785c82008-08-20 22:45:34 +0000310 if (N == 0)
311 // Unhandled operand. Halt "fast" selection and bail.
312 return false;
313 }
314 }
315
316 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000317 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000318 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000319}
320
Dan Gohman33134c42008-09-25 17:05:24 +0000321bool FastISel::SelectCall(User *I) {
322 Function *F = cast<CallInst>(I)->getCalledFunction();
323 if (!F) return false;
324
325 unsigned IID = F->getIntrinsicID();
326 switch (IID) {
327 default: break;
328 case Intrinsic::dbg_stoppoint: {
329 DbgStopPointInst *SPI = cast<DbgStopPointInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000330 if (DW && DW->ValidDebugInfo(SPI->getContext(), true)) {
Devang Patel83489bb2009-01-13 00:35:13 +0000331 DICompileUnit CU(cast<GlobalVariable>(SPI->getContext()));
Bill Wendling0582ae92009-03-13 04:39:26 +0000332 std::string Dir, FN;
333 unsigned SrcFile = DW->getOrCreateSourceID(CU.getDirectory(Dir),
334 CU.getFilename(FN));
Dan Gohman33134c42008-09-25 17:05:24 +0000335 unsigned Line = SPI->getLine();
336 unsigned Col = SPI->getColumn();
Bill Wendling92c1e122009-02-13 02:16:35 +0000337 unsigned ID = DW->RecordSourceLine(Line, Col, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000338 unsigned Idx = MF.getOrCreateDebugLocID(SrcFile, Line, Col);
339 setCurDebugLoc(DebugLoc::get(Idx));
Bill Wendling92c1e122009-02-13 02:16:35 +0000340 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
341 BuildMI(MBB, DL, II).addImm(ID);
Dan Gohman33134c42008-09-25 17:05:24 +0000342 }
343 return true;
344 }
345 case Intrinsic::dbg_region_start: {
346 DbgRegionStartInst *RSI = cast<DbgRegionStartInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000347 if (DW && DW->ValidDebugInfo(RSI->getContext(), true)) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000348 unsigned ID =
349 DW->RecordRegionStart(cast<GlobalVariable>(RSI->getContext()));
350 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
351 BuildMI(MBB, DL, II).addImm(ID);
352 }
Dan Gohman33134c42008-09-25 17:05:24 +0000353 return true;
354 }
355 case Intrinsic::dbg_region_end: {
356 DbgRegionEndInst *REI = cast<DbgRegionEndInst>(I);
Devang Patel48c7fa22009-04-13 18:13:16 +0000357 if (DW && DW->ValidDebugInfo(REI->getContext(), true)) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000358 unsigned ID = 0;
359 DISubprogram Subprogram(cast<GlobalVariable>(REI->getContext()));
Devang Patel8818b8f2009-04-15 20:11:08 +0000360 if (!Subprogram.isNull() && !Subprogram.describes(MF.getFunction())) {
Devang Patel1be3ecc2009-04-15 00:10:26 +0000361 // This is end of an inlined function.
362 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
363 ID = DW->RecordInlinedFnEnd(Subprogram);
Devang Patel8818b8f2009-04-15 20:11:08 +0000364 if (ID)
365 // If ID is 0 then this was not an end of inlined region.
366 BuildMI(MBB, DL, II).addImm(ID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000367 } else {
368 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
369 ID = DW->RecordRegionEnd(cast<GlobalVariable>(REI->getContext()));
370 BuildMI(MBB, DL, II).addImm(ID);
371 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000372 }
Dan Gohman33134c42008-09-25 17:05:24 +0000373 return true;
374 }
375 case Intrinsic::dbg_func_start: {
Devang Patel83489bb2009-01-13 00:35:13 +0000376 if (!DW) return true;
Dan Gohman33134c42008-09-25 17:05:24 +0000377 DbgFuncStartInst *FSI = cast<DbgFuncStartInst>(I);
378 Value *SP = FSI->getSubprogram();
Bill Wendling9bc96a52009-02-03 00:55:04 +0000379
Devang Patel48c7fa22009-04-13 18:13:16 +0000380 if (DW->ValidDebugInfo(SP, true)) {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000381 // llvm.dbg.func.start implicitly defines a dbg_stoppoint which is what
382 // (most?) gdb expects.
Devang Patel1be3ecc2009-04-15 00:10:26 +0000383 DebugLoc PrevLoc = DL;
Devang Patel83489bb2009-01-13 00:35:13 +0000384 DISubprogram Subprogram(cast<GlobalVariable>(SP));
385 DICompileUnit CompileUnit = Subprogram.getCompileUnit();
Bill Wendling0582ae92009-03-13 04:39:26 +0000386 std::string Dir, FN;
387 unsigned SrcFile = DW->getOrCreateSourceID(CompileUnit.getDirectory(Dir),
388 CompileUnit.getFilename(FN));
Bill Wendling9bc96a52009-02-03 00:55:04 +0000389
Devang Patelb3969922009-04-09 21:42:11 +0000390 // Record the source line.
Bill Wendling9bc96a52009-02-03 00:55:04 +0000391 unsigned Line = Subprogram.getLineNumber();
Devang Patel0f7fef32009-04-13 17:02:03 +0000392 unsigned LabelID = DW->RecordSourceLine(Line, 0, SrcFile);
Bill Wendling9bc96a52009-02-03 00:55:04 +0000393 setCurDebugLoc(DebugLoc::get(MF.getOrCreateDebugLocID(SrcFile, Line, 0)));
Devang Patel1be3ecc2009-04-15 00:10:26 +0000394 if (!Subprogram.describes(MF.getFunction())) {
395 // This is a beginning of an inlined function.
Devang Patel0f7fef32009-04-13 17:02:03 +0000396 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DBG_LABEL);
397 BuildMI(MBB, DL, II).addImm(LabelID);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000398 DebugLocTuple PrevLocTpl = MF.getDebugLocTuple(PrevLoc);
399 DW->RecordInlinedFnStart(FSI, Subprogram, LabelID,
400 PrevLocTpl.Src,
401 PrevLocTpl.Line,
402 PrevLocTpl.Col);
Devang Patel0f7fef32009-04-13 17:02:03 +0000403 } else {
404 // llvm.dbg.func_start also defines beginning of function scope.
405 DW->RecordRegionStart(cast<GlobalVariable>(FSI->getSubprogram()));
406 }
Dan Gohman33134c42008-09-25 17:05:24 +0000407 }
Bill Wendling9bc96a52009-02-03 00:55:04 +0000408
Dan Gohman33134c42008-09-25 17:05:24 +0000409 return true;
410 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000411 case Intrinsic::dbg_declare: {
412 DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
413 Value *Variable = DI->getVariable();
Devang Patel48c7fa22009-04-13 18:13:16 +0000414 if (DW && DW->ValidDebugInfo(Variable, true)) {
Bill Wendling92c1e122009-02-13 02:16:35 +0000415 // Determine the address of the declared object.
416 Value *Address = DI->getAddress();
417 if (BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
418 Address = BCI->getOperand(0);
419 AllocaInst *AI = dyn_cast<AllocaInst>(Address);
420 // Don't handle byval struct arguments or VLAs, for example.
421 if (!AI) break;
422 DenseMap<const AllocaInst*, int>::iterator SI =
423 StaticAllocaMap.find(AI);
424 if (SI == StaticAllocaMap.end()) break; // VLAs.
425 int FI = SI->second;
426
427 // Determine the debug globalvariable.
428 GlobalValue *GV = cast<GlobalVariable>(Variable);
429
430 // Build the DECLARE instruction.
431 const TargetInstrDesc &II = TII.get(TargetInstrInfo::DECLARE);
Devang Patel1be3ecc2009-04-15 00:10:26 +0000432 MachineInstr *DeclareMI
433 = BuildMI(MBB, DL, II).addFrameIndex(FI).addGlobalAddress(GV);
434 DIVariable DV(cast<GlobalVariable>(GV));
435 if (!DV.isNull()) {
436 // This is a local variable
437 DW->RecordVariableScope(DV, DeclareMI);
438 }
Bill Wendling92c1e122009-02-13 02:16:35 +0000439 }
Dan Gohman33134c42008-09-25 17:05:24 +0000440 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000441 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000442 case Intrinsic::eh_exception: {
443 MVT VT = TLI.getValueType(I->getType());
444 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
445 default: break;
446 case TargetLowering::Expand: {
447 if (!MBB->isLandingPad()) {
448 // FIXME: Mark exception register as live in. Hack for PR1508.
449 unsigned Reg = TLI.getExceptionAddressRegister();
450 if (Reg) MBB->addLiveIn(Reg);
451 }
452 unsigned Reg = TLI.getExceptionAddressRegister();
453 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
454 unsigned ResultReg = createResultReg(RC);
455 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
456 Reg, RC, RC);
457 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000458 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000459 UpdateValueMap(I, ResultReg);
460 return true;
461 }
462 }
463 break;
464 }
465 case Intrinsic::eh_selector_i32:
466 case Intrinsic::eh_selector_i64: {
467 MVT VT = TLI.getValueType(I->getType());
468 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
469 default: break;
470 case TargetLowering::Expand: {
471 MVT VT = (IID == Intrinsic::eh_selector_i32 ?
472 MVT::i32 : MVT::i64);
473
474 if (MMI) {
475 if (MBB->isLandingPad())
476 AddCatchInfo(*cast<CallInst>(I), MMI, MBB);
477 else {
478#ifndef NDEBUG
479 CatchInfoLost.insert(cast<CallInst>(I));
480#endif
481 // FIXME: Mark exception selector register as live in. Hack for PR1508.
482 unsigned Reg = TLI.getExceptionSelectorRegister();
483 if (Reg) MBB->addLiveIn(Reg);
484 }
485
486 unsigned Reg = TLI.getExceptionSelectorRegister();
487 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
488 unsigned ResultReg = createResultReg(RC);
489 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
490 Reg, RC, RC);
491 assert(InsertedCopy && "Can't copy address registers!");
Evan Cheng24ac4082008-11-24 07:09:49 +0000492 InsertedCopy = InsertedCopy;
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000493 UpdateValueMap(I, ResultReg);
494 } else {
495 unsigned ResultReg =
496 getRegForValue(Constant::getNullValue(I->getType()));
497 UpdateValueMap(I, ResultReg);
498 }
499 return true;
500 }
501 }
502 break;
503 }
Dan Gohman33134c42008-09-25 17:05:24 +0000504 }
505 return false;
506}
507
Dan Gohman40b189e2008-09-05 18:18:20 +0000508bool FastISel::SelectCast(User *I, ISD::NodeType Opcode) {
Owen Anderson6336b702008-08-27 18:58:30 +0000509 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
510 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000511
512 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
Dan Gohman474d3b32009-03-13 23:53:06 +0000513 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000514 // Unhandled type. Halt "fast" selection and bail.
515 return false;
516
Dan Gohman474d3b32009-03-13 23:53:06 +0000517 // Check if the destination type is legal. Or as a special case,
518 // it may be i1 if we're doing a truncate because that's
519 // easy and somewhat common.
520 if (!TLI.isTypeLegal(DstVT))
521 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000522 // Unhandled type. Halt "fast" selection and bail.
523 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000524
525 // Check if the source operand is legal. Or as a special case,
526 // it may be i1 if we're doing zero-extension because that's
527 // easy and somewhat common.
528 if (!TLI.isTypeLegal(SrcVT))
529 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
530 // Unhandled type. Halt "fast" selection and bail.
531 return false;
532
Dan Gohman3df24e62008-09-03 23:12:08 +0000533 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000534 if (!InputReg)
535 // Unhandled operand. Halt "fast" selection and bail.
536 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000537
538 // If the operand is i1, arrange for the high bits in the register to be zero.
Dan Gohman474d3b32009-03-13 23:53:06 +0000539 if (SrcVT == MVT::i1) {
540 SrcVT = TLI.getTypeToTransformTo(SrcVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000541 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg);
542 if (!InputReg)
543 return false;
544 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000545 // If the result is i1, truncate to the target's type for i1 first.
546 if (DstVT == MVT::i1)
547 DstVT = TLI.getTypeToTransformTo(DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000548
Owen Andersond0533c92008-08-26 23:46:32 +0000549 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
550 DstVT.getSimpleVT(),
551 Opcode,
552 InputReg);
553 if (!ResultReg)
554 return false;
555
Dan Gohman3df24e62008-09-03 23:12:08 +0000556 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000557 return true;
558}
559
Dan Gohman40b189e2008-09-05 18:18:20 +0000560bool FastISel::SelectBitCast(User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000561 // If the bitcast doesn't change the type, just use the operand value.
562 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000563 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000564 if (Reg == 0)
565 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000566 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000567 return true;
568 }
569
570 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Anderson6336b702008-08-27 18:58:30 +0000571 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
572 MVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000573
574 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
575 DstVT == MVT::Other || !DstVT.isSimple() ||
576 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
577 // Unhandled type. Halt "fast" selection and bail.
578 return false;
579
Dan Gohman3df24e62008-09-03 23:12:08 +0000580 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000581 if (Op0 == 0)
582 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000583 return false;
584
Dan Gohmanad368ac2008-08-27 18:10:19 +0000585 // First, try to perform the bitcast by inserting a reg-reg copy.
586 unsigned ResultReg = 0;
587 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
588 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
589 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
590 ResultReg = createResultReg(DstClass);
591
592 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
593 Op0, DstClass, SrcClass);
594 if (!InsertedCopy)
595 ResultReg = 0;
596 }
597
598 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
599 if (!ResultReg)
600 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
601 ISD::BIT_CONVERT, Op0);
602
603 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000604 return false;
605
Dan Gohman3df24e62008-09-03 23:12:08 +0000606 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000607 return true;
608}
609
Dan Gohman3df24e62008-09-03 23:12:08 +0000610bool
611FastISel::SelectInstruction(Instruction *I) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000612 return SelectOperator(I, I->getOpcode());
613}
614
Dan Gohmand98d6202008-10-02 22:15:21 +0000615/// FastEmitBranch - Emit an unconditional branch to the given block,
616/// unless it is the immediate (fall-through) successor, and update
617/// the CFG.
618void
619FastISel::FastEmitBranch(MachineBasicBlock *MSucc) {
620 MachineFunction::iterator NextMBB =
621 next(MachineFunction::iterator(MBB));
622
623 if (MBB->isLayoutSuccessor(MSucc)) {
624 // The unconditional fall-through case, which needs no instructions.
625 } else {
626 // The unconditional branch case.
627 TII.InsertBranch(*MBB, MSucc, NULL, SmallVector<MachineOperand, 0>());
628 }
629 MBB->addSuccessor(MSucc);
630}
631
Dan Gohman40b189e2008-09-05 18:18:20 +0000632bool
633FastISel::SelectOperator(User *I, unsigned Opcode) {
634 switch (Opcode) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000635 case Instruction::Add: {
636 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FADD : ISD::ADD;
637 return SelectBinaryOp(I, Opc);
638 }
639 case Instruction::Sub: {
640 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FSUB : ISD::SUB;
641 return SelectBinaryOp(I, Opc);
642 }
643 case Instruction::Mul: {
644 ISD::NodeType Opc = I->getType()->isFPOrFPVector() ? ISD::FMUL : ISD::MUL;
645 return SelectBinaryOp(I, Opc);
646 }
647 case Instruction::SDiv:
648 return SelectBinaryOp(I, ISD::SDIV);
649 case Instruction::UDiv:
650 return SelectBinaryOp(I, ISD::UDIV);
651 case Instruction::FDiv:
652 return SelectBinaryOp(I, ISD::FDIV);
653 case Instruction::SRem:
654 return SelectBinaryOp(I, ISD::SREM);
655 case Instruction::URem:
656 return SelectBinaryOp(I, ISD::UREM);
657 case Instruction::FRem:
658 return SelectBinaryOp(I, ISD::FREM);
659 case Instruction::Shl:
660 return SelectBinaryOp(I, ISD::SHL);
661 case Instruction::LShr:
662 return SelectBinaryOp(I, ISD::SRL);
663 case Instruction::AShr:
664 return SelectBinaryOp(I, ISD::SRA);
665 case Instruction::And:
666 return SelectBinaryOp(I, ISD::AND);
667 case Instruction::Or:
668 return SelectBinaryOp(I, ISD::OR);
669 case Instruction::Xor:
670 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000671
Dan Gohman3df24e62008-09-03 23:12:08 +0000672 case Instruction::GetElementPtr:
673 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000674
Dan Gohman3df24e62008-09-03 23:12:08 +0000675 case Instruction::Br: {
676 BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000677
Dan Gohman3df24e62008-09-03 23:12:08 +0000678 if (BI->isUnconditional()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000679 BasicBlock *LLVMSucc = BI->getSuccessor(0);
680 MachineBasicBlock *MSucc = MBBMap[LLVMSucc];
Dan Gohmand98d6202008-10-02 22:15:21 +0000681 FastEmitBranch(MSucc);
Dan Gohman3df24e62008-09-03 23:12:08 +0000682 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000683 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000684
685 // Conditional branches are not handed yet.
686 // Halt "fast" selection and bail.
687 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000688 }
689
Dan Gohman087c8502008-09-05 01:08:41 +0000690 case Instruction::Unreachable:
691 // Nothing to emit.
692 return true;
693
Dan Gohman3df24e62008-09-03 23:12:08 +0000694 case Instruction::PHI:
695 // PHI nodes are already emitted.
696 return true;
Dan Gohman0586d912008-09-10 20:11:02 +0000697
698 case Instruction::Alloca:
699 // FunctionLowering has the static-sized case covered.
700 if (StaticAllocaMap.count(cast<AllocaInst>(I)))
701 return true;
702
703 // Dynamic-sized alloca is not handled yet.
704 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000705
Dan Gohman33134c42008-09-25 17:05:24 +0000706 case Instruction::Call:
707 return SelectCall(I);
708
Dan Gohman3df24e62008-09-03 23:12:08 +0000709 case Instruction::BitCast:
710 return SelectBitCast(I);
711
712 case Instruction::FPToSI:
713 return SelectCast(I, ISD::FP_TO_SINT);
714 case Instruction::ZExt:
715 return SelectCast(I, ISD::ZERO_EXTEND);
716 case Instruction::SExt:
717 return SelectCast(I, ISD::SIGN_EXTEND);
718 case Instruction::Trunc:
719 return SelectCast(I, ISD::TRUNCATE);
720 case Instruction::SIToFP:
721 return SelectCast(I, ISD::SINT_TO_FP);
722
723 case Instruction::IntToPtr: // Deliberate fall-through.
724 case Instruction::PtrToInt: {
725 MVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
726 MVT DstVT = TLI.getValueType(I->getType());
727 if (DstVT.bitsGT(SrcVT))
728 return SelectCast(I, ISD::ZERO_EXTEND);
729 if (DstVT.bitsLT(SrcVT))
730 return SelectCast(I, ISD::TRUNCATE);
731 unsigned Reg = getRegForValue(I->getOperand(0));
732 if (Reg == 0) return false;
733 UpdateValueMap(I, Reg);
734 return true;
735 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000736
Dan Gohman3df24e62008-09-03 23:12:08 +0000737 default:
738 // Unhandled instruction. Halt "fast" selection and bail.
739 return false;
740 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000741}
742
Dan Gohman3df24e62008-09-03 23:12:08 +0000743FastISel::FastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000744 MachineModuleInfo *mmi,
Devang Patel83489bb2009-01-13 00:35:13 +0000745 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +0000746 DenseMap<const Value *, unsigned> &vm,
Dan Gohman0586d912008-09-10 20:11:02 +0000747 DenseMap<const BasicBlock *, MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000748 DenseMap<const AllocaInst *, int> &am
749#ifndef NDEBUG
750 , SmallSet<Instruction*, 8> &cil
751#endif
752 )
Dan Gohman3df24e62008-09-03 23:12:08 +0000753 : MBB(0),
754 ValueMap(vm),
755 MBBMap(bm),
Dan Gohman0586d912008-09-10 20:11:02 +0000756 StaticAllocaMap(am),
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000757#ifndef NDEBUG
758 CatchInfoLost(cil),
759#endif
Dan Gohman3df24e62008-09-03 23:12:08 +0000760 MF(mf),
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000761 MMI(mmi),
Devang Patel83489bb2009-01-13 00:35:13 +0000762 DW(dw),
Dan Gohman3df24e62008-09-03 23:12:08 +0000763 MRI(MF.getRegInfo()),
Dan Gohman0586d912008-09-10 20:11:02 +0000764 MFI(*MF.getFrameInfo()),
765 MCP(*MF.getConstantPool()),
Dan Gohman3df24e62008-09-03 23:12:08 +0000766 TM(MF.getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000767 TD(*TM.getTargetData()),
768 TII(*TM.getInstrInfo()),
769 TLI(*TM.getTargetLowering()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000770}
771
Dan Gohmane285a742008-08-14 21:51:29 +0000772FastISel::~FastISel() {}
773
Evan Cheng36fd9412008-09-02 21:59:13 +0000774unsigned FastISel::FastEmit_(MVT::SimpleValueType, MVT::SimpleValueType,
775 ISD::NodeType) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000776 return 0;
777}
778
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000779unsigned FastISel::FastEmit_r(MVT::SimpleValueType, MVT::SimpleValueType,
780 ISD::NodeType, unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000781 return 0;
782}
783
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000784unsigned FastISel::FastEmit_rr(MVT::SimpleValueType, MVT::SimpleValueType,
785 ISD::NodeType, unsigned /*Op0*/,
786 unsigned /*Op0*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000787 return 0;
788}
789
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000790unsigned FastISel::FastEmit_i(MVT::SimpleValueType, MVT::SimpleValueType,
791 ISD::NodeType, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000792 return 0;
793}
794
Dan Gohman10df0fa2008-08-27 01:09:54 +0000795unsigned FastISel::FastEmit_f(MVT::SimpleValueType, MVT::SimpleValueType,
796 ISD::NodeType, ConstantFP * /*FPImm*/) {
797 return 0;
798}
799
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000800unsigned FastISel::FastEmit_ri(MVT::SimpleValueType, MVT::SimpleValueType,
801 ISD::NodeType, unsigned /*Op0*/,
802 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000803 return 0;
804}
805
Dan Gohman10df0fa2008-08-27 01:09:54 +0000806unsigned FastISel::FastEmit_rf(MVT::SimpleValueType, MVT::SimpleValueType,
807 ISD::NodeType, unsigned /*Op0*/,
808 ConstantFP * /*FPImm*/) {
809 return 0;
810}
811
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000812unsigned FastISel::FastEmit_rri(MVT::SimpleValueType, MVT::SimpleValueType,
813 ISD::NodeType,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000814 unsigned /*Op0*/, unsigned /*Op1*/,
815 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000816 return 0;
817}
818
819/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
820/// to emit an instruction with an immediate operand using FastEmit_ri.
821/// If that fails, it materializes the immediate into a register and try
822/// FastEmit_rr instead.
823unsigned FastISel::FastEmit_ri_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000824 unsigned Op0, uint64_t Imm,
825 MVT::SimpleValueType ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000826 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohman151ed612008-08-27 18:15:05 +0000827 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000828 if (ResultReg != 0)
829 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000830 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000831 if (MaterialReg == 0)
832 return 0;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000833 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000834}
835
Dan Gohman10df0fa2008-08-27 01:09:54 +0000836/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
837/// to emit an instruction with a floating-point immediate operand using
838/// FastEmit_rf. If that fails, it materializes the immediate into a register
839/// and try FastEmit_rr instead.
840unsigned FastISel::FastEmit_rf_(MVT::SimpleValueType VT, ISD::NodeType Opcode,
841 unsigned Op0, ConstantFP *FPImm,
842 MVT::SimpleValueType ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000843 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohman151ed612008-08-27 18:15:05 +0000844 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000845 if (ResultReg != 0)
846 return ResultReg;
847
848 // Materialize the constant in a register.
849 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
850 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000851 // If the target doesn't have a way to directly enter a floating-point
852 // value into a register, use an alternate approach.
853 // TODO: The current approach only supports floating-point constants
854 // that can be constructed by conversion from integer values. This should
855 // be replaced by code that creates a load from a constant-pool entry,
856 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000857 const APFloat &Flt = FPImm->getValueAPF();
858 MVT IntVT = TLI.getPointerTy();
859
860 uint64_t x[2];
861 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000862 bool isExact;
863 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
864 APFloat::rmTowardZero, &isExact);
865 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +0000866 return 0;
867 APInt IntVal(IntBitWidth, 2, x);
868
869 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
870 ISD::Constant, IntVal.getZExtValue());
871 if (IntegerReg == 0)
872 return 0;
873 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
874 ISD::SINT_TO_FP, IntegerReg);
875 if (MaterialReg == 0)
876 return 0;
877 }
878 return FastEmit_rr(VT, VT, Opcode, Op0, MaterialReg);
879}
880
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000881unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
882 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +0000883}
884
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000885unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +0000886 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000887 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000888 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000889
Bill Wendling9bc96a52009-02-03 00:55:04 +0000890 BuildMI(MBB, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000891 return ResultReg;
892}
893
894unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
895 const TargetRegisterClass *RC,
896 unsigned Op0) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000897 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000898 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000899
Evan Cheng5960e4e2008-09-08 08:38:20 +0000900 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000901 BuildMI(MBB, DL, II, ResultReg).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000902 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000903 BuildMI(MBB, DL, II).addReg(Op0);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000904 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
905 II.ImplicitDefs[0], RC, RC);
906 if (!InsertedCopy)
907 ResultReg = 0;
908 }
909
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000910 return ResultReg;
911}
912
913unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
914 const TargetRegisterClass *RC,
915 unsigned Op0, unsigned Op1) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000916 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +0000917 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000918
Evan Cheng5960e4e2008-09-08 08:38:20 +0000919 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000920 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000921 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000922 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000923 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
924 II.ImplicitDefs[0], RC, RC);
925 if (!InsertedCopy)
926 ResultReg = 0;
927 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000928 return ResultReg;
929}
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000930
931unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
932 const TargetRegisterClass *RC,
933 unsigned Op0, uint64_t Imm) {
934 unsigned ResultReg = createResultReg(RC);
935 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
936
Evan Cheng5960e4e2008-09-08 08:38:20 +0000937 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000938 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000939 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000940 BuildMI(MBB, DL, II).addReg(Op0).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000941 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
942 II.ImplicitDefs[0], RC, RC);
943 if (!InsertedCopy)
944 ResultReg = 0;
945 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000946 return ResultReg;
947}
948
Dan Gohman10df0fa2008-08-27 01:09:54 +0000949unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
950 const TargetRegisterClass *RC,
951 unsigned Op0, ConstantFP *FPImm) {
952 unsigned ResultReg = createResultReg(RC);
953 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
954
Evan Cheng5960e4e2008-09-08 08:38:20 +0000955 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000956 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000957 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000958 BuildMI(MBB, DL, II).addReg(Op0).addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000959 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
960 II.ImplicitDefs[0], RC, RC);
961 if (!InsertedCopy)
962 ResultReg = 0;
963 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000964 return ResultReg;
965}
966
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000967unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
968 const TargetRegisterClass *RC,
969 unsigned Op0, unsigned Op1, uint64_t Imm) {
970 unsigned ResultReg = createResultReg(RC);
971 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
972
Evan Cheng5960e4e2008-09-08 08:38:20 +0000973 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000974 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000975 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000976 BuildMI(MBB, DL, II).addReg(Op0).addReg(Op1).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000977 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
978 II.ImplicitDefs[0], RC, RC);
979 if (!InsertedCopy)
980 ResultReg = 0;
981 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000982 return ResultReg;
983}
Owen Anderson6d0c25e2008-08-25 20:20:32 +0000984
985unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
986 const TargetRegisterClass *RC,
987 uint64_t Imm) {
988 unsigned ResultReg = createResultReg(RC);
989 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
990
Evan Cheng5960e4e2008-09-08 08:38:20 +0000991 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +0000992 BuildMI(MBB, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000993 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +0000994 BuildMI(MBB, DL, II).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +0000995 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
996 II.ImplicitDefs[0], RC, RC);
997 if (!InsertedCopy)
998 ResultReg = 0;
999 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001000 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001001}
Owen Anderson8970f002008-08-27 22:30:02 +00001002
Evan Cheng536ab132009-01-22 09:10:11 +00001003unsigned FastISel::FastEmitInst_extractsubreg(MVT::SimpleValueType RetVT,
1004 unsigned Op0, uint32_t Idx) {
Owen Anderson40a468f2008-08-28 17:47:37 +00001005 const TargetRegisterClass* RC = MRI.getRegClass(Op0);
Owen Anderson8970f002008-08-27 22:30:02 +00001006
Evan Cheng536ab132009-01-22 09:10:11 +00001007 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Owen Anderson8970f002008-08-27 22:30:02 +00001008 const TargetInstrDesc &II = TII.get(TargetInstrInfo::EXTRACT_SUBREG);
1009
Evan Cheng5960e4e2008-09-08 08:38:20 +00001010 if (II.getNumDefs() >= 1)
Bill Wendling9bc96a52009-02-03 00:55:04 +00001011 BuildMI(MBB, DL, II, ResultReg).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001012 else {
Bill Wendling9bc96a52009-02-03 00:55:04 +00001013 BuildMI(MBB, DL, II).addReg(Op0).addImm(Idx);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001014 bool InsertedCopy = TII.copyRegToReg(*MBB, MBB->end(), ResultReg,
1015 II.ImplicitDefs[0], RC, RC);
1016 if (!InsertedCopy)
1017 ResultReg = 0;
1018 }
Owen Anderson8970f002008-08-27 22:30:02 +00001019 return ResultReg;
1020}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001021
1022/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1023/// with all but the least significant bit set to zero.
1024unsigned FastISel::FastEmitZExtFromI1(MVT::SimpleValueType VT, unsigned Op) {
1025 return FastEmit_ri(VT, VT, ISD::AND, Op, 1);
1026}