blob: 003de2b0263b7a4ca3ea3c9266d525795ab5f547 [file] [log] [blame]
Chris Lattner97f06932009-10-19 20:20:46 +00001//===-- ARMAsmPrinter.cpp - Print machine code to an ARM .s file ----------===//
2//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a printer that converts from our internal representation
11// of machine-dependent LLVM code to GAS-format ARM assembly language.
12//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "asm-printer"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000016#include "ARM.h"
Anton Korobeynikov88ce6672009-05-23 19:51:20 +000017#include "ARMBuildAttrs.h"
Evan Chenga8e29892007-01-19 07:51:42 +000018#include "ARMAddressingModes.h"
19#include "ARMConstantPoolValue.h"
Chris Lattnerf447a5f2010-07-19 23:44:46 +000020#include "AsmPrinter/ARMInstPrinter.h"
Chris Lattner97f06932009-10-19 20:20:46 +000021#include "ARMMachineFunctionInfo.h"
22#include "ARMMCInstLower.h"
23#include "ARMTargetMachine.h"
Dale Johannesen3f282aa2010-04-26 20:07:31 +000024#include "llvm/Analysis/DebugInfo.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000025#include "llvm/Constants.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000026#include "llvm/Module.h"
Benjamin Kramere55b15f2009-12-28 12:27:56 +000027#include "llvm/Type.h"
Dan Gohmancf20ac42009-08-13 01:36:44 +000028#include "llvm/Assembly/Writer.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000029#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000030#include "llvm/CodeGen/MachineModuleInfoImpls.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000031#include "llvm/CodeGen/MachineFunctionPass.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineJumpTableInfo.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000033#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chris Lattnerb0f294c2009-10-19 18:38:33 +000034#include "llvm/MC/MCAsmInfo.h"
35#include "llvm/MC/MCContext.h"
Bill Wendlingbecd83e2010-03-09 00:40:17 +000036#include "llvm/MC/MCExpr.h"
Chris Lattner97f06932009-10-19 20:20:46 +000037#include "llvm/MC/MCInst.h"
Chris Lattnerf9bdedd2009-08-10 18:15:01 +000038#include "llvm/MC/MCSectionMachO.h"
Chris Lattner6c2f9e12009-08-19 05:49:37 +000039#include "llvm/MC/MCStreamer.h"
Chris Lattner325d3dc2009-09-13 17:14:04 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerd62f1b42010-03-12 21:19:23 +000041#include "llvm/Target/Mangler.h"
Rafael Espindolab01c4bb2006-07-27 11:38:51 +000042#include "llvm/Target/TargetData.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000043#include "llvm/Target/TargetMachine.h"
Evan Cheng5be54b02007-01-19 19:25:36 +000044#include "llvm/Target/TargetOptions.h"
Daniel Dunbar51b198a2009-07-15 20:24:03 +000045#include "llvm/Target/TargetRegistry.h"
Evan Chengc324ecb2009-07-24 18:19:46 +000046#include "llvm/ADT/SmallPtrSet.h"
Jim Grosbachc40d9f92009-09-01 18:49:12 +000047#include "llvm/ADT/SmallString.h"
Bob Wilson54c78ef2009-11-06 23:33:28 +000048#include "llvm/ADT/StringExtras.h"
Chris Lattner97f06932009-10-19 20:20:46 +000049#include "llvm/Support/CommandLine.h"
Devang Patel59135f42010-08-04 22:39:39 +000050#include "llvm/Support/Debug.h"
Torok Edwin30464702009-07-08 20:55:50 +000051#include "llvm/Support/ErrorHandling.h"
Chris Lattnerb23569a2010-04-04 08:18:47 +000052#include "llvm/Support/raw_ostream.h"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000053#include <cctype>
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000054using namespace llvm;
55
Chris Lattner97f06932009-10-19 20:20:46 +000056static cl::opt<bool>
Jim Grosbach376ce972010-09-27 21:28:44 +000057EnableMCInst("enable-arm-mcinst-printer", cl::Hidden, cl::init(true),
Chris Lattner97f06932009-10-19 20:20:46 +000058 cl::desc("enable experimental asmprinter gunk in the arm backend"));
59
Jim Grosbach91729002010-07-21 23:03:52 +000060namespace llvm {
61 namespace ARM {
62 enum DW_ISA {
63 DW_ISA_ARM_thumb = 1,
64 DW_ISA_ARM_arm = 2
65 };
66 }
67}
68
Chris Lattner95b2c7d2006-12-19 22:59:26 +000069namespace {
Chris Lattner4a071d62009-10-19 17:59:19 +000070 class ARMAsmPrinter : public AsmPrinter {
Evan Chenga8e29892007-01-19 07:51:42 +000071
72 /// Subtarget - Keep a pointer to the ARMSubtarget around so that we can
73 /// make the right decision when printing asm code for different targets.
74 const ARMSubtarget *Subtarget;
75
76 /// AFI - Keep a pointer to ARMFunctionInfo for the current
Evan Cheng6d63a722008-09-18 07:27:23 +000077 /// MachineFunction.
Evan Chenga8e29892007-01-19 07:51:42 +000078 ARMFunctionInfo *AFI;
79
Evan Cheng6d63a722008-09-18 07:27:23 +000080 /// MCP - Keep a pointer to constantpool entries of the current
81 /// MachineFunction.
82 const MachineConstantPool *MCP;
83
Bill Wendling57f0db82009-02-24 08:30:20 +000084 public:
Chris Lattnerb23569a2010-04-04 08:18:47 +000085 explicit ARMAsmPrinter(TargetMachine &TM, MCStreamer &Streamer)
86 : AsmPrinter(TM, Streamer), AFI(NULL), MCP(NULL) {
Bill Wendling57f0db82009-02-24 08:30:20 +000087 Subtarget = &TM.getSubtarget<ARMSubtarget>();
88 }
89
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090 virtual const char *getPassName() const {
91 return "ARM Assembly Printer";
92 }
Jim Grosbachb0739b72010-09-02 01:02:06 +000093
Jim Grosbach882ef2b2010-09-21 23:28:16 +000094 void EmitJumpTable(const MachineInstr *MI);
95 void EmitJump2Table(const MachineInstr *MI);
Chris Lattner97f06932009-10-19 20:20:46 +000096 void printInstructionThroughMCStreamer(const MachineInstr *MI);
Jim Grosbachb0739b72010-09-02 01:02:06 +000097
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000098
Chris Lattner35c33bd2010-04-04 04:47:45 +000099 void printOperand(const MachineInstr *MI, int OpNum, raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000100 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000101 void printSOImmOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
102 void printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
103 raw_ostream &O);
104 void printSORegOperand(const MachineInstr *MI, int OpNum,
105 raw_ostream &O);
106 void printAddrMode2Operand(const MachineInstr *MI, int OpNum,
107 raw_ostream &O);
108 void printAddrMode2OffsetOperand(const MachineInstr *MI, int OpNum,
109 raw_ostream &O);
110 void printAddrMode3Operand(const MachineInstr *MI, int OpNum,
111 raw_ostream &O);
112 void printAddrMode3OffsetOperand(const MachineInstr *MI, int OpNum,
113 raw_ostream &O);
114 void printAddrMode4Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000115 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000116 void printAddrMode5Operand(const MachineInstr *MI, int OpNum,raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000117 const char *Modifier = 0);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000118 void printAddrMode6Operand(const MachineInstr *MI, int OpNum,
119 raw_ostream &O);
120 void printAddrMode6OffsetOperand(const MachineInstr *MI, int OpNum,
121 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000122 void printAddrModePCOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000123 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000124 const char *Modifier = 0);
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000125 void printBitfieldInvMaskImmOperand(const MachineInstr *MI, int OpNum,
126 raw_ostream &O);
Johnny Chen1adc40c2010-08-12 20:46:17 +0000127 void printMemBOption(const MachineInstr *MI, int OpNum,
128 raw_ostream &O);
Bob Wilson22f5dc72010-08-16 18:27:34 +0000129 void printShiftImmOperand(const MachineInstr *MI, int OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000130 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000131
Chris Lattner35c33bd2010-04-04 04:47:45 +0000132 void printThumbS4ImmOperand(const MachineInstr *MI, int OpNum,
133 raw_ostream &O);
134 void printThumbITMask(const MachineInstr *MI, int OpNum, raw_ostream &O);
135 void printThumbAddrModeRROperand(const MachineInstr *MI, int OpNum,
136 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000137 void printThumbAddrModeRI5Operand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000138 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000139 unsigned Scale);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000140 void printThumbAddrModeS1Operand(const MachineInstr *MI, int OpNum,
141 raw_ostream &O);
142 void printThumbAddrModeS2Operand(const MachineInstr *MI, int OpNum,
143 raw_ostream &O);
144 void printThumbAddrModeS4Operand(const MachineInstr *MI, int OpNum,
145 raw_ostream &O);
146 void printThumbAddrModeSPOperand(const MachineInstr *MI, int OpNum,
147 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000148
Chris Lattner35c33bd2010-04-04 04:47:45 +0000149 void printT2SOOperand(const MachineInstr *MI, int OpNum, raw_ostream &O);
150 void printT2AddrModeImm12Operand(const MachineInstr *MI, int OpNum,
151 raw_ostream &O);
152 void printT2AddrModeImm8Operand(const MachineInstr *MI, int OpNum,
153 raw_ostream &O);
154 void printT2AddrModeImm8s4Operand(const MachineInstr *MI, int OpNum,
155 raw_ostream &O);
156 void printT2AddrModeImm8OffsetOperand(const MachineInstr *MI, int OpNum,
157 raw_ostream &O);
158 void printT2AddrModeImm8s4OffsetOperand(const MachineInstr *MI, int OpNum,
159 raw_ostream &O) {}
160 void printT2AddrModeSoRegOperand(const MachineInstr *MI, int OpNum,
161 raw_ostream &O);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000162
Chris Lattner35c33bd2010-04-04 04:47:45 +0000163 void printCPSOptionOperand(const MachineInstr *MI, int OpNum,
164 raw_ostream &O) {}
165 void printMSRMaskOperand(const MachineInstr *MI, int OpNum,
166 raw_ostream &O) {}
167 void printNegZeroOperand(const MachineInstr *MI, int OpNum,
168 raw_ostream &O) {}
169 void printPredicateOperand(const MachineInstr *MI, int OpNum,
170 raw_ostream &O);
171 void printMandatoryPredicateOperand(const MachineInstr *MI, int OpNum,
172 raw_ostream &O);
173 void printSBitModifierOperand(const MachineInstr *MI, int OpNum,
174 raw_ostream &O);
175 void printPCLabel(const MachineInstr *MI, int OpNum,
176 raw_ostream &O);
177 void printRegisterList(const MachineInstr *MI, int OpNum,
178 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000179 void printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000180 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000181 const char *Modifier);
Chris Lattner35c33bd2010-04-04 04:47:45 +0000182 void printJTBlockOperand(const MachineInstr *MI, int OpNum,
183 raw_ostream &O);
184 void printJT2BlockOperand(const MachineInstr *MI, int OpNum,
185 raw_ostream &O);
186 void printTBAddrMode(const MachineInstr *MI, int OpNum,
187 raw_ostream &O);
188 void printNoHashImmediate(const MachineInstr *MI, int OpNum,
189 raw_ostream &O);
190 void printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
191 raw_ostream &O);
192 void printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
193 raw_ostream &O);
Bob Wilson1a913ed2010-06-11 21:34:50 +0000194 void printNEONModImmOperand(const MachineInstr *MI, int OpNum,
195 raw_ostream &O);
Bob Wilson54c78ef2009-11-06 23:33:28 +0000196
Evan Cheng055b0312009-06-29 07:51:04 +0000197 virtual bool PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000198 unsigned AsmVariant, const char *ExtraCode,
199 raw_ostream &O);
Evan Cheng055b0312009-06-29 07:51:04 +0000200 virtual bool PrintAsmMemoryOperand(const MachineInstr *MI, unsigned OpNum,
Bob Wilson224c2442009-05-19 05:53:42 +0000201 unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +0000202 const char *ExtraCode, raw_ostream &O);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000203
Chris Lattner35c33bd2010-04-04 04:47:45 +0000204 void printInstruction(const MachineInstr *MI, raw_ostream &O); // autogen
Chris Lattnerd95148f2009-09-13 20:19:22 +0000205 static const char *getRegisterName(unsigned RegNo);
Chris Lattner05af2612009-09-13 20:08:00 +0000206
Chris Lattnera786cea2010-01-28 01:10:34 +0000207 virtual void EmitInstruction(const MachineInstr *MI);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000208 bool runOnMachineFunction(MachineFunction &F);
Jim Grosbachb0739b72010-09-02 01:02:06 +0000209
Chris Lattnera2406192010-01-28 00:19:24 +0000210 virtual void EmitConstantPool() {} // we emit constant pools customly!
Chris Lattner953ebb72010-01-27 23:58:11 +0000211 virtual void EmitFunctionEntryLabel();
Bob Wilson812209a2009-09-30 22:06:26 +0000212 void EmitStartOfAsmFile(Module &M);
Chris Lattner4a071d62009-10-19 17:59:19 +0000213 void EmitEndOfAsmFile(Module &M);
Evan Chenga8e29892007-01-19 07:51:42 +0000214
Jim Grosbach2d0f53b2010-09-28 17:05:56 +0000215 void PrintDebugValueComment(const MachineInstr *MI, raw_ostream &OS);
216
Devang Patel59135f42010-08-04 22:39:39 +0000217 MachineLocation getDebugValueLocation(const MachineInstr *MI) const {
218 MachineLocation Location;
219 assert (MI->getNumOperands() == 4 && "Invalid no. of machine operands!");
220 // Frame address. Currently handles register +- offset only.
221 if (MI->getOperand(0).isReg() && MI->getOperand(1).isImm())
222 Location.set(MI->getOperand(0).getReg(), MI->getOperand(1).getImm());
223 else {
224 DEBUG(dbgs() << "DBG_VALUE instruction ignored! " << *MI << "\n");
225 }
226 return Location;
227 }
228
Jim Grosbach91729002010-07-21 23:03:52 +0000229 virtual unsigned getISAEncoding() {
230 // ARM/Darwin adds ISA to the DWARF info for each function.
231 if (!Subtarget->isTargetDarwin())
232 return 0;
233 return Subtarget->isThumb() ?
234 llvm::ARM::DW_ISA_ARM_thumb : llvm::ARM::DW_ISA_ARM_arm;
235 }
236
Chris Lattner0890cf12010-01-25 19:51:38 +0000237 MCSymbol *GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
238 const MachineBasicBlock *MBB) const;
239 MCSymbol *GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const;
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000240
Jim Grosbach433a5782010-09-24 20:47:58 +0000241 MCSymbol *GetARMSJLJEHLabel(void) const;
242
Evan Cheng711b6dc2008-08-08 06:56:16 +0000243 /// EmitMachineConstantPoolValue - Print a machine constantpool value to
244 /// the .s file.
Evan Chenga8e29892007-01-19 07:51:42 +0000245 virtual void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000246 SmallString<128> Str;
247 raw_svector_ostream OS(Str);
248 EmitMachineConstantPoolValue(MCPV, OS);
249 OutStreamer.EmitRawText(OS.str());
250 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000251
Chris Lattner9d7efd32010-04-04 07:05:53 +0000252 void EmitMachineConstantPoolValue(MachineConstantPoolValue *MCPV,
253 raw_ostream &O) {
Chris Lattnerea3cb402010-01-20 07:33:29 +0000254 switch (TM.getTargetData()->getTypeAllocSize(MCPV->getType())) {
255 case 1: O << MAI->getData8bitsDirective(0); break;
256 case 2: O << MAI->getData16bitsDirective(0); break;
257 case 4: O << MAI->getData32bitsDirective(0); break;
258 default: assert(0 && "Unknown CPV size");
259 }
Evan Chenga8e29892007-01-19 07:51:42 +0000260
Evan Cheng711b6dc2008-08-08 06:56:16 +0000261 ARMConstantPoolValue *ACPV = static_cast<ARMConstantPoolValue*>(MCPV);
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +0000262
263 if (ACPV->isLSDA()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000264 O << MAI->getPrivateGlobalPrefix() << "_LSDA_" << getFunctionNumber();
Bob Wilson28989a82009-11-02 16:59:06 +0000265 } else if (ACPV->isBlockAddress()) {
Chris Lattner0752cda2010-04-05 16:32:14 +0000266 O << *GetBlockAddressSymbol(ACPV->getBlockAddress());
Bob Wilson28989a82009-11-02 16:59:06 +0000267 } else if (ACPV->isGlobalValue()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000268 const GlobalValue *GV = ACPV->getGV();
Evan Chenge4e4ed32009-08-28 23:18:09 +0000269 bool isIndirect = Subtarget->isTargetDarwin() &&
Evan Cheng63476a82009-09-03 07:04:02 +0000270 Subtarget->GVIsIndirectSymbol(GV, TM.getRelocationModel());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000271 if (!isIndirect)
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000272 O << *Mang->getSymbol(GV);
Evan Chenge4e4ed32009-08-28 23:18:09 +0000273 else {
274 // FIXME: Remove this when Darwin transition to @GOT like syntax.
Chris Lattner7a2ba942010-01-16 18:37:32 +0000275 MCSymbol *Sym = GetSymbolWithGlobalValueBase(GV, "$non_lazy_ptr");
Chris Lattner10b318b2010-01-17 21:43:43 +0000276 O << *Sym;
Jim Grosbachb0739b72010-09-02 01:02:06 +0000277
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000278 MachineModuleInfoMachO &MMIMachO =
279 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Bill Wendlingcebae362010-03-10 22:34:10 +0000280 MachineModuleInfoImpl::StubValueTy &StubSym =
Chris Lattnerb8f64a72009-10-19 18:49:14 +0000281 GV->hasHiddenVisibility() ? MMIMachO.getHiddenGVStubEntry(Sym) :
282 MMIMachO.getGVStubEntry(Sym);
Bill Wendlingcebae362010-03-10 22:34:10 +0000283 if (StubSym.getPointer() == 0)
284 StubSym = MachineModuleInfoImpl::
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000285 StubValueTy(Mang->getSymbol(GV), !GV->hasInternalLinkage());
Evan Chenge4e4ed32009-08-28 23:18:09 +0000286 }
Bob Wilson28989a82009-11-02 16:59:06 +0000287 } else {
288 assert(ACPV->isExtSymbol() && "unrecognized constant pool value");
Chris Lattner10b318b2010-01-17 21:43:43 +0000289 O << *GetExternalSymbolSymbol(ACPV->getSymbol());
Bob Wilson28989a82009-11-02 16:59:06 +0000290 }
Jim Grosbache9952212009-09-04 01:38:51 +0000291
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000292 if (ACPV->hasModifier()) O << "(" << ACPV->getModifier() << ")";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000293 if (ACPV->getPCAdjustment() != 0) {
Chris Lattner33adcfb2009-08-22 21:43:10 +0000294 O << "-(" << MAI->getPrivateGlobalPrefix() << "PC"
Evan Chenge7e0d622009-11-06 22:24:13 +0000295 << getFunctionNumber() << "_" << ACPV->getLabelId()
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000296 << "+" << (unsigned)ACPV->getPCAdjustment();
297 if (ACPV->mustAddCurrentAddress())
298 O << "-.";
Chris Lattner8b378752010-01-15 23:26:49 +0000299 O << ')';
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000300 }
Evan Chenga8e29892007-01-19 07:51:42 +0000301 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000302 };
303} // end of anonymous namespace
304
305#include "ARMGenAsmWriter.inc"
306
Chris Lattner953ebb72010-01-27 23:58:11 +0000307void ARMAsmPrinter::EmitFunctionEntryLabel() {
308 if (AFI->isThumbFunction()) {
Chris Lattner9d7efd32010-04-04 07:05:53 +0000309 OutStreamer.EmitRawText(StringRef("\t.code\t16"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000310 if (!Subtarget->isTargetDarwin())
Chris Lattner9d7efd32010-04-04 07:05:53 +0000311 OutStreamer.EmitRawText(StringRef("\t.thumb_func"));
Chris Lattner0752cda2010-04-05 16:32:14 +0000312 else {
313 // This needs to emit to a temporary string to get properly quoted
314 // MCSymbols when they have spaces in them.
315 SmallString<128> Tmp;
316 raw_svector_ostream OS(Tmp);
317 OS << "\t.thumb_func\t" << *CurrentFnSym;
318 OutStreamer.EmitRawText(OS.str());
319 }
Chris Lattner953ebb72010-01-27 23:58:11 +0000320 }
Jim Grosbachb0739b72010-09-02 01:02:06 +0000321
Chris Lattner953ebb72010-01-27 23:58:11 +0000322 OutStreamer.EmitLabel(CurrentFnSym);
323}
324
Evan Chenga8e29892007-01-19 07:51:42 +0000325/// runOnMachineFunction - This uses the printInstruction()
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000326/// method to print assembly for each instruction.
327///
328bool ARMAsmPrinter::runOnMachineFunction(MachineFunction &MF) {
Evan Chenga8e29892007-01-19 07:51:42 +0000329 AFI = MF.getInfo<ARMFunctionInfo>();
Evan Cheng6d63a722008-09-18 07:27:23 +0000330 MCP = MF.getConstantPool();
Rafael Espindola4b442b52006-05-23 02:48:20 +0000331
Chris Lattnerd49fe1b2010-01-28 01:28:58 +0000332 return AsmPrinter::runOnMachineFunction(MF);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000333}
334
Evan Cheng055b0312009-06-29 07:51:04 +0000335void ARMAsmPrinter::printOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000336 raw_ostream &O, const char *Modifier) {
Evan Cheng055b0312009-06-29 07:51:04 +0000337 const MachineOperand &MO = MI->getOperand(OpNum);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000338 unsigned TF = MO.getTargetFlags();
339
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000340 switch (MO.getType()) {
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000341 default:
342 assert(0 && "<unknown operand type>");
Bob Wilson5bafff32009-06-22 23:27:02 +0000343 case MachineOperand::MO_Register: {
344 unsigned Reg = MO.getReg();
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000345 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Bob Wilsonde0ae8f2010-09-16 04:55:00 +0000346 if (Modifier && strcmp(Modifier, "lane") == 0) {
Jim Grosbacha4c3c8f2010-09-15 20:26:25 +0000347 unsigned RegNum = getARMRegisterNumbering(Reg);
Chris Lattner9d1c1ad2010-04-04 18:06:11 +0000348 unsigned DReg =
Jakob Stoklund Olesene00fa642010-05-25 00:15:15 +0000349 TM.getRegisterInfo()->getMatchingSuperReg(Reg,
350 RegNum & 1 ? ARM::ssub_1 : ARM::ssub_0, &ARM::DPR_VFP2RegClass);
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000351 O << getRegisterName(DReg) << '[' << (RegNum & 1) << ']';
352 } else {
Anton Korobeynikove8ea0112009-11-07 15:20:32 +0000353 assert(!MO.getSubReg() && "Subregs should be eliminated!");
Chris Lattner8bc86cb2009-10-19 20:59:55 +0000354 O << getRegisterName(Reg);
355 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000356 break;
Bob Wilson5bafff32009-06-22 23:27:02 +0000357 }
Evan Chenga8e29892007-01-19 07:51:42 +0000358 case MachineOperand::MO_Immediate: {
Evan Cheng5adb66a2009-09-28 09:14:39 +0000359 int64_t Imm = MO.getImm();
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000360 O << '#';
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000361 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
362 (TF & ARMII::MO_LO16))
363 O << ":lower16:";
364 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
365 (TF & ARMII::MO_HI16))
366 O << ":upper16:";
Anton Korobeynikov632606c2009-10-08 20:43:22 +0000367 O << Imm;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000368 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000370 case MachineOperand::MO_MachineBasicBlock:
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000371 O << *MO.getMBB()->getSymbol();
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000372 return;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000373 case MachineOperand::MO_GlobalAddress: {
Evan Chenga8e29892007-01-19 07:51:42 +0000374 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Dan Gohman46510a72010-04-15 01:51:59 +0000375 const GlobalValue *GV = MO.getGlobal();
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000376
377 if ((Modifier && strcmp(Modifier, "lo16") == 0) ||
378 (TF & ARMII::MO_LO16))
379 O << ":lower16:";
380 else if ((Modifier && strcmp(Modifier, "hi16") == 0) ||
381 (TF & ARMII::MO_HI16))
382 O << ":upper16:";
Chris Lattnerd62f1b42010-03-12 21:19:23 +0000383 O << *Mang->getSymbol(GV);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000384
Chris Lattner0c08d092010-04-03 22:28:33 +0000385 printOffset(MO.getOffset(), O);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000386
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000387 if (isCallOp && Subtarget->isTargetELF() &&
388 TM.getRelocationModel() == Reloc::PIC_)
389 O << "(PLT)";
Evan Chenga8e29892007-01-19 07:51:42 +0000390 break;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000391 }
Evan Chenga8e29892007-01-19 07:51:42 +0000392 case MachineOperand::MO_ExternalSymbol: {
393 bool isCallOp = Modifier && !strcmp(Modifier, "call");
Chris Lattner10b318b2010-01-17 21:43:43 +0000394 O << *GetExternalSymbolSymbol(MO.getSymbolName());
Jim Grosbachb0739b72010-09-02 01:02:06 +0000395
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +0000396 if (isCallOp && Subtarget->isTargetELF() &&
397 TM.getRelocationModel() == Reloc::PIC_)
398 O << "(PLT)";
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000399 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000400 }
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000401 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000402 O << *GetCPISymbol(MO.getIndex());
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000403 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000404 case MachineOperand::MO_JumpTableIndex:
Chris Lattner1b46f432010-01-23 07:00:21 +0000405 O << *GetJTISymbol(MO.getIndex());
Evan Chenga8e29892007-01-19 07:51:42 +0000406 break;
Rafael Espindola2f99b6b2006-05-25 12:57:06 +0000407 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000408}
409
Chris Lattner35c33bd2010-04-04 04:47:45 +0000410static void printSOImm(raw_ostream &O, int64_t V, bool VerboseAsm,
Chris Lattner33adcfb2009-08-22 21:43:10 +0000411 const MCAsmInfo *MAI) {
Evan Chenge7cbe412009-07-08 21:03:57 +0000412 // Break it up into two parts that make up a shifter immediate.
413 V = ARM_AM::getSOImmVal(V);
414 assert(V != -1 && "Not a valid so_imm value!");
415
Evan Chengc70d1842007-03-20 08:11:30 +0000416 unsigned Imm = ARM_AM::getSOImmValImm(V);
417 unsigned Rot = ARM_AM::getSOImmValRot(V);
Anton Korobeynikov7751ad92008-11-22 16:15:34 +0000418
Evan Chenga8e29892007-01-19 07:51:42 +0000419 // Print low-level immediate formation info, per
420 // A5.1.3: "Data-processing operands - Immediate".
421 if (Rot) {
422 O << "#" << Imm << ", " << Rot;
423 // Pretty printed version.
Evan Cheng39382422009-10-28 01:44:26 +0000424 if (VerboseAsm) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000425 O << "\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +0000426 O << (int)ARM_AM::rotr32(Imm, Rot);
427 }
Evan Chenga8e29892007-01-19 07:51:42 +0000428 } else {
429 O << "#" << Imm;
430 }
431}
432
Evan Chengc70d1842007-03-20 08:11:30 +0000433/// printSOImmOperand - SOImm is 4-bit rotate amount in bits 8-11 with 8-bit
434/// immediate in bits 0-7.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000435void ARMAsmPrinter::printSOImmOperand(const MachineInstr *MI, int OpNum,
436 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000437 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000438 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner3f53c832010-04-04 18:52:31 +0000439 printSOImm(O, MO.getImm(), isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000440}
441
Evan Cheng90922132008-11-06 02:25:39 +0000442/// printSOImm2PartOperand - SOImm is broken into two pieces using a 'mov'
443/// followed by an 'orr' to materialize.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000444void ARMAsmPrinter::printSOImm2PartOperand(const MachineInstr *MI, int OpNum,
445 raw_ostream &O) {
Evan Chengc70d1842007-03-20 08:11:30 +0000446 const MachineOperand &MO = MI->getOperand(OpNum);
Dan Gohmand735b802008-10-03 15:45:36 +0000447 assert(MO.isImm() && "Not a valid so_imm value!");
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000448 unsigned V1 = ARM_AM::getSOImmTwoPartFirst(MO.getImm());
449 unsigned V2 = ARM_AM::getSOImmTwoPartSecond(MO.getImm());
Chris Lattner3f53c832010-04-04 18:52:31 +0000450 printSOImm(O, V1, isVerbose(), MAI);
Evan Cheng5e148a32007-06-05 18:55:18 +0000451 O << "\n\torr";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000452 printPredicateOperand(MI, 2, O);
Evan Cheng162e3092009-10-26 23:45:59 +0000453 O << "\t";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000454 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000455 O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000456 printOperand(MI, 0, O);
Evan Chengc70d1842007-03-20 08:11:30 +0000457 O << ", ";
Chris Lattner3f53c832010-04-04 18:52:31 +0000458 printSOImm(O, V2, isVerbose(), MAI);
Evan Chengc70d1842007-03-20 08:11:30 +0000459}
460
Evan Chenga8e29892007-01-19 07:51:42 +0000461// so_reg is a 4-operand unit corresponding to register forms of the A5.1
462// "Addressing Mode 1 - Data-processing operands" forms. This includes:
Evan Cheng9cb9e672009-06-27 02:26:13 +0000463// REG 0 0 - e.g. R5
464// REG REG 0,SH_OPC - e.g. R5, ROR R3
Evan Chenga8e29892007-01-19 07:51:42 +0000465// REG 0 IMM,SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000466void ARMAsmPrinter::printSORegOperand(const MachineInstr *MI, int Op,
467 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000468 const MachineOperand &MO1 = MI->getOperand(Op);
469 const MachineOperand &MO2 = MI->getOperand(Op+1);
470 const MachineOperand &MO3 = MI->getOperand(Op+2);
471
Chris Lattner762ccea2009-09-13 20:31:40 +0000472 O << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000473
474 // Print the shift opc.
Bob Wilson1d9125a2010-08-05 00:34:42 +0000475 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO3.getImm());
476 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
Evan Chenga8e29892007-01-19 07:51:42 +0000477 if (MO2.getReg()) {
Bob Wilson1d9125a2010-08-05 00:34:42 +0000478 O << ' ' << getRegisterName(MO2.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000479 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
Bob Wilson1d9125a2010-08-05 00:34:42 +0000480 } else if (ShOpc != ARM_AM::rrx) {
481 O << " #" << ARM_AM::getSORegOffset(MO3.getImm());
Evan Chenga8e29892007-01-19 07:51:42 +0000482 }
483}
484
Chris Lattner35c33bd2010-04-04 04:47:45 +0000485void ARMAsmPrinter::printAddrMode2Operand(const MachineInstr *MI, int Op,
486 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000487 const MachineOperand &MO1 = MI->getOperand(Op);
488 const MachineOperand &MO2 = MI->getOperand(Op+1);
489 const MachineOperand &MO3 = MI->getOperand(Op+2);
490
Dan Gohmand735b802008-10-03 15:45:36 +0000491 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000492 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000493 return;
494 }
495
Chris Lattner762ccea2009-09-13 20:31:40 +0000496 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000497
498 if (!MO2.getReg()) {
Johnny Chen9e088762010-03-17 17:52:21 +0000499 if (ARM_AM::getAM2Offset(MO3.getImm())) // Don't print +0.
Evan Chenga8e29892007-01-19 07:51:42 +0000500 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000501 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000502 << ARM_AM::getAM2Offset(MO3.getImm());
503 O << "]";
504 return;
505 }
506
507 O << ", "
Johnny Chen9e088762010-03-17 17:52:21 +0000508 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO3.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000509 << getRegisterName(MO2.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000510
Evan Chenga8e29892007-01-19 07:51:42 +0000511 if (unsigned ShImm = ARM_AM::getAM2Offset(MO3.getImm()))
512 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000513 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000514 << " #" << ShImm;
515 O << "]";
516}
517
Chris Lattner35c33bd2010-04-04 04:47:45 +0000518void ARMAsmPrinter::printAddrMode2OffsetOperand(const MachineInstr *MI, int Op,
519 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000520 const MachineOperand &MO1 = MI->getOperand(Op);
521 const MachineOperand &MO2 = MI->getOperand(Op+1);
522
523 if (!MO1.getReg()) {
Evan Chengbdc98692007-05-03 23:30:36 +0000524 unsigned ImmOffs = ARM_AM::getAM2Offset(MO2.getImm());
Evan Chengbdc98692007-05-03 23:30:36 +0000525 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000526 << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Evan Chengbdc98692007-05-03 23:30:36 +0000527 << ImmOffs;
Evan Chenga8e29892007-01-19 07:51:42 +0000528 return;
529 }
530
Johnny Chen9e088762010-03-17 17:52:21 +0000531 O << ARM_AM::getAddrOpcStr(ARM_AM::getAM2Op(MO2.getImm()))
Chris Lattner762ccea2009-09-13 20:31:40 +0000532 << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534 if (unsigned ShImm = ARM_AM::getAM2Offset(MO2.getImm()))
535 O << ", "
Chris Lattner9a1ceae2007-12-30 20:49:49 +0000536 << ARM_AM::getShiftOpcStr(ARM_AM::getAM2ShiftOpc(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000537 << " #" << ShImm;
538}
539
Chris Lattner35c33bd2010-04-04 04:47:45 +0000540void ARMAsmPrinter::printAddrMode3Operand(const MachineInstr *MI, int Op,
541 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000542 const MachineOperand &MO1 = MI->getOperand(Op);
543 const MachineOperand &MO2 = MI->getOperand(Op+1);
544 const MachineOperand &MO3 = MI->getOperand(Op+2);
Jim Grosbache9952212009-09-04 01:38:51 +0000545
Dan Gohman6f0d0242008-02-10 18:45:23 +0000546 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Chris Lattner762ccea2009-09-13 20:31:40 +0000547 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000548
549 if (MO2.getReg()) {
550 O << ", "
551 << (char)ARM_AM::getAM3Op(MO3.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000552 << getRegisterName(MO2.getReg())
Evan Chenga8e29892007-01-19 07:51:42 +0000553 << "]";
554 return;
555 }
Jim Grosbache9952212009-09-04 01:38:51 +0000556
Evan Chenga8e29892007-01-19 07:51:42 +0000557 if (unsigned ImmOffs = ARM_AM::getAM3Offset(MO3.getImm()))
558 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000559 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO3.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000560 << ImmOffs;
561 O << "]";
562}
563
Chris Lattner35c33bd2010-04-04 04:47:45 +0000564void ARMAsmPrinter::printAddrMode3OffsetOperand(const MachineInstr *MI, int Op,
565 raw_ostream &O){
Evan Chenga8e29892007-01-19 07:51:42 +0000566 const MachineOperand &MO1 = MI->getOperand(Op);
567 const MachineOperand &MO2 = MI->getOperand(Op+1);
568
569 if (MO1.getReg()) {
570 O << (char)ARM_AM::getAM3Op(MO2.getImm())
Chris Lattner762ccea2009-09-13 20:31:40 +0000571 << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000572 return;
573 }
574
575 unsigned ImmOffs = ARM_AM::getAM3Offset(MO2.getImm());
576 O << "#"
Johnny Chen9e088762010-03-17 17:52:21 +0000577 << ARM_AM::getAddrOpcStr(ARM_AM::getAM3Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000578 << ImmOffs;
579}
Jim Grosbache9952212009-09-04 01:38:51 +0000580
Evan Chenga8e29892007-01-19 07:51:42 +0000581void ARMAsmPrinter::printAddrMode4Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000582 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000583 const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000584 const MachineOperand &MO2 = MI->getOperand(Op+1);
585 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
586 if (Modifier && strcmp(Modifier, "submode") == 0) {
Bob Wilsonea7f22c2010-03-16 16:19:07 +0000587 O << ARM_AM::getAMSubModeStr(Mode);
Evan Chengd77c7ab2009-08-07 21:19:10 +0000588 } else if (Modifier && strcmp(Modifier, "wide") == 0) {
589 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MO2.getImm());
590 if (Mode == ARM_AM::ia)
591 O << ".w";
Evan Chenga8e29892007-01-19 07:51:42 +0000592 } else {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000593 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000594 }
595}
596
597void ARMAsmPrinter::printAddrMode5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000598 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000599 const char *Modifier) {
600 const MachineOperand &MO1 = MI->getOperand(Op);
601 const MachineOperand &MO2 = MI->getOperand(Op+1);
602
Dan Gohmand735b802008-10-03 15:45:36 +0000603 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000604 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000605 return;
606 }
Jim Grosbache9952212009-09-04 01:38:51 +0000607
Dan Gohman6f0d0242008-02-10 18:45:23 +0000608 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Evan Chenga8e29892007-01-19 07:51:42 +0000609
Chris Lattner762ccea2009-09-13 20:31:40 +0000610 O << "[" << getRegisterName(MO1.getReg());
Jim Grosbache9952212009-09-04 01:38:51 +0000611
Evan Chenga8e29892007-01-19 07:51:42 +0000612 if (unsigned ImmOffs = ARM_AM::getAM5Offset(MO2.getImm())) {
613 O << ", #"
Johnny Chen9e088762010-03-17 17:52:21 +0000614 << ARM_AM::getAddrOpcStr(ARM_AM::getAM5Op(MO2.getImm()))
Evan Chenga8e29892007-01-19 07:51:42 +0000615 << ImmOffs*4;
616 }
617 O << "]";
618}
619
Chris Lattner35c33bd2010-04-04 04:47:45 +0000620void ARMAsmPrinter::printAddrMode6Operand(const MachineInstr *MI, int Op,
621 raw_ostream &O) {
Bob Wilson8b024a52009-07-01 23:16:05 +0000622 const MachineOperand &MO1 = MI->getOperand(Op);
623 const MachineOperand &MO2 = MI->getOperand(Op+1);
Bob Wilson8b024a52009-07-01 23:16:05 +0000624
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000625 O << "[" << getRegisterName(MO1.getReg());
Bob Wilson226036e2010-03-20 22:13:40 +0000626 if (MO2.getImm()) {
Anton Korobeynikovbce3dbd2009-11-17 20:04:59 +0000627 // FIXME: Both darwin as and GNU as violate ARM docs here.
Bob Wilson273ff312010-07-14 23:54:43 +0000628 O << ", :" << (MO2.getImm() << 3);
Jim Grosbach8a5ec862009-11-07 21:25:39 +0000629 }
630 O << "]";
Bob Wilson226036e2010-03-20 22:13:40 +0000631}
Bob Wilsona43e6bf2010-03-16 23:01:13 +0000632
Chris Lattner35c33bd2010-04-04 04:47:45 +0000633void ARMAsmPrinter::printAddrMode6OffsetOperand(const MachineInstr *MI, int Op,
634 raw_ostream &O){
Bob Wilson226036e2010-03-20 22:13:40 +0000635 const MachineOperand &MO = MI->getOperand(Op);
636 if (MO.getReg() == 0)
637 O << "!";
638 else
639 O << ", " << getRegisterName(MO.getReg());
Bob Wilson8b024a52009-07-01 23:16:05 +0000640}
641
Evan Chenga8e29892007-01-19 07:51:42 +0000642void ARMAsmPrinter::printAddrModePCOperand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000643 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000644 const char *Modifier) {
645 if (Modifier && strcmp(Modifier, "label") == 0) {
Chris Lattner35c33bd2010-04-04 04:47:45 +0000646 printPCLabel(MI, Op+1, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000647 return;
648 }
649
650 const MachineOperand &MO1 = MI->getOperand(Op);
Dan Gohman6f0d0242008-02-10 18:45:23 +0000651 assert(TargetRegisterInfo::isPhysicalRegister(MO1.getReg()));
Johnny Chen9e088762010-03-17 17:52:21 +0000652 O << "[pc, " << getRegisterName(MO1.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000653}
654
655void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000656ARMAsmPrinter::printBitfieldInvMaskImmOperand(const MachineInstr *MI, int Op,
657 raw_ostream &O) {
Evan Chengf49810c2009-06-23 17:48:47 +0000658 const MachineOperand &MO = MI->getOperand(Op);
659 uint32_t v = ~MO.getImm();
Evan Cheng9e03cbe2009-06-25 22:04:44 +0000660 int32_t lsb = CountTrailingZeros_32(v);
Nick Lewyckyb825aaa2009-06-24 01:08:42 +0000661 int32_t width = (32 - CountLeadingZeros_32 (v)) - lsb;
Evan Chengf49810c2009-06-23 17:48:47 +0000662 assert(MO.isImm() && "Not a valid bf_inv_mask_imm value!");
663 O << "#" << lsb << ", #" << width;
664}
665
Johnny Chen1adc40c2010-08-12 20:46:17 +0000666void
667ARMAsmPrinter::printMemBOption(const MachineInstr *MI, int OpNum,
668 raw_ostream &O) {
669 unsigned val = MI->getOperand(OpNum).getImm();
670 O << ARM_MB::MemBOptToString(val);
671}
672
Bob Wilson22f5dc72010-08-16 18:27:34 +0000673void ARMAsmPrinter::printShiftImmOperand(const MachineInstr *MI, int OpNum,
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000674 raw_ostream &O) {
675 unsigned ShiftOp = MI->getOperand(OpNum).getImm();
676 ARM_AM::ShiftOpc Opc = ARM_AM::getSORegShOp(ShiftOp);
677 switch (Opc) {
678 case ARM_AM::no_shift:
679 return;
680 case ARM_AM::lsl:
681 O << ", lsl #";
682 break;
683 case ARM_AM::asr:
684 O << ", asr #";
685 break;
686 default:
Bob Wilson22f5dc72010-08-16 18:27:34 +0000687 assert(0 && "unexpected shift opcode for shift immediate operand");
Bob Wilsoneaf1c982010-08-11 23:10:46 +0000688 }
689 O << ARM_AM::getSORegOffset(ShiftOp);
690}
691
Evan Cheng055b0312009-06-29 07:51:04 +0000692//===--------------------------------------------------------------------===//
693
Chris Lattner35c33bd2010-04-04 04:47:45 +0000694void ARMAsmPrinter::printThumbS4ImmOperand(const MachineInstr *MI, int Op,
695 raw_ostream &O) {
Evan Cheng2ef9c8a2009-11-19 06:57:41 +0000696 O << "#" << MI->getOperand(Op).getImm() * 4;
697}
698
Evan Chengf49810c2009-06-23 17:48:47 +0000699void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000700ARMAsmPrinter::printThumbITMask(const MachineInstr *MI, int Op,
701 raw_ostream &O) {
Evan Chenge5564742009-07-09 23:43:36 +0000702 // (3 - the number of trailing zeros) is the number of then / else.
703 unsigned Mask = MI->getOperand(Op).getImm();
Johnny Chen9e088762010-03-17 17:52:21 +0000704 unsigned CondBit0 = Mask >> 4 & 1;
Evan Chenge5564742009-07-09 23:43:36 +0000705 unsigned NumTZ = CountTrailingZeros_32(Mask);
706 assert(NumTZ <= 3 && "Invalid IT mask!");
Evan Cheng06e16582009-07-10 01:54:42 +0000707 for (unsigned Pos = 3, e = NumTZ; Pos > e; --Pos) {
Johnny Chen9e088762010-03-17 17:52:21 +0000708 bool T = ((Mask >> Pos) & 1) == CondBit0;
Evan Chenge5564742009-07-09 23:43:36 +0000709 if (T)
710 O << 't';
711 else
712 O << 'e';
713 }
714}
715
716void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000717ARMAsmPrinter::printThumbAddrModeRROperand(const MachineInstr *MI, int Op,
718 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000719 const MachineOperand &MO1 = MI->getOperand(Op);
720 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000721 O << "[" << getRegisterName(MO1.getReg());
722 O << ", " << getRegisterName(MO2.getReg()) << "]";
Evan Chenga8e29892007-01-19 07:51:42 +0000723}
724
725void
726ARMAsmPrinter::printThumbAddrModeRI5Operand(const MachineInstr *MI, int Op,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000727 raw_ostream &O,
Evan Chenga8e29892007-01-19 07:51:42 +0000728 unsigned Scale) {
729 const MachineOperand &MO1 = MI->getOperand(Op);
Evan Chengcea117d2007-01-30 02:35:32 +0000730 const MachineOperand &MO2 = MI->getOperand(Op+1);
731 const MachineOperand &MO3 = MI->getOperand(Op+2);
Evan Chenga8e29892007-01-19 07:51:42 +0000732
Dan Gohmand735b802008-10-03 15:45:36 +0000733 if (!MO1.isReg()) { // FIXME: This is for CP entries, but isn't right.
Chris Lattner35c33bd2010-04-04 04:47:45 +0000734 printOperand(MI, Op, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000735 return;
736 }
737
Chris Lattner762ccea2009-09-13 20:31:40 +0000738 O << "[" << getRegisterName(MO1.getReg());
Evan Chengcea117d2007-01-30 02:35:32 +0000739 if (MO3.getReg())
Chris Lattner762ccea2009-09-13 20:31:40 +0000740 O << ", " << getRegisterName(MO3.getReg());
Evan Cheng4b6bbe12009-11-10 19:48:13 +0000741 else if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000742 O << ", #" << ImmOffs * Scale;
Evan Chenga8e29892007-01-19 07:51:42 +0000743 O << "]";
744}
745
746void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000747ARMAsmPrinter::printThumbAddrModeS1Operand(const MachineInstr *MI, int Op,
748 raw_ostream &O) {
749 printThumbAddrModeRI5Operand(MI, Op, O, 1);
Evan Chenga8e29892007-01-19 07:51:42 +0000750}
751void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000752ARMAsmPrinter::printThumbAddrModeS2Operand(const MachineInstr *MI, int Op,
753 raw_ostream &O) {
754 printThumbAddrModeRI5Operand(MI, Op, O, 2);
Evan Chenga8e29892007-01-19 07:51:42 +0000755}
756void
Chris Lattner35c33bd2010-04-04 04:47:45 +0000757ARMAsmPrinter::printThumbAddrModeS4Operand(const MachineInstr *MI, int Op,
758 raw_ostream &O) {
759 printThumbAddrModeRI5Operand(MI, Op, O, 4);
Evan Chenga8e29892007-01-19 07:51:42 +0000760}
761
Chris Lattner35c33bd2010-04-04 04:47:45 +0000762void ARMAsmPrinter::printThumbAddrModeSPOperand(const MachineInstr *MI,int Op,
763 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000764 const MachineOperand &MO1 = MI->getOperand(Op);
765 const MachineOperand &MO2 = MI->getOperand(Op+1);
Chris Lattner762ccea2009-09-13 20:31:40 +0000766 O << "[" << getRegisterName(MO1.getReg());
Evan Chenga8e29892007-01-19 07:51:42 +0000767 if (unsigned ImmOffs = MO2.getImm())
Johnny Chen9e088762010-03-17 17:52:21 +0000768 O << ", #" << ImmOffs*4;
Evan Chenga8e29892007-01-19 07:51:42 +0000769 O << "]";
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000770}
771
Evan Cheng055b0312009-06-29 07:51:04 +0000772//===--------------------------------------------------------------------===//
773
Evan Cheng9cb9e672009-06-27 02:26:13 +0000774// Constant shifts t2_so_reg is a 2-operand unit corresponding to the Thumb2
775// register with shift forms.
776// REG 0 0 - e.g. R5
777// REG IMM, SH_OPC - e.g. R5, LSL #3
Chris Lattner35c33bd2010-04-04 04:47:45 +0000778void ARMAsmPrinter::printT2SOOperand(const MachineInstr *MI, int OpNum,
779 raw_ostream &O) {
Evan Cheng9cb9e672009-06-27 02:26:13 +0000780 const MachineOperand &MO1 = MI->getOperand(OpNum);
781 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
782
783 unsigned Reg = MO1.getReg();
784 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
Chris Lattner762ccea2009-09-13 20:31:40 +0000785 O << getRegisterName(Reg);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000786
787 // Print the shift opc.
Evan Cheng9cb9e672009-06-27 02:26:13 +0000788 assert(MO2.isImm() && "Not a valid t2_so_reg value!");
Bob Wilson1d9125a2010-08-05 00:34:42 +0000789 ARM_AM::ShiftOpc ShOpc = ARM_AM::getSORegShOp(MO2.getImm());
790 O << ", " << ARM_AM::getShiftOpcStr(ShOpc);
791 if (ShOpc != ARM_AM::rrx)
792 O << " #" << ARM_AM::getSORegOffset(MO2.getImm());
Evan Cheng9cb9e672009-06-27 02:26:13 +0000793}
794
Evan Cheng055b0312009-06-29 07:51:04 +0000795void ARMAsmPrinter::printT2AddrModeImm12Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000796 int OpNum,
797 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000798 const MachineOperand &MO1 = MI->getOperand(OpNum);
799 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
Evan Cheng9cb9e672009-06-27 02:26:13 +0000800
Chris Lattner762ccea2009-09-13 20:31:40 +0000801 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000802
803 unsigned OffImm = MO2.getImm();
804 if (OffImm) // Don't print +0.
Johnny Chen9e088762010-03-17 17:52:21 +0000805 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000806 O << "]";
807}
808
809void ARMAsmPrinter::printT2AddrModeImm8Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000810 int OpNum,
811 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000812 const MachineOperand &MO1 = MI->getOperand(OpNum);
813 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
814
Chris Lattner762ccea2009-09-13 20:31:40 +0000815 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000816
817 int32_t OffImm = (int32_t)MO2.getImm();
818 // Don't print +0.
819 if (OffImm < 0)
820 O << ", #-" << -OffImm;
821 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000822 O << ", #" << OffImm;
Evan Cheng055b0312009-06-29 07:51:04 +0000823 O << "]";
824}
825
Evan Cheng5c874172009-07-09 22:21:59 +0000826void ARMAsmPrinter::printT2AddrModeImm8s4Operand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000827 int OpNum,
828 raw_ostream &O) {
Evan Cheng5c874172009-07-09 22:21:59 +0000829 const MachineOperand &MO1 = MI->getOperand(OpNum);
830 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
831
Chris Lattner762ccea2009-09-13 20:31:40 +0000832 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng5c874172009-07-09 22:21:59 +0000833
834 int32_t OffImm = (int32_t)MO2.getImm() / 4;
835 // Don't print +0.
836 if (OffImm < 0)
Evan Chenga64ce452009-11-19 06:31:26 +0000837 O << ", #-" << -OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000838 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000839 O << ", #" << OffImm * 4;
Evan Cheng5c874172009-07-09 22:21:59 +0000840 O << "]";
841}
842
Evan Chenge88d5ce2009-07-02 07:28:31 +0000843void ARMAsmPrinter::printT2AddrModeImm8OffsetOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000844 int OpNum,
845 raw_ostream &O) {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000846 const MachineOperand &MO1 = MI->getOperand(OpNum);
847 int32_t OffImm = (int32_t)MO1.getImm();
848 // Don't print +0.
849 if (OffImm < 0)
850 O << "#-" << -OffImm;
851 else if (OffImm > 0)
Johnny Chen9e088762010-03-17 17:52:21 +0000852 O << "#" << OffImm;
853}
854
Evan Cheng055b0312009-06-29 07:51:04 +0000855void ARMAsmPrinter::printT2AddrModeSoRegOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000856 int OpNum,
857 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000858 const MachineOperand &MO1 = MI->getOperand(OpNum);
859 const MachineOperand &MO2 = MI->getOperand(OpNum+1);
860 const MachineOperand &MO3 = MI->getOperand(OpNum+2);
861
Chris Lattner762ccea2009-09-13 20:31:40 +0000862 O << "[" << getRegisterName(MO1.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000863
Evan Cheng3a214252009-08-11 08:52:18 +0000864 assert(MO2.getReg() && "Invalid so_reg load / store address!");
Chris Lattner762ccea2009-09-13 20:31:40 +0000865 O << ", " << getRegisterName(MO2.getReg());
Evan Cheng055b0312009-06-29 07:51:04 +0000866
Evan Cheng3a214252009-08-11 08:52:18 +0000867 unsigned ShAmt = MO3.getImm();
868 if (ShAmt) {
869 assert(ShAmt <= 3 && "Not a valid Thumb2 addressing mode!");
870 O << ", lsl #" << ShAmt;
Evan Cheng055b0312009-06-29 07:51:04 +0000871 }
872 O << "]";
873}
874
875
876//===--------------------------------------------------------------------===//
877
Chris Lattner35c33bd2010-04-04 04:47:45 +0000878void ARMAsmPrinter::printPredicateOperand(const MachineInstr *MI, int OpNum,
879 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000880 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
Evan Cheng44bec522007-05-15 01:29:07 +0000881 if (CC != ARMCC::AL)
882 O << ARMCondCodeToString(CC);
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000883}
884
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000885void ARMAsmPrinter::printMandatoryPredicateOperand(const MachineInstr *MI,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000886 int OpNum,
887 raw_ostream &O) {
Johnny Chen9d3acaa2010-03-02 17:57:15 +0000888 ARMCC::CondCodes CC = (ARMCC::CondCodes)MI->getOperand(OpNum).getImm();
889 O << ARMCondCodeToString(CC);
890}
891
Chris Lattner35c33bd2010-04-04 04:47:45 +0000892void ARMAsmPrinter::printSBitModifierOperand(const MachineInstr *MI, int OpNum,
893 raw_ostream &O){
Evan Cheng055b0312009-06-29 07:51:04 +0000894 unsigned Reg = MI->getOperand(OpNum).getReg();
Evan Chengdfb2eba2007-07-06 01:01:34 +0000895 if (Reg) {
896 assert(Reg == ARM::CPSR && "Expect ARM CPSR register!");
897 O << 's';
898 }
899}
900
Chris Lattner35c33bd2010-04-04 04:47:45 +0000901void ARMAsmPrinter::printPCLabel(const MachineInstr *MI, int OpNum,
902 raw_ostream &O) {
Evan Cheng055b0312009-06-29 07:51:04 +0000903 int Id = (int)MI->getOperand(OpNum).getImm();
Evan Chenge7e0d622009-11-06 22:24:13 +0000904 O << MAI->getPrivateGlobalPrefix()
905 << "PC" << getFunctionNumber() << "_" << Id;
Evan Chenga8e29892007-01-19 07:51:42 +0000906}
907
Chris Lattner35c33bd2010-04-04 04:47:45 +0000908void ARMAsmPrinter::printRegisterList(const MachineInstr *MI, int OpNum,
909 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +0000910 O << "{";
Bob Wilson815baeb2010-03-13 01:08:20 +0000911 for (unsigned i = OpNum, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng4b322e52009-08-11 21:11:32 +0000912 if (MI->getOperand(i).isImplicit())
913 continue;
Bob Wilson815baeb2010-03-13 01:08:20 +0000914 if ((int)i != OpNum) O << ", ";
Chris Lattner35c33bd2010-04-04 04:47:45 +0000915 printOperand(MI, i, O);
Evan Chenga8e29892007-01-19 07:51:42 +0000916 }
917 O << "}";
918}
919
Evan Cheng055b0312009-06-29 07:51:04 +0000920void ARMAsmPrinter::printCPInstOperand(const MachineInstr *MI, int OpNum,
Chris Lattner35c33bd2010-04-04 04:47:45 +0000921 raw_ostream &O, const char *Modifier) {
Evan Chenga8e29892007-01-19 07:51:42 +0000922 assert(Modifier && "This operand only works with a modifier!");
923 // There are two aspects to a CONSTANTPOOL_ENTRY operand, the label and the
924 // data itself.
925 if (!strcmp(Modifier, "label")) {
Evan Cheng055b0312009-06-29 07:51:04 +0000926 unsigned ID = MI->getOperand(OpNum).getImm();
Chris Lattner8e089a92010-02-10 00:36:00 +0000927 OutStreamer.EmitLabel(GetCPISymbol(ID));
Evan Chenga8e29892007-01-19 07:51:42 +0000928 } else {
929 assert(!strcmp(Modifier, "cpentry") && "Unknown modifier for CPE");
Evan Cheng055b0312009-06-29 07:51:04 +0000930 unsigned CPI = MI->getOperand(OpNum).getIndex();
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Evan Cheng6d63a722008-09-18 07:27:23 +0000932 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPI];
Jim Grosbache9952212009-09-04 01:38:51 +0000933
Evan Cheng711b6dc2008-08-08 06:56:16 +0000934 if (MCPE.isMachineConstantPoolEntry()) {
Evan Chenga8e29892007-01-19 07:51:42 +0000935 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
Evan Cheng711b6dc2008-08-08 06:56:16 +0000936 } else {
Evan Chenga8e29892007-01-19 07:51:42 +0000937 EmitGlobalConstant(MCPE.Val.ConstVal);
Lauro Ramos Venancio305b8a52007-04-25 14:50:40 +0000938 }
Evan Chenga8e29892007-01-19 07:51:42 +0000939 }
940}
941
Chris Lattner0890cf12010-01-25 19:51:38 +0000942MCSymbol *ARMAsmPrinter::
943GetARMSetPICJumpTableLabel2(unsigned uid, unsigned uid2,
944 const MachineBasicBlock *MBB) const {
945 SmallString<60> Name;
946 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix()
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000947 << getFunctionNumber() << '_' << uid << '_' << uid2
Chris Lattner0890cf12010-01-25 19:51:38 +0000948 << "_set_" << MBB->getNumber();
Chris Lattner9b97a732010-03-30 18:10:53 +0000949 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattner0890cf12010-01-25 19:51:38 +0000950}
951
952MCSymbol *ARMAsmPrinter::
953GetARMJTIPICJumpTableLabel2(unsigned uid, unsigned uid2) const {
954 SmallString<60> Name;
955 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "JTI"
Chris Lattner281e7762010-01-25 23:28:03 +0000956 << getFunctionNumber() << '_' << uid << '_' << uid2;
Chris Lattner9b97a732010-03-30 18:10:53 +0000957 return OutContext.GetOrCreateSymbol(Name.str());
Chris Lattnerbfcb0962010-01-25 19:39:52 +0000958}
959
Jim Grosbach433a5782010-09-24 20:47:58 +0000960
961MCSymbol *ARMAsmPrinter::GetARMSJLJEHLabel(void) const {
962 SmallString<60> Name;
963 raw_svector_ostream(Name) << MAI->getPrivateGlobalPrefix() << "SJLJEH"
964 << getFunctionNumber();
965 return OutContext.GetOrCreateSymbol(Name.str());
966}
967
Chris Lattner35c33bd2010-04-04 04:47:45 +0000968void ARMAsmPrinter::printJTBlockOperand(const MachineInstr *MI, int OpNum,
969 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +0000970 assert(!Subtarget->isThumb2() && "Thumb2 should use double-jump jumptables!");
971
Evan Cheng055b0312009-06-29 07:51:04 +0000972 const MachineOperand &MO1 = MI->getOperand(OpNum);
973 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
Jim Grosbachb0739b72010-09-02 01:02:06 +0000974
Chris Lattner8aa797a2007-12-30 23:10:15 +0000975 unsigned JTI = MO1.getIndex();
Chris Lattner0890cf12010-01-25 19:51:38 +0000976 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Chris Lattner03335352010-04-05 17:52:31 +0000977 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
978 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +0000979 O << "\n" << *JTISymbol << ":\n";
Evan Chenga8e29892007-01-19 07:51:42 +0000980
Chris Lattner33adcfb2009-08-22 21:43:10 +0000981 const char *JTEntryDirective = MAI->getData32bitsDirective();
Evan Chenga8e29892007-01-19 07:51:42 +0000982
Dan Gohman45426112008-07-07 20:06:06 +0000983 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
Evan Chenga8e29892007-01-19 07:51:42 +0000984 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
985 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Chris Lattnercee63322010-01-26 20:40:54 +0000986 bool UseSet= MAI->hasSetDirective() && TM.getRelocationModel() == Reloc::PIC_;
Evan Chengc324ecb2009-07-24 18:19:46 +0000987 SmallPtrSet<MachineBasicBlock*, 8> JTSets;
Evan Chenga8e29892007-01-19 07:51:42 +0000988 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
989 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng66ac5312009-07-25 00:33:29 +0000990 bool isNew = JTSets.insert(MBB);
991
Chris Lattner0890cf12010-01-25 19:51:38 +0000992 if (UseSet && isNew) {
Chris Lattnercee63322010-01-26 20:40:54 +0000993 O << "\t.set\t"
Jim Grosbach1f9b48a2010-01-25 23:50:13 +0000994 << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB) << ','
Chris Lattner1b2eb0e2010-03-13 21:04:28 +0000995 << *MBB->getSymbol() << '-' << *JTISymbol << '\n';
Chris Lattner0890cf12010-01-25 19:51:38 +0000996 }
Evan Chenga8e29892007-01-19 07:51:42 +0000997
998 O << JTEntryDirective << ' ';
999 if (UseSet)
Chris Lattner0890cf12010-01-25 19:51:38 +00001000 O << *GetARMSetPICJumpTableLabel2(JTI, MO2.getImm(), MBB);
1001 else if (TM.getRelocationModel() == Reloc::PIC_)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001002 O << *MBB->getSymbol() << '-' << *JTISymbol;
Chris Lattner0890cf12010-01-25 19:51:38 +00001003 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001004 O << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001005
Evan Chengd85ac4d2007-01-27 02:29:45 +00001006 if (i != e-1)
1007 O << '\n';
Evan Chenga8e29892007-01-19 07:51:42 +00001008 }
1009}
1010
Chris Lattner35c33bd2010-04-04 04:47:45 +00001011void ARMAsmPrinter::printJT2BlockOperand(const MachineInstr *MI, int OpNum,
1012 raw_ostream &O) {
Evan Cheng66ac5312009-07-25 00:33:29 +00001013 const MachineOperand &MO1 = MI->getOperand(OpNum);
1014 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1015 unsigned JTI = MO1.getIndex();
Jim Grosbachb0739b72010-09-02 01:02:06 +00001016
Chris Lattner0890cf12010-01-25 19:51:38 +00001017 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
Jim Grosbachb0739b72010-09-02 01:02:06 +00001018
Chris Lattner03335352010-04-05 17:52:31 +00001019 // Can't use EmitLabel until instprinter happens, label comes out in the wrong
1020 // order.
Bob Wilsond4d188e2010-07-31 06:28:10 +00001021 O << "\n" << *JTISymbol << ":\n";
Evan Cheng66ac5312009-07-25 00:33:29 +00001022
Evan Cheng66ac5312009-07-25 00:33:29 +00001023 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1024 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1025 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Evan Cheng5657c012009-07-29 02:18:14 +00001026 bool ByteOffset = false, HalfWordOffset = false;
1027 if (MI->getOpcode() == ARM::t2TBB)
1028 ByteOffset = true;
1029 else if (MI->getOpcode() == ARM::t2TBH)
1030 HalfWordOffset = true;
1031
Evan Cheng66ac5312009-07-25 00:33:29 +00001032 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1033 MachineBasicBlock *MBB = JTBBs[i];
Evan Cheng5657c012009-07-29 02:18:14 +00001034 if (ByteOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001035 O << MAI->getData8bitsDirective();
Evan Cheng5657c012009-07-29 02:18:14 +00001036 else if (HalfWordOffset)
Chris Lattner33adcfb2009-08-22 21:43:10 +00001037 O << MAI->getData16bitsDirective();
Jim Grosbachb0739b72010-09-02 01:02:06 +00001038
Chris Lattner0890cf12010-01-25 19:51:38 +00001039 if (ByteOffset || HalfWordOffset)
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001040 O << '(' << *MBB->getSymbol() << "-" << *JTISymbol << ")/2";
Chris Lattner0890cf12010-01-25 19:51:38 +00001041 else
Chris Lattner1b2eb0e2010-03-13 21:04:28 +00001042 O << "\tb.w " << *MBB->getSymbol();
Chris Lattner0890cf12010-01-25 19:51:38 +00001043
Evan Cheng66ac5312009-07-25 00:33:29 +00001044 if (i != e-1)
1045 O << '\n';
1046 }
1047}
1048
Chris Lattner35c33bd2010-04-04 04:47:45 +00001049void ARMAsmPrinter::printTBAddrMode(const MachineInstr *MI, int OpNum,
1050 raw_ostream &O) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001051 O << "[pc, " << getRegisterName(MI->getOperand(OpNum).getReg());
Evan Cheng5657c012009-07-29 02:18:14 +00001052 if (MI->getOpcode() == ARM::t2TBH)
1053 O << ", lsl #1";
1054 O << ']';
1055}
1056
Chris Lattner35c33bd2010-04-04 04:47:45 +00001057void ARMAsmPrinter::printNoHashImmediate(const MachineInstr *MI, int OpNum,
1058 raw_ostream &O) {
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001059 O << MI->getOperand(OpNum).getImm();
1060}
Evan Chenga8e29892007-01-19 07:51:42 +00001061
Chris Lattner35c33bd2010-04-04 04:47:45 +00001062void ARMAsmPrinter::printVFPf32ImmOperand(const MachineInstr *MI, int OpNum,
1063 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001064 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001065 O << '#' << FP->getValueAPF().convertToFloat();
Chris Lattner3f53c832010-04-04 18:52:31 +00001066 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001067 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001068 WriteAsOperand(O, FP, /*PrintType=*/false);
1069 }
1070}
1071
Chris Lattner35c33bd2010-04-04 04:47:45 +00001072void ARMAsmPrinter::printVFPf64ImmOperand(const MachineInstr *MI, int OpNum,
1073 raw_ostream &O) {
Evan Cheng39382422009-10-28 01:44:26 +00001074 const ConstantFP *FP = MI->getOperand(OpNum).getFPImm();
Jim Grosbach77b02be2009-11-23 21:08:25 +00001075 O << '#' << FP->getValueAPF().convertToDouble();
Chris Lattner3f53c832010-04-04 18:52:31 +00001076 if (isVerbose()) {
Chris Lattner35c33bd2010-04-04 04:47:45 +00001077 O << "\t\t" << MAI->getCommentString() << ' ';
Evan Cheng39382422009-10-28 01:44:26 +00001078 WriteAsOperand(O, FP, /*PrintType=*/false);
1079 }
1080}
1081
Bob Wilson1a913ed2010-06-11 21:34:50 +00001082void ARMAsmPrinter::printNEONModImmOperand(const MachineInstr *MI, int OpNum,
1083 raw_ostream &O) {
Bob Wilson6dce00c2010-07-13 04:44:34 +00001084 unsigned EncodedImm = MI->getOperand(OpNum).getImm();
1085 unsigned EltBits;
1086 uint64_t Val = ARM_AM::decodeNEONModImm(EncodedImm, EltBits);
Bob Wilson1a913ed2010-06-11 21:34:50 +00001087 O << "#0x" << utohexstr(Val);
1088}
1089
Evan Cheng055b0312009-06-29 07:51:04 +00001090bool ARMAsmPrinter::PrintAsmOperand(const MachineInstr *MI, unsigned OpNum,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001091 unsigned AsmVariant, const char *ExtraCode,
1092 raw_ostream &O) {
Evan Chenga8e29892007-01-19 07:51:42 +00001093 // Does this asm operand have a single letter operand modifier?
1094 if (ExtraCode && ExtraCode[0]) {
1095 if (ExtraCode[1] != 0) return true; // Unknown modifier.
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +00001096
Evan Chenga8e29892007-01-19 07:51:42 +00001097 switch (ExtraCode[0]) {
1098 default: return true; // Unknown modifier.
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001099 case 'a': // Print as a memory address.
1100 if (MI->getOperand(OpNum).isReg()) {
Chris Lattner762ccea2009-09-13 20:31:40 +00001101 O << "[" << getRegisterName(MI->getOperand(OpNum).getReg()) << "]";
Bob Wilson9b4b00a2009-07-09 23:54:51 +00001102 return false;
1103 }
1104 // Fallthrough
1105 case 'c': // Don't print "#" before an immediate operand.
Bob Wilson4f38b382009-08-21 21:58:55 +00001106 if (!MI->getOperand(OpNum).isImm())
1107 return true;
Chris Lattner35c33bd2010-04-04 04:47:45 +00001108 printNoHashImmediate(MI, OpNum, O);
Bob Wilson8f343462009-04-06 21:46:51 +00001109 return false;
Evan Chenge21e3962007-04-04 00:13:29 +00001110 case 'P': // Print a VFP double precision register.
Evan Chengd831cda2009-12-08 23:06:22 +00001111 case 'q': // Print a NEON quad precision register.
Chris Lattner35c33bd2010-04-04 04:47:45 +00001112 printOperand(MI, OpNum, O);
Evan Cheng23a95702007-03-08 22:42:46 +00001113 return false;
Evan Chenga8e29892007-01-19 07:51:42 +00001114 case 'Q':
Bob Wilsond984eb62010-05-27 20:23:42 +00001115 case 'R':
Bob Wilsond984eb62010-05-27 20:23:42 +00001116 case 'H':
Evan Cheng12616722010-05-27 23:45:31 +00001117 report_fatal_error("llvm does not support 'Q', 'R', and 'H' modifiers!");
Bob Wilsond984eb62010-05-27 20:23:42 +00001118 return true;
Evan Cheng84f60b72010-05-27 22:08:38 +00001119 }
Evan Chenga8e29892007-01-19 07:51:42 +00001120 }
Jim Grosbache9952212009-09-04 01:38:51 +00001121
Chris Lattner35c33bd2010-04-04 04:47:45 +00001122 printOperand(MI, OpNum, O);
Evan Chenga8e29892007-01-19 07:51:42 +00001123 return false;
1124}
1125
Bob Wilson224c2442009-05-19 05:53:42 +00001126bool ARMAsmPrinter::PrintAsmMemoryOperand(const MachineInstr *MI,
Evan Cheng055b0312009-06-29 07:51:04 +00001127 unsigned OpNum, unsigned AsmVariant,
Chris Lattnerc75c0282010-04-04 05:29:35 +00001128 const char *ExtraCode,
1129 raw_ostream &O) {
Bob Wilson224c2442009-05-19 05:53:42 +00001130 if (ExtraCode && ExtraCode[0])
1131 return true; // Unknown modifier.
Bob Wilson765cc0b2009-10-13 20:50:28 +00001132
1133 const MachineOperand &MO = MI->getOperand(OpNum);
1134 assert(MO.isReg() && "unexpected inline asm memory operand");
1135 O << "[" << getRegisterName(MO.getReg()) << "]";
Bob Wilson224c2442009-05-19 05:53:42 +00001136 return false;
1137}
1138
Chris Lattnera786cea2010-01-28 01:10:34 +00001139void ARMAsmPrinter::EmitInstruction(const MachineInstr *MI) {
Chris Lattner97f06932009-10-19 20:20:46 +00001140 if (EnableMCInst) {
1141 printInstructionThroughMCStreamer(MI);
Chris Lattner7ad07c42010-04-04 06:12:20 +00001142 return;
Chris Lattner97f06932009-10-19 20:20:46 +00001143 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001144
Chris Lattner7ad07c42010-04-04 06:12:20 +00001145 if (MI->getOpcode() == ARM::CONSTPOOL_ENTRY)
1146 EmitAlignment(2);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001147
Chris Lattner7ad07c42010-04-04 06:12:20 +00001148 SmallString<128> Str;
1149 raw_svector_ostream OS(Str);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001150 if (MI->getOpcode() == ARM::DBG_VALUE) {
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001151 PrintDebugValueComment(MI, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001152 } else if (MI->getOpcode() == ARM::MOVs) {
1153 // FIXME: Thumb variants?
1154 const MachineOperand &Dst = MI->getOperand(0);
1155 const MachineOperand &MO1 = MI->getOperand(1);
1156 const MachineOperand &MO2 = MI->getOperand(2);
1157 const MachineOperand &MO3 = MI->getOperand(3);
Dale Johannesen3f282aa2010-04-26 20:07:31 +00001158
Jim Grosbache6be85e2010-09-17 22:36:38 +00001159 OS << '\t' << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(MO3.getImm()));
1160 printSBitModifierOperand(MI, 6, OS);
1161 printPredicateOperand(MI, 4, OS);
1162
1163 OS << '\t' << getRegisterName(Dst.getReg())
1164 << ", " << getRegisterName(MO1.getReg());
1165
1166 if (ARM_AM::getSORegShOp(MO3.getImm()) != ARM_AM::rrx) {
1167 OS << ", ";
1168
1169 if (MO2.getReg()) {
1170 OS << getRegisterName(MO2.getReg());
1171 assert(ARM_AM::getSORegOffset(MO3.getImm()) == 0);
1172 } else {
1173 OS << "#" << ARM_AM::getSORegOffset(MO3.getImm());
1174 }
1175 }
1176 } else
1177 // A8.6.123 PUSH
1178 if ((MI->getOpcode() == ARM::STM_UPD || MI->getOpcode() == ARM::t2STM_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001179 MI->getOperand(0).getReg() == ARM::SP &&
1180 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::db) {
1181 OS << '\t' << "push";
1182 printPredicateOperand(MI, 3, OS);
1183 OS << '\t';
1184 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001185 } else
1186 // A8.6.122 POP
1187 if ((MI->getOpcode() == ARM::LDM_UPD || MI->getOpcode() == ARM::t2LDM_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001188 MI->getOperand(0).getReg() == ARM::SP &&
1189 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::ia) {
1190 OS << '\t' << "pop";
1191 printPredicateOperand(MI, 3, OS);
1192 OS << '\t';
1193 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001194 } else
1195 // A8.6.355 VPUSH
1196 if ((MI->getOpcode() == ARM::VSTMS_UPD || MI->getOpcode() ==ARM::VSTMD_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001197 MI->getOperand(0).getReg() == ARM::SP &&
1198 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::db) {
1199 OS << '\t' << "vpush";
1200 printPredicateOperand(MI, 3, OS);
1201 OS << '\t';
1202 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001203 } else
1204 // A8.6.354 VPOP
1205 if ((MI->getOpcode() == ARM::VLDMS_UPD || MI->getOpcode() ==ARM::VLDMD_UPD) &&
Jim Grosbach532baa52010-09-21 16:45:31 +00001206 MI->getOperand(0).getReg() == ARM::SP &&
1207 ARM_AM::getAM4SubMode(MI->getOperand(2).getImm()) == ARM_AM::ia) {
1208 OS << '\t' << "vpop";
1209 printPredicateOperand(MI, 3, OS);
1210 OS << '\t';
1211 printRegisterList(MI, 5, OS);
Jim Grosbache6be85e2010-09-17 22:36:38 +00001212 } else
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001213 // TRAP and tTRAP need special handling for non-Darwin. The GNU binutils
1214 // don't (yet) support the 'trap' mnemonic. (Use decimal, not hex, to
1215 // be consistent with the MC instruction printer.)
1216 // FIXME: This really should be in AsmPrinter/ARMInstPrinter.cpp, not here.
1217 // Need a way to ask "isTargetDarwin()" there, first, though.
1218 if (MI->getOpcode() == ARM::TRAP && !Subtarget->isTargetDarwin()) {
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001219 OS << "\t.long\t3892305662\t\t" << MAI->getCommentString() << "trap";
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001220 } else if (MI->getOpcode() == ARM::tTRAP && !Subtarget->isTargetDarwin()) {
1221 OS << "\t.short\t57086\t\t\t" << MAI->getCommentString() << " trap";
1222 } else
Jim Grosbache6be85e2010-09-17 22:36:38 +00001223 printInstruction(MI, OS);
1224
1225 // Output the instruction to the stream
Chris Lattner7ad07c42010-04-04 06:12:20 +00001226 OutStreamer.EmitRawText(OS.str());
Jim Grosbachb0739b72010-09-02 01:02:06 +00001227
Chris Lattner7ad07c42010-04-04 06:12:20 +00001228 // Make sure the instruction that follows TBB is 2-byte aligned.
1229 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1230 if (MI->getOpcode() == ARM::t2TBB)
1231 EmitAlignment(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001232}
1233
Bob Wilson812209a2009-09-30 22:06:26 +00001234void ARMAsmPrinter::EmitStartOfAsmFile(Module &M) {
Bob Wilson0fb34682009-09-30 00:23:42 +00001235 if (Subtarget->isTargetDarwin()) {
1236 Reloc::Model RelocM = TM.getRelocationModel();
1237 if (RelocM == Reloc::PIC_ || RelocM == Reloc::DynamicNoPIC) {
1238 // Declare all the text sections up front (before the DWARF sections
1239 // emitted by AsmPrinter::doInitialization) so the assembler will keep
1240 // them together at the beginning of the object file. This helps
1241 // avoid out-of-range branches that are due a fundamental limitation of
1242 // the way symbol offsets are encoded with the current Darwin ARM
1243 // relocations.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001244 const TargetLoweringObjectFileMachO &TLOFMacho =
Dan Gohman0d805c32010-04-17 16:44:48 +00001245 static_cast<const TargetLoweringObjectFileMachO &>(
1246 getObjFileLowering());
Bob Wilson29e06692009-09-30 22:25:37 +00001247 OutStreamer.SwitchSection(TLOFMacho.getTextSection());
1248 OutStreamer.SwitchSection(TLOFMacho.getTextCoalSection());
1249 OutStreamer.SwitchSection(TLOFMacho.getConstTextCoalSection());
1250 if (RelocM == Reloc::DynamicNoPIC) {
1251 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001252 OutContext.getMachOSection("__TEXT", "__symbol_stub4",
1253 MCSectionMachO::S_SYMBOL_STUBS,
1254 12, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001255 OutStreamer.SwitchSection(sect);
1256 } else {
1257 const MCSection *sect =
Chris Lattner22772212010-04-08 20:40:11 +00001258 OutContext.getMachOSection("__TEXT", "__picsymbolstub4",
1259 MCSectionMachO::S_SYMBOL_STUBS,
1260 16, SectionKind::getText());
Bob Wilson29e06692009-09-30 22:25:37 +00001261 OutStreamer.SwitchSection(sect);
1262 }
Bob Wilson63db5942010-07-30 19:55:47 +00001263 const MCSection *StaticInitSect =
1264 OutContext.getMachOSection("__TEXT", "__StaticInit",
1265 MCSectionMachO::S_REGULAR |
1266 MCSectionMachO::S_ATTR_PURE_INSTRUCTIONS,
1267 SectionKind::getText());
1268 OutStreamer.SwitchSection(StaticInitSect);
Bob Wilson0fb34682009-09-30 00:23:42 +00001269 }
1270 }
1271
Jim Grosbache5165492009-11-09 00:11:35 +00001272 // Use unified assembler syntax.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001273 OutStreamer.EmitRawText(StringRef("\t.syntax unified"));
Anton Korobeynikovd61eca52009-06-17 23:43:18 +00001274
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001275 // Emit ARM Build Attributes
1276 if (Subtarget->isTargetELF()) {
1277 // CPU Type
Anton Korobeynikovd260c242009-06-01 19:03:17 +00001278 std::string CPUString = Subtarget->getCPUString();
1279 if (CPUString != "generic")
Chris Lattner9d7efd32010-04-04 07:05:53 +00001280 OutStreamer.EmitRawText("\t.cpu " + Twine(CPUString));
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001281
1282 // FIXME: Emit FPU type
1283 if (Subtarget->hasVFP2())
Chris Lattner9d7efd32010-04-04 07:05:53 +00001284 OutStreamer.EmitRawText("\t.eabi_attribute " +
1285 Twine(ARMBuildAttrs::VFP_arch) + ", 2");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001286
1287 // Signal various FP modes.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001288 if (!UnsafeFPMath) {
1289 OutStreamer.EmitRawText("\t.eabi_attribute " +
1290 Twine(ARMBuildAttrs::ABI_FP_denormal) + ", 1");
1291 OutStreamer.EmitRawText("\t.eabi_attribute " +
1292 Twine(ARMBuildAttrs::ABI_FP_exceptions) + ", 1");
1293 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001294
Evan Cheng60108e92010-07-15 22:07:12 +00001295 if (NoInfsFPMath && NoNaNsFPMath)
Chris Lattner9d7efd32010-04-04 07:05:53 +00001296 OutStreamer.EmitRawText("\t.eabi_attribute " +
1297 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001298 else
Chris Lattner9d7efd32010-04-04 07:05:53 +00001299 OutStreamer.EmitRawText("\t.eabi_attribute " +
1300 Twine(ARMBuildAttrs::ABI_FP_number_model)+ ", 3");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001301
1302 // 8-bytes alignment stuff.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001303 OutStreamer.EmitRawText("\t.eabi_attribute " +
1304 Twine(ARMBuildAttrs::ABI_align8_needed) + ", 1");
1305 OutStreamer.EmitRawText("\t.eabi_attribute " +
1306 Twine(ARMBuildAttrs::ABI_align8_preserved) + ", 1");
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001307
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001308 // Hard float. Use both S and D registers and conform to AAPCS-VFP.
Chris Lattner9d7efd32010-04-04 07:05:53 +00001309 if (Subtarget->isAAPCS_ABI() && FloatABIType == FloatABI::Hard) {
1310 OutStreamer.EmitRawText("\t.eabi_attribute " +
1311 Twine(ARMBuildAttrs::ABI_HardFP_use) + ", 3");
1312 OutStreamer.EmitRawText("\t.eabi_attribute " +
1313 Twine(ARMBuildAttrs::ABI_VFP_args) + ", 1");
1314 }
Anton Korobeynikov88ce6672009-05-23 19:51:20 +00001315 // FIXME: Should we signal R9 usage?
1316 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001317}
1318
Anton Korobeynikov0f3cc652008-08-07 09:54:23 +00001319
Chris Lattner4a071d62009-10-19 17:59:19 +00001320void ARMAsmPrinter::EmitEndOfAsmFile(Module &M) {
Evan Cheng5be54b02007-01-19 19:25:36 +00001321 if (Subtarget->isTargetDarwin()) {
Chris Lattnerf61159b2009-08-03 22:18:15 +00001322 // All darwin targets use mach-o.
Dan Gohman0d805c32010-04-17 16:44:48 +00001323 const TargetLoweringObjectFileMachO &TLOFMacho =
1324 static_cast<const TargetLoweringObjectFileMachO &>(getObjFileLowering());
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001325 MachineModuleInfoMachO &MMIMacho =
1326 MMI->getObjFileInfo<MachineModuleInfoMachO>();
Jim Grosbache9952212009-09-04 01:38:51 +00001327
Evan Chenga8e29892007-01-19 07:51:42 +00001328 // Output non-lazy-pointers for external and common global variables.
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001329 MachineModuleInfoMachO::SymbolListTy Stubs = MMIMacho.GetGVStubList();
Bill Wendlingcebae362010-03-10 22:34:10 +00001330
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001331 if (!Stubs.empty()) {
Chris Lattnerff4bc462009-08-10 01:39:42 +00001332 // Switch with ".non_lazy_symbol_pointer" directive.
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001333 OutStreamer.SwitchSection(TLOFMacho.getNonLazySymbolPointerSection());
Chris Lattnerc076a972009-08-10 18:01:34 +00001334 EmitAlignment(2);
Chris Lattnerb0f294c2009-10-19 18:38:33 +00001335 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001336 // L_foo$stub:
1337 OutStreamer.EmitLabel(Stubs[i].first);
1338 // .indirect_symbol _foo
Bill Wendling52a50e52010-03-11 01:18:13 +00001339 MachineModuleInfoImpl::StubValueTy &MCSym = Stubs[i].second;
1340 OutStreamer.EmitSymbolAttribute(MCSym.getPointer(),MCSA_IndirectSymbol);
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001341
Bill Wendling52a50e52010-03-11 01:18:13 +00001342 if (MCSym.getInt())
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001343 // External to current translation unit.
1344 OutStreamer.EmitIntValue(0, 4/*size*/, 0/*addrspace*/);
1345 else
1346 // Internal to current translation unit.
Bill Wendling5e1b55d2010-03-31 18:47:10 +00001347 //
Jim Grosbach1b935a32010-09-22 16:45:13 +00001348 // When we place the LSDA into the TEXT section, the type info
1349 // pointers need to be indirect and pc-rel. We accomplish this by
1350 // using NLPs; however, sometimes the types are local to the file.
1351 // We need to fill in the value for the NLP in those cases.
Bill Wendling52a50e52010-03-11 01:18:13 +00001352 OutStreamer.EmitValue(MCSymbolRefExpr::Create(MCSym.getPointer(),
1353 OutContext),
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001354 4/*size*/, 0/*addrspace*/);
Evan Chengae94e592008-12-05 01:06:39 +00001355 }
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001356
1357 Stubs.clear();
1358 OutStreamer.AddBlankLine();
Evan Chenga8e29892007-01-19 07:51:42 +00001359 }
1360
Chris Lattnere4d9ea82009-10-19 18:44:38 +00001361 Stubs = MMIMacho.GetHiddenGVStubList();
1362 if (!Stubs.empty()) {
Chris Lattner6c2f9e12009-08-19 05:49:37 +00001363 OutStreamer.SwitchSection(getObjFileLowering().getDataSection());
Chris Lattnerf3231de2009-08-10 18:02:16 +00001364 EmitAlignment(2);
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001365 for (unsigned i = 0, e = Stubs.size(); i != e; ++i) {
1366 // L_foo$stub:
1367 OutStreamer.EmitLabel(Stubs[i].first);
1368 // .long _foo
Bill Wendlingcebae362010-03-10 22:34:10 +00001369 OutStreamer.EmitValue(MCSymbolRefExpr::
1370 Create(Stubs[i].second.getPointer(),
1371 OutContext),
Bill Wendlingbecd83e2010-03-09 00:40:17 +00001372 4/*size*/, 0/*addrspace*/);
1373 }
Bill Wendlingcf6f28d2010-03-09 00:43:34 +00001374
1375 Stubs.clear();
1376 OutStreamer.AddBlankLine();
Evan Chengae94e592008-12-05 01:06:39 +00001377 }
1378
Evan Chenga8e29892007-01-19 07:51:42 +00001379 // Funny Darwin hack: This flag tells the linker that no global symbols
1380 // contain code that falls through to other global symbols (e.g. the obvious
1381 // implementation of multiple entry points). If this doesn't occur, the
1382 // linker can safely perform dead code stripping. Since LLVM never
1383 // generates code that does this, it is always safe to set.
Chris Lattnera5ad93a2010-01-23 06:39:22 +00001384 OutStreamer.EmitAssemblerFlag(MCAF_SubsectionsViaSymbols);
Rafael Espindolab01c4bb2006-07-27 11:38:51 +00001385 }
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001386}
Anton Korobeynikov0bd89712008-08-17 13:55:10 +00001387
Chris Lattner97f06932009-10-19 20:20:46 +00001388//===----------------------------------------------------------------------===//
1389
Jim Grosbach988ce092010-09-18 00:05:05 +00001390static MCSymbol *getPICLabel(const char *Prefix, unsigned FunctionNumber,
1391 unsigned LabelId, MCContext &Ctx) {
1392
1393 MCSymbol *Label = Ctx.GetOrCreateSymbol(Twine(Prefix)
1394 + "PC" + Twine(FunctionNumber) + "_" + Twine(LabelId));
1395 return Label;
1396}
1397
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001398void ARMAsmPrinter::EmitJumpTable(const MachineInstr *MI) {
1399 unsigned Opcode = MI->getOpcode();
1400 int OpNum = 1;
1401 if (Opcode == ARM::BR_JTadd)
1402 OpNum = 2;
1403 else if (Opcode == ARM::BR_JTm)
1404 OpNum = 3;
1405
1406 const MachineOperand &MO1 = MI->getOperand(OpNum);
1407 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1408 unsigned JTI = MO1.getIndex();
1409
1410 // Emit a label for the jump table.
1411 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1412 OutStreamer.EmitLabel(JTISymbol);
1413
1414 // Emit each entry of the table.
1415 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1416 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1417 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
1418
1419 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1420 MachineBasicBlock *MBB = JTBBs[i];
1421 // Construct an MCExpr for the entry. We want a value of the form:
1422 // (BasicBlockAddr - TableBeginAddr)
1423 //
1424 // For example, a table with entries jumping to basic blocks BB0 and BB1
1425 // would look like:
1426 // LJTI_0_0:
1427 // .word (LBB0 - LJTI_0_0)
1428 // .word (LBB1 - LJTI_0_0)
1429 const MCExpr *Expr = MCSymbolRefExpr::Create(MBB->getSymbol(), OutContext);
1430
1431 if (TM.getRelocationModel() == Reloc::PIC_)
1432 Expr = MCBinaryExpr::CreateSub(Expr, MCSymbolRefExpr::Create(JTISymbol,
1433 OutContext),
1434 OutContext);
1435 OutStreamer.EmitValue(Expr, 4);
1436 }
1437}
1438
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001439void ARMAsmPrinter::EmitJump2Table(const MachineInstr *MI) {
1440 unsigned Opcode = MI->getOpcode();
1441 int OpNum = (Opcode == ARM::t2BR_JT) ? 2 : 1;
1442 const MachineOperand &MO1 = MI->getOperand(OpNum);
1443 const MachineOperand &MO2 = MI->getOperand(OpNum+1); // Unique Id
1444 unsigned JTI = MO1.getIndex();
1445
1446 // Emit a label for the jump table.
1447 MCSymbol *JTISymbol = GetARMJTIPICJumpTableLabel2(JTI, MO2.getImm());
1448 OutStreamer.EmitLabel(JTISymbol);
1449
1450 // Emit each entry of the table.
1451 const MachineJumpTableInfo *MJTI = MF->getJumpTableInfo();
1452 const std::vector<MachineJumpTableEntry> &JT = MJTI->getJumpTables();
1453 const std::vector<MachineBasicBlock*> &JTBBs = JT[JTI].MBBs;
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001454 unsigned OffsetWidth = 4;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001455 if (MI->getOpcode() == ARM::t2TBB)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001456 OffsetWidth = 1;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001457 else if (MI->getOpcode() == ARM::t2TBH)
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001458 OffsetWidth = 2;
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001459
1460 for (unsigned i = 0, e = JTBBs.size(); i != e; ++i) {
1461 MachineBasicBlock *MBB = JTBBs[i];
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001462 const MCExpr *MBBSymbolExpr = MCSymbolRefExpr::Create(MBB->getSymbol(),
1463 OutContext);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001464 // If this isn't a TBB or TBH, the entries are direct branch instructions.
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001465 if (OffsetWidth == 4) {
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001466 MCInst BrInst;
1467 BrInst.setOpcode(ARM::t2B);
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001468 BrInst.addOperand(MCOperand::CreateExpr(MBBSymbolExpr));
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001469 OutStreamer.EmitInstruction(BrInst);
1470 continue;
1471 }
1472 // Otherwise it's an offset from the dispatch instruction. Construct an
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001473 // MCExpr for the entry. We want a value of the form:
1474 // (BasicBlockAddr - TableBeginAddr) / 2
1475 //
1476 // For example, a TBB table with entries jumping to basic blocks BB0 and BB1
1477 // would look like:
1478 // LJTI_0_0:
1479 // .byte (LBB0 - LJTI_0_0) / 2
1480 // .byte (LBB1 - LJTI_0_0) / 2
1481 const MCExpr *Expr =
1482 MCBinaryExpr::CreateSub(MBBSymbolExpr,
1483 MCSymbolRefExpr::Create(JTISymbol, OutContext),
1484 OutContext);
1485 Expr = MCBinaryExpr::CreateDiv(Expr, MCConstantExpr::Create(2, OutContext),
1486 OutContext);
1487 OutStreamer.EmitValue(Expr, OffsetWidth);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001488 }
Jim Grosbach205a5fa2010-09-22 17:15:35 +00001489
1490 // Make sure the instruction that follows TBB is 2-byte aligned.
1491 // FIXME: Constant island pass should insert an "ALIGN" instruction instead.
1492 if (MI->getOpcode() == ARM::t2TBB)
1493 EmitAlignment(1);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001494}
1495
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001496void ARMAsmPrinter::PrintDebugValueComment(const MachineInstr *MI,
1497 raw_ostream &OS) {
1498 unsigned NOps = MI->getNumOperands();
1499 assert(NOps==4);
1500 OS << '\t' << MAI->getCommentString() << "DEBUG_VALUE: ";
1501 // cast away const; DIetc do not take const operands for some reason.
1502 DIVariable V(const_cast<MDNode *>(MI->getOperand(NOps-1).getMetadata()));
1503 OS << V.getName();
1504 OS << " <- ";
1505 // Frame address. Currently handles register +- offset only.
1506 assert(MI->getOperand(0).isReg() && MI->getOperand(1).isImm());
1507 OS << '['; printOperand(MI, 0, OS); OS << '+'; printOperand(MI, 1, OS);
1508 OS << ']';
1509 OS << "+";
1510 printOperand(MI, NOps-2, OS);
1511}
1512
Chris Lattner97f06932009-10-19 20:20:46 +00001513void ARMAsmPrinter::printInstructionThroughMCStreamer(const MachineInstr *MI) {
Chris Lattner96bc2172009-10-20 00:52:47 +00001514 ARMMCInstLower MCInstLowering(OutContext, *Mang, *this);
Chris Lattner97f06932009-10-19 20:20:46 +00001515 switch (MI->getOpcode()) {
Chris Lattnerc6b8a992009-10-20 05:58:02 +00001516 case ARM::t2MOVi32imm:
1517 assert(0 && "Should be lowered by thumb2it pass");
Chris Lattner4d152222009-10-19 22:23:04 +00001518 default: break;
Jim Grosbach2d0f53b2010-09-28 17:05:56 +00001519 case ARM::DBG_VALUE: {
1520 if (isVerbose() && OutStreamer.hasRawTextSupport()) {
1521 SmallString<128> TmpStr;
1522 raw_svector_ostream OS(TmpStr);
1523 PrintDebugValueComment(MI, OS);
1524 OutStreamer.EmitRawText(StringRef(OS.str()));
1525 }
1526 return;
1527 }
Jim Grosbachfbd18732010-09-17 23:41:53 +00001528 case ARM::tPICADD: {
1529 // This is a pseudo op for a label + instruction sequence, which looks like:
1530 // LPC0:
1531 // add r0, pc
1532 // This adds the address of LPC0 to r0.
1533
1534 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001535 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1536 getFunctionNumber(), MI->getOperand(2).getImm(),
1537 OutContext));
Jim Grosbachfbd18732010-09-17 23:41:53 +00001538
1539 // Form and emit the add.
1540 MCInst AddInst;
1541 AddInst.setOpcode(ARM::tADDhirr);
1542 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1543 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1544 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1545 // Add predicate operands.
1546 AddInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1547 AddInst.addOperand(MCOperand::CreateReg(0));
1548 OutStreamer.EmitInstruction(AddInst);
1549 return;
1550 }
Chris Lattner4d152222009-10-19 22:23:04 +00001551 case ARM::PICADD: { // FIXME: Remove asm string from td file.
1552 // This is a pseudo op for a label + instruction sequence, which looks like:
1553 // LPC0:
1554 // add r0, pc, r0
1555 // This adds the address of LPC0 to r0.
Jim Grosbachb0739b72010-09-02 01:02:06 +00001556
Chris Lattner4d152222009-10-19 22:23:04 +00001557 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001558 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1559 getFunctionNumber(), MI->getOperand(2).getImm(),
1560 OutContext));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001561
Jim Grosbachf3f09522010-09-14 21:05:34 +00001562 // Form and emit the add.
Chris Lattner4d152222009-10-19 22:23:04 +00001563 MCInst AddInst;
1564 AddInst.setOpcode(ARM::ADDrr);
1565 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1566 AddInst.addOperand(MCOperand::CreateReg(ARM::PC));
1567 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
Jim Grosbach5b46d622010-09-14 21:28:17 +00001568 // Add predicate operands.
1569 AddInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1570 AddInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1571 // Add 's' bit operand (always reg0 for this)
1572 AddInst.addOperand(MCOperand::CreateReg(0));
Chris Lattner850d2e22010-02-03 01:16:28 +00001573 OutStreamer.EmitInstruction(AddInst);
Chris Lattner4d152222009-10-19 22:23:04 +00001574 return;
1575 }
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001576 case ARM::PICSTR:
1577 case ARM::PICSTRB:
1578 case ARM::PICSTRH:
1579 case ARM::PICLDR:
1580 case ARM::PICLDRB:
1581 case ARM::PICLDRH:
1582 case ARM::PICLDRSB:
1583 case ARM::PICLDRSH: {
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001584 // This is a pseudo op for a label + instruction sequence, which looks like:
1585 // LPC0:
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001586 // OP r0, [pc, r0]
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001587 // The LCP0 label is referenced by a constant pool entry in order to get
1588 // a PC-relative address at the ldr instruction.
1589
1590 // Emit the label.
Jim Grosbach988ce092010-09-18 00:05:05 +00001591 OutStreamer.EmitLabel(getPICLabel(MAI->getPrivateGlobalPrefix(),
1592 getFunctionNumber(), MI->getOperand(2).getImm(),
1593 OutContext));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001594
1595 // Form and emit the load
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001596 unsigned Opcode;
1597 switch (MI->getOpcode()) {
1598 default:
1599 llvm_unreachable("Unexpected opcode!");
1600 case ARM::PICSTR: Opcode = ARM::STR; break;
1601 case ARM::PICSTRB: Opcode = ARM::STRB; break;
1602 case ARM::PICSTRH: Opcode = ARM::STRH; break;
1603 case ARM::PICLDR: Opcode = ARM::LDR; break;
1604 case ARM::PICLDRB: Opcode = ARM::LDRB; break;
1605 case ARM::PICLDRH: Opcode = ARM::LDRH; break;
1606 case ARM::PICLDRSB: Opcode = ARM::LDRSB; break;
1607 case ARM::PICLDRSH: Opcode = ARM::LDRSH; break;
1608 }
1609 MCInst LdStInst;
1610 LdStInst.setOpcode(Opcode);
1611 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(0).getReg()));
1612 LdStInst.addOperand(MCOperand::CreateReg(ARM::PC));
1613 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(1).getReg()));
1614 LdStInst.addOperand(MCOperand::CreateImm(0));
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001615 // Add predicate operands.
Jim Grosbacha28abbe2010-09-17 16:25:52 +00001616 LdStInst.addOperand(MCOperand::CreateImm(MI->getOperand(3).getImm()));
1617 LdStInst.addOperand(MCOperand::CreateReg(MI->getOperand(4).getReg()));
1618 OutStreamer.EmitInstruction(LdStInst);
Jim Grosbachb74ca9d2010-09-16 17:43:25 +00001619
1620 return;
1621 }
Chris Lattnera70e6442009-10-19 22:33:05 +00001622 case ARM::CONSTPOOL_ENTRY: { // FIXME: Remove asm string from td file.
1623 /// CONSTPOOL_ENTRY - This instruction represents a floating constant pool
1624 /// in the function. The first operand is the ID# for this instruction, the
1625 /// second is the index into the MachineConstantPool that this is, the third
1626 /// is the size in bytes of this constant pool entry.
1627 unsigned LabelId = (unsigned)MI->getOperand(0).getImm();
1628 unsigned CPIdx = (unsigned)MI->getOperand(1).getIndex();
1629
1630 EmitAlignment(2);
Chris Lattner1b46f432010-01-23 07:00:21 +00001631 OutStreamer.EmitLabel(GetCPISymbol(LabelId));
Chris Lattnera70e6442009-10-19 22:33:05 +00001632
1633 const MachineConstantPoolEntry &MCPE = MCP->getConstants()[CPIdx];
1634 if (MCPE.isMachineConstantPoolEntry())
1635 EmitMachineConstantPoolValue(MCPE.Val.MachineCPVal);
1636 else
1637 EmitGlobalConstant(MCPE.Val.ConstVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001638
Chris Lattnera70e6442009-10-19 22:33:05 +00001639 return;
1640 }
Chris Lattner017d9472009-10-20 00:40:56 +00001641 case ARM::MOVi2pieces: { // FIXME: Remove asmstring from td file.
1642 // This is a hack that lowers as a two instruction sequence.
1643 unsigned DstReg = MI->getOperand(0).getReg();
1644 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1645
1646 unsigned SOImmValV1 = ARM_AM::getSOImmTwoPartFirst(ImmVal);
1647 unsigned SOImmValV2 = ARM_AM::getSOImmTwoPartSecond(ImmVal);
Jim Grosbachb0739b72010-09-02 01:02:06 +00001648
Chris Lattner017d9472009-10-20 00:40:56 +00001649 {
1650 MCInst TmpInst;
1651 TmpInst.setOpcode(ARM::MOVi);
1652 TmpInst.addOperand(MCOperand::CreateReg(DstReg));
1653 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV1));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001654
Chris Lattner017d9472009-10-20 00:40:56 +00001655 // Predicate.
1656 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1657 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Chris Lattner233917c2009-10-20 00:46:11 +00001658
1659 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001660 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001661 }
1662
1663 {
1664 MCInst TmpInst;
1665 TmpInst.setOpcode(ARM::ORRri);
1666 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1667 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // inreg
1668 TmpInst.addOperand(MCOperand::CreateImm(SOImmValV2)); // so_imm
1669 // Predicate.
1670 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1671 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001672
Chris Lattner017d9472009-10-20 00:40:56 +00001673 TmpInst.addOperand(MCOperand::CreateReg(0)); // cc_out
Chris Lattner850d2e22010-02-03 01:16:28 +00001674 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner017d9472009-10-20 00:40:56 +00001675 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001676 return;
Chris Lattner017d9472009-10-20 00:40:56 +00001677 }
Chris Lattner161dcbf2009-10-20 01:11:37 +00001678 case ARM::MOVi32imm: { // FIXME: Remove asmstring from td file.
1679 // This is a hack that lowers as a two instruction sequence.
1680 unsigned DstReg = MI->getOperand(0).getReg();
Rafael Espindola18c10212010-05-12 05:16:34 +00001681 const MachineOperand &MO = MI->getOperand(1);
1682 MCOperand V1, V2;
1683 if (MO.isImm()) {
1684 unsigned ImmVal = (unsigned)MI->getOperand(1).getImm();
1685 V1 = MCOperand::CreateImm(ImmVal & 65535);
1686 V2 = MCOperand::CreateImm(ImmVal >> 16);
1687 } else if (MO.isGlobal()) {
Jim Grosbachc686e332010-09-17 18:25:25 +00001688 MCSymbol *Symbol = MCInstLowering.GetGlobalAddressSymbol(MO.getGlobal());
Rafael Espindola18c10212010-05-12 05:16:34 +00001689 const MCSymbolRefExpr *SymRef1 =
Duncan Sands34727662010-07-12 08:16:59 +00001690 MCSymbolRefExpr::Create(Symbol,
1691 MCSymbolRefExpr::VK_ARM_LO16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001692 const MCSymbolRefExpr *SymRef2 =
Duncan Sands34727662010-07-12 08:16:59 +00001693 MCSymbolRefExpr::Create(Symbol,
1694 MCSymbolRefExpr::VK_ARM_HI16, OutContext);
Rafael Espindola18c10212010-05-12 05:16:34 +00001695 V1 = MCOperand::CreateExpr(SymRef1);
1696 V2 = MCOperand::CreateExpr(SymRef2);
1697 } else {
Jim Grosbachf0633e42010-09-22 20:55:15 +00001698 // FIXME: External symbol?
Rafael Espindola18c10212010-05-12 05:16:34 +00001699 MI->dump();
1700 llvm_unreachable("cannot handle this operand");
1701 }
1702
Chris Lattner161dcbf2009-10-20 01:11:37 +00001703 {
1704 MCInst TmpInst;
1705 TmpInst.setOpcode(ARM::MOVi16);
1706 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001707 TmpInst.addOperand(V1); // lower16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +00001708
Chris Lattner161dcbf2009-10-20 01:11:37 +00001709 // Predicate.
1710 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1711 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001712
Chris Lattner850d2e22010-02-03 01:16:28 +00001713 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001714 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001715
Chris Lattner161dcbf2009-10-20 01:11:37 +00001716 {
1717 MCInst TmpInst;
1718 TmpInst.setOpcode(ARM::MOVTi16);
1719 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // dstreg
1720 TmpInst.addOperand(MCOperand::CreateReg(DstReg)); // srcreg
Rafael Espindola18c10212010-05-12 05:16:34 +00001721 TmpInst.addOperand(V2); // upper16(imm)
Jim Grosbachb0739b72010-09-02 01:02:06 +00001722
Chris Lattner161dcbf2009-10-20 01:11:37 +00001723 // Predicate.
1724 TmpInst.addOperand(MCOperand::CreateImm(MI->getOperand(2).getImm()));
1725 TmpInst.addOperand(MCOperand::CreateReg(MI->getOperand(3).getReg()));
Jim Grosbachb0739b72010-09-02 01:02:06 +00001726
Chris Lattner850d2e22010-02-03 01:16:28 +00001727 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner161dcbf2009-10-20 01:11:37 +00001728 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00001729
Chris Lattner161dcbf2009-10-20 01:11:37 +00001730 return;
1731 }
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001732 case ARM::t2TBB:
1733 case ARM::t2TBH:
1734 case ARM::t2BR_JT: {
1735 // Lower and emit the instruction itself, then the jump table following it.
1736 MCInst TmpInst;
1737 MCInstLowering.Lower(MI, TmpInst);
1738 OutStreamer.EmitInstruction(TmpInst);
Jim Grosbach882ef2b2010-09-21 23:28:16 +00001739 EmitJump2Table(MI);
1740 return;
1741 }
1742 case ARM::tBR_JTr:
1743 case ARM::BR_JTr:
1744 case ARM::BR_JTm:
Jim Grosbacha2244cb2010-09-22 17:39:48 +00001745 case ARM::BR_JTadd: {
1746 // Lower and emit the instruction itself, then the jump table following it.
1747 MCInst TmpInst;
1748 MCInstLowering.Lower(MI, TmpInst);
1749 OutStreamer.EmitInstruction(TmpInst);
1750 EmitJumpTable(MI);
1751 return;
1752 }
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001753 case ARM::TRAP: {
1754 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1755 // FIXME: Remove this special case when they do.
1756 if (!Subtarget->isTargetDarwin()) {
1757 //.long 0xe7ffdefe ${:comment} trap
Jim Grosbachb2dda4b2010-09-23 19:42:17 +00001758 uint32_t Val = 0xe7ffdefeUL;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001759 OutStreamer.AddComment("trap");
1760 OutStreamer.EmitIntValue(Val, 4);
1761 return;
1762 }
1763 break;
1764 }
1765 case ARM::tTRAP: {
1766 // Non-Darwin binutils don't yet support the "trap" mnemonic.
1767 // FIXME: Remove this special case when they do.
1768 if (!Subtarget->isTargetDarwin()) {
Benjamin Kramerc8ab9eb2010-09-23 18:57:26 +00001769 //.short 57086 ${:comment} trap
1770 uint16_t Val = 0xdefe;
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001771 OutStreamer.AddComment("trap");
1772 OutStreamer.EmitIntValue(Val, 2);
1773 return;
1774 }
1775 break;
1776 }
Jim Grosbach433a5782010-09-24 20:47:58 +00001777 case ARM::t2Int_eh_sjlj_setjmp:
1778 case ARM::t2Int_eh_sjlj_setjmp_nofp:
1779 case ARM::tInt_eh_sjlj_setjmp: { // FIXME: Remove asmstring from td file.
1780 // Two incoming args: GPR:$src, GPR:$val
1781 // mov $val, pc
1782 // adds $val, #7
1783 // str $val, [$src, #4]
1784 // movs r0, #0
1785 // b 1f
1786 // movs r0, #1
1787 // 1:
1788 unsigned SrcReg = MI->getOperand(0).getReg();
1789 unsigned ValReg = MI->getOperand(1).getReg();
1790 MCSymbol *Label = GetARMSJLJEHLabel();
1791 {
1792 MCInst TmpInst;
1793 TmpInst.setOpcode(ARM::tMOVgpr2tgpr);
1794 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1795 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1796 // 's' bit operand
1797 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1798 OutStreamer.AddComment("eh_setjmp begin");
1799 OutStreamer.EmitInstruction(TmpInst);
1800 }
1801 {
1802 MCInst TmpInst;
1803 TmpInst.setOpcode(ARM::tADDi3);
1804 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1805 // 's' bit operand
1806 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1807 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1808 TmpInst.addOperand(MCOperand::CreateImm(7));
1809 // Predicate.
1810 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1811 TmpInst.addOperand(MCOperand::CreateReg(0));
1812 OutStreamer.EmitInstruction(TmpInst);
1813 }
1814 {
1815 MCInst TmpInst;
1816 TmpInst.setOpcode(ARM::tSTR);
1817 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1818 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1819 // The offset immediate is #4. The operand value is scaled by 4 for the
1820 // tSTR instruction.
1821 TmpInst.addOperand(MCOperand::CreateImm(1));
1822 TmpInst.addOperand(MCOperand::CreateReg(0));
1823 // Predicate.
1824 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1825 TmpInst.addOperand(MCOperand::CreateReg(0));
1826 OutStreamer.EmitInstruction(TmpInst);
1827 }
1828 {
1829 MCInst TmpInst;
1830 TmpInst.setOpcode(ARM::tMOVi8);
1831 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1832 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1833 TmpInst.addOperand(MCOperand::CreateImm(0));
1834 // Predicate.
1835 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1836 TmpInst.addOperand(MCOperand::CreateReg(0));
1837 OutStreamer.EmitInstruction(TmpInst);
1838 }
1839 {
1840 const MCExpr *SymbolExpr = MCSymbolRefExpr::Create(Label, OutContext);
1841 MCInst TmpInst;
1842 TmpInst.setOpcode(ARM::tB);
1843 TmpInst.addOperand(MCOperand::CreateExpr(SymbolExpr));
1844 OutStreamer.EmitInstruction(TmpInst);
1845 }
1846 {
1847 MCInst TmpInst;
1848 TmpInst.setOpcode(ARM::tMOVi8);
1849 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1850 TmpInst.addOperand(MCOperand::CreateReg(ARM::CPSR));
1851 TmpInst.addOperand(MCOperand::CreateImm(1));
1852 // Predicate.
1853 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1854 TmpInst.addOperand(MCOperand::CreateReg(0));
1855 OutStreamer.AddComment("eh_setjmp end");
1856 OutStreamer.EmitInstruction(TmpInst);
1857 }
1858 OutStreamer.EmitLabel(Label);
1859 return;
1860 }
1861
Jim Grosbach45390082010-09-23 23:33:56 +00001862 case ARM::Int_eh_sjlj_setjmp_nofp:
1863 case ARM::Int_eh_sjlj_setjmp: { // FIXME: Remove asmstring from td file.
1864 // Two incoming args: GPR:$src, GPR:$val
1865 // add $val, pc, #8
1866 // str $val, [$src, #+4]
1867 // mov r0, #0
1868 // add pc, pc, #0
1869 // mov r0, #1
1870 unsigned SrcReg = MI->getOperand(0).getReg();
1871 unsigned ValReg = MI->getOperand(1).getReg();
1872
1873 {
1874 MCInst TmpInst;
1875 TmpInst.setOpcode(ARM::ADDri);
1876 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1877 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1878 TmpInst.addOperand(MCOperand::CreateImm(8));
1879 // Predicate.
1880 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1881 TmpInst.addOperand(MCOperand::CreateReg(0));
1882 // 's' bit operand (always reg0 for this).
1883 TmpInst.addOperand(MCOperand::CreateReg(0));
1884 OutStreamer.AddComment("eh_setjmp begin");
1885 OutStreamer.EmitInstruction(TmpInst);
1886 }
1887 {
1888 MCInst TmpInst;
1889 TmpInst.setOpcode(ARM::STR);
1890 TmpInst.addOperand(MCOperand::CreateReg(ValReg));
1891 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1892 TmpInst.addOperand(MCOperand::CreateReg(0));
1893 TmpInst.addOperand(MCOperand::CreateImm(4));
1894 // Predicate.
1895 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1896 TmpInst.addOperand(MCOperand::CreateReg(0));
1897 OutStreamer.EmitInstruction(TmpInst);
1898 }
1899 {
1900 MCInst TmpInst;
1901 TmpInst.setOpcode(ARM::MOVi);
1902 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1903 TmpInst.addOperand(MCOperand::CreateImm(0));
1904 // Predicate.
1905 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1906 TmpInst.addOperand(MCOperand::CreateReg(0));
1907 // 's' bit operand (always reg0 for this).
1908 TmpInst.addOperand(MCOperand::CreateReg(0));
1909 OutStreamer.EmitInstruction(TmpInst);
1910 }
1911 {
1912 MCInst TmpInst;
1913 TmpInst.setOpcode(ARM::ADDri);
1914 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1915 TmpInst.addOperand(MCOperand::CreateReg(ARM::PC));
1916 TmpInst.addOperand(MCOperand::CreateImm(0));
1917 // Predicate.
1918 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1919 TmpInst.addOperand(MCOperand::CreateReg(0));
1920 // 's' bit operand (always reg0 for this).
1921 TmpInst.addOperand(MCOperand::CreateReg(0));
1922 OutStreamer.EmitInstruction(TmpInst);
1923 }
1924 {
1925 MCInst TmpInst;
1926 TmpInst.setOpcode(ARM::MOVi);
1927 TmpInst.addOperand(MCOperand::CreateReg(ARM::R0));
1928 TmpInst.addOperand(MCOperand::CreateImm(1));
1929 // Predicate.
1930 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1931 TmpInst.addOperand(MCOperand::CreateReg(0));
1932 // 's' bit operand (always reg0 for this).
1933 TmpInst.addOperand(MCOperand::CreateReg(0));
1934 OutStreamer.AddComment("eh_setjmp end");
1935 OutStreamer.EmitInstruction(TmpInst);
1936 }
1937 return;
1938 }
Jim Grosbach5acb3de2010-09-27 21:47:04 +00001939 case ARM::Int_eh_sjlj_longjmp: {
1940 // ldr sp, [$src, #8]
1941 // ldr $scratch, [$src, #4]
1942 // ldr r7, [$src]
1943 // bx $scratch
1944 unsigned SrcReg = MI->getOperand(0).getReg();
1945 unsigned ScratchReg = MI->getOperand(1).getReg();
1946 {
1947 MCInst TmpInst;
1948 TmpInst.setOpcode(ARM::LDR);
1949 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
1950 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1951 TmpInst.addOperand(MCOperand::CreateReg(0));
1952 TmpInst.addOperand(MCOperand::CreateImm(8));
1953 // Predicate.
1954 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1955 TmpInst.addOperand(MCOperand::CreateReg(0));
1956 OutStreamer.EmitInstruction(TmpInst);
1957 }
1958 {
1959 MCInst TmpInst;
1960 TmpInst.setOpcode(ARM::LDR);
1961 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1962 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1963 TmpInst.addOperand(MCOperand::CreateReg(0));
1964 TmpInst.addOperand(MCOperand::CreateImm(4));
1965 // Predicate.
1966 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1967 TmpInst.addOperand(MCOperand::CreateReg(0));
1968 OutStreamer.EmitInstruction(TmpInst);
1969 }
1970 {
1971 MCInst TmpInst;
1972 TmpInst.setOpcode(ARM::LDR);
1973 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
1974 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
1975 TmpInst.addOperand(MCOperand::CreateReg(0));
1976 TmpInst.addOperand(MCOperand::CreateImm(0));
1977 // Predicate.
1978 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1979 TmpInst.addOperand(MCOperand::CreateReg(0));
1980 OutStreamer.EmitInstruction(TmpInst);
1981 }
1982 {
1983 MCInst TmpInst;
1984 TmpInst.setOpcode(ARM::BRIND);
1985 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
1986 // Predicate.
1987 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
1988 TmpInst.addOperand(MCOperand::CreateReg(0));
1989 OutStreamer.EmitInstruction(TmpInst);
1990 }
1991 return;
1992 }
Jim Grosbach385cc5e2010-09-27 22:28:11 +00001993 case ARM::tInt_eh_sjlj_longjmp: {
1994 // ldr $scratch, [$src, #8]
1995 // mov sp, $scratch
1996 // ldr $scratch, [$src, #4]
1997 // ldr r7, [$src]
1998 // bx $scratch
1999 unsigned SrcReg = MI->getOperand(0).getReg();
2000 unsigned ScratchReg = MI->getOperand(1).getReg();
2001 {
2002 MCInst TmpInst;
2003 TmpInst.setOpcode(ARM::tLDR);
2004 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2005 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2006 // The offset immediate is #8. The operand value is scaled by 4 for the
2007 // tSTR instruction.
2008 TmpInst.addOperand(MCOperand::CreateImm(2));
2009 TmpInst.addOperand(MCOperand::CreateReg(0));
2010 // Predicate.
2011 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2012 TmpInst.addOperand(MCOperand::CreateReg(0));
2013 OutStreamer.EmitInstruction(TmpInst);
2014 }
2015 {
2016 MCInst TmpInst;
2017 TmpInst.setOpcode(ARM::tMOVtgpr2gpr);
2018 TmpInst.addOperand(MCOperand::CreateReg(ARM::SP));
2019 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2020 // Predicate.
2021 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2022 TmpInst.addOperand(MCOperand::CreateReg(0));
2023 OutStreamer.EmitInstruction(TmpInst);
2024 }
2025 {
2026 MCInst TmpInst;
2027 TmpInst.setOpcode(ARM::tLDR);
2028 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2029 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2030 TmpInst.addOperand(MCOperand::CreateImm(1));
2031 TmpInst.addOperand(MCOperand::CreateReg(0));
2032 // Predicate.
2033 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2034 TmpInst.addOperand(MCOperand::CreateReg(0));
2035 OutStreamer.EmitInstruction(TmpInst);
2036 }
2037 {
2038 MCInst TmpInst;
2039 TmpInst.setOpcode(ARM::tLDR);
2040 TmpInst.addOperand(MCOperand::CreateReg(ARM::R7));
2041 TmpInst.addOperand(MCOperand::CreateReg(SrcReg));
2042 TmpInst.addOperand(MCOperand::CreateImm(0));
2043 TmpInst.addOperand(MCOperand::CreateReg(0));
2044 // Predicate.
2045 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2046 TmpInst.addOperand(MCOperand::CreateReg(0));
2047 OutStreamer.EmitInstruction(TmpInst);
2048 }
2049 {
2050 MCInst TmpInst;
2051 TmpInst.setOpcode(ARM::tBX_RET_vararg);
2052 TmpInst.addOperand(MCOperand::CreateReg(ScratchReg));
2053 // Predicate.
2054 TmpInst.addOperand(MCOperand::CreateImm(ARMCC::AL));
2055 TmpInst.addOperand(MCOperand::CreateReg(0));
2056 OutStreamer.EmitInstruction(TmpInst);
2057 }
2058 return;
2059 }
Chris Lattner97f06932009-10-19 20:20:46 +00002060 }
Jim Grosbachb0739b72010-09-02 01:02:06 +00002061
Chris Lattner97f06932009-10-19 20:20:46 +00002062 MCInst TmpInst;
2063 MCInstLowering.Lower(MI, TmpInst);
Chris Lattner850d2e22010-02-03 01:16:28 +00002064 OutStreamer.EmitInstruction(TmpInst);
Chris Lattner97f06932009-10-19 20:20:46 +00002065}
Daniel Dunbar2685a292009-10-20 05:15:36 +00002066
2067//===----------------------------------------------------------------------===//
2068// Target Registry Stuff
2069//===----------------------------------------------------------------------===//
2070
2071static MCInstPrinter *createARMMCInstPrinter(const Target &T,
2072 unsigned SyntaxVariant,
Chris Lattnerd3740872010-04-04 05:04:31 +00002073 const MCAsmInfo &MAI) {
Daniel Dunbar2685a292009-10-20 05:15:36 +00002074 if (SyntaxVariant == 0)
Jim Grosbach74d7e6c2010-09-17 21:33:25 +00002075 return new ARMInstPrinter(MAI);
Daniel Dunbar2685a292009-10-20 05:15:36 +00002076 return 0;
2077}
2078
2079// Force static initialization.
2080extern "C" void LLVMInitializeARMAsmPrinter() {
2081 RegisterAsmPrinter<ARMAsmPrinter> X(TheARMTarget);
2082 RegisterAsmPrinter<ARMAsmPrinter> Y(TheThumbTarget);
2083
2084 TargetRegistry::RegisterMCInstPrinter(TheARMTarget, createARMMCInstPrinter);
2085 TargetRegistry::RegisterMCInstPrinter(TheThumbTarget, createARMMCInstPrinter);
2086}
2087