blob: 12a5a9551526cace505000b26cca67c3d8120fee [file] [log] [blame]
Misha Brukmana85d6bc2002-11-22 22:42:50 +00001//===- X86InstrInfo.cpp - X86 Instruction Information -----------*- C++ -*-===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner72614082002-10-25 22:55:53 +00009//
Chris Lattner3501fea2003-01-14 22:00:31 +000010// This file contains the X86 implementation of the TargetInstrInfo class.
Chris Lattner72614082002-10-25 22:55:53 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner055c9652002-10-29 21:05:24 +000014#include "X86InstrInfo.h"
Chris Lattner4ce42a72002-12-03 05:42:53 +000015#include "X86.h"
Chris Lattnerabf05b22003-08-03 21:55:55 +000016#include "X86GenInstrInfo.inc"
Evan Chengaa3c1412006-05-30 21:45:53 +000017#include "X86InstrBuilder.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000018#include "X86MachineFunctionInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000019#include "X86Subtarget.h"
20#include "X86TargetMachine.h"
Dan Gohmand68a0762009-01-05 17:59:02 +000021#include "llvm/DerivedTypes.h"
Owen Anderson0a5372e2009-07-13 04:09:18 +000022#include "llvm/LLVMContext.h"
Owen Anderson718cb662007-09-07 04:06:50 +000023#include "llvm/ADT/STLExtras.h"
Dan Gohman62c939d2008-12-03 05:21:24 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Owen Andersond94b6a12008-01-04 23:57:37 +000025#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Chengaa3c1412006-05-30 21:45:53 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Cheng258ff672006-12-01 21:52:41 +000028#include "llvm/CodeGen/LiveVariables.h"
David Greeneb87bc952009-11-12 20:55:29 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattneree9eb412010-04-26 23:37:21 +000030#include "llvm/MC/MCInst.h"
Owen Anderson43dbe052008-01-07 01:35:02 +000031#include "llvm/Support/CommandLine.h"
David Greene5b901322010-01-05 01:29:29 +000032#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
34#include "llvm/Support/raw_ostream.h"
Evan Cheng0488db92007-09-25 01:57:46 +000035#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000036#include "llvm/MC/MCAsmInfo.h"
David Greeneb87bc952009-11-12 20:55:29 +000037#include <limits>
38
Brian Gaeked0fde302003-11-11 22:41:34 +000039using namespace llvm;
40
Chris Lattner705e07f2009-08-23 03:41:05 +000041static cl::opt<bool>
42NoFusing("disable-spill-fusing",
43 cl::desc("Disable fusing of spill code into instructions"));
44static cl::opt<bool>
45PrintFailedFusing("print-failed-fuse-candidates",
46 cl::desc("Print instructions that the allocator wants to"
47 " fuse, but the X86 backend currently can't"),
48 cl::Hidden);
49static cl::opt<bool>
50ReMatPICStubLoad("remat-pic-stub-load",
51 cl::desc("Re-materialize load from stub in PIC mode"),
52 cl::init(false), cl::Hidden);
Owen Anderson43dbe052008-01-07 01:35:02 +000053
Evan Chengaa3c1412006-05-30 21:45:53 +000054X86InstrInfo::X86InstrInfo(X86TargetMachine &tm)
Chris Lattner64105522008-01-01 01:03:04 +000055 : TargetInstrInfoImpl(X86Insts, array_lengthof(X86Insts)),
Evan Cheng25ab6902006-09-08 06:48:29 +000056 TM(tm), RI(tm, *this) {
Chris Lattner122e2ea2010-10-07 23:36:18 +000057 enum {
58 TB_NOT_REVERSABLE = 1U << 31,
59 TB_FLAGS = TB_NOT_REVERSABLE
60 };
61
Owen Anderson43dbe052008-01-07 01:35:02 +000062 static const unsigned OpTbl2Addr[][2] = {
63 { X86::ADC32ri, X86::ADC32mi },
64 { X86::ADC32ri8, X86::ADC32mi8 },
65 { X86::ADC32rr, X86::ADC32mr },
66 { X86::ADC64ri32, X86::ADC64mi32 },
67 { X86::ADC64ri8, X86::ADC64mi8 },
68 { X86::ADC64rr, X86::ADC64mr },
69 { X86::ADD16ri, X86::ADD16mi },
70 { X86::ADD16ri8, X86::ADD16mi8 },
71 { X86::ADD16rr, X86::ADD16mr },
Chris Lattner122e2ea2010-10-07 23:36:18 +000072 { X86::ADD16rr_DB, X86::ADD16mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000073 { X86::ADD32ri, X86::ADD32mi },
74 { X86::ADD32ri8, X86::ADD32mi8 },
75 { X86::ADD32rr, X86::ADD32mr },
Chris Lattner122e2ea2010-10-07 23:36:18 +000076 { X86::ADD32rr_DB, X86::ADD32mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000077 { X86::ADD64ri32, X86::ADD64mi32 },
78 { X86::ADD64ri8, X86::ADD64mi8 },
79 { X86::ADD64rr, X86::ADD64mr },
Chris Lattner122e2ea2010-10-07 23:36:18 +000080 { X86::ADD64rr_DB, X86::ADD64mr | TB_NOT_REVERSABLE },
Owen Anderson43dbe052008-01-07 01:35:02 +000081 { X86::ADD8ri, X86::ADD8mi },
82 { X86::ADD8rr, X86::ADD8mr },
83 { X86::AND16ri, X86::AND16mi },
84 { X86::AND16ri8, X86::AND16mi8 },
85 { X86::AND16rr, X86::AND16mr },
86 { X86::AND32ri, X86::AND32mi },
87 { X86::AND32ri8, X86::AND32mi8 },
88 { X86::AND32rr, X86::AND32mr },
89 { X86::AND64ri32, X86::AND64mi32 },
90 { X86::AND64ri8, X86::AND64mi8 },
91 { X86::AND64rr, X86::AND64mr },
92 { X86::AND8ri, X86::AND8mi },
93 { X86::AND8rr, X86::AND8mr },
94 { X86::DEC16r, X86::DEC16m },
95 { X86::DEC32r, X86::DEC32m },
96 { X86::DEC64_16r, X86::DEC64_16m },
97 { X86::DEC64_32r, X86::DEC64_32m },
98 { X86::DEC64r, X86::DEC64m },
99 { X86::DEC8r, X86::DEC8m },
100 { X86::INC16r, X86::INC16m },
101 { X86::INC32r, X86::INC32m },
102 { X86::INC64_16r, X86::INC64_16m },
103 { X86::INC64_32r, X86::INC64_32m },
104 { X86::INC64r, X86::INC64m },
105 { X86::INC8r, X86::INC8m },
106 { X86::NEG16r, X86::NEG16m },
107 { X86::NEG32r, X86::NEG32m },
108 { X86::NEG64r, X86::NEG64m },
109 { X86::NEG8r, X86::NEG8m },
110 { X86::NOT16r, X86::NOT16m },
111 { X86::NOT32r, X86::NOT32m },
112 { X86::NOT64r, X86::NOT64m },
113 { X86::NOT8r, X86::NOT8m },
114 { X86::OR16ri, X86::OR16mi },
115 { X86::OR16ri8, X86::OR16mi8 },
116 { X86::OR16rr, X86::OR16mr },
117 { X86::OR32ri, X86::OR32mi },
118 { X86::OR32ri8, X86::OR32mi8 },
119 { X86::OR32rr, X86::OR32mr },
120 { X86::OR64ri32, X86::OR64mi32 },
121 { X86::OR64ri8, X86::OR64mi8 },
122 { X86::OR64rr, X86::OR64mr },
123 { X86::OR8ri, X86::OR8mi },
124 { X86::OR8rr, X86::OR8mr },
125 { X86::ROL16r1, X86::ROL16m1 },
126 { X86::ROL16rCL, X86::ROL16mCL },
127 { X86::ROL16ri, X86::ROL16mi },
128 { X86::ROL32r1, X86::ROL32m1 },
129 { X86::ROL32rCL, X86::ROL32mCL },
130 { X86::ROL32ri, X86::ROL32mi },
131 { X86::ROL64r1, X86::ROL64m1 },
132 { X86::ROL64rCL, X86::ROL64mCL },
133 { X86::ROL64ri, X86::ROL64mi },
134 { X86::ROL8r1, X86::ROL8m1 },
135 { X86::ROL8rCL, X86::ROL8mCL },
136 { X86::ROL8ri, X86::ROL8mi },
137 { X86::ROR16r1, X86::ROR16m1 },
138 { X86::ROR16rCL, X86::ROR16mCL },
139 { X86::ROR16ri, X86::ROR16mi },
140 { X86::ROR32r1, X86::ROR32m1 },
141 { X86::ROR32rCL, X86::ROR32mCL },
142 { X86::ROR32ri, X86::ROR32mi },
143 { X86::ROR64r1, X86::ROR64m1 },
144 { X86::ROR64rCL, X86::ROR64mCL },
145 { X86::ROR64ri, X86::ROR64mi },
146 { X86::ROR8r1, X86::ROR8m1 },
147 { X86::ROR8rCL, X86::ROR8mCL },
148 { X86::ROR8ri, X86::ROR8mi },
149 { X86::SAR16r1, X86::SAR16m1 },
150 { X86::SAR16rCL, X86::SAR16mCL },
151 { X86::SAR16ri, X86::SAR16mi },
152 { X86::SAR32r1, X86::SAR32m1 },
153 { X86::SAR32rCL, X86::SAR32mCL },
154 { X86::SAR32ri, X86::SAR32mi },
155 { X86::SAR64r1, X86::SAR64m1 },
156 { X86::SAR64rCL, X86::SAR64mCL },
157 { X86::SAR64ri, X86::SAR64mi },
158 { X86::SAR8r1, X86::SAR8m1 },
159 { X86::SAR8rCL, X86::SAR8mCL },
160 { X86::SAR8ri, X86::SAR8mi },
161 { X86::SBB32ri, X86::SBB32mi },
162 { X86::SBB32ri8, X86::SBB32mi8 },
163 { X86::SBB32rr, X86::SBB32mr },
164 { X86::SBB64ri32, X86::SBB64mi32 },
165 { X86::SBB64ri8, X86::SBB64mi8 },
166 { X86::SBB64rr, X86::SBB64mr },
Owen Anderson43dbe052008-01-07 01:35:02 +0000167 { X86::SHL16rCL, X86::SHL16mCL },
168 { X86::SHL16ri, X86::SHL16mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000169 { X86::SHL32rCL, X86::SHL32mCL },
170 { X86::SHL32ri, X86::SHL32mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000171 { X86::SHL64rCL, X86::SHL64mCL },
172 { X86::SHL64ri, X86::SHL64mi },
Owen Anderson43dbe052008-01-07 01:35:02 +0000173 { X86::SHL8rCL, X86::SHL8mCL },
174 { X86::SHL8ri, X86::SHL8mi },
175 { X86::SHLD16rrCL, X86::SHLD16mrCL },
176 { X86::SHLD16rri8, X86::SHLD16mri8 },
177 { X86::SHLD32rrCL, X86::SHLD32mrCL },
178 { X86::SHLD32rri8, X86::SHLD32mri8 },
179 { X86::SHLD64rrCL, X86::SHLD64mrCL },
180 { X86::SHLD64rri8, X86::SHLD64mri8 },
181 { X86::SHR16r1, X86::SHR16m1 },
182 { X86::SHR16rCL, X86::SHR16mCL },
183 { X86::SHR16ri, X86::SHR16mi },
184 { X86::SHR32r1, X86::SHR32m1 },
185 { X86::SHR32rCL, X86::SHR32mCL },
186 { X86::SHR32ri, X86::SHR32mi },
187 { X86::SHR64r1, X86::SHR64m1 },
188 { X86::SHR64rCL, X86::SHR64mCL },
189 { X86::SHR64ri, X86::SHR64mi },
190 { X86::SHR8r1, X86::SHR8m1 },
191 { X86::SHR8rCL, X86::SHR8mCL },
192 { X86::SHR8ri, X86::SHR8mi },
193 { X86::SHRD16rrCL, X86::SHRD16mrCL },
194 { X86::SHRD16rri8, X86::SHRD16mri8 },
195 { X86::SHRD32rrCL, X86::SHRD32mrCL },
196 { X86::SHRD32rri8, X86::SHRD32mri8 },
197 { X86::SHRD64rrCL, X86::SHRD64mrCL },
198 { X86::SHRD64rri8, X86::SHRD64mri8 },
199 { X86::SUB16ri, X86::SUB16mi },
200 { X86::SUB16ri8, X86::SUB16mi8 },
201 { X86::SUB16rr, X86::SUB16mr },
202 { X86::SUB32ri, X86::SUB32mi },
203 { X86::SUB32ri8, X86::SUB32mi8 },
204 { X86::SUB32rr, X86::SUB32mr },
205 { X86::SUB64ri32, X86::SUB64mi32 },
206 { X86::SUB64ri8, X86::SUB64mi8 },
207 { X86::SUB64rr, X86::SUB64mr },
208 { X86::SUB8ri, X86::SUB8mi },
209 { X86::SUB8rr, X86::SUB8mr },
210 { X86::XOR16ri, X86::XOR16mi },
211 { X86::XOR16ri8, X86::XOR16mi8 },
212 { X86::XOR16rr, X86::XOR16mr },
213 { X86::XOR32ri, X86::XOR32mi },
214 { X86::XOR32ri8, X86::XOR32mi8 },
215 { X86::XOR32rr, X86::XOR32mr },
216 { X86::XOR64ri32, X86::XOR64mi32 },
217 { X86::XOR64ri8, X86::XOR64mi8 },
218 { X86::XOR64rr, X86::XOR64mr },
219 { X86::XOR8ri, X86::XOR8mi },
220 { X86::XOR8rr, X86::XOR8mr }
221 };
222
223 for (unsigned i = 0, e = array_lengthof(OpTbl2Addr); i != e; ++i) {
224 unsigned RegOp = OpTbl2Addr[i][0];
Chris Lattner122e2ea2010-10-07 23:36:18 +0000225 unsigned MemOp = OpTbl2Addr[i][1] & ~TB_FLAGS;
226 assert(!RegOp2MemOpTable2Addr.count(RegOp) && "Duplicated entries?");
227 RegOp2MemOpTable2Addr[RegOp] = std::make_pair(MemOp, 0U);
228
229 // If this is not a reversable operation (because there is a many->one)
230 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
231 if (OpTbl2Addr[i][1] & TB_NOT_REVERSABLE)
232 continue;
233
Evan Chengf9b36f02009-07-15 06:10:07 +0000234 // Index 0, folded load and store, no alignment requirement.
235 unsigned AuxInfo = 0 | (1 << 4) | (1 << 5);
Chris Lattner122e2ea2010-10-07 23:36:18 +0000236
237 assert(!MemOp2RegOpTable.count(MemOp) &&
238 "Duplicated entries in unfolding maps?");
239 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000240 }
241
242 // If the third value is 1, then it's folding either a load or a store.
Evan Chengf9b36f02009-07-15 06:10:07 +0000243 static const unsigned OpTbl0[][4] = {
244 { X86::BT16ri8, X86::BT16mi8, 1, 0 },
245 { X86::BT32ri8, X86::BT32mi8, 1, 0 },
246 { X86::BT64ri8, X86::BT64mi8, 1, 0 },
247 { X86::CALL32r, X86::CALL32m, 1, 0 },
248 { X86::CALL64r, X86::CALL64m, 1, 0 },
Anton Korobeynikove9df15e2010-08-17 21:06:01 +0000249 { X86::WINCALL64r, X86::WINCALL64m, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000250 { X86::CMP16ri, X86::CMP16mi, 1, 0 },
251 { X86::CMP16ri8, X86::CMP16mi8, 1, 0 },
252 { X86::CMP16rr, X86::CMP16mr, 1, 0 },
253 { X86::CMP32ri, X86::CMP32mi, 1, 0 },
254 { X86::CMP32ri8, X86::CMP32mi8, 1, 0 },
255 { X86::CMP32rr, X86::CMP32mr, 1, 0 },
256 { X86::CMP64ri32, X86::CMP64mi32, 1, 0 },
257 { X86::CMP64ri8, X86::CMP64mi8, 1, 0 },
258 { X86::CMP64rr, X86::CMP64mr, 1, 0 },
259 { X86::CMP8ri, X86::CMP8mi, 1, 0 },
260 { X86::CMP8rr, X86::CMP8mr, 1, 0 },
261 { X86::DIV16r, X86::DIV16m, 1, 0 },
262 { X86::DIV32r, X86::DIV32m, 1, 0 },
263 { X86::DIV64r, X86::DIV64m, 1, 0 },
264 { X86::DIV8r, X86::DIV8m, 1, 0 },
265 { X86::EXTRACTPSrr, X86::EXTRACTPSmr, 0, 16 },
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000266 { X86::FsMOVAPDrr, X86::MOVSDmr, 0, 0 },
267 { X86::FsMOVAPSrr, X86::MOVSSmr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000268 { X86::IDIV16r, X86::IDIV16m, 1, 0 },
269 { X86::IDIV32r, X86::IDIV32m, 1, 0 },
270 { X86::IDIV64r, X86::IDIV64m, 1, 0 },
271 { X86::IDIV8r, X86::IDIV8m, 1, 0 },
272 { X86::IMUL16r, X86::IMUL16m, 1, 0 },
273 { X86::IMUL32r, X86::IMUL32m, 1, 0 },
274 { X86::IMUL64r, X86::IMUL64m, 1, 0 },
275 { X86::IMUL8r, X86::IMUL8m, 1, 0 },
276 { X86::JMP32r, X86::JMP32m, 1, 0 },
277 { X86::JMP64r, X86::JMP64m, 1, 0 },
278 { X86::MOV16ri, X86::MOV16mi, 0, 0 },
279 { X86::MOV16rr, X86::MOV16mr, 0, 0 },
280 { X86::MOV32ri, X86::MOV32mi, 0, 0 },
281 { X86::MOV32rr, X86::MOV32mr, 0, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000282 { X86::MOV32rr_TC, X86::MOV32mr_TC, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000283 { X86::MOV64ri32, X86::MOV64mi32, 0, 0 },
284 { X86::MOV64rr, X86::MOV64mr, 0, 0 },
285 { X86::MOV8ri, X86::MOV8mi, 0, 0 },
286 { X86::MOV8rr, X86::MOV8mr, 0, 0 },
287 { X86::MOV8rr_NOREX, X86::MOV8mr_NOREX, 0, 0 },
288 { X86::MOVAPDrr, X86::MOVAPDmr, 0, 16 },
289 { X86::MOVAPSrr, X86::MOVAPSmr, 0, 16 },
290 { X86::MOVDQArr, X86::MOVDQAmr, 0, 16 },
291 { X86::MOVPDI2DIrr, X86::MOVPDI2DImr, 0, 0 },
292 { X86::MOVPQIto64rr,X86::MOVPQI2QImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000293 { X86::MOVSDto64rr, X86::MOVSDto64mr, 0, 0 },
294 { X86::MOVSS2DIrr, X86::MOVSS2DImr, 0, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000295 { X86::MOVUPDrr, X86::MOVUPDmr, 0, 0 },
296 { X86::MOVUPSrr, X86::MOVUPSmr, 0, 0 },
297 { X86::MUL16r, X86::MUL16m, 1, 0 },
298 { X86::MUL32r, X86::MUL32m, 1, 0 },
299 { X86::MUL64r, X86::MUL64m, 1, 0 },
300 { X86::MUL8r, X86::MUL8m, 1, 0 },
301 { X86::SETAEr, X86::SETAEm, 0, 0 },
302 { X86::SETAr, X86::SETAm, 0, 0 },
303 { X86::SETBEr, X86::SETBEm, 0, 0 },
304 { X86::SETBr, X86::SETBm, 0, 0 },
305 { X86::SETEr, X86::SETEm, 0, 0 },
306 { X86::SETGEr, X86::SETGEm, 0, 0 },
307 { X86::SETGr, X86::SETGm, 0, 0 },
308 { X86::SETLEr, X86::SETLEm, 0, 0 },
309 { X86::SETLr, X86::SETLm, 0, 0 },
310 { X86::SETNEr, X86::SETNEm, 0, 0 },
311 { X86::SETNOr, X86::SETNOm, 0, 0 },
312 { X86::SETNPr, X86::SETNPm, 0, 0 },
313 { X86::SETNSr, X86::SETNSm, 0, 0 },
314 { X86::SETOr, X86::SETOm, 0, 0 },
315 { X86::SETPr, X86::SETPm, 0, 0 },
316 { X86::SETSr, X86::SETSm, 0, 0 },
317 { X86::TAILJMPr, X86::TAILJMPm, 1, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000318 { X86::TAILJMPr64, X86::TAILJMPm64, 1, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000319 { X86::TEST16ri, X86::TEST16mi, 1, 0 },
320 { X86::TEST32ri, X86::TEST32mi, 1, 0 },
321 { X86::TEST64ri32, X86::TEST64mi32, 1, 0 },
322 { X86::TEST8ri, X86::TEST8mi, 1, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000323 };
324
325 for (unsigned i = 0, e = array_lengthof(OpTbl0); i != e; ++i) {
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000326 unsigned RegOp = OpTbl0[i][0];
327 unsigned MemOp = OpTbl0[i][1];
328 unsigned Align = OpTbl0[i][3];
Chris Lattner05e27c52010-10-08 00:03:02 +0000329 assert(!RegOp2MemOpTable0.count(RegOp) && "Duplicated entries?");
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000330 RegOp2MemOpTable0[RegOp] = std::make_pair(MemOp,Align);
331 unsigned FoldedLoad = OpTbl0[i][2];
Owen Anderson43dbe052008-01-07 01:35:02 +0000332 // Index 0, folded load or store.
333 unsigned AuxInfo = 0 | (FoldedLoad << 4) | ((FoldedLoad^1) << 5);
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000334 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr) {
335 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicated entries?");
336 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
337 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000338 }
339
Evan Chengf9b36f02009-07-15 06:10:07 +0000340 static const unsigned OpTbl1[][3] = {
341 { X86::CMP16rr, X86::CMP16rm, 0 },
342 { X86::CMP32rr, X86::CMP32rm, 0 },
343 { X86::CMP64rr, X86::CMP64rm, 0 },
344 { X86::CMP8rr, X86::CMP8rm, 0 },
345 { X86::CVTSD2SSrr, X86::CVTSD2SSrm, 0 },
346 { X86::CVTSI2SD64rr, X86::CVTSI2SD64rm, 0 },
347 { X86::CVTSI2SDrr, X86::CVTSI2SDrm, 0 },
348 { X86::CVTSI2SS64rr, X86::CVTSI2SS64rm, 0 },
349 { X86::CVTSI2SSrr, X86::CVTSI2SSrm, 0 },
350 { X86::CVTSS2SDrr, X86::CVTSS2SDrm, 0 },
351 { X86::CVTTSD2SI64rr, X86::CVTTSD2SI64rm, 0 },
352 { X86::CVTTSD2SIrr, X86::CVTTSD2SIrm, 0 },
353 { X86::CVTTSS2SI64rr, X86::CVTTSS2SI64rm, 0 },
354 { X86::CVTTSS2SIrr, X86::CVTTSS2SIrm, 0 },
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000355 { X86::FsMOVAPDrr, X86::MOVSDrm, 0 },
356 { X86::FsMOVAPSrr, X86::MOVSSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000357 { X86::IMUL16rri, X86::IMUL16rmi, 0 },
358 { X86::IMUL16rri8, X86::IMUL16rmi8, 0 },
359 { X86::IMUL32rri, X86::IMUL32rmi, 0 },
360 { X86::IMUL32rri8, X86::IMUL32rmi8, 0 },
361 { X86::IMUL64rri32, X86::IMUL64rmi32, 0 },
362 { X86::IMUL64rri8, X86::IMUL64rmi8, 0 },
363 { X86::Int_CMPSDrr, X86::Int_CMPSDrm, 0 },
364 { X86::Int_CMPSSrr, X86::Int_CMPSSrm, 0 },
365 { X86::Int_COMISDrr, X86::Int_COMISDrm, 0 },
366 { X86::Int_COMISSrr, X86::Int_COMISSrm, 0 },
367 { X86::Int_CVTDQ2PDrr, X86::Int_CVTDQ2PDrm, 16 },
368 { X86::Int_CVTDQ2PSrr, X86::Int_CVTDQ2PSrm, 16 },
369 { X86::Int_CVTPD2DQrr, X86::Int_CVTPD2DQrm, 16 },
370 { X86::Int_CVTPD2PSrr, X86::Int_CVTPD2PSrm, 16 },
371 { X86::Int_CVTPS2DQrr, X86::Int_CVTPS2DQrm, 16 },
372 { X86::Int_CVTPS2PDrr, X86::Int_CVTPS2PDrm, 0 },
Chris Lattner0c04e4f2010-09-29 02:24:57 +0000373 { X86::CVTSD2SI64rr, X86::CVTSD2SI64rm, 0 },
374 { X86::CVTSD2SIrr, X86::CVTSD2SIrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000375 { X86::Int_CVTSD2SSrr, X86::Int_CVTSD2SSrm, 0 },
376 { X86::Int_CVTSI2SD64rr,X86::Int_CVTSI2SD64rm, 0 },
377 { X86::Int_CVTSI2SDrr, X86::Int_CVTSI2SDrm, 0 },
378 { X86::Int_CVTSI2SS64rr,X86::Int_CVTSI2SS64rm, 0 },
379 { X86::Int_CVTSI2SSrr, X86::Int_CVTSI2SSrm, 0 },
380 { X86::Int_CVTSS2SDrr, X86::Int_CVTSS2SDrm, 0 },
381 { X86::Int_CVTSS2SI64rr,X86::Int_CVTSS2SI64rm, 0 },
382 { X86::Int_CVTSS2SIrr, X86::Int_CVTSS2SIrm, 0 },
Chris Lattnerbf6018a2010-09-29 02:36:32 +0000383 { X86::CVTTPD2DQrr, X86::CVTTPD2DQrm, 16 },
384 { X86::CVTTPS2DQrr, X86::CVTTPS2DQrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000385 { X86::Int_CVTTSD2SI64rr,X86::Int_CVTTSD2SI64rm, 0 },
386 { X86::Int_CVTTSD2SIrr, X86::Int_CVTTSD2SIrm, 0 },
387 { X86::Int_CVTTSS2SI64rr,X86::Int_CVTTSS2SI64rm, 0 },
388 { X86::Int_CVTTSS2SIrr, X86::Int_CVTTSS2SIrm, 0 },
389 { X86::Int_UCOMISDrr, X86::Int_UCOMISDrm, 0 },
390 { X86::Int_UCOMISSrr, X86::Int_UCOMISSrm, 0 },
391 { X86::MOV16rr, X86::MOV16rm, 0 },
392 { X86::MOV32rr, X86::MOV32rm, 0 },
Evan Chengf48ef032010-03-14 03:48:46 +0000393 { X86::MOV32rr_TC, X86::MOV32rm_TC, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000394 { X86::MOV64rr, X86::MOV64rm, 0 },
395 { X86::MOV64toPQIrr, X86::MOVQI2PQIrm, 0 },
396 { X86::MOV64toSDrr, X86::MOV64toSDrm, 0 },
397 { X86::MOV8rr, X86::MOV8rm, 0 },
398 { X86::MOVAPDrr, X86::MOVAPDrm, 16 },
399 { X86::MOVAPSrr, X86::MOVAPSrm, 16 },
400 { X86::MOVDDUPrr, X86::MOVDDUPrm, 0 },
401 { X86::MOVDI2PDIrr, X86::MOVDI2PDIrm, 0 },
402 { X86::MOVDI2SSrr, X86::MOVDI2SSrm, 0 },
403 { X86::MOVDQArr, X86::MOVDQArm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000404 { X86::MOVSHDUPrr, X86::MOVSHDUPrm, 16 },
405 { X86::MOVSLDUPrr, X86::MOVSLDUPrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000406 { X86::MOVSX16rr8, X86::MOVSX16rm8, 0 },
407 { X86::MOVSX32rr16, X86::MOVSX32rm16, 0 },
408 { X86::MOVSX32rr8, X86::MOVSX32rm8, 0 },
409 { X86::MOVSX64rr16, X86::MOVSX64rm16, 0 },
410 { X86::MOVSX64rr32, X86::MOVSX64rm32, 0 },
411 { X86::MOVSX64rr8, X86::MOVSX64rm8, 0 },
412 { X86::MOVUPDrr, X86::MOVUPDrm, 16 },
Evan Cheng94da7212010-01-21 00:55:14 +0000413 { X86::MOVUPSrr, X86::MOVUPSrm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000414 { X86::MOVZDI2PDIrr, X86::MOVZDI2PDIrm, 0 },
415 { X86::MOVZQI2PQIrr, X86::MOVZQI2PQIrm, 0 },
416 { X86::MOVZPQILo2PQIrr, X86::MOVZPQILo2PQIrm, 16 },
417 { X86::MOVZX16rr8, X86::MOVZX16rm8, 0 },
418 { X86::MOVZX32rr16, X86::MOVZX32rm16, 0 },
419 { X86::MOVZX32_NOREXrr8, X86::MOVZX32_NOREXrm8, 0 },
420 { X86::MOVZX32rr8, X86::MOVZX32rm8, 0 },
421 { X86::MOVZX64rr16, X86::MOVZX64rm16, 0 },
422 { X86::MOVZX64rr32, X86::MOVZX64rm32, 0 },
423 { X86::MOVZX64rr8, X86::MOVZX64rm8, 0 },
424 { X86::PSHUFDri, X86::PSHUFDmi, 16 },
425 { X86::PSHUFHWri, X86::PSHUFHWmi, 16 },
426 { X86::PSHUFLWri, X86::PSHUFLWmi, 16 },
427 { X86::RCPPSr, X86::RCPPSm, 16 },
428 { X86::RCPPSr_Int, X86::RCPPSm_Int, 16 },
429 { X86::RSQRTPSr, X86::RSQRTPSm, 16 },
430 { X86::RSQRTPSr_Int, X86::RSQRTPSm_Int, 16 },
431 { X86::RSQRTSSr, X86::RSQRTSSm, 0 },
432 { X86::RSQRTSSr_Int, X86::RSQRTSSm_Int, 0 },
433 { X86::SQRTPDr, X86::SQRTPDm, 16 },
434 { X86::SQRTPDr_Int, X86::SQRTPDm_Int, 16 },
435 { X86::SQRTPSr, X86::SQRTPSm, 16 },
436 { X86::SQRTPSr_Int, X86::SQRTPSm_Int, 16 },
437 { X86::SQRTSDr, X86::SQRTSDm, 0 },
438 { X86::SQRTSDr_Int, X86::SQRTSDm_Int, 0 },
439 { X86::SQRTSSr, X86::SQRTSSm, 0 },
440 { X86::SQRTSSr_Int, X86::SQRTSSm_Int, 0 },
441 { X86::TEST16rr, X86::TEST16rm, 0 },
442 { X86::TEST32rr, X86::TEST32rm, 0 },
443 { X86::TEST64rr, X86::TEST64rm, 0 },
444 { X86::TEST8rr, X86::TEST8rm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000445 // FIXME: TEST*rr EAX,EAX ---> CMP [mem], 0
Evan Chengf9b36f02009-07-15 06:10:07 +0000446 { X86::UCOMISDrr, X86::UCOMISDrm, 0 },
447 { X86::UCOMISSrr, X86::UCOMISSrm, 0 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000448 };
449
450 for (unsigned i = 0, e = array_lengthof(OpTbl1); i != e; ++i) {
451 unsigned RegOp = OpTbl1[i][0];
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000452 unsigned MemOp = OpTbl1[i][1];
Evan Chengf9b36f02009-07-15 06:10:07 +0000453 unsigned Align = OpTbl1[i][2];
Chris Lattnera2283762010-10-07 23:57:02 +0000454 assert(!RegOp2MemOpTable1.count(RegOp) && "Duplicate entries");
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000455 RegOp2MemOpTable1[RegOp] = std::make_pair(MemOp,Align);
Chris Lattnera2283762010-10-07 23:57:02 +0000456
Evan Chengf9b36f02009-07-15 06:10:07 +0000457 // Index 1, folded load
458 unsigned AuxInfo = 1 | (1 << 4);
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000459 if (RegOp != X86::FsMOVAPDrr && RegOp != X86::FsMOVAPSrr) {
460 assert(!MemOp2RegOpTable.count(MemOp) && "Duplicate entries");
461 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
462 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000463 }
464
Evan Chengf9b36f02009-07-15 06:10:07 +0000465 static const unsigned OpTbl2[][3] = {
466 { X86::ADC32rr, X86::ADC32rm, 0 },
467 { X86::ADC64rr, X86::ADC64rm, 0 },
468 { X86::ADD16rr, X86::ADD16rm, 0 },
Chris Lattner122e2ea2010-10-07 23:36:18 +0000469 { X86::ADD16rr_DB, X86::ADD16rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000470 { X86::ADD32rr, X86::ADD32rm, 0 },
Chris Lattner122e2ea2010-10-07 23:36:18 +0000471 { X86::ADD32rr_DB, X86::ADD32rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000472 { X86::ADD64rr, X86::ADD64rm, 0 },
Chris Lattner122e2ea2010-10-07 23:36:18 +0000473 { X86::ADD64rr_DB, X86::ADD64rm | TB_NOT_REVERSABLE, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000474 { X86::ADD8rr, X86::ADD8rm, 0 },
475 { X86::ADDPDrr, X86::ADDPDrm, 16 },
476 { X86::ADDPSrr, X86::ADDPSrm, 16 },
477 { X86::ADDSDrr, X86::ADDSDrm, 0 },
478 { X86::ADDSSrr, X86::ADDSSrm, 0 },
479 { X86::ADDSUBPDrr, X86::ADDSUBPDrm, 16 },
480 { X86::ADDSUBPSrr, X86::ADDSUBPSrm, 16 },
481 { X86::AND16rr, X86::AND16rm, 0 },
482 { X86::AND32rr, X86::AND32rm, 0 },
483 { X86::AND64rr, X86::AND64rm, 0 },
484 { X86::AND8rr, X86::AND8rm, 0 },
485 { X86::ANDNPDrr, X86::ANDNPDrm, 16 },
486 { X86::ANDNPSrr, X86::ANDNPSrm, 16 },
487 { X86::ANDPDrr, X86::ANDPDrm, 16 },
488 { X86::ANDPSrr, X86::ANDPSrm, 16 },
489 { X86::CMOVA16rr, X86::CMOVA16rm, 0 },
490 { X86::CMOVA32rr, X86::CMOVA32rm, 0 },
491 { X86::CMOVA64rr, X86::CMOVA64rm, 0 },
492 { X86::CMOVAE16rr, X86::CMOVAE16rm, 0 },
493 { X86::CMOVAE32rr, X86::CMOVAE32rm, 0 },
494 { X86::CMOVAE64rr, X86::CMOVAE64rm, 0 },
495 { X86::CMOVB16rr, X86::CMOVB16rm, 0 },
496 { X86::CMOVB32rr, X86::CMOVB32rm, 0 },
497 { X86::CMOVB64rr, X86::CMOVB64rm, 0 },
Chris Lattner25cbf502010-10-05 23:00:14 +0000498 { X86::CMOVBE16rr, X86::CMOVBE16rm, 0 },
499 { X86::CMOVBE32rr, X86::CMOVBE32rm, 0 },
500 { X86::CMOVBE64rr, X86::CMOVBE64rm, 0 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000501 { X86::CMOVE16rr, X86::CMOVE16rm, 0 },
502 { X86::CMOVE32rr, X86::CMOVE32rm, 0 },
503 { X86::CMOVE64rr, X86::CMOVE64rm, 0 },
504 { X86::CMOVG16rr, X86::CMOVG16rm, 0 },
505 { X86::CMOVG32rr, X86::CMOVG32rm, 0 },
506 { X86::CMOVG64rr, X86::CMOVG64rm, 0 },
507 { X86::CMOVGE16rr, X86::CMOVGE16rm, 0 },
508 { X86::CMOVGE32rr, X86::CMOVGE32rm, 0 },
509 { X86::CMOVGE64rr, X86::CMOVGE64rm, 0 },
510 { X86::CMOVL16rr, X86::CMOVL16rm, 0 },
511 { X86::CMOVL32rr, X86::CMOVL32rm, 0 },
512 { X86::CMOVL64rr, X86::CMOVL64rm, 0 },
513 { X86::CMOVLE16rr, X86::CMOVLE16rm, 0 },
514 { X86::CMOVLE32rr, X86::CMOVLE32rm, 0 },
515 { X86::CMOVLE64rr, X86::CMOVLE64rm, 0 },
516 { X86::CMOVNE16rr, X86::CMOVNE16rm, 0 },
517 { X86::CMOVNE32rr, X86::CMOVNE32rm, 0 },
518 { X86::CMOVNE64rr, X86::CMOVNE64rm, 0 },
519 { X86::CMOVNO16rr, X86::CMOVNO16rm, 0 },
520 { X86::CMOVNO32rr, X86::CMOVNO32rm, 0 },
521 { X86::CMOVNO64rr, X86::CMOVNO64rm, 0 },
522 { X86::CMOVNP16rr, X86::CMOVNP16rm, 0 },
523 { X86::CMOVNP32rr, X86::CMOVNP32rm, 0 },
524 { X86::CMOVNP64rr, X86::CMOVNP64rm, 0 },
525 { X86::CMOVNS16rr, X86::CMOVNS16rm, 0 },
526 { X86::CMOVNS32rr, X86::CMOVNS32rm, 0 },
527 { X86::CMOVNS64rr, X86::CMOVNS64rm, 0 },
528 { X86::CMOVO16rr, X86::CMOVO16rm, 0 },
529 { X86::CMOVO32rr, X86::CMOVO32rm, 0 },
530 { X86::CMOVO64rr, X86::CMOVO64rm, 0 },
531 { X86::CMOVP16rr, X86::CMOVP16rm, 0 },
532 { X86::CMOVP32rr, X86::CMOVP32rm, 0 },
533 { X86::CMOVP64rr, X86::CMOVP64rm, 0 },
534 { X86::CMOVS16rr, X86::CMOVS16rm, 0 },
535 { X86::CMOVS32rr, X86::CMOVS32rm, 0 },
536 { X86::CMOVS64rr, X86::CMOVS64rm, 0 },
537 { X86::CMPPDrri, X86::CMPPDrmi, 16 },
538 { X86::CMPPSrri, X86::CMPPSrmi, 16 },
539 { X86::CMPSDrr, X86::CMPSDrm, 0 },
540 { X86::CMPSSrr, X86::CMPSSrm, 0 },
541 { X86::DIVPDrr, X86::DIVPDrm, 16 },
542 { X86::DIVPSrr, X86::DIVPSrm, 16 },
543 { X86::DIVSDrr, X86::DIVSDrm, 0 },
544 { X86::DIVSSrr, X86::DIVSSrm, 0 },
545 { X86::FsANDNPDrr, X86::FsANDNPDrm, 16 },
546 { X86::FsANDNPSrr, X86::FsANDNPSrm, 16 },
547 { X86::FsANDPDrr, X86::FsANDPDrm, 16 },
548 { X86::FsANDPSrr, X86::FsANDPSrm, 16 },
549 { X86::FsORPDrr, X86::FsORPDrm, 16 },
550 { X86::FsORPSrr, X86::FsORPSrm, 16 },
551 { X86::FsXORPDrr, X86::FsXORPDrm, 16 },
552 { X86::FsXORPSrr, X86::FsXORPSrm, 16 },
553 { X86::HADDPDrr, X86::HADDPDrm, 16 },
554 { X86::HADDPSrr, X86::HADDPSrm, 16 },
555 { X86::HSUBPDrr, X86::HSUBPDrm, 16 },
556 { X86::HSUBPSrr, X86::HSUBPSrm, 16 },
557 { X86::IMUL16rr, X86::IMUL16rm, 0 },
558 { X86::IMUL32rr, X86::IMUL32rm, 0 },
559 { X86::IMUL64rr, X86::IMUL64rm, 0 },
560 { X86::MAXPDrr, X86::MAXPDrm, 16 },
561 { X86::MAXPDrr_Int, X86::MAXPDrm_Int, 16 },
562 { X86::MAXPSrr, X86::MAXPSrm, 16 },
563 { X86::MAXPSrr_Int, X86::MAXPSrm_Int, 16 },
564 { X86::MAXSDrr, X86::MAXSDrm, 0 },
565 { X86::MAXSDrr_Int, X86::MAXSDrm_Int, 0 },
566 { X86::MAXSSrr, X86::MAXSSrm, 0 },
567 { X86::MAXSSrr_Int, X86::MAXSSrm_Int, 0 },
568 { X86::MINPDrr, X86::MINPDrm, 16 },
569 { X86::MINPDrr_Int, X86::MINPDrm_Int, 16 },
570 { X86::MINPSrr, X86::MINPSrm, 16 },
571 { X86::MINPSrr_Int, X86::MINPSrm_Int, 16 },
572 { X86::MINSDrr, X86::MINSDrm, 0 },
573 { X86::MINSDrr_Int, X86::MINSDrm_Int, 0 },
574 { X86::MINSSrr, X86::MINSSrm, 0 },
575 { X86::MINSSrr_Int, X86::MINSSrm_Int, 0 },
576 { X86::MULPDrr, X86::MULPDrm, 16 },
577 { X86::MULPSrr, X86::MULPSrm, 16 },
578 { X86::MULSDrr, X86::MULSDrm, 0 },
579 { X86::MULSSrr, X86::MULSSrm, 0 },
580 { X86::OR16rr, X86::OR16rm, 0 },
581 { X86::OR32rr, X86::OR32rm, 0 },
582 { X86::OR64rr, X86::OR64rm, 0 },
583 { X86::OR8rr, X86::OR8rm, 0 },
584 { X86::ORPDrr, X86::ORPDrm, 16 },
585 { X86::ORPSrr, X86::ORPSrm, 16 },
586 { X86::PACKSSDWrr, X86::PACKSSDWrm, 16 },
587 { X86::PACKSSWBrr, X86::PACKSSWBrm, 16 },
588 { X86::PACKUSWBrr, X86::PACKUSWBrm, 16 },
589 { X86::PADDBrr, X86::PADDBrm, 16 },
590 { X86::PADDDrr, X86::PADDDrm, 16 },
591 { X86::PADDQrr, X86::PADDQrm, 16 },
592 { X86::PADDSBrr, X86::PADDSBrm, 16 },
593 { X86::PADDSWrr, X86::PADDSWrm, 16 },
594 { X86::PADDWrr, X86::PADDWrm, 16 },
595 { X86::PANDNrr, X86::PANDNrm, 16 },
596 { X86::PANDrr, X86::PANDrm, 16 },
597 { X86::PAVGBrr, X86::PAVGBrm, 16 },
598 { X86::PAVGWrr, X86::PAVGWrm, 16 },
599 { X86::PCMPEQBrr, X86::PCMPEQBrm, 16 },
600 { X86::PCMPEQDrr, X86::PCMPEQDrm, 16 },
601 { X86::PCMPEQWrr, X86::PCMPEQWrm, 16 },
602 { X86::PCMPGTBrr, X86::PCMPGTBrm, 16 },
603 { X86::PCMPGTDrr, X86::PCMPGTDrm, 16 },
604 { X86::PCMPGTWrr, X86::PCMPGTWrm, 16 },
605 { X86::PINSRWrri, X86::PINSRWrmi, 16 },
606 { X86::PMADDWDrr, X86::PMADDWDrm, 16 },
607 { X86::PMAXSWrr, X86::PMAXSWrm, 16 },
608 { X86::PMAXUBrr, X86::PMAXUBrm, 16 },
609 { X86::PMINSWrr, X86::PMINSWrm, 16 },
610 { X86::PMINUBrr, X86::PMINUBrm, 16 },
611 { X86::PMULDQrr, X86::PMULDQrm, 16 },
612 { X86::PMULHUWrr, X86::PMULHUWrm, 16 },
613 { X86::PMULHWrr, X86::PMULHWrm, 16 },
614 { X86::PMULLDrr, X86::PMULLDrm, 16 },
Evan Chengf9b36f02009-07-15 06:10:07 +0000615 { X86::PMULLWrr, X86::PMULLWrm, 16 },
616 { X86::PMULUDQrr, X86::PMULUDQrm, 16 },
617 { X86::PORrr, X86::PORrm, 16 },
618 { X86::PSADBWrr, X86::PSADBWrm, 16 },
619 { X86::PSLLDrr, X86::PSLLDrm, 16 },
620 { X86::PSLLQrr, X86::PSLLQrm, 16 },
621 { X86::PSLLWrr, X86::PSLLWrm, 16 },
622 { X86::PSRADrr, X86::PSRADrm, 16 },
623 { X86::PSRAWrr, X86::PSRAWrm, 16 },
624 { X86::PSRLDrr, X86::PSRLDrm, 16 },
625 { X86::PSRLQrr, X86::PSRLQrm, 16 },
626 { X86::PSRLWrr, X86::PSRLWrm, 16 },
627 { X86::PSUBBrr, X86::PSUBBrm, 16 },
628 { X86::PSUBDrr, X86::PSUBDrm, 16 },
629 { X86::PSUBSBrr, X86::PSUBSBrm, 16 },
630 { X86::PSUBSWrr, X86::PSUBSWrm, 16 },
631 { X86::PSUBWrr, X86::PSUBWrm, 16 },
632 { X86::PUNPCKHBWrr, X86::PUNPCKHBWrm, 16 },
633 { X86::PUNPCKHDQrr, X86::PUNPCKHDQrm, 16 },
634 { X86::PUNPCKHQDQrr, X86::PUNPCKHQDQrm, 16 },
635 { X86::PUNPCKHWDrr, X86::PUNPCKHWDrm, 16 },
636 { X86::PUNPCKLBWrr, X86::PUNPCKLBWrm, 16 },
637 { X86::PUNPCKLDQrr, X86::PUNPCKLDQrm, 16 },
638 { X86::PUNPCKLQDQrr, X86::PUNPCKLQDQrm, 16 },
639 { X86::PUNPCKLWDrr, X86::PUNPCKLWDrm, 16 },
640 { X86::PXORrr, X86::PXORrm, 16 },
641 { X86::SBB32rr, X86::SBB32rm, 0 },
642 { X86::SBB64rr, X86::SBB64rm, 0 },
643 { X86::SHUFPDrri, X86::SHUFPDrmi, 16 },
644 { X86::SHUFPSrri, X86::SHUFPSrmi, 16 },
645 { X86::SUB16rr, X86::SUB16rm, 0 },
646 { X86::SUB32rr, X86::SUB32rm, 0 },
647 { X86::SUB64rr, X86::SUB64rm, 0 },
648 { X86::SUB8rr, X86::SUB8rm, 0 },
649 { X86::SUBPDrr, X86::SUBPDrm, 16 },
650 { X86::SUBPSrr, X86::SUBPSrm, 16 },
651 { X86::SUBSDrr, X86::SUBSDrm, 0 },
652 { X86::SUBSSrr, X86::SUBSSrm, 0 },
Owen Anderson43dbe052008-01-07 01:35:02 +0000653 // FIXME: TEST*rr -> swapped operand of TEST*mr.
Evan Chengf9b36f02009-07-15 06:10:07 +0000654 { X86::UNPCKHPDrr, X86::UNPCKHPDrm, 16 },
655 { X86::UNPCKHPSrr, X86::UNPCKHPSrm, 16 },
656 { X86::UNPCKLPDrr, X86::UNPCKLPDrm, 16 },
657 { X86::UNPCKLPSrr, X86::UNPCKLPSrm, 16 },
658 { X86::XOR16rr, X86::XOR16rm, 0 },
659 { X86::XOR32rr, X86::XOR32rm, 0 },
660 { X86::XOR64rr, X86::XOR64rm, 0 },
661 { X86::XOR8rr, X86::XOR8rm, 0 },
662 { X86::XORPDrr, X86::XORPDrm, 16 },
663 { X86::XORPSrr, X86::XORPSrm, 16 }
Owen Anderson43dbe052008-01-07 01:35:02 +0000664 };
665
666 for (unsigned i = 0, e = array_lengthof(OpTbl2); i != e; ++i) {
667 unsigned RegOp = OpTbl2[i][0];
Chris Lattner122e2ea2010-10-07 23:36:18 +0000668 unsigned MemOp = OpTbl2[i][1] & ~TB_FLAGS;
Evan Chengf9b36f02009-07-15 06:10:07 +0000669 unsigned Align = OpTbl2[i][2];
Chris Lattner122e2ea2010-10-07 23:36:18 +0000670
671 assert(!RegOp2MemOpTable2.count(RegOp) && "Duplicate entry!");
672 RegOp2MemOpTable2[RegOp] = std::make_pair(MemOp, Align);
673
Daniel Dunbarb38109f2010-10-08 02:07:29 +0000674
Chris Lattner122e2ea2010-10-07 23:36:18 +0000675 // If this is not a reversable operation (because there is a many->one)
676 // mapping, don't insert the reverse of the operation into MemOp2RegOpTable.
677 if (OpTbl2[i][1] & TB_NOT_REVERSABLE)
678 continue;
679
Evan Chengf9b36f02009-07-15 06:10:07 +0000680 // Index 2, folded load
681 unsigned AuxInfo = 2 | (1 << 4);
Chris Lattner122e2ea2010-10-07 23:36:18 +0000682 assert(!MemOp2RegOpTable.count(MemOp) &&
683 "Duplicated entries in unfolding maps?");
684 MemOp2RegOpTable[MemOp] = std::make_pair(RegOp, AuxInfo);
Owen Anderson43dbe052008-01-07 01:35:02 +0000685 }
Chris Lattner72614082002-10-25 22:55:53 +0000686}
687
Evan Chenga5a81d72010-01-12 00:09:37 +0000688bool
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000689X86InstrInfo::isCoalescableExtInstr(const MachineInstr &MI,
690 unsigned &SrcReg, unsigned &DstReg,
691 unsigned &SubIdx) const {
Evan Chenga5a81d72010-01-12 00:09:37 +0000692 switch (MI.getOpcode()) {
693 default: break;
694 case X86::MOVSX16rr8:
695 case X86::MOVZX16rr8:
696 case X86::MOVSX32rr8:
697 case X86::MOVZX32rr8:
698 case X86::MOVSX64rr8:
699 case X86::MOVZX64rr8:
Evan Cheng57d1d932010-01-13 08:01:32 +0000700 if (!TM.getSubtarget<X86Subtarget>().is64Bit())
701 // It's not always legal to reference the low 8-bit of the larger
702 // register in 32-bit mode.
703 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000704 case X86::MOVSX32rr16:
705 case X86::MOVZX32rr16:
706 case X86::MOVSX64rr16:
707 case X86::MOVZX64rr16:
708 case X86::MOVSX64rr32:
709 case X86::MOVZX64rr32: {
710 if (MI.getOperand(0).getSubReg() || MI.getOperand(1).getSubReg())
711 // Be conservative.
712 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000713 SrcReg = MI.getOperand(1).getReg();
714 DstReg = MI.getOperand(0).getReg();
Evan Chenga5a81d72010-01-12 00:09:37 +0000715 switch (MI.getOpcode()) {
716 default:
717 llvm_unreachable(0);
718 break;
719 case X86::MOVSX16rr8:
720 case X86::MOVZX16rr8:
721 case X86::MOVSX32rr8:
722 case X86::MOVZX32rr8:
723 case X86::MOVSX64rr8:
724 case X86::MOVZX64rr8:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000725 SubIdx = X86::sub_8bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000726 break;
727 case X86::MOVSX32rr16:
728 case X86::MOVZX32rr16:
729 case X86::MOVSX64rr16:
730 case X86::MOVZX64rr16:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000731 SubIdx = X86::sub_16bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000732 break;
733 case X86::MOVSX64rr32:
734 case X86::MOVZX64rr32:
Jakob Stoklund Olesen22c0e972010-05-25 17:04:16 +0000735 SubIdx = X86::sub_32bit;
Evan Chenga5a81d72010-01-12 00:09:37 +0000736 break;
737 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000738 return true;
Evan Chenga5a81d72010-01-12 00:09:37 +0000739 }
740 }
Evan Cheng7da9ecf2010-01-13 00:30:23 +0000741 return false;
Evan Chenga5a81d72010-01-12 00:09:37 +0000742}
743
David Greeneb87bc952009-11-12 20:55:29 +0000744/// isFrameOperand - Return true and the FrameIndex if the specified
745/// operand and follow operands form a reference to the stack frame.
746bool X86InstrInfo::isFrameOperand(const MachineInstr *MI, unsigned int Op,
747 int &FrameIndex) const {
748 if (MI->getOperand(Op).isFI() && MI->getOperand(Op+1).isImm() &&
749 MI->getOperand(Op+2).isReg() && MI->getOperand(Op+3).isImm() &&
750 MI->getOperand(Op+1).getImm() == 1 &&
751 MI->getOperand(Op+2).getReg() == 0 &&
752 MI->getOperand(Op+3).getImm() == 0) {
753 FrameIndex = MI->getOperand(Op).getIndex();
754 return true;
755 }
756 return false;
757}
758
David Greenedda39782009-11-13 00:29:53 +0000759static bool isFrameLoadOpcode(int Opcode) {
760 switch (Opcode) {
Chris Lattner40839602006-02-02 20:12:32 +0000761 default: break;
762 case X86::MOV8rm:
763 case X86::MOV16rm:
764 case X86::MOV32rm:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000765 case X86::MOV32rm_TC:
Evan Cheng25ab6902006-09-08 06:48:29 +0000766 case X86::MOV64rm:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000767 case X86::MOV64rm_TC:
Dale Johannesene377d4d2007-07-04 21:07:47 +0000768 case X86::LD_Fp64m:
Chris Lattner40839602006-02-02 20:12:32 +0000769 case X86::MOVSSrm:
770 case X86::MOVSDrm:
Chris Lattner993c8972006-04-18 16:44:51 +0000771 case X86::MOVAPSrm:
772 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000773 case X86::MOVDQArm:
Bill Wendling823efee2007-04-03 06:00:37 +0000774 case X86::MMX_MOVD64rm:
775 case X86::MMX_MOVQ64rm:
David Greenedda39782009-11-13 00:29:53 +0000776 return true;
777 break;
778 }
779 return false;
780}
781
782static bool isFrameStoreOpcode(int Opcode) {
783 switch (Opcode) {
784 default: break;
785 case X86::MOV8mr:
786 case X86::MOV16mr:
787 case X86::MOV32mr:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000788 case X86::MOV32mr_TC:
David Greenedda39782009-11-13 00:29:53 +0000789 case X86::MOV64mr:
Jakob Stoklund Olesen61905c82010-07-09 21:27:55 +0000790 case X86::MOV64mr_TC:
David Greenedda39782009-11-13 00:29:53 +0000791 case X86::ST_FpP64m:
792 case X86::MOVSSmr:
793 case X86::MOVSDmr:
794 case X86::MOVAPSmr:
795 case X86::MOVAPDmr:
796 case X86::MOVDQAmr:
797 case X86::MMX_MOVD64mr:
798 case X86::MMX_MOVQ64mr:
799 case X86::MMX_MOVNTQmr:
800 return true;
801 }
802 return false;
803}
804
805unsigned X86InstrInfo::isLoadFromStackSlot(const MachineInstr *MI,
806 int &FrameIndex) const {
807 if (isFrameLoadOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000808 if (MI->getOperand(0).getSubReg() == 0 && isFrameOperand(MI, 1, FrameIndex))
Chris Lattner40839602006-02-02 20:12:32 +0000809 return MI->getOperand(0).getReg();
David Greenedda39782009-11-13 00:29:53 +0000810 return 0;
811}
812
813unsigned X86InstrInfo::isLoadFromStackSlotPostFE(const MachineInstr *MI,
814 int &FrameIndex) const {
815 if (isFrameLoadOpcode(MI->getOpcode())) {
816 unsigned Reg;
817 if ((Reg = isLoadFromStackSlot(MI, FrameIndex)))
818 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000819 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000820 const MachineMemOperand *Dummy;
821 return hasLoadFromStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000822 }
823 return 0;
824}
825
David Greeneb87bc952009-11-12 20:55:29 +0000826bool X86InstrInfo::hasLoadFromStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000827 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000828 int &FrameIndex) const {
829 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
830 oe = MI->memoperands_end();
831 o != oe;
832 ++o) {
833 if ((*o)->isLoad() && (*o)->getValue())
834 if (const FixedStackPseudoSourceValue *Value =
835 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
836 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000837 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000838 return true;
839 }
840 }
841 return false;
842}
843
Dan Gohmancbad42c2008-11-18 19:49:32 +0000844unsigned X86InstrInfo::isStoreToStackSlot(const MachineInstr *MI,
Chris Lattner40839602006-02-02 20:12:32 +0000845 int &FrameIndex) const {
David Greenedda39782009-11-13 00:29:53 +0000846 if (isFrameStoreOpcode(MI->getOpcode()))
Jakob Stoklund Olesen81c7b192010-07-27 04:17:01 +0000847 if (MI->getOperand(X86::AddrNumOperands).getSubReg() == 0 &&
848 isFrameOperand(MI, 0, FrameIndex))
Chris Lattnerac0ed5d2010-07-08 22:41:28 +0000849 return MI->getOperand(X86::AddrNumOperands).getReg();
David Greenedda39782009-11-13 00:29:53 +0000850 return 0;
851}
852
853unsigned X86InstrInfo::isStoreToStackSlotPostFE(const MachineInstr *MI,
854 int &FrameIndex) const {
855 if (isFrameStoreOpcode(MI->getOpcode())) {
856 unsigned Reg;
857 if ((Reg = isStoreToStackSlot(MI, FrameIndex)))
858 return Reg;
David Greeneb87bc952009-11-12 20:55:29 +0000859 // Check for post-frame index elimination operations
David Greene29dbf502009-12-04 22:38:46 +0000860 const MachineMemOperand *Dummy;
861 return hasStoreToStackSlot(MI, Dummy, FrameIndex);
Chris Lattner40839602006-02-02 20:12:32 +0000862 }
863 return 0;
864}
865
David Greeneb87bc952009-11-12 20:55:29 +0000866bool X86InstrInfo::hasStoreToStackSlot(const MachineInstr *MI,
David Greene29dbf502009-12-04 22:38:46 +0000867 const MachineMemOperand *&MMO,
David Greeneb87bc952009-11-12 20:55:29 +0000868 int &FrameIndex) const {
869 for (MachineInstr::mmo_iterator o = MI->memoperands_begin(),
870 oe = MI->memoperands_end();
871 o != oe;
872 ++o) {
873 if ((*o)->isStore() && (*o)->getValue())
874 if (const FixedStackPseudoSourceValue *Value =
875 dyn_cast<const FixedStackPseudoSourceValue>((*o)->getValue())) {
876 FrameIndex = Value->getFrameIndex();
David Greene29dbf502009-12-04 22:38:46 +0000877 MMO = *o;
David Greeneb87bc952009-11-12 20:55:29 +0000878 return true;
879 }
880 }
881 return false;
882}
883
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000884/// regIsPICBase - Return true if register is PIC base (i.e.g defined by
885/// X86::MOVPC32r.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000886static bool regIsPICBase(unsigned BaseReg, const MachineRegisterInfo &MRI) {
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000887 bool isPICBase = false;
888 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
889 E = MRI.def_end(); I != E; ++I) {
890 MachineInstr *DefMI = I.getOperand().getParent();
891 if (DefMI->getOpcode() != X86::MOVPC32r)
892 return false;
893 assert(!isPICBase && "More than one PIC base?");
894 isPICBase = true;
895 }
896 return isPICBase;
897}
Evan Cheng9d15abe2008-03-31 07:54:19 +0000898
Bill Wendling9f8fea32008-05-12 20:54:26 +0000899bool
Dan Gohman3731bc02009-10-10 00:34:18 +0000900X86InstrInfo::isReallyTriviallyReMaterializable(const MachineInstr *MI,
901 AliasAnalysis *AA) const {
Dan Gohmanc101e952007-06-14 20:50:44 +0000902 switch (MI->getOpcode()) {
903 default: break;
Evan Chenge771ebd2008-03-27 01:41:09 +0000904 case X86::MOV8rm:
905 case X86::MOV16rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000906 case X86::MOV32rm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000907 case X86::MOV64rm:
908 case X86::LD_Fp64m:
909 case X86::MOVSSrm:
910 case X86::MOVSDrm:
911 case X86::MOVAPSrm:
Evan Cheng600c0432009-11-16 21:56:03 +0000912 case X86::MOVUPSrm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000913 case X86::MOVUPSrm_Int:
Evan Chenge771ebd2008-03-27 01:41:09 +0000914 case X86::MOVAPDrm:
Dan Gohman54462742009-01-09 02:40:34 +0000915 case X86::MOVDQArm:
Evan Chenge771ebd2008-03-27 01:41:09 +0000916 case X86::MMX_MOVD64rm:
Evan Chengd15ac2f2009-11-17 09:51:18 +0000917 case X86::MMX_MOVQ64rm:
918 case X86::FsMOVAPSrm:
919 case X86::FsMOVAPDrm: {
Evan Chenge771ebd2008-03-27 01:41:09 +0000920 // Loads from constant pools are trivially rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000921 if (MI->getOperand(1).isReg() &&
922 MI->getOperand(2).isImm() &&
923 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
Dan Gohman3731bc02009-10-10 00:34:18 +0000924 MI->isInvariantLoad(AA)) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000925 unsigned BaseReg = MI->getOperand(1).getReg();
Chris Lattner18c59872009-06-27 04:16:01 +0000926 if (BaseReg == 0 || BaseReg == X86::RIP)
Evan Chenge771ebd2008-03-27 01:41:09 +0000927 return true;
928 // Allow re-materialization of PIC load.
Dan Gohmand735b802008-10-03 15:45:36 +0000929 if (!ReMatPICStubLoad && MI->getOperand(4).isGlobal())
Evan Chengffe2eb02008-04-01 23:26:12 +0000930 return false;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000931 const MachineFunction &MF = *MI->getParent()->getParent();
932 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge771ebd2008-03-27 01:41:09 +0000933 bool isPICBase = false;
934 for (MachineRegisterInfo::def_iterator I = MRI.def_begin(BaseReg),
935 E = MRI.def_end(); I != E; ++I) {
936 MachineInstr *DefMI = I.getOperand().getParent();
937 if (DefMI->getOpcode() != X86::MOVPC32r)
938 return false;
939 assert(!isPICBase && "More than one PIC base?");
940 isPICBase = true;
941 }
942 return isPICBase;
943 }
944 return false;
Evan Chengd8850a52008-02-22 09:25:47 +0000945 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000946
947 case X86::LEA32r:
948 case X86::LEA64r: {
Dan Gohmand735b802008-10-03 15:45:36 +0000949 if (MI->getOperand(2).isImm() &&
950 MI->getOperand(3).isReg() && MI->getOperand(3).getReg() == 0 &&
951 !MI->getOperand(4).isReg()) {
Evan Chenge771ebd2008-03-27 01:41:09 +0000952 // lea fi#, lea GV, etc. are all rematerializable.
Dan Gohmand735b802008-10-03 15:45:36 +0000953 if (!MI->getOperand(1).isReg())
Dan Gohman83ccd142008-09-26 21:30:20 +0000954 return true;
Evan Chenge771ebd2008-03-27 01:41:09 +0000955 unsigned BaseReg = MI->getOperand(1).getReg();
956 if (BaseReg == 0)
957 return true;
958 // Allow re-materialization of lea PICBase + x.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000959 const MachineFunction &MF = *MI->getParent()->getParent();
960 const MachineRegisterInfo &MRI = MF.getRegInfo();
Evan Chenge3d8dbf2008-03-27 01:45:11 +0000961 return regIsPICBase(BaseReg, MRI);
Evan Chenge771ebd2008-03-27 01:41:09 +0000962 }
963 return false;
964 }
Dan Gohmanc101e952007-06-14 20:50:44 +0000965 }
Evan Chenge771ebd2008-03-27 01:41:09 +0000966
Dan Gohmand45eddd2007-06-26 00:48:07 +0000967 // All other instructions marked M_REMATERIALIZABLE are always trivially
968 // rematerializable.
969 return true;
Dan Gohmanc101e952007-06-14 20:50:44 +0000970}
971
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000972/// isSafeToClobberEFLAGS - Return true if it's safe insert an instruction that
973/// would clobber the EFLAGS condition register. Note the result may be
974/// conservative. If it cannot definitely determine the safety after visiting
Dan Gohman1b1764b2009-10-14 00:08:59 +0000975/// a few instructions in each direction it assumes it's not safe.
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000976static bool isSafeToClobberEFLAGS(MachineBasicBlock &MBB,
977 MachineBasicBlock::iterator I) {
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000978 MachineBasicBlock::iterator E = MBB.end();
979
Dan Gohman3afda6e2008-10-21 03:24:31 +0000980 // It's always safe to clobber EFLAGS at the end of a block.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +0000981 if (I == E)
Dan Gohman3afda6e2008-10-21 03:24:31 +0000982 return true;
983
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000984 // For compile time consideration, if we are not able to determine the
Dan Gohman1b1764b2009-10-14 00:08:59 +0000985 // safety after visiting 4 instructions in each direction, we will assume
986 // it's not safe.
987 MachineBasicBlock::iterator Iter = I;
988 for (unsigned i = 0; i < 4; ++i) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000989 bool SeenDef = false;
Dan Gohman1b1764b2009-10-14 00:08:59 +0000990 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
991 MachineOperand &MO = Iter->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +0000992 if (!MO.isReg())
Evan Cheng9ef4ca22008-06-24 07:10:51 +0000993 continue;
994 if (MO.getReg() == X86::EFLAGS) {
995 if (MO.isUse())
996 return false;
997 SeenDef = true;
998 }
999 }
1000
1001 if (SeenDef)
1002 // This instruction defines EFLAGS, no need to look any further.
1003 return true;
Dan Gohman1b1764b2009-10-14 00:08:59 +00001004 ++Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001005 // Skip over DBG_VALUE.
1006 while (Iter != E && Iter->isDebugValue())
1007 ++Iter;
Dan Gohman3afda6e2008-10-21 03:24:31 +00001008
1009 // If we make it to the end of the block, it's safe to clobber EFLAGS.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001010 if (Iter == E)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001011 return true;
1012 }
1013
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001014 MachineBasicBlock::iterator B = MBB.begin();
Dan Gohman1b1764b2009-10-14 00:08:59 +00001015 Iter = I;
1016 for (unsigned i = 0; i < 4; ++i) {
1017 // If we make it to the beginning of the block, it's safe to clobber
1018 // EFLAGS iff EFLAGS is not live-in.
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001019 if (Iter == B)
Dan Gohman1b1764b2009-10-14 00:08:59 +00001020 return !MBB.isLiveIn(X86::EFLAGS);
1021
1022 --Iter;
Evan Cheng8d1f0dd2010-03-23 20:35:45 +00001023 // Skip over DBG_VALUE.
1024 while (Iter != B && Iter->isDebugValue())
1025 --Iter;
1026
Dan Gohman1b1764b2009-10-14 00:08:59 +00001027 bool SawKill = false;
1028 for (unsigned j = 0, e = Iter->getNumOperands(); j != e; ++j) {
1029 MachineOperand &MO = Iter->getOperand(j);
1030 if (MO.isReg() && MO.getReg() == X86::EFLAGS) {
1031 if (MO.isDef()) return MO.isDead();
1032 if (MO.isKill()) SawKill = true;
1033 }
1034 }
1035
1036 if (SawKill)
1037 // This instruction kills EFLAGS and doesn't redefine it, so
1038 // there's no need to look further.
Dan Gohman3afda6e2008-10-21 03:24:31 +00001039 return true;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001040 }
1041
1042 // Conservative answer.
1043 return false;
1044}
1045
Evan Chengca1267c2008-03-31 20:40:39 +00001046void X86InstrInfo::reMaterialize(MachineBasicBlock &MBB,
1047 MachineBasicBlock::iterator I,
Evan Cheng37844532009-07-16 09:20:10 +00001048 unsigned DestReg, unsigned SubIdx,
Evan Chengd57cdd52009-11-14 02:55:43 +00001049 const MachineInstr *Orig,
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001050 const TargetRegisterInfo &TRI) const {
Dan Gohman0d881042010-05-07 01:28:10 +00001051 DebugLoc DL = Orig->getDebugLoc();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001052
Evan Chengca1267c2008-03-31 20:40:39 +00001053 // MOV32r0 etc. are implemented with xor which clobbers condition code.
1054 // Re-materialize them as movri instructions to avoid side effects.
Evan Cheng37844532009-07-16 09:20:10 +00001055 bool Clone = true;
1056 unsigned Opc = Orig->getOpcode();
1057 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001058 default: break;
Evan Chengca1267c2008-03-31 20:40:39 +00001059 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001060 case X86::MOV16r0:
1061 case X86::MOV32r0:
1062 case X86::MOV64r0: {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001063 if (!isSafeToClobberEFLAGS(MBB, I)) {
Evan Cheng37844532009-07-16 09:20:10 +00001064 switch (Opc) {
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001065 default: break;
1066 case X86::MOV8r0: Opc = X86::MOV8ri; break;
Dan Gohmanf1b4d262010-01-12 04:42:54 +00001067 case X86::MOV16r0: Opc = X86::MOV16ri; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001068 case X86::MOV32r0: Opc = X86::MOV32ri; break;
Dan Gohman6fe0df22010-02-26 16:49:27 +00001069 case X86::MOV64r0: Opc = X86::MOV64ri64i32; break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001070 }
Evan Cheng37844532009-07-16 09:20:10 +00001071 Clone = false;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001072 }
Evan Chengca1267c2008-03-31 20:40:39 +00001073 break;
Evan Cheng9ef4ca22008-06-24 07:10:51 +00001074 }
1075 }
1076
Evan Cheng37844532009-07-16 09:20:10 +00001077 if (Clone) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001078 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
Evan Chengca1267c2008-03-31 20:40:39 +00001079 MBB.insert(I, MI);
Evan Cheng37844532009-07-16 09:20:10 +00001080 } else {
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001081 BuildMI(MBB, I, DL, get(Opc)).addOperand(Orig->getOperand(0)).addImm(0);
Evan Chengca1267c2008-03-31 20:40:39 +00001082 }
Evan Cheng03eb3882008-04-16 23:44:44 +00001083
Evan Cheng37844532009-07-16 09:20:10 +00001084 MachineInstr *NewMI = prior(I);
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001085 NewMI->substituteRegister(Orig->getOperand(0).getReg(), DestReg, SubIdx, TRI);
Evan Chengca1267c2008-03-31 20:40:39 +00001086}
1087
Evan Cheng3f411c72007-10-05 08:04:01 +00001088/// hasLiveCondCodeDef - True if MI has a condition code def, e.g. EFLAGS, that
1089/// is not marked dead.
1090static bool hasLiveCondCodeDef(MachineInstr *MI) {
Evan Cheng3f411c72007-10-05 08:04:01 +00001091 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1092 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001093 if (MO.isReg() && MO.isDef() &&
Evan Cheng3f411c72007-10-05 08:04:01 +00001094 MO.getReg() == X86::EFLAGS && !MO.isDead()) {
1095 return true;
1096 }
1097 }
1098 return false;
1099}
1100
Evan Chengdd99f3a2009-12-12 20:03:14 +00001101/// convertToThreeAddressWithLEA - Helper for convertToThreeAddress when
Evan Cheng656e5142009-12-11 06:01:48 +00001102/// 16-bit LEA is disabled, use 32-bit LEA to form 3-address code by promoting
1103/// to a 32-bit superregister and then truncating back down to a 16-bit
1104/// subregister.
1105MachineInstr *
1106X86InstrInfo::convertToThreeAddressWithLEA(unsigned MIOpc,
1107 MachineFunction::iterator &MFI,
1108 MachineBasicBlock::iterator &MBBI,
1109 LiveVariables *LV) const {
1110 MachineInstr *MI = MBBI;
1111 unsigned Dest = MI->getOperand(0).getReg();
1112 unsigned Src = MI->getOperand(1).getReg();
1113 bool isDead = MI->getOperand(0).isDead();
1114 bool isKill = MI->getOperand(1).isKill();
1115
1116 unsigned Opc = TM.getSubtarget<X86Subtarget>().is64Bit()
1117 ? X86::LEA64_32r : X86::LEA32r;
1118 MachineRegisterInfo &RegInfo = MFI->getParent()->getRegInfo();
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001119 unsigned leaInReg = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng656e5142009-12-11 06:01:48 +00001120 unsigned leaOutReg = RegInfo.createVirtualRegister(&X86::GR32RegClass);
1121
1122 // Build and insert into an implicit UNDEF value. This is OK because
1123 // well be shifting and then extracting the lower 16-bits.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001124 // This has the potential to cause partial register stall. e.g.
Evan Cheng04ab19c2009-12-12 18:55:26 +00001125 // movw (%rbp,%rcx,2), %dx
1126 // leal -65(%rdx), %esi
Evan Chengdd99f3a2009-12-12 20:03:14 +00001127 // But testing has shown this *does* help performance in 64-bit mode (at
1128 // least on modern x86 machines).
Evan Cheng656e5142009-12-11 06:01:48 +00001129 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg);
1130 MachineInstr *InsMI =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001131 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
1132 .addReg(leaInReg, RegState::Define, X86::sub_16bit)
1133 .addReg(Src, getKillRegState(isKill));
Evan Cheng656e5142009-12-11 06:01:48 +00001134
1135 MachineInstrBuilder MIB = BuildMI(*MFI, MBBI, MI->getDebugLoc(),
1136 get(Opc), leaOutReg);
1137 switch (MIOpc) {
1138 default:
1139 llvm_unreachable(0);
1140 break;
1141 case X86::SHL16ri: {
1142 unsigned ShAmt = MI->getOperand(2).getImm();
1143 MIB.addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001144 .addReg(leaInReg, RegState::Kill).addImm(0).addReg(0);
Evan Cheng656e5142009-12-11 06:01:48 +00001145 break;
1146 }
1147 case X86::INC16r:
1148 case X86::INC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001149 addRegOffset(MIB, leaInReg, true, 1);
Evan Cheng656e5142009-12-11 06:01:48 +00001150 break;
1151 case X86::DEC16r:
1152 case X86::DEC64_16r:
Chris Lattner599b5312010-07-08 23:46:44 +00001153 addRegOffset(MIB, leaInReg, true, -1);
Evan Cheng656e5142009-12-11 06:01:48 +00001154 break;
1155 case X86::ADD16ri:
1156 case X86::ADD16ri8:
Chris Lattner599b5312010-07-08 23:46:44 +00001157 addRegOffset(MIB, leaInReg, true, MI->getOperand(2).getImm());
Evan Cheng656e5142009-12-11 06:01:48 +00001158 break;
Chris Lattner122e2ea2010-10-07 23:36:18 +00001159 case X86::ADD16rr:
1160 case X86::ADD16rr_DB: {
Evan Cheng656e5142009-12-11 06:01:48 +00001161 unsigned Src2 = MI->getOperand(2).getReg();
1162 bool isKill2 = MI->getOperand(2).isKill();
1163 unsigned leaInReg2 = 0;
1164 MachineInstr *InsMI2 = 0;
1165 if (Src == Src2) {
1166 // ADD16rr %reg1028<kill>, %reg1028
1167 // just a single insert_subreg.
1168 addRegReg(MIB, leaInReg, true, leaInReg, false);
1169 } else {
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001170 leaInReg2 = RegInfo.createVirtualRegister(&X86::GR32_NOSPRegClass);
Evan Cheng656e5142009-12-11 06:01:48 +00001171 // Build and insert into an implicit UNDEF value. This is OK because
1172 // well be shifting and then extracting the lower 16-bits.
1173 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(X86::IMPLICIT_DEF), leaInReg2);
1174 InsMI2 =
Jakob Stoklund Olesen5c00e072010-07-08 16:40:15 +00001175 BuildMI(*MFI, MIB, MI->getDebugLoc(), get(TargetOpcode::COPY))
1176 .addReg(leaInReg2, RegState::Define, X86::sub_16bit)
1177 .addReg(Src2, getKillRegState(isKill2));
Evan Cheng656e5142009-12-11 06:01:48 +00001178 addRegReg(MIB, leaInReg, true, leaInReg2, true);
1179 }
1180 if (LV && isKill2 && InsMI2)
1181 LV->replaceKillInstruction(Src2, MI, InsMI2);
1182 break;
1183 }
1184 }
1185
1186 MachineInstr *NewMI = MIB;
1187 MachineInstr *ExtMI =
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001188 BuildMI(*MFI, MBBI, MI->getDebugLoc(), get(TargetOpcode::COPY))
Evan Cheng656e5142009-12-11 06:01:48 +00001189 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001190 .addReg(leaOutReg, RegState::Kill, X86::sub_16bit);
Evan Cheng656e5142009-12-11 06:01:48 +00001191
1192 if (LV) {
1193 // Update live variables
1194 LV->getVarInfo(leaInReg).Kills.push_back(NewMI);
1195 LV->getVarInfo(leaOutReg).Kills.push_back(ExtMI);
1196 if (isKill)
1197 LV->replaceKillInstruction(Src, MI, InsMI);
1198 if (isDead)
1199 LV->replaceKillInstruction(Dest, MI, ExtMI);
1200 }
1201
1202 return ExtMI;
1203}
1204
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001205/// convertToThreeAddress - This method must be implemented by targets that
1206/// set the M_CONVERTIBLE_TO_3_ADDR flag. When this flag is set, the target
1207/// may be able to convert a two-address instruction into a true
1208/// three-address instruction on demand. This allows the X86 target (for
1209/// example) to convert ADD and SHL instructions into LEA instructions if they
1210/// would require register copies due to two-addressness.
1211///
1212/// This method returns a null pointer if the transformation cannot be
1213/// performed, otherwise it returns the new instruction.
1214///
Evan Cheng258ff672006-12-01 21:52:41 +00001215MachineInstr *
1216X86InstrInfo::convertToThreeAddress(MachineFunction::iterator &MFI,
1217 MachineBasicBlock::iterator &MBBI,
Owen Andersonf660c172008-07-02 23:41:07 +00001218 LiveVariables *LV) const {
Evan Cheng258ff672006-12-01 21:52:41 +00001219 MachineInstr *MI = MBBI;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001220 MachineFunction &MF = *MI->getParent()->getParent();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001221 // All instructions input are two-addr instructions. Get the known operands.
1222 unsigned Dest = MI->getOperand(0).getReg();
1223 unsigned Src = MI->getOperand(1).getReg();
Evan Cheng9f1c8312008-07-03 09:09:37 +00001224 bool isDead = MI->getOperand(0).isDead();
1225 bool isKill = MI->getOperand(1).isKill();
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001226
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001227 MachineInstr *NewMI = NULL;
Evan Cheng258ff672006-12-01 21:52:41 +00001228 // FIXME: 16-bit LEA's are really slow on Athlons, but not bad on P4's. When
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001229 // we have better subtarget support, enable the 16-bit LEA generation here.
Evan Chengdd99f3a2009-12-12 20:03:14 +00001230 // 16-bit LEA is also slow on Core2.
Evan Cheng258ff672006-12-01 21:52:41 +00001231 bool DisableLEA16 = true;
Evan Chengdd99f3a2009-12-12 20:03:14 +00001232 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Cheng258ff672006-12-01 21:52:41 +00001233
Evan Cheng559dc462007-10-05 20:34:26 +00001234 unsigned MIOpc = MI->getOpcode();
1235 switch (MIOpc) {
Evan Chengccba76b2006-05-30 20:26:50 +00001236 case X86::SHUFPSrri: {
1237 assert(MI->getNumOperands() == 4 && "Unknown shufps instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001238 if (!TM.getSubtarget<X86Subtarget>().hasSSE2()) return 0;
1239
Evan Chengaa3c1412006-05-30 21:45:53 +00001240 unsigned B = MI->getOperand(1).getReg();
1241 unsigned C = MI->getOperand(2).getReg();
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001242 if (B != C) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001243 unsigned A = MI->getOperand(0).getReg();
1244 unsigned M = MI->getOperand(3).getImm();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001245 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::PSHUFDri))
Bill Wendling587daed2009-05-13 21:33:08 +00001246 .addReg(A, RegState::Define | getDeadRegState(isDead))
1247 .addReg(B, getKillRegState(isKill)).addImm(M);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001248 break;
1249 }
Chris Lattner995f5502007-03-28 18:12:31 +00001250 case X86::SHL64ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001251 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattner995f5502007-03-28 18:12:31 +00001252 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1253 // the flags produced by a shift yet, so this is safe.
Chris Lattner995f5502007-03-28 18:12:31 +00001254 unsigned ShAmt = MI->getOperand(2).getImm();
1255 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001256
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001257 // LEA can't handle RSP.
1258 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1259 !MF.getRegInfo().constrainRegClass(Src, &X86::GR64_NOSPRegClass))
1260 return 0;
1261
Bill Wendlingfbef3102009-02-11 21:51:19 +00001262 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Bill Wendling587daed2009-05-13 21:33:08 +00001263 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1264 .addReg(0).addImm(1 << ShAmt)
1265 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001266 .addImm(0).addReg(0);
Chris Lattner995f5502007-03-28 18:12:31 +00001267 break;
1268 }
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001269 case X86::SHL32ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001270 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001271 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1272 // the flags produced by a shift yet, so this is safe.
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001273 unsigned ShAmt = MI->getOperand(2).getImm();
1274 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001275
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001276 // LEA can't handle ESP.
1277 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1278 !MF.getRegInfo().constrainRegClass(Src, &X86::GR32_NOSPRegClass))
1279 return 0;
1280
Evan Chengdd99f3a2009-12-12 20:03:14 +00001281 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Bill Wendlingfbef3102009-02-11 21:51:19 +00001282 NewMI = BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001283 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
Evan Cheng9f1c8312008-07-03 09:09:37 +00001284 .addReg(0).addImm(1 << ShAmt)
Chris Lattner599b5312010-07-08 23:46:44 +00001285 .addReg(Src, getKillRegState(isKill)).addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001286 break;
1287 }
1288 case X86::SHL16ri: {
Evan Cheng24f2ea32007-09-14 21:48:26 +00001289 assert(MI->getNumOperands() >= 3 && "Unknown shift instruction!");
Evan Cheng61d9c862007-09-06 00:14:41 +00001290 // NOTE: LEA doesn't produce flags like shift does, but LLVM never uses
1291 // the flags produced by a shift yet, so this is safe.
Evan Cheng61d9c862007-09-06 00:14:41 +00001292 unsigned ShAmt = MI->getOperand(2).getImm();
1293 if (ShAmt == 0 || ShAmt >= 4) return 0;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001294
Evan Cheng656e5142009-12-11 06:01:48 +00001295 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001296 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001297 NewMI = BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
1298 .addReg(Dest, RegState::Define | getDeadRegState(isDead))
1299 .addReg(0).addImm(1 << ShAmt)
1300 .addReg(Src, getKillRegState(isKill))
Chris Lattner599b5312010-07-08 23:46:44 +00001301 .addImm(0).addReg(0);
Chris Lattnera16b7cb2007-03-20 06:08:29 +00001302 break;
Evan Chengccba76b2006-05-30 20:26:50 +00001303 }
Evan Cheng559dc462007-10-05 20:34:26 +00001304 default: {
1305 // The following opcodes also sets the condition code register(s). Only
1306 // convert them to equivalent lea if the condition code register def's
1307 // are dead!
1308 if (hasLiveCondCodeDef(MI))
1309 return 0;
Evan Chengccba76b2006-05-30 20:26:50 +00001310
Evan Cheng559dc462007-10-05 20:34:26 +00001311 switch (MIOpc) {
1312 default: return 0;
1313 case X86::INC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001314 case X86::INC32r:
1315 case X86::INC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001316 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001317 unsigned Opc = MIOpc == X86::INC64r ? X86::LEA64r
1318 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001319
1320 // LEA can't handle RSP.
1321 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1322 !MF.getRegInfo().constrainRegClass(Src,
1323 MIOpc == X86::INC64r ? X86::GR64_NOSPRegisterClass :
1324 X86::GR32_NOSPRegisterClass))
1325 return 0;
1326
Chris Lattner599b5312010-07-08 23:46:44 +00001327 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001328 .addReg(Dest, RegState::Define |
1329 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001330 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001331 break;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001332 }
Evan Cheng559dc462007-10-05 20:34:26 +00001333 case X86::INC16r:
1334 case X86::INC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001335 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001336 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001337 assert(MI->getNumOperands() >= 2 && "Unknown inc instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001338 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001339 .addReg(Dest, RegState::Define |
1340 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001341 Src, isKill, 1);
Evan Cheng559dc462007-10-05 20:34:26 +00001342 break;
1343 case X86::DEC64r:
Dan Gohmancca29832009-01-06 23:34:46 +00001344 case X86::DEC32r:
1345 case X86::DEC64_32r: {
Evan Cheng559dc462007-10-05 20:34:26 +00001346 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Evan Chengb76143c2007-10-09 07:14:53 +00001347 unsigned Opc = MIOpc == X86::DEC64r ? X86::LEA64r
1348 : (is64Bit ? X86::LEA64_32r : X86::LEA32r);
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001349 // LEA can't handle RSP.
1350 if (TargetRegisterInfo::isVirtualRegister(Src) &&
1351 !MF.getRegInfo().constrainRegClass(Src,
1352 MIOpc == X86::DEC64r ? X86::GR64_NOSPRegisterClass :
1353 X86::GR32_NOSPRegisterClass))
1354 return 0;
1355
Chris Lattner599b5312010-07-08 23:46:44 +00001356 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001357 .addReg(Dest, RegState::Define |
1358 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001359 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001360 break;
1361 }
1362 case X86::DEC16r:
1363 case X86::DEC64_16r:
Evan Cheng656e5142009-12-11 06:01:48 +00001364 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001365 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001366 assert(MI->getNumOperands() >= 2 && "Unknown dec instruction!");
Bill Wendlingfbef3102009-02-11 21:51:19 +00001367 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001368 .addReg(Dest, RegState::Define |
1369 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001370 Src, isKill, -1);
Evan Cheng559dc462007-10-05 20:34:26 +00001371 break;
1372 case X86::ADD64rr:
Chris Lattner122e2ea2010-10-07 23:36:18 +00001373 case X86::ADD64rr_DB:
1374 case X86::ADD32rr:
1375 case X86::ADD32rr_DB: {
Evan Cheng559dc462007-10-05 20:34:26 +00001376 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner122e2ea2010-10-07 23:36:18 +00001377 unsigned Opc;
1378 TargetRegisterClass *RC;
1379 if (MIOpc == X86::ADD64rr || MIOpc == X86::ADD64rr_DB) {
1380 Opc = X86::LEA64r;
1381 RC = X86::GR64_NOSPRegisterClass;
1382 } else {
1383 Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
1384 RC = X86::GR32_NOSPRegisterClass;
1385 }
1386
1387
Evan Cheng9f1c8312008-07-03 09:09:37 +00001388 unsigned Src2 = MI->getOperand(2).getReg();
1389 bool isKill2 = MI->getOperand(2).isKill();
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001390
1391 // LEA can't handle RSP.
1392 if (TargetRegisterInfo::isVirtualRegister(Src2) &&
Chris Lattner122e2ea2010-10-07 23:36:18 +00001393 !MF.getRegInfo().constrainRegClass(Src2, RC))
Jakob Stoklund Olesen635127a2010-10-07 00:07:26 +00001394 return 0;
1395
Bill Wendlingfbef3102009-02-11 21:51:19 +00001396 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Bill Wendling587daed2009-05-13 21:33:08 +00001397 .addReg(Dest, RegState::Define |
1398 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001399 Src, isKill, Src2, isKill2);
1400 if (LV && isKill2)
1401 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001402 break;
1403 }
Chris Lattner122e2ea2010-10-07 23:36:18 +00001404 case X86::ADD16rr:
1405 case X86::ADD16rr_DB: {
Evan Cheng656e5142009-12-11 06:01:48 +00001406 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001407 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng559dc462007-10-05 20:34:26 +00001408 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng9f1c8312008-07-03 09:09:37 +00001409 unsigned Src2 = MI->getOperand(2).getReg();
1410 bool isKill2 = MI->getOperand(2).isKill();
Bill Wendlingfbef3102009-02-11 21:51:19 +00001411 NewMI = addRegReg(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Bill Wendling587daed2009-05-13 21:33:08 +00001412 .addReg(Dest, RegState::Define |
1413 getDeadRegState(isDead)),
Evan Cheng9f1c8312008-07-03 09:09:37 +00001414 Src, isKill, Src2, isKill2);
1415 if (LV && isKill2)
1416 LV->replaceKillInstruction(Src2, MI, NewMI);
Evan Cheng559dc462007-10-05 20:34:26 +00001417 break;
Evan Cheng9f1c8312008-07-03 09:09:37 +00001418 }
Evan Cheng559dc462007-10-05 20:34:26 +00001419 case X86::ADD64ri32:
1420 case X86::ADD64ri8:
1421 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001422 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA64r))
Evan Cheng656e5142009-12-11 06:01:48 +00001423 .addReg(Dest, RegState::Define |
1424 getDeadRegState(isDead)),
1425 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001426 break;
1427 case X86::ADD32ri:
Daniel Dunbar32f0cdb2010-10-08 02:07:26 +00001428 case X86::ADD32ri8: {
Evan Cheng559dc462007-10-05 20:34:26 +00001429 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Evan Cheng656e5142009-12-11 06:01:48 +00001430 unsigned Opc = is64Bit ? X86::LEA64_32r : X86::LEA32r;
Chris Lattner599b5312010-07-08 23:46:44 +00001431 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(Opc))
Evan Cheng656e5142009-12-11 06:01:48 +00001432 .addReg(Dest, RegState::Define |
1433 getDeadRegState(isDead)),
Rafael Espindola094fad32009-04-08 21:14:34 +00001434 Src, isKill, MI->getOperand(2).getImm());
Evan Cheng559dc462007-10-05 20:34:26 +00001435 break;
1436 }
Evan Cheng656e5142009-12-11 06:01:48 +00001437 case X86::ADD16ri:
1438 case X86::ADD16ri8:
1439 if (DisableLEA16)
Evan Chengdd99f3a2009-12-12 20:03:14 +00001440 return is64Bit ? convertToThreeAddressWithLEA(MIOpc, MFI, MBBI, LV) : 0;
Evan Cheng656e5142009-12-11 06:01:48 +00001441 assert(MI->getNumOperands() >= 3 && "Unknown add instruction!");
Chris Lattner599b5312010-07-08 23:46:44 +00001442 NewMI = addRegOffset(BuildMI(MF, MI->getDebugLoc(), get(X86::LEA16r))
Evan Cheng656e5142009-12-11 06:01:48 +00001443 .addReg(Dest, RegState::Define |
1444 getDeadRegState(isDead)),
1445 Src, isKill, MI->getOperand(2).getImm());
1446 break;
Evan Cheng559dc462007-10-05 20:34:26 +00001447 }
1448 }
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001449 }
1450
Evan Cheng15246732008-02-07 08:29:53 +00001451 if (!NewMI) return 0;
1452
Evan Cheng9f1c8312008-07-03 09:09:37 +00001453 if (LV) { // Update live variables
1454 if (isKill)
1455 LV->replaceKillInstruction(Src, MI, NewMI);
1456 if (isDead)
1457 LV->replaceKillInstruction(Dest, MI, NewMI);
1458 }
1459
Evan Cheng559dc462007-10-05 20:34:26 +00001460 MFI->insert(MBBI, NewMI); // Insert the new inst
Evan Cheng6ce7dc22006-11-15 20:58:11 +00001461 return NewMI;
Chris Lattnerbcea4d62005-01-02 02:37:07 +00001462}
1463
Chris Lattner41e431b2005-01-19 07:11:01 +00001464/// commuteInstruction - We have a few instructions that must be hacked on to
1465/// commute them.
1466///
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001467MachineInstr *
1468X86InstrInfo::commuteInstruction(MachineInstr *MI, bool NewMI) const {
Chris Lattner41e431b2005-01-19 07:11:01 +00001469 switch (MI->getOpcode()) {
Chris Lattner0df53d22005-01-19 07:31:24 +00001470 case X86::SHRD16rri8: // A = SHRD16rri8 B, C, I -> A = SHLD16rri8 C, B, (16-I)
1471 case X86::SHLD16rri8: // A = SHLD16rri8 B, C, I -> A = SHRD16rri8 C, B, (16-I)
Chris Lattner41e431b2005-01-19 07:11:01 +00001472 case X86::SHRD32rri8: // A = SHRD32rri8 B, C, I -> A = SHLD32rri8 C, B, (32-I)
Dan Gohmane47f1f92007-09-14 23:17:45 +00001473 case X86::SHLD32rri8: // A = SHLD32rri8 B, C, I -> A = SHRD32rri8 C, B, (32-I)
1474 case X86::SHRD64rri8: // A = SHRD64rri8 B, C, I -> A = SHLD64rri8 C, B, (64-I)
1475 case X86::SHLD64rri8:{// A = SHLD64rri8 B, C, I -> A = SHRD64rri8 C, B, (64-I)
Chris Lattner0df53d22005-01-19 07:31:24 +00001476 unsigned Opc;
1477 unsigned Size;
1478 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001479 default: llvm_unreachable("Unreachable!");
Chris Lattner0df53d22005-01-19 07:31:24 +00001480 case X86::SHRD16rri8: Size = 16; Opc = X86::SHLD16rri8; break;
1481 case X86::SHLD16rri8: Size = 16; Opc = X86::SHRD16rri8; break;
1482 case X86::SHRD32rri8: Size = 32; Opc = X86::SHLD32rri8; break;
1483 case X86::SHLD32rri8: Size = 32; Opc = X86::SHRD32rri8; break;
Dan Gohmane47f1f92007-09-14 23:17:45 +00001484 case X86::SHRD64rri8: Size = 64; Opc = X86::SHLD64rri8; break;
1485 case X86::SHLD64rri8: Size = 64; Opc = X86::SHRD64rri8; break;
Chris Lattner0df53d22005-01-19 07:31:24 +00001486 }
Chris Lattner9a1ceae2007-12-30 20:49:49 +00001487 unsigned Amt = MI->getOperand(3).getImm();
Dan Gohman74feef22008-10-17 01:23:35 +00001488 if (NewMI) {
1489 MachineFunction &MF = *MI->getParent()->getParent();
1490 MI = MF.CloneMachineInstr(MI);
1491 NewMI = false;
Evan Chenga4d16a12008-02-13 02:46:49 +00001492 }
Dan Gohman74feef22008-10-17 01:23:35 +00001493 MI->setDesc(get(Opc));
1494 MI->getOperand(3).setImm(Size-Amt);
1495 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001496 }
Evan Cheng7ad42d92007-10-05 23:13:21 +00001497 case X86::CMOVB16rr:
1498 case X86::CMOVB32rr:
1499 case X86::CMOVB64rr:
1500 case X86::CMOVAE16rr:
1501 case X86::CMOVAE32rr:
1502 case X86::CMOVAE64rr:
1503 case X86::CMOVE16rr:
1504 case X86::CMOVE32rr:
1505 case X86::CMOVE64rr:
1506 case X86::CMOVNE16rr:
1507 case X86::CMOVNE32rr:
1508 case X86::CMOVNE64rr:
Chris Lattner25cbf502010-10-05 23:00:14 +00001509 case X86::CMOVBE16rr:
1510 case X86::CMOVBE32rr:
1511 case X86::CMOVBE64rr:
Evan Cheng7ad42d92007-10-05 23:13:21 +00001512 case X86::CMOVA16rr:
1513 case X86::CMOVA32rr:
1514 case X86::CMOVA64rr:
1515 case X86::CMOVL16rr:
1516 case X86::CMOVL32rr:
1517 case X86::CMOVL64rr:
1518 case X86::CMOVGE16rr:
1519 case X86::CMOVGE32rr:
1520 case X86::CMOVGE64rr:
1521 case X86::CMOVLE16rr:
1522 case X86::CMOVLE32rr:
1523 case X86::CMOVLE64rr:
1524 case X86::CMOVG16rr:
1525 case X86::CMOVG32rr:
1526 case X86::CMOVG64rr:
1527 case X86::CMOVS16rr:
1528 case X86::CMOVS32rr:
1529 case X86::CMOVS64rr:
1530 case X86::CMOVNS16rr:
1531 case X86::CMOVNS32rr:
1532 case X86::CMOVNS64rr:
1533 case X86::CMOVP16rr:
1534 case X86::CMOVP32rr:
1535 case X86::CMOVP64rr:
1536 case X86::CMOVNP16rr:
1537 case X86::CMOVNP32rr:
Dan Gohman305fceb2009-01-07 00:35:10 +00001538 case X86::CMOVNP64rr:
1539 case X86::CMOVO16rr:
1540 case X86::CMOVO32rr:
1541 case X86::CMOVO64rr:
1542 case X86::CMOVNO16rr:
1543 case X86::CMOVNO32rr:
1544 case X86::CMOVNO64rr: {
Evan Cheng7ad42d92007-10-05 23:13:21 +00001545 unsigned Opc = 0;
1546 switch (MI->getOpcode()) {
1547 default: break;
1548 case X86::CMOVB16rr: Opc = X86::CMOVAE16rr; break;
1549 case X86::CMOVB32rr: Opc = X86::CMOVAE32rr; break;
1550 case X86::CMOVB64rr: Opc = X86::CMOVAE64rr; break;
1551 case X86::CMOVAE16rr: Opc = X86::CMOVB16rr; break;
1552 case X86::CMOVAE32rr: Opc = X86::CMOVB32rr; break;
1553 case X86::CMOVAE64rr: Opc = X86::CMOVB64rr; break;
1554 case X86::CMOVE16rr: Opc = X86::CMOVNE16rr; break;
1555 case X86::CMOVE32rr: Opc = X86::CMOVNE32rr; break;
1556 case X86::CMOVE64rr: Opc = X86::CMOVNE64rr; break;
1557 case X86::CMOVNE16rr: Opc = X86::CMOVE16rr; break;
1558 case X86::CMOVNE32rr: Opc = X86::CMOVE32rr; break;
1559 case X86::CMOVNE64rr: Opc = X86::CMOVE64rr; break;
Chris Lattner25cbf502010-10-05 23:00:14 +00001560 case X86::CMOVBE16rr: Opc = X86::CMOVA16rr; break;
1561 case X86::CMOVBE32rr: Opc = X86::CMOVA32rr; break;
1562 case X86::CMOVBE64rr: Opc = X86::CMOVA64rr; break;
1563 case X86::CMOVA16rr: Opc = X86::CMOVBE16rr; break;
1564 case X86::CMOVA32rr: Opc = X86::CMOVBE32rr; break;
1565 case X86::CMOVA64rr: Opc = X86::CMOVBE64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001566 case X86::CMOVL16rr: Opc = X86::CMOVGE16rr; break;
1567 case X86::CMOVL32rr: Opc = X86::CMOVGE32rr; break;
1568 case X86::CMOVL64rr: Opc = X86::CMOVGE64rr; break;
1569 case X86::CMOVGE16rr: Opc = X86::CMOVL16rr; break;
1570 case X86::CMOVGE32rr: Opc = X86::CMOVL32rr; break;
1571 case X86::CMOVGE64rr: Opc = X86::CMOVL64rr; break;
1572 case X86::CMOVLE16rr: Opc = X86::CMOVG16rr; break;
1573 case X86::CMOVLE32rr: Opc = X86::CMOVG32rr; break;
1574 case X86::CMOVLE64rr: Opc = X86::CMOVG64rr; break;
1575 case X86::CMOVG16rr: Opc = X86::CMOVLE16rr; break;
1576 case X86::CMOVG32rr: Opc = X86::CMOVLE32rr; break;
1577 case X86::CMOVG64rr: Opc = X86::CMOVLE64rr; break;
1578 case X86::CMOVS16rr: Opc = X86::CMOVNS16rr; break;
1579 case X86::CMOVS32rr: Opc = X86::CMOVNS32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001580 case X86::CMOVS64rr: Opc = X86::CMOVNS64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001581 case X86::CMOVNS16rr: Opc = X86::CMOVS16rr; break;
1582 case X86::CMOVNS32rr: Opc = X86::CMOVS32rr; break;
1583 case X86::CMOVNS64rr: Opc = X86::CMOVS64rr; break;
1584 case X86::CMOVP16rr: Opc = X86::CMOVNP16rr; break;
1585 case X86::CMOVP32rr: Opc = X86::CMOVNP32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001586 case X86::CMOVP64rr: Opc = X86::CMOVNP64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001587 case X86::CMOVNP16rr: Opc = X86::CMOVP16rr; break;
1588 case X86::CMOVNP32rr: Opc = X86::CMOVP32rr; break;
1589 case X86::CMOVNP64rr: Opc = X86::CMOVP64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001590 case X86::CMOVO16rr: Opc = X86::CMOVNO16rr; break;
1591 case X86::CMOVO32rr: Opc = X86::CMOVNO32rr; break;
Mon P Wang0bd07fc2009-04-18 05:16:01 +00001592 case X86::CMOVO64rr: Opc = X86::CMOVNO64rr; break;
Dan Gohman305fceb2009-01-07 00:35:10 +00001593 case X86::CMOVNO16rr: Opc = X86::CMOVO16rr; break;
1594 case X86::CMOVNO32rr: Opc = X86::CMOVO32rr; break;
1595 case X86::CMOVNO64rr: Opc = X86::CMOVO64rr; break;
Evan Cheng7ad42d92007-10-05 23:13:21 +00001596 }
Dan Gohman74feef22008-10-17 01:23:35 +00001597 if (NewMI) {
1598 MachineFunction &MF = *MI->getParent()->getParent();
1599 MI = MF.CloneMachineInstr(MI);
1600 NewMI = false;
1601 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00001602 MI->setDesc(get(Opc));
Evan Cheng7ad42d92007-10-05 23:13:21 +00001603 // Fallthrough intended.
1604 }
Chris Lattner41e431b2005-01-19 07:11:01 +00001605 default:
Evan Cheng58dcb0e2008-06-16 07:33:11 +00001606 return TargetInstrInfoImpl::commuteInstruction(MI, NewMI);
Chris Lattner41e431b2005-01-19 07:11:01 +00001607 }
1608}
1609
Chris Lattner7fbe9722006-10-20 17:42:20 +00001610static X86::CondCode GetCondFromBranchOpc(unsigned BrOpc) {
1611 switch (BrOpc) {
1612 default: return X86::COND_INVALID;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001613 case X86::JE_4: return X86::COND_E;
1614 case X86::JNE_4: return X86::COND_NE;
1615 case X86::JL_4: return X86::COND_L;
1616 case X86::JLE_4: return X86::COND_LE;
1617 case X86::JG_4: return X86::COND_G;
1618 case X86::JGE_4: return X86::COND_GE;
1619 case X86::JB_4: return X86::COND_B;
1620 case X86::JBE_4: return X86::COND_BE;
1621 case X86::JA_4: return X86::COND_A;
1622 case X86::JAE_4: return X86::COND_AE;
1623 case X86::JS_4: return X86::COND_S;
1624 case X86::JNS_4: return X86::COND_NS;
1625 case X86::JP_4: return X86::COND_P;
1626 case X86::JNP_4: return X86::COND_NP;
1627 case X86::JO_4: return X86::COND_O;
1628 case X86::JNO_4: return X86::COND_NO;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001629 }
1630}
1631
1632unsigned X86::GetCondBranchFromCond(X86::CondCode CC) {
1633 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001634 default: llvm_unreachable("Illegal condition code!");
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001635 case X86::COND_E: return X86::JE_4;
1636 case X86::COND_NE: return X86::JNE_4;
1637 case X86::COND_L: return X86::JL_4;
1638 case X86::COND_LE: return X86::JLE_4;
1639 case X86::COND_G: return X86::JG_4;
1640 case X86::COND_GE: return X86::JGE_4;
1641 case X86::COND_B: return X86::JB_4;
1642 case X86::COND_BE: return X86::JBE_4;
1643 case X86::COND_A: return X86::JA_4;
1644 case X86::COND_AE: return X86::JAE_4;
1645 case X86::COND_S: return X86::JS_4;
1646 case X86::COND_NS: return X86::JNS_4;
1647 case X86::COND_P: return X86::JP_4;
1648 case X86::COND_NP: return X86::JNP_4;
1649 case X86::COND_O: return X86::JO_4;
1650 case X86::COND_NO: return X86::JNO_4;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001651 }
1652}
1653
Chris Lattner9cd68752006-10-21 05:52:40 +00001654/// GetOppositeBranchCondition - Return the inverse of the specified condition,
1655/// e.g. turning COND_E to COND_NE.
1656X86::CondCode X86::GetOppositeBranchCondition(X86::CondCode CC) {
1657 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001658 default: llvm_unreachable("Illegal condition code!");
Chris Lattner9cd68752006-10-21 05:52:40 +00001659 case X86::COND_E: return X86::COND_NE;
1660 case X86::COND_NE: return X86::COND_E;
1661 case X86::COND_L: return X86::COND_GE;
1662 case X86::COND_LE: return X86::COND_G;
1663 case X86::COND_G: return X86::COND_LE;
1664 case X86::COND_GE: return X86::COND_L;
1665 case X86::COND_B: return X86::COND_AE;
1666 case X86::COND_BE: return X86::COND_A;
1667 case X86::COND_A: return X86::COND_BE;
1668 case X86::COND_AE: return X86::COND_B;
1669 case X86::COND_S: return X86::COND_NS;
1670 case X86::COND_NS: return X86::COND_S;
1671 case X86::COND_P: return X86::COND_NP;
1672 case X86::COND_NP: return X86::COND_P;
1673 case X86::COND_O: return X86::COND_NO;
1674 case X86::COND_NO: return X86::COND_O;
1675 }
1676}
1677
Dale Johannesen318093b2007-06-14 22:03:45 +00001678bool X86InstrInfo::isUnpredicatedTerminator(const MachineInstr *MI) const {
Chris Lattner749c6f62008-01-07 07:27:27 +00001679 const TargetInstrDesc &TID = MI->getDesc();
1680 if (!TID.isTerminator()) return false;
Chris Lattner69244302008-01-07 01:56:04 +00001681
1682 // Conditional branch is a special case.
Chris Lattner749c6f62008-01-07 07:27:27 +00001683 if (TID.isBranch() && !TID.isBarrier())
Chris Lattner69244302008-01-07 01:56:04 +00001684 return true;
Chris Lattner749c6f62008-01-07 07:27:27 +00001685 if (!TID.isPredicable())
Chris Lattner69244302008-01-07 01:56:04 +00001686 return true;
1687 return !isPredicated(MI);
Dale Johannesen318093b2007-06-14 22:03:45 +00001688}
Chris Lattner9cd68752006-10-21 05:52:40 +00001689
Chris Lattner7fbe9722006-10-20 17:42:20 +00001690bool X86InstrInfo::AnalyzeBranch(MachineBasicBlock &MBB,
1691 MachineBasicBlock *&TBB,
1692 MachineBasicBlock *&FBB,
Evan Chengdc54d312009-02-09 07:14:22 +00001693 SmallVectorImpl<MachineOperand> &Cond,
1694 bool AllowModify) const {
Dan Gohman279c22e2008-10-21 03:29:32 +00001695 // Start from the bottom of the block and work up, examining the
1696 // terminator instructions.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001697 MachineBasicBlock::iterator I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001698 MachineBasicBlock::iterator UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001699 while (I != MBB.begin()) {
1700 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001701 if (I->isDebugValue())
1702 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001703
1704 // Working from the bottom, when we see a non-terminator instruction, we're
1705 // done.
Jakob Stoklund Olesen468a2a42010-07-16 17:41:44 +00001706 if (!isUnpredicatedTerminator(I))
Dan Gohman279c22e2008-10-21 03:29:32 +00001707 break;
Bill Wendling85de1e52009-12-14 06:51:19 +00001708
1709 // A terminator that isn't a branch can't easily be handled by this
1710 // analysis.
Dan Gohman279c22e2008-10-21 03:29:32 +00001711 if (!I->getDesc().isBranch())
Chris Lattner7fbe9722006-10-20 17:42:20 +00001712 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001713
Dan Gohman279c22e2008-10-21 03:29:32 +00001714 // Handle unconditional branches.
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001715 if (I->getOpcode() == X86::JMP_4) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001716 UnCondBrIter = I;
1717
Evan Chengdc54d312009-02-09 07:14:22 +00001718 if (!AllowModify) {
1719 TBB = I->getOperand(0).getMBB();
Evan Cheng45e00102009-05-08 06:34:09 +00001720 continue;
Evan Chengdc54d312009-02-09 07:14:22 +00001721 }
1722
Dan Gohman279c22e2008-10-21 03:29:32 +00001723 // If the block has any instructions after a JMP, delete them.
Chris Lattner7896c9f2009-12-03 00:50:42 +00001724 while (llvm::next(I) != MBB.end())
1725 llvm::next(I)->eraseFromParent();
Bill Wendling85de1e52009-12-14 06:51:19 +00001726
Dan Gohman279c22e2008-10-21 03:29:32 +00001727 Cond.clear();
1728 FBB = 0;
Bill Wendling85de1e52009-12-14 06:51:19 +00001729
Dan Gohman279c22e2008-10-21 03:29:32 +00001730 // Delete the JMP if it's equivalent to a fall-through.
1731 if (MBB.isLayoutSuccessor(I->getOperand(0).getMBB())) {
1732 TBB = 0;
1733 I->eraseFromParent();
1734 I = MBB.end();
Evan Chengfc5a03e2010-04-13 18:50:27 +00001735 UnCondBrIter = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001736 continue;
1737 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001738
Evan Chengfc5a03e2010-04-13 18:50:27 +00001739 // TBB is used to indicate the unconditional destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001740 TBB = I->getOperand(0).getMBB();
1741 continue;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001742 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001743
Dan Gohman279c22e2008-10-21 03:29:32 +00001744 // Handle conditional branches.
1745 X86::CondCode BranchCode = GetCondFromBranchOpc(I->getOpcode());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001746 if (BranchCode == X86::COND_INVALID)
1747 return true; // Can't handle indirect branch.
Bill Wendling85de1e52009-12-14 06:51:19 +00001748
Dan Gohman279c22e2008-10-21 03:29:32 +00001749 // Working from the bottom, handle the first conditional branch.
1750 if (Cond.empty()) {
Evan Chengfc5a03e2010-04-13 18:50:27 +00001751 MachineBasicBlock *TargetBB = I->getOperand(0).getMBB();
1752 if (AllowModify && UnCondBrIter != MBB.end() &&
1753 MBB.isLayoutSuccessor(TargetBB)) {
1754 // If we can modify the code and it ends in something like:
1755 //
1756 // jCC L1
1757 // jmp L2
1758 // L1:
1759 // ...
1760 // L2:
1761 //
1762 // Then we can change this to:
1763 //
1764 // jnCC L2
1765 // L1:
1766 // ...
1767 // L2:
1768 //
1769 // Which is a bit more efficient.
1770 // We conditionally jump to the fall-through block.
1771 BranchCode = GetOppositeBranchCondition(BranchCode);
1772 unsigned JNCC = GetCondBranchFromCond(BranchCode);
1773 MachineBasicBlock::iterator OldInst = I;
1774
1775 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(JNCC))
1776 .addMBB(UnCondBrIter->getOperand(0).getMBB());
1777 BuildMI(MBB, UnCondBrIter, MBB.findDebugLoc(I), get(X86::JMP_4))
1778 .addMBB(TargetBB);
1779 MBB.addSuccessor(TargetBB);
1780
1781 OldInst->eraseFromParent();
1782 UnCondBrIter->eraseFromParent();
1783
1784 // Restart the analysis.
1785 UnCondBrIter = MBB.end();
1786 I = MBB.end();
1787 continue;
1788 }
1789
Dan Gohman279c22e2008-10-21 03:29:32 +00001790 FBB = TBB;
1791 TBB = I->getOperand(0).getMBB();
1792 Cond.push_back(MachineOperand::CreateImm(BranchCode));
1793 continue;
1794 }
Bill Wendling85de1e52009-12-14 06:51:19 +00001795
1796 // Handle subsequent conditional branches. Only handle the case where all
1797 // conditional branches branch to the same destination and their condition
1798 // opcodes fit one of the special multi-branch idioms.
Dan Gohman279c22e2008-10-21 03:29:32 +00001799 assert(Cond.size() == 1);
1800 assert(TBB);
Bill Wendling85de1e52009-12-14 06:51:19 +00001801
1802 // Only handle the case where all conditional branches branch to the same
1803 // destination.
Dan Gohman279c22e2008-10-21 03:29:32 +00001804 if (TBB != I->getOperand(0).getMBB())
1805 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001806
Dan Gohman279c22e2008-10-21 03:29:32 +00001807 // If the conditions are the same, we can leave them alone.
Bill Wendling85de1e52009-12-14 06:51:19 +00001808 X86::CondCode OldBranchCode = (X86::CondCode)Cond[0].getImm();
Dan Gohman279c22e2008-10-21 03:29:32 +00001809 if (OldBranchCode == BranchCode)
1810 continue;
Bill Wendling85de1e52009-12-14 06:51:19 +00001811
1812 // If they differ, see if they fit one of the known patterns. Theoretically,
1813 // we could handle more patterns here, but we shouldn't expect to see them
1814 // if instruction selection has done a reasonable job.
Dan Gohman279c22e2008-10-21 03:29:32 +00001815 if ((OldBranchCode == X86::COND_NP &&
1816 BranchCode == X86::COND_E) ||
1817 (OldBranchCode == X86::COND_E &&
1818 BranchCode == X86::COND_NP))
1819 BranchCode = X86::COND_NP_OR_E;
1820 else if ((OldBranchCode == X86::COND_P &&
1821 BranchCode == X86::COND_NE) ||
1822 (OldBranchCode == X86::COND_NE &&
1823 BranchCode == X86::COND_P))
1824 BranchCode = X86::COND_NE_OR_P;
1825 else
1826 return true;
Bill Wendling85de1e52009-12-14 06:51:19 +00001827
Dan Gohman279c22e2008-10-21 03:29:32 +00001828 // Update the MachineOperand.
1829 Cond[0].setImm(BranchCode);
Chris Lattner6ce64432006-10-30 22:27:23 +00001830 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001831
Dan Gohman279c22e2008-10-21 03:29:32 +00001832 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001833}
1834
Evan Cheng6ae36262007-05-18 00:18:17 +00001835unsigned X86InstrInfo::RemoveBranch(MachineBasicBlock &MBB) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001836 MachineBasicBlock::iterator I = MBB.end();
Dan Gohman279c22e2008-10-21 03:29:32 +00001837 unsigned Count = 0;
1838
1839 while (I != MBB.begin()) {
1840 --I;
Dale Johannesen93d6a7e2010-04-02 01:38:09 +00001841 if (I->isDebugValue())
1842 continue;
Chris Lattnerbd13fb62010-02-11 19:25:55 +00001843 if (I->getOpcode() != X86::JMP_4 &&
Dan Gohman279c22e2008-10-21 03:29:32 +00001844 GetCondFromBranchOpc(I->getOpcode()) == X86::COND_INVALID)
1845 break;
1846 // Remove the branch.
1847 I->eraseFromParent();
1848 I = MBB.end();
1849 ++Count;
1850 }
Chris Lattner7fbe9722006-10-20 17:42:20 +00001851
Dan Gohman279c22e2008-10-21 03:29:32 +00001852 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001853}
1854
Evan Cheng6ae36262007-05-18 00:18:17 +00001855unsigned
1856X86InstrInfo::InsertBranch(MachineBasicBlock &MBB, MachineBasicBlock *TBB,
1857 MachineBasicBlock *FBB,
Stuart Hastings3bf91252010-06-17 22:43:56 +00001858 const SmallVectorImpl<MachineOperand> &Cond,
1859 DebugLoc DL) const {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001860 // Shouldn't be a fall through.
1861 assert(TBB && "InsertBranch must not be told to insert a fallthrough");
Chris Lattner34a84ac2006-10-21 05:34:23 +00001862 assert((Cond.size() == 1 || Cond.size() == 0) &&
1863 "X86 branch conditions have one component!");
1864
Dan Gohman279c22e2008-10-21 03:29:32 +00001865 if (Cond.empty()) {
1866 // Unconditional branch?
1867 assert(!FBB && "Unconditional branch with multiple successors!");
Stuart Hastings3bf91252010-06-17 22:43:56 +00001868 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(TBB);
Evan Cheng6ae36262007-05-18 00:18:17 +00001869 return 1;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001870 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001871
1872 // Conditional branch.
1873 unsigned Count = 0;
1874 X86::CondCode CC = (X86::CondCode)Cond[0].getImm();
1875 switch (CC) {
1876 case X86::COND_NP_OR_E:
1877 // Synthesize NP_OR_E with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001878 BuildMI(&MBB, DL, get(X86::JNP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001879 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001880 BuildMI(&MBB, DL, get(X86::JE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001881 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001882 break;
1883 case X86::COND_NE_OR_P:
1884 // Synthesize NE_OR_P with two branches.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001885 BuildMI(&MBB, DL, get(X86::JNE_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001886 ++Count;
Stuart Hastings3bf91252010-06-17 22:43:56 +00001887 BuildMI(&MBB, DL, get(X86::JP_4)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001888 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001889 break;
Bill Wendling18ce64e2010-03-05 00:33:59 +00001890 default: {
1891 unsigned Opc = GetCondBranchFromCond(CC);
Stuart Hastings3bf91252010-06-17 22:43:56 +00001892 BuildMI(&MBB, DL, get(Opc)).addMBB(TBB);
Bill Wendling18ce64e2010-03-05 00:33:59 +00001893 ++Count;
Dan Gohman279c22e2008-10-21 03:29:32 +00001894 }
Bill Wendling18ce64e2010-03-05 00:33:59 +00001895 }
Dan Gohman279c22e2008-10-21 03:29:32 +00001896 if (FBB) {
1897 // Two-way Conditional branch. Insert the second branch.
Stuart Hastings3bf91252010-06-17 22:43:56 +00001898 BuildMI(&MBB, DL, get(X86::JMP_4)).addMBB(FBB);
Dan Gohman279c22e2008-10-21 03:29:32 +00001899 ++Count;
1900 }
1901 return Count;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001902}
1903
Dan Gohman6d9305c2009-04-15 00:04:23 +00001904/// isHReg - Test if the given register is a physical h register.
1905static bool isHReg(unsigned Reg) {
Dan Gohman4af325d2009-04-27 16:41:36 +00001906 return X86::GR8_ABCD_HRegClass.contains(Reg);
Dan Gohman6d9305c2009-04-15 00:04:23 +00001907}
1908
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001909// Try and copy between VR128/VR64 and GR64 registers.
1910static unsigned CopyToFromAsymmetricReg(unsigned DestReg, unsigned SrcReg) {
1911 // SrcReg(VR128) -> DestReg(GR64)
1912 // SrcReg(VR64) -> DestReg(GR64)
1913 // SrcReg(GR64) -> DestReg(VR128)
1914 // SrcReg(GR64) -> DestReg(VR64)
1915
1916 if (X86::GR64RegClass.contains(DestReg)) {
1917 if (X86::VR128RegClass.contains(SrcReg)) {
1918 // Copy from a VR128 register to a GR64 register.
1919 return X86::MOVPQIto64rr;
1920 } else if (X86::VR64RegClass.contains(SrcReg)) {
1921 // Copy from a VR64 register to a GR64 register.
1922 return X86::MOVSDto64rr;
1923 }
1924 } else if (X86::GR64RegClass.contains(SrcReg)) {
1925 // Copy from a GR64 register to a VR128 register.
1926 if (X86::VR128RegClass.contains(DestReg))
1927 return X86::MOV64toPQIrr;
1928 // Copy from a GR64 register to a VR64 register.
1929 else if (X86::VR64RegClass.contains(DestReg))
1930 return X86::MOV64toSDrr;
1931 }
1932
1933 return 0;
1934}
1935
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001936void X86InstrInfo::copyPhysReg(MachineBasicBlock &MBB,
1937 MachineBasicBlock::iterator MI, DebugLoc DL,
1938 unsigned DestReg, unsigned SrcReg,
1939 bool KillSrc) const {
1940 // First deal with the normal symmetric copies.
1941 unsigned Opc = 0;
1942 if (X86::GR64RegClass.contains(DestReg, SrcReg))
1943 Opc = X86::MOV64rr;
1944 else if (X86::GR32RegClass.contains(DestReg, SrcReg))
1945 Opc = X86::MOV32rr;
1946 else if (X86::GR16RegClass.contains(DestReg, SrcReg))
1947 Opc = X86::MOV16rr;
1948 else if (X86::GR8RegClass.contains(DestReg, SrcReg)) {
1949 // Copying to or from a physical H register on x86-64 requires a NOREX
1950 // move. Otherwise use a normal move.
1951 if ((isHReg(DestReg) || isHReg(SrcReg)) &&
1952 TM.getSubtarget<X86Subtarget>().is64Bit())
1953 Opc = X86::MOV8rr_NOREX;
1954 else
1955 Opc = X86::MOV8rr;
1956 } else if (X86::VR128RegClass.contains(DestReg, SrcReg))
1957 Opc = X86::MOVAPSrr;
Jakob Stoklund Olesen61c8ecc2010-07-08 22:30:35 +00001958 else if (X86::VR64RegClass.contains(DestReg, SrcReg))
1959 Opc = X86::MMX_MOVQ64rr;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00001960 else
1961 Opc = CopyToFromAsymmetricReg(DestReg, SrcReg);
Jakob Stoklund Olesen320bdcb2010-07-08 19:46:25 +00001962
1963 if (Opc) {
1964 BuildMI(MBB, MI, DL, get(Opc), DestReg)
1965 .addReg(SrcReg, getKillRegState(KillSrc));
1966 return;
1967 }
1968
1969 // Moving EFLAGS to / from another register requires a push and a pop.
1970 if (SrcReg == X86::EFLAGS) {
1971 if (X86::GR64RegClass.contains(DestReg)) {
1972 BuildMI(MBB, MI, DL, get(X86::PUSHF64));
1973 BuildMI(MBB, MI, DL, get(X86::POP64r), DestReg);
1974 return;
1975 } else if (X86::GR32RegClass.contains(DestReg)) {
1976 BuildMI(MBB, MI, DL, get(X86::PUSHF32));
1977 BuildMI(MBB, MI, DL, get(X86::POP32r), DestReg);
1978 return;
1979 }
1980 }
1981 if (DestReg == X86::EFLAGS) {
1982 if (X86::GR64RegClass.contains(SrcReg)) {
1983 BuildMI(MBB, MI, DL, get(X86::PUSH64r))
1984 .addReg(SrcReg, getKillRegState(KillSrc));
1985 BuildMI(MBB, MI, DL, get(X86::POPF64));
1986 return;
1987 } else if (X86::GR32RegClass.contains(SrcReg)) {
1988 BuildMI(MBB, MI, DL, get(X86::PUSH32r))
1989 .addReg(SrcReg, getKillRegState(KillSrc));
1990 BuildMI(MBB, MI, DL, get(X86::POPF32));
1991 return;
1992 }
1993 }
1994
1995 DEBUG(dbgs() << "Cannot copy " << RI.getName(SrcReg)
1996 << " to " << RI.getName(DestReg) << '\n');
1997 llvm_unreachable("Cannot emit physreg copy instruction");
1998}
1999
Rafael Espindola21d238f2010-06-12 20:13:29 +00002000static unsigned getLoadStoreRegOpcode(unsigned Reg,
2001 const TargetRegisterClass *RC,
2002 bool isStackAligned,
2003 const TargetMachine &TM,
2004 bool load) {
Rafael Espindola5a717a32010-07-12 03:43:04 +00002005 switch (RC->getID()) {
2006 default:
2007 llvm_unreachable("Unknown regclass");
2008 case X86::GR64RegClassID:
2009 case X86::GR64_NOSPRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002010 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002011 case X86::GR32RegClassID:
2012 case X86::GR32_NOSPRegClassID:
2013 case X86::GR32_ADRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002014 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002015 case X86::GR16RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002016 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002017 case X86::GR8RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002018 // Copying to or from a physical H register on x86-64 requires a NOREX
2019 // move. Otherwise use a normal move.
2020 if (isHReg(Reg) &&
2021 TM.getSubtarget<X86Subtarget>().is64Bit())
2022 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2023 else
2024 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002025 case X86::GR64_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002026 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002027 case X86::GR32_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002028 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002029 case X86::GR16_ABCDRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002030 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002031 case X86::GR8_ABCD_LRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002032 return load ? X86::MOV8rm :X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002033 case X86::GR8_ABCD_HRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002034 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2035 return load ? X86::MOV8rm_NOREX : X86::MOV8mr_NOREX;
2036 else
2037 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002038 case X86::GR64_NOREXRegClassID:
2039 case X86::GR64_NOREX_NOSPRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002040 return load ? X86::MOV64rm : X86::MOV64mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002041 case X86::GR32_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002042 return load ? X86::MOV32rm : X86::MOV32mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002043 case X86::GR16_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002044 return load ? X86::MOV16rm : X86::MOV16mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002045 case X86::GR8_NOREXRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002046 return load ? X86::MOV8rm : X86::MOV8mr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002047 case X86::GR64_TCRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002048 return load ? X86::MOV64rm_TC : X86::MOV64mr_TC;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002049 case X86::GR32_TCRegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002050 return load ? X86::MOV32rm_TC : X86::MOV32mr_TC;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002051 case X86::RFP80RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002052 return load ? X86::LD_Fp80m : X86::ST_FpP80m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002053 case X86::RFP64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002054 return load ? X86::LD_Fp64m : X86::ST_Fp64m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002055 case X86::RFP32RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002056 return load ? X86::LD_Fp32m : X86::ST_Fp32m;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002057 case X86::FR32RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002058 return load ? X86::MOVSSrm : X86::MOVSSmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002059 case X86::FR64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002060 return load ? X86::MOVSDrm : X86::MOVSDmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002061 case X86::VR128RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002062 // If stack is realigned we can use aligned stores.
2063 if (isStackAligned)
2064 return load ? X86::MOVAPSrm : X86::MOVAPSmr;
2065 else
2066 return load ? X86::MOVUPSrm : X86::MOVUPSmr;
Rafael Espindola5a717a32010-07-12 03:43:04 +00002067 case X86::VR64RegClassID:
Rafael Espindola21d238f2010-06-12 20:13:29 +00002068 return load ? X86::MMX_MOVQ64rm : X86::MMX_MOVQ64mr;
Rafael Espindola21d238f2010-06-12 20:13:29 +00002069 }
2070}
2071
Dan Gohman4af325d2009-04-27 16:41:36 +00002072static unsigned getStoreRegOpcode(unsigned SrcReg,
2073 const TargetRegisterClass *RC,
2074 bool isStackAligned,
2075 TargetMachine &TM) {
Rafael Espindola21d238f2010-06-12 20:13:29 +00002076 return getLoadStoreRegOpcode(SrcReg, RC, isStackAligned, TM, false);
2077}
Owen Andersonf6372aa2008-01-01 21:11:32 +00002078
Rafael Espindola21d238f2010-06-12 20:13:29 +00002079
2080static unsigned getLoadRegOpcode(unsigned DestReg,
2081 const TargetRegisterClass *RC,
2082 bool isStackAligned,
2083 const TargetMachine &TM) {
2084 return getLoadStoreRegOpcode(DestReg, RC, isStackAligned, TM, true);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002085}
2086
2087void X86InstrInfo::storeRegToStackSlot(MachineBasicBlock &MBB,
2088 MachineBasicBlock::iterator MI,
2089 unsigned SrcReg, bool isKill, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002090 const TargetRegisterClass *RC,
2091 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002092 const MachineFunction &MF = *MBB.getParent();
Jakob Stoklund Olesen516cd452010-07-27 04:16:58 +00002093 assert(MF.getFrameInfo()->getObjectSize(FrameIdx) >= RC->getSize() &&
2094 "Stack slot too small for store");
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002095 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002096 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002097 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002098 addFrameReference(BuildMI(MBB, MI, DL, get(Opc)), FrameIdx)
Bill Wendling587daed2009-05-13 21:33:08 +00002099 .addReg(SrcReg, getKillRegState(isKill));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002100}
2101
2102void X86InstrInfo::storeRegToAddr(MachineFunction &MF, unsigned SrcReg,
2103 bool isKill,
2104 SmallVectorImpl<MachineOperand> &Addr,
2105 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002106 MachineInstr::mmo_iterator MMOBegin,
2107 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002108 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002109 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002110 unsigned Opc = getStoreRegOpcode(SrcReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002111 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002112 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc));
Owen Andersonf6372aa2008-01-01 21:11:32 +00002113 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002114 MIB.addOperand(Addr[i]);
Bill Wendling587daed2009-05-13 21:33:08 +00002115 MIB.addReg(SrcReg, getKillRegState(isKill));
Dan Gohman91e69c32009-10-09 18:10:05 +00002116 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002117 NewMIs.push_back(MIB);
2118}
2119
Owen Andersonf6372aa2008-01-01 21:11:32 +00002120
2121void X86InstrInfo::loadRegFromStackSlot(MachineBasicBlock &MBB,
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002122 MachineBasicBlock::iterator MI,
2123 unsigned DestReg, int FrameIdx,
Evan Cheng746ad692010-05-06 19:06:44 +00002124 const TargetRegisterClass *RC,
2125 const TargetRegisterInfo *TRI) const {
Anton Korobeynikov88bbf692008-07-19 06:30:51 +00002126 const MachineFunction &MF = *MBB.getParent();
Jim Grosbache45ab8a2010-01-19 18:31:11 +00002127 bool isAligned = (RI.getStackAlignment() >= 16) || RI.canRealignStack(MF);
Dan Gohman4af325d2009-04-27 16:41:36 +00002128 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Dale Johannesen6ec25f52010-01-26 00:03:12 +00002129 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002130 addFrameReference(BuildMI(MBB, MI, DL, get(Opc), DestReg), FrameIdx);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002131}
2132
2133void X86InstrInfo::loadRegFromAddr(MachineFunction &MF, unsigned DestReg,
Evan Cheng9f1c8312008-07-03 09:09:37 +00002134 SmallVectorImpl<MachineOperand> &Addr,
2135 const TargetRegisterClass *RC,
Dan Gohman91e69c32009-10-09 18:10:05 +00002136 MachineInstr::mmo_iterator MMOBegin,
2137 MachineInstr::mmo_iterator MMOEnd,
Owen Andersonf6372aa2008-01-01 21:11:32 +00002138 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Dan Gohmaned42f1e2010-07-12 18:12:35 +00002139 bool isAligned = MMOBegin != MMOEnd && (*MMOBegin)->getAlignment() >= 16;
Dan Gohman4af325d2009-04-27 16:41:36 +00002140 unsigned Opc = getLoadRegOpcode(DestReg, RC, isAligned, TM);
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002141 DebugLoc DL;
Dale Johannesen21b55412009-02-12 23:08:38 +00002142 MachineInstrBuilder MIB = BuildMI(MF, DL, get(Opc), DestReg);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002143 for (unsigned i = 0, e = Addr.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002144 MIB.addOperand(Addr[i]);
Dan Gohman91e69c32009-10-09 18:10:05 +00002145 (*MIB).setMemRefs(MMOBegin, MMOEnd);
Owen Andersonf6372aa2008-01-01 21:11:32 +00002146 NewMIs.push_back(MIB);
2147}
2148
Owen Andersond94b6a12008-01-04 23:57:37 +00002149bool X86InstrInfo::spillCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002150 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002151 const std::vector<CalleeSavedInfo> &CSI,
2152 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002153 if (CSI.empty())
2154 return false;
2155
Dale Johannesen73e884b2010-01-20 21:36:02 +00002156 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002157
Evan Chenga67f32a2008-09-26 19:14:21 +00002158 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002159 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002160 unsigned SlotSize = is64Bit ? 8 : 4;
2161
2162 MachineFunction &MF = *MBB.getParent();
Evan Cheng910139f2009-07-09 06:53:48 +00002163 unsigned FPReg = RI.getFrameRegister(MF);
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002164 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002165 unsigned CalleeFrameSize = 0;
Anton Korobeynikovc4e8bec2008-10-04 11:09:36 +00002166
Owen Andersond94b6a12008-01-04 23:57:37 +00002167 unsigned Opc = is64Bit ? X86::PUSH64r : X86::PUSH32r;
2168 for (unsigned i = CSI.size(); i != 0; --i) {
2169 unsigned Reg = CSI[i-1].getReg();
2170 // Add the callee-saved register as live-in. It's killed at the spill.
2171 MBB.addLiveIn(Reg);
Evan Cheng910139f2009-07-09 06:53:48 +00002172 if (Reg == FPReg)
2173 // X86RegisterInfo::emitPrologue will handle spilling of frame register.
2174 continue;
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002175 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002176 CalleeFrameSize += SlotSize;
Evan Cheng910139f2009-07-09 06:53:48 +00002177 BuildMI(MBB, MI, DL, get(Opc)).addReg(Reg, RegState::Kill);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002178 } else {
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002179 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindola42d075c2010-06-02 20:02:30 +00002180 storeRegToStackSlot(MBB, MI, Reg, true, CSI[i-1].getFrameIdx(),
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002181 RC, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002182 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002183 }
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002184
2185 X86FI->setCalleeSavedFrameSize(CalleeFrameSize);
Owen Andersond94b6a12008-01-04 23:57:37 +00002186 return true;
2187}
2188
2189bool X86InstrInfo::restoreCalleeSavedRegisters(MachineBasicBlock &MBB,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002190 MachineBasicBlock::iterator MI,
Evan Cheng2457f2c2010-05-22 01:47:14 +00002191 const std::vector<CalleeSavedInfo> &CSI,
2192 const TargetRegisterInfo *TRI) const {
Owen Andersond94b6a12008-01-04 23:57:37 +00002193 if (CSI.empty())
2194 return false;
Bill Wendlingfbef3102009-02-11 21:51:19 +00002195
Dale Johannesen73e884b2010-01-20 21:36:02 +00002196 DebugLoc DL = MBB.findDebugLoc(MI);
Bill Wendlingfbef3102009-02-11 21:51:19 +00002197
Evan Cheng910139f2009-07-09 06:53:48 +00002198 MachineFunction &MF = *MBB.getParent();
2199 unsigned FPReg = RI.getFrameRegister(MF);
Owen Andersond94b6a12008-01-04 23:57:37 +00002200 bool is64Bit = TM.getSubtarget<X86Subtarget>().is64Bit();
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002201 bool isWin64 = TM.getSubtarget<X86Subtarget>().isTargetWin64();
Owen Andersond94b6a12008-01-04 23:57:37 +00002202 unsigned Opc = is64Bit ? X86::POP64r : X86::POP32r;
2203 for (unsigned i = 0, e = CSI.size(); i != e; ++i) {
2204 unsigned Reg = CSI[i].getReg();
Evan Cheng910139f2009-07-09 06:53:48 +00002205 if (Reg == FPReg)
2206 // X86RegisterInfo::emitEpilogue will handle restoring of frame register.
2207 continue;
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002208 if (!X86::VR128RegClass.contains(Reg) && !isWin64) {
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002209 BuildMI(MBB, MI, DL, get(Opc), Reg);
2210 } else {
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002211 const TargetRegisterClass *RC = TRI->getMinimalPhysRegClass(Reg);
Rafael Espindola42d075c2010-06-02 20:02:30 +00002212 loadRegFromStackSlot(MBB, MI, Reg, CSI[i].getFrameIdx(),
Rafael Espindolafcbd1a72010-07-21 23:19:57 +00002213 RC, &RI);
Eli Friedmanbccf4b32009-06-04 02:32:04 +00002214 }
Owen Andersond94b6a12008-01-04 23:57:37 +00002215 }
2216 return true;
2217}
2218
Evan Cheng962021b2010-04-26 07:38:55 +00002219MachineInstr*
2220X86InstrInfo::emitFrameIndexDebugValue(MachineFunction &MF,
Evan Cheng8601a3d2010-04-29 01:13:30 +00002221 int FrameIx, uint64_t Offset,
Evan Cheng962021b2010-04-26 07:38:55 +00002222 const MDNode *MDPtr,
2223 DebugLoc DL) const {
Evan Cheng962021b2010-04-26 07:38:55 +00002224 X86AddressMode AM;
2225 AM.BaseType = X86AddressMode::FrameIndexBase;
2226 AM.Base.FrameIndex = FrameIx;
2227 MachineInstrBuilder MIB = BuildMI(MF, DL, get(X86::DBG_VALUE));
2228 addFullAddress(MIB, AM).addImm(Offset).addMetadata(MDPtr);
2229 return &*MIB;
2230}
2231
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002232static MachineInstr *FuseTwoAddrInst(MachineFunction &MF, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002233 const SmallVectorImpl<MachineOperand> &MOs,
Bill Wendling9bc96a52009-02-03 00:55:04 +00002234 MachineInstr *MI,
2235 const TargetInstrInfo &TII) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002236 // Create the base instruction with the memory operand as the first part.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002237 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2238 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002239 MachineInstrBuilder MIB(NewMI);
2240 unsigned NumAddrOps = MOs.size();
2241 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002242 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002243 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002244 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002245
2246 // Loop over the rest of the ri operands, converting them over.
Chris Lattner749c6f62008-01-07 07:27:27 +00002247 unsigned NumOps = MI->getDesc().getNumOperands()-2;
Owen Anderson43dbe052008-01-07 01:35:02 +00002248 for (unsigned i = 0; i != NumOps; ++i) {
2249 MachineOperand &MO = MI->getOperand(i+2);
Dan Gohman97357612009-02-18 05:45:50 +00002250 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002251 }
2252 for (unsigned i = NumOps+2, e = MI->getNumOperands(); i != e; ++i) {
2253 MachineOperand &MO = MI->getOperand(i);
Dan Gohman97357612009-02-18 05:45:50 +00002254 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002255 }
2256 return MIB;
2257}
2258
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002259static MachineInstr *FuseInst(MachineFunction &MF,
2260 unsigned Opcode, unsigned OpNo,
Dan Gohmand68a0762009-01-05 17:59:02 +00002261 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002262 MachineInstr *MI, const TargetInstrInfo &TII) {
Bill Wendling9bc96a52009-02-03 00:55:04 +00002263 MachineInstr *NewMI = MF.CreateMachineInstr(TII.get(Opcode),
2264 MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002265 MachineInstrBuilder MIB(NewMI);
2266
2267 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2268 MachineOperand &MO = MI->getOperand(i);
2269 if (i == OpNo) {
Dan Gohmand735b802008-10-03 15:45:36 +00002270 assert(MO.isReg() && "Expected to fold into reg operand!");
Owen Anderson43dbe052008-01-07 01:35:02 +00002271 unsigned NumAddrOps = MOs.size();
2272 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002273 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002274 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002275 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002276 } else {
Dan Gohman97357612009-02-18 05:45:50 +00002277 MIB.addOperand(MO);
Owen Anderson43dbe052008-01-07 01:35:02 +00002278 }
2279 }
2280 return MIB;
2281}
2282
2283static MachineInstr *MakeM0Inst(const TargetInstrInfo &TII, unsigned Opcode,
Dan Gohmand68a0762009-01-05 17:59:02 +00002284 const SmallVectorImpl<MachineOperand> &MOs,
Owen Anderson43dbe052008-01-07 01:35:02 +00002285 MachineInstr *MI) {
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002286 MachineFunction &MF = *MI->getParent()->getParent();
Bill Wendlingfbef3102009-02-11 21:51:19 +00002287 MachineInstrBuilder MIB = BuildMI(MF, MI->getDebugLoc(), TII.get(Opcode));
Owen Anderson43dbe052008-01-07 01:35:02 +00002288
2289 unsigned NumAddrOps = MOs.size();
2290 for (unsigned i = 0; i != NumAddrOps; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002291 MIB.addOperand(MOs[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002292 if (NumAddrOps < 4) // FrameIndex only
Rafael Espindola094fad32009-04-08 21:14:34 +00002293 addOffset(MIB, 0);
Owen Anderson43dbe052008-01-07 01:35:02 +00002294 return MIB.addImm(0);
2295}
2296
2297MachineInstr*
Dan Gohmanc54baa22008-12-03 18:43:12 +00002298X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2299 MachineInstr *MI, unsigned i,
Evan Chengf9b36f02009-07-15 06:10:07 +00002300 const SmallVectorImpl<MachineOperand> &MOs,
Evan Cheng9cef48e2009-09-11 00:39:26 +00002301 unsigned Size, unsigned Align) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002302 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002303 bool isTwoAddrFold = false;
Chris Lattner749c6f62008-01-07 07:27:27 +00002304 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002305 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002306 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002307
2308 MachineInstr *NewMI = NULL;
2309 // Folding a memory location into the two-address part of a two-address
2310 // instruction is different than folding it other places. It requires
2311 // replacing the *two* registers with the memory location.
2312 if (isTwoAddr && NumOps >= 2 && i < 2 &&
Dan Gohmand735b802008-10-03 15:45:36 +00002313 MI->getOperand(0).isReg() &&
2314 MI->getOperand(1).isReg() &&
Owen Anderson43dbe052008-01-07 01:35:02 +00002315 MI->getOperand(0).getReg() == MI->getOperand(1).getReg()) {
2316 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2317 isTwoAddrFold = true;
2318 } else if (i == 0) { // If operand 0
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002319 if (MI->getOpcode() == X86::MOV64r0)
2320 NewMI = MakeM0Inst(*this, X86::MOV64mi32, MOs, MI);
2321 else if (MI->getOpcode() == X86::MOV32r0)
Owen Anderson43dbe052008-01-07 01:35:02 +00002322 NewMI = MakeM0Inst(*this, X86::MOV32mi, MOs, MI);
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002323 else if (MI->getOpcode() == X86::MOV16r0)
2324 NewMI = MakeM0Inst(*this, X86::MOV16mi, MOs, MI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002325 else if (MI->getOpcode() == X86::MOV8r0)
2326 NewMI = MakeM0Inst(*this, X86::MOV8mi, MOs, MI);
Evan Cheng9f1c8312008-07-03 09:09:37 +00002327 if (NewMI)
Owen Anderson43dbe052008-01-07 01:35:02 +00002328 return NewMI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002329
2330 OpcodeTablePtr = &RegOp2MemOpTable0;
2331 } else if (i == 1) {
2332 OpcodeTablePtr = &RegOp2MemOpTable1;
2333 } else if (i == 2) {
2334 OpcodeTablePtr = &RegOp2MemOpTable2;
2335 }
2336
2337 // If table selected...
2338 if (OpcodeTablePtr) {
2339 // Find the Opcode to fuse
Chris Lattner45a1cb22010-10-07 23:08:41 +00002340 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2341 OpcodeTablePtr->find(MI->getOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002342 if (I != OpcodeTablePtr->end()) {
Evan Cheng9cef48e2009-09-11 00:39:26 +00002343 unsigned Opcode = I->second.first;
Evan Chengf9b36f02009-07-15 06:10:07 +00002344 unsigned MinAlign = I->second.second;
2345 if (Align < MinAlign)
2346 return NULL;
Evan Cheng879caea2009-09-11 01:01:31 +00002347 bool NarrowToMOV32rm = false;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002348 if (Size) {
2349 unsigned RCSize = MI->getDesc().OpInfo[i].getRegClass(&RI)->getSize();
2350 if (Size < RCSize) {
2351 // Check if it's safe to fold the load. If the size of the object is
2352 // narrower than the load width, then it's not.
2353 if (Opcode != X86::MOV64rm || RCSize != 8 || Size != 4)
2354 return NULL;
2355 // If this is a 64-bit load, but the spill slot is 32, then we can do
2356 // a 32-bit load which is implicitly zero-extended. This likely is due
2357 // to liveintervalanalysis remat'ing a load from stack slot.
Evan Cheng879caea2009-09-11 01:01:31 +00002358 if (MI->getOperand(0).getSubReg() || MI->getOperand(1).getSubReg())
2359 return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002360 Opcode = X86::MOV32rm;
Evan Cheng879caea2009-09-11 01:01:31 +00002361 NarrowToMOV32rm = true;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002362 }
2363 }
2364
Owen Anderson43dbe052008-01-07 01:35:02 +00002365 if (isTwoAddrFold)
Evan Cheng9cef48e2009-09-11 00:39:26 +00002366 NewMI = FuseTwoAddrInst(MF, Opcode, MOs, MI, *this);
Owen Anderson43dbe052008-01-07 01:35:02 +00002367 else
Evan Cheng9cef48e2009-09-11 00:39:26 +00002368 NewMI = FuseInst(MF, Opcode, i, MOs, MI, *this);
Evan Cheng879caea2009-09-11 01:01:31 +00002369
2370 if (NarrowToMOV32rm) {
2371 // If this is the special case where we use a MOV32rm to load a 32-bit
2372 // value and zero-extend the top bits. Change the destination register
2373 // to a 32-bit one.
2374 unsigned DstReg = NewMI->getOperand(0).getReg();
2375 if (TargetRegisterInfo::isPhysicalRegister(DstReg))
2376 NewMI->getOperand(0).setReg(RI.getSubReg(DstReg,
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002377 X86::sub_32bit));
Evan Cheng879caea2009-09-11 01:01:31 +00002378 else
Jakob Stoklund Olesen3458e9e2010-05-24 14:48:17 +00002379 NewMI->getOperand(0).setSubReg(X86::sub_32bit);
Evan Cheng879caea2009-09-11 01:01:31 +00002380 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002381 return NewMI;
2382 }
2383 }
2384
2385 // No fusion
Jakob Stoklund Olesen9c50e8b2010-07-09 20:43:09 +00002386 if (PrintFailedFusing && !MI->isCopy())
David Greene5b901322010-01-05 01:29:29 +00002387 dbgs() << "We failed to fuse operand " << i << " in " << *MI;
Owen Anderson43dbe052008-01-07 01:35:02 +00002388 return NULL;
2389}
2390
2391
Dan Gohmanc54baa22008-12-03 18:43:12 +00002392MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2393 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002394 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002395 int FrameIndex) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002396 // Check switch flag
2397 if (NoFusing) return NULL;
2398
Evan Chengb1f49812009-12-22 17:47:23 +00002399 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002400 switch (MI->getOpcode()) {
2401 case X86::CVTSD2SSrr:
2402 case X86::Int_CVTSD2SSrr:
2403 case X86::CVTSS2SDrr:
2404 case X86::Int_CVTSS2SDrr:
2405 case X86::RCPSSr:
2406 case X86::RCPSSr_Int:
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00002407 case X86::ROUNDSDr:
2408 case X86::ROUNDSSr:
Evan Cheng400073d2009-12-18 07:40:29 +00002409 case X86::RSQRTSSr:
2410 case X86::RSQRTSSr_Int:
2411 case X86::SQRTSSr:
2412 case X86::SQRTSSr_Int:
2413 return 0;
2414 }
2415
Evan Cheng5fd79d02008-02-08 21:20:40 +00002416 const MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng9cef48e2009-09-11 00:39:26 +00002417 unsigned Size = MFI->getObjectSize(FrameIndex);
Evan Cheng5fd79d02008-02-08 21:20:40 +00002418 unsigned Alignment = MFI->getObjectAlignment(FrameIndex);
Owen Anderson43dbe052008-01-07 01:35:02 +00002419 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2420 unsigned NewOpc = 0;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002421 unsigned RCSize = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002422 switch (MI->getOpcode()) {
2423 default: return NULL;
Evan Cheng9cef48e2009-09-11 00:39:26 +00002424 case X86::TEST8rr: NewOpc = X86::CMP8ri; RCSize = 1; break;
Dan Gohmane5efbaf2010-05-18 21:42:03 +00002425 case X86::TEST16rr: NewOpc = X86::CMP16ri8; RCSize = 2; break;
2426 case X86::TEST32rr: NewOpc = X86::CMP32ri8; RCSize = 4; break;
2427 case X86::TEST64rr: NewOpc = X86::CMP64ri8; RCSize = 8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002428 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002429 // Check if it's safe to fold the load. If the size of the object is
2430 // narrower than the load width, then it's not.
2431 if (Size < RCSize)
2432 return NULL;
Owen Anderson43dbe052008-01-07 01:35:02 +00002433 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002434 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002435 MI->getOperand(1).ChangeToImmediate(0);
2436 } else if (Ops.size() != 1)
2437 return NULL;
2438
2439 SmallVector<MachineOperand,4> MOs;
2440 MOs.push_back(MachineOperand::CreateFI(FrameIndex));
Evan Cheng9cef48e2009-09-11 00:39:26 +00002441 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, Size, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002442}
2443
Dan Gohmanc54baa22008-12-03 18:43:12 +00002444MachineInstr* X86InstrInfo::foldMemoryOperandImpl(MachineFunction &MF,
2445 MachineInstr *MI,
Evan Chengf9b36f02009-07-15 06:10:07 +00002446 const SmallVectorImpl<unsigned> &Ops,
Dan Gohmanc54baa22008-12-03 18:43:12 +00002447 MachineInstr *LoadMI) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002448 // Check switch flag
2449 if (NoFusing) return NULL;
2450
Evan Chengb1f49812009-12-22 17:47:23 +00002451 if (!MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize))
Evan Cheng400073d2009-12-18 07:40:29 +00002452 switch (MI->getOpcode()) {
2453 case X86::CVTSD2SSrr:
2454 case X86::Int_CVTSD2SSrr:
2455 case X86::CVTSS2SDrr:
2456 case X86::Int_CVTSS2SDrr:
2457 case X86::RCPSSr:
2458 case X86::RCPSSr_Int:
Chris Lattnerb2ef4c12010-09-29 02:57:56 +00002459 case X86::ROUNDSDr:
2460 case X86::ROUNDSSr:
Evan Cheng400073d2009-12-18 07:40:29 +00002461 case X86::RSQRTSSr:
2462 case X86::RSQRTSSr_Int:
2463 case X86::SQRTSSr:
2464 case X86::SQRTSSr_Int:
2465 return 0;
2466 }
2467
Dan Gohmancddc11e2008-07-12 00:10:52 +00002468 // Determine the alignment of the load.
Evan Cheng5fd79d02008-02-08 21:20:40 +00002469 unsigned Alignment = 0;
Dan Gohmancddc11e2008-07-12 00:10:52 +00002470 if (LoadMI->hasOneMemOperand())
Dan Gohmanc76909a2009-09-25 20:36:54 +00002471 Alignment = (*LoadMI->memoperands_begin())->getAlignment();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002472 else
2473 switch (LoadMI->getOpcode()) {
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002474 case X86::AVX_SET0PSY:
2475 case X86::AVX_SET0PDY:
2476 Alignment = 32;
2477 break;
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002478 case X86::V_SET0PS:
2479 case X86::V_SET0PD:
2480 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002481 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002482 case X86::AVX_SET0PS:
2483 case X86::AVX_SET0PD:
2484 case X86::AVX_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002485 Alignment = 16;
2486 break;
2487 case X86::FsFLD0SD:
2488 Alignment = 8;
2489 break;
2490 case X86::FsFLD0SS:
2491 Alignment = 4;
2492 break;
2493 default:
2494 llvm_unreachable("Don't know how to fold this instruction!");
2495 }
Owen Anderson43dbe052008-01-07 01:35:02 +00002496 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2497 unsigned NewOpc = 0;
2498 switch (MI->getOpcode()) {
2499 default: return NULL;
2500 case X86::TEST8rr: NewOpc = X86::CMP8ri; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002501 case X86::TEST16rr: NewOpc = X86::CMP16ri8; break;
2502 case X86::TEST32rr: NewOpc = X86::CMP32ri8; break;
2503 case X86::TEST64rr: NewOpc = X86::CMP64ri8; break;
Owen Anderson43dbe052008-01-07 01:35:02 +00002504 }
2505 // Change to CMPXXri r, 0 first.
Chris Lattner5080f4d2008-01-11 18:10:50 +00002506 MI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002507 MI->getOperand(1).ChangeToImmediate(0);
2508 } else if (Ops.size() != 1)
2509 return NULL;
2510
Jakob Stoklund Olesend29583b2010-08-11 23:08:22 +00002511 // Make sure the subregisters match.
2512 // Otherwise we risk changing the size of the load.
2513 if (LoadMI->getOperand(0).getSubReg() != MI->getOperand(Ops[0]).getSubReg())
2514 return NULL;
2515
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002516 SmallVector<MachineOperand,X86::AddrNumOperands> MOs;
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002517 switch (LoadMI->getOpcode()) {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002518 case X86::V_SET0PS:
2519 case X86::V_SET0PD:
2520 case X86::V_SET0PI:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002521 case X86::V_SETALLONES:
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002522 case X86::AVX_SET0PS:
2523 case X86::AVX_SET0PD:
2524 case X86::AVX_SET0PI:
2525 case X86::AVX_SET0PSY:
2526 case X86::AVX_SET0PDY:
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002527 case X86::FsFLD0SD:
2528 case X86::FsFLD0SS: {
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00002529 // Folding a V_SET0P? or V_SETALLONES as a load, to ease register pressure.
Dan Gohman62c939d2008-12-03 05:21:24 +00002530 // Create a constant-pool entry and operands to load from it.
2531
Dan Gohman81d0c362010-03-09 03:01:40 +00002532 // Medium and large mode can't fold loads this way.
2533 if (TM.getCodeModel() != CodeModel::Small &&
2534 TM.getCodeModel() != CodeModel::Kernel)
2535 return NULL;
2536
Dan Gohman62c939d2008-12-03 05:21:24 +00002537 // x86-32 PIC requires a PIC base register for constant pools.
2538 unsigned PICBase = 0;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002539 if (TM.getRelocationModel() == Reloc::PIC_) {
Evan Cheng2b48ab92009-07-16 18:44:05 +00002540 if (TM.getSubtarget<X86Subtarget>().is64Bit())
2541 PICBase = X86::RIP;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002542 else
Dan Gohman84023e02010-07-10 09:00:22 +00002543 // FIXME: PICBase = getGlobalBaseReg(&MF);
Evan Cheng2b48ab92009-07-16 18:44:05 +00002544 // This doesn't work for several reasons.
2545 // 1. GlobalBaseReg may have been spilled.
2546 // 2. It may not be live at MI.
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002547 return NULL;
Jakob Stoklund Olesen93e55de2009-07-16 21:24:13 +00002548 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002549
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002550 // Create a constant-pool entry.
Dan Gohman62c939d2008-12-03 05:21:24 +00002551 MachineConstantPool &MCP = *MF.getConstantPool();
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002552 const Type *Ty;
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002553 unsigned Opc = LoadMI->getOpcode();
2554 if (Opc == X86::FsFLD0SS)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002555 Ty = Type::getFloatTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002556 else if (Opc == X86::FsFLD0SD)
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002557 Ty = Type::getDoubleTy(MF.getFunction()->getContext());
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00002558 else if (Opc == X86::AVX_SET0PSY || Opc == X86::AVX_SET0PDY)
2559 Ty = VectorType::get(Type::getFloatTy(MF.getFunction()->getContext()), 8);
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002560 else
2561 Ty = VectorType::get(Type::getInt32Ty(MF.getFunction()->getContext()), 4);
Dan Gohman46510a72010-04-15 01:51:59 +00002562 const Constant *C = LoadMI->getOpcode() == X86::V_SETALLONES ?
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002563 Constant::getAllOnesValue(Ty) :
2564 Constant::getNullValue(Ty);
2565 unsigned CPI = MCP.getConstantPoolIndex(C, Alignment);
Dan Gohman62c939d2008-12-03 05:21:24 +00002566
2567 // Create operands to load from the constant pool entry.
2568 MOs.push_back(MachineOperand::CreateReg(PICBase, false));
2569 MOs.push_back(MachineOperand::CreateImm(1));
2570 MOs.push_back(MachineOperand::CreateReg(0, false));
2571 MOs.push_back(MachineOperand::CreateCPI(CPI, 0));
Rafael Espindola094fad32009-04-08 21:14:34 +00002572 MOs.push_back(MachineOperand::CreateReg(0, false));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002573 break;
2574 }
2575 default: {
Dan Gohman62c939d2008-12-03 05:21:24 +00002576 // Folding a normal load. Just copy the load's address operands.
2577 unsigned NumOps = LoadMI->getDesc().getNumOperands();
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002578 for (unsigned i = NumOps - X86::AddrNumOperands; i != NumOps; ++i)
Dan Gohman62c939d2008-12-03 05:21:24 +00002579 MOs.push_back(LoadMI->getOperand(i));
Dan Gohman4a0b3e12009-09-21 18:30:38 +00002580 break;
2581 }
Dan Gohman62c939d2008-12-03 05:21:24 +00002582 }
Evan Cheng9cef48e2009-09-11 00:39:26 +00002583 return foldMemoryOperandImpl(MF, MI, Ops[0], MOs, 0, Alignment);
Owen Anderson43dbe052008-01-07 01:35:02 +00002584}
2585
2586
Dan Gohman8e8b8a22008-10-16 01:49:15 +00002587bool X86InstrInfo::canFoldMemoryOperand(const MachineInstr *MI,
2588 const SmallVectorImpl<unsigned> &Ops) const {
Owen Anderson43dbe052008-01-07 01:35:02 +00002589 // Check switch flag
2590 if (NoFusing) return 0;
2591
2592 if (Ops.size() == 2 && Ops[0] == 0 && Ops[1] == 1) {
2593 switch (MI->getOpcode()) {
2594 default: return false;
2595 case X86::TEST8rr:
2596 case X86::TEST16rr:
2597 case X86::TEST32rr:
2598 case X86::TEST64rr:
2599 return true;
2600 }
2601 }
2602
2603 if (Ops.size() != 1)
2604 return false;
2605
2606 unsigned OpNum = Ops[0];
2607 unsigned Opc = MI->getOpcode();
Chris Lattner749c6f62008-01-07 07:27:27 +00002608 unsigned NumOps = MI->getDesc().getNumOperands();
Owen Anderson43dbe052008-01-07 01:35:02 +00002609 bool isTwoAddr = NumOps > 1 &&
Chris Lattner749c6f62008-01-07 07:27:27 +00002610 MI->getDesc().getOperandConstraint(1, TOI::TIED_TO) != -1;
Owen Anderson43dbe052008-01-07 01:35:02 +00002611
2612 // Folding a memory location into the two-address part of a two-address
2613 // instruction is different than folding it other places. It requires
2614 // replacing the *two* registers with the memory location.
Chris Lattner45a1cb22010-10-07 23:08:41 +00002615 const DenseMap<unsigned, std::pair<unsigned,unsigned> > *OpcodeTablePtr = 0;
Owen Anderson43dbe052008-01-07 01:35:02 +00002616 if (isTwoAddr && NumOps >= 2 && OpNum < 2) {
2617 OpcodeTablePtr = &RegOp2MemOpTable2Addr;
2618 } else if (OpNum == 0) { // If operand 0
2619 switch (Opc) {
Chris Lattner9ac75422009-07-14 20:19:57 +00002620 case X86::MOV8r0:
Dan Gohmanf1b4d262010-01-12 04:42:54 +00002621 case X86::MOV16r0:
Owen Anderson43dbe052008-01-07 01:35:02 +00002622 case X86::MOV32r0:
Chris Lattner45a1cb22010-10-07 23:08:41 +00002623 case X86::MOV64r0: return true;
Owen Anderson43dbe052008-01-07 01:35:02 +00002624 default: break;
2625 }
2626 OpcodeTablePtr = &RegOp2MemOpTable0;
2627 } else if (OpNum == 1) {
2628 OpcodeTablePtr = &RegOp2MemOpTable1;
2629 } else if (OpNum == 2) {
2630 OpcodeTablePtr = &RegOp2MemOpTable2;
2631 }
2632
Chris Lattner122e2ea2010-10-07 23:36:18 +00002633 if (OpcodeTablePtr && OpcodeTablePtr->count(Opc))
2634 return true;
Jakob Stoklund Olesen1f323402010-07-09 20:43:13 +00002635 return TargetInstrInfoImpl::canFoldMemoryOperand(MI, Ops);
Owen Anderson43dbe052008-01-07 01:35:02 +00002636}
2637
2638bool X86InstrInfo::unfoldMemoryOperand(MachineFunction &MF, MachineInstr *MI,
2639 unsigned Reg, bool UnfoldLoad, bool UnfoldStore,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002640 SmallVectorImpl<MachineInstr*> &NewMIs) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002641 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2642 MemOp2RegOpTable.find(MI->getOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002643 if (I == MemOp2RegOpTable.end())
2644 return false;
2645 unsigned Opc = I->second.first;
2646 unsigned Index = I->second.second & 0xf;
2647 bool FoldedLoad = I->second.second & (1 << 4);
2648 bool FoldedStore = I->second.second & (1 << 5);
2649 if (UnfoldLoad && !FoldedLoad)
2650 return false;
2651 UnfoldLoad &= FoldedLoad;
2652 if (UnfoldStore && !FoldedStore)
2653 return false;
2654 UnfoldStore &= FoldedStore;
2655
Chris Lattner749c6f62008-01-07 07:27:27 +00002656 const TargetInstrDesc &TID = get(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002657 const TargetOperandInfo &TOI = TID.OpInfo[Index];
Chris Lattnercb778a82009-07-29 21:10:12 +00002658 const TargetRegisterClass *RC = TOI.getRegClass(&RI);
Evan Cheng98ec91e2010-07-02 20:36:18 +00002659 if (!MI->hasOneMemOperand() &&
2660 RC == &X86::VR128RegClass &&
2661 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2662 // Without memoperands, loadRegFromAddr and storeRegToStackSlot will
2663 // conservatively assume the address is unaligned. That's bad for
2664 // performance.
2665 return false;
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002666 SmallVector<MachineOperand, X86::AddrNumOperands> AddrOps;
Owen Anderson43dbe052008-01-07 01:35:02 +00002667 SmallVector<MachineOperand,2> BeforeOps;
2668 SmallVector<MachineOperand,2> AfterOps;
2669 SmallVector<MachineOperand,4> ImpOps;
2670 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2671 MachineOperand &Op = MI->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002672 if (i >= Index && i < Index + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002673 AddrOps.push_back(Op);
Dan Gohmand735b802008-10-03 15:45:36 +00002674 else if (Op.isReg() && Op.isImplicit())
Owen Anderson43dbe052008-01-07 01:35:02 +00002675 ImpOps.push_back(Op);
2676 else if (i < Index)
2677 BeforeOps.push_back(Op);
2678 else if (i > Index)
2679 AfterOps.push_back(Op);
2680 }
2681
2682 // Emit the load instruction.
2683 if (UnfoldLoad) {
Dan Gohman91e69c32009-10-09 18:10:05 +00002684 std::pair<MachineInstr::mmo_iterator,
2685 MachineInstr::mmo_iterator> MMOs =
2686 MF.extractLoadMemRefs(MI->memoperands_begin(),
2687 MI->memoperands_end());
2688 loadRegFromAddr(MF, Reg, AddrOps, RC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002689 if (UnfoldStore) {
2690 // Address operands cannot be marked isKill.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002691 for (unsigned i = 1; i != 1 + X86::AddrNumOperands; ++i) {
Owen Anderson43dbe052008-01-07 01:35:02 +00002692 MachineOperand &MO = NewMIs[0]->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002693 if (MO.isReg())
Owen Anderson43dbe052008-01-07 01:35:02 +00002694 MO.setIsKill(false);
2695 }
2696 }
2697 }
2698
2699 // Emit the data processing instruction.
Bill Wendling9bc96a52009-02-03 00:55:04 +00002700 MachineInstr *DataMI = MF.CreateMachineInstr(TID, MI->getDebugLoc(), true);
Owen Anderson43dbe052008-01-07 01:35:02 +00002701 MachineInstrBuilder MIB(DataMI);
2702
2703 if (FoldedStore)
Bill Wendling587daed2009-05-13 21:33:08 +00002704 MIB.addReg(Reg, RegState::Define);
Owen Anderson43dbe052008-01-07 01:35:02 +00002705 for (unsigned i = 0, e = BeforeOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002706 MIB.addOperand(BeforeOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002707 if (FoldedLoad)
2708 MIB.addReg(Reg);
2709 for (unsigned i = 0, e = AfterOps.size(); i != e; ++i)
Dan Gohman97357612009-02-18 05:45:50 +00002710 MIB.addOperand(AfterOps[i]);
Owen Anderson43dbe052008-01-07 01:35:02 +00002711 for (unsigned i = 0, e = ImpOps.size(); i != e; ++i) {
2712 MachineOperand &MO = ImpOps[i];
Bill Wendling587daed2009-05-13 21:33:08 +00002713 MIB.addReg(MO.getReg(),
2714 getDefRegState(MO.isDef()) |
2715 RegState::Implicit |
2716 getKillRegState(MO.isKill()) |
Evan Cheng4784f1f2009-06-30 08:49:04 +00002717 getDeadRegState(MO.isDead()) |
2718 getUndefRegState(MO.isUndef()));
Owen Anderson43dbe052008-01-07 01:35:02 +00002719 }
2720 // Change CMP32ri r, 0 back to TEST32rr r, r, etc.
2721 unsigned NewOpc = 0;
2722 switch (DataMI->getOpcode()) {
2723 default: break;
2724 case X86::CMP64ri32:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002725 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002726 case X86::CMP32ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002727 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002728 case X86::CMP16ri:
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002729 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002730 case X86::CMP8ri: {
2731 MachineOperand &MO0 = DataMI->getOperand(0);
2732 MachineOperand &MO1 = DataMI->getOperand(1);
2733 if (MO1.getImm() == 0) {
2734 switch (DataMI->getOpcode()) {
2735 default: break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002736 case X86::CMP64ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002737 case X86::CMP64ri32: NewOpc = X86::TEST64rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002738 case X86::CMP32ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002739 case X86::CMP32ri: NewOpc = X86::TEST32rr; break;
Dan Gohmanf8c1ef02010-05-18 21:54:15 +00002740 case X86::CMP16ri8:
Owen Anderson43dbe052008-01-07 01:35:02 +00002741 case X86::CMP16ri: NewOpc = X86::TEST16rr; break;
2742 case X86::CMP8ri: NewOpc = X86::TEST8rr; break;
2743 }
Chris Lattner5080f4d2008-01-11 18:10:50 +00002744 DataMI->setDesc(get(NewOpc));
Owen Anderson43dbe052008-01-07 01:35:02 +00002745 MO1.ChangeToRegister(MO0.getReg(), false);
2746 }
2747 }
2748 }
2749 NewMIs.push_back(DataMI);
2750
2751 // Emit the store instruction.
2752 if (UnfoldStore) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002753 const TargetRegisterClass *DstRC = TID.OpInfo[0].getRegClass(&RI);
Dan Gohman91e69c32009-10-09 18:10:05 +00002754 std::pair<MachineInstr::mmo_iterator,
2755 MachineInstr::mmo_iterator> MMOs =
2756 MF.extractStoreMemRefs(MI->memoperands_begin(),
2757 MI->memoperands_end());
2758 storeRegToAddr(MF, Reg, true, AddrOps, DstRC, MMOs.first, MMOs.second, NewMIs);
Owen Anderson43dbe052008-01-07 01:35:02 +00002759 }
2760
2761 return true;
2762}
2763
2764bool
2765X86InstrInfo::unfoldMemoryOperand(SelectionDAG &DAG, SDNode *N,
Bill Wendlingfbef3102009-02-11 21:51:19 +00002766 SmallVectorImpl<SDNode*> &NewNodes) const {
Dan Gohmane8be6c62008-07-17 19:10:17 +00002767 if (!N->isMachineOpcode())
Owen Anderson43dbe052008-01-07 01:35:02 +00002768 return false;
2769
Chris Lattner45a1cb22010-10-07 23:08:41 +00002770 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2771 MemOp2RegOpTable.find(N->getMachineOpcode());
Owen Anderson43dbe052008-01-07 01:35:02 +00002772 if (I == MemOp2RegOpTable.end())
2773 return false;
2774 unsigned Opc = I->second.first;
2775 unsigned Index = I->second.second & 0xf;
2776 bool FoldedLoad = I->second.second & (1 << 4);
2777 bool FoldedStore = I->second.second & (1 << 5);
Chris Lattner749c6f62008-01-07 07:27:27 +00002778 const TargetInstrDesc &TID = get(Opc);
Chris Lattnercb778a82009-07-29 21:10:12 +00002779 const TargetRegisterClass *RC = TID.OpInfo[Index].getRegClass(&RI);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002780 unsigned NumDefs = TID.NumDefs;
Dan Gohman475871a2008-07-27 21:46:04 +00002781 std::vector<SDValue> AddrOps;
2782 std::vector<SDValue> BeforeOps;
2783 std::vector<SDValue> AfterOps;
Dale Johannesened2eee62009-02-06 01:31:28 +00002784 DebugLoc dl = N->getDebugLoc();
Owen Anderson43dbe052008-01-07 01:35:02 +00002785 unsigned NumOps = N->getNumOperands();
Dan Gohmanc76909a2009-09-25 20:36:54 +00002786 for (unsigned i = 0; i != NumOps-1; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002787 SDValue Op = N->getOperand(i);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +00002788 if (i >= Index-NumDefs && i < Index-NumDefs + X86::AddrNumOperands)
Owen Anderson43dbe052008-01-07 01:35:02 +00002789 AddrOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002790 else if (i < Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002791 BeforeOps.push_back(Op);
Dan Gohmanb37a8202009-03-04 19:23:38 +00002792 else if (i > Index-NumDefs)
Owen Anderson43dbe052008-01-07 01:35:02 +00002793 AfterOps.push_back(Op);
2794 }
Dan Gohman475871a2008-07-27 21:46:04 +00002795 SDValue Chain = N->getOperand(NumOps-1);
Owen Anderson43dbe052008-01-07 01:35:02 +00002796 AddrOps.push_back(Chain);
2797
2798 // Emit the load instruction.
2799 SDNode *Load = 0;
Dan Gohman91e69c32009-10-09 18:10:05 +00002800 MachineFunction &MF = DAG.getMachineFunction();
Owen Anderson43dbe052008-01-07 01:35:02 +00002801 if (FoldedLoad) {
Owen Andersone50ed302009-08-10 22:56:29 +00002802 EVT VT = *RC->vt_begin();
Evan Cheng600c0432009-11-16 21:56:03 +00002803 std::pair<MachineInstr::mmo_iterator,
2804 MachineInstr::mmo_iterator> MMOs =
2805 MF.extractLoadMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2806 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002807 if (!(*MMOs.first) &&
2808 RC == &X86::VR128RegClass &&
2809 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2810 // Do not introduce a slow unaligned load.
2811 return false;
2812 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002813 Load = DAG.getMachineNode(getLoadRegOpcode(0, RC, isAligned, TM), dl,
2814 VT, MVT::Other, &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002815 NewNodes.push_back(Load);
Dan Gohman91e69c32009-10-09 18:10:05 +00002816
2817 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002818 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002819 }
2820
2821 // Emit the data processing instruction.
Owen Andersone50ed302009-08-10 22:56:29 +00002822 std::vector<EVT> VTs;
Owen Anderson43dbe052008-01-07 01:35:02 +00002823 const TargetRegisterClass *DstRC = 0;
Chris Lattner349c4952008-01-07 03:13:06 +00002824 if (TID.getNumDefs() > 0) {
Chris Lattnercb778a82009-07-29 21:10:12 +00002825 DstRC = TID.OpInfo[0].getRegClass(&RI);
Owen Anderson43dbe052008-01-07 01:35:02 +00002826 VTs.push_back(*DstRC->vt_begin());
2827 }
2828 for (unsigned i = 0, e = N->getNumValues(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002829 EVT VT = N->getValueType(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00002830 if (VT != MVT::Other && i >= (unsigned)TID.getNumDefs())
Owen Anderson43dbe052008-01-07 01:35:02 +00002831 VTs.push_back(VT);
2832 }
2833 if (Load)
Dan Gohman475871a2008-07-27 21:46:04 +00002834 BeforeOps.push_back(SDValue(Load, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002835 std::copy(AfterOps.begin(), AfterOps.end(), std::back_inserter(BeforeOps));
Dan Gohman602b0c82009-09-25 18:54:59 +00002836 SDNode *NewNode= DAG.getMachineNode(Opc, dl, VTs, &BeforeOps[0],
2837 BeforeOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002838 NewNodes.push_back(NewNode);
2839
2840 // Emit the store instruction.
2841 if (FoldedStore) {
2842 AddrOps.pop_back();
Dan Gohman475871a2008-07-27 21:46:04 +00002843 AddrOps.push_back(SDValue(NewNode, 0));
Owen Anderson43dbe052008-01-07 01:35:02 +00002844 AddrOps.push_back(Chain);
Evan Cheng600c0432009-11-16 21:56:03 +00002845 std::pair<MachineInstr::mmo_iterator,
2846 MachineInstr::mmo_iterator> MMOs =
2847 MF.extractStoreMemRefs(cast<MachineSDNode>(N)->memoperands_begin(),
2848 cast<MachineSDNode>(N)->memoperands_end());
Evan Cheng98ec91e2010-07-02 20:36:18 +00002849 if (!(*MMOs.first) &&
2850 RC == &X86::VR128RegClass &&
2851 !TM.getSubtarget<X86Subtarget>().isUnalignedMemAccessFast())
2852 // Do not introduce a slow unaligned store.
2853 return false;
2854 bool isAligned = (*MMOs.first) && (*MMOs.first)->getAlignment() >= 16;
Dan Gohman602b0c82009-09-25 18:54:59 +00002855 SDNode *Store = DAG.getMachineNode(getStoreRegOpcode(0, DstRC,
2856 isAligned, TM),
2857 dl, MVT::Other,
2858 &AddrOps[0], AddrOps.size());
Owen Anderson43dbe052008-01-07 01:35:02 +00002859 NewNodes.push_back(Store);
Dan Gohman91e69c32009-10-09 18:10:05 +00002860
2861 // Preserve memory reference information.
Dan Gohman91e69c32009-10-09 18:10:05 +00002862 cast<MachineSDNode>(Load)->setMemRefs(MMOs.first, MMOs.second);
Owen Anderson43dbe052008-01-07 01:35:02 +00002863 }
2864
2865 return true;
2866}
2867
2868unsigned X86InstrInfo::getOpcodeAfterMemoryUnfold(unsigned Opc,
Dan Gohman0115e162009-10-30 22:18:41 +00002869 bool UnfoldLoad, bool UnfoldStore,
2870 unsigned *LoadRegIndex) const {
Chris Lattner45a1cb22010-10-07 23:08:41 +00002871 DenseMap<unsigned, std::pair<unsigned,unsigned> >::const_iterator I =
2872 MemOp2RegOpTable.find(Opc);
Owen Anderson43dbe052008-01-07 01:35:02 +00002873 if (I == MemOp2RegOpTable.end())
2874 return 0;
2875 bool FoldedLoad = I->second.second & (1 << 4);
2876 bool FoldedStore = I->second.second & (1 << 5);
2877 if (UnfoldLoad && !FoldedLoad)
2878 return 0;
2879 if (UnfoldStore && !FoldedStore)
2880 return 0;
Dan Gohman0115e162009-10-30 22:18:41 +00002881 if (LoadRegIndex)
2882 *LoadRegIndex = I->second.second & 0xf;
Owen Anderson43dbe052008-01-07 01:35:02 +00002883 return I->second.first;
2884}
2885
Evan Cheng96dc1152010-01-22 03:34:51 +00002886bool
2887X86InstrInfo::areLoadsFromSameBasePtr(SDNode *Load1, SDNode *Load2,
2888 int64_t &Offset1, int64_t &Offset2) const {
2889 if (!Load1->isMachineOpcode() || !Load2->isMachineOpcode())
2890 return false;
2891 unsigned Opc1 = Load1->getMachineOpcode();
2892 unsigned Opc2 = Load2->getMachineOpcode();
2893 switch (Opc1) {
2894 default: return false;
2895 case X86::MOV8rm:
2896 case X86::MOV16rm:
2897 case X86::MOV32rm:
2898 case X86::MOV64rm:
2899 case X86::LD_Fp32m:
2900 case X86::LD_Fp64m:
2901 case X86::LD_Fp80m:
2902 case X86::MOVSSrm:
2903 case X86::MOVSDrm:
2904 case X86::MMX_MOVD64rm:
2905 case X86::MMX_MOVQ64rm:
2906 case X86::FsMOVAPSrm:
2907 case X86::FsMOVAPDrm:
2908 case X86::MOVAPSrm:
2909 case X86::MOVUPSrm:
2910 case X86::MOVUPSrm_Int:
2911 case X86::MOVAPDrm:
2912 case X86::MOVDQArm:
2913 case X86::MOVDQUrm:
2914 case X86::MOVDQUrm_Int:
2915 break;
2916 }
2917 switch (Opc2) {
2918 default: return false;
2919 case X86::MOV8rm:
2920 case X86::MOV16rm:
2921 case X86::MOV32rm:
2922 case X86::MOV64rm:
2923 case X86::LD_Fp32m:
2924 case X86::LD_Fp64m:
2925 case X86::LD_Fp80m:
2926 case X86::MOVSSrm:
2927 case X86::MOVSDrm:
2928 case X86::MMX_MOVD64rm:
2929 case X86::MMX_MOVQ64rm:
2930 case X86::FsMOVAPSrm:
2931 case X86::FsMOVAPDrm:
2932 case X86::MOVAPSrm:
2933 case X86::MOVUPSrm:
2934 case X86::MOVUPSrm_Int:
2935 case X86::MOVAPDrm:
2936 case X86::MOVDQArm:
2937 case X86::MOVDQUrm:
2938 case X86::MOVDQUrm_Int:
2939 break;
2940 }
2941
2942 // Check if chain operands and base addresses match.
2943 if (Load1->getOperand(0) != Load2->getOperand(0) ||
2944 Load1->getOperand(5) != Load2->getOperand(5))
2945 return false;
2946 // Segment operands should match as well.
2947 if (Load1->getOperand(4) != Load2->getOperand(4))
2948 return false;
2949 // Scale should be 1, Index should be Reg0.
2950 if (Load1->getOperand(1) == Load2->getOperand(1) &&
2951 Load1->getOperand(2) == Load2->getOperand(2)) {
2952 if (cast<ConstantSDNode>(Load1->getOperand(1))->getZExtValue() != 1)
2953 return false;
Evan Cheng96dc1152010-01-22 03:34:51 +00002954
2955 // Now let's examine the displacements.
2956 if (isa<ConstantSDNode>(Load1->getOperand(3)) &&
2957 isa<ConstantSDNode>(Load2->getOperand(3))) {
2958 Offset1 = cast<ConstantSDNode>(Load1->getOperand(3))->getSExtValue();
2959 Offset2 = cast<ConstantSDNode>(Load2->getOperand(3))->getSExtValue();
2960 return true;
2961 }
2962 }
2963 return false;
2964}
2965
2966bool X86InstrInfo::shouldScheduleLoadsNear(SDNode *Load1, SDNode *Load2,
2967 int64_t Offset1, int64_t Offset2,
2968 unsigned NumLoads) const {
2969 assert(Offset2 > Offset1);
2970 if ((Offset2 - Offset1) / 8 > 64)
2971 return false;
2972
2973 unsigned Opc1 = Load1->getMachineOpcode();
2974 unsigned Opc2 = Load2->getMachineOpcode();
2975 if (Opc1 != Opc2)
2976 return false; // FIXME: overly conservative?
2977
2978 switch (Opc1) {
2979 default: break;
2980 case X86::LD_Fp32m:
2981 case X86::LD_Fp64m:
2982 case X86::LD_Fp80m:
2983 case X86::MMX_MOVD64rm:
2984 case X86::MMX_MOVQ64rm:
2985 return false;
2986 }
2987
2988 EVT VT = Load1->getValueType(0);
2989 switch (VT.getSimpleVT().SimpleTy) {
Bill Wendling19d85972010-06-22 22:16:17 +00002990 default:
Evan Cheng96dc1152010-01-22 03:34:51 +00002991 // XMM registers. In 64-bit mode we can be a bit more aggressive since we
2992 // have 16 of them to play with.
2993 if (TM.getSubtargetImpl()->is64Bit()) {
2994 if (NumLoads >= 3)
2995 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002996 } else if (NumLoads) {
Evan Cheng96dc1152010-01-22 03:34:51 +00002997 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00002998 }
Evan Cheng96dc1152010-01-22 03:34:51 +00002999 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00003000 case MVT::i8:
3001 case MVT::i16:
3002 case MVT::i32:
3003 case MVT::i64:
Evan Chengafc36732010-01-22 23:49:11 +00003004 case MVT::f32:
3005 case MVT::f64:
Evan Cheng96dc1152010-01-22 03:34:51 +00003006 if (NumLoads)
3007 return false;
Bill Wendling19d85972010-06-22 22:16:17 +00003008 break;
Evan Cheng96dc1152010-01-22 03:34:51 +00003009 }
3010
3011 return true;
3012}
3013
3014
Chris Lattner7fbe9722006-10-20 17:42:20 +00003015bool X86InstrInfo::
Owen Anderson44eb65c2008-08-14 22:49:33 +00003016ReverseBranchCondition(SmallVectorImpl<MachineOperand> &Cond) const {
Chris Lattner9cd68752006-10-21 05:52:40 +00003017 assert(Cond.size() == 1 && "Invalid X86 branch condition!");
Evan Cheng97af60b2008-08-29 23:21:31 +00003018 X86::CondCode CC = static_cast<X86::CondCode>(Cond[0].getImm());
Dan Gohman279c22e2008-10-21 03:29:32 +00003019 if (CC == X86::COND_NE_OR_P || CC == X86::COND_NP_OR_E)
3020 return true;
Evan Cheng97af60b2008-08-29 23:21:31 +00003021 Cond[0].setImm(GetOppositeBranchCondition(CC));
Chris Lattner9cd68752006-10-21 05:52:40 +00003022 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003023}
3024
Evan Cheng23066282008-10-27 07:14:50 +00003025bool X86InstrInfo::
Evan Cheng4350eb82009-02-06 17:17:30 +00003026isSafeToMoveRegClassDefs(const TargetRegisterClass *RC) const {
3027 // FIXME: Return false for x87 stack register classes for now. We can't
Evan Cheng23066282008-10-27 07:14:50 +00003028 // allow any loads of these registers before FpGet_ST0_80.
Evan Cheng4350eb82009-02-06 17:17:30 +00003029 return !(RC == &X86::CCRRegClass || RC == &X86::RFP32RegClass ||
3030 RC == &X86::RFP64RegClass || RC == &X86::RFP80RegClass);
Evan Cheng23066282008-10-27 07:14:50 +00003031}
3032
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003033
Chris Lattner39a612e2010-02-05 22:10:22 +00003034/// isX86_64ExtendedReg - Is the MachineOperand a x86-64 extended (r8 or higher)
3035/// register? e.g. r8, xmm8, xmm13, etc.
3036bool X86InstrInfo::isX86_64ExtendedReg(unsigned RegNo) {
3037 switch (RegNo) {
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003038 default: break;
3039 case X86::R8: case X86::R9: case X86::R10: case X86::R11:
3040 case X86::R12: case X86::R13: case X86::R14: case X86::R15:
3041 case X86::R8D: case X86::R9D: case X86::R10D: case X86::R11D:
3042 case X86::R12D: case X86::R13D: case X86::R14D: case X86::R15D:
3043 case X86::R8W: case X86::R9W: case X86::R10W: case X86::R11W:
3044 case X86::R12W: case X86::R13W: case X86::R14W: case X86::R15W:
3045 case X86::R8B: case X86::R9B: case X86::R10B: case X86::R11B:
3046 case X86::R12B: case X86::R13B: case X86::R14B: case X86::R15B:
3047 case X86::XMM8: case X86::XMM9: case X86::XMM10: case X86::XMM11:
3048 case X86::XMM12: case X86::XMM13: case X86::XMM14: case X86::XMM15:
Bruno Cardoso Lopese86b01c2010-07-09 18:27:43 +00003049 case X86::YMM8: case X86::YMM9: case X86::YMM10: case X86::YMM11:
3050 case X86::YMM12: case X86::YMM13: case X86::YMM14: case X86::YMM15:
Chris Lattnerbc57c6d2010-09-22 05:29:50 +00003051 case X86::CR8: case X86::CR9: case X86::CR10: case X86::CR11:
3052 case X86::CR12: case X86::CR13: case X86::CR14: case X86::CR15:
Nicolas Geoffray52e724a2008-04-16 20:10:13 +00003053 return true;
3054 }
3055 return false;
3056}
3057
Dan Gohman57c3dac2008-09-30 00:58:23 +00003058/// getGlobalBaseReg - Return a virtual register initialized with the
3059/// the global base register value. Output instructions required to
3060/// initialize the register in the function entry block, if necessary.
Dan Gohman8b746962008-09-23 18:22:58 +00003061///
Dan Gohman84023e02010-07-10 09:00:22 +00003062/// TODO: Eliminate this and move the code to X86MachineFunctionInfo.
3063///
Dan Gohman57c3dac2008-09-30 00:58:23 +00003064unsigned X86InstrInfo::getGlobalBaseReg(MachineFunction *MF) const {
3065 assert(!TM.getSubtarget<X86Subtarget>().is64Bit() &&
3066 "X86-64 PIC uses RIP relative addressing");
3067
3068 X86MachineFunctionInfo *X86FI = MF->getInfo<X86MachineFunctionInfo>();
3069 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3070 if (GlobalBaseReg != 0)
3071 return GlobalBaseReg;
3072
Dan Gohman84023e02010-07-10 09:00:22 +00003073 // Create the register. The code to initialize it is inserted
3074 // later, by the CGBR pass (below).
Dan Gohman8b746962008-09-23 18:22:58 +00003075 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Dan Gohman84023e02010-07-10 09:00:22 +00003076 GlobalBaseReg = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
Dan Gohman57c3dac2008-09-30 00:58:23 +00003077 X86FI->setGlobalBaseReg(GlobalBaseReg);
3078 return GlobalBaseReg;
Dan Gohman8b746962008-09-23 18:22:58 +00003079}
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003080
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003081// These are the replaceable SSE instructions. Some of these have Int variants
3082// that we don't include here. We don't want to replace instructions selected
3083// by intrinsics.
3084static const unsigned ReplaceableInstrs[][3] = {
Bruno Cardoso Lopes4d043622010-08-12 02:08:52 +00003085 //PackedSingle PackedDouble PackedInt
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003086 { X86::MOVAPSmr, X86::MOVAPDmr, X86::MOVDQAmr },
3087 { X86::MOVAPSrm, X86::MOVAPDrm, X86::MOVDQArm },
3088 { X86::MOVAPSrr, X86::MOVAPDrr, X86::MOVDQArr },
3089 { X86::MOVUPSmr, X86::MOVUPDmr, X86::MOVDQUmr },
3090 { X86::MOVUPSrm, X86::MOVUPDrm, X86::MOVDQUrm },
3091 { X86::MOVNTPSmr, X86::MOVNTPDmr, X86::MOVNTDQmr },
3092 { X86::ANDNPSrm, X86::ANDNPDrm, X86::PANDNrm },
3093 { X86::ANDNPSrr, X86::ANDNPDrr, X86::PANDNrr },
3094 { X86::ANDPSrm, X86::ANDPDrm, X86::PANDrm },
3095 { X86::ANDPSrr, X86::ANDPDrr, X86::PANDrr },
3096 { X86::ORPSrm, X86::ORPDrm, X86::PORrm },
3097 { X86::ORPSrr, X86::ORPDrr, X86::PORrr },
Jakob Stoklund Olesend363b4e2010-03-31 00:40:13 +00003098 { X86::V_SET0PS, X86::V_SET0PD, X86::V_SET0PI },
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003099 { X86::XORPSrm, X86::XORPDrm, X86::PXORrm },
3100 { X86::XORPSrr, X86::XORPDrr, X86::PXORrr },
Bruno Cardoso Lopes642eb022010-08-12 20:20:53 +00003101 // AVX 128-bit support
3102 { X86::VMOVAPSmr, X86::VMOVAPDmr, X86::VMOVDQAmr },
3103 { X86::VMOVAPSrm, X86::VMOVAPDrm, X86::VMOVDQArm },
3104 { X86::VMOVAPSrr, X86::VMOVAPDrr, X86::VMOVDQArr },
3105 { X86::VMOVUPSmr, X86::VMOVUPDmr, X86::VMOVDQUmr },
3106 { X86::VMOVUPSrm, X86::VMOVUPDrm, X86::VMOVDQUrm },
3107 { X86::VMOVNTPSmr, X86::VMOVNTPDmr, X86::VMOVNTDQmr },
3108 { X86::VANDNPSrm, X86::VANDNPDrm, X86::VPANDNrm },
3109 { X86::VANDNPSrr, X86::VANDNPDrr, X86::VPANDNrr },
3110 { X86::VANDPSrm, X86::VANDPDrm, X86::VPANDrm },
3111 { X86::VANDPSrr, X86::VANDPDrr, X86::VPANDrr },
3112 { X86::VORPSrm, X86::VORPDrm, X86::VPORrm },
3113 { X86::VORPSrr, X86::VORPDrr, X86::VPORrr },
3114 { X86::AVX_SET0PS, X86::AVX_SET0PD, X86::AVX_SET0PI },
3115 { X86::VXORPSrm, X86::VXORPDrm, X86::VPXORrm },
3116 { X86::VXORPSrr, X86::VXORPDrr, X86::VPXORrr },
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003117};
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003118
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003119// FIXME: Some shuffle and unpack instructions have equivalents in different
3120// domains, but they require a bit more work than just switching opcodes.
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003121
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003122static const unsigned *lookup(unsigned opcode, unsigned domain) {
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003123 for (unsigned i = 0, e = array_lengthof(ReplaceableInstrs); i != e; ++i)
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003124 if (ReplaceableInstrs[i][domain-1] == opcode)
3125 return ReplaceableInstrs[i];
3126 return 0;
3127}
3128
3129std::pair<uint16_t, uint16_t>
3130X86InstrInfo::GetSSEDomain(const MachineInstr *MI) const {
3131 uint16_t domain = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
Jakob Stoklund Olesen357be7f2010-03-30 22:46:53 +00003132 return std::make_pair(domain,
3133 domain && lookup(MI->getOpcode(), domain) ? 0xe : 0);
Jakob Stoklund Olesene4b94b42010-03-29 23:24:21 +00003134}
3135
3136void X86InstrInfo::SetSSEDomain(MachineInstr *MI, unsigned Domain) const {
3137 assert(Domain>0 && Domain<4 && "Invalid execution domain");
3138 uint16_t dom = (MI->getDesc().TSFlags >> X86II::SSEDomainShift) & 3;
3139 assert(dom && "Not an SSE instruction");
3140 const unsigned *table = lookup(MI->getOpcode(), dom);
3141 assert(table && "Cannot change domain");
3142 MI->setDesc(get(table[Domain-1]));
Jakob Stoklund Olesen352aa502010-03-25 17:25:00 +00003143}
Chris Lattneree9eb412010-04-26 23:37:21 +00003144
3145/// getNoopForMachoTarget - Return the noop instruction to use for a noop.
3146void X86InstrInfo::getNoopForMachoTarget(MCInst &NopInst) const {
3147 NopInst.setOpcode(X86::NOOP);
3148}
Dan Gohman84023e02010-07-10 09:00:22 +00003149
3150namespace {
3151 /// CGBR - Create Global Base Reg pass. This initializes the PIC
3152 /// global base register for x86-32.
3153 struct CGBR : public MachineFunctionPass {
3154 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +00003155 CGBR() : MachineFunctionPass(ID) {}
Dan Gohman84023e02010-07-10 09:00:22 +00003156
3157 virtual bool runOnMachineFunction(MachineFunction &MF) {
3158 const X86TargetMachine *TM =
3159 static_cast<const X86TargetMachine *>(&MF.getTarget());
3160
3161 assert(!TM->getSubtarget<X86Subtarget>().is64Bit() &&
3162 "X86-64 PIC uses RIP relative addressing");
3163
3164 // Only emit a global base reg in PIC mode.
3165 if (TM->getRelocationModel() != Reloc::PIC_)
3166 return false;
3167
Dan Gohmand8c0a512010-09-17 20:24:24 +00003168 X86MachineFunctionInfo *X86FI = MF.getInfo<X86MachineFunctionInfo>();
3169 unsigned GlobalBaseReg = X86FI->getGlobalBaseReg();
3170
3171 // If we didn't need a GlobalBaseReg, don't insert code.
3172 if (GlobalBaseReg == 0)
3173 return false;
3174
Dan Gohman84023e02010-07-10 09:00:22 +00003175 // Insert the set of GlobalBaseReg into the first MBB of the function
3176 MachineBasicBlock &FirstMBB = MF.front();
3177 MachineBasicBlock::iterator MBBI = FirstMBB.begin();
3178 DebugLoc DL = FirstMBB.findDebugLoc(MBBI);
3179 MachineRegisterInfo &RegInfo = MF.getRegInfo();
3180 const X86InstrInfo *TII = TM->getInstrInfo();
3181
3182 unsigned PC;
3183 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT())
3184 PC = RegInfo.createVirtualRegister(X86::GR32RegisterClass);
3185 else
Dan Gohmand8c0a512010-09-17 20:24:24 +00003186 PC = GlobalBaseReg;
Dan Gohman84023e02010-07-10 09:00:22 +00003187
3188 // Operand of MovePCtoStack is completely ignored by asm printer. It's
3189 // only used in JIT code emission as displacement to pc.
3190 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::MOVPC32r), PC).addImm(0);
3191
3192 // If we're using vanilla 'GOT' PIC style, we should use relative addressing
3193 // not to pc, but to _GLOBAL_OFFSET_TABLE_ external.
3194 if (TM->getSubtarget<X86Subtarget>().isPICStyleGOT()) {
Dan Gohman84023e02010-07-10 09:00:22 +00003195 // Generate addl $__GLOBAL_OFFSET_TABLE_ + [.-piclabel], %some_register
3196 BuildMI(FirstMBB, MBBI, DL, TII->get(X86::ADD32ri), GlobalBaseReg)
3197 .addReg(PC).addExternalSymbol("_GLOBAL_OFFSET_TABLE_",
3198 X86II::MO_GOT_ABSOLUTE_ADDRESS);
3199 }
3200
3201 return true;
3202 }
3203
3204 virtual const char *getPassName() const {
3205 return "X86 PIC Global Base Reg Initialization";
3206 }
3207
3208 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
3209 AU.setPreservesCFG();
3210 MachineFunctionPass::getAnalysisUsage(AU);
3211 }
3212 };
3213}
3214
3215char CGBR::ID = 0;
3216FunctionPass*
3217llvm::createGlobalBaseRegPass() { return new CGBR(); }