blob: b2c14a1c9b031199d570202e30b25f63cdde59ae [file] [log] [blame]
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00001//===-- ARMAsmParser.cpp - Parse ARM assembly to MCInst instructions ------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Evan Cheng94b95502011-07-26 00:24:13 +000010#include "MCTargetDesc/ARMBaseInfo.h"
Evan Chengee04a6d2011-07-20 23:34:39 +000011#include "MCTargetDesc/ARMAddressingModes.h"
12#include "MCTargetDesc/ARMMCExpr.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000013#include "llvm/MC/MCParser/MCAsmLexer.h"
14#include "llvm/MC/MCParser/MCAsmParser.h"
15#include "llvm/MC/MCParser/MCParsedAsmOperand.h"
Rafael Espindola64695402011-05-16 16:17:21 +000016#include "llvm/MC/MCAsmInfo.h"
Jim Grosbach642fc9c2010-11-05 22:33:53 +000017#include "llvm/MC/MCContext.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000018#include "llvm/MC/MCStreamer.h"
19#include "llvm/MC/MCExpr.h"
20#include "llvm/MC/MCInst.h"
Evan Cheng94b95502011-07-26 00:24:13 +000021#include "llvm/MC/MCRegisterInfo.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000022#include "llvm/MC/MCSubtargetInfo.h"
Evan Cheng94b95502011-07-26 00:24:13 +000023#include "llvm/MC/MCTargetAsmParser.h"
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000025#include "llvm/Support/SourceMgr.h"
Daniel Dunbarfa315de2010-08-11 06:37:12 +000026#include "llvm/Support/raw_ostream.h"
Benjamin Kramer75ca4b92011-07-08 21:06:23 +000027#include "llvm/ADT/OwningPtr.h"
Evan Cheng94b95502011-07-26 00:24:13 +000028#include "llvm/ADT/STLExtras.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000029#include "llvm/ADT/SmallVector.h"
Owen Anderson0c9f2502011-01-13 22:50:36 +000030#include "llvm/ADT/StringExtras.h"
Daniel Dunbar345a9a62010-08-11 06:37:20 +000031#include "llvm/ADT/StringSwitch.h"
Chris Lattnerc6ef2772010-01-22 01:44:57 +000032#include "llvm/ADT/Twine.h"
Evan Chengebdeeab2011-07-08 01:53:10 +000033
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000034using namespace llvm;
35
Chris Lattner3a697562010-10-28 17:20:03 +000036namespace {
Bill Wendling146018f2010-11-06 21:42:12 +000037
38class ARMOperand;
Jim Grosbach16c74252010-10-29 14:46:02 +000039
Evan Cheng94b95502011-07-26 00:24:13 +000040class ARMAsmParser : public MCTargetAsmParser {
Evan Chengffc0e732011-07-09 05:47:46 +000041 MCSubtargetInfo &STI;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000042 MCAsmParser &Parser;
43
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000044 MCAsmParser &getParser() const { return Parser; }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000045 MCAsmLexer &getLexer() const { return Parser.getLexer(); }
46
47 void Warning(SMLoc L, const Twine &Msg) { Parser.Warning(L, Msg); }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +000048 bool Error(SMLoc L, const Twine &Msg) { return Parser.Error(L, Msg); }
49
Jim Grosbach1355cf12011-07-26 17:10:22 +000050 int tryParseRegister();
51 bool tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach0d87ec22011-07-26 20:41:24 +000052 int tryParseShiftRegister(SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +000053 bool parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &);
54 bool parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +000055 ARMII::AddrMode AddrMode);
Jim Grosbach1355cf12011-07-26 17:10:22 +000056 bool parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &, StringRef Mnemonic);
57 bool parsePrefix(ARMMCExpr::VariantKind &RefKind);
58 const MCExpr *applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +000059 MCSymbolRefExpr::VariantKind Variant);
60
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000061
Jim Grosbach1355cf12011-07-26 17:10:22 +000062 bool parseMemoryOffsetReg(bool &Negative,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000063 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +000064 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +000065 const MCExpr *&ShiftAmount,
66 const MCExpr *&Offset,
67 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +000068 int &OffsetRegNum,
69 SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000070 bool parseShift(enum ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +000071 const MCExpr *&ShiftAmount, SMLoc &E);
Jim Grosbach1355cf12011-07-26 17:10:22 +000072 bool parseDirectiveWord(unsigned Size, SMLoc L);
73 bool parseDirectiveThumb(SMLoc L);
74 bool parseDirectiveThumbFunc(SMLoc L);
75 bool parseDirectiveCode(SMLoc L);
76 bool parseDirectiveSyntax(SMLoc L);
Kevin Enderby515d5092009-10-15 20:48:48 +000077
Jim Grosbach1355cf12011-07-26 17:10:22 +000078 StringRef splitMnemonic(StringRef Mnemonic, unsigned &PredicationCode,
Jim Grosbach5f160572011-07-19 20:10:31 +000079 bool &CarrySetting, unsigned &ProcessorIMod);
Jim Grosbach1355cf12011-07-26 17:10:22 +000080 void getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +000081 bool &CanAcceptPredicationCode);
Jim Grosbach16c74252010-10-29 14:46:02 +000082
Evan Chengebdeeab2011-07-08 01:53:10 +000083 bool isThumb() const {
84 // FIXME: Can tablegen auto-generate this?
Evan Chengffc0e732011-07-09 05:47:46 +000085 return (STI.getFeatureBits() & ARM::ModeThumb) != 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000086 }
Evan Chengebdeeab2011-07-08 01:53:10 +000087 bool isThumbOne() const {
Evan Chengffc0e732011-07-09 05:47:46 +000088 return isThumb() && (STI.getFeatureBits() & ARM::FeatureThumb2) == 0;
Evan Chengebdeeab2011-07-08 01:53:10 +000089 }
Evan Cheng32869202011-07-08 22:36:29 +000090 void SwitchMode() {
Evan Chengffc0e732011-07-09 05:47:46 +000091 unsigned FB = ComputeAvailableFeatures(STI.ToggleFeature(ARM::ModeThumb));
92 setAvailableFeatures(FB);
Evan Cheng32869202011-07-08 22:36:29 +000093 }
Evan Chengebdeeab2011-07-08 01:53:10 +000094
Kevin Enderbya7ba3a82009-10-06 22:26:42 +000095 /// @name Auto-generated Match Functions
96 /// {
Daniel Dunbar3483aca2010-08-11 05:24:50 +000097
Chris Lattner0692ee62010-09-06 19:11:01 +000098#define GET_ASSEMBLER_HEADER
99#include "ARMGenAsmMatcher.inc"
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000100
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000101 /// }
102
Jim Grosbach43904292011-07-25 20:14:50 +0000103 OperandMatchResultTy parseCoprocNumOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000104 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000105 OperandMatchResultTy parseCoprocRegOperand(
Jim Grosbachf922c472011-02-12 01:34:40 +0000106 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000107 OperandMatchResultTy parseMemBarrierOptOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000108 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000109 OperandMatchResultTy parseProcIFlagsOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000110 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000111 OperandMatchResultTy parseMSRMaskOperand(
Bruno Cardoso Lopes8bba1a52011-02-18 19:49:06 +0000112 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000113 OperandMatchResultTy parseMemMode2Operand(
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000114 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach43904292011-07-25 20:14:50 +0000115 OperandMatchResultTy parseMemMode3Operand(
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000116 SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbachf6c05252011-07-21 17:23:04 +0000117 OperandMatchResultTy parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &O,
118 StringRef Op, int Low, int High);
119 OperandMatchResultTy parsePKHLSLImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
120 return parsePKHImm(O, "lsl", 0, 31);
121 }
122 OperandMatchResultTy parsePKHASRImm(SmallVectorImpl<MCParsedAsmOperand*> &O) {
123 return parsePKHImm(O, "asr", 1, 32);
124 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000125 OperandMatchResultTy parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Jim Grosbach580f4a92011-07-25 22:20:28 +0000126 OperandMatchResultTy parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*>&);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000127
128 // Asm Match Converter Methods
Jim Grosbach1355cf12011-07-26 17:10:22 +0000129 bool cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000130 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000131 bool cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000132 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000133 bool cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000134 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000135 bool cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000136 const SmallVectorImpl<MCParsedAsmOperand*> &);
Jim Grosbachf922c472011-02-12 01:34:40 +0000137
Jim Grosbach189610f2011-07-26 18:25:39 +0000138
139 bool validateInstruction(MCInst &Inst,
140 const SmallVectorImpl<MCParsedAsmOperand*> &Ops);
141
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000142public:
Evan Chengffc0e732011-07-09 05:47:46 +0000143 ARMAsmParser(MCSubtargetInfo &_STI, MCAsmParser &_Parser)
Evan Cheng94b95502011-07-26 00:24:13 +0000144 : MCTargetAsmParser(), STI(_STI), Parser(_Parser) {
Evan Chengebdeeab2011-07-08 01:53:10 +0000145 MCAsmParserExtension::Initialize(_Parser);
Evan Cheng32869202011-07-08 22:36:29 +0000146
Evan Chengebdeeab2011-07-08 01:53:10 +0000147 // Initialize the set of available features.
Evan Chengffc0e732011-07-09 05:47:46 +0000148 setAvailableFeatures(ComputeAvailableFeatures(STI.getFeatureBits()));
Evan Chengebdeeab2011-07-08 01:53:10 +0000149 }
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000150
Jim Grosbach1355cf12011-07-26 17:10:22 +0000151 // Implementation of the MCTargetAsmParser interface:
152 bool ParseRegister(unsigned &RegNo, SMLoc &StartLoc, SMLoc &EndLoc);
153 bool ParseInstruction(StringRef Name, SMLoc NameLoc,
Jim Grosbach189610f2011-07-26 18:25:39 +0000154 SmallVectorImpl<MCParsedAsmOperand*> &Operands);
Jim Grosbach1355cf12011-07-26 17:10:22 +0000155 bool ParseDirective(AsmToken DirectiveID);
156
157 bool MatchAndEmitInstruction(SMLoc IDLoc,
158 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
159 MCStreamer &Out);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +0000160};
Jim Grosbach16c74252010-10-29 14:46:02 +0000161} // end anonymous namespace
162
Evan Cheng275944a2011-07-25 21:32:49 +0000163namespace llvm {
164 // FIXME: TableGen this?
165 extern MCRegisterClass ARMMCRegisterClasses[]; // In ARMGenRegisterInfo.inc.
166}
167
Chris Lattner3a697562010-10-28 17:20:03 +0000168namespace {
169
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000170/// ARMOperand - Instances of this class represent a parsed ARM machine
171/// instruction.
Bill Wendling146018f2010-11-06 21:42:12 +0000172class ARMOperand : public MCParsedAsmOperand {
Sean Callanan76264762010-04-02 22:27:05 +0000173 enum KindTy {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000174 CondCode,
Jim Grosbachd67641b2010-12-06 18:21:12 +0000175 CCOut,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000176 CoprocNum,
177 CoprocReg,
Kevin Enderbycfe07242009-10-13 22:19:02 +0000178 Immediate,
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000179 MemBarrierOpt,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000180 Memory,
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000181 MSRMask,
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000182 ProcIFlags,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000183 Register,
Bill Wendling8d5acb72010-11-06 19:56:04 +0000184 RegisterList,
Bill Wendling0f630752010-11-17 04:32:08 +0000185 DPRRegisterList,
186 SPRRegisterList,
Jim Grosbache8606dc2011-07-13 17:50:29 +0000187 ShiftedRegister,
Owen Anderson92a20222011-07-21 18:54:16 +0000188 ShiftedImmediate,
Jim Grosbach580f4a92011-07-25 22:20:28 +0000189 ShifterImmediate,
Daniel Dunbar8462b302010-08-11 06:36:53 +0000190 Token
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000191 } Kind;
192
Sean Callanan76264762010-04-02 22:27:05 +0000193 SMLoc StartLoc, EndLoc;
Bill Wendling24d22d22010-11-18 21:50:54 +0000194 SmallVector<unsigned, 8> Registers;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000195
196 union {
197 struct {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000198 ARMCC::CondCodes Val;
199 } CC;
200
201 struct {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000202 ARM_MB::MemBOpt Val;
203 } MBOpt;
204
205 struct {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000206 unsigned Val;
207 } Cop;
208
209 struct {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000210 ARM_PROC::IFlags Val;
211 } IFlags;
212
213 struct {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000214 unsigned Val;
215 } MMask;
216
217 struct {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000218 const char *Data;
219 unsigned Length;
220 } Tok;
221
222 struct {
223 unsigned RegNum;
224 } Reg;
225
Bill Wendling8155e5b2010-11-06 22:19:43 +0000226 struct {
Kevin Enderbycfe07242009-10-13 22:19:02 +0000227 const MCExpr *Val;
228 } Imm;
Jim Grosbach16c74252010-10-29 14:46:02 +0000229
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +0000230 /// Combined record for all forms of ARM address expressions.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000231 struct {
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000232 ARMII::AddrMode AddrMode;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000233 unsigned BaseRegNum;
Daniel Dunbar2637dc92011-01-18 05:55:15 +0000234 union {
235 unsigned RegNum; ///< Offset register num, when OffsetIsReg.
236 const MCExpr *Value; ///< Offset value, when !OffsetIsReg.
237 } Offset;
Bill Wendling146018f2010-11-06 21:42:12 +0000238 const MCExpr *ShiftAmount; // used when OffsetRegShifted is true
Owen Anderson00828302011-03-18 22:50:18 +0000239 enum ARM_AM::ShiftOpc ShiftType; // used when OffsetRegShifted is true
Bill Wendling146018f2010-11-06 21:42:12 +0000240 unsigned OffsetRegShifted : 1; // only used when OffsetIsReg is true
Bill Wendling50d0f582010-11-18 23:43:05 +0000241 unsigned Preindexed : 1;
242 unsigned Postindexed : 1;
243 unsigned OffsetIsReg : 1;
244 unsigned Negative : 1; // only used when OffsetIsReg is true
245 unsigned Writeback : 1;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000246 } Mem;
Owen Anderson00828302011-03-18 22:50:18 +0000247
248 struct {
Jim Grosbach580f4a92011-07-25 22:20:28 +0000249 bool isASR;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000250 unsigned Imm;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000251 } ShifterImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000252 struct {
253 ARM_AM::ShiftOpc ShiftTy;
254 unsigned SrcReg;
255 unsigned ShiftReg;
256 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000257 } RegShiftedReg;
Owen Anderson92a20222011-07-21 18:54:16 +0000258 struct {
259 ARM_AM::ShiftOpc ShiftTy;
260 unsigned SrcReg;
261 unsigned ShiftImm;
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000262 } RegShiftedImm;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000263 };
Jim Grosbach16c74252010-10-29 14:46:02 +0000264
Bill Wendling146018f2010-11-06 21:42:12 +0000265 ARMOperand(KindTy K) : MCParsedAsmOperand(), Kind(K) {}
266public:
Sean Callanan76264762010-04-02 22:27:05 +0000267 ARMOperand(const ARMOperand &o) : MCParsedAsmOperand() {
268 Kind = o.Kind;
269 StartLoc = o.StartLoc;
270 EndLoc = o.EndLoc;
271 switch (Kind) {
Daniel Dunbar8462b302010-08-11 06:36:53 +0000272 case CondCode:
273 CC = o.CC;
274 break;
Sean Callanan76264762010-04-02 22:27:05 +0000275 case Token:
Daniel Dunbar8462b302010-08-11 06:36:53 +0000276 Tok = o.Tok;
Sean Callanan76264762010-04-02 22:27:05 +0000277 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +0000278 case CCOut:
Sean Callanan76264762010-04-02 22:27:05 +0000279 case Register:
280 Reg = o.Reg;
281 break;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000282 case RegisterList:
Bill Wendling0f630752010-11-17 04:32:08 +0000283 case DPRRegisterList:
284 case SPRRegisterList:
Bill Wendling24d22d22010-11-18 21:50:54 +0000285 Registers = o.Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000286 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000287 case CoprocNum:
288 case CoprocReg:
289 Cop = o.Cop;
290 break;
Sean Callanan76264762010-04-02 22:27:05 +0000291 case Immediate:
292 Imm = o.Imm;
293 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000294 case MemBarrierOpt:
295 MBOpt = o.MBOpt;
296 break;
Sean Callanan76264762010-04-02 22:27:05 +0000297 case Memory:
298 Mem = o.Mem;
299 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000300 case MSRMask:
301 MMask = o.MMask;
302 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000303 case ProcIFlags:
304 IFlags = o.IFlags;
Owen Anderson00828302011-03-18 22:50:18 +0000305 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +0000306 case ShifterImmediate:
307 ShifterImm = o.ShifterImm;
Owen Anderson00828302011-03-18 22:50:18 +0000308 break;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000309 case ShiftedRegister:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000310 RegShiftedReg = o.RegShiftedReg;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000311 break;
Owen Anderson92a20222011-07-21 18:54:16 +0000312 case ShiftedImmediate:
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000313 RegShiftedImm = o.RegShiftedImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000314 break;
Sean Callanan76264762010-04-02 22:27:05 +0000315 }
316 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000317
Sean Callanan76264762010-04-02 22:27:05 +0000318 /// getStartLoc - Get the location of the first token of this operand.
319 SMLoc getStartLoc() const { return StartLoc; }
320 /// getEndLoc - Get the location of the last token of this operand.
321 SMLoc getEndLoc() const { return EndLoc; }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000322
Daniel Dunbar8462b302010-08-11 06:36:53 +0000323 ARMCC::CondCodes getCondCode() const {
324 assert(Kind == CondCode && "Invalid access!");
325 return CC.Val;
326 }
327
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000328 unsigned getCoproc() const {
329 assert((Kind == CoprocNum || Kind == CoprocReg) && "Invalid access!");
330 return Cop.Val;
331 }
332
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000333 StringRef getToken() const {
334 assert(Kind == Token && "Invalid access!");
335 return StringRef(Tok.Data, Tok.Length);
336 }
337
338 unsigned getReg() const {
Benjamin Kramer6aa49432010-12-07 15:50:35 +0000339 assert((Kind == Register || Kind == CCOut) && "Invalid access!");
Bill Wendling7729e062010-11-09 22:44:22 +0000340 return Reg.RegNum;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000341 }
342
Bill Wendling5fa22a12010-11-09 23:28:44 +0000343 const SmallVectorImpl<unsigned> &getRegList() const {
Bill Wendling0f630752010-11-17 04:32:08 +0000344 assert((Kind == RegisterList || Kind == DPRRegisterList ||
345 Kind == SPRRegisterList) && "Invalid access!");
Bill Wendling24d22d22010-11-18 21:50:54 +0000346 return Registers;
Bill Wendling8d5acb72010-11-06 19:56:04 +0000347 }
348
Kevin Enderbycfe07242009-10-13 22:19:02 +0000349 const MCExpr *getImm() const {
350 assert(Kind == Immediate && "Invalid access!");
351 return Imm.Val;
352 }
353
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000354 ARM_MB::MemBOpt getMemBarrierOpt() const {
355 assert(Kind == MemBarrierOpt && "Invalid access!");
356 return MBOpt.Val;
357 }
358
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000359 ARM_PROC::IFlags getProcIFlags() const {
360 assert(Kind == ProcIFlags && "Invalid access!");
361 return IFlags.Val;
362 }
363
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000364 unsigned getMSRMask() const {
365 assert(Kind == MSRMask && "Invalid access!");
366 return MMask.Val;
367 }
368
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000369 /// @name Memory Operand Accessors
370 /// @{
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000371 ARMII::AddrMode getMemAddrMode() const {
372 return Mem.AddrMode;
373 }
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000374 unsigned getMemBaseRegNum() const {
375 return Mem.BaseRegNum;
376 }
377 unsigned getMemOffsetRegNum() const {
378 assert(Mem.OffsetIsReg && "Invalid access!");
379 return Mem.Offset.RegNum;
380 }
381 const MCExpr *getMemOffset() const {
382 assert(!Mem.OffsetIsReg && "Invalid access!");
383 return Mem.Offset.Value;
384 }
385 unsigned getMemOffsetRegShifted() const {
386 assert(Mem.OffsetIsReg && "Invalid access!");
387 return Mem.OffsetRegShifted;
388 }
389 const MCExpr *getMemShiftAmount() const {
390 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
391 return Mem.ShiftAmount;
392 }
Owen Anderson00828302011-03-18 22:50:18 +0000393 enum ARM_AM::ShiftOpc getMemShiftType() const {
Daniel Dunbar6ec56202011-01-18 05:55:21 +0000394 assert(Mem.OffsetIsReg && Mem.OffsetRegShifted && "Invalid access!");
395 return Mem.ShiftType;
396 }
397 bool getMemPreindexed() const { return Mem.Preindexed; }
398 bool getMemPostindexed() const { return Mem.Postindexed; }
399 bool getMemOffsetIsReg() const { return Mem.OffsetIsReg; }
400 bool getMemNegative() const { return Mem.Negative; }
401 bool getMemWriteback() const { return Mem.Writeback; }
402
403 /// @}
404
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000405 bool isCoprocNum() const { return Kind == CoprocNum; }
406 bool isCoprocReg() const { return Kind == CoprocReg; }
Daniel Dunbar8462b302010-08-11 06:36:53 +0000407 bool isCondCode() const { return Kind == CondCode; }
Jim Grosbachd67641b2010-12-06 18:21:12 +0000408 bool isCCOut() const { return Kind == CCOut; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000409 bool isImm() const { return Kind == Immediate; }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000410 bool isImm0_255() const {
411 if (Kind != Immediate)
412 return false;
413 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
414 if (!CE) return false;
415 int64_t Value = CE->getValue();
416 return Value >= 0 && Value < 256;
417 }
Jim Grosbach83ab0702011-07-13 22:01:08 +0000418 bool isImm0_7() const {
419 if (Kind != Immediate)
420 return false;
421 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
422 if (!CE) return false;
423 int64_t Value = CE->getValue();
424 return Value >= 0 && Value < 8;
425 }
426 bool isImm0_15() const {
427 if (Kind != Immediate)
428 return false;
429 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
430 if (!CE) return false;
431 int64_t Value = CE->getValue();
432 return Value >= 0 && Value < 16;
433 }
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000434 bool isImm0_31() const {
435 if (Kind != Immediate)
436 return false;
437 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
438 if (!CE) return false;
439 int64_t Value = CE->getValue();
440 return Value >= 0 && Value < 32;
441 }
Jim Grosbachf4943352011-07-25 23:09:14 +0000442 bool isImm1_16() const {
443 if (Kind != Immediate)
444 return false;
445 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
446 if (!CE) return false;
447 int64_t Value = CE->getValue();
448 return Value > 0 && Value < 17;
449 }
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000450 bool isImm1_32() const {
451 if (Kind != Immediate)
452 return false;
453 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
454 if (!CE) return false;
455 int64_t Value = CE->getValue();
456 return Value > 0 && Value < 33;
457 }
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000458 bool isImm0_65535() const {
459 if (Kind != Immediate)
460 return false;
461 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
462 if (!CE) return false;
463 int64_t Value = CE->getValue();
464 return Value >= 0 && Value < 65536;
465 }
Jim Grosbachffa32252011-07-19 19:13:28 +0000466 bool isImm0_65535Expr() const {
467 if (Kind != Immediate)
468 return false;
469 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
470 // If it's not a constant expression, it'll generate a fixup and be
471 // handled later.
472 if (!CE) return true;
473 int64_t Value = CE->getValue();
474 return Value >= 0 && Value < 65536;
475 }
Jim Grosbached838482011-07-26 16:24:27 +0000476 bool isImm24bit() const {
477 if (Kind != Immediate)
478 return false;
479 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
480 if (!CE) return false;
481 int64_t Value = CE->getValue();
482 return Value >= 0 && Value <= 0xffffff;
483 }
Jim Grosbachf6c05252011-07-21 17:23:04 +0000484 bool isPKHLSLImm() const {
485 if (Kind != Immediate)
486 return false;
487 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
488 if (!CE) return false;
489 int64_t Value = CE->getValue();
490 return Value >= 0 && Value < 32;
491 }
492 bool isPKHASRImm() const {
493 if (Kind != Immediate)
494 return false;
495 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
496 if (!CE) return false;
497 int64_t Value = CE->getValue();
498 return Value > 0 && Value <= 32;
499 }
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000500 bool isARMSOImm() const {
501 if (Kind != Immediate)
502 return false;
503 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
504 if (!CE) return false;
505 int64_t Value = CE->getValue();
506 return ARM_AM::getSOImmVal(Value) != -1;
507 }
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000508 bool isT2SOImm() const {
509 if (Kind != Immediate)
510 return false;
511 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
512 if (!CE) return false;
513 int64_t Value = CE->getValue();
514 return ARM_AM::getT2SOImmVal(Value) != -1;
515 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000516 bool isSetEndImm() const {
517 if (Kind != Immediate)
518 return false;
519 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
520 if (!CE) return false;
521 int64_t Value = CE->getValue();
522 return Value == 1 || Value == 0;
523 }
Bill Wendlingb32e7842010-11-08 00:32:40 +0000524 bool isReg() const { return Kind == Register; }
Bill Wendling8d5acb72010-11-06 19:56:04 +0000525 bool isRegList() const { return Kind == RegisterList; }
Bill Wendling0f630752010-11-17 04:32:08 +0000526 bool isDPRRegList() const { return Kind == DPRRegisterList; }
527 bool isSPRRegList() const { return Kind == SPRRegisterList; }
Chris Lattner14b93852010-10-29 00:27:31 +0000528 bool isToken() const { return Kind == Token; }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000529 bool isMemBarrierOpt() const { return Kind == MemBarrierOpt; }
Chris Lattner14b93852010-10-29 00:27:31 +0000530 bool isMemory() const { return Kind == Memory; }
Jim Grosbach580f4a92011-07-25 22:20:28 +0000531 bool isShifterImm() const { return Kind == ShifterImmediate; }
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000532 bool isRegShiftedReg() const { return Kind == ShiftedRegister; }
533 bool isRegShiftedImm() const { return Kind == ShiftedImmediate; }
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000534 bool isMemMode2() const {
535 if (getMemAddrMode() != ARMII::AddrMode2)
536 return false;
537
538 if (getMemOffsetIsReg())
539 return true;
540
541 if (getMemNegative() &&
542 !(getMemPostindexed() || getMemPreindexed()))
543 return false;
544
545 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
546 if (!CE) return false;
547 int64_t Value = CE->getValue();
548
549 // The offset must be in the range 0-4095 (imm12).
550 if (Value > 4095 || Value < -4095)
551 return false;
552
553 return true;
554 }
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000555 bool isMemMode3() const {
556 if (getMemAddrMode() != ARMII::AddrMode3)
557 return false;
558
559 if (getMemOffsetIsReg()) {
560 if (getMemOffsetRegShifted())
561 return false; // No shift with offset reg allowed
562 return true;
563 }
564
565 if (getMemNegative() &&
566 !(getMemPostindexed() || getMemPreindexed()))
567 return false;
568
569 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
570 if (!CE) return false;
571 int64_t Value = CE->getValue();
572
573 // The offset must be in the range 0-255 (imm8).
574 if (Value > 255 || Value < -255)
575 return false;
576
577 return true;
578 }
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000579 bool isMemMode5() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000580 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback() ||
581 getMemNegative())
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000582 return false;
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000583
Daniel Dunbar4b462672011-01-18 05:55:27 +0000584 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000585 if (!CE) return false;
586
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000587 // The offset must be a multiple of 4 in the range 0-1020.
588 int64_t Value = CE->getValue();
589 return ((Value & 0x3) == 0 && Value <= 1020 && Value >= -1020);
590 }
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000591 bool isMemMode7() const {
592 if (!isMemory() ||
593 getMemPreindexed() ||
594 getMemPostindexed() ||
595 getMemOffsetIsReg() ||
596 getMemNegative() ||
597 getMemWriteback())
598 return false;
599
600 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
601 if (!CE) return false;
602
603 if (CE->getValue())
604 return false;
605
606 return true;
607 }
Bill Wendlingf4caf692010-12-14 03:36:38 +0000608 bool isMemModeRegThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000609 if (!isMemory() || !getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingf4caf692010-12-14 03:36:38 +0000610 return false;
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000611 return true;
Bill Wendlingf4caf692010-12-14 03:36:38 +0000612 }
613 bool isMemModeImmThumb() const {
Daniel Dunbar4b462672011-01-18 05:55:27 +0000614 if (!isMemory() || getMemOffsetIsReg() || getMemWriteback())
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000615 return false;
616
Daniel Dunbar4b462672011-01-18 05:55:27 +0000617 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000618 if (!CE) return false;
619
620 // The offset must be a multiple of 4 in the range 0-124.
621 uint64_t Value = CE->getValue();
622 return ((Value & 0x3) == 0 && Value <= 124);
623 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000624 bool isMSRMask() const { return Kind == MSRMask; }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000625 bool isProcIFlags() const { return Kind == ProcIFlags; }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000626
627 void addExpr(MCInst &Inst, const MCExpr *Expr) const {
Chris Lattner14b93852010-10-29 00:27:31 +0000628 // Add as immediates when possible. Null MCExpr = 0.
629 if (Expr == 0)
630 Inst.addOperand(MCOperand::CreateImm(0));
631 else if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr))
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000632 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
633 else
634 Inst.addOperand(MCOperand::CreateExpr(Expr));
635 }
636
Daniel Dunbar8462b302010-08-11 06:36:53 +0000637 void addCondCodeOperands(MCInst &Inst, unsigned N) const {
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000638 assert(N == 2 && "Invalid number of operands!");
Daniel Dunbar8462b302010-08-11 06:36:53 +0000639 Inst.addOperand(MCOperand::CreateImm(unsigned(getCondCode())));
Jim Grosbach04f74942010-12-06 18:30:57 +0000640 unsigned RegNum = getCondCode() == ARMCC::AL ? 0: ARM::CPSR;
641 Inst.addOperand(MCOperand::CreateReg(RegNum));
Daniel Dunbar8462b302010-08-11 06:36:53 +0000642 }
643
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000644 void addCoprocNumOperands(MCInst &Inst, unsigned N) const {
645 assert(N == 1 && "Invalid number of operands!");
646 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
647 }
648
649 void addCoprocRegOperands(MCInst &Inst, unsigned N) const {
650 assert(N == 1 && "Invalid number of operands!");
651 Inst.addOperand(MCOperand::CreateImm(getCoproc()));
652 }
653
Jim Grosbachd67641b2010-12-06 18:21:12 +0000654 void addCCOutOperands(MCInst &Inst, unsigned N) const {
655 assert(N == 1 && "Invalid number of operands!");
656 Inst.addOperand(MCOperand::CreateReg(getReg()));
657 }
658
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000659 void addRegOperands(MCInst &Inst, unsigned N) const {
660 assert(N == 1 && "Invalid number of operands!");
661 Inst.addOperand(MCOperand::CreateReg(getReg()));
662 }
663
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000664 void addRegShiftedRegOperands(MCInst &Inst, unsigned N) const {
Jim Grosbache8606dc2011-07-13 17:50:29 +0000665 assert(N == 3 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000666 assert(isRegShiftedReg() && "addRegShiftedRegOperands() on non RegShiftedReg!");
667 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.SrcReg));
668 Inst.addOperand(MCOperand::CreateReg(RegShiftedReg.ShiftReg));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000669 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000670 ARM_AM::getSORegOpc(RegShiftedReg.ShiftTy, RegShiftedReg.ShiftImm)));
Jim Grosbache8606dc2011-07-13 17:50:29 +0000671 }
672
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000673 void addRegShiftedImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson152d4a42011-07-21 23:38:37 +0000674 assert(N == 2 && "Invalid number of operands!");
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000675 assert(isRegShiftedImm() && "addRegShiftedImmOperands() on non RegShiftedImm!");
676 Inst.addOperand(MCOperand::CreateReg(RegShiftedImm.SrcReg));
Owen Anderson92a20222011-07-21 18:54:16 +0000677 Inst.addOperand(MCOperand::CreateImm(
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000678 ARM_AM::getSORegOpc(RegShiftedImm.ShiftTy, RegShiftedImm.ShiftImm)));
Owen Anderson92a20222011-07-21 18:54:16 +0000679 }
680
681
Jim Grosbach580f4a92011-07-25 22:20:28 +0000682 void addShifterImmOperands(MCInst &Inst, unsigned N) const {
Owen Anderson00828302011-03-18 22:50:18 +0000683 assert(N == 1 && "Invalid number of operands!");
Jim Grosbach580f4a92011-07-25 22:20:28 +0000684 Inst.addOperand(MCOperand::CreateImm((ShifterImm.isASR << 5) |
685 ShifterImm.Imm));
Owen Anderson00828302011-03-18 22:50:18 +0000686 }
687
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000688 void addRegListOperands(MCInst &Inst, unsigned N) const {
Bill Wendling7729e062010-11-09 22:44:22 +0000689 assert(N == 1 && "Invalid number of operands!");
Bill Wendling5fa22a12010-11-09 23:28:44 +0000690 const SmallVectorImpl<unsigned> &RegList = getRegList();
691 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +0000692 I = RegList.begin(), E = RegList.end(); I != E; ++I)
693 Inst.addOperand(MCOperand::CreateReg(*I));
Bill Wendling87f4f9a2010-11-08 23:49:57 +0000694 }
695
Bill Wendling0f630752010-11-17 04:32:08 +0000696 void addDPRRegListOperands(MCInst &Inst, unsigned N) const {
697 addRegListOperands(Inst, N);
698 }
699
700 void addSPRRegListOperands(MCInst &Inst, unsigned N) const {
701 addRegListOperands(Inst, N);
702 }
703
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000704 void addImmOperands(MCInst &Inst, unsigned N) const {
705 assert(N == 1 && "Invalid number of operands!");
706 addExpr(Inst, getImm());
707 }
Jim Grosbach16c74252010-10-29 14:46:02 +0000708
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000709 void addImm0_255Operands(MCInst &Inst, unsigned N) const {
710 assert(N == 1 && "Invalid number of operands!");
711 addExpr(Inst, getImm());
712 }
713
Jim Grosbach83ab0702011-07-13 22:01:08 +0000714 void addImm0_7Operands(MCInst &Inst, unsigned N) const {
715 assert(N == 1 && "Invalid number of operands!");
716 addExpr(Inst, getImm());
717 }
718
719 void addImm0_15Operands(MCInst &Inst, unsigned N) const {
720 assert(N == 1 && "Invalid number of operands!");
721 addExpr(Inst, getImm());
722 }
723
Jim Grosbach7c6e42e2011-07-21 23:26:25 +0000724 void addImm0_31Operands(MCInst &Inst, unsigned N) const {
725 assert(N == 1 && "Invalid number of operands!");
726 addExpr(Inst, getImm());
727 }
728
Jim Grosbachf4943352011-07-25 23:09:14 +0000729 void addImm1_16Operands(MCInst &Inst, unsigned N) const {
730 assert(N == 1 && "Invalid number of operands!");
731 // The constant encodes as the immediate-1, and we store in the instruction
732 // the bits as encoded, so subtract off one here.
733 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
734 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
735 }
736
Jim Grosbach4a5ffb32011-07-22 23:16:18 +0000737 void addImm1_32Operands(MCInst &Inst, unsigned N) const {
738 assert(N == 1 && "Invalid number of operands!");
739 // The constant encodes as the immediate-1, and we store in the instruction
740 // the bits as encoded, so subtract off one here.
741 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
742 Inst.addOperand(MCOperand::CreateImm(CE->getValue() - 1));
743 }
744
Jim Grosbachfff76ee2011-07-13 20:10:10 +0000745 void addImm0_65535Operands(MCInst &Inst, unsigned N) const {
746 assert(N == 1 && "Invalid number of operands!");
747 addExpr(Inst, getImm());
748 }
749
Jim Grosbachffa32252011-07-19 19:13:28 +0000750 void addImm0_65535ExprOperands(MCInst &Inst, unsigned N) const {
751 assert(N == 1 && "Invalid number of operands!");
752 addExpr(Inst, getImm());
753 }
754
Jim Grosbached838482011-07-26 16:24:27 +0000755 void addImm24bitOperands(MCInst &Inst, unsigned N) const {
756 assert(N == 1 && "Invalid number of operands!");
757 addExpr(Inst, getImm());
758 }
759
Jim Grosbachf6c05252011-07-21 17:23:04 +0000760 void addPKHLSLImmOperands(MCInst &Inst, unsigned N) const {
761 assert(N == 1 && "Invalid number of operands!");
762 addExpr(Inst, getImm());
763 }
764
765 void addPKHASRImmOperands(MCInst &Inst, unsigned N) const {
766 assert(N == 1 && "Invalid number of operands!");
767 // An ASR value of 32 encodes as 0, so that's how we want to add it to
768 // the instruction as well.
769 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getImm());
770 int Val = CE->getValue();
771 Inst.addOperand(MCOperand::CreateImm(Val == 32 ? 0 : Val));
772 }
773
Jim Grosbach6bc1dbc2011-07-19 16:50:30 +0000774 void addARMSOImmOperands(MCInst &Inst, unsigned N) const {
775 assert(N == 1 && "Invalid number of operands!");
776 addExpr(Inst, getImm());
777 }
778
Jim Grosbach6b8f1e32011-06-27 23:54:06 +0000779 void addT2SOImmOperands(MCInst &Inst, unsigned N) const {
780 assert(N == 1 && "Invalid number of operands!");
781 addExpr(Inst, getImm());
782 }
783
Jim Grosbachc27d4f92011-07-22 17:44:50 +0000784 void addSetEndImmOperands(MCInst &Inst, unsigned N) const {
785 assert(N == 1 && "Invalid number of operands!");
786 addExpr(Inst, getImm());
787 }
788
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +0000789 void addMemBarrierOptOperands(MCInst &Inst, unsigned N) const {
790 assert(N == 1 && "Invalid number of operands!");
791 Inst.addOperand(MCOperand::CreateImm(unsigned(getMemBarrierOpt())));
792 }
793
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000794 void addMemMode7Operands(MCInst &Inst, unsigned N) const {
795 assert(N == 1 && isMemMode7() && "Invalid number of operands!");
796 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
797
798 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Matt Beaumont-Gay1866af42011-03-24 22:05:48 +0000799 (void)CE;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +0000800 assert((CE || CE->getValue() == 0) &&
801 "No offset operand support in mode 7");
802 }
803
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +0000804 void addMemMode2Operands(MCInst &Inst, unsigned N) const {
805 assert(isMemMode2() && "Invalid mode or number of operands!");
806 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
807 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
808
809 if (getMemOffsetIsReg()) {
810 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
811
812 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
813 ARM_AM::ShiftOpc ShOpc = ARM_AM::no_shift;
814 int64_t ShiftAmount = 0;
815
816 if (getMemOffsetRegShifted()) {
817 ShOpc = getMemShiftType();
818 const MCConstantExpr *CE =
819 dyn_cast<MCConstantExpr>(getMemShiftAmount());
820 ShiftAmount = CE->getValue();
821 }
822
823 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(AMOpc, ShiftAmount,
824 ShOpc, IdxMode)));
825 return;
826 }
827
828 // Create a operand placeholder to always yield the same number of operands.
829 Inst.addOperand(MCOperand::CreateReg(0));
830
831 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
832 // the difference?
833 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
834 assert(CE && "Non-constant mode 2 offset operand!");
835 int64_t Offset = CE->getValue();
836
837 if (Offset >= 0)
838 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::add,
839 Offset, ARM_AM::no_shift, IdxMode)));
840 else
841 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM2Opc(ARM_AM::sub,
842 -Offset, ARM_AM::no_shift, IdxMode)));
843 }
844
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +0000845 void addMemMode3Operands(MCInst &Inst, unsigned N) const {
846 assert(isMemMode3() && "Invalid mode or number of operands!");
847 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
848 unsigned IdxMode = (getMemPreindexed() | getMemPostindexed() << 1);
849
850 if (getMemOffsetIsReg()) {
851 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
852
853 ARM_AM::AddrOpc AMOpc = getMemNegative() ? ARM_AM::sub : ARM_AM::add;
854 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(AMOpc, 0,
855 IdxMode)));
856 return;
857 }
858
859 // Create a operand placeholder to always yield the same number of operands.
860 Inst.addOperand(MCOperand::CreateReg(0));
861
862 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
863 // the difference?
864 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
865 assert(CE && "Non-constant mode 3 offset operand!");
866 int64_t Offset = CE->getValue();
867
868 if (Offset >= 0)
869 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::add,
870 Offset, IdxMode)));
871 else
872 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM3Opc(ARM_AM::sub,
873 -Offset, IdxMode)));
874 }
875
Chris Lattner14b93852010-10-29 00:27:31 +0000876 void addMemMode5Operands(MCInst &Inst, unsigned N) const {
877 assert(N == 2 && isMemMode5() && "Invalid number of operands!");
Jim Grosbach16c74252010-10-29 14:46:02 +0000878
Daniel Dunbar4b462672011-01-18 05:55:27 +0000879 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
880 assert(!getMemOffsetIsReg() && "Invalid mode 5 operand");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000881
Jim Grosbach80eb2332010-10-29 17:41:25 +0000882 // FIXME: #-0 is encoded differently than #0. Does the parser preserve
883 // the difference?
Daniel Dunbar4b462672011-01-18 05:55:27 +0000884 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000885 assert(CE && "Non-constant mode 5 offset operand!");
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000886
Daniel Dunbard3df5f32011-01-18 05:34:11 +0000887 // The MCInst offset operand doesn't include the low two bits (like
888 // the instruction encoding).
889 int64_t Offset = CE->getValue() / 4;
890 if (Offset >= 0)
891 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::add,
892 Offset)));
893 else
894 Inst.addOperand(MCOperand::CreateImm(ARM_AM::getAM5Opc(ARM_AM::sub,
895 -Offset)));
Chris Lattner14b93852010-10-29 00:27:31 +0000896 }
Daniel Dunbar3483aca2010-08-11 05:24:50 +0000897
Bill Wendlingf4caf692010-12-14 03:36:38 +0000898 void addMemModeRegThumbOperands(MCInst &Inst, unsigned N) const {
899 assert(N == 2 && isMemModeRegThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000900 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
901 Inst.addOperand(MCOperand::CreateReg(getMemOffsetRegNum()));
Bill Wendlingf4caf692010-12-14 03:36:38 +0000902 }
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000903
Bill Wendlingf4caf692010-12-14 03:36:38 +0000904 void addMemModeImmThumbOperands(MCInst &Inst, unsigned N) const {
905 assert(N == 2 && isMemModeImmThumb() && "Invalid number of operands!");
Daniel Dunbar4b462672011-01-18 05:55:27 +0000906 Inst.addOperand(MCOperand::CreateReg(getMemBaseRegNum()));
907 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(getMemOffset());
Bill Wendlingf4caf692010-12-14 03:36:38 +0000908 assert(CE && "Non-constant mode offset operand!");
909 Inst.addOperand(MCOperand::CreateImm(CE->getValue()));
Bill Wendlingef4a68b2010-11-30 07:44:32 +0000910 }
911
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +0000912 void addMSRMaskOperands(MCInst &Inst, unsigned N) const {
913 assert(N == 1 && "Invalid number of operands!");
914 Inst.addOperand(MCOperand::CreateImm(unsigned(getMSRMask())));
915 }
916
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +0000917 void addProcIFlagsOperands(MCInst &Inst, unsigned N) const {
918 assert(N == 1 && "Invalid number of operands!");
919 Inst.addOperand(MCOperand::CreateImm(unsigned(getProcIFlags())));
920 }
921
Jim Grosbachb7f689b2011-07-13 15:34:57 +0000922 virtual void print(raw_ostream &OS) const;
Daniel Dunbarb3cb6962010-08-11 06:37:04 +0000923
Chris Lattner3a697562010-10-28 17:20:03 +0000924 static ARMOperand *CreateCondCode(ARMCC::CondCodes CC, SMLoc S) {
925 ARMOperand *Op = new ARMOperand(CondCode);
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000926 Op->CC.Val = CC;
927 Op->StartLoc = S;
928 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000929 return Op;
Daniel Dunbar345a9a62010-08-11 06:37:20 +0000930 }
931
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +0000932 static ARMOperand *CreateCoprocNum(unsigned CopVal, SMLoc S) {
933 ARMOperand *Op = new ARMOperand(CoprocNum);
934 Op->Cop.Val = CopVal;
935 Op->StartLoc = S;
936 Op->EndLoc = S;
937 return Op;
938 }
939
940 static ARMOperand *CreateCoprocReg(unsigned CopVal, SMLoc S) {
941 ARMOperand *Op = new ARMOperand(CoprocReg);
942 Op->Cop.Val = CopVal;
943 Op->StartLoc = S;
944 Op->EndLoc = S;
945 return Op;
946 }
947
Jim Grosbachd67641b2010-12-06 18:21:12 +0000948 static ARMOperand *CreateCCOut(unsigned RegNum, SMLoc S) {
949 ARMOperand *Op = new ARMOperand(CCOut);
950 Op->Reg.RegNum = RegNum;
951 Op->StartLoc = S;
952 Op->EndLoc = S;
953 return Op;
954 }
955
Chris Lattner3a697562010-10-28 17:20:03 +0000956 static ARMOperand *CreateToken(StringRef Str, SMLoc S) {
957 ARMOperand *Op = new ARMOperand(Token);
Sean Callanan76264762010-04-02 22:27:05 +0000958 Op->Tok.Data = Str.data();
959 Op->Tok.Length = Str.size();
960 Op->StartLoc = S;
961 Op->EndLoc = S;
Chris Lattner3a697562010-10-28 17:20:03 +0000962 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000963 }
964
Bill Wendling50d0f582010-11-18 23:43:05 +0000965 static ARMOperand *CreateReg(unsigned RegNum, SMLoc S, SMLoc E) {
Chris Lattner3a697562010-10-28 17:20:03 +0000966 ARMOperand *Op = new ARMOperand(Register);
Sean Callanan76264762010-04-02 22:27:05 +0000967 Op->Reg.RegNum = RegNum;
Sean Callanan76264762010-04-02 22:27:05 +0000968 Op->StartLoc = S;
969 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +0000970 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +0000971 }
972
Jim Grosbache8606dc2011-07-13 17:50:29 +0000973 static ARMOperand *CreateShiftedRegister(ARM_AM::ShiftOpc ShTy,
974 unsigned SrcReg,
975 unsigned ShiftReg,
976 unsigned ShiftImm,
977 SMLoc S, SMLoc E) {
978 ARMOperand *Op = new ARMOperand(ShiftedRegister);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000979 Op->RegShiftedReg.ShiftTy = ShTy;
980 Op->RegShiftedReg.SrcReg = SrcReg;
981 Op->RegShiftedReg.ShiftReg = ShiftReg;
982 Op->RegShiftedReg.ShiftImm = ShiftImm;
Jim Grosbache8606dc2011-07-13 17:50:29 +0000983 Op->StartLoc = S;
984 Op->EndLoc = E;
985 return Op;
986 }
987
Owen Anderson92a20222011-07-21 18:54:16 +0000988 static ARMOperand *CreateShiftedImmediate(ARM_AM::ShiftOpc ShTy,
989 unsigned SrcReg,
990 unsigned ShiftImm,
991 SMLoc S, SMLoc E) {
992 ARMOperand *Op = new ARMOperand(ShiftedImmediate);
Jim Grosbachaf6981f2011-07-25 20:49:51 +0000993 Op->RegShiftedImm.ShiftTy = ShTy;
994 Op->RegShiftedImm.SrcReg = SrcReg;
995 Op->RegShiftedImm.ShiftImm = ShiftImm;
Owen Anderson92a20222011-07-21 18:54:16 +0000996 Op->StartLoc = S;
997 Op->EndLoc = E;
998 return Op;
999 }
1000
Jim Grosbach580f4a92011-07-25 22:20:28 +00001001 static ARMOperand *CreateShifterImm(bool isASR, unsigned Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001002 SMLoc S, SMLoc E) {
Jim Grosbach580f4a92011-07-25 22:20:28 +00001003 ARMOperand *Op = new ARMOperand(ShifterImmediate);
1004 Op->ShifterImm.isASR = isASR;
1005 Op->ShifterImm.Imm = Imm;
Owen Anderson00828302011-03-18 22:50:18 +00001006 Op->StartLoc = S;
1007 Op->EndLoc = E;
1008 return Op;
1009 }
1010
Bill Wendling7729e062010-11-09 22:44:22 +00001011 static ARMOperand *
Bill Wendling5fa22a12010-11-09 23:28:44 +00001012 CreateRegList(const SmallVectorImpl<std::pair<unsigned, SMLoc> > &Regs,
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001013 SMLoc StartLoc, SMLoc EndLoc) {
Bill Wendling0f630752010-11-17 04:32:08 +00001014 KindTy Kind = RegisterList;
1015
Evan Cheng275944a2011-07-25 21:32:49 +00001016 if (llvm::ARMMCRegisterClasses[ARM::DPRRegClassID].
1017 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001018 Kind = DPRRegisterList;
Evan Cheng275944a2011-07-25 21:32:49 +00001019 else if (llvm::ARMMCRegisterClasses[ARM::SPRRegClassID].
1020 contains(Regs.front().first))
Bill Wendling0f630752010-11-17 04:32:08 +00001021 Kind = SPRRegisterList;
1022
1023 ARMOperand *Op = new ARMOperand(Kind);
Bill Wendling5fa22a12010-11-09 23:28:44 +00001024 for (SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001025 I = Regs.begin(), E = Regs.end(); I != E; ++I)
Bill Wendling24d22d22010-11-18 21:50:54 +00001026 Op->Registers.push_back(I->first);
Bill Wendlingcb21d1c2010-11-19 00:38:19 +00001027 array_pod_sort(Op->Registers.begin(), Op->Registers.end());
Matt Beaumont-Gaycc8d10e2010-11-10 00:08:58 +00001028 Op->StartLoc = StartLoc;
1029 Op->EndLoc = EndLoc;
Bill Wendling8d5acb72010-11-06 19:56:04 +00001030 return Op;
1031 }
1032
Chris Lattner3a697562010-10-28 17:20:03 +00001033 static ARMOperand *CreateImm(const MCExpr *Val, SMLoc S, SMLoc E) {
1034 ARMOperand *Op = new ARMOperand(Immediate);
Sean Callanan76264762010-04-02 22:27:05 +00001035 Op->Imm.Val = Val;
Sean Callanan76264762010-04-02 22:27:05 +00001036 Op->StartLoc = S;
1037 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001038 return Op;
Kevin Enderbycfe07242009-10-13 22:19:02 +00001039 }
1040
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001041 static ARMOperand *CreateMem(ARMII::AddrMode AddrMode, unsigned BaseRegNum,
1042 bool OffsetIsReg, const MCExpr *Offset,
1043 int OffsetRegNum, bool OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00001044 enum ARM_AM::ShiftOpc ShiftType,
Chris Lattner3a697562010-10-28 17:20:03 +00001045 const MCExpr *ShiftAmount, bool Preindexed,
1046 bool Postindexed, bool Negative, bool Writeback,
1047 SMLoc S, SMLoc E) {
Daniel Dunbar023835d2011-01-18 05:34:05 +00001048 assert((OffsetRegNum == -1 || OffsetIsReg) &&
1049 "OffsetRegNum must imply OffsetIsReg!");
1050 assert((!OffsetRegShifted || OffsetIsReg) &&
1051 "OffsetRegShifted must imply OffsetIsReg!");
Daniel Dunbard3df5f32011-01-18 05:34:11 +00001052 assert((Offset || OffsetIsReg) &&
1053 "Offset must exists unless register offset is used!");
Daniel Dunbar023835d2011-01-18 05:34:05 +00001054 assert((!ShiftAmount || (OffsetIsReg && OffsetRegShifted)) &&
1055 "Cannot have shift amount without shifted register offset!");
1056 assert((!Offset || !OffsetIsReg) &&
1057 "Cannot have expression offset and register offset!");
1058
Chris Lattner3a697562010-10-28 17:20:03 +00001059 ARMOperand *Op = new ARMOperand(Memory);
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001060 Op->Mem.AddrMode = AddrMode;
Sean Callanan76264762010-04-02 22:27:05 +00001061 Op->Mem.BaseRegNum = BaseRegNum;
1062 Op->Mem.OffsetIsReg = OffsetIsReg;
Daniel Dunbar2637dc92011-01-18 05:55:15 +00001063 if (OffsetIsReg)
1064 Op->Mem.Offset.RegNum = OffsetRegNum;
1065 else
1066 Op->Mem.Offset.Value = Offset;
Sean Callanan76264762010-04-02 22:27:05 +00001067 Op->Mem.OffsetRegShifted = OffsetRegShifted;
1068 Op->Mem.ShiftType = ShiftType;
1069 Op->Mem.ShiftAmount = ShiftAmount;
1070 Op->Mem.Preindexed = Preindexed;
1071 Op->Mem.Postindexed = Postindexed;
1072 Op->Mem.Negative = Negative;
1073 Op->Mem.Writeback = Writeback;
Jim Grosbach16c74252010-10-29 14:46:02 +00001074
Sean Callanan76264762010-04-02 22:27:05 +00001075 Op->StartLoc = S;
1076 Op->EndLoc = E;
Chris Lattner3a697562010-10-28 17:20:03 +00001077 return Op;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001078 }
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001079
1080 static ARMOperand *CreateMemBarrierOpt(ARM_MB::MemBOpt Opt, SMLoc S) {
1081 ARMOperand *Op = new ARMOperand(MemBarrierOpt);
1082 Op->MBOpt.Val = Opt;
1083 Op->StartLoc = S;
1084 Op->EndLoc = S;
1085 return Op;
1086 }
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001087
1088 static ARMOperand *CreateProcIFlags(ARM_PROC::IFlags IFlags, SMLoc S) {
1089 ARMOperand *Op = new ARMOperand(ProcIFlags);
1090 Op->IFlags.Val = IFlags;
1091 Op->StartLoc = S;
1092 Op->EndLoc = S;
1093 return Op;
1094 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001095
1096 static ARMOperand *CreateMSRMask(unsigned MMask, SMLoc S) {
1097 ARMOperand *Op = new ARMOperand(MSRMask);
1098 Op->MMask.Val = MMask;
1099 Op->StartLoc = S;
1100 Op->EndLoc = S;
1101 return Op;
1102 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001103};
1104
1105} // end anonymous namespace.
1106
Jim Grosbachb7f689b2011-07-13 15:34:57 +00001107void ARMOperand::print(raw_ostream &OS) const {
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001108 switch (Kind) {
1109 case CondCode:
Daniel Dunbar6a5c22e2011-01-10 15:26:21 +00001110 OS << "<ARMCC::" << ARMCondCodeToString(getCondCode()) << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001111 break;
Jim Grosbachd67641b2010-12-06 18:21:12 +00001112 case CCOut:
1113 OS << "<ccout " << getReg() << ">";
1114 break;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001115 case CoprocNum:
1116 OS << "<coprocessor number: " << getCoproc() << ">";
1117 break;
1118 case CoprocReg:
1119 OS << "<coprocessor register: " << getCoproc() << ">";
1120 break;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001121 case MSRMask:
1122 OS << "<mask: " << getMSRMask() << ">";
1123 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001124 case Immediate:
1125 getImm()->print(OS);
1126 break;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001127 case MemBarrierOpt:
1128 OS << "<ARM_MB::" << MemBOptToString(getMemBarrierOpt()) << ">";
1129 break;
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001130 case Memory:
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001131 OS << "<memory "
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001132 << "am:" << ARMII::AddrModeToString(getMemAddrMode())
1133 << " base:" << getMemBaseRegNum();
Daniel Dunbar6ec56202011-01-18 05:55:21 +00001134 if (getMemOffsetIsReg()) {
1135 OS << " offset:<register " << getMemOffsetRegNum();
1136 if (getMemOffsetRegShifted()) {
1137 OS << " offset-shift-type:" << getMemShiftType();
1138 OS << " offset-shift-amount:" << *getMemShiftAmount();
1139 }
1140 } else {
1141 OS << " offset:" << *getMemOffset();
1142 }
1143 if (getMemOffsetIsReg())
1144 OS << " (offset-is-reg)";
1145 if (getMemPreindexed())
1146 OS << " (pre-indexed)";
1147 if (getMemPostindexed())
1148 OS << " (post-indexed)";
1149 if (getMemNegative())
1150 OS << " (negative)";
1151 if (getMemWriteback())
1152 OS << " (writeback)";
1153 OS << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001154 break;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001155 case ProcIFlags: {
1156 OS << "<ARM_PROC::";
1157 unsigned IFlags = getProcIFlags();
1158 for (int i=2; i >= 0; --i)
1159 if (IFlags & (1 << i))
1160 OS << ARM_PROC::IFlagsToString(1 << i);
1161 OS << ">";
1162 break;
1163 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001164 case Register:
Bill Wendling50d0f582010-11-18 23:43:05 +00001165 OS << "<register " << getReg() << ">";
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001166 break;
Jim Grosbach580f4a92011-07-25 22:20:28 +00001167 case ShifterImmediate:
1168 OS << "<shift " << (ShifterImm.isASR ? "asr" : "lsl")
1169 << " #" << ShifterImm.Imm << ">";
Jim Grosbache8606dc2011-07-13 17:50:29 +00001170 break;
1171 case ShiftedRegister:
Owen Anderson92a20222011-07-21 18:54:16 +00001172 OS << "<so_reg_reg "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001173 << RegShiftedReg.SrcReg
1174 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedReg.ShiftImm))
1175 << ", " << RegShiftedReg.ShiftReg << ", "
1176 << ARM_AM::getSORegOffset(RegShiftedReg.ShiftImm)
Jim Grosbache8606dc2011-07-13 17:50:29 +00001177 << ">";
Owen Anderson00828302011-03-18 22:50:18 +00001178 break;
Owen Anderson92a20222011-07-21 18:54:16 +00001179 case ShiftedImmediate:
1180 OS << "<so_reg_imm "
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001181 << RegShiftedImm.SrcReg
1182 << ARM_AM::getShiftOpcStr(ARM_AM::getSORegShOp(RegShiftedImm.ShiftImm))
1183 << ", " << ARM_AM::getSORegOffset(RegShiftedImm.ShiftImm)
Owen Anderson92a20222011-07-21 18:54:16 +00001184 << ">";
1185 break;
Bill Wendling0f630752010-11-17 04:32:08 +00001186 case RegisterList:
1187 case DPRRegisterList:
1188 case SPRRegisterList: {
Bill Wendling8d5acb72010-11-06 19:56:04 +00001189 OS << "<register_list ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001190
Bill Wendling5fa22a12010-11-09 23:28:44 +00001191 const SmallVectorImpl<unsigned> &RegList = getRegList();
1192 for (SmallVectorImpl<unsigned>::const_iterator
Bill Wendling7729e062010-11-09 22:44:22 +00001193 I = RegList.begin(), E = RegList.end(); I != E; ) {
1194 OS << *I;
1195 if (++I < E) OS << ", ";
Bill Wendling8d5acb72010-11-06 19:56:04 +00001196 }
1197
1198 OS << ">";
1199 break;
1200 }
Daniel Dunbarfa315de2010-08-11 06:37:12 +00001201 case Token:
1202 OS << "'" << getToken() << "'";
1203 break;
1204 }
1205}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00001206
1207/// @name Auto-generated Match Functions
1208/// {
1209
1210static unsigned MatchRegisterName(StringRef Name);
1211
1212/// }
1213
Bob Wilson69df7232011-02-03 21:46:10 +00001214bool ARMAsmParser::ParseRegister(unsigned &RegNo,
1215 SMLoc &StartLoc, SMLoc &EndLoc) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001216 RegNo = tryParseRegister();
Roman Divackybf755322011-01-27 17:14:22 +00001217
1218 return (RegNo == (unsigned)-1);
1219}
1220
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001221/// Try to parse a register name. The token must be an Identifier when called,
Chris Lattnere5658fa2010-10-30 04:09:10 +00001222/// and if it is a register name the token is eaten and the register number is
1223/// returned. Otherwise return -1.
1224///
Jim Grosbach1355cf12011-07-26 17:10:22 +00001225int ARMAsmParser::tryParseRegister() {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001226 const AsmToken &Tok = Parser.getTok();
1227 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
Jim Grosbachd4462a52010-11-01 16:44:21 +00001228
Chris Lattnere5658fa2010-10-30 04:09:10 +00001229 // FIXME: Validate register for the current architecture; we have to do
1230 // validation later, so maybe there is no need for this here.
Owen Anderson0c9f2502011-01-13 22:50:36 +00001231 std::string upperCase = Tok.getString().str();
1232 std::string lowerCase = LowercaseString(upperCase);
1233 unsigned RegNum = MatchRegisterName(lowerCase);
1234 if (!RegNum) {
1235 RegNum = StringSwitch<unsigned>(lowerCase)
1236 .Case("r13", ARM::SP)
1237 .Case("r14", ARM::LR)
1238 .Case("r15", ARM::PC)
1239 .Case("ip", ARM::R12)
1240 .Default(0);
1241 }
1242 if (!RegNum) return -1;
Bob Wilson69df7232011-02-03 21:46:10 +00001243
Chris Lattnere5658fa2010-10-30 04:09:10 +00001244 Parser.Lex(); // Eat identifier token.
1245 return RegNum;
1246}
Jim Grosbachd4462a52010-11-01 16:44:21 +00001247
Jim Grosbach19906722011-07-13 18:49:30 +00001248// Try to parse a shifter (e.g., "lsl <amt>"). On success, return 0.
1249// If a recoverable error occurs, return 1. If an irrecoverable error
1250// occurs, return -1. An irrecoverable error is one where tokens have been
1251// consumed in the process of trying to parse the shifter (i.e., when it is
1252// indeed a shifter operand, but malformed).
Jim Grosbach0d87ec22011-07-26 20:41:24 +00001253int ARMAsmParser::tryParseShiftRegister(
Owen Anderson00828302011-03-18 22:50:18 +00001254 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1255 SMLoc S = Parser.getTok().getLoc();
1256 const AsmToken &Tok = Parser.getTok();
1257 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1258
1259 std::string upperCase = Tok.getString().str();
1260 std::string lowerCase = LowercaseString(upperCase);
1261 ARM_AM::ShiftOpc ShiftTy = StringSwitch<ARM_AM::ShiftOpc>(lowerCase)
1262 .Case("lsl", ARM_AM::lsl)
1263 .Case("lsr", ARM_AM::lsr)
1264 .Case("asr", ARM_AM::asr)
1265 .Case("ror", ARM_AM::ror)
1266 .Case("rrx", ARM_AM::rrx)
1267 .Default(ARM_AM::no_shift);
1268
1269 if (ShiftTy == ARM_AM::no_shift)
Jim Grosbach19906722011-07-13 18:49:30 +00001270 return 1;
Owen Anderson00828302011-03-18 22:50:18 +00001271
Jim Grosbache8606dc2011-07-13 17:50:29 +00001272 Parser.Lex(); // Eat the operator.
Owen Anderson00828302011-03-18 22:50:18 +00001273
Jim Grosbache8606dc2011-07-13 17:50:29 +00001274 // The source register for the shift has already been added to the
1275 // operand list, so we need to pop it off and combine it into the shifted
1276 // register operand instead.
Benjamin Kramereac07962011-07-14 18:41:22 +00001277 OwningPtr<ARMOperand> PrevOp((ARMOperand*)Operands.pop_back_val());
Jim Grosbache8606dc2011-07-13 17:50:29 +00001278 if (!PrevOp->isReg())
1279 return Error(PrevOp->getStartLoc(), "shift must be of a register");
1280 int SrcReg = PrevOp->getReg();
1281 int64_t Imm = 0;
1282 int ShiftReg = 0;
1283 if (ShiftTy == ARM_AM::rrx) {
1284 // RRX Doesn't have an explicit shift amount. The encoder expects
1285 // the shift register to be the same as the source register. Seems odd,
1286 // but OK.
1287 ShiftReg = SrcReg;
1288 } else {
1289 // Figure out if this is shifted by a constant or a register (for non-RRX).
1290 if (Parser.getTok().is(AsmToken::Hash)) {
1291 Parser.Lex(); // Eat hash.
1292 SMLoc ImmLoc = Parser.getTok().getLoc();
1293 const MCExpr *ShiftExpr = 0;
Jim Grosbach19906722011-07-13 18:49:30 +00001294 if (getParser().ParseExpression(ShiftExpr)) {
1295 Error(ImmLoc, "invalid immediate shift value");
1296 return -1;
1297 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001298 // The expression must be evaluatable as an immediate.
1299 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftExpr);
Jim Grosbach19906722011-07-13 18:49:30 +00001300 if (!CE) {
1301 Error(ImmLoc, "invalid immediate shift value");
1302 return -1;
1303 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001304 // Range check the immediate.
1305 // lsl, ror: 0 <= imm <= 31
1306 // lsr, asr: 0 <= imm <= 32
1307 Imm = CE->getValue();
1308 if (Imm < 0 ||
1309 ((ShiftTy == ARM_AM::lsl || ShiftTy == ARM_AM::ror) && Imm > 31) ||
1310 ((ShiftTy == ARM_AM::lsr || ShiftTy == ARM_AM::asr) && Imm > 32)) {
Jim Grosbach19906722011-07-13 18:49:30 +00001311 Error(ImmLoc, "immediate shift value out of range");
1312 return -1;
Jim Grosbache8606dc2011-07-13 17:50:29 +00001313 }
1314 } else if (Parser.getTok().is(AsmToken::Identifier)) {
Jim Grosbach1355cf12011-07-26 17:10:22 +00001315 ShiftReg = tryParseRegister();
Jim Grosbache8606dc2011-07-13 17:50:29 +00001316 SMLoc L = Parser.getTok().getLoc();
Jim Grosbach19906722011-07-13 18:49:30 +00001317 if (ShiftReg == -1) {
1318 Error (L, "expected immediate or register in shift operand");
1319 return -1;
1320 }
1321 } else {
1322 Error (Parser.getTok().getLoc(),
Jim Grosbache8606dc2011-07-13 17:50:29 +00001323 "expected immediate or register in shift operand");
Jim Grosbach19906722011-07-13 18:49:30 +00001324 return -1;
1325 }
Jim Grosbache8606dc2011-07-13 17:50:29 +00001326 }
1327
Owen Anderson92a20222011-07-21 18:54:16 +00001328 if (ShiftReg && ShiftTy != ARM_AM::rrx)
1329 Operands.push_back(ARMOperand::CreateShiftedRegister(ShiftTy, SrcReg,
Jim Grosbachaf6981f2011-07-25 20:49:51 +00001330 ShiftReg, Imm,
Owen Anderson00828302011-03-18 22:50:18 +00001331 S, Parser.getTok().getLoc()));
Owen Anderson92a20222011-07-21 18:54:16 +00001332 else
1333 Operands.push_back(ARMOperand::CreateShiftedImmediate(ShiftTy, SrcReg, Imm,
1334 S, Parser.getTok().getLoc()));
Owen Anderson00828302011-03-18 22:50:18 +00001335
Jim Grosbach19906722011-07-13 18:49:30 +00001336 return 0;
Owen Anderson00828302011-03-18 22:50:18 +00001337}
1338
1339
Bill Wendling50d0f582010-11-18 23:43:05 +00001340/// Try to parse a register name. The token must be an Identifier when called.
1341/// If it's a register, an AsmOperand is created. Another AsmOperand is created
1342/// if there is a "writeback". 'true' if it's not a register.
Chris Lattner3a697562010-10-28 17:20:03 +00001343///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001344/// TODO this is likely to change to allow different register types and or to
1345/// parse for a specific register type.
Bill Wendling50d0f582010-11-18 23:43:05 +00001346bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001347tryParseRegisterWithWriteBack(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00001348 SMLoc S = Parser.getTok().getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00001349 int RegNo = tryParseRegister();
Bill Wendlinge7176102010-11-06 22:36:58 +00001350 if (RegNo == -1)
Bill Wendling50d0f582010-11-18 23:43:05 +00001351 return true;
Jim Grosbachd4462a52010-11-01 16:44:21 +00001352
Bill Wendling50d0f582010-11-18 23:43:05 +00001353 Operands.push_back(ARMOperand::CreateReg(RegNo, S, Parser.getTok().getLoc()));
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001354
Chris Lattnere5658fa2010-10-30 04:09:10 +00001355 const AsmToken &ExclaimTok = Parser.getTok();
1356 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bill Wendling50d0f582010-11-18 23:43:05 +00001357 Operands.push_back(ARMOperand::CreateToken(ExclaimTok.getString(),
1358 ExclaimTok.getLoc()));
Chris Lattnere5658fa2010-10-30 04:09:10 +00001359 Parser.Lex(); // Eat exclaim token
Kevin Enderby99e6d4e2009-10-07 18:01:35 +00001360 }
1361
Bill Wendling50d0f582010-11-18 23:43:05 +00001362 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001363}
1364
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001365/// MatchCoprocessorOperandName - Try to parse an coprocessor related
1366/// instruction with a symbolic operand name. Example: "p1", "p7", "c3",
1367/// "c5", ...
1368static int MatchCoprocessorOperandName(StringRef Name, char CoprocOp) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001369 // Use the same layout as the tablegen'erated register name matcher. Ugly,
1370 // but efficient.
1371 switch (Name.size()) {
1372 default: break;
1373 case 2:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001374 if (Name[0] != CoprocOp)
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001375 return -1;
1376 switch (Name[1]) {
1377 default: return -1;
1378 case '0': return 0;
1379 case '1': return 1;
1380 case '2': return 2;
1381 case '3': return 3;
1382 case '4': return 4;
1383 case '5': return 5;
1384 case '6': return 6;
1385 case '7': return 7;
1386 case '8': return 8;
1387 case '9': return 9;
1388 }
1389 break;
1390 case 3:
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001391 if (Name[0] != CoprocOp || Name[1] != '1')
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001392 return -1;
1393 switch (Name[2]) {
1394 default: return -1;
1395 case '0': return 10;
1396 case '1': return 11;
1397 case '2': return 12;
1398 case '3': return 13;
1399 case '4': return 14;
1400 case '5': return 15;
1401 }
1402 break;
1403 }
1404
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001405 return -1;
1406}
1407
Jim Grosbach43904292011-07-25 20:14:50 +00001408/// parseCoprocNumOperand - Try to parse an coprocessor number operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001409/// token must be an Identifier when called, and if it is a coprocessor
1410/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001411ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001412parseCoprocNumOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001413 SMLoc S = Parser.getTok().getLoc();
1414 const AsmToken &Tok = Parser.getTok();
1415 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1416
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001417 int Num = MatchCoprocessorOperandName(Tok.getString(), 'p');
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001418 if (Num == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001419 return MatchOperand_NoMatch;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001420
1421 Parser.Lex(); // Eat identifier token.
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001422 Operands.push_back(ARMOperand::CreateCoprocNum(Num, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001423 return MatchOperand_Success;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001424}
1425
Jim Grosbach43904292011-07-25 20:14:50 +00001426/// parseCoprocRegOperand - Try to parse an coprocessor register operand. The
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001427/// token must be an Identifier when called, and if it is a coprocessor
1428/// number, the token is eaten and the operand is added to the operand list.
Jim Grosbachf922c472011-02-12 01:34:40 +00001429ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001430parseCoprocRegOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001431 SMLoc S = Parser.getTok().getLoc();
1432 const AsmToken &Tok = Parser.getTok();
1433 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1434
1435 int Reg = MatchCoprocessorOperandName(Tok.getString(), 'c');
1436 if (Reg == -1)
Jim Grosbachf922c472011-02-12 01:34:40 +00001437 return MatchOperand_NoMatch;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00001438
1439 Parser.Lex(); // Eat identifier token.
1440 Operands.push_back(ARMOperand::CreateCoprocReg(Reg, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001441 return MatchOperand_Success;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00001442}
1443
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001444/// Parse a register list, return it if successful else return null. The first
1445/// token must be a '{' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001446bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001447parseRegisterList(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Sean Callanan18b83232010-01-19 21:44:56 +00001448 assert(Parser.getTok().is(AsmToken::LCurly) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001449 "Token is not a Left Curly Brace");
Bill Wendlinge7176102010-11-06 22:36:58 +00001450 SMLoc S = Parser.getTok().getLoc();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001451
Bill Wendling7729e062010-11-09 22:44:22 +00001452 // Read the rest of the registers in the list.
1453 unsigned PrevRegNum = 0;
Bill Wendling5fa22a12010-11-09 23:28:44 +00001454 SmallVector<std::pair<unsigned, SMLoc>, 32> Registers;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001455
Bill Wendling7729e062010-11-09 22:44:22 +00001456 do {
Bill Wendlinge7176102010-11-06 22:36:58 +00001457 bool IsRange = Parser.getTok().is(AsmToken::Minus);
Bill Wendling7729e062010-11-09 22:44:22 +00001458 Parser.Lex(); // Eat non-identifier token.
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001459
Sean Callanan18b83232010-01-19 21:44:56 +00001460 const AsmToken &RegTok = Parser.getTok();
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001461 SMLoc RegLoc = RegTok.getLoc();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001462 if (RegTok.isNot(AsmToken::Identifier)) {
1463 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001464 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001465 }
Bill Wendlinge7176102010-11-06 22:36:58 +00001466
Jim Grosbach1355cf12011-07-26 17:10:22 +00001467 int RegNum = tryParseRegister();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001468 if (RegNum == -1) {
1469 Error(RegLoc, "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001470 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001471 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001472
Bill Wendlinge7176102010-11-06 22:36:58 +00001473 if (IsRange) {
1474 int Reg = PrevRegNum;
1475 do {
1476 ++Reg;
1477 Registers.push_back(std::make_pair(Reg, RegLoc));
1478 } while (Reg != RegNum);
1479 } else {
1480 Registers.push_back(std::make_pair(RegNum, RegLoc));
1481 }
1482
1483 PrevRegNum = RegNum;
Bill Wendling7729e062010-11-09 22:44:22 +00001484 } while (Parser.getTok().is(AsmToken::Comma) ||
1485 Parser.getTok().is(AsmToken::Minus));
Bill Wendlinge7176102010-11-06 22:36:58 +00001486
1487 // Process the right curly brace of the list.
Sean Callanan18b83232010-01-19 21:44:56 +00001488 const AsmToken &RCurlyTok = Parser.getTok();
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001489 if (RCurlyTok.isNot(AsmToken::RCurly)) {
1490 Error(RCurlyTok.getLoc(), "'}' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001491 return true;
Chris Lattnerc0ddfaa2010-10-28 17:23:41 +00001492 }
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001493
Bill Wendlinge7176102010-11-06 22:36:58 +00001494 SMLoc E = RCurlyTok.getLoc();
1495 Parser.Lex(); // Eat right curly brace token.
Jim Grosbach03f44a02010-11-29 23:18:01 +00001496
Bill Wendlinge7176102010-11-06 22:36:58 +00001497 // Verify the register list.
Bill Wendling5fa22a12010-11-09 23:28:44 +00001498 SmallVectorImpl<std::pair<unsigned, SMLoc> >::const_iterator
Bill Wendlinge7176102010-11-06 22:36:58 +00001499 RI = Registers.begin(), RE = Registers.end();
1500
Bill Wendling7caebff2011-01-12 21:20:59 +00001501 unsigned HighRegNum = getARMRegisterNumbering(RI->first);
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001502 bool EmittedWarning = false;
1503
Bill Wendling7caebff2011-01-12 21:20:59 +00001504 DenseMap<unsigned, bool> RegMap;
1505 RegMap[HighRegNum] = true;
1506
Bill Wendlinge7176102010-11-06 22:36:58 +00001507 for (++RI; RI != RE; ++RI) {
Bill Wendling7729e062010-11-09 22:44:22 +00001508 const std::pair<unsigned, SMLoc> &RegInfo = *RI;
Bill Wendling7caebff2011-01-12 21:20:59 +00001509 unsigned Reg = getARMRegisterNumbering(RegInfo.first);
Bill Wendlinge7176102010-11-06 22:36:58 +00001510
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001511 if (RegMap[Reg]) {
Bill Wendlinge7176102010-11-06 22:36:58 +00001512 Error(RegInfo.second, "register duplicated in register list");
Bill Wendling50d0f582010-11-18 23:43:05 +00001513 return true;
Bill Wendlinge7176102010-11-06 22:36:58 +00001514 }
1515
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001516 if (!EmittedWarning && Reg < HighRegNum)
Bill Wendlinge7176102010-11-06 22:36:58 +00001517 Warning(RegInfo.second,
1518 "register not in ascending order in register list");
1519
Bill Wendling8e8b18b2010-11-09 23:45:59 +00001520 RegMap[Reg] = true;
1521 HighRegNum = std::max(Reg, HighRegNum);
Bill Wendlinge7176102010-11-06 22:36:58 +00001522 }
1523
Bill Wendling50d0f582010-11-18 23:43:05 +00001524 Operands.push_back(ARMOperand::CreateRegList(Registers, S, E));
1525 return false;
Kevin Enderbyd7894f12009-10-09 21:12:28 +00001526}
1527
Jim Grosbach43904292011-07-25 20:14:50 +00001528/// parseMemBarrierOptOperand - Try to parse DSB/DMB data barrier options.
Jim Grosbachf922c472011-02-12 01:34:40 +00001529ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001530parseMemBarrierOptOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001531 SMLoc S = Parser.getTok().getLoc();
1532 const AsmToken &Tok = Parser.getTok();
1533 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1534 StringRef OptStr = Tok.getString();
1535
1536 unsigned Opt = StringSwitch<unsigned>(OptStr.slice(0, OptStr.size()))
1537 .Case("sy", ARM_MB::SY)
1538 .Case("st", ARM_MB::ST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001539 .Case("sh", ARM_MB::ISH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001540 .Case("ish", ARM_MB::ISH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001541 .Case("shst", ARM_MB::ISHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001542 .Case("ishst", ARM_MB::ISHST)
1543 .Case("nsh", ARM_MB::NSH)
Jim Grosbach032434d2011-07-13 23:40:38 +00001544 .Case("un", ARM_MB::NSH)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001545 .Case("nshst", ARM_MB::NSHST)
Jim Grosbach032434d2011-07-13 23:40:38 +00001546 .Case("unst", ARM_MB::NSHST)
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001547 .Case("osh", ARM_MB::OSH)
1548 .Case("oshst", ARM_MB::OSHST)
1549 .Default(~0U);
1550
1551 if (Opt == ~0U)
Jim Grosbachf922c472011-02-12 01:34:40 +00001552 return MatchOperand_NoMatch;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001553
1554 Parser.Lex(); // Eat identifier token.
1555 Operands.push_back(ARMOperand::CreateMemBarrierOpt((ARM_MB::MemBOpt)Opt, S));
Jim Grosbachf922c472011-02-12 01:34:40 +00001556 return MatchOperand_Success;
Bruno Cardoso Lopes706d9462011-02-07 22:09:15 +00001557}
1558
Jim Grosbach43904292011-07-25 20:14:50 +00001559/// parseProcIFlagsOperand - Try to parse iflags from CPS instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001560ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001561parseProcIFlagsOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00001562 SMLoc S = Parser.getTok().getLoc();
1563 const AsmToken &Tok = Parser.getTok();
1564 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1565 StringRef IFlagsStr = Tok.getString();
1566
1567 unsigned IFlags = 0;
1568 for (int i = 0, e = IFlagsStr.size(); i != e; ++i) {
1569 unsigned Flag = StringSwitch<unsigned>(IFlagsStr.substr(i, 1))
1570 .Case("a", ARM_PROC::A)
1571 .Case("i", ARM_PROC::I)
1572 .Case("f", ARM_PROC::F)
1573 .Default(~0U);
1574
1575 // If some specific iflag is already set, it means that some letter is
1576 // present more than once, this is not acceptable.
1577 if (Flag == ~0U || (IFlags & Flag))
1578 return MatchOperand_NoMatch;
1579
1580 IFlags |= Flag;
1581 }
1582
1583 Parser.Lex(); // Eat identifier token.
1584 Operands.push_back(ARMOperand::CreateProcIFlags((ARM_PROC::IFlags)IFlags, S));
1585 return MatchOperand_Success;
1586}
1587
Jim Grosbach43904292011-07-25 20:14:50 +00001588/// parseMSRMaskOperand - Try to parse mask flags from MSR instruction.
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001589ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001590parseMSRMaskOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001591 SMLoc S = Parser.getTok().getLoc();
1592 const AsmToken &Tok = Parser.getTok();
1593 assert(Tok.is(AsmToken::Identifier) && "Token is not an Identifier");
1594 StringRef Mask = Tok.getString();
1595
1596 // Split spec_reg from flag, example: CPSR_sxf => "CPSR" and "sxf"
1597 size_t Start = 0, Next = Mask.find('_');
1598 StringRef Flags = "";
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001599 std::string SpecReg = LowercaseString(Mask.slice(Start, Next));
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001600 if (Next != StringRef::npos)
1601 Flags = Mask.slice(Next+1, Mask.size());
1602
1603 // FlagsVal contains the complete mask:
1604 // 3-0: Mask
1605 // 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1606 unsigned FlagsVal = 0;
1607
1608 if (SpecReg == "apsr") {
1609 FlagsVal = StringSwitch<unsigned>(Flags)
Jim Grosbachb29b4dd2011-07-19 22:45:10 +00001610 .Case("nzcvq", 0x8) // same as CPSR_f
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001611 .Case("g", 0x4) // same as CPSR_s
1612 .Case("nzcvqg", 0xc) // same as CPSR_fs
1613 .Default(~0U);
1614
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001615 if (FlagsVal == ~0U) {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001616 if (!Flags.empty())
1617 return MatchOperand_NoMatch;
1618 else
1619 FlagsVal = 0; // No flag
Joerg Sonnenberger4b19c982011-02-19 00:43:45 +00001620 }
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001621 } else if (SpecReg == "cpsr" || SpecReg == "spsr") {
Bruno Cardoso Lopes56926a32011-05-25 00:35:03 +00001622 if (Flags == "all") // cpsr_all is an alias for cpsr_fc
1623 Flags = "fc";
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00001624 for (int i = 0, e = Flags.size(); i != e; ++i) {
1625 unsigned Flag = StringSwitch<unsigned>(Flags.substr(i, 1))
1626 .Case("c", 1)
1627 .Case("x", 2)
1628 .Case("s", 4)
1629 .Case("f", 8)
1630 .Default(~0U);
1631
1632 // If some specific flag is already set, it means that some letter is
1633 // present more than once, this is not acceptable.
1634 if (FlagsVal == ~0U || (FlagsVal & Flag))
1635 return MatchOperand_NoMatch;
1636 FlagsVal |= Flag;
1637 }
1638 } else // No match for special register.
1639 return MatchOperand_NoMatch;
1640
1641 // Special register without flags are equivalent to "fc" flags.
1642 if (!FlagsVal)
1643 FlagsVal = 0x9;
1644
1645 // Bit 4: Special Reg (cpsr, apsr => 0; spsr => 1)
1646 if (SpecReg == "spsr")
1647 FlagsVal |= 16;
1648
1649 Parser.Lex(); // Eat identifier token.
1650 Operands.push_back(ARMOperand::CreateMSRMask(FlagsVal, S));
1651 return MatchOperand_Success;
1652}
1653
Jim Grosbach43904292011-07-25 20:14:50 +00001654/// parseMemMode2Operand - Try to parse memory addressing mode 2 operand.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001655ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001656parseMemMode2Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Matt Beaumont-Gaye3662cc2011-04-01 00:06:01 +00001657 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001658
Jim Grosbach1355cf12011-07-26 17:10:22 +00001659 if (parseMemory(Operands, ARMII::AddrMode2))
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001660 return MatchOperand_NoMatch;
1661
1662 return MatchOperand_Success;
1663}
1664
Jim Grosbach43904292011-07-25 20:14:50 +00001665/// parseMemMode3Operand - Try to parse memory addressing mode 3 operand.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001666ARMAsmParser::OperandMatchResultTy ARMAsmParser::
Jim Grosbach43904292011-07-25 20:14:50 +00001667parseMemMode3Operand(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001668 assert(Parser.getTok().is(AsmToken::LBrac) && "Token is not a \"[\"");
1669
Jim Grosbach1355cf12011-07-26 17:10:22 +00001670 if (parseMemory(Operands, ARMII::AddrMode3))
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001671 return MatchOperand_NoMatch;
1672
1673 return MatchOperand_Success;
1674}
1675
Jim Grosbachf6c05252011-07-21 17:23:04 +00001676ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1677parsePKHImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands, StringRef Op,
1678 int Low, int High) {
1679 const AsmToken &Tok = Parser.getTok();
1680 if (Tok.isNot(AsmToken::Identifier)) {
1681 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1682 return MatchOperand_ParseFail;
1683 }
1684 StringRef ShiftName = Tok.getString();
1685 std::string LowerOp = LowercaseString(Op);
1686 std::string UpperOp = UppercaseString(Op);
1687 if (ShiftName != LowerOp && ShiftName != UpperOp) {
1688 Error(Parser.getTok().getLoc(), Op + " operand expected.");
1689 return MatchOperand_ParseFail;
1690 }
1691 Parser.Lex(); // Eat shift type token.
1692
1693 // There must be a '#' and a shift amount.
1694 if (Parser.getTok().isNot(AsmToken::Hash)) {
1695 Error(Parser.getTok().getLoc(), "'#' expected");
1696 return MatchOperand_ParseFail;
1697 }
1698 Parser.Lex(); // Eat hash token.
1699
1700 const MCExpr *ShiftAmount;
1701 SMLoc Loc = Parser.getTok().getLoc();
1702 if (getParser().ParseExpression(ShiftAmount)) {
1703 Error(Loc, "illegal expression");
1704 return MatchOperand_ParseFail;
1705 }
1706 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1707 if (!CE) {
1708 Error(Loc, "constant expression expected");
1709 return MatchOperand_ParseFail;
1710 }
1711 int Val = CE->getValue();
1712 if (Val < Low || Val > High) {
1713 Error(Loc, "immediate value out of range");
1714 return MatchOperand_ParseFail;
1715 }
1716
1717 Operands.push_back(ARMOperand::CreateImm(CE, Loc, Parser.getTok().getLoc()));
1718
1719 return MatchOperand_Success;
1720}
1721
Jim Grosbachc27d4f92011-07-22 17:44:50 +00001722ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1723parseSetEndImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1724 const AsmToken &Tok = Parser.getTok();
1725 SMLoc S = Tok.getLoc();
1726 if (Tok.isNot(AsmToken::Identifier)) {
1727 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1728 return MatchOperand_ParseFail;
1729 }
1730 int Val = StringSwitch<int>(Tok.getString())
1731 .Case("be", 1)
1732 .Case("le", 0)
1733 .Default(-1);
1734 Parser.Lex(); // Eat the token.
1735
1736 if (Val == -1) {
1737 Error(Tok.getLoc(), "'be' or 'le' operand expected");
1738 return MatchOperand_ParseFail;
1739 }
1740 Operands.push_back(ARMOperand::CreateImm(MCConstantExpr::Create(Val,
1741 getContext()),
1742 S, Parser.getTok().getLoc()));
1743 return MatchOperand_Success;
1744}
1745
Jim Grosbach580f4a92011-07-25 22:20:28 +00001746/// parseShifterImm - Parse the shifter immediate operand for SSAT/USAT
1747/// instructions. Legal values are:
1748/// lsl #n 'n' in [0,31]
1749/// asr #n 'n' in [1,32]
1750/// n == 32 encoded as n == 0.
1751ARMAsmParser::OperandMatchResultTy ARMAsmParser::
1752parseShifterImm(SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1753 const AsmToken &Tok = Parser.getTok();
1754 SMLoc S = Tok.getLoc();
1755 if (Tok.isNot(AsmToken::Identifier)) {
1756 Error(S, "shift operator 'asr' or 'lsl' expected");
1757 return MatchOperand_ParseFail;
1758 }
1759 StringRef ShiftName = Tok.getString();
1760 bool isASR;
1761 if (ShiftName == "lsl" || ShiftName == "LSL")
1762 isASR = false;
1763 else if (ShiftName == "asr" || ShiftName == "ASR")
1764 isASR = true;
1765 else {
1766 Error(S, "shift operator 'asr' or 'lsl' expected");
1767 return MatchOperand_ParseFail;
1768 }
1769 Parser.Lex(); // Eat the operator.
1770
1771 // A '#' and a shift amount.
1772 if (Parser.getTok().isNot(AsmToken::Hash)) {
1773 Error(Parser.getTok().getLoc(), "'#' expected");
1774 return MatchOperand_ParseFail;
1775 }
1776 Parser.Lex(); // Eat hash token.
1777
1778 const MCExpr *ShiftAmount;
1779 SMLoc E = Parser.getTok().getLoc();
1780 if (getParser().ParseExpression(ShiftAmount)) {
1781 Error(E, "malformed shift expression");
1782 return MatchOperand_ParseFail;
1783 }
1784 const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(ShiftAmount);
1785 if (!CE) {
1786 Error(E, "shift amount must be an immediate");
1787 return MatchOperand_ParseFail;
1788 }
1789
1790 int64_t Val = CE->getValue();
1791 if (isASR) {
1792 // Shift amount must be in [1,32]
1793 if (Val < 1 || Val > 32) {
1794 Error(E, "'asr' shift amount must be in range [1,32]");
1795 return MatchOperand_ParseFail;
1796 }
1797 // asr #32 encoded as asr #0.
1798 if (Val == 32) Val = 0;
1799 } else {
1800 // Shift amount must be in [1,32]
1801 if (Val < 0 || Val > 31) {
1802 Error(E, "'lsr' shift amount must be in range [0,31]");
1803 return MatchOperand_ParseFail;
1804 }
1805 }
1806
1807 E = Parser.getTok().getLoc();
1808 Operands.push_back(ARMOperand::CreateShifterImm(isASR, Val, S, E));
1809
1810 return MatchOperand_Success;
1811}
1812
Jim Grosbach1355cf12011-07-26 17:10:22 +00001813/// cvtLdWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001814/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1815/// when they refer multiple MIOperands inside a single one.
1816bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001817cvtLdWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001818 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1819 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1820
1821 // Create a writeback register dummy placeholder.
1822 Inst.addOperand(MCOperand::CreateImm(0));
1823
1824 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1825 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1826 return true;
1827}
1828
Jim Grosbach1355cf12011-07-26 17:10:22 +00001829/// cvtStWriteBackRegAddrMode2 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001830/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1831/// when they refer multiple MIOperands inside a single one.
1832bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001833cvtStWriteBackRegAddrMode2(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001834 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1835 // Create a writeback register dummy placeholder.
1836 Inst.addOperand(MCOperand::CreateImm(0));
1837 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1838 ((ARMOperand*)Operands[3])->addMemMode2Operands(Inst, 3);
1839 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1840 return true;
1841}
1842
Jim Grosbach1355cf12011-07-26 17:10:22 +00001843/// cvtLdWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001844/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1845/// when they refer multiple MIOperands inside a single one.
1846bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001847cvtLdWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001848 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1849 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1850
1851 // Create a writeback register dummy placeholder.
1852 Inst.addOperand(MCOperand::CreateImm(0));
1853
1854 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1855 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1856 return true;
1857}
1858
Jim Grosbach1355cf12011-07-26 17:10:22 +00001859/// cvtStWriteBackRegAddrMode3 - Convert parsed operands to MCInst.
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001860/// Needed here because the Asm Gen Matcher can't handle properly tied operands
1861/// when they refer multiple MIOperands inside a single one.
1862bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001863cvtStWriteBackRegAddrMode3(MCInst &Inst, unsigned Opcode,
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001864 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
1865 // Create a writeback register dummy placeholder.
1866 Inst.addOperand(MCOperand::CreateImm(0));
1867 ((ARMOperand*)Operands[2])->addRegOperands(Inst, 1);
1868 ((ARMOperand*)Operands[3])->addMemMode3Operands(Inst, 3);
1869 ((ARMOperand*)Operands[1])->addCondCodeOperands(Inst, 2);
1870 return true;
1871}
1872
Bill Wendlinge7176102010-11-06 22:36:58 +00001873/// Parse an ARM memory expression, return false if successful else return true
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001874/// or an error. The first token must be a '[' when called.
Bill Wendling50d0f582010-11-18 23:43:05 +00001875///
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001876/// TODO Only preindexing and postindexing addressing are started, unindexed
1877/// with option, etc are still to do.
Bill Wendling50d0f582010-11-18 23:43:05 +00001878bool ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00001879parseMemory(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001880 ARMII::AddrMode AddrMode = ARMII::AddrModeNone) {
Sean Callanan76264762010-04-02 22:27:05 +00001881 SMLoc S, E;
Sean Callanan18b83232010-01-19 21:44:56 +00001882 assert(Parser.getTok().is(AsmToken::LBrac) &&
Bill Wendlinga60f1572010-11-06 10:48:18 +00001883 "Token is not a Left Bracket");
Sean Callanan76264762010-04-02 22:27:05 +00001884 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001885 Parser.Lex(); // Eat left bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001886
Sean Callanan18b83232010-01-19 21:44:56 +00001887 const AsmToken &BaseRegTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001888 if (BaseRegTok.isNot(AsmToken::Identifier)) {
1889 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001890 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001891 }
Jim Grosbach1355cf12011-07-26 17:10:22 +00001892 int BaseRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00001893 if (BaseRegNum == -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00001894 Error(BaseRegTok.getLoc(), "register expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001895 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001896 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001897
Daniel Dunbar05710932011-01-18 05:34:17 +00001898 // The next token must either be a comma or a closing bracket.
1899 const AsmToken &Tok = Parser.getTok();
1900 if (!Tok.is(AsmToken::Comma) && !Tok.is(AsmToken::RBrac))
1901 return true;
1902
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001903 bool Preindexed = false;
1904 bool Postindexed = false;
1905 bool OffsetIsReg = false;
1906 bool Negative = false;
1907 bool Writeback = false;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001908 ARMOperand *WBOp = 0;
1909 int OffsetRegNum = -1;
1910 bool OffsetRegShifted = false;
Owen Anderson00828302011-03-18 22:50:18 +00001911 enum ARM_AM::ShiftOpc ShiftType = ARM_AM::lsl;
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001912 const MCExpr *ShiftAmount = 0;
1913 const MCExpr *Offset = 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001914
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001915 // First look for preindexed address forms, that is after the "[Rn" we now
1916 // have to see if the next token is a comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001917 if (Tok.is(AsmToken::Comma)) {
1918 Preindexed = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001919 Parser.Lex(); // Eat comma token.
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001920
Jim Grosbach1355cf12011-07-26 17:10:22 +00001921 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType, ShiftAmount,
Chris Lattner550276e2010-10-28 20:52:15 +00001922 Offset, OffsetIsReg, OffsetRegNum, E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001923 return true;
Sean Callanan18b83232010-01-19 21:44:56 +00001924 const AsmToken &RBracTok = Parser.getTok();
Chris Lattner550276e2010-10-28 20:52:15 +00001925 if (RBracTok.isNot(AsmToken::RBrac)) {
1926 Error(RBracTok.getLoc(), "']' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001927 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001928 }
Sean Callanan76264762010-04-02 22:27:05 +00001929 E = RBracTok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001930 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001931
Sean Callanan18b83232010-01-19 21:44:56 +00001932 const AsmToken &ExclaimTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001933 if (ExclaimTok.is(AsmToken::Exclaim)) {
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001934 // None of addrmode3 instruction uses "!"
1935 if (AddrMode == ARMII::AddrMode3)
1936 return true;
1937
Bill Wendling50d0f582010-11-18 23:43:05 +00001938 WBOp = ARMOperand::CreateToken(ExclaimTok.getString(),
1939 ExclaimTok.getLoc());
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001940 Writeback = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00001941 Parser.Lex(); // Eat exclaim token
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001942 } else { // In addressing mode 2, pre-indexed mode always end with "!"
1943 if (AddrMode == ARMII::AddrMode2)
1944 Preindexed = false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001945 }
Daniel Dunbar05710932011-01-18 05:34:17 +00001946 } else {
1947 // The "[Rn" we have so far was not followed by a comma.
1948
Jim Grosbach80eb2332010-10-29 17:41:25 +00001949 // If there's anything other than the right brace, this is a post indexing
1950 // addressing form.
Sean Callanan76264762010-04-02 22:27:05 +00001951 E = Tok.getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00001952 Parser.Lex(); // Eat right bracket token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001953
Sean Callanan18b83232010-01-19 21:44:56 +00001954 const AsmToken &NextTok = Parser.getTok();
Jim Grosbach03f44a02010-11-29 23:18:01 +00001955
Kevin Enderbye2a98dd2009-10-15 21:42:45 +00001956 if (NextTok.isNot(AsmToken::EndOfStatement)) {
Jim Grosbach80eb2332010-10-29 17:41:25 +00001957 Postindexed = true;
1958 Writeback = true;
Bill Wendling50d0f582010-11-18 23:43:05 +00001959
Chris Lattner550276e2010-10-28 20:52:15 +00001960 if (NextTok.isNot(AsmToken::Comma)) {
1961 Error(NextTok.getLoc(), "',' expected");
Bill Wendling50d0f582010-11-18 23:43:05 +00001962 return true;
Chris Lattner550276e2010-10-28 20:52:15 +00001963 }
Bill Wendling50d0f582010-11-18 23:43:05 +00001964
Sean Callananb9a25b72010-01-19 20:27:46 +00001965 Parser.Lex(); // Eat comma token.
Bill Wendling50d0f582010-11-18 23:43:05 +00001966
Jim Grosbach1355cf12011-07-26 17:10:22 +00001967 if (parseMemoryOffsetReg(Negative, OffsetRegShifted, ShiftType,
Jim Grosbach16c74252010-10-29 14:46:02 +00001968 ShiftAmount, Offset, OffsetIsReg, OffsetRegNum,
Chris Lattner550276e2010-10-28 20:52:15 +00001969 E))
Bill Wendling50d0f582010-11-18 23:43:05 +00001970 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001971 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001972 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001973
1974 // Force Offset to exist if used.
1975 if (!OffsetIsReg) {
1976 if (!Offset)
1977 Offset = MCConstantExpr::Create(0, getContext());
Bruno Cardoso Lopesac79e4c2011-04-04 17:18:19 +00001978 } else {
1979 if (AddrMode == ARMII::AddrMode3 && OffsetRegShifted) {
1980 Error(E, "shift amount not supported");
1981 return true;
1982 }
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001983 }
1984
Bruno Cardoso Lopesae085542011-03-31 23:26:08 +00001985 Operands.push_back(ARMOperand::CreateMem(AddrMode, BaseRegNum, OffsetIsReg,
1986 Offset, OffsetRegNum, OffsetRegShifted,
1987 ShiftType, ShiftAmount, Preindexed,
1988 Postindexed, Negative, Writeback, S, E));
Daniel Dunbar05d8b712011-01-18 05:34:24 +00001989 if (WBOp)
1990 Operands.push_back(WBOp);
1991
1992 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00001993}
1994
Kevin Enderby9c41fa82009-10-30 22:55:57 +00001995/// Parse the offset of a memory operand after we have seen "[Rn," or "[Rn],"
1996/// we will parse the following (were +/- means that a plus or minus is
1997/// optional):
1998/// +/-Rm
1999/// +/-Rm, shift
2000/// #offset
2001/// we return false on success or an error otherwise.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002002bool ARMAsmParser::parseMemoryOffsetReg(bool &Negative,
Sean Callanan76264762010-04-02 22:27:05 +00002003 bool &OffsetRegShifted,
Owen Anderson00828302011-03-18 22:50:18 +00002004 enum ARM_AM::ShiftOpc &ShiftType,
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002005 const MCExpr *&ShiftAmount,
2006 const MCExpr *&Offset,
2007 bool &OffsetIsReg,
Sean Callanan76264762010-04-02 22:27:05 +00002008 int &OffsetRegNum,
2009 SMLoc &E) {
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002010 Negative = false;
2011 OffsetRegShifted = false;
2012 OffsetIsReg = false;
2013 OffsetRegNum = -1;
Sean Callanan18b83232010-01-19 21:44:56 +00002014 const AsmToken &NextTok = Parser.getTok();
Sean Callanan76264762010-04-02 22:27:05 +00002015 E = NextTok.getLoc();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002016 if (NextTok.is(AsmToken::Plus))
Sean Callananb9a25b72010-01-19 20:27:46 +00002017 Parser.Lex(); // Eat plus token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002018 else if (NextTok.is(AsmToken::Minus)) {
2019 Negative = true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002020 Parser.Lex(); // Eat minus token
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002021 }
2022 // See if there is a register following the "[Rn," or "[Rn]," we have so far.
Sean Callanan18b83232010-01-19 21:44:56 +00002023 const AsmToken &OffsetRegTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002024 if (OffsetRegTok.is(AsmToken::Identifier)) {
Chris Lattnere5658fa2010-10-30 04:09:10 +00002025 SMLoc CurLoc = OffsetRegTok.getLoc();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002026 OffsetRegNum = tryParseRegister();
Chris Lattnere5658fa2010-10-30 04:09:10 +00002027 if (OffsetRegNum != -1) {
Chris Lattner550276e2010-10-28 20:52:15 +00002028 OffsetIsReg = true;
Chris Lattnere5658fa2010-10-30 04:09:10 +00002029 E = CurLoc;
Sean Callanan76264762010-04-02 22:27:05 +00002030 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002031 }
Jim Grosbachd4462a52010-11-01 16:44:21 +00002032
Bill Wendling12f40e92010-11-06 10:51:53 +00002033 // If we parsed a register as the offset then there can be a shift after that.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002034 if (OffsetRegNum != -1) {
2035 // Look for a comma then a shift
Sean Callanan18b83232010-01-19 21:44:56 +00002036 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002037 if (Tok.is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002038 Parser.Lex(); // Eat comma token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002039
Sean Callanan18b83232010-01-19 21:44:56 +00002040 const AsmToken &Tok = Parser.getTok();
Jim Grosbach1355cf12011-07-26 17:10:22 +00002041 if (parseShift(ShiftType, ShiftAmount, E))
Duncan Sands34727662010-07-12 08:16:59 +00002042 return Error(Tok.getLoc(), "shift expected");
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002043 OffsetRegShifted = true;
2044 }
2045 }
2046 else { // the "[Rn," or "[Rn,]" we have so far was not followed by "Rm"
2047 // Look for #offset following the "[Rn," or "[Rn],"
Sean Callanan18b83232010-01-19 21:44:56 +00002048 const AsmToken &HashTok = Parser.getTok();
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002049 if (HashTok.isNot(AsmToken::Hash))
2050 return Error(HashTok.getLoc(), "'#' expected");
Jim Grosbach16c74252010-10-29 14:46:02 +00002051
Sean Callananb9a25b72010-01-19 20:27:46 +00002052 Parser.Lex(); // Eat hash token.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002053
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002054 if (getParser().ParseExpression(Offset))
2055 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002056 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002057 }
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002058 return false;
2059}
2060
Jim Grosbach1355cf12011-07-26 17:10:22 +00002061/// parseShift as one of these two:
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002062/// ( lsl | lsr | asr | ror ) , # shift_amount
2063/// rrx
2064/// and returns true if it parses a shift otherwise it returns false.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002065bool ARMAsmParser::parseShift(ARM_AM::ShiftOpc &St,
Owen Anderson00828302011-03-18 22:50:18 +00002066 const MCExpr *&ShiftAmount, SMLoc &E) {
Sean Callanan18b83232010-01-19 21:44:56 +00002067 const AsmToken &Tok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002068 if (Tok.isNot(AsmToken::Identifier))
2069 return true;
Benjamin Kramer38e59892010-07-14 22:38:02 +00002070 StringRef ShiftName = Tok.getString();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002071 if (ShiftName == "lsl" || ShiftName == "LSL")
Owen Anderson00828302011-03-18 22:50:18 +00002072 St = ARM_AM::lsl;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002073 else if (ShiftName == "lsr" || ShiftName == "LSR")
Owen Anderson00828302011-03-18 22:50:18 +00002074 St = ARM_AM::lsr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002075 else if (ShiftName == "asr" || ShiftName == "ASR")
Owen Anderson00828302011-03-18 22:50:18 +00002076 St = ARM_AM::asr;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002077 else if (ShiftName == "ror" || ShiftName == "ROR")
Owen Anderson00828302011-03-18 22:50:18 +00002078 St = ARM_AM::ror;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002079 else if (ShiftName == "rrx" || ShiftName == "RRX")
Owen Anderson00828302011-03-18 22:50:18 +00002080 St = ARM_AM::rrx;
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002081 else
2082 return true;
Sean Callananb9a25b72010-01-19 20:27:46 +00002083 Parser.Lex(); // Eat shift type token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002084
2085 // Rrx stands alone.
Owen Anderson00828302011-03-18 22:50:18 +00002086 if (St == ARM_AM::rrx)
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002087 return false;
2088
2089 // Otherwise, there must be a '#' and a shift amount.
Sean Callanan18b83232010-01-19 21:44:56 +00002090 const AsmToken &HashTok = Parser.getTok();
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002091 if (HashTok.isNot(AsmToken::Hash))
2092 return Error(HashTok.getLoc(), "'#' expected");
Sean Callananb9a25b72010-01-19 20:27:46 +00002093 Parser.Lex(); // Eat hash token.
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002094
2095 if (getParser().ParseExpression(ShiftAmount))
2096 return true;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002097
2098 return false;
2099}
2100
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002101/// Parse a arm instruction operand. For now this parses the operand regardless
2102/// of the mnemonic.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002103bool ARMAsmParser::parseOperand(SmallVectorImpl<MCParsedAsmOperand*> &Operands,
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002104 StringRef Mnemonic) {
Sean Callanan76264762010-04-02 22:27:05 +00002105 SMLoc S, E;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002106
2107 // Check if the current operand has a custom associated parser, if so, try to
2108 // custom parse the operand, or fallback to the general approach.
Jim Grosbachf922c472011-02-12 01:34:40 +00002109 OperandMatchResultTy ResTy = MatchOperandParserImpl(Operands, Mnemonic);
2110 if (ResTy == MatchOperand_Success)
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002111 return false;
Jim Grosbachf922c472011-02-12 01:34:40 +00002112 // If there wasn't a custom match, try the generic matcher below. Otherwise,
2113 // there was a match, but an error occurred, in which case, just return that
2114 // the operand parsing failed.
2115 if (ResTy == MatchOperand_ParseFail)
2116 return true;
Bruno Cardoso Lopesfafde7f2011-02-07 21:41:25 +00002117
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002118 switch (getLexer().getKind()) {
Bill Wendling146018f2010-11-06 21:42:12 +00002119 default:
2120 Error(Parser.getTok().getLoc(), "unexpected token in operand");
Bill Wendling50d0f582010-11-18 23:43:05 +00002121 return true;
Jim Grosbach19906722011-07-13 18:49:30 +00002122 case AsmToken::Identifier: {
Jim Grosbach1355cf12011-07-26 17:10:22 +00002123 if (!tryParseRegisterWithWriteBack(Operands))
Bill Wendling50d0f582010-11-18 23:43:05 +00002124 return false;
Jim Grosbach0d87ec22011-07-26 20:41:24 +00002125 int Res = tryParseShiftRegister(Operands);
Jim Grosbach19906722011-07-13 18:49:30 +00002126 if (Res == 0) // success
Owen Anderson00828302011-03-18 22:50:18 +00002127 return false;
Jim Grosbach19906722011-07-13 18:49:30 +00002128 else if (Res == -1) // irrecoverable error
2129 return true;
Owen Andersone4e5e2a2011-01-13 21:46:02 +00002130
2131 // Fall though for the Identifier case that is not a register or a
2132 // special name.
Jim Grosbach19906722011-07-13 18:49:30 +00002133 }
Kevin Enderby67b212e2011-01-13 20:32:36 +00002134 case AsmToken::Integer: // things like 1f and 2b as a branch targets
2135 case AsmToken::Dot: { // . as a branch target
Kevin Enderby515d5092009-10-15 20:48:48 +00002136 // This was not a register so parse other operands that start with an
2137 // identifier (like labels) as expressions and create them as immediates.
2138 const MCExpr *IdVal;
Sean Callanan76264762010-04-02 22:27:05 +00002139 S = Parser.getTok().getLoc();
Kevin Enderby515d5092009-10-15 20:48:48 +00002140 if (getParser().ParseExpression(IdVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002141 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002142 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002143 Operands.push_back(ARMOperand::CreateImm(IdVal, S, E));
2144 return false;
2145 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002146 case AsmToken::LBrac:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002147 return parseMemory(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002148 case AsmToken::LCurly:
Jim Grosbach1355cf12011-07-26 17:10:22 +00002149 return parseRegisterList(Operands);
Kevin Enderbyd7894f12009-10-09 21:12:28 +00002150 case AsmToken::Hash:
Kevin Enderby079469f2009-10-13 23:33:38 +00002151 // #42 -> immediate.
2152 // TODO: ":lower16:" and ":upper16:" modifiers after # before immediate
Sean Callanan76264762010-04-02 22:27:05 +00002153 S = Parser.getTok().getLoc();
Sean Callananb9a25b72010-01-19 20:27:46 +00002154 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002155 const MCExpr *ImmVal;
2156 if (getParser().ParseExpression(ImmVal))
Bill Wendling50d0f582010-11-18 23:43:05 +00002157 return true;
Sean Callanan76264762010-04-02 22:27:05 +00002158 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Bill Wendling50d0f582010-11-18 23:43:05 +00002159 Operands.push_back(ARMOperand::CreateImm(ImmVal, S, E));
2160 return false;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002161 case AsmToken::Colon: {
2162 // ":lower16:" and ":upper16:" expression prefixes
Evan Cheng75972122011-01-13 07:58:56 +00002163 // FIXME: Check it's an expression prefix,
2164 // e.g. (FOO - :lower16:BAR) isn't legal.
2165 ARMMCExpr::VariantKind RefKind;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002166 if (parsePrefix(RefKind))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002167 return true;
2168
Evan Cheng75972122011-01-13 07:58:56 +00002169 const MCExpr *SubExprVal;
2170 if (getParser().ParseExpression(SubExprVal))
Jason W Kim9081b4b2011-01-11 23:53:41 +00002171 return true;
2172
Evan Cheng75972122011-01-13 07:58:56 +00002173 const MCExpr *ExprVal = ARMMCExpr::Create(RefKind, SubExprVal,
2174 getContext());
Jason W Kim9081b4b2011-01-11 23:53:41 +00002175 E = SMLoc::getFromPointer(Parser.getTok().getLoc().getPointer() - 1);
Evan Cheng75972122011-01-13 07:58:56 +00002176 Operands.push_back(ARMOperand::CreateImm(ExprVal, S, E));
Jason W Kim9081b4b2011-01-11 23:53:41 +00002177 return false;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002178 }
Jason W Kim9081b4b2011-01-11 23:53:41 +00002179 }
2180}
2181
Jim Grosbach1355cf12011-07-26 17:10:22 +00002182// parsePrefix - Parse ARM 16-bit relocations expression prefix, i.e.
Evan Cheng75972122011-01-13 07:58:56 +00002183// :lower16: and :upper16:.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002184bool ARMAsmParser::parsePrefix(ARMMCExpr::VariantKind &RefKind) {
Evan Cheng75972122011-01-13 07:58:56 +00002185 RefKind = ARMMCExpr::VK_ARM_None;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002186
2187 // :lower16: and :upper16: modifiers
Jason W Kim8a8696d2011-01-13 00:27:00 +00002188 assert(getLexer().is(AsmToken::Colon) && "expected a :");
Jason W Kim9081b4b2011-01-11 23:53:41 +00002189 Parser.Lex(); // Eat ':'
2190
2191 if (getLexer().isNot(AsmToken::Identifier)) {
2192 Error(Parser.getTok().getLoc(), "expected prefix identifier in operand");
2193 return true;
2194 }
2195
2196 StringRef IDVal = Parser.getTok().getIdentifier();
2197 if (IDVal == "lower16") {
Evan Cheng75972122011-01-13 07:58:56 +00002198 RefKind = ARMMCExpr::VK_ARM_LO16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002199 } else if (IDVal == "upper16") {
Evan Cheng75972122011-01-13 07:58:56 +00002200 RefKind = ARMMCExpr::VK_ARM_HI16;
Jason W Kim9081b4b2011-01-11 23:53:41 +00002201 } else {
2202 Error(Parser.getTok().getLoc(), "unexpected prefix in operand");
2203 return true;
2204 }
2205 Parser.Lex();
2206
2207 if (getLexer().isNot(AsmToken::Colon)) {
2208 Error(Parser.getTok().getLoc(), "unexpected token after prefix");
2209 return true;
2210 }
2211 Parser.Lex(); // Eat the last ':'
2212 return false;
2213}
2214
2215const MCExpr *
Jim Grosbach1355cf12011-07-26 17:10:22 +00002216ARMAsmParser::applyPrefixToExpr(const MCExpr *E,
Jason W Kim9081b4b2011-01-11 23:53:41 +00002217 MCSymbolRefExpr::VariantKind Variant) {
2218 // Recurse over the given expression, rebuilding it to apply the given variant
2219 // to the leftmost symbol.
2220 if (Variant == MCSymbolRefExpr::VK_None)
2221 return E;
2222
2223 switch (E->getKind()) {
2224 case MCExpr::Target:
2225 llvm_unreachable("Can't handle target expr yet");
2226 case MCExpr::Constant:
2227 llvm_unreachable("Can't handle lower16/upper16 of constant yet");
2228
2229 case MCExpr::SymbolRef: {
2230 const MCSymbolRefExpr *SRE = cast<MCSymbolRefExpr>(E);
2231
2232 if (SRE->getKind() != MCSymbolRefExpr::VK_None)
2233 return 0;
2234
2235 return MCSymbolRefExpr::Create(&SRE->getSymbol(), Variant, getContext());
2236 }
2237
2238 case MCExpr::Unary:
2239 llvm_unreachable("Can't handle unary expressions yet");
2240
2241 case MCExpr::Binary: {
2242 const MCBinaryExpr *BE = cast<MCBinaryExpr>(E);
Jim Grosbach1355cf12011-07-26 17:10:22 +00002243 const MCExpr *LHS = applyPrefixToExpr(BE->getLHS(), Variant);
Jason W Kim9081b4b2011-01-11 23:53:41 +00002244 const MCExpr *RHS = BE->getRHS();
2245 if (!LHS)
2246 return 0;
2247
2248 return MCBinaryExpr::Create(BE->getOpcode(), LHS, RHS, getContext());
2249 }
2250 }
2251
2252 assert(0 && "Invalid expression kind!");
2253 return 0;
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002254}
2255
Daniel Dunbar352e1482011-01-11 15:59:50 +00002256/// \brief Given a mnemonic, split out possible predication code and carry
2257/// setting letters to form a canonical mnemonic and flags.
2258//
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002259// FIXME: Would be nice to autogen this.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002260StringRef ARMAsmParser::splitMnemonic(StringRef Mnemonic,
Jim Grosbach5f160572011-07-19 20:10:31 +00002261 unsigned &PredicationCode,
2262 bool &CarrySetting,
2263 unsigned &ProcessorIMod) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002264 PredicationCode = ARMCC::AL;
2265 CarrySetting = false;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002266 ProcessorIMod = 0;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002267
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002268 // Ignore some mnemonics we know aren't predicated forms.
Daniel Dunbar352e1482011-01-11 15:59:50 +00002269 //
2270 // FIXME: Would be nice to autogen this.
Jim Grosbach5f160572011-07-19 20:10:31 +00002271 if ((Mnemonic == "movs" && isThumb()) ||
2272 Mnemonic == "teq" || Mnemonic == "vceq" || Mnemonic == "svc" ||
2273 Mnemonic == "mls" || Mnemonic == "smmls" || Mnemonic == "vcls" ||
2274 Mnemonic == "vmls" || Mnemonic == "vnmls" || Mnemonic == "vacge" ||
2275 Mnemonic == "vcge" || Mnemonic == "vclt" || Mnemonic == "vacgt" ||
2276 Mnemonic == "vcgt" || Mnemonic == "vcle" || Mnemonic == "smlal" ||
2277 Mnemonic == "umaal" || Mnemonic == "umlal" || Mnemonic == "vabal" ||
2278 Mnemonic == "vmlal" || Mnemonic == "vpadal" || Mnemonic == "vqdmlal")
Daniel Dunbar352e1482011-01-11 15:59:50 +00002279 return Mnemonic;
Daniel Dunbar5747b132010-08-11 06:37:16 +00002280
Jim Grosbach3f00e312011-07-11 17:09:57 +00002281 // First, split out any predication code. Ignore mnemonics we know aren't
2282 // predicated but do have a carry-set and so weren't caught above.
Jim Grosbachab40f4b2011-07-20 18:20:31 +00002283 if (Mnemonic != "adcs" && Mnemonic != "bics" && Mnemonic != "movs" &&
Jim Grosbachbf2845c2011-07-22 22:06:05 +00002284 Mnemonic != "muls" && Mnemonic != "smlals" && Mnemonic != "smulls") {
Jim Grosbach3f00e312011-07-11 17:09:57 +00002285 unsigned CC = StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2))
2286 .Case("eq", ARMCC::EQ)
2287 .Case("ne", ARMCC::NE)
2288 .Case("hs", ARMCC::HS)
2289 .Case("cs", ARMCC::HS)
2290 .Case("lo", ARMCC::LO)
2291 .Case("cc", ARMCC::LO)
2292 .Case("mi", ARMCC::MI)
2293 .Case("pl", ARMCC::PL)
2294 .Case("vs", ARMCC::VS)
2295 .Case("vc", ARMCC::VC)
2296 .Case("hi", ARMCC::HI)
2297 .Case("ls", ARMCC::LS)
2298 .Case("ge", ARMCC::GE)
2299 .Case("lt", ARMCC::LT)
2300 .Case("gt", ARMCC::GT)
2301 .Case("le", ARMCC::LE)
2302 .Case("al", ARMCC::AL)
2303 .Default(~0U);
2304 if (CC != ~0U) {
2305 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 2);
2306 PredicationCode = CC;
2307 }
Bill Wendling52925b62010-10-29 23:50:21 +00002308 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002309
Daniel Dunbar352e1482011-01-11 15:59:50 +00002310 // Next, determine if we have a carry setting bit. We explicitly ignore all
2311 // the instructions we know end in 's'.
2312 if (Mnemonic.endswith("s") &&
2313 !(Mnemonic == "asrs" || Mnemonic == "cps" || Mnemonic == "mls" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002314 Mnemonic == "mrs" || Mnemonic == "smmls" || Mnemonic == "vabs" ||
2315 Mnemonic == "vcls" || Mnemonic == "vmls" || Mnemonic == "vmrs" ||
2316 Mnemonic == "vnmls" || Mnemonic == "vqabs" || Mnemonic == "vrecps" ||
2317 Mnemonic == "vrsqrts" || (Mnemonic == "movs" && isThumb()))) {
Daniel Dunbar352e1482011-01-11 15:59:50 +00002318 Mnemonic = Mnemonic.slice(0, Mnemonic.size() - 1);
2319 CarrySetting = true;
2320 }
2321
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002322 // The "cps" instruction can have a interrupt mode operand which is glued into
2323 // the mnemonic. Check if this is the case, split it and parse the imod op
2324 if (Mnemonic.startswith("cps")) {
2325 // Split out any imod code.
2326 unsigned IMod =
2327 StringSwitch<unsigned>(Mnemonic.substr(Mnemonic.size()-2, 2))
2328 .Case("ie", ARM_PROC::IE)
2329 .Case("id", ARM_PROC::ID)
2330 .Default(~0U);
2331 if (IMod != ~0U) {
2332 Mnemonic = Mnemonic.slice(0, Mnemonic.size()-2);
2333 ProcessorIMod = IMod;
2334 }
2335 }
2336
Daniel Dunbar352e1482011-01-11 15:59:50 +00002337 return Mnemonic;
2338}
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002339
2340/// \brief Given a canonical mnemonic, determine if the instruction ever allows
2341/// inclusion of carry set or predication code operands.
2342//
2343// FIXME: It would be nice to autogen this.
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002344void ARMAsmParser::
Jim Grosbach1355cf12011-07-26 17:10:22 +00002345getMnemonicAcceptInfo(StringRef Mnemonic, bool &CanAcceptCarrySet,
Bruno Cardoso Lopesfdcee772011-01-18 20:55:11 +00002346 bool &CanAcceptPredicationCode) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002347 if (Mnemonic == "and" || Mnemonic == "lsl" || Mnemonic == "lsr" ||
2348 Mnemonic == "rrx" || Mnemonic == "ror" || Mnemonic == "sub" ||
2349 Mnemonic == "smull" || Mnemonic == "add" || Mnemonic == "adc" ||
2350 Mnemonic == "mul" || Mnemonic == "bic" || Mnemonic == "asr" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002351 Mnemonic == "umlal" || Mnemonic == "orr" || Mnemonic == "mvn" ||
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002352 Mnemonic == "rsb" || Mnemonic == "rsc" || Mnemonic == "orn" ||
2353 Mnemonic == "sbc" || Mnemonic == "mla" || Mnemonic == "umull" ||
Bruno Cardoso Lopesbe64b392011-05-27 23:46:09 +00002354 Mnemonic == "eor" || Mnemonic == "smlal" ||
Evan Chengebdeeab2011-07-08 01:53:10 +00002355 (Mnemonic == "mov" && !isThumbOne())) {
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002356 CanAcceptCarrySet = true;
2357 } else {
2358 CanAcceptCarrySet = false;
2359 }
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002360
Daniel Dunbareb9f3f92011-01-11 19:06:29 +00002361 if (Mnemonic == "cbnz" || Mnemonic == "setend" || Mnemonic == "dmb" ||
2362 Mnemonic == "cps" || Mnemonic == "mcr2" || Mnemonic == "it" ||
2363 Mnemonic == "mcrr2" || Mnemonic == "cbz" || Mnemonic == "cdp2" ||
2364 Mnemonic == "trap" || Mnemonic == "mrc2" || Mnemonic == "mrrc2" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002365 Mnemonic == "dsb" || Mnemonic == "isb" || Mnemonic == "clrex" ||
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002366 Mnemonic == "setend" ||
Jim Grosbach5f160572011-07-19 20:10:31 +00002367 Mnemonic.startswith("cps") || (Mnemonic == "movs" && isThumb())) {
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002368 CanAcceptPredicationCode = false;
2369 } else {
2370 CanAcceptPredicationCode = true;
2371 }
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002372
Evan Chengebdeeab2011-07-08 01:53:10 +00002373 if (isThumb())
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002374 if (Mnemonic == "bkpt" || Mnemonic == "mcr" || Mnemonic == "mcrr" ||
Jim Grosbach63b46fa2011-06-30 22:10:46 +00002375 Mnemonic == "mrc" || Mnemonic == "mrrc" || Mnemonic == "cdp")
Bruno Cardoso Lopesfa5bd272011-01-20 16:35:57 +00002376 CanAcceptPredicationCode = false;
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002377}
2378
2379/// Parse an arm instruction mnemonic followed by its operands.
2380bool ARMAsmParser::ParseInstruction(StringRef Name, SMLoc NameLoc,
2381 SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2382 // Create the leading tokens for the mnemonic, split by '.' characters.
2383 size_t Start = 0, Next = Name.find('.');
Jim Grosbachffa32252011-07-19 19:13:28 +00002384 StringRef Mnemonic = Name.slice(Start, Next);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002385
Daniel Dunbar352e1482011-01-11 15:59:50 +00002386 // Split out the predication code and carry setting flag from the mnemonic.
2387 unsigned PredicationCode;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002388 unsigned ProcessorIMod;
Daniel Dunbar352e1482011-01-11 15:59:50 +00002389 bool CarrySetting;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002390 Mnemonic = splitMnemonic(Mnemonic, PredicationCode, CarrySetting,
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002391 ProcessorIMod);
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002392
Jim Grosbachffa32252011-07-19 19:13:28 +00002393 Operands.push_back(ARMOperand::CreateToken(Mnemonic, NameLoc));
2394
2395 // FIXME: This is all a pretty gross hack. We should automatically handle
2396 // optional operands like this via tblgen.
Bill Wendling9717fa92010-11-21 10:56:05 +00002397
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002398 // Next, add the CCOut and ConditionCode operands, if needed.
2399 //
2400 // For mnemonics which can ever incorporate a carry setting bit or predication
2401 // code, our matching model involves us always generating CCOut and
2402 // ConditionCode operands to match the mnemonic "as written" and then we let
2403 // the matcher deal with finding the right instruction or generating an
2404 // appropriate error.
2405 bool CanAcceptCarrySet, CanAcceptPredicationCode;
Jim Grosbach1355cf12011-07-26 17:10:22 +00002406 getMnemonicAcceptInfo(Mnemonic, CanAcceptCarrySet, CanAcceptPredicationCode);
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002407
Jim Grosbach33c16a22011-07-14 22:04:21 +00002408 // If we had a carry-set on an instruction that can't do that, issue an
2409 // error.
2410 if (!CanAcceptCarrySet && CarrySetting) {
2411 Parser.EatToEndOfStatement();
Jim Grosbachffa32252011-07-19 19:13:28 +00002412 return Error(NameLoc, "instruction '" + Mnemonic +
Jim Grosbach33c16a22011-07-14 22:04:21 +00002413 "' can not set flags, but 's' suffix specified");
2414 }
Jim Grosbachc27d4f92011-07-22 17:44:50 +00002415 // If we had a predication code on an instruction that can't do that, issue an
2416 // error.
2417 if (!CanAcceptPredicationCode && PredicationCode != ARMCC::AL) {
2418 Parser.EatToEndOfStatement();
2419 return Error(NameLoc, "instruction '" + Mnemonic +
2420 "' is not predicable, but condition code specified");
2421 }
Jim Grosbach33c16a22011-07-14 22:04:21 +00002422
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002423 // Add the carry setting operand, if necessary.
2424 //
2425 // FIXME: It would be awesome if we could somehow invent a location such that
2426 // match errors on this operand would print a nice diagnostic about how the
2427 // 's' character in the mnemonic resulted in a CCOut operand.
Jim Grosbach33c16a22011-07-14 22:04:21 +00002428 if (CanAcceptCarrySet)
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002429 Operands.push_back(ARMOperand::CreateCCOut(CarrySetting ? ARM::CPSR : 0,
2430 NameLoc));
Daniel Dunbar3771dd02011-01-11 15:59:53 +00002431
2432 // Add the predication code operand, if necessary.
2433 if (CanAcceptPredicationCode) {
2434 Operands.push_back(ARMOperand::CreateCondCode(
2435 ARMCC::CondCodes(PredicationCode), NameLoc));
Daniel Dunbarbadbd2f2011-01-10 12:24:52 +00002436 }
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002437
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002438 // Add the processor imod operand, if necessary.
2439 if (ProcessorIMod) {
2440 Operands.push_back(ARMOperand::CreateImm(
2441 MCConstantExpr::Create(ProcessorIMod, getContext()),
2442 NameLoc, NameLoc));
2443 } else {
2444 // This mnemonic can't ever accept a imod, but the user wrote
2445 // one (or misspelled another mnemonic).
2446
2447 // FIXME: Issue a nice error.
2448 }
2449
Daniel Dunbar345a9a62010-08-11 06:37:20 +00002450 // Add the remaining tokens in the mnemonic.
Daniel Dunbar5747b132010-08-11 06:37:16 +00002451 while (Next != StringRef::npos) {
2452 Start = Next;
2453 Next = Name.find('.', Start + 1);
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002454 StringRef ExtraToken = Name.slice(Start, Next);
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002455
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00002456 Operands.push_back(ARMOperand::CreateToken(ExtraToken, NameLoc));
Daniel Dunbar5747b132010-08-11 06:37:16 +00002457 }
2458
2459 // Read the remaining operands.
2460 if (getLexer().isNot(AsmToken::EndOfStatement)) {
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002461 // Read the first operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002462 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002463 Parser.EatToEndOfStatement();
2464 return true;
2465 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002466
2467 while (getLexer().is(AsmToken::Comma)) {
Sean Callananb9a25b72010-01-19 20:27:46 +00002468 Parser.Lex(); // Eat the comma.
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002469
2470 // Parse and remember the operand.
Jim Grosbach1355cf12011-07-26 17:10:22 +00002471 if (parseOperand(Operands, Mnemonic)) {
Chris Lattnercbf8a982010-09-11 16:18:25 +00002472 Parser.EatToEndOfStatement();
2473 return true;
2474 }
Kevin Enderbya7ba3a82009-10-06 22:26:42 +00002475 }
2476 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002477
Chris Lattnercbf8a982010-09-11 16:18:25 +00002478 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2479 Parser.EatToEndOfStatement();
Chris Lattner34e53142010-09-08 05:10:46 +00002480 return TokError("unexpected token in argument list");
Chris Lattnercbf8a982010-09-11 16:18:25 +00002481 }
Bill Wendling146018f2010-11-06 21:42:12 +00002482
Chris Lattner34e53142010-09-08 05:10:46 +00002483 Parser.Lex(); // Consume the EndOfStatement
Jim Grosbachffa32252011-07-19 19:13:28 +00002484
2485
2486 // The 'mov' mnemonic is special. One variant has a cc_out operand, while
2487 // another does not. Specifically, the MOVW instruction does not. So we
2488 // special case it here and remove the defaulted (non-setting) cc_out
2489 // operand if that's the instruction we're trying to match.
2490 //
2491 // We do this post-processing of the explicit operands rather than just
2492 // conditionally adding the cc_out in the first place because we need
2493 // to check the type of the parsed immediate operand.
2494 if (Mnemonic == "mov" && Operands.size() > 4 &&
2495 !static_cast<ARMOperand*>(Operands[4])->isARMSOImm() &&
Jim Grosbach731f2092011-07-19 19:45:44 +00002496 static_cast<ARMOperand*>(Operands[4])->isImm0_65535Expr() &&
2497 static_cast<ARMOperand*>(Operands[1])->getReg() == 0) {
Jim Grosbachffa32252011-07-19 19:13:28 +00002498 ARMOperand *Op = static_cast<ARMOperand*>(Operands[1]);
2499 Operands.erase(Operands.begin() + 1);
2500 delete Op;
2501 }
2502
Chris Lattner98986712010-01-14 22:21:20 +00002503 return false;
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002504}
2505
Jim Grosbach189610f2011-07-26 18:25:39 +00002506// Validate context-sensitive operand constraints.
2507// FIXME: We would really like to be able to tablegen'erate this.
2508bool ARMAsmParser::
2509validateInstruction(MCInst &Inst,
2510 const SmallVectorImpl<MCParsedAsmOperand*> &Operands) {
2511 switch (Inst.getOpcode()) {
2512 case ARM::LDREXD: {
2513 // Rt2 must be Rt + 1.
2514 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(0).getReg());
2515 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2516 if (Rt2 != Rt + 1)
2517 return Error(Operands[3]->getStartLoc(),
2518 "destination operands must be sequential");
2519 return false;
2520 }
2521 case ARM::STREXD: {
2522 // Rt2 must be Rt + 1.
2523 unsigned Rt = getARMRegisterNumbering(Inst.getOperand(1).getReg());
2524 unsigned Rt2 = getARMRegisterNumbering(Inst.getOperand(2).getReg());
2525 if (Rt2 != Rt + 1)
2526 return Error(Operands[4]->getStartLoc(),
2527 "source operands must be sequential");
2528 return false;
2529 }
2530 }
2531
2532 return false;
2533}
2534
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002535bool ARMAsmParser::
2536MatchAndEmitInstruction(SMLoc IDLoc,
2537 SmallVectorImpl<MCParsedAsmOperand*> &Operands,
2538 MCStreamer &Out) {
2539 MCInst Inst;
2540 unsigned ErrorInfo;
Jim Grosbach5a187002011-07-19 18:32:48 +00002541 MatchResultTy MatchResult;
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002542 MatchResult = MatchInstructionImpl(Operands, Inst, ErrorInfo);
Kevin Enderby193c3ac2010-12-09 19:19:43 +00002543 switch (MatchResult) {
Chris Lattnere73d4f82010-10-28 21:41:58 +00002544 case Match_Success:
Jim Grosbach189610f2011-07-26 18:25:39 +00002545 // Context sensitive operand constraints aren't handled by the matcher,
2546 // so check them here.
2547 if (validateInstruction(Inst, Operands))
2548 return true;
2549
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002550 Out.EmitInstruction(Inst);
2551 return false;
Chris Lattnere73d4f82010-10-28 21:41:58 +00002552 case Match_MissingFeature:
2553 Error(IDLoc, "instruction requires a CPU feature not currently enabled");
2554 return true;
2555 case Match_InvalidOperand: {
2556 SMLoc ErrorLoc = IDLoc;
2557 if (ErrorInfo != ~0U) {
2558 if (ErrorInfo >= Operands.size())
2559 return Error(IDLoc, "too few operands for instruction");
Jim Grosbach16c74252010-10-29 14:46:02 +00002560
Chris Lattnere73d4f82010-10-28 21:41:58 +00002561 ErrorLoc = ((ARMOperand*)Operands[ErrorInfo])->getStartLoc();
2562 if (ErrorLoc == SMLoc()) ErrorLoc = IDLoc;
2563 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002564
Chris Lattnere73d4f82010-10-28 21:41:58 +00002565 return Error(ErrorLoc, "invalid operand for instruction");
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002566 }
Chris Lattnere73d4f82010-10-28 21:41:58 +00002567 case Match_MnemonicFail:
2568 return Error(IDLoc, "unrecognized instruction mnemonic");
Daniel Dunbarb4129152011-02-04 17:12:23 +00002569 case Match_ConversionFail:
2570 return Error(IDLoc, "unable to convert operands to instruction");
Chris Lattnere73d4f82010-10-28 21:41:58 +00002571 }
Jim Grosbach16c74252010-10-29 14:46:02 +00002572
Eric Christopherc223e2b2010-10-29 09:26:59 +00002573 llvm_unreachable("Implement any new match types added!");
Bill Wendling146018f2010-11-06 21:42:12 +00002574 return true;
Chris Lattnerfa42fad2010-10-28 21:28:01 +00002575}
2576
Jim Grosbach1355cf12011-07-26 17:10:22 +00002577/// parseDirective parses the arm specific directives
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002578bool ARMAsmParser::ParseDirective(AsmToken DirectiveID) {
2579 StringRef IDVal = DirectiveID.getIdentifier();
2580 if (IDVal == ".word")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002581 return parseDirectiveWord(4, DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002582 else if (IDVal == ".thumb")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002583 return parseDirectiveThumb(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002584 else if (IDVal == ".thumb_func")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002585 return parseDirectiveThumbFunc(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002586 else if (IDVal == ".code")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002587 return parseDirectiveCode(DirectiveID.getLoc());
Kevin Enderby515d5092009-10-15 20:48:48 +00002588 else if (IDVal == ".syntax")
Jim Grosbach1355cf12011-07-26 17:10:22 +00002589 return parseDirectiveSyntax(DirectiveID.getLoc());
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002590 return true;
2591}
2592
Jim Grosbach1355cf12011-07-26 17:10:22 +00002593/// parseDirectiveWord
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002594/// ::= .word [ expression (, expression)* ]
Jim Grosbach1355cf12011-07-26 17:10:22 +00002595bool ARMAsmParser::parseDirectiveWord(unsigned Size, SMLoc L) {
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002596 if (getLexer().isNot(AsmToken::EndOfStatement)) {
2597 for (;;) {
2598 const MCExpr *Value;
2599 if (getParser().ParseExpression(Value))
2600 return true;
2601
Chris Lattneraaec2052010-01-19 19:46:13 +00002602 getParser().getStreamer().EmitValue(Value, Size, 0/*addrspace*/);
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002603
2604 if (getLexer().is(AsmToken::EndOfStatement))
2605 break;
Jim Grosbach16c74252010-10-29 14:46:02 +00002606
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002607 // FIXME: Improve diagnostic.
2608 if (getLexer().isNot(AsmToken::Comma))
2609 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002610 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002611 }
2612 }
2613
Sean Callananb9a25b72010-01-19 20:27:46 +00002614 Parser.Lex();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002615 return false;
2616}
2617
Jim Grosbach1355cf12011-07-26 17:10:22 +00002618/// parseDirectiveThumb
Kevin Enderby515d5092009-10-15 20:48:48 +00002619/// ::= .thumb
Jim Grosbach1355cf12011-07-26 17:10:22 +00002620bool ARMAsmParser::parseDirectiveThumb(SMLoc L) {
Kevin Enderby515d5092009-10-15 20:48:48 +00002621 if (getLexer().isNot(AsmToken::EndOfStatement))
2622 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002623 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002624
2625 // TODO: set thumb mode
2626 // TODO: tell the MC streamer the mode
2627 // getParser().getStreamer().Emit???();
2628 return false;
2629}
2630
Jim Grosbach1355cf12011-07-26 17:10:22 +00002631/// parseDirectiveThumbFunc
Kevin Enderby515d5092009-10-15 20:48:48 +00002632/// ::= .thumbfunc symbol_name
Jim Grosbach1355cf12011-07-26 17:10:22 +00002633bool ARMAsmParser::parseDirectiveThumbFunc(SMLoc L) {
Rafael Espindola64695402011-05-16 16:17:21 +00002634 const MCAsmInfo &MAI = getParser().getStreamer().getContext().getAsmInfo();
2635 bool isMachO = MAI.hasSubsectionsViaSymbols();
2636 StringRef Name;
2637
2638 // Darwin asm has function name after .thumb_func direction
2639 // ELF doesn't
2640 if (isMachO) {
2641 const AsmToken &Tok = Parser.getTok();
2642 if (Tok.isNot(AsmToken::Identifier) && Tok.isNot(AsmToken::String))
2643 return Error(L, "unexpected token in .thumb_func directive");
2644 Name = Tok.getString();
2645 Parser.Lex(); // Consume the identifier token.
2646 }
2647
Kevin Enderby515d5092009-10-15 20:48:48 +00002648 if (getLexer().isNot(AsmToken::EndOfStatement))
2649 return Error(L, "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002650 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002651
Rafael Espindola64695402011-05-16 16:17:21 +00002652 // FIXME: assuming function name will be the line following .thumb_func
2653 if (!isMachO) {
2654 Name = Parser.getTok().getString();
2655 }
2656
Jim Grosbach642fc9c2010-11-05 22:33:53 +00002657 // Mark symbol as a thumb symbol.
2658 MCSymbol *Func = getParser().getContext().GetOrCreateSymbol(Name);
2659 getParser().getStreamer().EmitThumbFunc(Func);
Kevin Enderby515d5092009-10-15 20:48:48 +00002660 return false;
2661}
2662
Jim Grosbach1355cf12011-07-26 17:10:22 +00002663/// parseDirectiveSyntax
Kevin Enderby515d5092009-10-15 20:48:48 +00002664/// ::= .syntax unified | divided
Jim Grosbach1355cf12011-07-26 17:10:22 +00002665bool ARMAsmParser::parseDirectiveSyntax(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002666 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002667 if (Tok.isNot(AsmToken::Identifier))
2668 return Error(L, "unexpected token in .syntax directive");
Benjamin Kramer38e59892010-07-14 22:38:02 +00002669 StringRef Mode = Tok.getString();
Duncan Sands58c86912010-06-29 13:04:35 +00002670 if (Mode == "unified" || Mode == "UNIFIED")
Sean Callananb9a25b72010-01-19 20:27:46 +00002671 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002672 else if (Mode == "divided" || Mode == "DIVIDED")
Kevin Enderby9e56fb12011-01-27 23:22:36 +00002673 return Error(L, "'.syntax divided' arm asssembly not supported");
Kevin Enderby515d5092009-10-15 20:48:48 +00002674 else
2675 return Error(L, "unrecognized syntax mode in .syntax directive");
2676
2677 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002678 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002679 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002680
2681 // TODO tell the MC streamer the mode
2682 // getParser().getStreamer().Emit???();
2683 return false;
2684}
2685
Jim Grosbach1355cf12011-07-26 17:10:22 +00002686/// parseDirectiveCode
Kevin Enderby515d5092009-10-15 20:48:48 +00002687/// ::= .code 16 | 32
Jim Grosbach1355cf12011-07-26 17:10:22 +00002688bool ARMAsmParser::parseDirectiveCode(SMLoc L) {
Sean Callanan18b83232010-01-19 21:44:56 +00002689 const AsmToken &Tok = Parser.getTok();
Kevin Enderby515d5092009-10-15 20:48:48 +00002690 if (Tok.isNot(AsmToken::Integer))
2691 return Error(L, "unexpected token in .code directive");
Sean Callanan18b83232010-01-19 21:44:56 +00002692 int64_t Val = Parser.getTok().getIntVal();
Duncan Sands58c86912010-06-29 13:04:35 +00002693 if (Val == 16)
Sean Callananb9a25b72010-01-19 20:27:46 +00002694 Parser.Lex();
Duncan Sands58c86912010-06-29 13:04:35 +00002695 else if (Val == 32)
Sean Callananb9a25b72010-01-19 20:27:46 +00002696 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002697 else
2698 return Error(L, "invalid operand to .code directive");
2699
2700 if (getLexer().isNot(AsmToken::EndOfStatement))
Sean Callanan18b83232010-01-19 21:44:56 +00002701 return Error(Parser.getTok().getLoc(), "unexpected token in directive");
Sean Callananb9a25b72010-01-19 20:27:46 +00002702 Parser.Lex();
Kevin Enderby515d5092009-10-15 20:48:48 +00002703
Evan Cheng32869202011-07-08 22:36:29 +00002704 if (Val == 16) {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002705 if (!isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002706 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002707 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code16);
2708 }
Evan Cheng32869202011-07-08 22:36:29 +00002709 } else {
Evan Chengbd27f5a2011-07-27 00:38:12 +00002710 if (isThumb()) {
Evan Chengffc0e732011-07-09 05:47:46 +00002711 SwitchMode();
Evan Chengbd27f5a2011-07-27 00:38:12 +00002712 getParser().getStreamer().EmitAssemblerFlag(MCAF_Code32);
2713 }
Evan Chengeb0caa12011-07-08 22:49:55 +00002714 }
Jim Grosbach2a301702010-11-05 22:40:53 +00002715
Kevin Enderby515d5092009-10-15 20:48:48 +00002716 return false;
2717}
2718
Sean Callanan90b70972010-04-07 20:29:34 +00002719extern "C" void LLVMInitializeARMAsmLexer();
2720
Kevin Enderby9c41fa82009-10-30 22:55:57 +00002721/// Force static initialization.
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002722extern "C" void LLVMInitializeARMAsmParser() {
Evan Cheng94b95502011-07-26 00:24:13 +00002723 RegisterMCAsmParser<ARMAsmParser> X(TheARMTarget);
2724 RegisterMCAsmParser<ARMAsmParser> Y(TheThumbTarget);
Sean Callanan90b70972010-04-07 20:29:34 +00002725 LLVMInitializeARMAsmLexer();
Kevin Enderbyca9c42c2009-09-15 00:27:25 +00002726}
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002727
Chris Lattner0692ee62010-09-06 19:11:01 +00002728#define GET_REGISTER_MATCHER
2729#define GET_MATCHER_IMPLEMENTATION
Daniel Dunbar3483aca2010-08-11 05:24:50 +00002730#include "ARMGenAsmMatcher.inc"