blob: 9eb11603b5013c975679ad1b39981939ac58d2e3 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
68def NEONvduplaneq : SDNode<"ARMISD::VDUPLANEQ",
69 SDTypeProfile<1, 2, [SDTCisVT<2, i32>]>>;
70
Bob Wilson055a90d2009-08-05 00:49:09 +000071def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
72def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
73 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
74def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
75 SDTCisSameAs<0, 2>,
76 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
77def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
78 [SDNPHasChain, SDNPMayLoad]>;
79def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
80 [SDNPHasChain, SDNPMayLoad]>;
81def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
82 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000083
Bob Wilson6a209cd2009-08-06 18:47:44 +000084def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
85def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
86 SDTCisSameAs<1, 3>]>;
87def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
88 SDTCisSameAs<1, 3>,
89 SDTCisSameAs<1, 4>]>;
90
91def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
92 [SDNPHasChain, SDNPMayStore]>;
93def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
94 [SDNPHasChain, SDNPMayStore]>;
95def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
96 [SDNPHasChain, SDNPMayStore]>;
97
Bob Wilsone60fee02009-06-22 23:27:02 +000098//===----------------------------------------------------------------------===//
99// NEON operand definitions
100//===----------------------------------------------------------------------===//
101
102// addrmode_neonldstm := reg
103//
104/* TODO: Take advantage of vldm.
105def addrmode_neonldstm : Operand<i32>,
106 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
107 let PrintMethod = "printAddrNeonLdStMOperand";
108 let MIOperandInfo = (ops GPR, i32imm);
109}
110*/
111
112//===----------------------------------------------------------------------===//
113// NEON load / store instructions
114//===----------------------------------------------------------------------===//
115
Bob Wilsonee27bec2009-08-12 00:49:01 +0000116/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000117let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000118def VLDMD : NI<(outs),
119 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000120 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000121 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000122 []> {
123 let Inst{27-25} = 0b110;
124 let Inst{20} = 1;
125 let Inst{11-9} = 0b101;
126}
Bob Wilsone60fee02009-06-22 23:27:02 +0000127
128def VLDMS : NI<(outs),
129 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000130 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000131 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000132 []> {
133 let Inst{27-25} = 0b110;
134 let Inst{20} = 1;
135 let Inst{11-9} = 0b101;
136}
Bob Wilson66b34002009-08-12 17:04:56 +0000137}
Bob Wilsone60fee02009-06-22 23:27:02 +0000138*/
139
140// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000141def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000142 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000143 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000144 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000145 let Inst{27-25} = 0b110;
146 let Inst{24} = 0; // P bit
147 let Inst{23} = 1; // U bit
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilsone60fee02009-06-22 23:27:02 +0000151
Bob Wilson66b34002009-08-12 17:04:56 +0000152// Use vstmia to store a Q register as a D register pair.
153def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
154 NoItinerary,
155 "vstmia $addr, ${src:dregpair}",
156 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
157 let Inst{27-25} = 0b110;
158 let Inst{24} = 0; // P bit
159 let Inst{23} = 1; // U bit
160 let Inst{20} = 0;
161 let Inst{11-9} = 0b101;
162}
163
Bob Wilsoned592c02009-07-08 18:11:30 +0000164// VLD1 : Vector Load (multiple single elements)
165class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
166 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000167 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000168 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000169 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000170class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
171 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000172 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000173 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000174 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000175
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000176def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
177def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
178def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
179def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
180def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000181
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000182def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
183def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
184def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
185def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
186def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000187
Bob Wilson66b34002009-08-12 17:04:56 +0000188let mayLoad = 1 in {
189
Bob Wilson055a90d2009-08-05 00:49:09 +0000190// VLD2 : Vector Load (multiple 2-element structures)
191class VLD2D<string OpcodeStr>
192 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000193 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000194 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
195
196def VLD2d8 : VLD2D<"vld2.8">;
197def VLD2d16 : VLD2D<"vld2.16">;
198def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
200// VLD3 : Vector Load (multiple 3-element structures)
201class VLD3D<string OpcodeStr>
202 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000203 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000204 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
205
206def VLD3d8 : VLD3D<"vld3.8">;
207def VLD3d16 : VLD3D<"vld3.16">;
208def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000209
210// VLD4 : Vector Load (multiple 4-element structures)
211class VLD4D<string OpcodeStr>
212 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
213 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000214 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000215 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
216
217def VLD4d8 : VLD4D<"vld4.8">;
218def VLD4d16 : VLD4D<"vld4.16">;
219def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000220}
221
Bob Wilson6a209cd2009-08-06 18:47:44 +0000222// VST1 : Vector Store (multiple single elements)
223class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
224 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
225 NoItinerary,
226 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
227 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
228class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
229 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
230 NoItinerary,
231 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
232 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
233
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000234def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
235def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
236def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
237def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
238def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000239
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000240def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
241def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
242def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
243def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
244def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000245
Bob Wilson66b34002009-08-12 17:04:56 +0000246let mayStore = 1 in {
247
Bob Wilson6a209cd2009-08-06 18:47:44 +0000248// VST2 : Vector Store (multiple 2-element structures)
249class VST2D<string OpcodeStr>
250 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
251 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
252
253def VST2d8 : VST2D<"vst2.8">;
254def VST2d16 : VST2D<"vst2.16">;
255def VST2d32 : VST2D<"vst2.32">;
256
257// VST3 : Vector Store (multiple 3-element structures)
258class VST3D<string OpcodeStr>
259 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
260 NoItinerary,
261 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
262
263def VST3d8 : VST3D<"vst3.8">;
264def VST3d16 : VST3D<"vst3.16">;
265def VST3d32 : VST3D<"vst3.32">;
266
267// VST4 : Vector Store (multiple 4-element structures)
268class VST4D<string OpcodeStr>
269 : NLdSt<(outs), (ins addrmode6:$addr,
270 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
271 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
272
273def VST4d8 : VST4D<"vst4.8">;
274def VST4d16 : VST4D<"vst4.16">;
275def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000276}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000277
Bob Wilsoned592c02009-07-08 18:11:30 +0000278
Bob Wilsone60fee02009-06-22 23:27:02 +0000279//===----------------------------------------------------------------------===//
280// NEON pattern fragments
281//===----------------------------------------------------------------------===//
282
283// Extract D sub-registers of Q registers.
284// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000285def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000286 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000287}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000288def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000289 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000290}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000291def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000292 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000293}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000294def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000295 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000296}]>;
297
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000298// Extract S sub-registers of Q registers.
299// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
300def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000301 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000302}]>;
303
Bob Wilsone60fee02009-06-22 23:27:02 +0000304// Translate lane numbers from Q registers to D subregs.
305def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000307}]>;
308def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000310}]>;
311def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000312 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000313}]>;
314
315//===----------------------------------------------------------------------===//
316// Instruction Classes
317//===----------------------------------------------------------------------===//
318
319// Basic 2-register operations, both double- and quad-register.
320class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
321 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
322 ValueType ResTy, ValueType OpTy, SDNode OpNode>
323 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000324 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000325 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
326class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
327 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
328 ValueType ResTy, ValueType OpTy, SDNode OpNode>
329 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000330 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000331 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
332
David Goodwin4b358db2009-08-10 22:17:39 +0000333// Basic 2-register operations, scalar single-precision.
334class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
335 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
336 ValueType ResTy, ValueType OpTy, SDNode OpNode>
337 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
338 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
339 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
340
341class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
342 : NEONFPPat<(ResTy (OpNode SPR:$a)),
343 (EXTRACT_SUBREG
344 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
345 arm_ssubreg_0)>;
346
Bob Wilsone60fee02009-06-22 23:27:02 +0000347// Basic 2-register intrinsics, both double- and quad-register.
348class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
349 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
350 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
351 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000352 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000353 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
354class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
355 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
356 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
357 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000358 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000359 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
360
David Goodwin4b358db2009-08-10 22:17:39 +0000361// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000362class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
363 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
364 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
365 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
366 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
367 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
368
369class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000370 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000371 (EXTRACT_SUBREG
372 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
373 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000374
Bob Wilsone60fee02009-06-22 23:27:02 +0000375// Narrow 2-register intrinsics.
376class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
377 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
378 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
379 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000380 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000381 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
382
383// Long 2-register intrinsics. (This is currently only used for VMOVL and is
384// derived from N2VImm instead of N2V because of the way the size is encoded.)
385class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
386 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
387 Intrinsic IntOp>
388 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000389 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000390 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
391
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000392// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
393class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
394 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
395 (ins DPR:$src1, DPR:$src2), NoItinerary,
396 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
397 "$src1 = $dst1, $src2 = $dst2", []>;
398class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
399 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
400 (ins QPR:$src1, QPR:$src2), NoItinerary,
401 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
402 "$src1 = $dst1, $src2 = $dst2", []>;
403
Bob Wilsone60fee02009-06-22 23:27:02 +0000404// Basic 3-register operations, both double- and quad-register.
405class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
406 string OpcodeStr, ValueType ResTy, ValueType OpTy,
407 SDNode OpNode, bit Commutable>
408 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000409 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000410 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
411 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
412 let isCommutable = Commutable;
413}
414class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
415 string OpcodeStr, ValueType ResTy, ValueType OpTy,
416 SDNode OpNode, bit Commutable>
417 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000418 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000419 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
420 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
421 let isCommutable = Commutable;
422}
423
David Goodwindd19ce42009-08-04 17:53:06 +0000424// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000425class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
426 string OpcodeStr, ValueType ResTy, ValueType OpTy,
427 SDNode OpNode, bit Commutable>
428 : N3V<op24, op23, op21_20, op11_8, 0, op4,
429 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
430 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
431 let isCommutable = Commutable;
432}
433class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000434 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000435 (EXTRACT_SUBREG
436 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
437 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
438 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000439
Bob Wilsone60fee02009-06-22 23:27:02 +0000440// Basic 3-register intrinsics, both double- and quad-register.
441class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
442 string OpcodeStr, ValueType ResTy, ValueType OpTy,
443 Intrinsic IntOp, bit Commutable>
444 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000445 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000446 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
447 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
448 let isCommutable = Commutable;
449}
450class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
451 string OpcodeStr, ValueType ResTy, ValueType OpTy,
452 Intrinsic IntOp, bit Commutable>
453 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000454 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000455 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
456 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
457 let isCommutable = Commutable;
458}
459
460// Multiply-Add/Sub operations, both double- and quad-register.
461class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
462 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
463 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000464 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000465 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
466 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
467 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
468class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
469 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
470 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000471 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000472 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
473 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
474 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
475
David Goodwindd19ce42009-08-04 17:53:06 +0000476// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000477class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
478 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
479 : N3V<op24, op23, op21_20, op11_8, 0, op4,
480 (outs DPR_VFP2:$dst),
481 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
482 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
483
484class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
485 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
486 (EXTRACT_SUBREG
487 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
488 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
489 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
490 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000491
Bob Wilsone60fee02009-06-22 23:27:02 +0000492// Neon 3-argument intrinsics, both double- and quad-register.
493// The destination register is also used as the first source operand register.
494class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
495 string OpcodeStr, ValueType ResTy, ValueType OpTy,
496 Intrinsic IntOp>
497 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000498 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000499 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
500 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
501 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
502class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
503 string OpcodeStr, ValueType ResTy, ValueType OpTy,
504 Intrinsic IntOp>
505 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000506 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000507 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
508 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
509 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
510
511// Neon Long 3-argument intrinsic. The destination register is
512// a quad-register and is also used as the first source operand register.
513class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
514 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
515 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000516 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000517 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
518 [(set QPR:$dst,
519 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
520
521// Narrowing 3-register intrinsics.
522class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
523 string OpcodeStr, ValueType TyD, ValueType TyQ,
524 Intrinsic IntOp, bit Commutable>
525 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000526 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000527 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
528 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
529 let isCommutable = Commutable;
530}
531
532// Long 3-register intrinsics.
533class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
534 string OpcodeStr, ValueType TyQ, ValueType TyD,
535 Intrinsic IntOp, bit Commutable>
536 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000537 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000538 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
539 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
540 let isCommutable = Commutable;
541}
542
543// Wide 3-register intrinsics.
544class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
545 string OpcodeStr, ValueType TyQ, ValueType TyD,
546 Intrinsic IntOp, bit Commutable>
547 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000548 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000549 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
550 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
551 let isCommutable = Commutable;
552}
553
554// Pairwise long 2-register intrinsics, both double- and quad-register.
555class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
556 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
557 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
558 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000559 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000560 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
561class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
562 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
563 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
564 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000565 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000566 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
567
568// Pairwise long 2-register accumulate intrinsics,
569// both double- and quad-register.
570// The destination register is also used as the first source operand register.
571class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
572 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
573 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
574 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000575 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000576 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
577 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
578class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
579 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
580 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
581 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000582 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000583 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
584 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
585
586// Shift by immediate,
587// both double- and quad-register.
588class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
589 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
590 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000591 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000592 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
593 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
594class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
595 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
596 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000597 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000598 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
599 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
600
601// Long shift by immediate.
602class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
603 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
604 ValueType OpTy, SDNode OpNode>
605 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000606 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000607 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
608 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
609 (i32 imm:$SIMM))))]>;
610
611// Narrow shift by immediate.
612class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
613 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
614 ValueType OpTy, SDNode OpNode>
615 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000616 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000617 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
618 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
619 (i32 imm:$SIMM))))]>;
620
621// Shift right by immediate and accumulate,
622// both double- and quad-register.
623class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
624 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
625 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
626 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000627 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000628 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
629 [(set DPR:$dst, (Ty (add DPR:$src1,
630 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
631class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
632 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
633 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
634 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000635 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000636 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
637 [(set QPR:$dst, (Ty (add QPR:$src1,
638 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
639
640// Shift by immediate and insert,
641// both double- and quad-register.
642class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
643 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
644 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
645 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000646 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000647 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
648 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
649class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
650 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
651 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
652 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000653 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000654 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
655 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
656
657// Convert, with fractional bits immediate,
658// both double- and quad-register.
659class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
660 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
661 Intrinsic IntOp>
662 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000663 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000664 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
665 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
666class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
667 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
668 Intrinsic IntOp>
669 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000670 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000671 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
672 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
673
674//===----------------------------------------------------------------------===//
675// Multiclasses
676//===----------------------------------------------------------------------===//
677
678// Neon 3-register vector operations.
679
680// First with only element sizes of 8, 16 and 32 bits:
681multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
682 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
683 // 64-bit vector types.
684 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
685 v8i8, v8i8, OpNode, Commutable>;
686 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
687 v4i16, v4i16, OpNode, Commutable>;
688 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
689 v2i32, v2i32, OpNode, Commutable>;
690
691 // 128-bit vector types.
692 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
693 v16i8, v16i8, OpNode, Commutable>;
694 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
695 v8i16, v8i16, OpNode, Commutable>;
696 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
697 v4i32, v4i32, OpNode, Commutable>;
698}
699
700// ....then also with element size 64 bits:
701multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
702 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
703 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
704 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
705 v1i64, v1i64, OpNode, Commutable>;
706 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
707 v2i64, v2i64, OpNode, Commutable>;
708}
709
710
711// Neon Narrowing 2-register vector intrinsics,
712// source operand element sizes of 16, 32 and 64 bits:
713multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
714 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
715 Intrinsic IntOp> {
716 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
717 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
718 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
719 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
720 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
721 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
722}
723
724
725// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
726// source operand element sizes of 16, 32 and 64 bits:
727multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
728 bit op4, string OpcodeStr, Intrinsic IntOp> {
729 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
730 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
731 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
732 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
733 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
734 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
735}
736
737
738// Neon 3-register vector intrinsics.
739
740// First with only element sizes of 16 and 32 bits:
741multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
742 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
743 // 64-bit vector types.
744 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
745 v4i16, v4i16, IntOp, Commutable>;
746 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
747 v2i32, v2i32, IntOp, Commutable>;
748
749 // 128-bit vector types.
750 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
751 v8i16, v8i16, IntOp, Commutable>;
752 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
753 v4i32, v4i32, IntOp, Commutable>;
754}
755
756// ....then also with element size of 8 bits:
757multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
758 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
759 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
760 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
761 v8i8, v8i8, IntOp, Commutable>;
762 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
763 v16i8, v16i8, IntOp, Commutable>;
764}
765
766// ....then also with element size of 64 bits:
767multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
768 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
769 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
770 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
771 v1i64, v1i64, IntOp, Commutable>;
772 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
773 v2i64, v2i64, IntOp, Commutable>;
774}
775
776
777// Neon Narrowing 3-register vector intrinsics,
778// source operand element sizes of 16, 32 and 64 bits:
779multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
780 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
781 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
782 v8i8, v8i16, IntOp, Commutable>;
783 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
784 v4i16, v4i32, IntOp, Commutable>;
785 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
786 v2i32, v2i64, IntOp, Commutable>;
787}
788
789
790// Neon Long 3-register vector intrinsics.
791
792// First with only element sizes of 16 and 32 bits:
793multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
794 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
795 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
796 v4i32, v4i16, IntOp, Commutable>;
797 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
798 v2i64, v2i32, IntOp, Commutable>;
799}
800
801// ....then also with element size of 8 bits:
802multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
803 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
804 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
805 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
806 v8i16, v8i8, IntOp, Commutable>;
807}
808
809
810// Neon Wide 3-register vector intrinsics,
811// source operand element sizes of 8, 16 and 32 bits:
812multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
813 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
814 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
815 v8i16, v8i8, IntOp, Commutable>;
816 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
817 v4i32, v4i16, IntOp, Commutable>;
818 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
819 v2i64, v2i32, IntOp, Commutable>;
820}
821
822
823// Neon Multiply-Op vector operations,
824// element sizes of 8, 16 and 32 bits:
825multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
826 string OpcodeStr, SDNode OpNode> {
827 // 64-bit vector types.
828 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
829 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
830 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
831 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
832 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
833 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
834
835 // 128-bit vector types.
836 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
837 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
838 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
839 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
840 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
841 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
842}
843
844
845// Neon 3-argument intrinsics,
846// element sizes of 8, 16 and 32 bits:
847multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
848 string OpcodeStr, Intrinsic IntOp> {
849 // 64-bit vector types.
850 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
851 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
852 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
853 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
854 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
855 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
856
857 // 128-bit vector types.
858 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
859 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
860 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
861 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
862 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
863 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
864}
865
866
867// Neon Long 3-argument intrinsics.
868
869// First with only element sizes of 16 and 32 bits:
870multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
871 string OpcodeStr, Intrinsic IntOp> {
872 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
873 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
874 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
875 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
876}
877
878// ....then also with element size of 8 bits:
879multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
880 string OpcodeStr, Intrinsic IntOp>
881 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
882 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
883 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
884}
885
886
887// Neon 2-register vector intrinsics,
888// element sizes of 8, 16 and 32 bits:
889multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
890 bits<5> op11_7, bit op4, string OpcodeStr,
891 Intrinsic IntOp> {
892 // 64-bit vector types.
893 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
894 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
895 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
896 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
897 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
898 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
899
900 // 128-bit vector types.
901 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
902 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
903 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
904 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
905 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
906 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
907}
908
909
910// Neon Pairwise long 2-register intrinsics,
911// element sizes of 8, 16 and 32 bits:
912multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
913 bits<5> op11_7, bit op4,
914 string OpcodeStr, Intrinsic IntOp> {
915 // 64-bit vector types.
916 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
917 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
918 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
919 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
920 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
921 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
922
923 // 128-bit vector types.
924 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
925 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
926 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
927 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
928 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
929 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
930}
931
932
933// Neon Pairwise long 2-register accumulate intrinsics,
934// element sizes of 8, 16 and 32 bits:
935multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
936 bits<5> op11_7, bit op4,
937 string OpcodeStr, Intrinsic IntOp> {
938 // 64-bit vector types.
939 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
940 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
941 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
942 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
943 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
944 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
945
946 // 128-bit vector types.
947 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
948 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
949 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
950 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
951 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
952 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
953}
954
955
956// Neon 2-register vector shift by immediate,
957// element sizes of 8, 16, 32 and 64 bits:
958multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
959 string OpcodeStr, SDNode OpNode> {
960 // 64-bit vector types.
961 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
962 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
963 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
964 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
965 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
966 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
967 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
968 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
969
970 // 128-bit vector types.
971 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
972 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
973 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
974 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
975 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
976 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
977 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
978 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
979}
980
981
982// Neon Shift-Accumulate vector operations,
983// element sizes of 8, 16, 32 and 64 bits:
984multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
985 string OpcodeStr, SDNode ShOp> {
986 // 64-bit vector types.
987 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
988 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
989 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
990 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
991 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
992 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
993 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
994 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
995
996 // 128-bit vector types.
997 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
998 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
999 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1000 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1001 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1002 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1003 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1004 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1005}
1006
1007
1008// Neon Shift-Insert vector operations,
1009// element sizes of 8, 16, 32 and 64 bits:
1010multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1011 string OpcodeStr, SDNode ShOp> {
1012 // 64-bit vector types.
1013 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1014 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1015 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1016 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1017 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1018 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1019 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1020 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1021
1022 // 128-bit vector types.
1023 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1024 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1025 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1026 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1027 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1028 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1029 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1030 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1031}
1032
1033//===----------------------------------------------------------------------===//
1034// Instruction Definitions.
1035//===----------------------------------------------------------------------===//
1036
1037// Vector Add Operations.
1038
1039// VADD : Vector Add (integer and floating-point)
1040defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1041def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1042def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1043// VADDL : Vector Add Long (Q = D + D)
1044defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1045defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1046// VADDW : Vector Add Wide (Q = Q + D)
1047defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1048defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1049// VHADD : Vector Halving Add
1050defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1051defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1052// VRHADD : Vector Rounding Halving Add
1053defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1054defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1055// VQADD : Vector Saturating Add
1056defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1057defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1058// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1059defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1060// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1061defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1062
1063// Vector Multiply Operations.
1064
1065// VMUL : Vector Multiply (integer, polynomial and floating-point)
1066defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1067def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1068 int_arm_neon_vmulp, 1>;
1069def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1070 int_arm_neon_vmulp, 1>;
1071def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1072def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1073// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1074defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1075// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1076defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1077// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1078defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1079defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1080def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1081 int_arm_neon_vmullp, 1>;
1082// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1083defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1084
1085// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1086
1087// VMLA : Vector Multiply Accumulate (integer and floating-point)
1088defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1089def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1090def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1091// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1092defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1093defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1094// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1095defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1096// VMLS : Vector Multiply Subtract (integer and floating-point)
1097defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1098def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1099def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1100// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1101defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1102defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1103// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1104defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1105
1106// Vector Subtract Operations.
1107
1108// VSUB : Vector Subtract (integer and floating-point)
1109defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1110def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1111def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1112// VSUBL : Vector Subtract Long (Q = D - D)
1113defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1114defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1115// VSUBW : Vector Subtract Wide (Q = Q - D)
1116defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1117defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1118// VHSUB : Vector Halving Subtract
1119defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1120defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1121// VQSUB : Vector Saturing Subtract
1122defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1123defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1124// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1125defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1126// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1127defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1128
1129// Vector Comparisons.
1130
1131// VCEQ : Vector Compare Equal
1132defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1133def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1134def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1135// VCGE : Vector Compare Greater Than or Equal
1136defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1137defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1138def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1139def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1140// VCGT : Vector Compare Greater Than
1141defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1142defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1143def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1144def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1145// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1146def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1147 int_arm_neon_vacged, 0>;
1148def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1149 int_arm_neon_vacgeq, 0>;
1150// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1151def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1152 int_arm_neon_vacgtd, 0>;
1153def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1154 int_arm_neon_vacgtq, 0>;
1155// VTST : Vector Test Bits
1156defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1157
1158// Vector Bitwise Operations.
1159
1160// VAND : Vector Bitwise AND
1161def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1162def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1163
1164// VEOR : Vector Bitwise Exclusive OR
1165def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1166def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1167
1168// VORR : Vector Bitwise OR
1169def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1170def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1171
1172// VBIC : Vector Bitwise Bit Clear (AND NOT)
1173def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001174 (ins DPR:$src1, DPR:$src2), NoItinerary,
1175 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001176 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1177def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001178 (ins QPR:$src1, QPR:$src2), NoItinerary,
1179 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001180 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1181
1182// VORN : Vector Bitwise OR NOT
1183def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001184 (ins DPR:$src1, DPR:$src2), NoItinerary,
1185 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001186 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1187def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001188 (ins QPR:$src1, QPR:$src2), NoItinerary,
1189 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001190 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1191
1192// VMVN : Vector Bitwise NOT
1193def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001194 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1195 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001196 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1197def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001198 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1199 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001200 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1201def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1202def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1203
1204// VBSL : Vector Bitwise Select
1205def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001206 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001207 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1208 [(set DPR:$dst,
1209 (v2i32 (or (and DPR:$src2, DPR:$src1),
1210 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1211def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001212 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001213 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1214 [(set QPR:$dst,
1215 (v4i32 (or (and QPR:$src2, QPR:$src1),
1216 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1217
1218// VBIF : Vector Bitwise Insert if False
1219// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1220// VBIT : Vector Bitwise Insert if True
1221// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1222// These are not yet implemented. The TwoAddress pass will not go looking
1223// for equivalent operations with different register constraints; it just
1224// inserts copies.
1225
1226// Vector Absolute Differences.
1227
1228// VABD : Vector Absolute Difference
1229defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1230defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1231def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001232 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001233def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001234 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001235
1236// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1237defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1238defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1239
1240// VABA : Vector Absolute Difference and Accumulate
1241defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1242defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1243
1244// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1245defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1246defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1247
1248// Vector Maximum and Minimum.
1249
1250// VMAX : Vector Maximum
1251defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1252defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1253def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001254 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001255def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001256 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001257
1258// VMIN : Vector Minimum
1259defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1260defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1261def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001262 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001263def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001264 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001265
1266// Vector Pairwise Operations.
1267
1268// VPADD : Vector Pairwise Add
1269def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001270 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001271def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001272 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001273def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001274 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001275def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001276 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001277
1278// VPADDL : Vector Pairwise Add Long
1279defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1280 int_arm_neon_vpaddls>;
1281defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1282 int_arm_neon_vpaddlu>;
1283
1284// VPADAL : Vector Pairwise Add and Accumulate Long
1285defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1286 int_arm_neon_vpadals>;
1287defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1288 int_arm_neon_vpadalu>;
1289
1290// VPMAX : Vector Pairwise Maximum
1291def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1292 int_arm_neon_vpmaxs, 0>;
1293def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1294 int_arm_neon_vpmaxs, 0>;
1295def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1296 int_arm_neon_vpmaxs, 0>;
1297def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1298 int_arm_neon_vpmaxu, 0>;
1299def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1300 int_arm_neon_vpmaxu, 0>;
1301def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1302 int_arm_neon_vpmaxu, 0>;
1303def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001304 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001305
1306// VPMIN : Vector Pairwise Minimum
1307def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1308 int_arm_neon_vpmins, 0>;
1309def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1310 int_arm_neon_vpmins, 0>;
1311def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1312 int_arm_neon_vpmins, 0>;
1313def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1314 int_arm_neon_vpminu, 0>;
1315def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1316 int_arm_neon_vpminu, 0>;
1317def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1318 int_arm_neon_vpminu, 0>;
1319def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001320 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001321
1322// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1323
1324// VRECPE : Vector Reciprocal Estimate
1325def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1326 v2i32, v2i32, int_arm_neon_vrecpe>;
1327def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1328 v4i32, v4i32, int_arm_neon_vrecpe>;
1329def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001330 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001331def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001332 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001333
1334// VRECPS : Vector Reciprocal Step
1335def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1336 int_arm_neon_vrecps, 1>;
1337def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1338 int_arm_neon_vrecps, 1>;
1339
1340// VRSQRTE : Vector Reciprocal Square Root Estimate
1341def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1342 v2i32, v2i32, int_arm_neon_vrsqrte>;
1343def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1344 v4i32, v4i32, int_arm_neon_vrsqrte>;
1345def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001346 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001347def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001348 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001349
1350// VRSQRTS : Vector Reciprocal Square Root Step
1351def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1352 int_arm_neon_vrsqrts, 1>;
1353def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1354 int_arm_neon_vrsqrts, 1>;
1355
1356// Vector Shifts.
1357
1358// VSHL : Vector Shift
1359defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1360defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1361// VSHL : Vector Shift Left (Immediate)
1362defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1363// VSHR : Vector Shift Right (Immediate)
1364defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1365defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1366
1367// VSHLL : Vector Shift Left Long
1368def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1369 v8i16, v8i8, NEONvshlls>;
1370def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1371 v4i32, v4i16, NEONvshlls>;
1372def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1373 v2i64, v2i32, NEONvshlls>;
1374def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1375 v8i16, v8i8, NEONvshllu>;
1376def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1377 v4i32, v4i16, NEONvshllu>;
1378def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1379 v2i64, v2i32, NEONvshllu>;
1380
1381// VSHLL : Vector Shift Left Long (with maximum shift count)
1382def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1383 v8i16, v8i8, NEONvshlli>;
1384def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1385 v4i32, v4i16, NEONvshlli>;
1386def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1387 v2i64, v2i32, NEONvshlli>;
1388
1389// VSHRN : Vector Shift Right and Narrow
1390def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1391 v8i8, v8i16, NEONvshrn>;
1392def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1393 v4i16, v4i32, NEONvshrn>;
1394def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1395 v2i32, v2i64, NEONvshrn>;
1396
1397// VRSHL : Vector Rounding Shift
1398defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1399defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1400// VRSHR : Vector Rounding Shift Right
1401defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1402defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1403
1404// VRSHRN : Vector Rounding Shift Right and Narrow
1405def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1406 v8i8, v8i16, NEONvrshrn>;
1407def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1408 v4i16, v4i32, NEONvrshrn>;
1409def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1410 v2i32, v2i64, NEONvrshrn>;
1411
1412// VQSHL : Vector Saturating Shift
1413defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1414defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1415// VQSHL : Vector Saturating Shift Left (Immediate)
1416defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1417defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1418// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1419defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1420
1421// VQSHRN : Vector Saturating Shift Right and Narrow
1422def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1423 v8i8, v8i16, NEONvqshrns>;
1424def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1425 v4i16, v4i32, NEONvqshrns>;
1426def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1427 v2i32, v2i64, NEONvqshrns>;
1428def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1429 v8i8, v8i16, NEONvqshrnu>;
1430def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1431 v4i16, v4i32, NEONvqshrnu>;
1432def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1433 v2i32, v2i64, NEONvqshrnu>;
1434
1435// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1436def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1437 v8i8, v8i16, NEONvqshrnsu>;
1438def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1439 v4i16, v4i32, NEONvqshrnsu>;
1440def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1441 v2i32, v2i64, NEONvqshrnsu>;
1442
1443// VQRSHL : Vector Saturating Rounding Shift
1444defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1445 int_arm_neon_vqrshifts, 0>;
1446defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1447 int_arm_neon_vqrshiftu, 0>;
1448
1449// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1450def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1451 v8i8, v8i16, NEONvqrshrns>;
1452def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1453 v4i16, v4i32, NEONvqrshrns>;
1454def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1455 v2i32, v2i64, NEONvqrshrns>;
1456def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1457 v8i8, v8i16, NEONvqrshrnu>;
1458def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1459 v4i16, v4i32, NEONvqrshrnu>;
1460def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1461 v2i32, v2i64, NEONvqrshrnu>;
1462
1463// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1464def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1465 v8i8, v8i16, NEONvqrshrnsu>;
1466def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1467 v4i16, v4i32, NEONvqrshrnsu>;
1468def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1469 v2i32, v2i64, NEONvqrshrnsu>;
1470
1471// VSRA : Vector Shift Right and Accumulate
1472defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1473defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1474// VRSRA : Vector Rounding Shift Right and Accumulate
1475defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1476defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1477
1478// VSLI : Vector Shift Left and Insert
1479defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1480// VSRI : Vector Shift Right and Insert
1481defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1482
1483// Vector Absolute and Saturating Absolute.
1484
1485// VABS : Vector Absolute Value
1486defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1487 int_arm_neon_vabs>;
1488def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001489 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001490def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001491 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001492
1493// VQABS : Vector Saturating Absolute Value
1494defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1495 int_arm_neon_vqabs>;
1496
1497// Vector Negate.
1498
1499def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1500def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1501
1502class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1503 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001504 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001505 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1506 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1507class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1508 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001509 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001510 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1511 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1512
1513// VNEG : Vector Negate
1514def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1515def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1516def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1517def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1518def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1519def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1520
1521// VNEG : Vector Negate (floating-point)
1522def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001523 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1524 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001525 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1526def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001527 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1528 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001529 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1530
1531def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1532def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1533def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1534def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1535def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1536def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1537
1538// VQNEG : Vector Saturating Negate
1539defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1540 int_arm_neon_vqneg>;
1541
1542// Vector Bit Counting Operations.
1543
1544// VCLS : Vector Count Leading Sign Bits
1545defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1546 int_arm_neon_vcls>;
1547// VCLZ : Vector Count Leading Zeros
1548defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1549 int_arm_neon_vclz>;
1550// VCNT : Vector Count One Bits
1551def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1552 v8i8, v8i8, int_arm_neon_vcnt>;
1553def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1554 v16i8, v16i8, int_arm_neon_vcnt>;
1555
1556// Vector Move Operations.
1557
1558// VMOV : Vector Move (Register)
1559
1560def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001561 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001562def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001563 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001564
1565// VMOV : Vector Move (Immediate)
1566
1567// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1568def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1569 return ARM::getVMOVImm(N, 1, *CurDAG);
1570}]>;
1571def vmovImm8 : PatLeaf<(build_vector), [{
1572 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1573}], VMOV_get_imm8>;
1574
1575// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1576def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1577 return ARM::getVMOVImm(N, 2, *CurDAG);
1578}]>;
1579def vmovImm16 : PatLeaf<(build_vector), [{
1580 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1581}], VMOV_get_imm16>;
1582
1583// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1584def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1585 return ARM::getVMOVImm(N, 4, *CurDAG);
1586}]>;
1587def vmovImm32 : PatLeaf<(build_vector), [{
1588 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1589}], VMOV_get_imm32>;
1590
1591// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1592def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1593 return ARM::getVMOVImm(N, 8, *CurDAG);
1594}]>;
1595def vmovImm64 : PatLeaf<(build_vector), [{
1596 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1597}], VMOV_get_imm64>;
1598
1599// Note: Some of the cmode bits in the following VMOV instructions need to
1600// be encoded based on the immed values.
1601
1602def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001603 (ins i8imm:$SIMM), NoItinerary,
1604 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001605 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1606def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001607 (ins i8imm:$SIMM), NoItinerary,
1608 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001609 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1610
1611def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001612 (ins i16imm:$SIMM), NoItinerary,
1613 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001614 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1615def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001616 (ins i16imm:$SIMM), NoItinerary,
1617 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001618 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1619
1620def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001621 (ins i32imm:$SIMM), NoItinerary,
1622 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001623 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1624def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001625 (ins i32imm:$SIMM), NoItinerary,
1626 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001627 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1628
1629def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001630 (ins i64imm:$SIMM), NoItinerary,
1631 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1633def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001634 (ins i64imm:$SIMM), NoItinerary,
1635 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001636 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1637
1638// VMOV : Vector Get Lane (move scalar to ARM core register)
1639
1640def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001641 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1642 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001643 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1644 imm:$lane))]>;
1645def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001646 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1647 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001648 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1649 imm:$lane))]>;
1650def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001651 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1652 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001653 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1654 imm:$lane))]>;
1655def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001656 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1657 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001658 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1659 imm:$lane))]>;
1660def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001661 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1662 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001663 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1664 imm:$lane))]>;
1665// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1666def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1667 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001668 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001669 (SubReg_i8_lane imm:$lane))>;
1670def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1671 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001672 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001673 (SubReg_i16_lane imm:$lane))>;
1674def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1675 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001676 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001677 (SubReg_i8_lane imm:$lane))>;
1678def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1679 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001680 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001681 (SubReg_i16_lane imm:$lane))>;
1682def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1683 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001684 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001685 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001686def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1687 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001688//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001689// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001690def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001691 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001692
1693
1694// VMOV : Vector Set Lane (move ARM core register to scalar)
1695
1696let Constraints = "$src1 = $dst" in {
1697def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001698 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1699 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001700 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1701 GPR:$src2, imm:$lane))]>;
1702def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001703 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1704 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001705 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1706 GPR:$src2, imm:$lane))]>;
1707def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001708 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1709 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001710 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1711 GPR:$src2, imm:$lane))]>;
1712}
1713def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1714 (v16i8 (INSERT_SUBREG QPR:$src1,
1715 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001716 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001717 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001718 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001719def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1720 (v8i16 (INSERT_SUBREG QPR:$src1,
1721 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001722 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001723 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001724 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001725def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1726 (v4i32 (INSERT_SUBREG QPR:$src1,
1727 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001728 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001729 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001730 (DSubReg_i32_reg imm:$lane)))>;
1731
1732def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1733 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001734
1735//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001736// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001737def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001738 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001739
1740// VDUP : Vector Duplicate (from ARM core register to all elements)
1741
1742def splat_lo : PatFrag<(ops node:$lhs, node:$rhs),
1743 (vector_shuffle node:$lhs, node:$rhs), [{
1744 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1745 return SVOp->isSplat() && SVOp->getSplatIndex() == 0;
1746}]>;
1747
1748class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1749 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001750 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001751 [(set DPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1752class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1753 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001754 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001755 [(set QPR:$dst, (Ty (splat_lo (scalar_to_vector GPR:$src), undef)))]>;
1756
1757def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1758def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1759def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1760def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1761def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1762def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1763
1764def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001765 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001766 [(set DPR:$dst, (v2f32 (splat_lo
1767 (scalar_to_vector
1768 (f32 (bitconvert GPR:$src))),
1769 undef)))]>;
1770def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001771 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsone60fee02009-06-22 23:27:02 +00001772 [(set QPR:$dst, (v4f32 (splat_lo
1773 (scalar_to_vector
1774 (f32 (bitconvert GPR:$src))),
1775 undef)))]>;
1776
1777// VDUP : Vector Duplicate Lane (from scalar to all elements)
1778
1779def SHUFFLE_get_splat_lane : SDNodeXForm<vector_shuffle, [{
1780 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Owen Anderson36e3a6e2009-08-11 20:47:22 +00001781 return CurDAG->getTargetConstant(SVOp->getSplatIndex(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +00001782}]>;
1783
1784def splat_lane : PatFrag<(ops node:$lhs, node:$rhs),
1785 (vector_shuffle node:$lhs, node:$rhs), [{
1786 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1787 return SVOp->isSplat();
1788}], SHUFFLE_get_splat_lane>;
1789
1790class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1791 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001792 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1793 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001794 [(set DPR:$dst, (Ty (splat_lane:$lane DPR:$src, undef)))]>;
1795
1796// vector_shuffle requires that the source and destination types match, so
1797// VDUP to a 128-bit result uses a target-specific VDUPLANEQ node.
1798class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1799 ValueType ResTy, ValueType OpTy>
1800 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001801 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1802 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001803 [(set QPR:$dst, (ResTy (NEONvduplaneq (OpTy DPR:$src), imm:$lane)))]>;
1804
1805def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1806def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1807def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1808def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1809def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1810def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1811def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1812def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1813
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001814def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1815 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001816 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001817 [(set DPR:$dst, (v2f32 (splat_lo
1818 (scalar_to_vector SPR:$src),
1819 undef)))]>;
1820
1821def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1822 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001823 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001824 [(set QPR:$dst, (v4f32 (splat_lo
1825 (scalar_to_vector SPR:$src),
1826 undef)))]>;
1827
Bob Wilsone60fee02009-06-22 23:27:02 +00001828// VMOVN : Vector Narrowing Move
1829defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1830 int_arm_neon_vmovn>;
1831// VQMOVN : Vector Saturating Narrowing Move
1832defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1833 int_arm_neon_vqmovns>;
1834defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1835 int_arm_neon_vqmovnu>;
1836defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1837 int_arm_neon_vqmovnsu>;
1838// VMOVL : Vector Lengthening Move
1839defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1840defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1841
1842// Vector Conversions.
1843
1844// VCVT : Vector Convert Between Floating-Point and Integers
1845def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1846 v2i32, v2f32, fp_to_sint>;
1847def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1848 v2i32, v2f32, fp_to_uint>;
1849def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1850 v2f32, v2i32, sint_to_fp>;
1851def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1852 v2f32, v2i32, uint_to_fp>;
1853
1854def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1855 v4i32, v4f32, fp_to_sint>;
1856def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1857 v4i32, v4f32, fp_to_uint>;
1858def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1859 v4f32, v4i32, sint_to_fp>;
1860def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1861 v4f32, v4i32, uint_to_fp>;
1862
1863// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1864// Note: Some of the opcode bits in the following VCVT instructions need to
1865// be encoded based on the immed values.
1866def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1867 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1868def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1869 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1870def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1871 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1872def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1873 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1874
1875def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1876 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1877def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1878 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1879def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1880 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1881def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1882 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1883
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001884// VREV : Vector Reverse
1885
1886def vrev64_shuffle : PatFrag<(ops node:$in),
1887 (vector_shuffle node:$in, undef), [{
1888 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1889 return ARM::isVREVMask(SVOp, 64);
1890}]>;
1891
1892def vrev32_shuffle : PatFrag<(ops node:$in),
1893 (vector_shuffle node:$in, undef), [{
1894 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1895 return ARM::isVREVMask(SVOp, 32);
1896}]>;
1897
1898def vrev16_shuffle : PatFrag<(ops node:$in),
1899 (vector_shuffle node:$in, undef), [{
1900 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
1901 return ARM::isVREVMask(SVOp, 16);
1902}]>;
1903
1904// VREV64 : Vector Reverse elements within 64-bit doublewords
1905
1906class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1907 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001908 (ins DPR:$src), NoItinerary,
1909 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001910 [(set DPR:$dst, (Ty (vrev64_shuffle (Ty DPR:$src))))]>;
1911class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1912 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001913 (ins QPR:$src), NoItinerary,
1914 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001915 [(set QPR:$dst, (Ty (vrev64_shuffle (Ty QPR:$src))))]>;
1916
1917def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1918def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1919def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1920def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1921
1922def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1923def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1924def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1925def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1926
1927// VREV32 : Vector Reverse elements within 32-bit words
1928
1929class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1930 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001931 (ins DPR:$src), NoItinerary,
1932 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001933 [(set DPR:$dst, (Ty (vrev32_shuffle (Ty DPR:$src))))]>;
1934class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1935 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001936 (ins QPR:$src), NoItinerary,
1937 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001938 [(set QPR:$dst, (Ty (vrev32_shuffle (Ty QPR:$src))))]>;
1939
1940def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1941def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1942
1943def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1944def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1945
1946// VREV16 : Vector Reverse elements within 16-bit halfwords
1947
1948class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1949 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001950 (ins DPR:$src), NoItinerary,
1951 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001952 [(set DPR:$dst, (Ty (vrev16_shuffle (Ty DPR:$src))))]>;
1953class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1954 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001955 (ins QPR:$src), NoItinerary,
1956 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001957 [(set QPR:$dst, (Ty (vrev16_shuffle (Ty QPR:$src))))]>;
1958
1959def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1960def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1961
Bob Wilson3b169332009-08-08 05:53:00 +00001962// VTRN : Vector Transpose
1963
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001964def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1965def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1966def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001967
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001968def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1969def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1970def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001971
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001972// VUZP : Vector Unzip (Deinterleave)
1973
1974def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1975def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1976def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1977
1978def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1979def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1980def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1981
1982// VZIP : Vector Zip (Interleave)
1983
1984def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1985def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1986def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1987
1988def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1989def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1990def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001991
Bob Wilson5ef42ed2009-08-12 20:51:55 +00001992// Vector Table Lookup and Table Extension.
1993
1994// VTBL : Vector Table Lookup
1995def VTBL1
1996 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
1997 (ins DPR:$tbl1, DPR:$src), NoItinerary,
1998 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
1999 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2000def VTBL2
2001 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2002 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2003 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2004 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2005 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2006def VTBL3
2007 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2008 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2009 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2010 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2011 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2012def VTBL4
2013 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2014 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2015 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2016 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2017 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2018
2019// VTBX : Vector Table Extension
2020def VTBX1
2021 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2022 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2023 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2024 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2025 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2026def VTBX2
2027 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2028 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2029 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2030 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2031 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2032def VTBX3
2033 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2034 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2035 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2036 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2037 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2038def VTBX4
2039 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2040 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2041 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2042 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2043 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2044
Bob Wilsone60fee02009-06-22 23:27:02 +00002045//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002046// NEON instructions for single-precision FP math
2047//===----------------------------------------------------------------------===//
2048
2049// These need separate instructions because they must use DPR_VFP2 register
2050// class which have SPR sub-registers.
2051
2052// Vector Add Operations used for single-precision FP
2053let neverHasSideEffects = 1 in
2054def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2055def : N3VDsPat<fadd, VADDfd_sfp>;
2056
David Goodwin4b358db2009-08-10 22:17:39 +00002057// Vector Sub Operations used for single-precision FP
2058let neverHasSideEffects = 1 in
2059def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2060def : N3VDsPat<fsub, VSUBfd_sfp>;
2061
Evan Cheng46961d82009-08-07 19:30:41 +00002062// Vector Multiply Operations used for single-precision FP
2063let neverHasSideEffects = 1 in
2064def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2065def : N3VDsPat<fmul, VMULfd_sfp>;
2066
2067// Vector Multiply-Accumulate/Subtract used for single-precision FP
2068let neverHasSideEffects = 1 in
2069def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002070def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002071
2072let neverHasSideEffects = 1 in
2073def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002074def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002075
David Goodwin4b358db2009-08-10 22:17:39 +00002076// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002077let neverHasSideEffects = 1 in
2078def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002079 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002080def : N2VDIntsPat<fabs, VABSfd_sfp>;
2081
David Goodwin4b358db2009-08-10 22:17:39 +00002082// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002083let neverHasSideEffects = 1 in
2084def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002085 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2086 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002087def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2088
David Goodwin4b358db2009-08-10 22:17:39 +00002089// Vector Convert between single-precision FP and integer
2090let neverHasSideEffects = 1 in
2091def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2092 v2i32, v2f32, fp_to_sint>;
2093def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2094
2095let neverHasSideEffects = 1 in
2096def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2097 v2i32, v2f32, fp_to_uint>;
2098def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2099
2100let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002101def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2102 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002103def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2104
2105let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002106def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2107 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002108def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2109
Evan Cheng46961d82009-08-07 19:30:41 +00002110//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002111// Non-Instruction Patterns
2112//===----------------------------------------------------------------------===//
2113
2114// bit_convert
2115def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2116def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2117def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2118def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2119def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2120def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2121def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2122def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2123def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2124def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2125def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2126def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2127def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2128def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2129def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2130def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2131def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2132def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2133def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2134def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2135def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2136def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2137def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2138def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2139def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2140def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2141def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2142def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2143def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2144def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2145
2146def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2147def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2148def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2149def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2150def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2151def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2152def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2153def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2154def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2155def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2156def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2157def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2158def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2159def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2160def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2161def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2162def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2163def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2164def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2165def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2166def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2167def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2168def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2169def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2170def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2171def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2172def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2173def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2174def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2175def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;