blob: 1f178f3157dda5487def391a9672715aea470398 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000110let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000113 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwin78caa122009-09-23 21:38:08 +0000123 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000135 IIC_fpLoadm,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
David Goodwin78caa122009-09-23 21:38:08 +0000147 IIC_fpStorem,
Bob Wilson66b34002009-08-12 17:04:56 +0000148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000158class VLD1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
159 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000162class VLD1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
163 : NLdSt<0,0b10,0b1010,op7_4, (outs QPR:$dst), (ins addrmode6:$addr), IIC_VLD1,
Bob Wilson316062a2009-08-25 17:46:06 +0000164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilsonb1721162009-10-07 21:53:04 +0000167def VLD1d8 : VLD1D<0b0000, "vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<0b0100, "vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<0b1000, "vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<0b1000, "vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<0b1100, "vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilsonb1721162009-10-07 21:53:04 +0000173def VLD1q8 : VLD1Q<0b0000, "vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<0b0100, "vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<0b1000, "vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<0b1000, "vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<0b1100, "vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000179let mayLoad = 1, hasExtraDefRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000182class VLD2D<bits<4> op7_4, string OpcodeStr>
183 : NLdSt<0,0b10,0b1000,op7_4, (outs DPR:$dst1, DPR:$dst2),
184 (ins addrmode6:$addr), IIC_VLD2,
Bob Wilson316062a2009-08-25 17:46:06 +0000185 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000186class VLD2Q<bits<4> op7_4, string OpcodeStr>
187 : NLdSt<0,0b10,0b0011,op7_4,
188 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsone9829ca2009-10-06 22:01:59 +0000189 (ins addrmode6:$addr), IIC_VLD2,
190 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
191 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000192
Bob Wilsonb1721162009-10-07 21:53:04 +0000193def VLD2d8 : VLD2D<0b0000, "vld2.8">;
194def VLD2d16 : VLD2D<0b0100, "vld2.16">;
195def VLD2d32 : VLD2D<0b1000, "vld2.32">;
Bob Wilson8c3be582009-10-07 22:57:01 +0000196def VLD2d64 : NLdSt<0,0b10,0b1010,0b1100, (outs DPR:$dst1, DPR:$dst2),
197 (ins addrmode6:$addr), IIC_VLD1,
198 "vld1.64\t\\{$dst1,$dst2\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
Bob Wilsonb1721162009-10-07 21:53:04 +0000200def VLD2q8 : VLD2Q<0b0000, "vld2.8">;
201def VLD2q16 : VLD2Q<0b0100, "vld2.16">;
202def VLD2q32 : VLD2Q<0b1000, "vld2.32">;
Bob Wilsone9829ca2009-10-06 22:01:59 +0000203
Bob Wilson055a90d2009-08-05 00:49:09 +0000204// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000205class VLD3D<bits<4> op7_4, string OpcodeStr>
206 : NLdSt<0,0b10,0b0100,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
207 (ins addrmode6:$addr), IIC_VLD3,
Bob Wilson316062a2009-08-25 17:46:06 +0000208 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000209class VLD3WB<bits<4> op7_4, string OpcodeStr>
210 : NLdSt<0,0b10,0b0101,op7_4, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilsona8b43622009-10-07 17:24:55 +0000211 (ins addrmode6:$addr), IIC_VLD3,
212 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"),
213 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000214
Bob Wilsonb1721162009-10-07 21:53:04 +0000215def VLD3d8 : VLD3D<0b0000, "vld3.8">;
216def VLD3d16 : VLD3D<0b0100, "vld3.16">;
217def VLD3d32 : VLD3D<0b1000, "vld3.32">;
Bob Wilsonda8cacc2009-10-07 23:39:57 +0000218def VLD3d64 : NLdSt<0,0b10,0b0110,0b1100,
219 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
220 (ins addrmode6:$addr), IIC_VLD1,
221 "vld1.64\t\\{$dst1,$dst2,$dst3\\}, $addr", "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000222
Bob Wilsona8b43622009-10-07 17:24:55 +0000223// vld3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000224def VLD3q8a : VLD3WB<0b0000, "vld3.8">;
225def VLD3q16a : VLD3WB<0b0100, "vld3.16">;
226def VLD3q32a : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000227
228// vld3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000229def VLD3q8b : VLD3WB<0b0000, "vld3.8">;
230def VLD3q16b : VLD3WB<0b0100, "vld3.16">;
231def VLD3q32b : VLD3WB<0b1000, "vld3.32">;
Bob Wilsona8b43622009-10-07 17:24:55 +0000232
Bob Wilson055a90d2009-08-05 00:49:09 +0000233// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000234class VLD4D<bits<4> op7_4, string OpcodeStr>
235 : NLdSt<0,0b10,0b0000,op7_4,
236 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
David Goodwin78caa122009-09-23 21:38:08 +0000237 (ins addrmode6:$addr), IIC_VLD4,
Bob Wilson316062a2009-08-25 17:46:06 +0000238 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
239 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000240class VLD4WB<bits<4> op7_4, string OpcodeStr>
241 : NLdSt<0,0b10,0b0001,op7_4,
242 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson004a2e12009-10-07 18:09:32 +0000243 (ins addrmode6:$addr), IIC_VLD4,
244 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
245 "$addr.addr = $wb", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000246
Bob Wilsonb1721162009-10-07 21:53:04 +0000247def VLD4d8 : VLD4D<0b0000, "vld4.8">;
248def VLD4d16 : VLD4D<0b0100, "vld4.16">;
249def VLD4d32 : VLD4D<0b1000, "vld4.32">;
Bob Wilson7ce47502009-10-07 23:54:04 +0000250def VLD4d64 : NLdSt<0,0b10,0b0010,0b1100,
251 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
252 (ins addrmode6:$addr), IIC_VLD1,
253 "vld1.64\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr", "", []>;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000254
Bob Wilson004a2e12009-10-07 18:09:32 +0000255// vld4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000256def VLD4q8a : VLD4WB<0b0000, "vld4.8">;
257def VLD4q16a : VLD4WB<0b0100, "vld4.16">;
258def VLD4q32a : VLD4WB<0b1000, "vld4.32">;
Bob Wilson004a2e12009-10-07 18:09:32 +0000259
260// vld4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000261def VLD4q8b : VLD4WB<0b0000, "vld4.8">;
262def VLD4q16b : VLD4WB<0b0100, "vld4.16">;
263def VLD4q32b : VLD4WB<0b1000, "vld4.32">;
264
265// VLD1LN : Vector Load (single element to one lane)
266// FIXME: Not yet implemented.
Bob Wilson004a2e12009-10-07 18:09:32 +0000267
Bob Wilsond14b8b62009-09-01 04:26:28 +0000268// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson5687d8a2009-10-08 18:56:10 +0000269class VLD2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000270 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000271 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000272 IIC_VLD2,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000273 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
274 "$src1 = $dst1, $src2 = $dst2", []>;
275
Bob Wilson5687d8a2009-10-08 18:56:10 +0000276def VLD2LNd8 : VLD2LN<0b0001, "vld2.8">;
277def VLD2LNd16 : VLD2LN<0b0101, "vld2.16">;
278def VLD2LNd32 : VLD2LN<0b1001, "vld2.32">;
279
280// vld2 to double-spaced even registers.
281def VLD2LNq16a: VLD2LN<0b0101, "vld2.16">;
282def VLD2LNq32a: VLD2LN<0b1001, "vld2.32">;
283
284// vld2 to double-spaced odd registers.
285def VLD2LNq16b: VLD2LN<0b0101, "vld2.16">;
286def VLD2LNq32b: VLD2LN<0b1001, "vld2.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000287
288// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson47a1ff62009-10-08 22:27:33 +0000289class VLD3LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000290 : NLdSt<1,0b10,op11_8,0b0000, (outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000291 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
David Goodwin78caa122009-09-23 21:38:08 +0000292 nohash_imm:$lane), IIC_VLD3,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000293 !strconcat(OpcodeStr,
294 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
295 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
296
Bob Wilson47a1ff62009-10-08 22:27:33 +0000297def VLD3LNd8 : VLD3LN<0b0010, "vld3.8">;
298def VLD3LNd16 : VLD3LN<0b0110, "vld3.16">;
299def VLD3LNd32 : VLD3LN<0b1010, "vld3.32">;
300
301// vld3 to double-spaced even registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000302def VLD3LNq16a: VLD3LN<0b0110, "vld3.16">;
303def VLD3LNq32a: VLD3LN<0b1010, "vld3.32">;
Bob Wilson47a1ff62009-10-08 22:27:33 +0000304
305// vld3 to double-spaced odd registers.
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000306def VLD3LNq16b: VLD3LN<0b0110, "vld3.16">;
307def VLD3LNq32b: VLD3LN<0b1010, "vld3.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000308
309// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000310class VLD4LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000311 : NLdSt<1,0b10,op11_8,0b0000,
312 (outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilsond14b8b62009-09-01 04:26:28 +0000313 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
David Goodwin78caa122009-09-23 21:38:08 +0000314 nohash_imm:$lane), IIC_VLD4,
Bob Wilsond14b8b62009-09-01 04:26:28 +0000315 !strconcat(OpcodeStr,
316 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
317 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
318
Bob Wilson7a8c6df2009-10-08 22:53:57 +0000319def VLD4LNd8 : VLD4LN<0b0011, "vld4.8">;
320def VLD4LNd16 : VLD4LN<0b0111, "vld4.16">;
321def VLD4LNd32 : VLD4LN<0b1011, "vld4.32">;
322
323// vld4 to double-spaced even registers.
324def VLD4LNq16a: VLD4LN<0b0111, "vld4.16">;
325def VLD4LNq32a: VLD4LN<0b1011, "vld4.32">;
326
327// vld4 to double-spaced odd registers.
328def VLD4LNq16b: VLD4LN<0b0111, "vld4.16">;
329def VLD4LNq32b: VLD4LN<0b1011, "vld4.32">;
Bob Wilsonb1721162009-10-07 21:53:04 +0000330
331// VLD1DUP : Vector Load (single element to all lanes)
332// VLD2DUP : Vector Load (single 2-element structure to all lanes)
333// VLD3DUP : Vector Load (single 3-element structure to all lanes)
334// VLD4DUP : Vector Load (single 4-element structure to all lanes)
335// FIXME: Not yet implemented.
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000336} // mayLoad = 1, hasExtraDefRegAllocReq = 1
Bob Wilsonee27bec2009-08-12 00:49:01 +0000337
Bob Wilson6a209cd2009-08-06 18:47:44 +0000338// VST1 : Vector Store (multiple single elements)
Bob Wilsonb1721162009-10-07 21:53:04 +0000339class VST1D<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
340 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$addr, DPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000341 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000342 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000343class VST1Q<bits<4> op7_4, string OpcodeStr, ValueType Ty, Intrinsic IntOp>
344 : NLdSt<0,0b00,0b1010,op7_4, (outs), (ins addrmode6:$addr, QPR:$src), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000345 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000346 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
347
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000348let hasExtraSrcRegAllocReq = 1 in {
Bob Wilsonb1721162009-10-07 21:53:04 +0000349def VST1d8 : VST1D<0b0000, "vst1.8", v8i8, int_arm_neon_vst1>;
350def VST1d16 : VST1D<0b0100, "vst1.16", v4i16, int_arm_neon_vst1>;
351def VST1d32 : VST1D<0b1000, "vst1.32", v2i32, int_arm_neon_vst1>;
352def VST1df : VST1D<0b1000, "vst1.32", v2f32, int_arm_neon_vst1>;
353def VST1d64 : VST1D<0b1100, "vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000354
Bob Wilsonb1721162009-10-07 21:53:04 +0000355def VST1q8 : VST1Q<0b0000, "vst1.8", v16i8, int_arm_neon_vst1>;
356def VST1q16 : VST1Q<0b0100, "vst1.16", v8i16, int_arm_neon_vst1>;
357def VST1q32 : VST1Q<0b1000, "vst1.32", v4i32, int_arm_neon_vst1>;
358def VST1qf : VST1Q<0b1000, "vst1.32", v4f32, int_arm_neon_vst1>;
359def VST1q64 : VST1Q<0b1100, "vst1.64", v2i64, int_arm_neon_vst1>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000360} // hasExtraSrcRegAllocReq
Bob Wilson6a209cd2009-08-06 18:47:44 +0000361
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000362let mayStore = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson66b34002009-08-12 17:04:56 +0000363
Bob Wilson6a209cd2009-08-06 18:47:44 +0000364// VST2 : Vector Store (multiple 2-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000365class VST2D<bits<4> op7_4, string OpcodeStr>
366 : NLdSt<0,0b00,0b1000,op7_4, (outs),
367 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000368 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000369class VST2Q<bits<4> op7_4, string OpcodeStr>
370 : NLdSt<0,0b00,0b0011,op7_4, (outs),
371 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
372 IIC_VST,
Bob Wilson5fa67d352009-10-07 18:47:39 +0000373 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
374 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000375
Bob Wilsonb1721162009-10-07 21:53:04 +0000376def VST2d8 : VST2D<0b0000, "vst2.8">;
377def VST2d16 : VST2D<0b0100, "vst2.16">;
378def VST2d32 : VST2D<0b1000, "vst2.32">;
Bob Wilsondd43d1e2009-10-08 00:21:01 +0000379def VST2d64 : NLdSt<0,0b00,0b1010,0b1100, (outs),
380 (ins addrmode6:$addr, DPR:$src1, DPR:$src2), IIC_VST,
381 "vst1.64\t\\{$src1,$src2\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000382
Bob Wilsonb1721162009-10-07 21:53:04 +0000383def VST2q8 : VST2Q<0b0000, "vst2.8">;
384def VST2q16 : VST2Q<0b0100, "vst2.16">;
385def VST2q32 : VST2Q<0b1000, "vst2.32">;
Bob Wilson5fa67d352009-10-07 18:47:39 +0000386
Bob Wilson6a209cd2009-08-06 18:47:44 +0000387// VST3 : Vector Store (multiple 3-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000388class VST3D<bits<4> op7_4, string OpcodeStr>
389 : NLdSt<0,0b00,0b0100,op7_4, (outs),
390 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000391 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000392class VST3WB<bits<4> op7_4, string OpcodeStr>
393 : NLdSt<0,0b00,0b0101,op7_4, (outs GPR:$wb),
394 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3), IIC_VST,
Bob Wilson2a85bd12009-10-07 20:30:08 +0000395 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"),
396 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000397
Bob Wilsonb1721162009-10-07 21:53:04 +0000398def VST3d8 : VST3D<0b0000, "vst3.8">;
399def VST3d16 : VST3D<0b0100, "vst3.16">;
400def VST3d32 : VST3D<0b1000, "vst3.32">;
Bob Wilson7200e5d2009-10-08 00:28:28 +0000401def VST3d64 : NLdSt<0,0b00,0b0110,0b1100, (outs),
402 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
403 IIC_VST,
404 "vst1.64\t\\{$src1,$src2,$src3\\}, $addr", "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000405
Bob Wilson2a85bd12009-10-07 20:30:08 +0000406// vst3 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000407def VST3q8a : VST3WB<0b0000, "vst3.8">;
408def VST3q16a : VST3WB<0b0100, "vst3.16">;
409def VST3q32a : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000410
411// vst3 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000412def VST3q8b : VST3WB<0b0000, "vst3.8">;
413def VST3q16b : VST3WB<0b0100, "vst3.16">;
414def VST3q32b : VST3WB<0b1000, "vst3.32">;
Bob Wilson2a85bd12009-10-07 20:30:08 +0000415
Bob Wilson6a209cd2009-08-06 18:47:44 +0000416// VST4 : Vector Store (multiple 4-element structures)
Bob Wilsonb1721162009-10-07 21:53:04 +0000417class VST4D<bits<4> op7_4, string OpcodeStr>
418 : NLdSt<0,0b00,0b0000,op7_4, (outs),
419 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
420 IIC_VST,
Bob Wilson316062a2009-08-25 17:46:06 +0000421 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
422 "", []>;
Bob Wilsonb1721162009-10-07 21:53:04 +0000423class VST4WB<bits<4> op7_4, string OpcodeStr>
424 : NLdSt<0,0b00,0b0001,op7_4, (outs GPR:$wb),
425 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4),
426 IIC_VST,
Bob Wilson931c76b2009-10-07 20:49:18 +0000427 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
428 "$addr.addr = $wb", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000429
Bob Wilsonb1721162009-10-07 21:53:04 +0000430def VST4d8 : VST4D<0b0000, "vst4.8">;
431def VST4d16 : VST4D<0b0100, "vst4.16">;
432def VST4d32 : VST4D<0b1000, "vst4.32">;
Bob Wilson94b5d432009-10-08 05:18:18 +0000433def VST4d64 : NLdSt<0,0b00,0b0010,0b1100, (outs),
434 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
435 DPR:$src4), IIC_VST,
436 "vst1.64\t\\{$src1,$src2,$src3,$src4\\}, $addr", "", []>;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000437
Bob Wilson931c76b2009-10-07 20:49:18 +0000438// vst4 to double-spaced even registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000439def VST4q8a : VST4WB<0b0000, "vst4.8">;
440def VST4q16a : VST4WB<0b0100, "vst4.16">;
441def VST4q32a : VST4WB<0b1000, "vst4.32">;
Bob Wilson931c76b2009-10-07 20:49:18 +0000442
443// vst4 to double-spaced odd registers.
Bob Wilsonb1721162009-10-07 21:53:04 +0000444def VST4q8b : VST4WB<0b0000, "vst4.8">;
445def VST4q16b : VST4WB<0b0100, "vst4.16">;
446def VST4q32b : VST4WB<0b1000, "vst4.32">;
447
448// VST1LN : Vector Store (single element from one lane)
449// FIXME: Not yet implemented.
Bob Wilson931c76b2009-10-07 20:49:18 +0000450
Bob Wilsonc2d65852009-09-01 18:51:56 +0000451// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson18e94a72009-10-08 23:38:24 +0000452class VST2LN<bits<4> op11_8, string OpcodeStr>
Bob Wilsonb1721162009-10-07 21:53:04 +0000453 : NLdSt<1,0b00,op11_8,0b0000, (outs),
454 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
David Goodwin78caa122009-09-23 21:38:08 +0000455 IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000456 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
457 "", []>;
458
Bob Wilson18e94a72009-10-08 23:38:24 +0000459def VST2LNd8 : VST2LN<0b0000, "vst2.8">;
460def VST2LNd16 : VST2LN<0b0100, "vst2.16">;
461def VST2LNd32 : VST2LN<0b1000, "vst2.32">;
462
463// vst2 to double-spaced even registers.
464def VST2LNq16a: VST2LN<0b0100, "vst2.16">;
465def VST2LNq32a: VST2LN<0b1000, "vst2.32">;
466
467// vst2 to double-spaced odd registers.
468def VST2LNq16b: VST2LN<0b0100, "vst2.16">;
469def VST2LNq32b: VST2LN<0b1000, "vst2.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000470
471// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000472class VST3LND<bits<4> op11_8, string OpcodeStr>
473 : NLdSt<1,0b00,op11_8,0b0000, (outs),
474 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
475 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000476 !strconcat(OpcodeStr,
477 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
478
Bob Wilsonb1721162009-10-07 21:53:04 +0000479def VST3LNd8 : VST3LND<0b0010, "vst3.8">;
480def VST3LNd16 : VST3LND<0b0110, "vst3.16">;
481def VST3LNd32 : VST3LND<0b1010, "vst3.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000482
483// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilsonb1721162009-10-07 21:53:04 +0000484class VST4LND<bits<4> op11_8, string OpcodeStr>
485 : NLdSt<1,0b00,op11_8,0b0000, (outs),
486 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
487 nohash_imm:$lane), IIC_VST,
Bob Wilsonc2d65852009-09-01 18:51:56 +0000488 !strconcat(OpcodeStr,
489 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
490 "", []>;
491
Bob Wilsonb1721162009-10-07 21:53:04 +0000492def VST4LNd8 : VST4LND<0b0011, "vst4.8">;
493def VST4LNd16 : VST4LND<0b0111, "vst4.16">;
494def VST4LNd32 : VST4LND<0b1011, "vst4.32">;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +0000495} // mayStore = 1, hasExtraSrcRegAllocReq = 1
Bob Wilson6a209cd2009-08-06 18:47:44 +0000496
Bob Wilsoned592c02009-07-08 18:11:30 +0000497
Bob Wilsone60fee02009-06-22 23:27:02 +0000498//===----------------------------------------------------------------------===//
499// NEON pattern fragments
500//===----------------------------------------------------------------------===//
501
502// Extract D sub-registers of Q registers.
503// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000504def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000505 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000506}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000507def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000508 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000509}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000510def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000511 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000512}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000513def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000514 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000515}]>;
Anton Korobeynikovb261a192009-09-02 21:21:28 +0000516def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
517 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
518}]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000519
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000520// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000521// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
522def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000523 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000524}]>;
525
Bob Wilsone60fee02009-06-22 23:27:02 +0000526// Translate lane numbers from Q registers to D subregs.
527def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000528 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000529}]>;
530def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000531 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000532}]>;
533def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000534 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000535}]>;
536
537//===----------------------------------------------------------------------===//
538// Instruction Classes
539//===----------------------------------------------------------------------===//
540
541// Basic 2-register operations, both double- and quad-register.
542class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
543 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
544 ValueType ResTy, ValueType OpTy, SDNode OpNode>
545 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000546 (ins DPR:$src), IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000547 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
548class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
549 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
550 ValueType ResTy, ValueType OpTy, SDNode OpNode>
551 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000552 (ins QPR:$src), IIC_VUNAQ, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000553 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
554
David Goodwin4b358db2009-08-10 22:17:39 +0000555// Basic 2-register operations, scalar single-precision.
556class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
557 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
558 ValueType ResTy, ValueType OpTy, SDNode OpNode>
559 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
560 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
David Goodwin78caa122009-09-23 21:38:08 +0000561 IIC_VUNAD, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
David Goodwin4b358db2009-08-10 22:17:39 +0000562
563class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
564 : NEONFPPat<(ResTy (OpNode SPR:$a)),
565 (EXTRACT_SUBREG
566 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
567 arm_ssubreg_0)>;
568
Bob Wilsone60fee02009-06-22 23:27:02 +0000569// Basic 2-register intrinsics, both double- and quad-register.
570class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000571 bits<2> op17_16, bits<5> op11_7, bit op4,
572 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000573 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
574 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000575 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000576 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
577class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000578 bits<2> op17_16, bits<5> op11_7, bit op4,
579 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +0000580 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
581 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000582 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000583 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
584
David Goodwin4b358db2009-08-10 22:17:39 +0000585// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000586class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin78caa122009-09-23 21:38:08 +0000587 bits<2> op17_16, bits<5> op11_7, bit op4,
588 InstrItinClass itin, string OpcodeStr,
Evan Cheng46961d82009-08-07 19:30:41 +0000589 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
590 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000591 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000592 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
593
594class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000595 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000596 (EXTRACT_SUBREG
597 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
598 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000599
Bob Wilsone60fee02009-06-22 23:27:02 +0000600// Narrow 2-register intrinsics.
601class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
602 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000603 InstrItinClass itin, string OpcodeStr,
604 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000605 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000606 (ins QPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000607 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
608
609// Long 2-register intrinsics. (This is currently only used for VMOVL and is
610// derived from N2VImm instead of N2V because of the way the size is encoded.)
611class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin78caa122009-09-23 21:38:08 +0000612 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
613 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000614 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +0000615 (ins DPR:$src), itin, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000616 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
617
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000618// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
619class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
620 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000621 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000622 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
623 "$src1 = $dst1, $src2 = $dst2", []>;
David Goodwin78caa122009-09-23 21:38:08 +0000624class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
625 InstrItinClass itin, string OpcodeStr>
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000626 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
David Goodwin78caa122009-09-23 21:38:08 +0000627 (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000628 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
629 "$src1 = $dst1, $src2 = $dst2", []>;
630
Bob Wilsone60fee02009-06-22 23:27:02 +0000631// Basic 3-register operations, both double- and quad-register.
632class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000633 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000634 SDNode OpNode, bit Commutable>
635 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000636 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000637 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
638 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
639 let isCommutable = Commutable;
640}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000641class N3VDSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000642 InstrItinClass itin, string OpcodeStr, ValueType Ty, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000643 : N3V<0, 1, op21_20, op11_8, 1, 0,
644 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000645 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000646 [(set (Ty DPR:$dst),
647 (Ty (ShOp (Ty DPR:$src1),
648 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
649 imm:$lane)))))]> {
650 let isCommutable = 0;
651}
652class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
653 string OpcodeStr, ValueType Ty, SDNode ShOp>
654 : N3V<0, 1, op21_20, op11_8, 1, 0,
655 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000656 IIC_VMULi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000657 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
658 [(set (Ty DPR:$dst),
659 (Ty (ShOp (Ty DPR:$src1),
660 (Ty (NEONvduplane (Ty DPR_8:$src2),
661 imm:$lane)))))]> {
662 let isCommutable = 0;
663}
664
Bob Wilsone60fee02009-06-22 23:27:02 +0000665class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +0000666 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000667 SDNode OpNode, bit Commutable>
668 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin78caa122009-09-23 21:38:08 +0000669 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000670 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
671 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
672 let isCommutable = Commutable;
673}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000674class N3VQSL<bits<2> op21_20, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +0000675 InstrItinClass itin, string OpcodeStr,
676 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000677 : N3V<1, 1, op21_20, op11_8, 1, 0,
678 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000679 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000680 [(set (ResTy QPR:$dst),
681 (ResTy (ShOp (ResTy QPR:$src1),
682 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
683 imm:$lane)))))]> {
684 let isCommutable = 0;
685}
686class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
687 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
688 : N3V<1, 1, op21_20, op11_8, 1, 0,
689 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000690 IIC_VMULi16Q,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000691 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
692 [(set (ResTy QPR:$dst),
693 (ResTy (ShOp (ResTy QPR:$src1),
694 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
695 imm:$lane)))))]> {
696 let isCommutable = 0;
697}
Bob Wilsone60fee02009-06-22 23:27:02 +0000698
David Goodwindd19ce42009-08-04 17:53:06 +0000699// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000700class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
701 string OpcodeStr, ValueType ResTy, ValueType OpTy,
702 SDNode OpNode, bit Commutable>
703 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000704 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), IIC_VBIND,
Evan Cheng46961d82009-08-07 19:30:41 +0000705 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
706 let isCommutable = Commutable;
707}
708class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000709 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000710 (EXTRACT_SUBREG
711 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
712 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
713 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000714
Bob Wilsone60fee02009-06-22 23:27:02 +0000715// Basic 3-register intrinsics, both double- and quad-register.
716class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000717 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000718 Intrinsic IntOp, bit Commutable>
719 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000720 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000721 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
722 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
723 let isCommutable = Commutable;
724}
David Goodwin36bff0c2009-09-25 18:38:29 +0000725class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000726 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
727 : N3V<0, 1, op21_20, op11_8, 1, 0,
728 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000729 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000730 [(set (Ty DPR:$dst),
731 (Ty (IntOp (Ty DPR:$src1),
732 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
733 imm:$lane)))))]> {
734 let isCommutable = 0;
735}
David Goodwin36bff0c2009-09-25 18:38:29 +0000736class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000737 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
738 : N3V<0, 1, op21_20, op11_8, 1, 0,
739 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000740 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000741 [(set (Ty DPR:$dst),
742 (Ty (IntOp (Ty DPR:$src1),
743 (Ty (NEONvduplane (Ty DPR_8:$src2),
744 imm:$lane)))))]> {
745 let isCommutable = 0;
746}
747
Bob Wilsone60fee02009-06-22 23:27:02 +0000748class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000749 InstrItinClass itin, string OpcodeStr, ValueType ResTy, ValueType OpTy,
Bob Wilsone60fee02009-06-22 23:27:02 +0000750 Intrinsic IntOp, bit Commutable>
751 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000752 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000753 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
754 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
755 let isCommutable = Commutable;
756}
David Goodwin36bff0c2009-09-25 18:38:29 +0000757class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000758 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
759 : N3V<1, 1, op21_20, op11_8, 1, 0,
760 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000761 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000762 [(set (ResTy QPR:$dst),
763 (ResTy (IntOp (ResTy QPR:$src1),
764 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
765 imm:$lane)))))]> {
766 let isCommutable = 0;
767}
David Goodwin36bff0c2009-09-25 18:38:29 +0000768class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000769 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
770 : N3V<1, 1, op21_20, op11_8, 1, 0,
771 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000772 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000773 [(set (ResTy QPR:$dst),
774 (ResTy (IntOp (ResTy QPR:$src1),
775 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
776 imm:$lane)))))]> {
777 let isCommutable = 0;
778}
Bob Wilsone60fee02009-06-22 23:27:02 +0000779
780// Multiply-Add/Sub operations, both double- and quad-register.
781class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000782 InstrItinClass itin, string OpcodeStr,
783 ValueType Ty, SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000784 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000785 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000786 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
787 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
788 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000789class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000790 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
791 : N3V<0, 1, op21_20, op11_8, 1, 0,
792 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000793 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000794 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
795 [(set (Ty DPR:$dst),
796 (Ty (ShOp (Ty DPR:$src1),
797 (Ty (MulOp DPR:$src2,
798 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
799 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000800class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000801 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
802 : N3V<0, 1, op21_20, op11_8, 1, 0,
803 (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000804 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000805 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
806 [(set (Ty DPR:$dst),
807 (Ty (ShOp (Ty DPR:$src1),
808 (Ty (MulOp DPR:$src2,
809 (Ty (NEONvduplane (Ty DPR_8:$src3),
810 imm:$lane)))))))]>;
811
Bob Wilsone60fee02009-06-22 23:27:02 +0000812class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000813 InstrItinClass itin, string OpcodeStr, ValueType Ty,
814 SDNode MulOp, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +0000815 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000816 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000817 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
818 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
819 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000820class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000821 string OpcodeStr, ValueType ResTy, ValueType OpTy,
822 SDNode MulOp, SDNode ShOp>
823 : N3V<1, 1, op21_20, op11_8, 1, 0,
824 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000825 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000826 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
827 [(set (ResTy QPR:$dst),
828 (ResTy (ShOp (ResTy QPR:$src1),
829 (ResTy (MulOp QPR:$src2,
830 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
831 imm:$lane)))))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000832class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000833 string OpcodeStr, ValueType ResTy, ValueType OpTy,
834 SDNode MulOp, SDNode ShOp>
835 : N3V<1, 1, op21_20, op11_8, 1, 0,
836 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000837 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000838 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
839 [(set (ResTy QPR:$dst),
840 (ResTy (ShOp (ResTy QPR:$src1),
841 (ResTy (MulOp QPR:$src2,
842 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
843 imm:$lane)))))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000844
David Goodwindd19ce42009-08-04 17:53:06 +0000845// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000846class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000847 InstrItinClass itin, string OpcodeStr,
848 ValueType Ty, SDNode MulOp, SDNode OpNode>
Evan Cheng46961d82009-08-07 19:30:41 +0000849 : N3V<op24, op23, op21_20, op11_8, 0, op4,
850 (outs DPR_VFP2:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000851 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), itin,
Evan Cheng46961d82009-08-07 19:30:41 +0000852 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
853
854class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
855 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
856 (EXTRACT_SUBREG
857 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
858 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
859 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
860 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000861
Bob Wilsone60fee02009-06-22 23:27:02 +0000862// Neon 3-argument intrinsics, both double- and quad-register.
863// The destination register is also used as the first source operand register.
864class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000865 InstrItinClass itin, string OpcodeStr,
866 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000867 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000868 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000869 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
870 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
871 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
872class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000873 InstrItinClass itin, string OpcodeStr,
874 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000875 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000876 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000877 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
878 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
879 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
880
881// Neon Long 3-argument intrinsic. The destination register is
882// a quad-register and is also used as the first source operand register.
883class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000884 InstrItinClass itin, string OpcodeStr,
885 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilsone60fee02009-06-22 23:27:02 +0000886 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000887 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000888 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
889 [(set QPR:$dst,
890 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000891class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000892 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
893 : N3V<op24, 1, op21_20, op11_8, 1, 0,
894 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000895 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000896 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
897 [(set (ResTy QPR:$dst),
898 (ResTy (IntOp (ResTy QPR:$src1),
899 (OpTy DPR:$src2),
900 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
901 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000902class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000903 string OpcodeStr, ValueType ResTy, ValueType OpTy,
904 Intrinsic IntOp>
905 : N3V<op24, 1, op21_20, op11_8, 1, 0,
906 (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000907 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane), itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000908 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
909 [(set (ResTy QPR:$dst),
910 (ResTy (IntOp (ResTy QPR:$src1),
911 (OpTy DPR:$src2),
912 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
913 imm:$lane)))))]>;
914
Bob Wilsone60fee02009-06-22 23:27:02 +0000915
916// Narrowing 3-register intrinsics.
917class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
918 string OpcodeStr, ValueType TyD, ValueType TyQ,
919 Intrinsic IntOp, bit Commutable>
920 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000921 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VBINi4D,
Bob Wilsone60fee02009-06-22 23:27:02 +0000922 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
923 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
924 let isCommutable = Commutable;
925}
926
927// Long 3-register intrinsics.
928class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000929 InstrItinClass itin, string OpcodeStr, ValueType TyQ, ValueType TyD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000930 Intrinsic IntOp, bit Commutable>
931 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000932 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +0000933 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
934 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
935 let isCommutable = Commutable;
936}
David Goodwin36bff0c2009-09-25 18:38:29 +0000937class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000938 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
939 : N3V<op24, 1, op21_20, op11_8, 1, 0,
940 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000941 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000942 [(set (ResTy QPR:$dst),
943 (ResTy (IntOp (OpTy DPR:$src1),
944 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
945 imm:$lane)))))]>;
David Goodwin36bff0c2009-09-25 18:38:29 +0000946class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000947 string OpcodeStr, ValueType ResTy, ValueType OpTy,
948 Intrinsic IntOp>
949 : N3V<op24, 1, op21_20, op11_8, 1, 0,
950 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +0000951 itin, !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000952 [(set (ResTy QPR:$dst),
953 (ResTy (IntOp (OpTy DPR:$src1),
954 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
955 imm:$lane)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000956
957// Wide 3-register intrinsics.
958class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
959 string OpcodeStr, ValueType TyQ, ValueType TyD,
960 Intrinsic IntOp, bit Commutable>
961 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000962 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), IIC_VSUBiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000963 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
964 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
965 let isCommutable = Commutable;
966}
967
968// Pairwise long 2-register intrinsics, both double- and quad-register.
969class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
970 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
971 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
972 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000973 (ins DPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000974 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
975class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
976 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
977 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
978 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +0000979 (ins QPR:$src), IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000980 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
981
982// Pairwise long 2-register accumulate intrinsics,
983// both double- and quad-register.
984// The destination register is also used as the first source operand register.
985class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
986 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
987 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
988 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000989 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +0000990 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
991 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
992class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
993 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
994 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
995 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +0000996 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), IIC_VPALiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +0000997 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
998 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
999
1000// Shift by immediate,
1001// both double- and quad-register.
1002class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001003 bit op4, InstrItinClass itin, string OpcodeStr,
1004 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001005 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001006 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001007 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1008 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
1009class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001010 bit op4, InstrItinClass itin, string OpcodeStr,
1011 ValueType Ty, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001012 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001013 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001014 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1015 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
1016
1017// Long shift by immediate.
1018class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1019 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
1020 ValueType OpTy, SDNode OpNode>
1021 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001022 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001023 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1024 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
1025 (i32 imm:$SIMM))))]>;
1026
1027// Narrow shift by immediate.
1028class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
David Goodwin36bff0c2009-09-25 18:38:29 +00001029 bit op6, bit op4, InstrItinClass itin, string OpcodeStr,
1030 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilsone60fee02009-06-22 23:27:02 +00001031 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001032 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001033 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1034 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
1035 (i32 imm:$SIMM))))]>;
1036
1037// Shift right by immediate and accumulate,
1038// both double- and quad-register.
1039class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1040 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1041 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1042 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001043 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001044 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1045 [(set DPR:$dst, (Ty (add DPR:$src1,
1046 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
1047class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1048 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1049 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1050 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001051 IIC_VPALiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001052 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1053 [(set QPR:$dst, (Ty (add QPR:$src1,
1054 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
1055
1056// Shift by immediate and insert,
1057// both double- and quad-register.
1058class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1059 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1060 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
1061 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001062 IIC_VSHLiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001063 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1064 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
1065class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1066 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
1067 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
1068 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwin36bff0c2009-09-25 18:38:29 +00001069 IIC_VSHLiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001070 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
1071 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
1072
1073// Convert, with fractional bits immediate,
1074// both double- and quad-register.
1075class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1076 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1077 Intrinsic IntOp>
1078 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001079 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), IIC_VUNAD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001080 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1081 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
1082class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
1083 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
1084 Intrinsic IntOp>
1085 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001086 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), IIC_VUNAQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001087 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
1088 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
1089
1090//===----------------------------------------------------------------------===//
1091// Multiclasses
1092//===----------------------------------------------------------------------===//
1093
Bob Wilson8af7b532009-10-03 04:44:16 +00001094// Abbreviations used in multiclass suffixes:
1095// Q = quarter int (8 bit) elements
1096// H = half int (16 bit) elements
1097// S = single int (32 bit) elements
1098// D = double int (64 bit) elements
1099
Bob Wilsone60fee02009-06-22 23:27:02 +00001100// Neon 3-register vector operations.
1101
1102// First with only element sizes of 8, 16 and 32 bits:
1103multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001104 InstrItinClass itinD16, InstrItinClass itinD32,
1105 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001106 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
1107 // 64-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001108 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
1109 !strconcat(OpcodeStr, "8"), v8i8, v8i8, OpNode, Commutable>;
1110 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
1111 !strconcat(OpcodeStr, "16"), v4i16, v4i16, OpNode, Commutable>;
1112 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
1113 !strconcat(OpcodeStr, "32"), v2i32, v2i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001114
1115 // 128-bit vector types.
David Goodwin78caa122009-09-23 21:38:08 +00001116 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
1117 !strconcat(OpcodeStr, "8"), v16i8, v16i8, OpNode, Commutable>;
1118 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
1119 !strconcat(OpcodeStr, "16"), v8i16, v8i16, OpNode, Commutable>;
1120 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
1121 !strconcat(OpcodeStr, "32"), v4i32, v4i32, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001122}
1123
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001124multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1125 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001126 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001127 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001128 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001129}
1130
Bob Wilsone60fee02009-06-22 23:27:02 +00001131// ....then also with element size 64 bits:
1132multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin78caa122009-09-23 21:38:08 +00001133 InstrItinClass itinD, InstrItinClass itinQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001134 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
David Goodwin78caa122009-09-23 21:38:08 +00001135 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
1136 OpcodeStr, OpNode, Commutable> {
1137 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
1138 !strconcat(OpcodeStr, "64"), v1i64, v1i64, OpNode, Commutable>;
1139 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
1140 !strconcat(OpcodeStr, "64"), v2i64, v2i64, OpNode, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001141}
1142
1143
1144// Neon Narrowing 2-register vector intrinsics,
1145// source operand element sizes of 16, 32 and 64 bits:
1146multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001147 bits<5> op11_7, bit op6, bit op4,
1148 InstrItinClass itin, string OpcodeStr,
Bob Wilsone60fee02009-06-22 23:27:02 +00001149 Intrinsic IntOp> {
1150 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001151 itin, !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001152 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001153 itin, !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001154 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001155 itin, !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001156}
1157
1158
1159// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
1160// source operand element sizes of 16, 32 and 64 bits:
1161multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
1162 bit op4, string OpcodeStr, Intrinsic IntOp> {
1163 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001164 IIC_VQUNAiD, !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001165 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001166 IIC_VQUNAiD, !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001167 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001168 IIC_VQUNAiD, !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001169}
1170
1171
1172// Neon 3-register vector intrinsics.
1173
1174// First with only element sizes of 16 and 32 bits:
1175multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001176 InstrItinClass itinD16, InstrItinClass itinD32,
1177 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001178 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1179 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001180 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, itinD16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001181 v4i16, v4i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001182 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, itinD32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001183 v2i32, v2i32, IntOp, Commutable>;
1184
1185 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001186 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, itinQ16, !strconcat(OpcodeStr,"16"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001187 v8i16, v8i16, IntOp, Commutable>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001188 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, itinQ32, !strconcat(OpcodeStr,"32"),
Bob Wilsone60fee02009-06-22 23:27:02 +00001189 v4i32, v4i32, IntOp, Commutable>;
1190}
1191
David Goodwin36bff0c2009-09-25 18:38:29 +00001192multiclass N3VIntSL_HS<bits<4> op11_8,
1193 InstrItinClass itinD16, InstrItinClass itinD32,
1194 InstrItinClass itinQ16, InstrItinClass itinQ32,
1195 string OpcodeStr, Intrinsic IntOp> {
1196 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1197 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1198 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1199 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001200}
1201
Bob Wilsone60fee02009-06-22 23:27:02 +00001202// ....then also with element size of 8 bits:
1203multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001204 InstrItinClass itinD16, InstrItinClass itinD32,
1205 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001206 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001207 : N3VInt_HS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1208 OpcodeStr, IntOp, Commutable> {
1209 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, itinD16,
1210 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp, Commutable>;
1211 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, itinQ16,
1212 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001213}
1214
1215// ....then also with element size of 64 bits:
1216multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001217 InstrItinClass itinD16, InstrItinClass itinD32,
1218 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001219 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
David Goodwin36bff0c2009-09-25 18:38:29 +00001220 : N3VInt_QHS<op24, op23, op11_8, op4, itinD16, itinD32, itinQ16, itinQ32,
1221 OpcodeStr, IntOp, Commutable> {
1222 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, itinD32,
1223 !strconcat(OpcodeStr,"64"), v1i64, v1i64, IntOp, Commutable>;
1224 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, itinQ32,
1225 !strconcat(OpcodeStr,"64"), v2i64, v2i64, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001226}
1227
1228
1229// Neon Narrowing 3-register vector intrinsics,
1230// source operand element sizes of 16, 32 and 64 bits:
1231multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1232 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1233 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1234 v8i8, v8i16, IntOp, Commutable>;
1235 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1236 v4i16, v4i32, IntOp, Commutable>;
1237 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1238 v2i32, v2i64, IntOp, Commutable>;
1239}
1240
1241
1242// Neon Long 3-register vector intrinsics.
1243
1244// First with only element sizes of 16 and 32 bits:
1245multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001246 InstrItinClass itin, string OpcodeStr,
1247 Intrinsic IntOp, bit Commutable = 0> {
1248 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin,
1249 !strconcat(OpcodeStr,"16"), v4i32, v4i16, IntOp, Commutable>;
1250 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin,
1251 !strconcat(OpcodeStr,"32"), v2i64, v2i32, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001252}
1253
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001254multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
David Goodwin36bff0c2009-09-25 18:38:29 +00001255 InstrItinClass itin, string OpcodeStr, Intrinsic IntOp> {
1256 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001257 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001258 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001259 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1260}
1261
Bob Wilsone60fee02009-06-22 23:27:02 +00001262// ....then also with element size of 8 bits:
1263multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001264 InstrItinClass itin, string OpcodeStr,
1265 Intrinsic IntOp, bit Commutable = 0>
1266 : N3VLInt_HS<op24, op23, op11_8, op4, itin, OpcodeStr, IntOp, Commutable> {
1267 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin,
1268 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp, Commutable>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001269}
1270
1271
1272// Neon Wide 3-register vector intrinsics,
1273// source operand element sizes of 8, 16 and 32 bits:
1274multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1275 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1276 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1277 v8i16, v8i8, IntOp, Commutable>;
1278 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1279 v4i32, v4i16, IntOp, Commutable>;
1280 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1281 v2i64, v2i32, IntOp, Commutable>;
1282}
1283
1284
1285// Neon Multiply-Op vector operations,
1286// element sizes of 8, 16 and 32 bits:
1287multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001288 InstrItinClass itinD16, InstrItinClass itinD32,
1289 InstrItinClass itinQ16, InstrItinClass itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001290 string OpcodeStr, SDNode OpNode> {
1291 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001292 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001293 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001294 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001295 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001296 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001297 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1298
1299 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001300 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001301 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001302 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001303 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001304 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001305 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1306}
1307
David Goodwin36bff0c2009-09-25 18:38:29 +00001308multiclass N3VMulOpSL_HS<bits<4> op11_8,
1309 InstrItinClass itinD16, InstrItinClass itinD32,
1310 InstrItinClass itinQ16, InstrItinClass itinQ32,
1311 string OpcodeStr, SDNode ShOp> {
1312 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001313 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001314 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001315 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001316 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001317 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001318 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001319 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1320}
Bob Wilsone60fee02009-06-22 23:27:02 +00001321
1322// Neon 3-argument intrinsics,
1323// element sizes of 8, 16 and 32 bits:
1324multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1325 string OpcodeStr, Intrinsic IntOp> {
1326 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001327 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001328 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001329 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001330 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001331 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001332 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1333
1334 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001335 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001336 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001337 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001338 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001339 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi32Q,
Bob Wilsone60fee02009-06-22 23:27:02 +00001340 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1341}
1342
1343
1344// Neon Long 3-argument intrinsics.
1345
1346// First with only element sizes of 16 and 32 bits:
1347multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1348 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001349 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001350 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001351 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001352 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1353}
1354
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001355multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1356 string OpcodeStr, Intrinsic IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001357 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001358 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001359 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001360 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1361}
1362
Bob Wilsone60fee02009-06-22 23:27:02 +00001363// ....then also with element size of 8 bits:
1364multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1365 string OpcodeStr, Intrinsic IntOp>
1366 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
David Goodwin36bff0c2009-09-25 18:38:29 +00001367 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4, IIC_VMACi16D,
Bob Wilsone60fee02009-06-22 23:27:02 +00001368 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1369}
1370
1371
1372// Neon 2-register vector intrinsics,
1373// element sizes of 8, 16 and 32 bits:
1374multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin78caa122009-09-23 21:38:08 +00001375 bits<5> op11_7, bit op4,
1376 InstrItinClass itinD, InstrItinClass itinQ,
1377 string OpcodeStr, Intrinsic IntOp> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001378 // 64-bit vector types.
1379 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001380 itinD, !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001381 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001382 itinD, !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001383 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001384 itinD, !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001385
1386 // 128-bit vector types.
1387 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001388 itinQ, !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001389 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001390 itinQ, !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001391 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
David Goodwin78caa122009-09-23 21:38:08 +00001392 itinQ, !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001393}
1394
1395
1396// Neon Pairwise long 2-register intrinsics,
1397// element sizes of 8, 16 and 32 bits:
1398multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1399 bits<5> op11_7, bit op4,
1400 string OpcodeStr, Intrinsic IntOp> {
1401 // 64-bit vector types.
1402 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1403 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1404 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1405 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1406 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1407 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1408
1409 // 128-bit vector types.
1410 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1411 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1412 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1413 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1414 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1415 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1416}
1417
1418
1419// Neon Pairwise long 2-register accumulate intrinsics,
1420// element sizes of 8, 16 and 32 bits:
1421multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1422 bits<5> op11_7, bit op4,
1423 string OpcodeStr, Intrinsic IntOp> {
1424 // 64-bit vector types.
1425 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1426 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1427 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1428 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1429 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1430 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1431
1432 // 128-bit vector types.
1433 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1434 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1435 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1436 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1437 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1438 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1439}
1440
1441
1442// Neon 2-register vector shift by immediate,
1443// element sizes of 8, 16, 32 and 64 bits:
1444multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin36bff0c2009-09-25 18:38:29 +00001445 InstrItinClass itin, string OpcodeStr, SDNode OpNode> {
Bob Wilsone60fee02009-06-22 23:27:02 +00001446 // 64-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001447 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001448 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001449 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001450 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001451 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001452 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001453 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001454 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
1455
1456 // 128-bit vector types.
David Goodwin36bff0c2009-09-25 18:38:29 +00001457 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001458 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001459 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001460 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001461 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001462 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001463 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4, itin,
Bob Wilsone60fee02009-06-22 23:27:02 +00001464 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1465}
1466
1467
1468// Neon Shift-Accumulate vector operations,
1469// element sizes of 8, 16, 32 and 64 bits:
1470multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1471 string OpcodeStr, SDNode ShOp> {
1472 // 64-bit vector types.
1473 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1474 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1475 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1476 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1477 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1478 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1479 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1480 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1481
1482 // 128-bit vector types.
1483 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1484 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1485 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1486 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1487 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1488 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1489 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1490 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1491}
1492
1493
1494// Neon Shift-Insert vector operations,
1495// element sizes of 8, 16, 32 and 64 bits:
1496multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1497 string OpcodeStr, SDNode ShOp> {
1498 // 64-bit vector types.
1499 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1500 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1501 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1502 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1503 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1504 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1505 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1506 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1507
1508 // 128-bit vector types.
1509 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1510 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1511 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1512 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1513 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1514 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1515 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1516 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1517}
1518
1519//===----------------------------------------------------------------------===//
1520// Instruction Definitions.
1521//===----------------------------------------------------------------------===//
1522
1523// Vector Add Operations.
1524
1525// VADD : Vector Add (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001526defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd.i", add, 1>;
1527def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd.f32", v2f32, v2f32, fadd, 1>;
1528def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd.f32", v4f32, v4f32, fadd, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001529// VADDL : Vector Add Long (Q = D + D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001530defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, IIC_VSHLiD, "vaddl.s", int_arm_neon_vaddls, 1>;
1531defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, IIC_VSHLiD, "vaddl.u", int_arm_neon_vaddlu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001532// VADDW : Vector Add Wide (Q = Q + D)
1533defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1534defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1535// VHADD : Vector Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001536defm VHADDs : N3VInt_QHS<0,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1537 IIC_VBINi4Q, "vhadd.s", int_arm_neon_vhadds, 1>;
1538defm VHADDu : N3VInt_QHS<1,0,0b0000,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1539 IIC_VBINi4Q, "vhadd.u", int_arm_neon_vhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001540// VRHADD : Vector Rounding Halving Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001541defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1542 IIC_VBINi4Q, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1543defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1544 IIC_VBINi4Q, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001545// VQADD : Vector Saturating Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001546defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1547 IIC_VBINi4Q, "vqadd.s", int_arm_neon_vqadds, 1>;
1548defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1549 IIC_VBINi4Q, "vqadd.u", int_arm_neon_vqaddu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001550// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1551defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1552// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1553defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1554
1555// Vector Multiply Operations.
1556
1557// VMUL : Vector Multiply (integer, polynomial and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001558defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D, IIC_VMULi16Q,
1559 IIC_VMULi32Q, "vmul.i", mul, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001560def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16D, "vmul.p8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001561 int_arm_neon_vmulp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001562def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, IIC_VMULi16Q, "vmul.p8", v16i8, v16i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001563 int_arm_neon_vmulp, 1>;
David Goodwin78caa122009-09-23 21:38:08 +00001564def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VBIND, "vmul.f32", v2f32, v2f32, fmul, 1>;
1565def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VBINQ, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001566defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001567def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul.f32", v2f32, fmul>;
1568def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul.f32", v4f32, v2f32, fmul>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001569def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1570 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1571 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1572 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1573 (DSubReg_i16_reg imm:$lane))),
1574 (SubReg_i16_lane imm:$lane)))>;
1575def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1576 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1577 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1578 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1579 (DSubReg_i32_reg imm:$lane))),
1580 (SubReg_i32_lane imm:$lane)))>;
1581def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1582 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1583 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1584 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1585 (DSubReg_i32_reg imm:$lane))),
1586 (SubReg_i32_lane imm:$lane)))>;
1587
Bob Wilsone60fee02009-06-22 23:27:02 +00001588// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001589defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1590 IIC_VMULi16Q, IIC_VMULi32Q,
1591 "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1592defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
1593 IIC_VMULi16Q, IIC_VMULi32Q,
1594 "vqdmulh.s", int_arm_neon_vqdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001595def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1596 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1597 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1598 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1599 (DSubReg_i16_reg imm:$lane))),
1600 (SubReg_i16_lane imm:$lane)))>;
1601def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1602 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1603 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1604 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1605 (DSubReg_i32_reg imm:$lane))),
1606 (SubReg_i32_lane imm:$lane)))>;
1607
Bob Wilsone60fee02009-06-22 23:27:02 +00001608// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
David Goodwin36bff0c2009-09-25 18:38:29 +00001609defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, IIC_VMULi16D, IIC_VMULi32D,
1610 IIC_VMULi16Q, IIC_VMULi32Q,
1611 "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1612defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
1613 IIC_VMULi16Q, IIC_VMULi32Q,
1614 "vqrdmulh.s", int_arm_neon_vqrdmulh>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001615def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1616 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1617 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1618 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1619 (DSubReg_i16_reg imm:$lane))),
1620 (SubReg_i16_lane imm:$lane)))>;
1621def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1622 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1623 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1624 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1625 (DSubReg_i32_reg imm:$lane))),
1626 (SubReg_i32_lane imm:$lane)))>;
1627
Bob Wilsone60fee02009-06-22 23:27:02 +00001628// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001629defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls, 1>;
1630defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu, 1>;
1631def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull.p8", v8i16, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 int_arm_neon_vmullp, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001633defm VMULLsls : N3VLIntSL_HS<0, 0b1010, IIC_VMULi16D, "vmull.s", int_arm_neon_vmulls>;
1634defm VMULLslu : N3VLIntSL_HS<1, 0b1010, IIC_VMULi16D, "vmull.u", int_arm_neon_vmullu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001635
Bob Wilsone60fee02009-06-22 23:27:02 +00001636// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001637defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1638defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001639
1640// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1641
1642// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin36bff0c2009-09-25 18:38:29 +00001643defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
1644 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1645def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1646def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla.f32", v4f32, fmul, fadd>;
1647defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
1648 IIC_VMACi16Q, IIC_VMACi32Q, "vmla.i", add>;
1649def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla.f32", v2f32, fmul, fadd>;
1650def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla.f32", v4f32, v2f32, fmul, fadd>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001651
1652def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1653 (mul (v8i16 QPR:$src2),
1654 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1655 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1656 (v8i16 QPR:$src2),
1657 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1658 (DSubReg_i16_reg imm:$lane))),
1659 (SubReg_i16_lane imm:$lane)))>;
1660
1661def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1662 (mul (v4i32 QPR:$src2),
1663 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1664 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1665 (v4i32 QPR:$src2),
1666 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1667 (DSubReg_i32_reg imm:$lane))),
1668 (SubReg_i32_lane imm:$lane)))>;
1669
1670def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1671 (fmul (v4f32 QPR:$src2),
1672 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1673 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1674 (v4f32 QPR:$src2),
1675 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1676 (DSubReg_i32_reg imm:$lane))),
1677 (SubReg_i32_lane imm:$lane)))>;
1678
Bob Wilsone60fee02009-06-22 23:27:02 +00001679// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1680defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1681defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001682
1683defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1684defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1685
Bob Wilsone60fee02009-06-22 23:27:02 +00001686// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1687defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001688defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1689
Bob Wilsone60fee02009-06-22 23:27:02 +00001690// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson64c60912009-10-03 04:41:21 +00001691defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
David Goodwin36bff0c2009-09-25 18:38:29 +00001692 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1693def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1694def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls.f32", v4f32, fmul, fsub>;
1695defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
1696 IIC_VMACi16Q, IIC_VMACi32Q, "vmls.i", sub>;
1697def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls.f32", v2f32, fmul, fsub>;
1698def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls.f32", v4f32, v2f32, fmul, fsub>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001699
1700def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1701 (mul (v8i16 QPR:$src2),
1702 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1703 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1704 (v8i16 QPR:$src2),
1705 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1706 (DSubReg_i16_reg imm:$lane))),
1707 (SubReg_i16_lane imm:$lane)))>;
1708
1709def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1710 (mul (v4i32 QPR:$src2),
1711 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1712 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1713 (v4i32 QPR:$src2),
1714 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1715 (DSubReg_i32_reg imm:$lane))),
1716 (SubReg_i32_lane imm:$lane)))>;
1717
1718def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1719 (fmul (v4f32 QPR:$src2),
1720 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1721 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1722 (v4f32 QPR:$src2),
1723 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1724 (DSubReg_i32_reg imm:$lane))),
1725 (SubReg_i32_lane imm:$lane)))>;
1726
Bob Wilsone60fee02009-06-22 23:27:02 +00001727// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1728defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1729defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001730
1731defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1732defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1733
Bob Wilsone60fee02009-06-22 23:27:02 +00001734// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1735defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001736defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001737
1738// Vector Subtract Operations.
1739
1740// VSUB : Vector Subtract (integer and floating-point)
David Goodwin78caa122009-09-23 21:38:08 +00001741defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ, "vsub.i", sub, 0>;
1742def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub.f32", v2f32, v2f32, fsub, 0>;
1743def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub.f32", v4f32, v4f32, fsub, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001744// VSUBL : Vector Subtract Long (Q = D - D)
David Goodwin36bff0c2009-09-25 18:38:29 +00001745defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, IIC_VSHLiD, "vsubl.s", int_arm_neon_vsubls, 1>;
1746defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, IIC_VSHLiD, "vsubl.u", int_arm_neon_vsublu, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001747// VSUBW : Vector Subtract Wide (Q = Q - D)
1748defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1749defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1750// VHSUB : Vector Halving Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001751defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1752 IIC_VBINi4Q, "vhsub.s", int_arm_neon_vhsubs, 0>;
1753defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1754 IIC_VBINi4Q, "vhsub.u", int_arm_neon_vhsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001755// VQSUB : Vector Saturing Subtract
David Goodwin36bff0c2009-09-25 18:38:29 +00001756defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1757 IIC_VBINi4Q, "vqsub.s", int_arm_neon_vqsubs, 0>;
1758defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1759 IIC_VBINi4Q, "vqsub.u", int_arm_neon_vqsubu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001760// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1761defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1762// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1763defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1764
1765// Vector Comparisons.
1766
1767// VCEQ : Vector Compare Equal
David Goodwin78caa122009-09-23 21:38:08 +00001768defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1769 IIC_VBINi4Q, "vceq.i", NEONvceq, 1>;
1770def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1771def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001772// VCGE : Vector Compare Greater Than or Equal
David Goodwin78caa122009-09-23 21:38:08 +00001773defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1774 IIC_VBINi4Q, "vcge.s", NEONvcge, 0>;
1775defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1776 IIC_VBINi4Q, "vcge.u", NEONvcgeu, 0>;
1777def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1778def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001779// VCGT : Vector Compare Greater Than
David Goodwin78caa122009-09-23 21:38:08 +00001780defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1781 IIC_VBINi4Q, "vcgt.s", NEONvcgt, 0>;
1782defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1783 IIC_VBINi4Q, "vcgt.u", NEONvcgtu, 0>;
1784def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1785def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001786// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
David Goodwin36bff0c2009-09-25 18:38:29 +00001787def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, IIC_VBIND, "vacge.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001788 int_arm_neon_vacged, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001789def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, IIC_VBINQ, "vacge.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001790 int_arm_neon_vacgeq, 0>;
1791// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
David Goodwin36bff0c2009-09-25 18:38:29 +00001792def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, IIC_VBIND, "vacgt.f32", v2i32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001793 int_arm_neon_vacgtd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001794def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, IIC_VBINQ, "vacgt.f32", v4i32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001795 int_arm_neon_vacgtq, 0>;
1796// VTST : Vector Test Bits
David Goodwin78caa122009-09-23 21:38:08 +00001797defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1798 IIC_VBINi4Q, "vtst.i", NEONvtst, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001799
1800// Vector Bitwise Operations.
1801
1802// VAND : Vector Bitwise AND
David Goodwin78caa122009-09-23 21:38:08 +00001803def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand", v2i32, v2i32, and, 1>;
1804def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand", v4i32, v4i32, and, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001805
1806// VEOR : Vector Bitwise Exclusive OR
David Goodwin78caa122009-09-23 21:38:08 +00001807def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor", v2i32, v2i32, xor, 1>;
1808def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor", v4i32, v4i32, xor, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001809
1810// VORR : Vector Bitwise OR
David Goodwin78caa122009-09-23 21:38:08 +00001811def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr", v2i32, v2i32, or, 1>;
1812def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr", v4i32, v4i32, or, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001813
1814// VBIC : Vector Bitwise Bit Clear (AND NOT)
1815def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001816 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001817 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001818 [(set DPR:$dst, (v2i32 (and DPR:$src1,
1819 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001820def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001821 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001822 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001823 [(set QPR:$dst, (v4i32 (and QPR:$src1,
1824 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001825
1826// VORN : Vector Bitwise OR NOT
1827def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin78caa122009-09-23 21:38:08 +00001828 (ins DPR:$src1, DPR:$src2), IIC_VBINiD,
David Goodwincfd67652009-08-06 16:52:47 +00001829 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001830 [(set DPR:$dst, (v2i32 (or DPR:$src1,
1831 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001832def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001833 (ins QPR:$src1, QPR:$src2), IIC_VBINiQ,
David Goodwincfd67652009-08-06 16:52:47 +00001834 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001835 [(set QPR:$dst, (v4i32 (or QPR:$src1,
1836 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001837
1838// VMVN : Vector Bitwise NOT
1839def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001840 (outs DPR:$dst), (ins DPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001841 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001842 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1843def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00001844 (outs QPR:$dst), (ins QPR:$src), IIC_VSHLiD,
David Goodwincfd67652009-08-06 16:52:47 +00001845 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001846 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1847def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1848def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1849
1850// VBSL : Vector Bitwise Select
1851def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001852 (ins DPR:$src1, DPR:$src2, DPR:$src3), IIC_VCNTiD,
Bob Wilsone60fee02009-06-22 23:27:02 +00001853 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1854 [(set DPR:$dst,
1855 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001856 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001857def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00001858 (ins QPR:$src1, QPR:$src2, QPR:$src3), IIC_VCNTiQ,
Bob Wilsone60fee02009-06-22 23:27:02 +00001859 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1860 [(set QPR:$dst,
1861 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001862 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001863
1864// VBIF : Vector Bitwise Insert if False
1865// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1866// VBIT : Vector Bitwise Insert if True
1867// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1868// These are not yet implemented. The TwoAddress pass will not go looking
1869// for equivalent operations with different register constraints; it just
1870// inserts copies.
1871
1872// Vector Absolute Differences.
1873
1874// VABD : Vector Absolute Difference
David Goodwin36bff0c2009-09-25 18:38:29 +00001875defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1876 IIC_VBINi4Q, "vabd.s", int_arm_neon_vabds, 0>;
1877defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1878 IIC_VBINi4Q, "vabd.u", int_arm_neon_vabdu, 0>;
1879def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, IIC_VBIND, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001880 int_arm_neon_vabds, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001881def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001882 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001883
1884// VABDL : Vector Absolute Difference Long (Q = | D - D |)
David Goodwin36bff0c2009-09-25 18:38:29 +00001885defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, IIC_VBINi4Q, "vabdl.s", int_arm_neon_vabdls, 0>;
1886defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, IIC_VBINi4Q, "vabdl.u", int_arm_neon_vabdlu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001887
1888// VABA : Vector Absolute Difference and Accumulate
1889defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1890defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1891
1892// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1893defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1894defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1895
1896// Vector Maximum and Minimum.
1897
1898// VMAX : Vector Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001899defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1900 IIC_VBINi4Q, "vmax.s", int_arm_neon_vmaxs, 1>;
1901defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1902 IIC_VBINi4Q, "vmax.u", int_arm_neon_vmaxu, 1>;
1903def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, IIC_VBIND, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001904 int_arm_neon_vmaxs, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001905def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, IIC_VBINQ, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001906 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001907
1908// VMIN : Vector Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001909defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1910 IIC_VBINi4Q, "vmin.s", int_arm_neon_vmins, 1>;
1911defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
1912 IIC_VBINi4Q, "vmin.u", int_arm_neon_vminu, 1>;
1913def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, IIC_VBIND, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001914 int_arm_neon_vmins, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001915def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, IIC_VBINQ, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001916 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001917
1918// Vector Pairwise Operations.
1919
1920// VPADD : Vector Pairwise Add
David Goodwin36bff0c2009-09-25 18:38:29 +00001921def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, IIC_VBINiD, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001922 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001923def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, IIC_VBINiD, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001924 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001925def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, IIC_VBINiD, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001926 int_arm_neon_vpadd, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001927def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, IIC_VBIND, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001928 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001929
1930// VPADDL : Vector Pairwise Add Long
1931defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1932 int_arm_neon_vpaddls>;
1933defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1934 int_arm_neon_vpaddlu>;
1935
1936// VPADAL : Vector Pairwise Add and Accumulate Long
1937defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1938 int_arm_neon_vpadals>;
1939defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1940 int_arm_neon_vpadalu>;
1941
1942// VPMAX : Vector Pairwise Maximum
David Goodwin36bff0c2009-09-25 18:38:29 +00001943def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001944 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001945def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001946 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001947def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001948 int_arm_neon_vpmaxs, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001949def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, IIC_VBINi4D, "vpmax.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001950 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001951def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, IIC_VBINi4D, "vpmax.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001952 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001953def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, IIC_VBINi4D, "vpmax.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001954 int_arm_neon_vpmaxu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001955def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, IIC_VBINi4D, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001956 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001957
1958// VPMIN : Vector Pairwise Minimum
David Goodwin36bff0c2009-09-25 18:38:29 +00001959def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.s8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001960 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001961def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.s16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001962 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001963def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.s32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001964 int_arm_neon_vpmins, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001965def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, IIC_VBINi4D, "vpmin.u8", v8i8, v8i8,
Bob Wilsone60fee02009-06-22 23:27:02 +00001966 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001967def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, IIC_VBINi4D, "vpmin.u16", v4i16, v4i16,
Bob Wilsone60fee02009-06-22 23:27:02 +00001968 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001969def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, IIC_VBINi4D, "vpmin.u32", v2i32, v2i32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001970 int_arm_neon_vpminu, 0>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001971def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, IIC_VBINi4D, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001972 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001973
1974// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1975
1976// VRECPE : Vector Reciprocal Estimate
David Goodwin78caa122009-09-23 21:38:08 +00001977def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1978 IIC_VUNAD, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001979 v2i32, v2i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001980def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
1981 IIC_VUNAQ, "vrecpe.u32",
Bob Wilsone60fee02009-06-22 23:27:02 +00001982 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001983def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1984 IIC_VUNAD, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001985 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin78caa122009-09-23 21:38:08 +00001986def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
1987 IIC_VUNAQ, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001988 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001989
1990// VRECPS : Vector Reciprocal Step
David Goodwin36bff0c2009-09-25 18:38:29 +00001991def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSD, "vrecps.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001992 int_arm_neon_vrecps, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00001993def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, IIC_VRECSQ, "vrecps.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00001994 int_arm_neon_vrecps, 1>;
1995
1996// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin78caa122009-09-23 21:38:08 +00001997def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
1998 IIC_VUNAD, "vrsqrte.u32",
1999 v2i32, v2i32, int_arm_neon_vrsqrte>;
2000def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
2001 IIC_VUNAQ, "vrsqrte.u32",
2002 v4i32, v4i32, int_arm_neon_vrsqrte>;
2003def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2004 IIC_VUNAD, "vrsqrte.f32",
2005 v2f32, v2f32, int_arm_neon_vrsqrte>;
2006def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
2007 IIC_VUNAQ, "vrsqrte.f32",
2008 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002009
2010// VRSQRTS : Vector Reciprocal Square Root Step
David Goodwin36bff0c2009-09-25 18:38:29 +00002011def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSD, "vrsqrts.f32", v2f32, v2f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002012 int_arm_neon_vrsqrts, 1>;
David Goodwin36bff0c2009-09-25 18:38:29 +00002013def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, IIC_VRECSQ, "vrsqrts.f32", v4f32, v4f32,
Bob Wilsone60fee02009-06-22 23:27:02 +00002014 int_arm_neon_vrsqrts, 1>;
2015
2016// Vector Shifts.
2017
2018// VSHL : Vector Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002019defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2020 IIC_VSHLiQ, "vshl.s", int_arm_neon_vshifts, 0>;
2021defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ,
2022 IIC_VSHLiQ, "vshl.u", int_arm_neon_vshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002023// VSHL : Vector Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002024defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLiD, "vshl.i", NEONvshl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002025// VSHR : Vector Shift Right (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002026defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr.s", NEONvshrs>;
2027defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr.u", NEONvshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002028
2029// VSHLL : Vector Shift Left Long
2030def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
2031 v8i16, v8i8, NEONvshlls>;
2032def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
2033 v4i32, v4i16, NEONvshlls>;
2034def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
2035 v2i64, v2i32, NEONvshlls>;
2036def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
2037 v8i16, v8i8, NEONvshllu>;
2038def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
2039 v4i32, v4i16, NEONvshllu>;
2040def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
2041 v2i64, v2i32, NEONvshllu>;
2042
2043// VSHLL : Vector Shift Left Long (with maximum shift count)
2044def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
2045 v8i16, v8i8, NEONvshlli>;
2046def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
2047 v4i32, v4i16, NEONvshlli>;
2048def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
2049 v2i64, v2i32, NEONvshlli>;
2050
2051// VSHRN : Vector Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002052def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1,
2053 IIC_VSHLiD, "vshrn.i16", v8i8, v8i16, NEONvshrn>;
2054def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1,
2055 IIC_VSHLiD, "vshrn.i32", v4i16, v4i32, NEONvshrn>;
2056def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1,
2057 IIC_VSHLiD, "vshrn.i64", v2i32, v2i64, NEONvshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002058
2059// VRSHL : Vector Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002060defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2061 IIC_VSHLi4Q, "vrshl.s", int_arm_neon_vrshifts, 0>;
2062defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2063 IIC_VSHLi4Q, "vrshl.u", int_arm_neon_vrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002064// VRSHR : Vector Rounding Shift Right
David Goodwin36bff0c2009-09-25 18:38:29 +00002065defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.s", NEONvrshrs>;
2066defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, IIC_VSHLi4D, "vrshr.u", NEONvrshru>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002067
2068// VRSHRN : Vector Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002069def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1,
2070 IIC_VSHLi4D, "vrshrn.i16", v8i8, v8i16, NEONvrshrn>;
2071def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1,
2072 IIC_VSHLi4D, "vrshrn.i32", v4i16, v4i32, NEONvrshrn>;
2073def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1,
2074 IIC_VSHLi4D, "vrshrn.i64", v2i32, v2i64, NEONvrshrn>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002075
2076// VQSHL : Vector Saturating Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002077defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2078 IIC_VSHLi4Q, "vqshl.s", int_arm_neon_vqshifts, 0>;
2079defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2080 IIC_VSHLi4Q, "vqshl.u", int_arm_neon_vqshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002081// VQSHL : Vector Saturating Shift Left (Immediate)
David Goodwin36bff0c2009-09-25 18:38:29 +00002082defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.s", NEONvqshls>;
2083defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, IIC_VSHLi4D, "vqshl.u", NEONvqshlu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002084// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002085defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, IIC_VSHLi4D, "vqshlu.s", NEONvqshlsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002086
2087// VQSHRN : Vector Saturating Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002088def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1,
2089 IIC_VSHLi4D, "vqshrn.s16", v8i8, v8i16, NEONvqshrns>;
2090def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1,
2091 IIC_VSHLi4D, "vqshrn.s32", v4i16, v4i32, NEONvqshrns>;
2092def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1,
2093 IIC_VSHLi4D, "vqshrn.s64", v2i32, v2i64, NEONvqshrns>;
2094def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1,
2095 IIC_VSHLi4D, "vqshrn.u16", v8i8, v8i16, NEONvqshrnu>;
2096def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1,
2097 IIC_VSHLi4D, "vqshrn.u32", v4i16, v4i32, NEONvqshrnu>;
2098def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1,
2099 IIC_VSHLi4D, "vqshrn.u64", v2i32, v2i64, NEONvqshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002100
2101// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002102def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1,
2103 IIC_VSHLi4D, "vqshrun.s16", v8i8, v8i16, NEONvqshrnsu>;
2104def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1,
2105 IIC_VSHLi4D, "vqshrun.s32", v4i16, v4i32, NEONvqshrnsu>;
2106def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1,
2107 IIC_VSHLi4D, "vqshrun.s64", v2i32, v2i64, NEONvqshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002108
2109// VQRSHL : Vector Saturating Rounding Shift
David Goodwin36bff0c2009-09-25 18:38:29 +00002110defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2111 IIC_VSHLi4Q, "vqrshl.s", int_arm_neon_vqrshifts, 0>;
2112defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q,
2113 IIC_VSHLi4Q, "vqrshl.u", int_arm_neon_vqrshiftu, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002114
2115// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
David Goodwin36bff0c2009-09-25 18:38:29 +00002116def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1,
2117 IIC_VSHLi4D, "vqrshrn.s16", v8i8, v8i16, NEONvqrshrns>;
2118def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1,
2119 IIC_VSHLi4D, "vqrshrn.s32", v4i16, v4i32, NEONvqrshrns>;
2120def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1,
2121 IIC_VSHLi4D, "vqrshrn.s64", v2i32, v2i64, NEONvqrshrns>;
2122def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1,
2123 IIC_VSHLi4D, "vqrshrn.u16", v8i8, v8i16, NEONvqrshrnu>;
2124def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1,
2125 IIC_VSHLi4D, "vqrshrn.u32", v4i16, v4i32, NEONvqrshrnu>;
2126def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1,
2127 IIC_VSHLi4D, "vqrshrn.u64", v2i32, v2i64, NEONvqrshrnu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002128
2129// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
David Goodwin36bff0c2009-09-25 18:38:29 +00002130def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1,
2131 IIC_VSHLi4D, "vqrshrun.s16", v8i8, v8i16, NEONvqrshrnsu>;
2132def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1,
2133 IIC_VSHLi4D, "vqrshrun.s32", v4i16, v4i32, NEONvqrshrnsu>;
2134def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1,
2135 IIC_VSHLi4D, "vqrshrun.s64", v2i32, v2i64, NEONvqrshrnsu>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002136
2137// VSRA : Vector Shift Right and Accumulate
2138defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
2139defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
2140// VRSRA : Vector Rounding Shift Right and Accumulate
2141defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
2142defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
2143
2144// VSLI : Vector Shift Left and Insert
2145defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
2146// VSRI : Vector Shift Right and Insert
2147defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
2148
2149// Vector Absolute and Saturating Absolute.
2150
2151// VABS : Vector Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002152defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
2153 IIC_VUNAiD, IIC_VUNAiQ, "vabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002154 int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002155def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2156 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002157 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin78caa122009-09-23 21:38:08 +00002158def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2159 IIC_VUNAQ, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002160 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002161
2162// VQABS : Vector Saturating Absolute Value
David Goodwin78caa122009-09-23 21:38:08 +00002163defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
2164 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002165 int_arm_neon_vqabs>;
2166
2167// Vector Negate.
2168
2169def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
2170def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
2171
2172class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
2173 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002174 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002175 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
2176class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
2177 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002178 IIC_VSHLiD, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002179 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
2180
2181// VNEG : Vector Negate
2182def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
2183def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
2184def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
2185def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
2186def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
2187def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
2188
2189// VNEG : Vector Negate (floating-point)
2190def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002191 (outs DPR:$dst), (ins DPR:$src), IIC_VUNAD,
David Goodwincfd67652009-08-06 16:52:47 +00002192 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002193 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
2194def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002195 (outs QPR:$dst), (ins QPR:$src), IIC_VUNAQ,
David Goodwincfd67652009-08-06 16:52:47 +00002196 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002197 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
2198
2199def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
2200def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
2201def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
2202def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
2203def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
2204def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
2205
2206// VQNEG : Vector Saturating Negate
David Goodwin78caa122009-09-23 21:38:08 +00002207defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
2208 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002209 int_arm_neon_vqneg>;
2210
2211// Vector Bit Counting Operations.
2212
2213// VCLS : Vector Count Leading Sign Bits
David Goodwin78caa122009-09-23 21:38:08 +00002214defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
2215 IIC_VCNTiD, IIC_VCNTiQ, "vcls.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002216 int_arm_neon_vcls>;
2217// VCLZ : Vector Count Leading Zeros
David Goodwin78caa122009-09-23 21:38:08 +00002218defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
2219 IIC_VCNTiD, IIC_VCNTiQ, "vclz.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002220 int_arm_neon_vclz>;
2221// VCNT : Vector Count One Bits
David Goodwin78caa122009-09-23 21:38:08 +00002222def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2223 IIC_VCNTiD, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002224 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin78caa122009-09-23 21:38:08 +00002225def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
2226 IIC_VCNTiQ, "vcnt.8",
Bob Wilsone60fee02009-06-22 23:27:02 +00002227 v16i8, v16i8, int_arm_neon_vcnt>;
2228
2229// Vector Move Operations.
2230
2231// VMOV : Vector Move (Register)
2232
2233def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002234 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002235def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002236 IIC_VMOVD, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002237
2238// VMOV : Vector Move (Immediate)
2239
2240// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
2241def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2242 return ARM::getVMOVImm(N, 1, *CurDAG);
2243}]>;
2244def vmovImm8 : PatLeaf<(build_vector), [{
2245 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2246}], VMOV_get_imm8>;
2247
2248// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2249def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2250 return ARM::getVMOVImm(N, 2, *CurDAG);
2251}]>;
2252def vmovImm16 : PatLeaf<(build_vector), [{
2253 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2254}], VMOV_get_imm16>;
2255
2256// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2257def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2258 return ARM::getVMOVImm(N, 4, *CurDAG);
2259}]>;
2260def vmovImm32 : PatLeaf<(build_vector), [{
2261 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2262}], VMOV_get_imm32>;
2263
2264// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2265def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2266 return ARM::getVMOVImm(N, 8, *CurDAG);
2267}]>;
2268def vmovImm64 : PatLeaf<(build_vector), [{
2269 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2270}], VMOV_get_imm64>;
2271
2272// Note: Some of the cmode bits in the following VMOV instructions need to
2273// be encoded based on the immed values.
2274
2275def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002276 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002277 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002278 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2279def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002280 (ins i8imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002281 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002282 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2283
2284def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002285 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002286 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002287 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2288def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002289 (ins i16imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002290 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002291 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2292
2293def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002294 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002295 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002296 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2297def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002298 (ins i32imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002299 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002300 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2301
2302def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002303 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002304 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002305 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2306def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002307 (ins i64imm:$SIMM), IIC_VMOVImm,
David Goodwincfd67652009-08-06 16:52:47 +00002308 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002309 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2310
2311// VMOV : Vector Get Lane (move scalar to ARM core register)
2312
2313def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002314 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002315 IIC_VMOVSI, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002316 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2317 imm:$lane))]>;
2318def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002319 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002320 IIC_VMOVSI, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002321 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2322 imm:$lane))]>;
2323def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002324 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002325 IIC_VMOVSI, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002326 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2327 imm:$lane))]>;
2328def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002329 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002330 IIC_VMOVSI, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002331 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2332 imm:$lane))]>;
2333def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002334 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002335 IIC_VMOVSI, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002336 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2337 imm:$lane))]>;
2338// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2339def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2340 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002341 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002342 (SubReg_i8_lane imm:$lane))>;
2343def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2344 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002345 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002346 (SubReg_i16_lane imm:$lane))>;
2347def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2348 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002349 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002350 (SubReg_i8_lane imm:$lane))>;
2351def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2352 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002353 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002354 (SubReg_i16_lane imm:$lane))>;
2355def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2356 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002357 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002358 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00002359def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002360 (EXTRACT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2361 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002362def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002363 (EXTRACT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2364 (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002365//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002366// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002367def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002368 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002369
2370
2371// VMOV : Vector Set Lane (move ARM core register to scalar)
2372
2373let Constraints = "$src1 = $dst" in {
2374def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002375 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002376 IIC_VMOVISL, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002377 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2378 GPR:$src2, imm:$lane))]>;
2379def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002380 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002381 IIC_VMOVISL, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002382 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2383 GPR:$src2, imm:$lane))]>;
2384def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002385 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
David Goodwin36bff0c2009-09-25 18:38:29 +00002386 IIC_VMOVISL, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002387 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2388 GPR:$src2, imm:$lane))]>;
2389}
2390def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2391 (v16i8 (INSERT_SUBREG QPR:$src1,
2392 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002393 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002394 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002395 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002396def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2397 (v8i16 (INSERT_SUBREG QPR:$src1,
2398 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002399 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002400 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002401 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002402def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2403 (v4i32 (INSERT_SUBREG QPR:$src1,
2404 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002405 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002406 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002407 (DSubReg_i32_reg imm:$lane)))>;
2408
Anton Korobeynikovd3352772009-08-30 19:06:39 +00002409def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002410 (INSERT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2411 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002412def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002413 (INSERT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2414 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002415
2416//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002417// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002418def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002419 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002420
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00002421def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2422 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2423def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2424 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2425def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2426 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2427
Anton Korobeynikov872393c2009-08-27 16:10:17 +00002428def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2429 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2430def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2431 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2432def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2433 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2434
2435def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2436 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2437 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2438 arm_dsubreg_0)>;
2439def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2440 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2441 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2442 arm_dsubreg_0)>;
2443def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2444 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2445 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2446 arm_dsubreg_0)>;
2447
Bob Wilsone60fee02009-06-22 23:27:02 +00002448// VDUP : Vector Duplicate (from ARM core register to all elements)
2449
Bob Wilsone60fee02009-06-22 23:27:02 +00002450class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2451 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002452 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002453 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002454class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2455 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002456 IIC_VMOVIS, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002457 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002458
2459def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2460def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2461def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2462def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2463def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2464def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2465
2466def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002467 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002468 [(set DPR:$dst, (v2f32 (NEONvdup
2469 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002470def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002471 IIC_VMOVIS, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002472 [(set QPR:$dst, (v4f32 (NEONvdup
2473 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002474
2475// VDUP : Vector Duplicate Lane (from scalar to all elements)
2476
Bob Wilsone60fee02009-06-22 23:27:02 +00002477class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
2478 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002479 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002480 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002481 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002482
Bob Wilsone60fee02009-06-22 23:27:02 +00002483class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
2484 ValueType ResTy, ValueType OpTy>
2485 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
David Goodwin36bff0c2009-09-25 18:38:29 +00002486 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), IIC_VMOVD,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002487 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002488 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002489
2490def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
2491def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
2492def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
2493def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
2494def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
2495def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
2496def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
2497def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
2498
Bob Wilson206f6c42009-08-14 05:08:32 +00002499def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2500 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2501 (DSubReg_i8_reg imm:$lane))),
2502 (SubReg_i8_lane imm:$lane)))>;
2503def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2504 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2505 (DSubReg_i16_reg imm:$lane))),
2506 (SubReg_i16_lane imm:$lane)))>;
2507def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2508 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2509 (DSubReg_i32_reg imm:$lane))),
2510 (SubReg_i32_lane imm:$lane)))>;
2511def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2512 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2513 (DSubReg_i32_reg imm:$lane))),
2514 (SubReg_i32_lane imm:$lane)))>;
2515
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002516def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
2517 (outs DPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002518 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002519 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002520
2521def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
2522 (outs QPR:$dst), (ins SPR:$src),
David Goodwin36bff0c2009-09-25 18:38:29 +00002523 IIC_VMOVD, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002524 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002525
Anton Korobeynikovb261a192009-09-02 21:21:28 +00002526def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2527 (INSERT_SUBREG QPR:$src,
2528 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2529 (DSubReg_f64_other_reg imm:$lane))>;
2530def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2531 (INSERT_SUBREG QPR:$src,
2532 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2533 (DSubReg_f64_other_reg imm:$lane))>;
2534
Bob Wilsone60fee02009-06-22 23:27:02 +00002535// VMOVN : Vector Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002536defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVD, "vmovn.i",
Bob Wilsone60fee02009-06-22 23:27:02 +00002537 int_arm_neon_vmovn>;
2538// VQMOVN : Vector Saturating Narrowing Move
David Goodwin78caa122009-09-23 21:38:08 +00002539defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD, "vqmovn.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002540 int_arm_neon_vqmovns>;
David Goodwin78caa122009-09-23 21:38:08 +00002541defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD, "vqmovn.u",
Bob Wilsone60fee02009-06-22 23:27:02 +00002542 int_arm_neon_vqmovnu>;
David Goodwin78caa122009-09-23 21:38:08 +00002543defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD, "vqmovun.s",
Bob Wilsone60fee02009-06-22 23:27:02 +00002544 int_arm_neon_vqmovnsu>;
2545// VMOVL : Vector Lengthening Move
2546defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
2547defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
2548
2549// Vector Conversions.
2550
2551// VCVT : Vector Convert Between Floating-Point and Integers
2552def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2553 v2i32, v2f32, fp_to_sint>;
2554def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2555 v2i32, v2f32, fp_to_uint>;
2556def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2557 v2f32, v2i32, sint_to_fp>;
2558def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2559 v2f32, v2i32, uint_to_fp>;
2560
2561def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2562 v4i32, v4f32, fp_to_sint>;
2563def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2564 v4i32, v4f32, fp_to_uint>;
2565def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2566 v4f32, v4i32, sint_to_fp>;
2567def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2568 v4f32, v4i32, uint_to_fp>;
2569
2570// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
2571// Note: Some of the opcode bits in the following VCVT instructions need to
2572// be encoded based on the immed values.
2573def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2574 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
2575def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2576 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
2577def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2578 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
2579def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2580 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2581
2582def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2583 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
2584def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2585 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
2586def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2587 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
2588def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2589 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2590
Bob Wilson08479272009-08-12 22:31:50 +00002591// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002592
2593// VREV64 : Vector Reverse elements within 64-bit doublewords
2594
2595class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2596 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002597 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002598 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002599 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002600class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2601 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002602 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002603 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002604 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002605
2606def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2607def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2608def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2609def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2610
2611def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2612def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2613def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2614def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2615
2616// VREV32 : Vector Reverse elements within 32-bit words
2617
2618class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2619 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002620 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002621 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002622 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002623class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2624 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002625 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002626 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002627 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002628
2629def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2630def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2631
2632def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2633def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2634
2635// VREV16 : Vector Reverse elements within 16-bit halfwords
2636
2637class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2638 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002639 (ins DPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002640 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002641 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002642class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2643 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002644 (ins QPR:$src), IIC_VMOVD,
David Goodwincfd67652009-08-06 16:52:47 +00002645 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002646 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002647
2648def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2649def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2650
Bob Wilson3ac39132009-08-19 17:03:43 +00002651// Other Vector Shuffles.
2652
2653// VEXT : Vector Extract
2654
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002655class VEXTd<string OpcodeStr, ValueType Ty>
2656 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002657 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), IIC_VEXTD,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002658 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2659 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2660 (Ty DPR:$rhs), imm:$index)))]>;
2661
2662class VEXTq<string OpcodeStr, ValueType Ty>
2663 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002664 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), IIC_VEXTQ,
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002665 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2666 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2667 (Ty QPR:$rhs), imm:$index)))]>;
2668
2669def VEXTd8 : VEXTd<"vext.8", v8i8>;
2670def VEXTd16 : VEXTd<"vext.16", v4i16>;
2671def VEXTd32 : VEXTd<"vext.32", v2i32>;
2672def VEXTdf : VEXTd<"vext.32", v2f32>;
2673
2674def VEXTq8 : VEXTq<"vext.8", v16i8>;
2675def VEXTq16 : VEXTq<"vext.16", v8i16>;
2676def VEXTq32 : VEXTq<"vext.32", v4i32>;
2677def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002678
Bob Wilson3b169332009-08-08 05:53:00 +00002679// VTRN : Vector Transpose
2680
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002681def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2682def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2683def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002684
David Goodwin78caa122009-09-23 21:38:08 +00002685def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn.8">;
2686def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn.16">;
2687def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002688
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002689// VUZP : Vector Unzip (Deinterleave)
2690
2691def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2692def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2693def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2694
David Goodwin78caa122009-09-23 21:38:08 +00002695def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp.8">;
2696def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp.16">;
2697def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp.32">;
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002698
2699// VZIP : Vector Zip (Interleave)
2700
2701def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2702def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2703def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2704
David Goodwin78caa122009-09-23 21:38:08 +00002705def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip.8">;
2706def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip.16">;
2707def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002708
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002709// Vector Table Lookup and Table Extension.
2710
2711// VTBL : Vector Table Lookup
2712def VTBL1
2713 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002714 (ins DPR:$tbl1, DPR:$src), IIC_VTB1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002715 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2716 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002717let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002718def VTBL2
2719 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002720 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTB2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002721 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2722 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2723 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2724def VTBL3
2725 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002726 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTB3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002727 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2728 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2729 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2730def VTBL4
2731 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002732 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTB4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002733 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2734 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2735 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002736} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002737
2738// VTBX : Vector Table Extension
2739def VTBX1
2740 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002741 (ins DPR:$orig, DPR:$tbl1, DPR:$src), IIC_VTBX1,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002742 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2743 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2744 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002745let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002746def VTBX2
2747 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002748 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), IIC_VTBX2,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002749 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2750 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2751 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2752def VTBX3
2753 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
David Goodwin36bff0c2009-09-25 18:38:29 +00002754 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), IIC_VTBX3,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002755 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2756 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2757 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2758def VTBX4
2759 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
David Goodwin36bff0c2009-09-25 18:38:29 +00002760 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), IIC_VTBX4,
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002761 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2762 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2763 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
Evan Cheng7c8d5ea2009-10-01 08:22:27 +00002764} // hasExtraSrcRegAllocReq = 1
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002765
Bob Wilsone60fee02009-06-22 23:27:02 +00002766//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002767// NEON instructions for single-precision FP math
2768//===----------------------------------------------------------------------===//
2769
2770// These need separate instructions because they must use DPR_VFP2 register
2771// class which have SPR sub-registers.
2772
2773// Vector Add Operations used for single-precision FP
2774let neverHasSideEffects = 1 in
2775def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2776def : N3VDsPat<fadd, VADDfd_sfp>;
2777
David Goodwin4b358db2009-08-10 22:17:39 +00002778// Vector Sub Operations used for single-precision FP
2779let neverHasSideEffects = 1 in
2780def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2781def : N3VDsPat<fsub, VSUBfd_sfp>;
2782
Evan Cheng46961d82009-08-07 19:30:41 +00002783// Vector Multiply Operations used for single-precision FP
2784let neverHasSideEffects = 1 in
2785def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2786def : N3VDsPat<fmul, VMULfd_sfp>;
2787
2788// Vector Multiply-Accumulate/Subtract used for single-precision FP
2789let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002790def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002791def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002792
2793let neverHasSideEffects = 1 in
David Goodwin36bff0c2009-09-25 18:38:29 +00002794def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002795def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002796
David Goodwin4b358db2009-08-10 22:17:39 +00002797// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002798let neverHasSideEffects = 1 in
David Goodwin78caa122009-09-23 21:38:08 +00002799def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
2800 IIC_VUNAD, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002801 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002802def : N2VDIntsPat<fabs, VABSfd_sfp>;
2803
David Goodwin4b358db2009-08-10 22:17:39 +00002804// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002805let neverHasSideEffects = 1 in
2806def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin78caa122009-09-23 21:38:08 +00002807 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), IIC_VUNAD,
David Goodwin4b358db2009-08-10 22:17:39 +00002808 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002809def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2810
David Goodwin4b358db2009-08-10 22:17:39 +00002811// Vector Convert between single-precision FP and integer
2812let neverHasSideEffects = 1 in
2813def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2814 v2i32, v2f32, fp_to_sint>;
2815def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2816
2817let neverHasSideEffects = 1 in
2818def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2819 v2i32, v2f32, fp_to_uint>;
2820def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2821
2822let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002823def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2824 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002825def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2826
2827let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002828def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2829 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002830def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2831
Evan Cheng46961d82009-08-07 19:30:41 +00002832//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002833// Non-Instruction Patterns
2834//===----------------------------------------------------------------------===//
2835
2836// bit_convert
2837def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2838def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2839def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2840def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2841def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2842def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2843def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2844def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2845def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2846def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2847def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2848def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2849def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2850def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2851def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2852def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2853def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2854def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2855def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2856def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2857def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2858def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2859def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2860def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2861def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2862def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2863def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2864def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2865def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2866def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2867
2868def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2869def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2870def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2871def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2872def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2873def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2874def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2875def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2876def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2877def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2878def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2879def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2880def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2881def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2882def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2883def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2884def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2885def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2886def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2887def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2888def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2889def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2890def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2891def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2892def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2893def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2894def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2895def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2896def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2897def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;