blob: 9cd9657ef4db711c6fc81e304b54ff4f3fd9eee4 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson055a90d2009-08-05 00:49:09 +000076def SDTARMVLD2 : SDTypeProfile<2, 1, [SDTCisSameAs<0, 1>, SDTCisPtrTy<2>]>;
77def SDTARMVLD3 : SDTypeProfile<3, 1, [SDTCisSameAs<0, 1>,
78 SDTCisSameAs<0, 2>, SDTCisPtrTy<3>]>;
79def SDTARMVLD4 : SDTypeProfile<4, 1, [SDTCisSameAs<0, 1>,
80 SDTCisSameAs<0, 2>,
81 SDTCisSameAs<0, 3>, SDTCisPtrTy<4>]>;
82def NEONvld2d : SDNode<"ARMISD::VLD2D", SDTARMVLD2,
83 [SDNPHasChain, SDNPMayLoad]>;
84def NEONvld3d : SDNode<"ARMISD::VLD3D", SDTARMVLD3,
85 [SDNPHasChain, SDNPMayLoad]>;
86def NEONvld4d : SDNode<"ARMISD::VLD4D", SDTARMVLD4,
87 [SDNPHasChain, SDNPMayLoad]>;
Bob Wilsond2a2e002009-08-04 00:36:16 +000088
Bob Wilson6a209cd2009-08-06 18:47:44 +000089def SDTARMVST2 : SDTypeProfile<0, 3, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>]>;
90def SDTARMVST3 : SDTypeProfile<0, 4, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
91 SDTCisSameAs<1, 3>]>;
92def SDTARMVST4 : SDTypeProfile<0, 5, [SDTCisPtrTy<0>, SDTCisSameAs<1, 2>,
93 SDTCisSameAs<1, 3>,
94 SDTCisSameAs<1, 4>]>;
95
96def NEONvst2d : SDNode<"ARMISD::VST2D", SDTARMVST2,
97 [SDNPHasChain, SDNPMayStore]>;
98def NEONvst3d : SDNode<"ARMISD::VST3D", SDTARMVST3,
99 [SDNPHasChain, SDNPMayStore]>;
100def NEONvst4d : SDNode<"ARMISD::VST4D", SDTARMVST4,
101 [SDNPHasChain, SDNPMayStore]>;
102
Bob Wilson3ac39132009-08-19 17:03:43 +0000103def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
104 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
105def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
106
Bob Wilson08479272009-08-12 22:31:50 +0000107def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
108def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
109def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
110def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
111
Bob Wilsone60fee02009-06-22 23:27:02 +0000112//===----------------------------------------------------------------------===//
113// NEON operand definitions
114//===----------------------------------------------------------------------===//
115
116// addrmode_neonldstm := reg
117//
118/* TODO: Take advantage of vldm.
119def addrmode_neonldstm : Operand<i32>,
120 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
121 let PrintMethod = "printAddrNeonLdStMOperand";
122 let MIOperandInfo = (ops GPR, i32imm);
123}
124*/
125
126//===----------------------------------------------------------------------===//
127// NEON load / store instructions
128//===----------------------------------------------------------------------===//
129
Bob Wilsonee27bec2009-08-12 00:49:01 +0000130/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000131let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000132def VLDMD : NI<(outs),
133 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000134 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000135 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000136 []> {
137 let Inst{27-25} = 0b110;
138 let Inst{20} = 1;
139 let Inst{11-9} = 0b101;
140}
Bob Wilsone60fee02009-06-22 23:27:02 +0000141
142def VLDMS : NI<(outs),
143 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000144 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000145 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000146 []> {
147 let Inst{27-25} = 0b110;
148 let Inst{20} = 1;
149 let Inst{11-9} = 0b101;
150}
Bob Wilson66b34002009-08-12 17:04:56 +0000151}
Bob Wilsone60fee02009-06-22 23:27:02 +0000152*/
153
154// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000155def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000156 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000157 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000158 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000159 let Inst{27-25} = 0b110;
160 let Inst{24} = 0; // P bit
161 let Inst{23} = 1; // U bit
162 let Inst{20} = 1;
163 let Inst{11-9} = 0b101;
164}
Bob Wilsone60fee02009-06-22 23:27:02 +0000165
Bob Wilson66b34002009-08-12 17:04:56 +0000166// Use vstmia to store a Q register as a D register pair.
167def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
168 NoItinerary,
169 "vstmia $addr, ${src:dregpair}",
170 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
171 let Inst{27-25} = 0b110;
172 let Inst{24} = 0; // P bit
173 let Inst{23} = 1; // U bit
174 let Inst{20} = 0;
175 let Inst{11-9} = 0b101;
176}
177
Bob Wilsoned592c02009-07-08 18:11:30 +0000178// VLD1 : Vector Load (multiple single elements)
179class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
180 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000181 NoItinerary,
Bob Wilson560d2d02009-08-04 21:39:33 +0000182 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000183 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000184class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
185 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000186 NoItinerary,
Bob Wilsoned592c02009-07-08 18:11:30 +0000187 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"),
Bob Wilsond3902f72009-07-29 16:39:22 +0000188 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000189
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000190def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
191def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
192def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
193def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
194def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000195
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000196def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
197def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
198def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
199def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
200def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000201
Bob Wilson66b34002009-08-12 17:04:56 +0000202let mayLoad = 1 in {
203
Bob Wilson055a90d2009-08-05 00:49:09 +0000204// VLD2 : Vector Load (multiple 2-element structures)
205class VLD2D<string OpcodeStr>
206 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000207 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000208 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), []>;
209
210def VLD2d8 : VLD2D<"vld2.8">;
211def VLD2d16 : VLD2D<"vld2.16">;
212def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000213
214// VLD3 : Vector Load (multiple 3-element structures)
215class VLD3D<string OpcodeStr>
216 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000217 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000218 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), []>;
219
220def VLD3d8 : VLD3D<"vld3.8">;
221def VLD3d16 : VLD3D<"vld3.16">;
222def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000223
224// VLD4 : Vector Load (multiple 4-element structures)
225class VLD4D<string OpcodeStr>
226 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
227 (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000228 NoItinerary,
Bob Wilson055a90d2009-08-05 00:49:09 +0000229 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"), []>;
230
231def VLD4d8 : VLD4D<"vld4.8">;
232def VLD4d16 : VLD4D<"vld4.16">;
233def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000234}
235
Bob Wilson6a209cd2009-08-06 18:47:44 +0000236// VST1 : Vector Store (multiple single elements)
237class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
238 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src),
239 NoItinerary,
240 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"),
241 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
242class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
243 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src),
244 NoItinerary,
245 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"),
246 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
247
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000248def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
249def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
250def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
251def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
252def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000253
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000254def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
255def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
256def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
257def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
258def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000259
Bob Wilson66b34002009-08-12 17:04:56 +0000260let mayStore = 1 in {
261
Bob Wilson6a209cd2009-08-06 18:47:44 +0000262// VST2 : Vector Store (multiple 2-element structures)
263class VST2D<string OpcodeStr>
264 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
265 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), []>;
266
267def VST2d8 : VST2D<"vst2.8">;
268def VST2d16 : VST2D<"vst2.16">;
269def VST2d32 : VST2D<"vst2.32">;
270
271// VST3 : Vector Store (multiple 3-element structures)
272class VST3D<string OpcodeStr>
273 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
274 NoItinerary,
275 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), []>;
276
277def VST3d8 : VST3D<"vst3.8">;
278def VST3d16 : VST3D<"vst3.16">;
279def VST3d32 : VST3D<"vst3.32">;
280
281// VST4 : Vector Store (multiple 4-element structures)
282class VST4D<string OpcodeStr>
283 : NLdSt<(outs), (ins addrmode6:$addr,
284 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
285 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"), []>;
286
287def VST4d8 : VST4D<"vst4.8">;
288def VST4d16 : VST4D<"vst4.16">;
289def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000290}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000291
Bob Wilsoned592c02009-07-08 18:11:30 +0000292
Bob Wilsone60fee02009-06-22 23:27:02 +0000293//===----------------------------------------------------------------------===//
294// NEON pattern fragments
295//===----------------------------------------------------------------------===//
296
297// Extract D sub-registers of Q registers.
298// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000299def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000300 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000301}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000302def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000303 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000304}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000305def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000306 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000307}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000308def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000309 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000310}]>;
311
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000312// Extract S sub-registers of Q registers.
313// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
314def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000315 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000316}]>;
317
Bob Wilsone60fee02009-06-22 23:27:02 +0000318// Translate lane numbers from Q registers to D subregs.
319def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000320 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000321}]>;
322def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000323 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000324}]>;
325def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000326 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000327}]>;
328
329//===----------------------------------------------------------------------===//
330// Instruction Classes
331//===----------------------------------------------------------------------===//
332
333// Basic 2-register operations, both double- and quad-register.
334class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
335 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
336 ValueType ResTy, ValueType OpTy, SDNode OpNode>
337 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000338 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000339 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
340class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
341 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
342 ValueType ResTy, ValueType OpTy, SDNode OpNode>
343 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000344 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000345 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
346
David Goodwin4b358db2009-08-10 22:17:39 +0000347// Basic 2-register operations, scalar single-precision.
348class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
349 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
350 ValueType ResTy, ValueType OpTy, SDNode OpNode>
351 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
352 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
353 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
354
355class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
356 : NEONFPPat<(ResTy (OpNode SPR:$a)),
357 (EXTRACT_SUBREG
358 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
359 arm_ssubreg_0)>;
360
Bob Wilsone60fee02009-06-22 23:27:02 +0000361// Basic 2-register intrinsics, both double- and quad-register.
362class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
363 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
364 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
365 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000366 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000367 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
368class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
369 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
370 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
371 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000372 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000373 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
374
David Goodwin4b358db2009-08-10 22:17:39 +0000375// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000376class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
377 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
378 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
379 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
380 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
381 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
382
383class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000384 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000385 (EXTRACT_SUBREG
386 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
387 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000388
Bob Wilsone60fee02009-06-22 23:27:02 +0000389// Narrow 2-register intrinsics.
390class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
391 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
392 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
393 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000394 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000395 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
396
397// Long 2-register intrinsics. (This is currently only used for VMOVL and is
398// derived from N2VImm instead of N2V because of the way the size is encoded.)
399class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
400 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
401 Intrinsic IntOp>
402 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000403 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000404 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
405
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000406// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
407class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
408 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
409 (ins DPR:$src1, DPR:$src2), NoItinerary,
410 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
411 "$src1 = $dst1, $src2 = $dst2", []>;
412class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
413 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
414 (ins QPR:$src1, QPR:$src2), NoItinerary,
415 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
416 "$src1 = $dst1, $src2 = $dst2", []>;
417
Bob Wilsone60fee02009-06-22 23:27:02 +0000418// Basic 3-register operations, both double- and quad-register.
419class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
420 string OpcodeStr, ValueType ResTy, ValueType OpTy,
421 SDNode OpNode, bit Commutable>
422 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000423 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000424 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
425 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
426 let isCommutable = Commutable;
427}
428class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
429 string OpcodeStr, ValueType ResTy, ValueType OpTy,
430 SDNode OpNode, bit Commutable>
431 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000432 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000433 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
434 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
435 let isCommutable = Commutable;
436}
437
David Goodwindd19ce42009-08-04 17:53:06 +0000438// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000439class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
440 string OpcodeStr, ValueType ResTy, ValueType OpTy,
441 SDNode OpNode, bit Commutable>
442 : N3V<op24, op23, op21_20, op11_8, 0, op4,
443 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
444 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
445 let isCommutable = Commutable;
446}
447class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000448 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000449 (EXTRACT_SUBREG
450 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
451 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
452 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000453
Bob Wilsone60fee02009-06-22 23:27:02 +0000454// Basic 3-register intrinsics, both double- and quad-register.
455class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
456 string OpcodeStr, ValueType ResTy, ValueType OpTy,
457 Intrinsic IntOp, bit Commutable>
458 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000459 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000460 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
461 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
462 let isCommutable = Commutable;
463}
464class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
465 string OpcodeStr, ValueType ResTy, ValueType OpTy,
466 Intrinsic IntOp, bit Commutable>
467 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000468 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000469 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
470 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
471 let isCommutable = Commutable;
472}
473
474// Multiply-Add/Sub operations, both double- and quad-register.
475class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
476 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
477 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000478 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000479 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
480 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
481 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
482class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
483 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
484 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000485 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000486 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
487 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
488 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
489
David Goodwindd19ce42009-08-04 17:53:06 +0000490// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000491class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
492 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
493 : N3V<op24, op23, op21_20, op11_8, 0, op4,
494 (outs DPR_VFP2:$dst),
495 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
496 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
497
498class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
499 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
500 (EXTRACT_SUBREG
501 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
502 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
503 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
504 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000505
Bob Wilsone60fee02009-06-22 23:27:02 +0000506// Neon 3-argument intrinsics, both double- and quad-register.
507// The destination register is also used as the first source operand register.
508class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
509 string OpcodeStr, ValueType ResTy, ValueType OpTy,
510 Intrinsic IntOp>
511 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000512 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000513 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
514 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
515 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
516class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
517 string OpcodeStr, ValueType ResTy, ValueType OpTy,
518 Intrinsic IntOp>
519 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000520 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000521 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
522 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
523 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
524
525// Neon Long 3-argument intrinsic. The destination register is
526// a quad-register and is also used as the first source operand register.
527class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
528 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
529 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000530 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000531 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
532 [(set QPR:$dst,
533 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
534
535// Narrowing 3-register intrinsics.
536class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
537 string OpcodeStr, ValueType TyD, ValueType TyQ,
538 Intrinsic IntOp, bit Commutable>
539 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000540 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000541 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
542 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
543 let isCommutable = Commutable;
544}
545
546// Long 3-register intrinsics.
547class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
548 string OpcodeStr, ValueType TyQ, ValueType TyD,
549 Intrinsic IntOp, bit Commutable>
550 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000551 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000552 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
553 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
554 let isCommutable = Commutable;
555}
556
557// Wide 3-register intrinsics.
558class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
559 string OpcodeStr, ValueType TyQ, ValueType TyD,
560 Intrinsic IntOp, bit Commutable>
561 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000562 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000563 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
564 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
565 let isCommutable = Commutable;
566}
567
568// Pairwise long 2-register intrinsics, both double- and quad-register.
569class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
570 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
571 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
572 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000573 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000574 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
575class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
576 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
577 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
578 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000579 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000580 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
581
582// Pairwise long 2-register accumulate intrinsics,
583// both double- and quad-register.
584// The destination register is also used as the first source operand register.
585class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
586 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
587 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
588 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000589 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000590 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
591 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
592class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
593 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
594 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
595 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000596 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000597 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
598 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
599
600// Shift by immediate,
601// both double- and quad-register.
602class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
603 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
604 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000605 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000606 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
607 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
608class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
609 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
610 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000611 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000612 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
613 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
614
615// Long shift by immediate.
616class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
617 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
618 ValueType OpTy, SDNode OpNode>
619 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000620 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000621 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
622 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
623 (i32 imm:$SIMM))))]>;
624
625// Narrow shift by immediate.
626class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
627 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
628 ValueType OpTy, SDNode OpNode>
629 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000630 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000631 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
632 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
633 (i32 imm:$SIMM))))]>;
634
635// Shift right by immediate and accumulate,
636// both double- and quad-register.
637class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
638 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
639 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
640 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000641 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000642 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
643 [(set DPR:$dst, (Ty (add DPR:$src1,
644 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
645class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
646 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
647 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
648 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000649 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000650 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
651 [(set QPR:$dst, (Ty (add QPR:$src1,
652 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
653
654// Shift by immediate and insert,
655// both double- and quad-register.
656class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
657 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
658 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
659 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000660 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000661 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
662 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
663class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
664 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
665 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
666 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000667 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000668 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
669 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
670
671// Convert, with fractional bits immediate,
672// both double- and quad-register.
673class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
674 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
675 Intrinsic IntOp>
676 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000677 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000678 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
679 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
680class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
681 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
682 Intrinsic IntOp>
683 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000684 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000685 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
686 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
687
688//===----------------------------------------------------------------------===//
689// Multiclasses
690//===----------------------------------------------------------------------===//
691
692// Neon 3-register vector operations.
693
694// First with only element sizes of 8, 16 and 32 bits:
695multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
696 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
697 // 64-bit vector types.
698 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
699 v8i8, v8i8, OpNode, Commutable>;
700 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
701 v4i16, v4i16, OpNode, Commutable>;
702 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
703 v2i32, v2i32, OpNode, Commutable>;
704
705 // 128-bit vector types.
706 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
707 v16i8, v16i8, OpNode, Commutable>;
708 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
709 v8i16, v8i16, OpNode, Commutable>;
710 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
711 v4i32, v4i32, OpNode, Commutable>;
712}
713
714// ....then also with element size 64 bits:
715multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
716 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
717 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
718 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
719 v1i64, v1i64, OpNode, Commutable>;
720 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
721 v2i64, v2i64, OpNode, Commutable>;
722}
723
724
725// Neon Narrowing 2-register vector intrinsics,
726// source operand element sizes of 16, 32 and 64 bits:
727multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
728 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
729 Intrinsic IntOp> {
730 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
731 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
732 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
733 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
734 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
735 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
736}
737
738
739// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
740// source operand element sizes of 16, 32 and 64 bits:
741multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
742 bit op4, string OpcodeStr, Intrinsic IntOp> {
743 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
744 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
745 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
746 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
747 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
748 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
749}
750
751
752// Neon 3-register vector intrinsics.
753
754// First with only element sizes of 16 and 32 bits:
755multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
756 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
757 // 64-bit vector types.
758 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
759 v4i16, v4i16, IntOp, Commutable>;
760 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
761 v2i32, v2i32, IntOp, Commutable>;
762
763 // 128-bit vector types.
764 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
765 v8i16, v8i16, IntOp, Commutable>;
766 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
767 v4i32, v4i32, IntOp, Commutable>;
768}
769
770// ....then also with element size of 8 bits:
771multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
772 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
773 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
774 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
775 v8i8, v8i8, IntOp, Commutable>;
776 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
777 v16i8, v16i8, IntOp, Commutable>;
778}
779
780// ....then also with element size of 64 bits:
781multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
782 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
783 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
784 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
785 v1i64, v1i64, IntOp, Commutable>;
786 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
787 v2i64, v2i64, IntOp, Commutable>;
788}
789
790
791// Neon Narrowing 3-register vector intrinsics,
792// source operand element sizes of 16, 32 and 64 bits:
793multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
794 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
795 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
796 v8i8, v8i16, IntOp, Commutable>;
797 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
798 v4i16, v4i32, IntOp, Commutable>;
799 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
800 v2i32, v2i64, IntOp, Commutable>;
801}
802
803
804// Neon Long 3-register vector intrinsics.
805
806// First with only element sizes of 16 and 32 bits:
807multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
808 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
809 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
810 v4i32, v4i16, IntOp, Commutable>;
811 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
812 v2i64, v2i32, IntOp, Commutable>;
813}
814
815// ....then also with element size of 8 bits:
816multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
817 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
818 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
819 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
820 v8i16, v8i8, IntOp, Commutable>;
821}
822
823
824// Neon Wide 3-register vector intrinsics,
825// source operand element sizes of 8, 16 and 32 bits:
826multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
827 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
828 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
829 v8i16, v8i8, IntOp, Commutable>;
830 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
831 v4i32, v4i16, IntOp, Commutable>;
832 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
833 v2i64, v2i32, IntOp, Commutable>;
834}
835
836
837// Neon Multiply-Op vector operations,
838// element sizes of 8, 16 and 32 bits:
839multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
840 string OpcodeStr, SDNode OpNode> {
841 // 64-bit vector types.
842 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
843 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
844 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
845 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
846 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
847 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
848
849 // 128-bit vector types.
850 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
851 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
852 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
853 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
854 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
855 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
856}
857
858
859// Neon 3-argument intrinsics,
860// element sizes of 8, 16 and 32 bits:
861multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
862 string OpcodeStr, Intrinsic IntOp> {
863 // 64-bit vector types.
864 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
865 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
866 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
867 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
868 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
869 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
870
871 // 128-bit vector types.
872 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
873 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
874 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
875 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
876 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
877 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
878}
879
880
881// Neon Long 3-argument intrinsics.
882
883// First with only element sizes of 16 and 32 bits:
884multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
885 string OpcodeStr, Intrinsic IntOp> {
886 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
887 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
888 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
889 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
890}
891
892// ....then also with element size of 8 bits:
893multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
894 string OpcodeStr, Intrinsic IntOp>
895 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
896 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
897 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
898}
899
900
901// Neon 2-register vector intrinsics,
902// element sizes of 8, 16 and 32 bits:
903multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
904 bits<5> op11_7, bit op4, string OpcodeStr,
905 Intrinsic IntOp> {
906 // 64-bit vector types.
907 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
908 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
909 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
910 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
911 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
912 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
913
914 // 128-bit vector types.
915 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
916 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
917 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
918 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
919 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
920 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
921}
922
923
924// Neon Pairwise long 2-register intrinsics,
925// element sizes of 8, 16 and 32 bits:
926multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
927 bits<5> op11_7, bit op4,
928 string OpcodeStr, Intrinsic IntOp> {
929 // 64-bit vector types.
930 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
931 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
932 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
933 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
934 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
935 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
936
937 // 128-bit vector types.
938 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
939 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
940 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
941 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
942 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
943 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
944}
945
946
947// Neon Pairwise long 2-register accumulate intrinsics,
948// element sizes of 8, 16 and 32 bits:
949multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
950 bits<5> op11_7, bit op4,
951 string OpcodeStr, Intrinsic IntOp> {
952 // 64-bit vector types.
953 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
954 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
955 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
956 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
957 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
958 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
959
960 // 128-bit vector types.
961 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
962 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
963 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
964 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
965 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
966 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
967}
968
969
970// Neon 2-register vector shift by immediate,
971// element sizes of 8, 16, 32 and 64 bits:
972multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
973 string OpcodeStr, SDNode OpNode> {
974 // 64-bit vector types.
975 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
976 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
977 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
978 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
979 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
980 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
981 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
982 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
983
984 // 128-bit vector types.
985 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
986 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
987 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
988 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
989 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
990 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
991 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
992 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
993}
994
995
996// Neon Shift-Accumulate vector operations,
997// element sizes of 8, 16, 32 and 64 bits:
998multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
999 string OpcodeStr, SDNode ShOp> {
1000 // 64-bit vector types.
1001 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1002 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1003 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1004 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1005 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1006 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1007 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1008 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1009
1010 // 128-bit vector types.
1011 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1012 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1013 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1014 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1015 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1016 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1017 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1018 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1019}
1020
1021
1022// Neon Shift-Insert vector operations,
1023// element sizes of 8, 16, 32 and 64 bits:
1024multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1025 string OpcodeStr, SDNode ShOp> {
1026 // 64-bit vector types.
1027 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1028 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1029 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1030 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1031 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1032 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1033 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1034 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1035
1036 // 128-bit vector types.
1037 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1038 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1039 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1040 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1041 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1042 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1043 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1044 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1045}
1046
1047//===----------------------------------------------------------------------===//
1048// Instruction Definitions.
1049//===----------------------------------------------------------------------===//
1050
1051// Vector Add Operations.
1052
1053// VADD : Vector Add (integer and floating-point)
1054defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1055def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1056def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1057// VADDL : Vector Add Long (Q = D + D)
1058defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1059defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1060// VADDW : Vector Add Wide (Q = Q + D)
1061defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1062defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1063// VHADD : Vector Halving Add
1064defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1065defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1066// VRHADD : Vector Rounding Halving Add
1067defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1068defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1069// VQADD : Vector Saturating Add
1070defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1071defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1072// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1073defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1074// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1075defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1076
1077// Vector Multiply Operations.
1078
1079// VMUL : Vector Multiply (integer, polynomial and floating-point)
1080defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1081def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1082 int_arm_neon_vmulp, 1>;
1083def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1084 int_arm_neon_vmulp, 1>;
1085def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1086def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
1087// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1088defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
1089// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
1090defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1091// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1092defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1093defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1094def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1095 int_arm_neon_vmullp, 1>;
1096// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1097defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
1098
1099// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1100
1101// VMLA : Vector Multiply Accumulate (integer and floating-point)
1102defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1103def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1104def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
1105// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1106defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1107defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
1108// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1109defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
1110// VMLS : Vector Multiply Subtract (integer and floating-point)
1111defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1112def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1113def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
1114// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1115defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1116defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
1117// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1118defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
1119
1120// Vector Subtract Operations.
1121
1122// VSUB : Vector Subtract (integer and floating-point)
1123defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1124def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1125def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1126// VSUBL : Vector Subtract Long (Q = D - D)
1127defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1128defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1129// VSUBW : Vector Subtract Wide (Q = Q - D)
1130defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1131defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1132// VHSUB : Vector Halving Subtract
1133defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1134defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1135// VQSUB : Vector Saturing Subtract
1136defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1137defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1138// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1139defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1140// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1141defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1142
1143// Vector Comparisons.
1144
1145// VCEQ : Vector Compare Equal
1146defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1147def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1148def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1149// VCGE : Vector Compare Greater Than or Equal
1150defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1151defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1152def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1153def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1154// VCGT : Vector Compare Greater Than
1155defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1156defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1157def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1158def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1159// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1160def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1161 int_arm_neon_vacged, 0>;
1162def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1163 int_arm_neon_vacgeq, 0>;
1164// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1165def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1166 int_arm_neon_vacgtd, 0>;
1167def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1168 int_arm_neon_vacgtq, 0>;
1169// VTST : Vector Test Bits
1170defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1171
1172// Vector Bitwise Operations.
1173
1174// VAND : Vector Bitwise AND
1175def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1176def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1177
1178// VEOR : Vector Bitwise Exclusive OR
1179def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1180def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1181
1182// VORR : Vector Bitwise OR
1183def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1184def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1185
1186// VBIC : Vector Bitwise Bit Clear (AND NOT)
1187def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001188 (ins DPR:$src1, DPR:$src2), NoItinerary,
1189 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001190 [(set DPR:$dst, (v2i32 (and DPR:$src1,(vnot DPR:$src2))))]>;
1191def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001192 (ins QPR:$src1, QPR:$src2), NoItinerary,
1193 "vbic\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001194 [(set QPR:$dst, (v4i32 (and QPR:$src1,(vnot QPR:$src2))))]>;
1195
1196// VORN : Vector Bitwise OR NOT
1197def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001198 (ins DPR:$src1, DPR:$src2), NoItinerary,
1199 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001200 [(set DPR:$dst, (v2i32 (or DPR:$src1, (vnot DPR:$src2))))]>;
1201def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001202 (ins QPR:$src1, QPR:$src2), NoItinerary,
1203 "vorn\t$dst, $src1, $src2", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001204 [(set QPR:$dst, (v4i32 (or QPR:$src1, (vnot QPR:$src2))))]>;
1205
1206// VMVN : Vector Bitwise NOT
1207def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001208 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1209 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001210 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1211def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001212 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1213 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001214 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1215def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1216def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1217
1218// VBSL : Vector Bitwise Select
1219def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001220 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001221 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1222 [(set DPR:$dst,
1223 (v2i32 (or (and DPR:$src2, DPR:$src1),
1224 (and DPR:$src3, (vnot DPR:$src1)))))]>;
1225def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001226 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001227 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1228 [(set QPR:$dst,
1229 (v4i32 (or (and QPR:$src2, QPR:$src1),
1230 (and QPR:$src3, (vnot QPR:$src1)))))]>;
1231
1232// VBIF : Vector Bitwise Insert if False
1233// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1234// VBIT : Vector Bitwise Insert if True
1235// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1236// These are not yet implemented. The TwoAddress pass will not go looking
1237// for equivalent operations with different register constraints; it just
1238// inserts copies.
1239
1240// Vector Absolute Differences.
1241
1242// VABD : Vector Absolute Difference
1243defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1244defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1245def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001246 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001247def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001248 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001249
1250// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1251defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1252defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1253
1254// VABA : Vector Absolute Difference and Accumulate
1255defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1256defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1257
1258// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1259defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1260defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1261
1262// Vector Maximum and Minimum.
1263
1264// VMAX : Vector Maximum
1265defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1266defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1267def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001268 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001269def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001270 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001271
1272// VMIN : Vector Minimum
1273defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1274defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1275def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001276 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001277def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001278 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001279
1280// Vector Pairwise Operations.
1281
1282// VPADD : Vector Pairwise Add
1283def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001284 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001285def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001286 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001287def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001288 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001289def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001290 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001291
1292// VPADDL : Vector Pairwise Add Long
1293defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1294 int_arm_neon_vpaddls>;
1295defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1296 int_arm_neon_vpaddlu>;
1297
1298// VPADAL : Vector Pairwise Add and Accumulate Long
1299defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1300 int_arm_neon_vpadals>;
1301defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1302 int_arm_neon_vpadalu>;
1303
1304// VPMAX : Vector Pairwise Maximum
1305def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1306 int_arm_neon_vpmaxs, 0>;
1307def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1308 int_arm_neon_vpmaxs, 0>;
1309def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1310 int_arm_neon_vpmaxs, 0>;
1311def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1312 int_arm_neon_vpmaxu, 0>;
1313def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1314 int_arm_neon_vpmaxu, 0>;
1315def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1316 int_arm_neon_vpmaxu, 0>;
1317def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001318 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001319
1320// VPMIN : Vector Pairwise Minimum
1321def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1322 int_arm_neon_vpmins, 0>;
1323def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1324 int_arm_neon_vpmins, 0>;
1325def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1326 int_arm_neon_vpmins, 0>;
1327def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1328 int_arm_neon_vpminu, 0>;
1329def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1330 int_arm_neon_vpminu, 0>;
1331def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1332 int_arm_neon_vpminu, 0>;
1333def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001334 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001335
1336// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1337
1338// VRECPE : Vector Reciprocal Estimate
1339def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1340 v2i32, v2i32, int_arm_neon_vrecpe>;
1341def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1342 v4i32, v4i32, int_arm_neon_vrecpe>;
1343def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001344 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001345def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001346 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001347
1348// VRECPS : Vector Reciprocal Step
1349def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1350 int_arm_neon_vrecps, 1>;
1351def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1352 int_arm_neon_vrecps, 1>;
1353
1354// VRSQRTE : Vector Reciprocal Square Root Estimate
1355def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1356 v2i32, v2i32, int_arm_neon_vrsqrte>;
1357def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1358 v4i32, v4i32, int_arm_neon_vrsqrte>;
1359def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001360 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001361def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001362 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001363
1364// VRSQRTS : Vector Reciprocal Square Root Step
1365def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1366 int_arm_neon_vrsqrts, 1>;
1367def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1368 int_arm_neon_vrsqrts, 1>;
1369
1370// Vector Shifts.
1371
1372// VSHL : Vector Shift
1373defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1374defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1375// VSHL : Vector Shift Left (Immediate)
1376defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1377// VSHR : Vector Shift Right (Immediate)
1378defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1379defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1380
1381// VSHLL : Vector Shift Left Long
1382def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1383 v8i16, v8i8, NEONvshlls>;
1384def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1385 v4i32, v4i16, NEONvshlls>;
1386def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1387 v2i64, v2i32, NEONvshlls>;
1388def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1389 v8i16, v8i8, NEONvshllu>;
1390def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1391 v4i32, v4i16, NEONvshllu>;
1392def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1393 v2i64, v2i32, NEONvshllu>;
1394
1395// VSHLL : Vector Shift Left Long (with maximum shift count)
1396def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1397 v8i16, v8i8, NEONvshlli>;
1398def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1399 v4i32, v4i16, NEONvshlli>;
1400def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1401 v2i64, v2i32, NEONvshlli>;
1402
1403// VSHRN : Vector Shift Right and Narrow
1404def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1405 v8i8, v8i16, NEONvshrn>;
1406def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1407 v4i16, v4i32, NEONvshrn>;
1408def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1409 v2i32, v2i64, NEONvshrn>;
1410
1411// VRSHL : Vector Rounding Shift
1412defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1413defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1414// VRSHR : Vector Rounding Shift Right
1415defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1416defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1417
1418// VRSHRN : Vector Rounding Shift Right and Narrow
1419def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1420 v8i8, v8i16, NEONvrshrn>;
1421def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1422 v4i16, v4i32, NEONvrshrn>;
1423def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1424 v2i32, v2i64, NEONvrshrn>;
1425
1426// VQSHL : Vector Saturating Shift
1427defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1428defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1429// VQSHL : Vector Saturating Shift Left (Immediate)
1430defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1431defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1432// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1433defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1434
1435// VQSHRN : Vector Saturating Shift Right and Narrow
1436def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1437 v8i8, v8i16, NEONvqshrns>;
1438def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1439 v4i16, v4i32, NEONvqshrns>;
1440def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1441 v2i32, v2i64, NEONvqshrns>;
1442def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1443 v8i8, v8i16, NEONvqshrnu>;
1444def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1445 v4i16, v4i32, NEONvqshrnu>;
1446def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1447 v2i32, v2i64, NEONvqshrnu>;
1448
1449// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1450def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1451 v8i8, v8i16, NEONvqshrnsu>;
1452def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1453 v4i16, v4i32, NEONvqshrnsu>;
1454def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1455 v2i32, v2i64, NEONvqshrnsu>;
1456
1457// VQRSHL : Vector Saturating Rounding Shift
1458defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1459 int_arm_neon_vqrshifts, 0>;
1460defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1461 int_arm_neon_vqrshiftu, 0>;
1462
1463// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1464def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1465 v8i8, v8i16, NEONvqrshrns>;
1466def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1467 v4i16, v4i32, NEONvqrshrns>;
1468def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1469 v2i32, v2i64, NEONvqrshrns>;
1470def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1471 v8i8, v8i16, NEONvqrshrnu>;
1472def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1473 v4i16, v4i32, NEONvqrshrnu>;
1474def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1475 v2i32, v2i64, NEONvqrshrnu>;
1476
1477// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1478def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1479 v8i8, v8i16, NEONvqrshrnsu>;
1480def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1481 v4i16, v4i32, NEONvqrshrnsu>;
1482def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1483 v2i32, v2i64, NEONvqrshrnsu>;
1484
1485// VSRA : Vector Shift Right and Accumulate
1486defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1487defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1488// VRSRA : Vector Rounding Shift Right and Accumulate
1489defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1490defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1491
1492// VSLI : Vector Shift Left and Insert
1493defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1494// VSRI : Vector Shift Right and Insert
1495defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1496
1497// Vector Absolute and Saturating Absolute.
1498
1499// VABS : Vector Absolute Value
1500defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1501 int_arm_neon_vabs>;
1502def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001503 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001504def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001505 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001506
1507// VQABS : Vector Saturating Absolute Value
1508defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1509 int_arm_neon_vqabs>;
1510
1511// Vector Negate.
1512
1513def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1514def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1515
1516class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1517 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001518 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001519 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1520 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1521class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1522 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001523 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001524 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1525 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1526
1527// VNEG : Vector Negate
1528def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1529def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1530def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1531def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1532def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1533def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1534
1535// VNEG : Vector Negate (floating-point)
1536def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001537 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1538 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001539 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1540def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001541 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1542 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001543 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1544
1545def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1546def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1547def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1548def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1549def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1550def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1551
1552// VQNEG : Vector Saturating Negate
1553defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1554 int_arm_neon_vqneg>;
1555
1556// Vector Bit Counting Operations.
1557
1558// VCLS : Vector Count Leading Sign Bits
1559defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1560 int_arm_neon_vcls>;
1561// VCLZ : Vector Count Leading Zeros
1562defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1563 int_arm_neon_vclz>;
1564// VCNT : Vector Count One Bits
1565def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1566 v8i8, v8i8, int_arm_neon_vcnt>;
1567def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1568 v16i8, v16i8, int_arm_neon_vcnt>;
1569
1570// Vector Move Operations.
1571
1572// VMOV : Vector Move (Register)
1573
1574def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001575 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001576def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001577 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001578
1579// VMOV : Vector Move (Immediate)
1580
1581// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1582def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
1583 return ARM::getVMOVImm(N, 1, *CurDAG);
1584}]>;
1585def vmovImm8 : PatLeaf<(build_vector), [{
1586 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
1587}], VMOV_get_imm8>;
1588
1589// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
1590def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
1591 return ARM::getVMOVImm(N, 2, *CurDAG);
1592}]>;
1593def vmovImm16 : PatLeaf<(build_vector), [{
1594 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
1595}], VMOV_get_imm16>;
1596
1597// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
1598def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
1599 return ARM::getVMOVImm(N, 4, *CurDAG);
1600}]>;
1601def vmovImm32 : PatLeaf<(build_vector), [{
1602 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
1603}], VMOV_get_imm32>;
1604
1605// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
1606def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
1607 return ARM::getVMOVImm(N, 8, *CurDAG);
1608}]>;
1609def vmovImm64 : PatLeaf<(build_vector), [{
1610 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
1611}], VMOV_get_imm64>;
1612
1613// Note: Some of the cmode bits in the following VMOV instructions need to
1614// be encoded based on the immed values.
1615
1616def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001617 (ins i8imm:$SIMM), NoItinerary,
1618 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001619 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
1620def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001621 (ins i8imm:$SIMM), NoItinerary,
1622 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001623 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
1624
1625def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001626 (ins i16imm:$SIMM), NoItinerary,
1627 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001628 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
1629def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001630 (ins i16imm:$SIMM), NoItinerary,
1631 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001632 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
1633
1634def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001635 (ins i32imm:$SIMM), NoItinerary,
1636 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001637 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
1638def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001639 (ins i32imm:$SIMM), NoItinerary,
1640 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001641 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
1642
1643def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001644 (ins i64imm:$SIMM), NoItinerary,
1645 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001646 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
1647def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001648 (ins i64imm:$SIMM), NoItinerary,
1649 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001650 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
1651
1652// VMOV : Vector Get Lane (move scalar to ARM core register)
1653
1654def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001655 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1656 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001657 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
1658 imm:$lane))]>;
1659def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001660 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1661 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001662 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
1663 imm:$lane))]>;
1664def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001665 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1666 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001667 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
1668 imm:$lane))]>;
1669def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001670 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1671 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001672 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
1673 imm:$lane))]>;
1674def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001675 (outs GPR:$dst), (ins DPR:$src, lane_cst:$lane),
1676 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00001677 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
1678 imm:$lane))]>;
1679// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
1680def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
1681 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001682 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001683 (SubReg_i8_lane imm:$lane))>;
1684def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
1685 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001686 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001687 (SubReg_i16_lane imm:$lane))>;
1688def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
1689 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001690 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001691 (SubReg_i8_lane imm:$lane))>;
1692def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
1693 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001694 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001695 (SubReg_i16_lane imm:$lane))>;
1696def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
1697 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001698 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001699 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001700def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
1701 (EXTRACT_SUBREG QPR:$src1, (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001702//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001703// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001704def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001705 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001706
1707
1708// VMOV : Vector Set Lane (move ARM core register to scalar)
1709
1710let Constraints = "$src1 = $dst" in {
1711def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001712 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1713 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001714 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
1715 GPR:$src2, imm:$lane))]>;
1716def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001717 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1718 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001719 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
1720 GPR:$src2, imm:$lane))]>;
1721def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001722 (ins DPR:$src1, GPR:$src2, lane_cst:$lane),
1723 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00001724 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
1725 GPR:$src2, imm:$lane))]>;
1726}
1727def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
1728 (v16i8 (INSERT_SUBREG QPR:$src1,
1729 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001730 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001731 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001732 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001733def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
1734 (v8i16 (INSERT_SUBREG QPR:$src1,
1735 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001736 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001737 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001738 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001739def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
1740 (v4i32 (INSERT_SUBREG QPR:$src1,
1741 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001742 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00001743 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001744 (DSubReg_i32_reg imm:$lane)))>;
1745
1746def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
1747 (INSERT_SUBREG QPR:$src1, SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001748
1749//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001750// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001751def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00001752 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001753
1754// VDUP : Vector Duplicate (from ARM core register to all elements)
1755
Bob Wilsone60fee02009-06-22 23:27:02 +00001756class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1757 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001758 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001759 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001760class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
1761 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001762 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001763 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001764
1765def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
1766def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
1767def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
1768def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
1769def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
1770def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
1771
1772def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001773 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001774 [(set DPR:$dst, (v2f32 (NEONvdup
1775 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001776def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001777 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001778 [(set QPR:$dst, (v4f32 (NEONvdup
1779 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001780
1781// VDUP : Vector Duplicate Lane (from scalar to all elements)
1782
Bob Wilsone60fee02009-06-22 23:27:02 +00001783class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
1784 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001785 (outs DPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1786 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001787 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001788
Bob Wilsone60fee02009-06-22 23:27:02 +00001789class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
1790 ValueType ResTy, ValueType OpTy>
1791 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00001792 (outs QPR:$dst), (ins DPR:$src, lane_cst:$lane), NoItinerary,
1793 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00001794 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001795
1796def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
1797def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
1798def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
1799def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
1800def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
1801def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
1802def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
1803def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
1804
Bob Wilson206f6c42009-08-14 05:08:32 +00001805def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
1806 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
1807 (DSubReg_i8_reg imm:$lane))),
1808 (SubReg_i8_lane imm:$lane)))>;
1809def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
1810 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
1811 (DSubReg_i16_reg imm:$lane))),
1812 (SubReg_i16_lane imm:$lane)))>;
1813def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
1814 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
1815 (DSubReg_i32_reg imm:$lane))),
1816 (SubReg_i32_lane imm:$lane)))>;
1817def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
1818 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
1819 (DSubReg_i32_reg imm:$lane))),
1820 (SubReg_i32_lane imm:$lane)))>;
1821
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001822def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
1823 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001824 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001825 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001826
1827def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
1828 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00001829 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00001830 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00001831
Bob Wilsone60fee02009-06-22 23:27:02 +00001832// VMOVN : Vector Narrowing Move
1833defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
1834 int_arm_neon_vmovn>;
1835// VQMOVN : Vector Saturating Narrowing Move
1836defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
1837 int_arm_neon_vqmovns>;
1838defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
1839 int_arm_neon_vqmovnu>;
1840defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
1841 int_arm_neon_vqmovnsu>;
1842// VMOVL : Vector Lengthening Move
1843defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
1844defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
1845
1846// Vector Conversions.
1847
1848// VCVT : Vector Convert Between Floating-Point and Integers
1849def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1850 v2i32, v2f32, fp_to_sint>;
1851def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1852 v2i32, v2f32, fp_to_uint>;
1853def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1854 v2f32, v2i32, sint_to_fp>;
1855def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1856 v2f32, v2i32, uint_to_fp>;
1857
1858def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
1859 v4i32, v4f32, fp_to_sint>;
1860def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
1861 v4i32, v4f32, fp_to_uint>;
1862def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
1863 v4f32, v4i32, sint_to_fp>;
1864def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
1865 v4f32, v4i32, uint_to_fp>;
1866
1867// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
1868// Note: Some of the opcode bits in the following VCVT instructions need to
1869// be encoded based on the immed values.
1870def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1871 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
1872def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1873 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
1874def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1875 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
1876def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1877 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
1878
1879def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
1880 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
1881def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
1882 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
1883def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
1884 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
1885def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
1886 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
1887
Bob Wilson08479272009-08-12 22:31:50 +00001888// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001889
1890// VREV64 : Vector Reverse elements within 64-bit doublewords
1891
1892class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1893 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001894 (ins DPR:$src), NoItinerary,
1895 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001896 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001897class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1898 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001899 (ins QPR:$src), NoItinerary,
1900 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001901 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001902
1903def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
1904def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
1905def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
1906def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
1907
1908def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
1909def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
1910def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
1911def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
1912
1913// VREV32 : Vector Reverse elements within 32-bit words
1914
1915class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1916 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001917 (ins DPR:$src), NoItinerary,
1918 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001919 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001920class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1921 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001922 (ins QPR:$src), NoItinerary,
1923 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001924 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001925
1926def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
1927def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
1928
1929def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
1930def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
1931
1932// VREV16 : Vector Reverse elements within 16-bit halfwords
1933
1934class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1935 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001936 (ins DPR:$src), NoItinerary,
1937 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001938 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001939class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
1940 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001941 (ins QPR:$src), NoItinerary,
1942 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00001943 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00001944
1945def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
1946def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
1947
Bob Wilson3ac39132009-08-19 17:03:43 +00001948// Other Vector Shuffles.
1949
1950// VEXT : Vector Extract
1951
1952def VEXTd : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
1953 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
1954 "vext.8\t$dst, $lhs, $rhs, $index", "",
1955 [(set DPR:$dst, (v8i8 (NEONvext (v8i8 DPR:$lhs),
1956 (v8i8 DPR:$rhs), imm:$index)))]>;
1957def VEXTq : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
1958 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
1959 "vext.8\t$dst, $lhs, $rhs, $index", "",
1960 [(set QPR:$dst, (v16i8 (NEONvext (v16i8 QPR:$lhs),
1961 (v16i8 QPR:$rhs), imm:$index)))]>;
1962
Bob Wilson3b169332009-08-08 05:53:00 +00001963// VTRN : Vector Transpose
1964
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001965def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
1966def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
1967def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001968
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001969def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
1970def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
1971def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001972
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00001973// VUZP : Vector Unzip (Deinterleave)
1974
1975def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
1976def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
1977def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
1978
1979def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
1980def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
1981def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
1982
1983// VZIP : Vector Zip (Interleave)
1984
1985def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
1986def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
1987def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
1988
1989def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
1990def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
1991def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00001992
Bob Wilson5ef42ed2009-08-12 20:51:55 +00001993// Vector Table Lookup and Table Extension.
1994
1995// VTBL : Vector Table Lookup
1996def VTBL1
1997 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
1998 (ins DPR:$tbl1, DPR:$src), NoItinerary,
1999 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2000 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2001def VTBL2
2002 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2003 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2004 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2005 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2006 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2007def VTBL3
2008 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2009 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2010 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2011 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2012 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2013def VTBL4
2014 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2015 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2016 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2017 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2018 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2019
2020// VTBX : Vector Table Extension
2021def VTBX1
2022 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2023 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2024 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2025 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2026 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2027def VTBX2
2028 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2029 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2030 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2031 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2032 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2033def VTBX3
2034 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2035 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2036 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2037 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2038 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2039def VTBX4
2040 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2041 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2042 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2043 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2044 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2045
Bob Wilsone60fee02009-06-22 23:27:02 +00002046//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002047// NEON instructions for single-precision FP math
2048//===----------------------------------------------------------------------===//
2049
2050// These need separate instructions because they must use DPR_VFP2 register
2051// class which have SPR sub-registers.
2052
2053// Vector Add Operations used for single-precision FP
2054let neverHasSideEffects = 1 in
2055def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2056def : N3VDsPat<fadd, VADDfd_sfp>;
2057
David Goodwin4b358db2009-08-10 22:17:39 +00002058// Vector Sub Operations used for single-precision FP
2059let neverHasSideEffects = 1 in
2060def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2061def : N3VDsPat<fsub, VSUBfd_sfp>;
2062
Evan Cheng46961d82009-08-07 19:30:41 +00002063// Vector Multiply Operations used for single-precision FP
2064let neverHasSideEffects = 1 in
2065def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2066def : N3VDsPat<fmul, VMULfd_sfp>;
2067
2068// Vector Multiply-Accumulate/Subtract used for single-precision FP
2069let neverHasSideEffects = 1 in
2070def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002071def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002072
2073let neverHasSideEffects = 1 in
2074def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002075def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002076
David Goodwin4b358db2009-08-10 22:17:39 +00002077// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002078let neverHasSideEffects = 1 in
2079def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002080 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002081def : N2VDIntsPat<fabs, VABSfd_sfp>;
2082
David Goodwin4b358db2009-08-10 22:17:39 +00002083// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002084let neverHasSideEffects = 1 in
2085def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002086 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2087 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002088def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2089
David Goodwin4b358db2009-08-10 22:17:39 +00002090// Vector Convert between single-precision FP and integer
2091let neverHasSideEffects = 1 in
2092def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2093 v2i32, v2f32, fp_to_sint>;
2094def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2095
2096let neverHasSideEffects = 1 in
2097def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2098 v2i32, v2f32, fp_to_uint>;
2099def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2100
2101let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002102def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2103 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002104def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2105
2106let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002107def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2108 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002109def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2110
Evan Cheng46961d82009-08-07 19:30:41 +00002111//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002112// Non-Instruction Patterns
2113//===----------------------------------------------------------------------===//
2114
2115// bit_convert
2116def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2117def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2118def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2119def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2120def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2121def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2122def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2123def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2124def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2125def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2126def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2127def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2128def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2129def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2130def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2131def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2132def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2133def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2134def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2135def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2136def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2137def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2138def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2139def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2140def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2141def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2142def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2143def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2144def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2145def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2146
2147def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2148def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2149def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2150def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2151def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2152def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2153def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2154def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2155def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2156def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2157def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2158def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2159def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2160def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2161def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2162def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2163def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2164def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2165def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2166def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2167def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2168def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2169def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2170def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2171def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2172def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2173def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2174def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2175def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2176def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;