blob: 01b61b5d1ddf9ae6ccef9523b39f5b5a0a2ba7b5 [file] [log] [blame]
Bob Wilsone60fee02009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
19
20def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
21def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
22def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
23def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
24def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
25def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
26
27// Types for vector shift by immediates. The "SHX" version is for long and
28// narrow operations where the source and destination vectors have different
29// types. The "SHINS" version is for shift and insert operations.
30def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
31 SDTCisVT<2, i32>]>;
32def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
33 SDTCisVT<2, i32>]>;
34def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
35 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
36
37def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
38def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
39def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
40def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
41def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
42def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
43def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
44
45def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
46def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
47def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
48
49def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
50def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
51def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
52def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
53def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
54def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
55
56def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
57def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
58def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
59
60def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
61def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
62
63def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
64 SDTCisVT<2, i32>]>;
65def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
66def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
67
Bob Wilsonf4f1a272009-08-14 05:13:08 +000068def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
69
Bob Wilson206f6c42009-08-14 05:08:32 +000070// VDUPLANE can produce a quad-register result from a double-register source,
71// so the result is not constrained to match the source.
72def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
73 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
74 SDTCisVT<2, i32>]>>;
Bob Wilsone60fee02009-06-22 23:27:02 +000075
Bob Wilson3ac39132009-08-19 17:03:43 +000076def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
77 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
78def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
79
Bob Wilson08479272009-08-12 22:31:50 +000080def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
81def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
82def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
83def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
84
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000085def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
86 SDTCisSameAs<0, 2>, SDTCisSameAs<0, 3>]>;
Anton Korobeynikov394bbb82009-08-21 12:41:42 +000087def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
88def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
89def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikovbe262ae2009-08-21 12:40:50 +000090
Bob Wilsone60fee02009-06-22 23:27:02 +000091//===----------------------------------------------------------------------===//
92// NEON operand definitions
93//===----------------------------------------------------------------------===//
94
95// addrmode_neonldstm := reg
96//
97/* TODO: Take advantage of vldm.
98def addrmode_neonldstm : Operand<i32>,
99 ComplexPattern<i32, 2, "SelectAddrModeNeonLdStM", []> {
100 let PrintMethod = "printAddrNeonLdStMOperand";
101 let MIOperandInfo = (ops GPR, i32imm);
102}
103*/
104
105//===----------------------------------------------------------------------===//
106// NEON load / store instructions
107//===----------------------------------------------------------------------===//
108
Bob Wilsonee27bec2009-08-12 00:49:01 +0000109/* TODO: Take advantage of vldm.
Bob Wilson66b34002009-08-12 17:04:56 +0000110let mayLoad = 1 in {
Bob Wilsone60fee02009-06-22 23:27:02 +0000111def VLDMD : NI<(outs),
112 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000113 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000114 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000115 []> {
116 let Inst{27-25} = 0b110;
117 let Inst{20} = 1;
118 let Inst{11-9} = 0b101;
119}
Bob Wilsone60fee02009-06-22 23:27:02 +0000120
121def VLDMS : NI<(outs),
122 (ins addrmode_neonldstm:$addr, reglist:$dst1, variable_ops),
David Goodwincfd67652009-08-06 16:52:47 +0000123 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000124 "vldm${addr:submode} ${addr:base}, $dst1",
Evan Chengdabc6c02009-07-08 22:51:32 +0000125 []> {
126 let Inst{27-25} = 0b110;
127 let Inst{20} = 1;
128 let Inst{11-9} = 0b101;
129}
Bob Wilson66b34002009-08-12 17:04:56 +0000130}
Bob Wilsone60fee02009-06-22 23:27:02 +0000131*/
132
133// Use vldmia to load a Q register as a D register pair.
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000134def VLDRQ : NI4<(outs QPR:$dst), (ins addrmode4:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000135 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000136 "vldmia $addr, ${dst:dregpair}",
Anton Korobeynikov3f087662009-08-08 13:35:48 +0000137 [(set QPR:$dst, (v2f64 (load addrmode4:$addr)))]> {
Evan Chengdabc6c02009-07-08 22:51:32 +0000138 let Inst{27-25} = 0b110;
139 let Inst{24} = 0; // P bit
140 let Inst{23} = 1; // U bit
141 let Inst{20} = 1;
142 let Inst{11-9} = 0b101;
143}
Bob Wilsone60fee02009-06-22 23:27:02 +0000144
Bob Wilson66b34002009-08-12 17:04:56 +0000145// Use vstmia to store a Q register as a D register pair.
146def VSTRQ : NI4<(outs), (ins QPR:$src, addrmode4:$addr),
147 NoItinerary,
148 "vstmia $addr, ${src:dregpair}",
149 [(store (v2f64 QPR:$src), addrmode4:$addr)]> {
150 let Inst{27-25} = 0b110;
151 let Inst{24} = 0; // P bit
152 let Inst{23} = 1; // U bit
153 let Inst{20} = 0;
154 let Inst{11-9} = 0b101;
155}
156
Bob Wilsoned592c02009-07-08 18:11:30 +0000157// VLD1 : Vector Load (multiple single elements)
158class VLD1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000159 : NLdSt<(outs DPR:$dst), (ins addrmode6:$addr), NoItinerary,
160 !strconcat(OpcodeStr, "\t\\{$dst\\}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000161 [(set DPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000162class VLD1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000163 : NLdSt<(outs QPR:$dst), (ins addrmode6:$addr), NoItinerary,
164 !strconcat(OpcodeStr, "\t${dst:dregpair}, $addr"), "",
Bob Wilsond3902f72009-07-29 16:39:22 +0000165 [(set QPR:$dst, (Ty (IntOp addrmode6:$addr)))]>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000166
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000167def VLD1d8 : VLD1D<"vld1.8", v8i8, int_arm_neon_vld1>;
168def VLD1d16 : VLD1D<"vld1.16", v4i16, int_arm_neon_vld1>;
169def VLD1d32 : VLD1D<"vld1.32", v2i32, int_arm_neon_vld1>;
170def VLD1df : VLD1D<"vld1.32", v2f32, int_arm_neon_vld1>;
171def VLD1d64 : VLD1D<"vld1.64", v1i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000172
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000173def VLD1q8 : VLD1Q<"vld1.8", v16i8, int_arm_neon_vld1>;
174def VLD1q16 : VLD1Q<"vld1.16", v8i16, int_arm_neon_vld1>;
175def VLD1q32 : VLD1Q<"vld1.32", v4i32, int_arm_neon_vld1>;
176def VLD1qf : VLD1Q<"vld1.32", v4f32, int_arm_neon_vld1>;
177def VLD1q64 : VLD1Q<"vld1.64", v2i64, int_arm_neon_vld1>;
Bob Wilsoned592c02009-07-08 18:11:30 +0000178
Bob Wilson66b34002009-08-12 17:04:56 +0000179let mayLoad = 1 in {
180
Bob Wilson055a90d2009-08-05 00:49:09 +0000181// VLD2 : Vector Load (multiple 2-element structures)
182class VLD2D<string OpcodeStr>
Bob Wilson316062a2009-08-25 17:46:06 +0000183 : NLdSt<(outs DPR:$dst1, DPR:$dst2), (ins addrmode6:$addr), NoItinerary,
184 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000185
186def VLD2d8 : VLD2D<"vld2.8">;
187def VLD2d16 : VLD2D<"vld2.16">;
188def VLD2d32 : VLD2D<"vld2.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000189
190// VLD3 : Vector Load (multiple 3-element structures)
191class VLD3D<string OpcodeStr>
192 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3), (ins addrmode6:$addr),
David Goodwincfd67652009-08-06 16:52:47 +0000193 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000194 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3\\}, $addr"), "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000195
196def VLD3d8 : VLD3D<"vld3.8">;
197def VLD3d16 : VLD3D<"vld3.16">;
198def VLD3d32 : VLD3D<"vld3.32">;
Bob Wilson055a90d2009-08-05 00:49:09 +0000199
200// VLD4 : Vector Load (multiple 4-element structures)
201class VLD4D<string OpcodeStr>
202 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson316062a2009-08-25 17:46:06 +0000203 (ins addrmode6:$addr), NoItinerary,
204 !strconcat(OpcodeStr, "\t\\{$dst1,$dst2,$dst3,$dst4\\}, $addr"),
205 "", []>;
Bob Wilson055a90d2009-08-05 00:49:09 +0000206
207def VLD4d8 : VLD4D<"vld4.8">;
208def VLD4d16 : VLD4D<"vld4.16">;
209def VLD4d32 : VLD4D<"vld4.32">;
Bob Wilsond14b8b62009-09-01 04:26:28 +0000210
211// VLD2LN : Vector Load (single 2-element structure to one lane)
212class VLD2LND<string OpcodeStr>
213 : NLdSt<(outs DPR:$dst1, DPR:$dst2),
214 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
215 NoItinerary,
216 !strconcat(OpcodeStr, "\t\\{$dst1[$lane],$dst2[$lane]\\}, $addr"),
217 "$src1 = $dst1, $src2 = $dst2", []>;
218
219def VLD2LNd8 : VLD2LND<"vld2.8">;
220def VLD2LNd16 : VLD2LND<"vld2.16">;
221def VLD2LNd32 : VLD2LND<"vld2.32">;
222
223// VLD3LN : Vector Load (single 3-element structure to one lane)
224class VLD3LND<string OpcodeStr>
225 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3),
226 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
227 nohash_imm:$lane), NoItinerary,
228 !strconcat(OpcodeStr,
229 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane]\\}, $addr"),
230 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3", []>;
231
232def VLD3LNd8 : VLD3LND<"vld3.8">;
233def VLD3LNd16 : VLD3LND<"vld3.16">;
234def VLD3LNd32 : VLD3LND<"vld3.32">;
235
236// VLD4LN : Vector Load (single 4-element structure to one lane)
237class VLD4LND<string OpcodeStr>
238 : NLdSt<(outs DPR:$dst1, DPR:$dst2, DPR:$dst3, DPR:$dst4),
239 (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
240 nohash_imm:$lane), NoItinerary,
241 !strconcat(OpcodeStr,
242 "\t\\{$dst1[$lane],$dst2[$lane],$dst3[$lane],$dst4[$lane]\\}, $addr"),
243 "$src1 = $dst1, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []>;
244
245def VLD4LNd8 : VLD4LND<"vld4.8">;
246def VLD4LNd16 : VLD4LND<"vld4.16">;
247def VLD4LNd32 : VLD4LND<"vld4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000248}
249
Bob Wilson6a209cd2009-08-06 18:47:44 +0000250// VST1 : Vector Store (multiple single elements)
251class VST1D<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000252 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src), NoItinerary,
253 !strconcat(OpcodeStr, "\t\\{$src\\}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000254 [(IntOp addrmode6:$addr, (Ty DPR:$src))]>;
255class VST1Q<string OpcodeStr, ValueType Ty, Intrinsic IntOp>
Bob Wilson316062a2009-08-25 17:46:06 +0000256 : NLdSt<(outs), (ins addrmode6:$addr, QPR:$src), NoItinerary,
257 !strconcat(OpcodeStr, "\t${src:dregpair}, $addr"), "",
Bob Wilson6a209cd2009-08-06 18:47:44 +0000258 [(IntOp addrmode6:$addr, (Ty QPR:$src))]>;
259
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000260def VST1d8 : VST1D<"vst1.8", v8i8, int_arm_neon_vst1>;
261def VST1d16 : VST1D<"vst1.16", v4i16, int_arm_neon_vst1>;
262def VST1d32 : VST1D<"vst1.32", v2i32, int_arm_neon_vst1>;
263def VST1df : VST1D<"vst1.32", v2f32, int_arm_neon_vst1>;
264def VST1d64 : VST1D<"vst1.64", v1i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000265
Bob Wilson8f10b3f2009-08-11 05:39:44 +0000266def VST1q8 : VST1Q<"vst1.8", v16i8, int_arm_neon_vst1>;
267def VST1q16 : VST1Q<"vst1.16", v8i16, int_arm_neon_vst1>;
268def VST1q32 : VST1Q<"vst1.32", v4i32, int_arm_neon_vst1>;
269def VST1qf : VST1Q<"vst1.32", v4f32, int_arm_neon_vst1>;
270def VST1q64 : VST1Q<"vst1.64", v2i64, int_arm_neon_vst1>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000271
Bob Wilson66b34002009-08-12 17:04:56 +0000272let mayStore = 1 in {
273
Bob Wilson6a209cd2009-08-06 18:47:44 +0000274// VST2 : Vector Store (multiple 2-element structures)
275class VST2D<string OpcodeStr>
276 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000277 !strconcat(OpcodeStr, "\t\\{$src1,$src2\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000278
279def VST2d8 : VST2D<"vst2.8">;
280def VST2d16 : VST2D<"vst2.16">;
281def VST2d32 : VST2D<"vst2.32">;
282
283// VST3 : Vector Store (multiple 3-element structures)
284class VST3D<string OpcodeStr>
285 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3),
286 NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000287 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3\\}, $addr"), "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000288
289def VST3d8 : VST3D<"vst3.8">;
290def VST3d16 : VST3D<"vst3.16">;
291def VST3d32 : VST3D<"vst3.32">;
292
293// VST4 : Vector Store (multiple 4-element structures)
294class VST4D<string OpcodeStr>
295 : NLdSt<(outs), (ins addrmode6:$addr,
296 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4), NoItinerary,
Bob Wilson316062a2009-08-25 17:46:06 +0000297 !strconcat(OpcodeStr, "\t\\{$src1,$src2,$src3,$src4\\}, $addr"),
298 "", []>;
Bob Wilson6a209cd2009-08-06 18:47:44 +0000299
300def VST4d8 : VST4D<"vst4.8">;
301def VST4d16 : VST4D<"vst4.16">;
302def VST4d32 : VST4D<"vst4.32">;
Bob Wilsonc2d65852009-09-01 18:51:56 +0000303
304// VST2LN : Vector Store (single 2-element structure from one lane)
305class VST2LND<string OpcodeStr>
306 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, nohash_imm:$lane),
307 NoItinerary,
308 !strconcat(OpcodeStr, "\t\\{$src1[$lane],$src2[$lane]\\}, $addr"),
309 "", []>;
310
311def VST2LNd8 : VST2LND<"vst2.8">;
312def VST2LNd16 : VST2LND<"vst2.16">;
313def VST2LNd32 : VST2LND<"vst2.32">;
314
315// VST3LN : Vector Store (single 3-element structure from one lane)
316class VST3LND<string OpcodeStr>
317 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
318 nohash_imm:$lane), NoItinerary,
319 !strconcat(OpcodeStr,
320 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane]\\}, $addr"), "", []>;
321
322def VST3LNd8 : VST3LND<"vst3.8">;
323def VST3LNd16 : VST3LND<"vst3.16">;
324def VST3LNd32 : VST3LND<"vst3.32">;
325
326// VST4LN : Vector Store (single 4-element structure from one lane)
327class VST4LND<string OpcodeStr>
328 : NLdSt<(outs), (ins addrmode6:$addr, DPR:$src1, DPR:$src2, DPR:$src3,
329 DPR:$src4, nohash_imm:$lane), NoItinerary,
330 !strconcat(OpcodeStr,
331 "\t\\{$src1[$lane],$src2[$lane],$src3[$lane],$src4[$lane]\\}, $addr"),
332 "", []>;
333
334def VST4LNd8 : VST4LND<"vst4.8">;
335def VST4LNd16 : VST4LND<"vst4.16">;
336def VST4LNd32 : VST4LND<"vst4.32">;
Bob Wilsonee27bec2009-08-12 00:49:01 +0000337}
Bob Wilson6a209cd2009-08-06 18:47:44 +0000338
Bob Wilsoned592c02009-07-08 18:11:30 +0000339
Bob Wilsone60fee02009-06-22 23:27:02 +0000340//===----------------------------------------------------------------------===//
341// NEON pattern fragments
342//===----------------------------------------------------------------------===//
343
344// Extract D sub-registers of Q registers.
345// (arm_dsubreg_0 is 5; arm_dsubreg_1 is 6)
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000346def DSubReg_i8_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000347 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 8, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000348}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000349def DSubReg_i16_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000350 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 4, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000351}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000352def DSubReg_i32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000353 return CurDAG->getTargetConstant(5 + N->getZExtValue() / 2, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000354}]>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000355def DSubReg_f64_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000356 return CurDAG->getTargetConstant(5 + N->getZExtValue(), MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000357}]>;
Anton Korobeynikovb261a192009-09-02 21:21:28 +0000358def DSubReg_f64_other_reg : SDNodeXForm<imm, [{
359 return CurDAG->getTargetConstant(5 + (1 - N->getZExtValue()), MVT::i32);
360}]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000361
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +0000362// Extract S sub-registers of Q/D registers.
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000363// (arm_ssubreg_0 is 1; arm_ssubreg_1 is 2; etc.)
364def SSubReg_f32_reg : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000365 return CurDAG->getTargetConstant(1 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov49284e72009-08-08 14:06:07 +0000366}]>;
367
Bob Wilsone60fee02009-06-22 23:27:02 +0000368// Translate lane numbers from Q registers to D subregs.
369def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000370 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000371}]>;
372def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000373 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000374}]>;
375def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson36e3a6e2009-08-11 20:47:22 +0000376 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilsone60fee02009-06-22 23:27:02 +0000377}]>;
378
379//===----------------------------------------------------------------------===//
380// Instruction Classes
381//===----------------------------------------------------------------------===//
382
383// Basic 2-register operations, both double- and quad-register.
384class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
385 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
386 ValueType ResTy, ValueType OpTy, SDNode OpNode>
387 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000388 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000389 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src))))]>;
390class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
391 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
392 ValueType ResTy, ValueType OpTy, SDNode OpNode>
393 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000394 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000395 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src))))]>;
396
David Goodwin4b358db2009-08-10 22:17:39 +0000397// Basic 2-register operations, scalar single-precision.
398class N2VDs<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
399 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
400 ValueType ResTy, ValueType OpTy, SDNode OpNode>
401 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
402 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src),
403 NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
404
405class N2VDsPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
406 : NEONFPPat<(ResTy (OpNode SPR:$a)),
407 (EXTRACT_SUBREG
408 (Inst (INSERT_SUBREG (OpTy (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
409 arm_ssubreg_0)>;
410
Bob Wilsone60fee02009-06-22 23:27:02 +0000411// Basic 2-register intrinsics, both double- and quad-register.
412class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
413 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
414 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
415 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000416 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000417 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
418class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
419 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
420 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
421 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000422 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000423 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
424
David Goodwin4b358db2009-08-10 22:17:39 +0000425// Basic 2-register intrinsics, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000426class N2VDInts<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
427 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
428 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
429 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
430 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
431 !strconcat(OpcodeStr, "\t$dst, $src"), "", []>;
432
433class N2VDIntsPat<SDNode OpNode, NeonI Inst>
David Goodwinbc7c05e2009-08-04 20:39:05 +0000434 : NEONFPPat<(f32 (OpNode SPR:$a)),
Evan Cheng46961d82009-08-07 19:30:41 +0000435 (EXTRACT_SUBREG
436 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0)),
437 arm_ssubreg_0)>;
David Goodwinbc7c05e2009-08-04 20:39:05 +0000438
Bob Wilsone60fee02009-06-22 23:27:02 +0000439// Narrow 2-register intrinsics.
440class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
441 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
442 string OpcodeStr, ValueType TyD, ValueType TyQ, Intrinsic IntOp>
443 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000444 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000445 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src))))]>;
446
447// Long 2-register intrinsics. (This is currently only used for VMOVL and is
448// derived from N2VImm instead of N2V because of the way the size is encoded.)
449class N2VLInt<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
450 bit op6, bit op4, string OpcodeStr, ValueType TyQ, ValueType TyD,
451 Intrinsic IntOp>
452 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000453 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000454 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src))))]>;
455
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +0000456// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
457class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
458 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$dst1, DPR:$dst2),
459 (ins DPR:$src1, DPR:$src2), NoItinerary,
460 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
461 "$src1 = $dst1, $src2 = $dst2", []>;
462class N2VQShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr>
463 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$dst1, QPR:$dst2),
464 (ins QPR:$src1, QPR:$src2), NoItinerary,
465 !strconcat(OpcodeStr, "\t$dst1, $dst2"),
466 "$src1 = $dst1, $src2 = $dst2", []>;
467
Bob Wilsone60fee02009-06-22 23:27:02 +0000468// Basic 3-register operations, both double- and quad-register.
469class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
470 string OpcodeStr, ValueType ResTy, ValueType OpTy,
471 SDNode OpNode, bit Commutable>
472 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000473 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000474 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
475 [(set DPR:$dst, (ResTy (OpNode (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
476 let isCommutable = Commutable;
477}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000478class N3VDSL<bits<2> op21_20, bits<4> op11_8,
479 string OpcodeStr, ValueType Ty, SDNode ShOp>
480 : N3V<0, 1, op21_20, op11_8, 1, 0,
481 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
482 NoItinerary,
483 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
484 [(set (Ty DPR:$dst),
485 (Ty (ShOp (Ty DPR:$src1),
486 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
487 imm:$lane)))))]> {
488 let isCommutable = 0;
489}
490class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
491 string OpcodeStr, ValueType Ty, SDNode ShOp>
492 : N3V<0, 1, op21_20, op11_8, 1, 0,
493 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
494 NoItinerary,
495 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
496 [(set (Ty DPR:$dst),
497 (Ty (ShOp (Ty DPR:$src1),
498 (Ty (NEONvduplane (Ty DPR_8:$src2),
499 imm:$lane)))))]> {
500 let isCommutable = 0;
501}
502
Bob Wilsone60fee02009-06-22 23:27:02 +0000503class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
504 string OpcodeStr, ValueType ResTy, ValueType OpTy,
505 SDNode OpNode, bit Commutable>
506 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000507 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000508 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
509 [(set QPR:$dst, (ResTy (OpNode (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
510 let isCommutable = Commutable;
511}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000512class N3VQSL<bits<2> op21_20, bits<4> op11_8,
513 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
514 : N3V<1, 1, op21_20, op11_8, 1, 0,
515 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
516 NoItinerary,
517 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
518 [(set (ResTy QPR:$dst),
519 (ResTy (ShOp (ResTy QPR:$src1),
520 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
521 imm:$lane)))))]> {
522 let isCommutable = 0;
523}
524class N3VQSL16<bits<2> op21_20, bits<4> op11_8,
525 string OpcodeStr, ValueType ResTy, ValueType OpTy, SDNode ShOp>
526 : N3V<1, 1, op21_20, op11_8, 1, 0,
527 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
528 NoItinerary,
529 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
530 [(set (ResTy QPR:$dst),
531 (ResTy (ShOp (ResTy QPR:$src1),
532 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
533 imm:$lane)))))]> {
534 let isCommutable = 0;
535}
Bob Wilsone60fee02009-06-22 23:27:02 +0000536
David Goodwindd19ce42009-08-04 17:53:06 +0000537// Basic 3-register operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000538class N3VDs<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
539 string OpcodeStr, ValueType ResTy, ValueType OpTy,
540 SDNode OpNode, bit Commutable>
541 : N3V<op24, op23, op21_20, op11_8, 0, op4,
542 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src1, DPR_VFP2:$src2), NoItinerary,
543 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "", []> {
544 let isCommutable = Commutable;
545}
546class N3VDsPat<SDNode OpNode, NeonI Inst>
David Goodwindd19ce42009-08-04 17:53:06 +0000547 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Evan Cheng46961d82009-08-07 19:30:41 +0000548 (EXTRACT_SUBREG
549 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
550 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
551 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000552
Bob Wilsone60fee02009-06-22 23:27:02 +0000553// Basic 3-register intrinsics, both double- and quad-register.
554class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
555 string OpcodeStr, ValueType ResTy, ValueType OpTy,
556 Intrinsic IntOp, bit Commutable>
557 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000558 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000559 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
560 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1), (OpTy DPR:$src2))))]> {
561 let isCommutable = Commutable;
562}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000563class N3VDIntSL<bits<2> op21_20, bits<4> op11_8,
564 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
565 : N3V<0, 1, op21_20, op11_8, 1, 0,
566 (outs DPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
567 NoItinerary,
568 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
569 [(set (Ty DPR:$dst),
570 (Ty (IntOp (Ty DPR:$src1),
571 (Ty (NEONvduplane (Ty DPR_VFP2:$src2),
572 imm:$lane)))))]> {
573 let isCommutable = 0;
574}
575class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8,
576 string OpcodeStr, ValueType Ty, Intrinsic IntOp>
577 : N3V<0, 1, op21_20, op11_8, 1, 0,
578 (outs DPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
579 NoItinerary,
580 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
581 [(set (Ty DPR:$dst),
582 (Ty (IntOp (Ty DPR:$src1),
583 (Ty (NEONvduplane (Ty DPR_8:$src2),
584 imm:$lane)))))]> {
585 let isCommutable = 0;
586}
587
Bob Wilsone60fee02009-06-22 23:27:02 +0000588class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
589 string OpcodeStr, ValueType ResTy, ValueType OpTy,
590 Intrinsic IntOp, bit Commutable>
591 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000592 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000593 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
594 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1), (OpTy QPR:$src2))))]> {
595 let isCommutable = Commutable;
596}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000597class N3VQIntSL<bits<2> op21_20, bits<4> op11_8,
598 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
599 : N3V<1, 1, op21_20, op11_8, 1, 0,
600 (outs QPR:$dst), (ins QPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
601 NoItinerary,
602 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
603 [(set (ResTy QPR:$dst),
604 (ResTy (IntOp (ResTy QPR:$src1),
605 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src2),
606 imm:$lane)))))]> {
607 let isCommutable = 0;
608}
609class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8,
610 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
611 : N3V<1, 1, op21_20, op11_8, 1, 0,
612 (outs QPR:$dst), (ins QPR:$src1, DPR_8:$src2, nohash_imm:$lane),
613 NoItinerary,
614 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
615 [(set (ResTy QPR:$dst),
616 (ResTy (IntOp (ResTy QPR:$src1),
617 (ResTy (NEONvduplane (OpTy DPR_8:$src2),
618 imm:$lane)))))]> {
619 let isCommutable = 0;
620}
Bob Wilsone60fee02009-06-22 23:27:02 +0000621
622// Multiply-Add/Sub operations, both double- and quad-register.
623class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
624 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
625 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000626 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000627 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
628 [(set DPR:$dst, (Ty (OpNode DPR:$src1,
629 (Ty (MulOp DPR:$src2, DPR:$src3)))))]>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000630class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8,
631 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
632 : N3V<0, 1, op21_20, op11_8, 1, 0,
633 (outs DPR:$dst),
634 (ins DPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
635 NoItinerary,
636 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
637 [(set (Ty DPR:$dst),
638 (Ty (ShOp (Ty DPR:$src1),
639 (Ty (MulOp DPR:$src2,
640 (Ty (NEONvduplane (Ty DPR_VFP2:$src3),
641 imm:$lane)))))))]>;
642class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8,
643 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode ShOp>
644 : N3V<0, 1, op21_20, op11_8, 1, 0,
645 (outs DPR:$dst),
646 (ins DPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
647 NoItinerary,
648 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
649 [(set (Ty DPR:$dst),
650 (Ty (ShOp (Ty DPR:$src1),
651 (Ty (MulOp DPR:$src2,
652 (Ty (NEONvduplane (Ty DPR_8:$src3),
653 imm:$lane)))))))]>;
654
Bob Wilsone60fee02009-06-22 23:27:02 +0000655class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
656 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
657 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000658 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000659 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
660 [(set QPR:$dst, (Ty (OpNode QPR:$src1,
661 (Ty (MulOp QPR:$src2, QPR:$src3)))))]>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000662class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8,
663 string OpcodeStr, ValueType ResTy, ValueType OpTy,
664 SDNode MulOp, SDNode ShOp>
665 : N3V<1, 1, op21_20, op11_8, 1, 0,
666 (outs QPR:$dst),
667 (ins QPR:$src1, QPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
668 NoItinerary,
669 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
670 [(set (ResTy QPR:$dst),
671 (ResTy (ShOp (ResTy QPR:$src1),
672 (ResTy (MulOp QPR:$src2,
673 (ResTy (NEONvduplane (OpTy DPR_VFP2:$src3),
674 imm:$lane)))))))]>;
675class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8,
676 string OpcodeStr, ValueType ResTy, ValueType OpTy,
677 SDNode MulOp, SDNode ShOp>
678 : N3V<1, 1, op21_20, op11_8, 1, 0,
679 (outs QPR:$dst),
680 (ins QPR:$src1, QPR:$src2, DPR_8:$src3, nohash_imm:$lane),
681 NoItinerary,
682 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
683 [(set (ResTy QPR:$dst),
684 (ResTy (ShOp (ResTy QPR:$src1),
685 (ResTy (MulOp QPR:$src2,
686 (ResTy (NEONvduplane (OpTy DPR_8:$src3),
687 imm:$lane)))))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000688
David Goodwindd19ce42009-08-04 17:53:06 +0000689// Multiply-Add/Sub operations, scalar single-precision
Evan Cheng46961d82009-08-07 19:30:41 +0000690class N3VDMulOps<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
691 string OpcodeStr, ValueType Ty, SDNode MulOp, SDNode OpNode>
692 : N3V<op24, op23, op21_20, op11_8, 0, op4,
693 (outs DPR_VFP2:$dst),
694 (ins DPR_VFP2:$src1, DPR_VFP2:$src2, DPR_VFP2:$src3), NoItinerary,
695 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst", []>;
696
697class N3VDMulOpsPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
698 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
699 (EXTRACT_SUBREG
700 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$acc, arm_ssubreg_0),
701 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$a, arm_ssubreg_0),
702 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$b, arm_ssubreg_0)),
703 arm_ssubreg_0)>;
David Goodwindd19ce42009-08-04 17:53:06 +0000704
Bob Wilsone60fee02009-06-22 23:27:02 +0000705// Neon 3-argument intrinsics, both double- and quad-register.
706// The destination register is also used as the first source operand register.
707class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
708 string OpcodeStr, ValueType ResTy, ValueType OpTy,
709 Intrinsic IntOp>
710 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000711 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000712 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
713 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src1),
714 (OpTy DPR:$src2), (OpTy DPR:$src3))))]>;
715class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
716 string OpcodeStr, ValueType ResTy, ValueType OpTy,
717 Intrinsic IntOp>
718 : N3V<op24, op23, op21_20, op11_8, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000719 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000720 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
721 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src1),
722 (OpTy QPR:$src2), (OpTy QPR:$src3))))]>;
723
724// Neon Long 3-argument intrinsic. The destination register is
725// a quad-register and is also used as the first source operand register.
726class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
727 string OpcodeStr, ValueType TyQ, ValueType TyD, Intrinsic IntOp>
728 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000729 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000730 !strconcat(OpcodeStr, "\t$dst, $src2, $src3"), "$src1 = $dst",
731 [(set QPR:$dst,
732 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2), (TyD DPR:$src3))))]>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000733class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8,
734 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
735 : N3V<op24, 1, op21_20, op11_8, 1, 0,
736 (outs QPR:$dst),
737 (ins QPR:$src1, DPR:$src2, DPR_VFP2:$src3, nohash_imm:$lane),
738 NoItinerary,
739 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
740 [(set (ResTy QPR:$dst),
741 (ResTy (IntOp (ResTy QPR:$src1),
742 (OpTy DPR:$src2),
743 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src3),
744 imm:$lane)))))]>;
745class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
746 string OpcodeStr, ValueType ResTy, ValueType OpTy,
747 Intrinsic IntOp>
748 : N3V<op24, 1, op21_20, op11_8, 1, 0,
749 (outs QPR:$dst),
750 (ins QPR:$src1, DPR:$src2, DPR_8:$src3, nohash_imm:$lane),
751 NoItinerary,
752 !strconcat(OpcodeStr, "\t$dst, $src2, $src3[$lane]"), "$src1 = $dst",
753 [(set (ResTy QPR:$dst),
754 (ResTy (IntOp (ResTy QPR:$src1),
755 (OpTy DPR:$src2),
756 (OpTy (NEONvduplane (OpTy DPR_8:$src3),
757 imm:$lane)))))]>;
758
Bob Wilsone60fee02009-06-22 23:27:02 +0000759
760// Narrowing 3-register intrinsics.
761class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
762 string OpcodeStr, ValueType TyD, ValueType TyQ,
763 Intrinsic IntOp, bit Commutable>
764 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000765 (outs DPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000766 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
767 [(set DPR:$dst, (TyD (IntOp (TyQ QPR:$src1), (TyQ QPR:$src2))))]> {
768 let isCommutable = Commutable;
769}
770
771// Long 3-register intrinsics.
772class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
773 string OpcodeStr, ValueType TyQ, ValueType TyD,
774 Intrinsic IntOp, bit Commutable>
775 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000776 (outs QPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000777 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
778 [(set QPR:$dst, (TyQ (IntOp (TyD DPR:$src1), (TyD DPR:$src2))))]> {
779 let isCommutable = Commutable;
780}
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000781class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8,
782 string OpcodeStr, ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
783 : N3V<op24, 1, op21_20, op11_8, 1, 0,
784 (outs QPR:$dst), (ins DPR:$src1, DPR_VFP2:$src2, nohash_imm:$lane),
785 NoItinerary,
786 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
787 [(set (ResTy QPR:$dst),
788 (ResTy (IntOp (OpTy DPR:$src1),
789 (OpTy (NEONvduplane (OpTy DPR_VFP2:$src2),
790 imm:$lane)))))]>;
791class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
792 string OpcodeStr, ValueType ResTy, ValueType OpTy,
793 Intrinsic IntOp>
794 : N3V<op24, 1, op21_20, op11_8, 1, 0,
795 (outs QPR:$dst), (ins DPR:$src1, DPR_8:$src2, nohash_imm:$lane),
796 NoItinerary,
797 !strconcat(OpcodeStr, "\t$dst, $src1, $src2[$lane]"), "",
798 [(set (ResTy QPR:$dst),
799 (ResTy (IntOp (OpTy DPR:$src1),
800 (OpTy (NEONvduplane (OpTy DPR_8:$src2),
801 imm:$lane)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +0000802
803// Wide 3-register intrinsics.
804class N3VWInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
805 string OpcodeStr, ValueType TyQ, ValueType TyD,
806 Intrinsic IntOp, bit Commutable>
807 : N3V<op24, op23, op21_20, op11_8, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000808 (outs QPR:$dst), (ins QPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000809 !strconcat(OpcodeStr, "\t$dst, $src1, $src2"), "",
810 [(set QPR:$dst, (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$src2))))]> {
811 let isCommutable = Commutable;
812}
813
814// Pairwise long 2-register intrinsics, both double- and quad-register.
815class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
816 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
817 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
818 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000819 (ins DPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000820 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src))))]>;
821class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
822 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
823 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
824 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +0000825 (ins QPR:$src), NoItinerary, !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilsone60fee02009-06-22 23:27:02 +0000826 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src))))]>;
827
828// Pairwise long 2-register accumulate intrinsics,
829// both double- and quad-register.
830// The destination register is also used as the first source operand register.
831class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
832 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
833 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
834 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000835 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000836 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
837 [(set DPR:$dst, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$src2))))]>;
838class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
839 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
840 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
841 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000842 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000843 !strconcat(OpcodeStr, "\t$dst, $src2"), "$src1 = $dst",
844 [(set QPR:$dst, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$src2))))]>;
845
846// Shift by immediate,
847// both double- and quad-register.
848class N2VDSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
849 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
850 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000851 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000852 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
853 [(set DPR:$dst, (Ty (OpNode (Ty DPR:$src), (i32 imm:$SIMM))))]>;
854class N2VQSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
855 bit op4, string OpcodeStr, ValueType Ty, SDNode OpNode>
856 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000857 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000858 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
859 [(set QPR:$dst, (Ty (OpNode (Ty QPR:$src), (i32 imm:$SIMM))))]>;
860
861// Long shift by immediate.
862class N2VLSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
863 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
864 ValueType OpTy, SDNode OpNode>
865 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000866 (outs QPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000867 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
868 [(set QPR:$dst, (ResTy (OpNode (OpTy DPR:$src),
869 (i32 imm:$SIMM))))]>;
870
871// Narrow shift by immediate.
872class N2VNSh<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
873 bit op6, bit op4, string OpcodeStr, ValueType ResTy,
874 ValueType OpTy, SDNode OpNode>
875 : N2VImm<op24, op23, op21_16, op11_8, op7, op6, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000876 (outs DPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000877 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
878 [(set DPR:$dst, (ResTy (OpNode (OpTy QPR:$src),
879 (i32 imm:$SIMM))))]>;
880
881// Shift right by immediate and accumulate,
882// both double- and quad-register.
883class N2VDShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
884 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
885 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
886 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000887 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000888 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
889 [(set DPR:$dst, (Ty (add DPR:$src1,
890 (Ty (ShOp DPR:$src2, (i32 imm:$SIMM))))))]>;
891class N2VQShAdd<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
892 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
893 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
894 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000895 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000896 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
897 [(set QPR:$dst, (Ty (add QPR:$src1,
898 (Ty (ShOp QPR:$src2, (i32 imm:$SIMM))))))]>;
899
900// Shift by immediate and insert,
901// both double- and quad-register.
902class N2VDShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
903 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
904 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
905 (outs DPR:$dst), (ins DPR:$src1, DPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000906 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000907 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
908 [(set DPR:$dst, (Ty (ShOp DPR:$src1, DPR:$src2, (i32 imm:$SIMM))))]>;
909class N2VQShIns<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
910 bit op4, string OpcodeStr, ValueType Ty, SDNode ShOp>
911 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
912 (outs QPR:$dst), (ins QPR:$src1, QPR:$src2, i32imm:$SIMM),
David Goodwincfd67652009-08-06 16:52:47 +0000913 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000914 !strconcat(OpcodeStr, "\t$dst, $src2, $SIMM"), "$src1 = $dst",
915 [(set QPR:$dst, (Ty (ShOp QPR:$src1, QPR:$src2, (i32 imm:$SIMM))))]>;
916
917// Convert, with fractional bits immediate,
918// both double- and quad-register.
919class N2VCvtD<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
920 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
921 Intrinsic IntOp>
922 : N2VImm<op24, op23, op21_16, op11_8, op7, 0, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000923 (outs DPR:$dst), (ins DPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000924 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
925 [(set DPR:$dst, (ResTy (IntOp (OpTy DPR:$src), (i32 imm:$SIMM))))]>;
926class N2VCvtQ<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
927 bit op4, string OpcodeStr, ValueType ResTy, ValueType OpTy,
928 Intrinsic IntOp>
929 : N2VImm<op24, op23, op21_16, op11_8, op7, 1, op4,
David Goodwincfd67652009-08-06 16:52:47 +0000930 (outs QPR:$dst), (ins QPR:$src, i32imm:$SIMM), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +0000931 !strconcat(OpcodeStr, "\t$dst, $src, $SIMM"), "",
932 [(set QPR:$dst, (ResTy (IntOp (OpTy QPR:$src), (i32 imm:$SIMM))))]>;
933
934//===----------------------------------------------------------------------===//
935// Multiclasses
936//===----------------------------------------------------------------------===//
937
938// Neon 3-register vector operations.
939
940// First with only element sizes of 8, 16 and 32 bits:
941multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
942 string OpcodeStr, SDNode OpNode, bit Commutable = 0> {
943 // 64-bit vector types.
944 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
945 v8i8, v8i8, OpNode, Commutable>;
946 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
947 v4i16, v4i16, OpNode, Commutable>;
948 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
949 v2i32, v2i32, OpNode, Commutable>;
950
951 // 128-bit vector types.
952 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
953 v16i8, v16i8, OpNode, Commutable>;
954 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr, "16"),
955 v8i16, v8i16, OpNode, Commutable>;
956 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr, "32"),
957 v4i32, v4i32, OpNode, Commutable>;
958}
959
Anton Korobeynikovdd528192009-09-08 15:22:32 +0000960multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
961 def v4i16 : N3VDSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
962 def v2i32 : N3VDSL<0b10, op11_8, !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
963 def v8i16 : N3VQSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, ShOp>;
964 def v4i32 : N3VQSL<0b10, op11_8, !strconcat(OpcodeStr, "32"), v4i32, v2i32, ShOp>;
965}
966
Bob Wilsone60fee02009-06-22 23:27:02 +0000967// ....then also with element size 64 bits:
968multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
969 string OpcodeStr, SDNode OpNode, bit Commutable = 0>
970 : N3V_QHS<op24, op23, op11_8, op4, OpcodeStr, OpNode, Commutable> {
971 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
972 v1i64, v1i64, OpNode, Commutable>;
973 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr, "64"),
974 v2i64, v2i64, OpNode, Commutable>;
975}
976
977
978// Neon Narrowing 2-register vector intrinsics,
979// source operand element sizes of 16, 32 and 64 bits:
980multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
981 bits<5> op11_7, bit op6, bit op4, string OpcodeStr,
982 Intrinsic IntOp> {
983 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
984 !strconcat(OpcodeStr, "16"), v8i8, v8i16, IntOp>;
985 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
986 !strconcat(OpcodeStr, "32"), v4i16, v4i32, IntOp>;
987 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
988 !strconcat(OpcodeStr, "64"), v2i32, v2i64, IntOp>;
989}
990
991
992// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
993// source operand element sizes of 16, 32 and 64 bits:
994multiclass N2VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
995 bit op4, string OpcodeStr, Intrinsic IntOp> {
996 def v8i16 : N2VLInt<op24, op23, 0b001000, op11_8, op7, op6, op4,
997 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
998 def v4i32 : N2VLInt<op24, op23, 0b010000, op11_8, op7, op6, op4,
999 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1000 def v2i64 : N2VLInt<op24, op23, 0b100000, op11_8, op7, op6, op4,
1001 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1002}
1003
1004
1005// Neon 3-register vector intrinsics.
1006
1007// First with only element sizes of 16 and 32 bits:
1008multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1009 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1010 // 64-bit vector types.
1011 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1012 v4i16, v4i16, IntOp, Commutable>;
1013 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1014 v2i32, v2i32, IntOp, Commutable>;
1015
1016 // 128-bit vector types.
1017 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1018 v8i16, v8i16, IntOp, Commutable>;
1019 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1020 v4i32, v4i32, IntOp, Commutable>;
1021}
1022
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001023multiclass N3VIntSL_HS<bits<4> op11_8, string OpcodeStr, Intrinsic IntOp> {
1024 def v4i16 : N3VDIntSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v4i16, IntOp>;
1025 def v2i32 : N3VDIntSL<0b10, op11_8, !strconcat(OpcodeStr, "32"), v2i32, IntOp>;
1026 def v8i16 : N3VQIntSL16<0b01, op11_8, !strconcat(OpcodeStr, "16"), v8i16, v4i16, IntOp>;
1027 def v4i32 : N3VQIntSL<0b10, op11_8, !strconcat(OpcodeStr, "32"), v4i32, v2i32, IntOp>;
1028}
1029
Bob Wilsone60fee02009-06-22 23:27:02 +00001030// ....then also with element size of 8 bits:
1031multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1032 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
1033 : N3VInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
1034 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1035 v8i8, v8i8, IntOp, Commutable>;
1036 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1037 v16i8, v16i8, IntOp, Commutable>;
1038}
1039
1040// ....then also with element size of 64 bits:
1041multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1042 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
1043 : N3VInt_QHS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
1044 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
1045 v1i64, v1i64, IntOp, Commutable>;
1046 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, !strconcat(OpcodeStr,"64"),
1047 v2i64, v2i64, IntOp, Commutable>;
1048}
1049
1050
1051// Neon Narrowing 3-register vector intrinsics,
1052// source operand element sizes of 16, 32 and 64 bits:
1053multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1054 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1055 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr,"16"),
1056 v8i8, v8i16, IntOp, Commutable>;
1057 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"32"),
1058 v4i16, v4i32, IntOp, Commutable>;
1059 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"64"),
1060 v2i32, v2i64, IntOp, Commutable>;
1061}
1062
1063
1064// Neon Long 3-register vector intrinsics.
1065
1066// First with only element sizes of 16 and 32 bits:
1067multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1068 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1069 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1070 v4i32, v4i16, IntOp, Commutable>;
1071 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1072 v2i64, v2i32, IntOp, Commutable>;
1073}
1074
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001075multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
1076 string OpcodeStr, Intrinsic IntOp> {
1077 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8,
1078 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1079 def v2i32 : N3VLIntSL<op24, 0b10, op11_8,
1080 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1081}
1082
Bob Wilsone60fee02009-06-22 23:27:02 +00001083// ....then also with element size of 8 bits:
1084multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1085 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0>
1086 : N3VLInt_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp, Commutable> {
1087 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1088 v8i16, v8i8, IntOp, Commutable>;
1089}
1090
1091
1092// Neon Wide 3-register vector intrinsics,
1093// source operand element sizes of 8, 16 and 32 bits:
1094multiclass N3VWInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1095 string OpcodeStr, Intrinsic IntOp, bit Commutable = 0> {
1096 def v8i16 : N3VWInt<op24, op23, 0b00, op11_8, op4, !strconcat(OpcodeStr, "8"),
1097 v8i16, v8i8, IntOp, Commutable>;
1098 def v4i32 : N3VWInt<op24, op23, 0b01, op11_8, op4, !strconcat(OpcodeStr,"16"),
1099 v4i32, v4i16, IntOp, Commutable>;
1100 def v2i64 : N3VWInt<op24, op23, 0b10, op11_8, op4, !strconcat(OpcodeStr,"32"),
1101 v2i64, v2i32, IntOp, Commutable>;
1102}
1103
1104
1105// Neon Multiply-Op vector operations,
1106// element sizes of 8, 16 and 32 bits:
1107multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1108 string OpcodeStr, SDNode OpNode> {
1109 // 64-bit vector types.
1110 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4,
1111 !strconcat(OpcodeStr, "8"), v8i8, mul, OpNode>;
1112 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4,
1113 !strconcat(OpcodeStr, "16"), v4i16, mul, OpNode>;
1114 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4,
1115 !strconcat(OpcodeStr, "32"), v2i32, mul, OpNode>;
1116
1117 // 128-bit vector types.
1118 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4,
1119 !strconcat(OpcodeStr, "8"), v16i8, mul, OpNode>;
1120 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4,
1121 !strconcat(OpcodeStr, "16"), v8i16, mul, OpNode>;
1122 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4,
1123 !strconcat(OpcodeStr, "32"), v4i32, mul, OpNode>;
1124}
1125
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001126multiclass N3VMulOpSL_HS<bits<4> op11_8, string OpcodeStr, SDNode ShOp> {
1127 def v4i16 : N3VDMulOpSL16<0b01, op11_8,
1128 !strconcat(OpcodeStr, "16"), v4i16, mul, ShOp>;
1129 def v2i32 : N3VDMulOpSL<0b10, op11_8,
1130 !strconcat(OpcodeStr, "32"), v2i32, mul, ShOp>;
1131 def v8i16 : N3VQMulOpSL16<0b01, op11_8,
1132 !strconcat(OpcodeStr, "16"), v8i16, v4i16, mul, ShOp>;
1133 def v4i32 : N3VQMulOpSL<0b10, op11_8,
1134 !strconcat(OpcodeStr, "32"), v4i32, v2i32, mul, ShOp>;
1135}
Bob Wilsone60fee02009-06-22 23:27:02 +00001136
1137// Neon 3-argument intrinsics,
1138// element sizes of 8, 16 and 32 bits:
1139multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1140 string OpcodeStr, Intrinsic IntOp> {
1141 // 64-bit vector types.
1142 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4,
1143 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
1144 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4,
1145 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
1146 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4,
1147 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1148
1149 // 128-bit vector types.
1150 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4,
1151 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
1152 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4,
1153 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
1154 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4,
1155 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1156}
1157
1158
1159// Neon Long 3-argument intrinsics.
1160
1161// First with only element sizes of 16 and 32 bits:
1162multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
1163 string OpcodeStr, Intrinsic IntOp> {
1164 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
1165 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1166 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4,
1167 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1168}
1169
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001170multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
1171 string OpcodeStr, Intrinsic IntOp> {
1172 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8,
1173 !strconcat(OpcodeStr, "16"), v4i32, v4i16, IntOp>;
1174 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8,
1175 !strconcat(OpcodeStr, "32"), v2i64, v2i32, IntOp>;
1176}
1177
Bob Wilsone60fee02009-06-22 23:27:02 +00001178// ....then also with element size of 8 bits:
1179multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
1180 string OpcodeStr, Intrinsic IntOp>
1181 : N3VLInt3_HS<op24, op23, op11_8, op4, OpcodeStr, IntOp> {
1182 def v8i16 : N3VLInt3<op24, op23, 0b01, op11_8, op4,
1183 !strconcat(OpcodeStr, "8"), v8i16, v8i8, IntOp>;
1184}
1185
1186
1187// Neon 2-register vector intrinsics,
1188// element sizes of 8, 16 and 32 bits:
1189multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1190 bits<5> op11_7, bit op4, string OpcodeStr,
1191 Intrinsic IntOp> {
1192 // 64-bit vector types.
1193 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1194 !strconcat(OpcodeStr, "8"), v8i8, v8i8, IntOp>;
1195 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1196 !strconcat(OpcodeStr, "16"), v4i16, v4i16, IntOp>;
1197 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1198 !strconcat(OpcodeStr, "32"), v2i32, v2i32, IntOp>;
1199
1200 // 128-bit vector types.
1201 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1202 !strconcat(OpcodeStr, "8"), v16i8, v16i8, IntOp>;
1203 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1204 !strconcat(OpcodeStr, "16"), v8i16, v8i16, IntOp>;
1205 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1206 !strconcat(OpcodeStr, "32"), v4i32, v4i32, IntOp>;
1207}
1208
1209
1210// Neon Pairwise long 2-register intrinsics,
1211// element sizes of 8, 16 and 32 bits:
1212multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1213 bits<5> op11_7, bit op4,
1214 string OpcodeStr, Intrinsic IntOp> {
1215 // 64-bit vector types.
1216 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1217 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1218 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1219 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1220 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1221 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1222
1223 // 128-bit vector types.
1224 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1225 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1226 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1227 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1228 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1229 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1230}
1231
1232
1233// Neon Pairwise long 2-register accumulate intrinsics,
1234// element sizes of 8, 16 and 32 bits:
1235multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
1236 bits<5> op11_7, bit op4,
1237 string OpcodeStr, Intrinsic IntOp> {
1238 // 64-bit vector types.
1239 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1240 !strconcat(OpcodeStr, "8"), v4i16, v8i8, IntOp>;
1241 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1242 !strconcat(OpcodeStr, "16"), v2i32, v4i16, IntOp>;
1243 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1244 !strconcat(OpcodeStr, "32"), v1i64, v2i32, IntOp>;
1245
1246 // 128-bit vector types.
1247 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
1248 !strconcat(OpcodeStr, "8"), v8i16, v16i8, IntOp>;
1249 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
1250 !strconcat(OpcodeStr, "16"), v4i32, v8i16, IntOp>;
1251 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
1252 !strconcat(OpcodeStr, "32"), v2i64, v4i32, IntOp>;
1253}
1254
1255
1256// Neon 2-register vector shift by immediate,
1257// element sizes of 8, 16, 32 and 64 bits:
1258multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1259 string OpcodeStr, SDNode OpNode> {
1260 // 64-bit vector types.
1261 def v8i8 : N2VDSh<op24, op23, 0b001000, op11_8, 0, op4,
1262 !strconcat(OpcodeStr, "8"), v8i8, OpNode>;
1263 def v4i16 : N2VDSh<op24, op23, 0b010000, op11_8, 0, op4,
1264 !strconcat(OpcodeStr, "16"), v4i16, OpNode>;
1265 def v2i32 : N2VDSh<op24, op23, 0b100000, op11_8, 0, op4,
1266 !strconcat(OpcodeStr, "32"), v2i32, OpNode>;
1267 def v1i64 : N2VDSh<op24, op23, 0b000000, op11_8, 1, op4,
1268 !strconcat(OpcodeStr, "64"), v1i64, OpNode>;
1269
1270 // 128-bit vector types.
1271 def v16i8 : N2VQSh<op24, op23, 0b001000, op11_8, 0, op4,
1272 !strconcat(OpcodeStr, "8"), v16i8, OpNode>;
1273 def v8i16 : N2VQSh<op24, op23, 0b010000, op11_8, 0, op4,
1274 !strconcat(OpcodeStr, "16"), v8i16, OpNode>;
1275 def v4i32 : N2VQSh<op24, op23, 0b100000, op11_8, 0, op4,
1276 !strconcat(OpcodeStr, "32"), v4i32, OpNode>;
1277 def v2i64 : N2VQSh<op24, op23, 0b000000, op11_8, 1, op4,
1278 !strconcat(OpcodeStr, "64"), v2i64, OpNode>;
1279}
1280
1281
1282// Neon Shift-Accumulate vector operations,
1283// element sizes of 8, 16, 32 and 64 bits:
1284multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1285 string OpcodeStr, SDNode ShOp> {
1286 // 64-bit vector types.
1287 def v8i8 : N2VDShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1288 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1289 def v4i16 : N2VDShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1290 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1291 def v2i32 : N2VDShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1292 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1293 def v1i64 : N2VDShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1294 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1295
1296 // 128-bit vector types.
1297 def v16i8 : N2VQShAdd<op24, op23, 0b001000, op11_8, 0, op4,
1298 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1299 def v8i16 : N2VQShAdd<op24, op23, 0b010000, op11_8, 0, op4,
1300 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1301 def v4i32 : N2VQShAdd<op24, op23, 0b100000, op11_8, 0, op4,
1302 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1303 def v2i64 : N2VQShAdd<op24, op23, 0b000000, op11_8, 1, op4,
1304 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1305}
1306
1307
1308// Neon Shift-Insert vector operations,
1309// element sizes of 8, 16, 32 and 64 bits:
1310multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
1311 string OpcodeStr, SDNode ShOp> {
1312 // 64-bit vector types.
1313 def v8i8 : N2VDShIns<op24, op23, 0b001000, op11_8, 0, op4,
1314 !strconcat(OpcodeStr, "8"), v8i8, ShOp>;
1315 def v4i16 : N2VDShIns<op24, op23, 0b010000, op11_8, 0, op4,
1316 !strconcat(OpcodeStr, "16"), v4i16, ShOp>;
1317 def v2i32 : N2VDShIns<op24, op23, 0b100000, op11_8, 0, op4,
1318 !strconcat(OpcodeStr, "32"), v2i32, ShOp>;
1319 def v1i64 : N2VDShIns<op24, op23, 0b000000, op11_8, 1, op4,
1320 !strconcat(OpcodeStr, "64"), v1i64, ShOp>;
1321
1322 // 128-bit vector types.
1323 def v16i8 : N2VQShIns<op24, op23, 0b001000, op11_8, 0, op4,
1324 !strconcat(OpcodeStr, "8"), v16i8, ShOp>;
1325 def v8i16 : N2VQShIns<op24, op23, 0b010000, op11_8, 0, op4,
1326 !strconcat(OpcodeStr, "16"), v8i16, ShOp>;
1327 def v4i32 : N2VQShIns<op24, op23, 0b100000, op11_8, 0, op4,
1328 !strconcat(OpcodeStr, "32"), v4i32, ShOp>;
1329 def v2i64 : N2VQShIns<op24, op23, 0b000000, op11_8, 1, op4,
1330 !strconcat(OpcodeStr, "64"), v2i64, ShOp>;
1331}
1332
1333//===----------------------------------------------------------------------===//
1334// Instruction Definitions.
1335//===----------------------------------------------------------------------===//
1336
1337// Vector Add Operations.
1338
1339// VADD : Vector Add (integer and floating-point)
1340defm VADD : N3V_QHSD<0, 0, 0b1000, 0, "vadd.i", add, 1>;
1341def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd, 1>;
1342def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, "vadd.f32", v4f32, v4f32, fadd, 1>;
1343// VADDL : Vector Add Long (Q = D + D)
1344defm VADDLs : N3VLInt_QHS<0,1,0b0000,0, "vaddl.s", int_arm_neon_vaddls, 1>;
1345defm VADDLu : N3VLInt_QHS<1,1,0b0000,0, "vaddl.u", int_arm_neon_vaddlu, 1>;
1346// VADDW : Vector Add Wide (Q = Q + D)
1347defm VADDWs : N3VWInt_QHS<0,1,0b0001,0, "vaddw.s", int_arm_neon_vaddws, 0>;
1348defm VADDWu : N3VWInt_QHS<1,1,0b0001,0, "vaddw.u", int_arm_neon_vaddwu, 0>;
1349// VHADD : Vector Halving Add
1350defm VHADDs : N3VInt_QHS<0,0,0b0000,0, "vhadd.s", int_arm_neon_vhadds, 1>;
1351defm VHADDu : N3VInt_QHS<1,0,0b0000,0, "vhadd.u", int_arm_neon_vhaddu, 1>;
1352// VRHADD : Vector Rounding Halving Add
1353defm VRHADDs : N3VInt_QHS<0,0,0b0001,0, "vrhadd.s", int_arm_neon_vrhadds, 1>;
1354defm VRHADDu : N3VInt_QHS<1,0,0b0001,0, "vrhadd.u", int_arm_neon_vrhaddu, 1>;
1355// VQADD : Vector Saturating Add
1356defm VQADDs : N3VInt_QHSD<0,0,0b0000,1, "vqadd.s", int_arm_neon_vqadds, 1>;
1357defm VQADDu : N3VInt_QHSD<1,0,0b0000,1, "vqadd.u", int_arm_neon_vqaddu, 1>;
1358// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
1359defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn.i", int_arm_neon_vaddhn, 1>;
1360// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
1361defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn.i", int_arm_neon_vraddhn, 1>;
1362
1363// Vector Multiply Operations.
1364
1365// VMUL : Vector Multiply (integer, polynomial and floating-point)
1366defm VMUL : N3V_QHS<0, 0, 0b1001, 1, "vmul.i", mul, 1>;
1367def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v8i8, v8i8,
1368 int_arm_neon_vmulp, 1>;
1369def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, "vmul.p8", v16i8, v16i8,
1370 int_arm_neon_vmulp, 1>;
1371def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul, 1>;
1372def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, "vmul.f32", v4f32, v4f32, fmul, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001373defm VMULsl : N3VSL_HS<0b1000, "vmul.i", mul>;
1374def VMULslfd : N3VDSL<0b10, 0b1001, "vmul.f32", v2f32, fmul>;
1375def VMULslfq : N3VQSL<0b10, 0b1001, "vmul.f32", v4f32, v2f32, fmul>;
1376def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
1377 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1378 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
1379 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1380 (DSubReg_i16_reg imm:$lane))),
1381 (SubReg_i16_lane imm:$lane)))>;
1382def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
1383 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1384 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
1385 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1386 (DSubReg_i32_reg imm:$lane))),
1387 (SubReg_i32_lane imm:$lane)))>;
1388def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
1389 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
1390 (v4f32 (VMULslfq (v4f32 QPR:$src1),
1391 (v2f32 (EXTRACT_SUBREG QPR:$src2,
1392 (DSubReg_i32_reg imm:$lane))),
1393 (SubReg_i32_lane imm:$lane)))>;
1394
Bob Wilsone60fee02009-06-22 23:27:02 +00001395// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
1396defm VQDMULH : N3VInt_HS<0,0,0b1011,0, "vqdmulh.s", int_arm_neon_vqdmulh, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001397defm VQDMULHsl: N3VIntSL_HS<0b1100, "vqdmulh.s", int_arm_neon_vqdmulh>;
1398def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
1399 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1400 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
1401 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1402 (DSubReg_i16_reg imm:$lane))),
1403 (SubReg_i16_lane imm:$lane)))>;
1404def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
1405 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1406 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
1407 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1408 (DSubReg_i32_reg imm:$lane))),
1409 (SubReg_i32_lane imm:$lane)))>;
1410
Bob Wilsone60fee02009-06-22 23:27:02 +00001411// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001412defm VQRDMULH : N3VInt_HS<1,0,0b1011,0, "vqrdmulh.s", int_arm_neon_vqrdmulh, 1>;
1413defm VQRDMULHsl : N3VIntSL_HS<0b1101, "vqrdmulh.s", int_arm_neon_vqrdmulh>;
1414def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
1415 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
1416 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
1417 (v4i16 (EXTRACT_SUBREG QPR:$src2,
1418 (DSubReg_i16_reg imm:$lane))),
1419 (SubReg_i16_lane imm:$lane)))>;
1420def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
1421 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
1422 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
1423 (v2i32 (EXTRACT_SUBREG QPR:$src2,
1424 (DSubReg_i32_reg imm:$lane))),
1425 (SubReg_i32_lane imm:$lane)))>;
1426
Bob Wilsone60fee02009-06-22 23:27:02 +00001427// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
1428defm VMULLs : N3VLInt_QHS<0,1,0b1100,0, "vmull.s", int_arm_neon_vmulls, 1>;
1429defm VMULLu : N3VLInt_QHS<1,1,0b1100,0, "vmull.u", int_arm_neon_vmullu, 1>;
1430def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, "vmull.p8", v8i16, v8i8,
1431 int_arm_neon_vmullp, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001432defm VMULLsls : N3VLIntSL_HS<0, 0b1010, "vmull.s", int_arm_neon_vmulls>;
1433defm VMULLslu : N3VLIntSL_HS<1, 0b1010, "vmull.u", int_arm_neon_vmullu>;
1434
Bob Wilsone60fee02009-06-22 23:27:02 +00001435// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
1436defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, "vqdmull.s", int_arm_neon_vqdmull, 1>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001437defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, "vqdmull.s", int_arm_neon_vqdmull>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001438
1439// Vector Multiply-Accumulate and Multiply-Subtract Operations.
1440
1441// VMLA : Vector Multiply Accumulate (integer and floating-point)
1442defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmla.i", add>;
1443def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32, fmul, fadd>;
1444def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, "vmla.f32", v4f32, fmul, fadd>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001445defm VMLAsl : N3VMulOpSL_HS<0b0000, "vmla.i", add>;
1446def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, "vmla.f32", v2f32, fmul, fadd>;
1447def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, "vmla.f32", v4f32, v2f32, fmul, fadd>;
1448
1449def : Pat<(v8i16 (add (v8i16 QPR:$src1),
1450 (mul (v8i16 QPR:$src2),
1451 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1452 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1),
1453 (v8i16 QPR:$src2),
1454 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1455 (DSubReg_i16_reg imm:$lane))),
1456 (SubReg_i16_lane imm:$lane)))>;
1457
1458def : Pat<(v4i32 (add (v4i32 QPR:$src1),
1459 (mul (v4i32 QPR:$src2),
1460 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1461 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1),
1462 (v4i32 QPR:$src2),
1463 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1464 (DSubReg_i32_reg imm:$lane))),
1465 (SubReg_i32_lane imm:$lane)))>;
1466
1467def : Pat<(v4f32 (fadd (v4f32 QPR:$src1),
1468 (fmul (v4f32 QPR:$src2),
1469 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1470 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
1471 (v4f32 QPR:$src2),
1472 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1473 (DSubReg_i32_reg imm:$lane))),
1474 (SubReg_i32_lane imm:$lane)))>;
1475
Bob Wilsone60fee02009-06-22 23:27:02 +00001476// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
1477defm VMLALs : N3VLInt3_QHS<0,1,0b1000,0, "vmlal.s", int_arm_neon_vmlals>;
1478defm VMLALu : N3VLInt3_QHS<1,1,0b1000,0, "vmlal.u", int_arm_neon_vmlalu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001479
1480defm VMLALsls : N3VLInt3SL_HS<0, 0b0010, "vmlal.s", int_arm_neon_vmlals>;
1481defm VMLALslu : N3VLInt3SL_HS<1, 0b0010, "vmlal.u", int_arm_neon_vmlalu>;
1482
Bob Wilsone60fee02009-06-22 23:27:02 +00001483// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
1484defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, "vqdmlal.s", int_arm_neon_vqdmlal>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001485defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal.s", int_arm_neon_vqdmlal>;
1486
Bob Wilsone60fee02009-06-22 23:27:02 +00001487// VMLS : Vector Multiply Subtract (integer and floating-point)
1488defm VMLS : N3VMulOp_QHS<0, 0, 0b1001, 0, "vmls.i", sub>;
1489def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32, fmul, fsub>;
1490def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, "vmls.f32", v4f32, fmul, fsub>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001491defm VMLSsl : N3VMulOpSL_HS<0b0100, "vmls.i", sub>;
1492def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, "vmls.f32", v2f32, fmul, fsub>;
1493def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, "vmls.f32", v4f32, v2f32, fmul, fsub>;
1494
1495def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
1496 (mul (v8i16 QPR:$src2),
1497 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
1498 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1),
1499 (v8i16 QPR:$src2),
1500 (v4i16 (EXTRACT_SUBREG QPR:$src3,
1501 (DSubReg_i16_reg imm:$lane))),
1502 (SubReg_i16_lane imm:$lane)))>;
1503
1504def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
1505 (mul (v4i32 QPR:$src2),
1506 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
1507 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1),
1508 (v4i32 QPR:$src2),
1509 (v2i32 (EXTRACT_SUBREG QPR:$src3,
1510 (DSubReg_i32_reg imm:$lane))),
1511 (SubReg_i32_lane imm:$lane)))>;
1512
1513def : Pat<(v4f32 (fsub (v4f32 QPR:$src1),
1514 (fmul (v4f32 QPR:$src2),
1515 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
1516 (v4f32 (VMLSslfq (v4f32 QPR:$src1),
1517 (v4f32 QPR:$src2),
1518 (v2f32 (EXTRACT_SUBREG QPR:$src3,
1519 (DSubReg_i32_reg imm:$lane))),
1520 (SubReg_i32_lane imm:$lane)))>;
1521
Bob Wilsone60fee02009-06-22 23:27:02 +00001522// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
1523defm VMLSLs : N3VLInt3_QHS<0,1,0b1010,0, "vmlsl.s", int_arm_neon_vmlsls>;
1524defm VMLSLu : N3VLInt3_QHS<1,1,0b1010,0, "vmlsl.u", int_arm_neon_vmlslu>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001525
1526defm VMLSLsls : N3VLInt3SL_HS<0, 0b0110, "vmlsl.s", int_arm_neon_vmlsls>;
1527defm VMLSLslu : N3VLInt3SL_HS<1, 0b0110, "vmlsl.u", int_arm_neon_vmlslu>;
1528
Bob Wilsone60fee02009-06-22 23:27:02 +00001529// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
1530defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Anton Korobeynikovdd528192009-09-08 15:22:32 +00001531defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl.s", int_arm_neon_vqdmlsl>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001532
1533// Vector Subtract Operations.
1534
1535// VSUB : Vector Subtract (integer and floating-point)
1536defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, "vsub.i", sub, 0>;
1537def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub, 0>;
1538def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, "vsub.f32", v4f32, v4f32, fsub, 0>;
1539// VSUBL : Vector Subtract Long (Q = D - D)
1540defm VSUBLs : N3VLInt_QHS<0,1,0b0010,0, "vsubl.s", int_arm_neon_vsubls, 1>;
1541defm VSUBLu : N3VLInt_QHS<1,1,0b0010,0, "vsubl.u", int_arm_neon_vsublu, 1>;
1542// VSUBW : Vector Subtract Wide (Q = Q - D)
1543defm VSUBWs : N3VWInt_QHS<0,1,0b0011,0, "vsubw.s", int_arm_neon_vsubws, 0>;
1544defm VSUBWu : N3VWInt_QHS<1,1,0b0011,0, "vsubw.u", int_arm_neon_vsubwu, 0>;
1545// VHSUB : Vector Halving Subtract
1546defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, "vhsub.s", int_arm_neon_vhsubs, 0>;
1547defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, "vhsub.u", int_arm_neon_vhsubu, 0>;
1548// VQSUB : Vector Saturing Subtract
1549defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, "vqsub.s", int_arm_neon_vqsubs, 0>;
1550defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, "vqsub.u", int_arm_neon_vqsubu, 0>;
1551// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
1552defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn.i", int_arm_neon_vsubhn, 0>;
1553// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
1554defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn.i", int_arm_neon_vrsubhn, 0>;
1555
1556// Vector Comparisons.
1557
1558// VCEQ : Vector Compare Equal
1559defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, "vceq.i", NEONvceq, 1>;
1560def VCEQfd : N3VD<0,0,0b00,0b1110,0, "vceq.f32", v2i32, v2f32, NEONvceq, 1>;
1561def VCEQfq : N3VQ<0,0,0b00,0b1110,0, "vceq.f32", v4i32, v4f32, NEONvceq, 1>;
1562// VCGE : Vector Compare Greater Than or Equal
1563defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, "vcge.s", NEONvcge, 0>;
1564defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, "vcge.u", NEONvcgeu, 0>;
1565def VCGEfd : N3VD<1,0,0b00,0b1110,0, "vcge.f32", v2i32, v2f32, NEONvcge, 0>;
1566def VCGEfq : N3VQ<1,0,0b00,0b1110,0, "vcge.f32", v4i32, v4f32, NEONvcge, 0>;
1567// VCGT : Vector Compare Greater Than
1568defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, "vcgt.s", NEONvcgt, 0>;
1569defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, "vcgt.u", NEONvcgtu, 0>;
1570def VCGTfd : N3VD<1,0,0b10,0b1110,0, "vcgt.f32", v2i32, v2f32, NEONvcgt, 0>;
1571def VCGTfq : N3VQ<1,0,0b10,0b1110,0, "vcgt.f32", v4i32, v4f32, NEONvcgt, 0>;
1572// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
1573def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v2i32, v2f32,
1574 int_arm_neon_vacged, 0>;
1575def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, "vacge.f32", v4i32, v4f32,
1576 int_arm_neon_vacgeq, 0>;
1577// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
1578def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v2i32, v2f32,
1579 int_arm_neon_vacgtd, 0>;
1580def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, "vacgt.f32", v4i32, v4f32,
1581 int_arm_neon_vacgtq, 0>;
1582// VTST : Vector Test Bits
1583defm VTST : N3V_QHS<0, 0, 0b1000, 1, "vtst.i", NEONvtst, 1>;
1584
1585// Vector Bitwise Operations.
1586
1587// VAND : Vector Bitwise AND
1588def VANDd : N3VD<0, 0, 0b00, 0b0001, 1, "vand", v2i32, v2i32, and, 1>;
1589def VANDq : N3VQ<0, 0, 0b00, 0b0001, 1, "vand", v4i32, v4i32, and, 1>;
1590
1591// VEOR : Vector Bitwise Exclusive OR
1592def VEORd : N3VD<1, 0, 0b00, 0b0001, 1, "veor", v2i32, v2i32, xor, 1>;
1593def VEORq : N3VQ<1, 0, 0b00, 0b0001, 1, "veor", v4i32, v4i32, xor, 1>;
1594
1595// VORR : Vector Bitwise OR
1596def VORRd : N3VD<0, 0, 0b10, 0b0001, 1, "vorr", v2i32, v2i32, or, 1>;
1597def VORRq : N3VQ<0, 0, 0b10, 0b0001, 1, "vorr", v4i32, v4i32, or, 1>;
1598
1599// VBIC : Vector Bitwise Bit Clear (AND NOT)
1600def VBICd : N3V<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001601 (ins DPR:$src1, DPR:$src2), NoItinerary,
1602 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001603 [(set DPR:$dst, (v2i32 (and DPR:$src1,
1604 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001605def VBICq : N3V<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001606 (ins QPR:$src1, QPR:$src2), NoItinerary,
1607 "vbic\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001608 [(set QPR:$dst, (v4i32 (and QPR:$src1,
1609 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001610
1611// VORN : Vector Bitwise OR NOT
1612def VORNd : N3V<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001613 (ins DPR:$src1, DPR:$src2), NoItinerary,
1614 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001615 [(set DPR:$dst, (v2i32 (or DPR:$src1,
1616 (vnot_conv DPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001617def VORNq : N3V<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001618 (ins QPR:$src1, QPR:$src2), NoItinerary,
1619 "vorn\t$dst, $src1, $src2", "",
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001620 [(set QPR:$dst, (v4i32 (or QPR:$src1,
1621 (vnot_conv QPR:$src2))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001622
1623// VMVN : Vector Bitwise NOT
1624def VMVNd : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001625 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1626 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001627 [(set DPR:$dst, (v2i32 (vnot DPR:$src)))]>;
1628def VMVNq : N2V<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001629 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1630 "vmvn\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001631 [(set QPR:$dst, (v4i32 (vnot QPR:$src)))]>;
1632def : Pat<(v2i32 (vnot_conv DPR:$src)), (VMVNd DPR:$src)>;
1633def : Pat<(v4i32 (vnot_conv QPR:$src)), (VMVNq QPR:$src)>;
1634
1635// VBSL : Vector Bitwise Select
1636def VBSLd : N3V<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001637 (ins DPR:$src1, DPR:$src2, DPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001638 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1639 [(set DPR:$dst,
1640 (v2i32 (or (and DPR:$src2, DPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001641 (and DPR:$src3, (vnot_conv DPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001642def VBSLq : N3V<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00001643 (ins QPR:$src1, QPR:$src2, QPR:$src3), NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001644 "vbsl\t$dst, $src2, $src3", "$src1 = $dst",
1645 [(set QPR:$dst,
1646 (v4i32 (or (and QPR:$src2, QPR:$src1),
Anton Korobeynikov14636a52009-09-08 22:51:43 +00001647 (and QPR:$src3, (vnot_conv QPR:$src1)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001648
1649// VBIF : Vector Bitwise Insert if False
1650// like VBSL but with: "vbif\t$dst, $src3, $src1", "$src2 = $dst",
1651// VBIT : Vector Bitwise Insert if True
1652// like VBSL but with: "vbit\t$dst, $src2, $src1", "$src3 = $dst",
1653// These are not yet implemented. The TwoAddress pass will not go looking
1654// for equivalent operations with different register constraints; it just
1655// inserts copies.
1656
1657// Vector Absolute Differences.
1658
1659// VABD : Vector Absolute Difference
1660defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, "vabd.s", int_arm_neon_vabds, 0>;
1661defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, "vabd.u", int_arm_neon_vabdu, 0>;
1662def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001663 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001664def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, "vabd.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001665 int_arm_neon_vabds, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001666
1667// VABDL : Vector Absolute Difference Long (Q = | D - D |)
1668defm VABDLs : N3VLInt_QHS<0,1,0b0111,0, "vabdl.s", int_arm_neon_vabdls, 0>;
1669defm VABDLu : N3VLInt_QHS<1,1,0b0111,0, "vabdl.u", int_arm_neon_vabdlu, 0>;
1670
1671// VABA : Vector Absolute Difference and Accumulate
1672defm VABAs : N3VInt3_QHS<0,1,0b0101,0, "vaba.s", int_arm_neon_vabas>;
1673defm VABAu : N3VInt3_QHS<1,1,0b0101,0, "vaba.u", int_arm_neon_vabau>;
1674
1675// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
1676defm VABALs : N3VLInt3_QHS<0,1,0b0101,0, "vabal.s", int_arm_neon_vabals>;
1677defm VABALu : N3VLInt3_QHS<1,1,0b0101,0, "vabal.u", int_arm_neon_vabalu>;
1678
1679// Vector Maximum and Minimum.
1680
1681// VMAX : Vector Maximum
1682defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, "vmax.s", int_arm_neon_vmaxs, 1>;
1683defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, "vmax.u", int_arm_neon_vmaxu, 1>;
1684def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001685 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001686def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, "vmax.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001687 int_arm_neon_vmaxs, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001688
1689// VMIN : Vector Minimum
1690defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, "vmin.s", int_arm_neon_vmins, 1>;
1691defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, "vmin.u", int_arm_neon_vminu, 1>;
1692def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001693 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001694def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, "vmin.f32", v4f32, v4f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001695 int_arm_neon_vmins, 1>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001696
1697// Vector Pairwise Operations.
1698
1699// VPADD : Vector Pairwise Add
1700def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, "vpadd.i8", v8i8, v8i8,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001701 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001702def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, "vpadd.i16", v4i16, v4i16,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001703 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001704def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, "vpadd.i32", v2i32, v2i32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001705 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001706def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, "vpadd.f32", v2f32, v2f32,
Bob Wilson1c2660e2009-08-11 01:15:26 +00001707 int_arm_neon_vpadd, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001708
1709// VPADDL : Vector Pairwise Add Long
1710defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl.s",
1711 int_arm_neon_vpaddls>;
1712defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl.u",
1713 int_arm_neon_vpaddlu>;
1714
1715// VPADAL : Vector Pairwise Add and Accumulate Long
1716defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpadal.s",
1717 int_arm_neon_vpadals>;
1718defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpadal.u",
1719 int_arm_neon_vpadalu>;
1720
1721// VPMAX : Vector Pairwise Maximum
1722def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, "vpmax.s8", v8i8, v8i8,
1723 int_arm_neon_vpmaxs, 0>;
1724def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, "vpmax.s16", v4i16, v4i16,
1725 int_arm_neon_vpmaxs, 0>;
1726def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, "vpmax.s32", v2i32, v2i32,
1727 int_arm_neon_vpmaxs, 0>;
1728def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, "vpmax.u8", v8i8, v8i8,
1729 int_arm_neon_vpmaxu, 0>;
1730def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, "vpmax.u16", v4i16, v4i16,
1731 int_arm_neon_vpmaxu, 0>;
1732def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, "vpmax.u32", v2i32, v2i32,
1733 int_arm_neon_vpmaxu, 0>;
1734def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, "vpmax.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001735 int_arm_neon_vpmaxs, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001736
1737// VPMIN : Vector Pairwise Minimum
1738def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, "vpmin.s8", v8i8, v8i8,
1739 int_arm_neon_vpmins, 0>;
1740def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, "vpmin.s16", v4i16, v4i16,
1741 int_arm_neon_vpmins, 0>;
1742def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, "vpmin.s32", v2i32, v2i32,
1743 int_arm_neon_vpmins, 0>;
1744def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, "vpmin.u8", v8i8, v8i8,
1745 int_arm_neon_vpminu, 0>;
1746def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, "vpmin.u16", v4i16, v4i16,
1747 int_arm_neon_vpminu, 0>;
1748def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, "vpmin.u32", v2i32, v2i32,
1749 int_arm_neon_vpminu, 0>;
1750def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, "vpmin.f32", v2f32, v2f32,
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001751 int_arm_neon_vpmins, 0>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001752
1753// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
1754
1755// VRECPE : Vector Reciprocal Estimate
1756def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1757 v2i32, v2i32, int_arm_neon_vrecpe>;
1758def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0, "vrecpe.u32",
1759 v4i32, v4i32, int_arm_neon_vrecpe>;
1760def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001761 v2f32, v2f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001762def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0, "vrecpe.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001763 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001764
1765// VRECPS : Vector Reciprocal Step
1766def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v2f32, v2f32,
1767 int_arm_neon_vrecps, 1>;
1768def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, "vrecps.f32", v4f32, v4f32,
1769 int_arm_neon_vrecps, 1>;
1770
1771// VRSQRTE : Vector Reciprocal Square Root Estimate
1772def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1773 v2i32, v2i32, int_arm_neon_vrsqrte>;
1774def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0, "vrsqrte.u32",
1775 v4i32, v4i32, int_arm_neon_vrsqrte>;
1776def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001777 v2f32, v2f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001778def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0, "vrsqrte.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001779 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001780
1781// VRSQRTS : Vector Reciprocal Square Root Step
1782def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v2f32, v2f32,
1783 int_arm_neon_vrsqrts, 1>;
1784def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, "vrsqrts.f32", v4f32, v4f32,
1785 int_arm_neon_vrsqrts, 1>;
1786
1787// Vector Shifts.
1788
1789// VSHL : Vector Shift
1790defm VSHLs : N3VInt_QHSD<0, 0, 0b0100, 0, "vshl.s", int_arm_neon_vshifts, 0>;
1791defm VSHLu : N3VInt_QHSD<1, 0, 0b0100, 0, "vshl.u", int_arm_neon_vshiftu, 0>;
1792// VSHL : Vector Shift Left (Immediate)
1793defm VSHLi : N2VSh_QHSD<0, 1, 0b0111, 1, "vshl.i", NEONvshl>;
1794// VSHR : Vector Shift Right (Immediate)
1795defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, "vshr.s", NEONvshrs>;
1796defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, "vshr.u", NEONvshru>;
1797
1798// VSHLL : Vector Shift Left Long
1799def VSHLLs8 : N2VLSh<0, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.s8",
1800 v8i16, v8i8, NEONvshlls>;
1801def VSHLLs16 : N2VLSh<0, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.s16",
1802 v4i32, v4i16, NEONvshlls>;
1803def VSHLLs32 : N2VLSh<0, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.s32",
1804 v2i64, v2i32, NEONvshlls>;
1805def VSHLLu8 : N2VLSh<1, 1, 0b001000, 0b1010, 0, 0, 1, "vshll.u8",
1806 v8i16, v8i8, NEONvshllu>;
1807def VSHLLu16 : N2VLSh<1, 1, 0b010000, 0b1010, 0, 0, 1, "vshll.u16",
1808 v4i32, v4i16, NEONvshllu>;
1809def VSHLLu32 : N2VLSh<1, 1, 0b100000, 0b1010, 0, 0, 1, "vshll.u32",
1810 v2i64, v2i32, NEONvshllu>;
1811
1812// VSHLL : Vector Shift Left Long (with maximum shift count)
1813def VSHLLi8 : N2VLSh<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll.i8",
1814 v8i16, v8i8, NEONvshlli>;
1815def VSHLLi16 : N2VLSh<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll.i16",
1816 v4i32, v4i16, NEONvshlli>;
1817def VSHLLi32 : N2VLSh<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll.i32",
1818 v2i64, v2i32, NEONvshlli>;
1819
1820// VSHRN : Vector Shift Right and Narrow
1821def VSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 0, 1, "vshrn.i16",
1822 v8i8, v8i16, NEONvshrn>;
1823def VSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 0, 1, "vshrn.i32",
1824 v4i16, v4i32, NEONvshrn>;
1825def VSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 0, 1, "vshrn.i64",
1826 v2i32, v2i64, NEONvshrn>;
1827
1828// VRSHL : Vector Rounding Shift
1829defm VRSHLs : N3VInt_QHSD<0,0,0b0101,0, "vrshl.s", int_arm_neon_vrshifts, 0>;
1830defm VRSHLu : N3VInt_QHSD<1,0,0b0101,0, "vrshl.u", int_arm_neon_vrshiftu, 0>;
1831// VRSHR : Vector Rounding Shift Right
1832defm VRSHRs : N2VSh_QHSD<0, 1, 0b0010, 1, "vrshr.s", NEONvrshrs>;
1833defm VRSHRu : N2VSh_QHSD<1, 1, 0b0010, 1, "vrshr.u", NEONvrshru>;
1834
1835// VRSHRN : Vector Rounding Shift Right and Narrow
1836def VRSHRN16 : N2VNSh<0, 1, 0b001000, 0b1000, 0, 1, 1, "vrshrn.i16",
1837 v8i8, v8i16, NEONvrshrn>;
1838def VRSHRN32 : N2VNSh<0, 1, 0b010000, 0b1000, 0, 1, 1, "vrshrn.i32",
1839 v4i16, v4i32, NEONvrshrn>;
1840def VRSHRN64 : N2VNSh<0, 1, 0b100000, 0b1000, 0, 1, 1, "vrshrn.i64",
1841 v2i32, v2i64, NEONvrshrn>;
1842
1843// VQSHL : Vector Saturating Shift
1844defm VQSHLs : N3VInt_QHSD<0,0,0b0100,1, "vqshl.s", int_arm_neon_vqshifts, 0>;
1845defm VQSHLu : N3VInt_QHSD<1,0,0b0100,1, "vqshl.u", int_arm_neon_vqshiftu, 0>;
1846// VQSHL : Vector Saturating Shift Left (Immediate)
1847defm VQSHLsi : N2VSh_QHSD<0, 1, 0b0111, 1, "vqshl.s", NEONvqshls>;
1848defm VQSHLui : N2VSh_QHSD<1, 1, 0b0111, 1, "vqshl.u", NEONvqshlu>;
1849// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
1850defm VQSHLsu : N2VSh_QHSD<1, 1, 0b0110, 1, "vqshlu.s", NEONvqshlsu>;
1851
1852// VQSHRN : Vector Saturating Shift Right and Narrow
1853def VQSHRNs16 : N2VNSh<0, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.s16",
1854 v8i8, v8i16, NEONvqshrns>;
1855def VQSHRNs32 : N2VNSh<0, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.s32",
1856 v4i16, v4i32, NEONvqshrns>;
1857def VQSHRNs64 : N2VNSh<0, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.s64",
1858 v2i32, v2i64, NEONvqshrns>;
1859def VQSHRNu16 : N2VNSh<1, 1, 0b001000, 0b1001, 0, 0, 1, "vqshrn.u16",
1860 v8i8, v8i16, NEONvqshrnu>;
1861def VQSHRNu32 : N2VNSh<1, 1, 0b010000, 0b1001, 0, 0, 1, "vqshrn.u32",
1862 v4i16, v4i32, NEONvqshrnu>;
1863def VQSHRNu64 : N2VNSh<1, 1, 0b100000, 0b1001, 0, 0, 1, "vqshrn.u64",
1864 v2i32, v2i64, NEONvqshrnu>;
1865
1866// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
1867def VQSHRUN16 : N2VNSh<1, 1, 0b001000, 0b1000, 0, 0, 1, "vqshrun.s16",
1868 v8i8, v8i16, NEONvqshrnsu>;
1869def VQSHRUN32 : N2VNSh<1, 1, 0b010000, 0b1000, 0, 0, 1, "vqshrun.s32",
1870 v4i16, v4i32, NEONvqshrnsu>;
1871def VQSHRUN64 : N2VNSh<1, 1, 0b100000, 0b1000, 0, 0, 1, "vqshrun.s64",
1872 v2i32, v2i64, NEONvqshrnsu>;
1873
1874// VQRSHL : Vector Saturating Rounding Shift
1875defm VQRSHLs : N3VInt_QHSD<0, 0, 0b0101, 1, "vqrshl.s",
1876 int_arm_neon_vqrshifts, 0>;
1877defm VQRSHLu : N3VInt_QHSD<1, 0, 0b0101, 1, "vqrshl.u",
1878 int_arm_neon_vqrshiftu, 0>;
1879
1880// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
1881def VQRSHRNs16: N2VNSh<0, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.s16",
1882 v8i8, v8i16, NEONvqrshrns>;
1883def VQRSHRNs32: N2VNSh<0, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.s32",
1884 v4i16, v4i32, NEONvqrshrns>;
1885def VQRSHRNs64: N2VNSh<0, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.s64",
1886 v2i32, v2i64, NEONvqrshrns>;
1887def VQRSHRNu16: N2VNSh<1, 1, 0b001000, 0b1001, 0, 1, 1, "vqrshrn.u16",
1888 v8i8, v8i16, NEONvqrshrnu>;
1889def VQRSHRNu32: N2VNSh<1, 1, 0b010000, 0b1001, 0, 1, 1, "vqrshrn.u32",
1890 v4i16, v4i32, NEONvqrshrnu>;
1891def VQRSHRNu64: N2VNSh<1, 1, 0b100000, 0b1001, 0, 1, 1, "vqrshrn.u64",
1892 v2i32, v2i64, NEONvqrshrnu>;
1893
1894// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
1895def VQRSHRUN16: N2VNSh<1, 1, 0b001000, 0b1000, 0, 1, 1, "vqrshrun.s16",
1896 v8i8, v8i16, NEONvqrshrnsu>;
1897def VQRSHRUN32: N2VNSh<1, 1, 0b010000, 0b1000, 0, 1, 1, "vqrshrun.s32",
1898 v4i16, v4i32, NEONvqrshrnsu>;
1899def VQRSHRUN64: N2VNSh<1, 1, 0b100000, 0b1000, 0, 1, 1, "vqrshrun.s64",
1900 v2i32, v2i64, NEONvqrshrnsu>;
1901
1902// VSRA : Vector Shift Right and Accumulate
1903defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra.s", NEONvshrs>;
1904defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra.u", NEONvshru>;
1905// VRSRA : Vector Rounding Shift Right and Accumulate
1906defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra.s", NEONvrshrs>;
1907defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra.u", NEONvrshru>;
1908
1909// VSLI : Vector Shift Left and Insert
1910defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli.", NEONvsli>;
1911// VSRI : Vector Shift Right and Insert
1912defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri.", NEONvsri>;
1913
1914// Vector Absolute and Saturating Absolute.
1915
1916// VABS : Vector Absolute Value
1917defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0, "vabs.s",
1918 int_arm_neon_vabs>;
1919def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001920 v2f32, v2f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001921def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00001922 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001923
1924// VQABS : Vector Saturating Absolute Value
1925defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0, "vqabs.s",
1926 int_arm_neon_vqabs>;
1927
1928// Vector Negate.
1929
1930def vneg : PatFrag<(ops node:$in), (sub immAllZerosV, node:$in)>;
1931def vneg_conv : PatFrag<(ops node:$in), (sub immAllZerosV_bc, node:$in)>;
1932
1933class VNEGD<bits<2> size, string OpcodeStr, ValueType Ty>
1934 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001935 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001936 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1937 [(set DPR:$dst, (Ty (vneg DPR:$src)))]>;
1938class VNEGQ<bits<2> size, string OpcodeStr, ValueType Ty>
1939 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001940 NoItinerary,
Bob Wilsone60fee02009-06-22 23:27:02 +00001941 !strconcat(OpcodeStr, "\t$dst, $src"), "",
1942 [(set QPR:$dst, (Ty (vneg QPR:$src)))]>;
1943
1944// VNEG : Vector Negate
1945def VNEGs8d : VNEGD<0b00, "vneg.s8", v8i8>;
1946def VNEGs16d : VNEGD<0b01, "vneg.s16", v4i16>;
1947def VNEGs32d : VNEGD<0b10, "vneg.s32", v2i32>;
1948def VNEGs8q : VNEGQ<0b00, "vneg.s8", v16i8>;
1949def VNEGs16q : VNEGQ<0b01, "vneg.s16", v8i16>;
1950def VNEGs32q : VNEGQ<0b10, "vneg.s32", v4i32>;
1951
1952// VNEG : Vector Negate (floating-point)
1953def VNEGf32d : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001954 (outs DPR:$dst), (ins DPR:$src), NoItinerary,
1955 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001956 [(set DPR:$dst, (v2f32 (fneg DPR:$src)))]>;
1957def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
David Goodwincfd67652009-08-06 16:52:47 +00001958 (outs QPR:$dst), (ins QPR:$src), NoItinerary,
1959 "vneg.f32\t$dst, $src", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00001960 [(set QPR:$dst, (v4f32 (fneg QPR:$src)))]>;
1961
1962def : Pat<(v8i8 (vneg_conv DPR:$src)), (VNEGs8d DPR:$src)>;
1963def : Pat<(v4i16 (vneg_conv DPR:$src)), (VNEGs16d DPR:$src)>;
1964def : Pat<(v2i32 (vneg_conv DPR:$src)), (VNEGs32d DPR:$src)>;
1965def : Pat<(v16i8 (vneg_conv QPR:$src)), (VNEGs8q QPR:$src)>;
1966def : Pat<(v8i16 (vneg_conv QPR:$src)), (VNEGs16q QPR:$src)>;
1967def : Pat<(v4i32 (vneg_conv QPR:$src)), (VNEGs32q QPR:$src)>;
1968
1969// VQNEG : Vector Saturating Negate
1970defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0, "vqneg.s",
1971 int_arm_neon_vqneg>;
1972
1973// Vector Bit Counting Operations.
1974
1975// VCLS : Vector Count Leading Sign Bits
1976defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0, "vcls.s",
1977 int_arm_neon_vcls>;
1978// VCLZ : Vector Count Leading Zeros
1979defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0, "vclz.i",
1980 int_arm_neon_vclz>;
1981// VCNT : Vector Count One Bits
1982def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1983 v8i8, v8i8, int_arm_neon_vcnt>;
1984def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0, "vcnt.8",
1985 v16i8, v16i8, int_arm_neon_vcnt>;
1986
1987// Vector Move Operations.
1988
1989// VMOV : Vector Move (Register)
1990
1991def VMOVD : N3V<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$dst), (ins DPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001992 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001993def VMOVQ : N3V<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$dst), (ins QPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00001994 NoItinerary, "vmov\t$dst, $src", "", []>;
Bob Wilsone60fee02009-06-22 23:27:02 +00001995
1996// VMOV : Vector Move (Immediate)
1997
1998// VMOV_get_imm8 xform function: convert build_vector to VMOV.i8 imm.
1999def VMOV_get_imm8 : SDNodeXForm<build_vector, [{
2000 return ARM::getVMOVImm(N, 1, *CurDAG);
2001}]>;
2002def vmovImm8 : PatLeaf<(build_vector), [{
2003 return ARM::getVMOVImm(N, 1, *CurDAG).getNode() != 0;
2004}], VMOV_get_imm8>;
2005
2006// VMOV_get_imm16 xform function: convert build_vector to VMOV.i16 imm.
2007def VMOV_get_imm16 : SDNodeXForm<build_vector, [{
2008 return ARM::getVMOVImm(N, 2, *CurDAG);
2009}]>;
2010def vmovImm16 : PatLeaf<(build_vector), [{
2011 return ARM::getVMOVImm(N, 2, *CurDAG).getNode() != 0;
2012}], VMOV_get_imm16>;
2013
2014// VMOV_get_imm32 xform function: convert build_vector to VMOV.i32 imm.
2015def VMOV_get_imm32 : SDNodeXForm<build_vector, [{
2016 return ARM::getVMOVImm(N, 4, *CurDAG);
2017}]>;
2018def vmovImm32 : PatLeaf<(build_vector), [{
2019 return ARM::getVMOVImm(N, 4, *CurDAG).getNode() != 0;
2020}], VMOV_get_imm32>;
2021
2022// VMOV_get_imm64 xform function: convert build_vector to VMOV.i64 imm.
2023def VMOV_get_imm64 : SDNodeXForm<build_vector, [{
2024 return ARM::getVMOVImm(N, 8, *CurDAG);
2025}]>;
2026def vmovImm64 : PatLeaf<(build_vector), [{
2027 return ARM::getVMOVImm(N, 8, *CurDAG).getNode() != 0;
2028}], VMOV_get_imm64>;
2029
2030// Note: Some of the cmode bits in the following VMOV instructions need to
2031// be encoded based on the immed values.
2032
2033def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002034 (ins i8imm:$SIMM), NoItinerary,
2035 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002036 [(set DPR:$dst, (v8i8 vmovImm8:$SIMM))]>;
2037def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002038 (ins i8imm:$SIMM), NoItinerary,
2039 "vmov.i8\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002040 [(set QPR:$dst, (v16i8 vmovImm8:$SIMM))]>;
2041
2042def VMOVv4i16 : N1ModImm<1, 0b000, 0b1000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002043 (ins i16imm:$SIMM), NoItinerary,
2044 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002045 [(set DPR:$dst, (v4i16 vmovImm16:$SIMM))]>;
2046def VMOVv8i16 : N1ModImm<1, 0b000, 0b1000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002047 (ins i16imm:$SIMM), NoItinerary,
2048 "vmov.i16\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002049 [(set QPR:$dst, (v8i16 vmovImm16:$SIMM))]>;
2050
2051def VMOVv2i32 : N1ModImm<1, 0b000, 0b0000, 0, 0, 0, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002052 (ins i32imm:$SIMM), NoItinerary,
2053 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002054 [(set DPR:$dst, (v2i32 vmovImm32:$SIMM))]>;
2055def VMOVv4i32 : N1ModImm<1, 0b000, 0b0000, 0, 1, 0, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002056 (ins i32imm:$SIMM), NoItinerary,
2057 "vmov.i32\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002058 [(set QPR:$dst, (v4i32 vmovImm32:$SIMM))]>;
2059
2060def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002061 (ins i64imm:$SIMM), NoItinerary,
2062 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002063 [(set DPR:$dst, (v1i64 vmovImm64:$SIMM))]>;
2064def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002065 (ins i64imm:$SIMM), NoItinerary,
2066 "vmov.i64\t$dst, $SIMM", "",
Bob Wilsone60fee02009-06-22 23:27:02 +00002067 [(set QPR:$dst, (v2i64 vmovImm64:$SIMM))]>;
2068
2069// VMOV : Vector Get Lane (move scalar to ARM core register)
2070
2071def VGETLNs8 : NVGetLane<0b11100101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002072 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002073 NoItinerary, "vmov", ".s8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002074 [(set GPR:$dst, (NEONvgetlanes (v8i8 DPR:$src),
2075 imm:$lane))]>;
2076def VGETLNs16 : NVGetLane<0b11100001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002077 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002078 NoItinerary, "vmov", ".s16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002079 [(set GPR:$dst, (NEONvgetlanes (v4i16 DPR:$src),
2080 imm:$lane))]>;
2081def VGETLNu8 : NVGetLane<0b11101101, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002082 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002083 NoItinerary, "vmov", ".u8\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002084 [(set GPR:$dst, (NEONvgetlaneu (v8i8 DPR:$src),
2085 imm:$lane))]>;
2086def VGETLNu16 : NVGetLane<0b11101001, 0b1011, 0b01,
Bob Wilson30ff4492009-08-21 21:58:55 +00002087 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002088 NoItinerary, "vmov", ".u16\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002089 [(set GPR:$dst, (NEONvgetlaneu (v4i16 DPR:$src),
2090 imm:$lane))]>;
2091def VGETLNi32 : NVGetLane<0b11100001, 0b1011, 0b00,
Bob Wilson30ff4492009-08-21 21:58:55 +00002092 (outs GPR:$dst), (ins DPR:$src, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002093 NoItinerary, "vmov", ".32\t$dst, $src[$lane]",
Bob Wilsone60fee02009-06-22 23:27:02 +00002094 [(set GPR:$dst, (extractelt (v2i32 DPR:$src),
2095 imm:$lane))]>;
2096// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
2097def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
2098 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002099 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002100 (SubReg_i8_lane imm:$lane))>;
2101def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
2102 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002103 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002104 (SubReg_i16_lane imm:$lane))>;
2105def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
2106 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002107 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002108 (SubReg_i8_lane imm:$lane))>;
2109def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
2110 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002111 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002112 (SubReg_i16_lane imm:$lane))>;
2113def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
2114 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002115 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002116 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov44e0a6c2009-08-28 23:41:26 +00002117def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002118 (EXTRACT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2119 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002120def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002121 (EXTRACT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2122 (SSubReg_f32_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002123//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002124// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002125def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002126 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002127
2128
2129// VMOV : Vector Set Lane (move ARM core register to scalar)
2130
2131let Constraints = "$src1 = $dst" in {
2132def VSETLNi8 : NVSetLane<0b11100100, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002133 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002134 NoItinerary, "vmov", ".8\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002135 [(set DPR:$dst, (vector_insert (v8i8 DPR:$src1),
2136 GPR:$src2, imm:$lane))]>;
2137def VSETLNi16 : NVSetLane<0b11100000, 0b1011, 0b01, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002138 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002139 NoItinerary, "vmov", ".16\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002140 [(set DPR:$dst, (vector_insert (v4i16 DPR:$src1),
2141 GPR:$src2, imm:$lane))]>;
2142def VSETLNi32 : NVSetLane<0b11100000, 0b1011, 0b00, (outs DPR:$dst),
Bob Wilson30ff4492009-08-21 21:58:55 +00002143 (ins DPR:$src1, GPR:$src2, nohash_imm:$lane),
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002144 NoItinerary, "vmov", ".32\t$dst[$lane], $src2",
Bob Wilsone60fee02009-06-22 23:27:02 +00002145 [(set DPR:$dst, (insertelt (v2i32 DPR:$src1),
2146 GPR:$src2, imm:$lane))]>;
2147}
2148def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
2149 (v16i8 (INSERT_SUBREG QPR:$src1,
2150 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002151 (DSubReg_i8_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002152 GPR:$src2, (SubReg_i8_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002153 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002154def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
2155 (v8i16 (INSERT_SUBREG QPR:$src1,
2156 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002157 (DSubReg_i16_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002158 GPR:$src2, (SubReg_i16_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002159 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002160def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
2161 (v4i32 (INSERT_SUBREG QPR:$src1,
2162 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002163 (DSubReg_i32_reg imm:$lane))),
Bob Wilsone60fee02009-06-22 23:27:02 +00002164 GPR:$src2, (SubReg_i32_lane imm:$lane)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002165 (DSubReg_i32_reg imm:$lane)))>;
2166
Anton Korobeynikovd3352772009-08-30 19:06:39 +00002167def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002168 (INSERT_SUBREG (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2),
2169 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002170def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3600d162009-09-12 22:21:08 +00002171 (INSERT_SUBREG (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2),
2172 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002173
2174//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002175// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002176def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov49284e72009-08-08 14:06:07 +00002177 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002178
Anton Korobeynikovbaee7b22009-08-27 14:38:44 +00002179def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
2180 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2181def : Pat<(v2f64 (scalar_to_vector DPR:$src)),
2182 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, arm_dsubreg_0)>;
2183def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
2184 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, arm_ssubreg_0)>;
2185
Anton Korobeynikov872393c2009-08-27 16:10:17 +00002186def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
2187 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2188def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
2189 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2190def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
2191 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
2192
2193def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
2194 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
2195 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2196 arm_dsubreg_0)>;
2197def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
2198 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
2199 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2200 arm_dsubreg_0)>;
2201def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
2202 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
2203 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
2204 arm_dsubreg_0)>;
2205
Bob Wilsone60fee02009-06-22 23:27:02 +00002206// VDUP : Vector Duplicate (from ARM core register to all elements)
2207
Bob Wilsone60fee02009-06-22 23:27:02 +00002208class VDUPD<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2209 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00002210 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002211 [(set DPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002212class VDUPQ<bits<8> opcod1, bits<2> opcod3, string asmSize, ValueType Ty>
2213 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00002214 NoItinerary, "vdup", !strconcat(asmSize, "\t$dst, $src"),
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002215 [(set QPR:$dst, (Ty (NEONvdup (i32 GPR:$src))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002216
2217def VDUP8d : VDUPD<0b11101100, 0b00, ".8", v8i8>;
2218def VDUP16d : VDUPD<0b11101000, 0b01, ".16", v4i16>;
2219def VDUP32d : VDUPD<0b11101000, 0b00, ".32", v2i32>;
2220def VDUP8q : VDUPQ<0b11101110, 0b00, ".8", v16i8>;
2221def VDUP16q : VDUPQ<0b11101010, 0b01, ".16", v8i16>;
2222def VDUP32q : VDUPQ<0b11101010, 0b00, ".32", v4i32>;
2223
2224def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00002225 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002226 [(set DPR:$dst, (v2f32 (NEONvdup
2227 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002228def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$dst), (ins GPR:$src),
David Goodwincfd67652009-08-06 16:52:47 +00002229 NoItinerary, "vdup", ".32\t$dst, $src",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002230 [(set QPR:$dst, (v4f32 (NEONvdup
2231 (f32 (bitconvert GPR:$src)))))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002232
2233// VDUP : Vector Duplicate Lane (from scalar to all elements)
2234
Bob Wilsone60fee02009-06-22 23:27:02 +00002235class VDUPLND<bits<2> op19_18, bits<2> op17_16, string OpcodeStr, ValueType Ty>
2236 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 0, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00002237 (outs DPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002238 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002239 [(set DPR:$dst, (Ty (NEONvduplane (Ty DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002240
Bob Wilsone60fee02009-06-22 23:27:02 +00002241class VDUPLNQ<bits<2> op19_18, bits<2> op17_16, string OpcodeStr,
2242 ValueType ResTy, ValueType OpTy>
2243 : N2V<0b11, 0b11, op19_18, op17_16, 0b11000, 1, 0,
Bob Wilson30ff4492009-08-21 21:58:55 +00002244 (outs QPR:$dst), (ins DPR:$src, nohash_imm:$lane), NoItinerary,
Anton Korobeynikove2be3382009-08-08 23:10:41 +00002245 !strconcat(OpcodeStr, "\t$dst, $src[$lane]"), "",
Bob Wilson206f6c42009-08-14 05:08:32 +00002246 [(set QPR:$dst, (ResTy (NEONvduplane (OpTy DPR:$src), imm:$lane)))]>;
Bob Wilsone60fee02009-06-22 23:27:02 +00002247
2248def VDUPLN8d : VDUPLND<0b00, 0b01, "vdup.8", v8i8>;
2249def VDUPLN16d : VDUPLND<0b00, 0b10, "vdup.16", v4i16>;
2250def VDUPLN32d : VDUPLND<0b01, 0b00, "vdup.32", v2i32>;
2251def VDUPLNfd : VDUPLND<0b01, 0b00, "vdup.32", v2f32>;
2252def VDUPLN8q : VDUPLNQ<0b00, 0b01, "vdup.8", v16i8, v8i8>;
2253def VDUPLN16q : VDUPLNQ<0b00, 0b10, "vdup.16", v8i16, v4i16>;
2254def VDUPLN32q : VDUPLNQ<0b01, 0b00, "vdup.32", v4i32, v2i32>;
2255def VDUPLNfq : VDUPLNQ<0b01, 0b00, "vdup.32", v4f32, v2f32>;
2256
Bob Wilson206f6c42009-08-14 05:08:32 +00002257def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
2258 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
2259 (DSubReg_i8_reg imm:$lane))),
2260 (SubReg_i8_lane imm:$lane)))>;
2261def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
2262 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
2263 (DSubReg_i16_reg imm:$lane))),
2264 (SubReg_i16_lane imm:$lane)))>;
2265def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
2266 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
2267 (DSubReg_i32_reg imm:$lane))),
2268 (SubReg_i32_lane imm:$lane)))>;
2269def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
2270 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
2271 (DSubReg_i32_reg imm:$lane))),
2272 (SubReg_i32_lane imm:$lane)))>;
2273
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002274def VDUPfdf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 0, 0,
2275 (outs DPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00002276 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002277 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002278
2279def VDUPfqf : N2V<0b11, 0b11, 0b01, 0b00, 0b11000, 1, 0,
2280 (outs QPR:$dst), (ins SPR:$src),
Anton Korobeynikov8e4585f2009-08-07 22:51:13 +00002281 NoItinerary, "vdup.32\t$dst, ${src:lane}", "",
Bob Wilsonf4f1a272009-08-14 05:13:08 +00002282 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov9c913fb2009-08-07 22:36:50 +00002283
Anton Korobeynikovb261a192009-09-02 21:21:28 +00002284def : Pat<(v2i64 (NEONvduplane (v2i64 QPR:$src), imm:$lane)),
2285 (INSERT_SUBREG QPR:$src,
2286 (i64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2287 (DSubReg_f64_other_reg imm:$lane))>;
2288def : Pat<(v2f64 (NEONvduplane (v2f64 QPR:$src), imm:$lane)),
2289 (INSERT_SUBREG QPR:$src,
2290 (f64 (EXTRACT_SUBREG QPR:$src, (DSubReg_f64_reg imm:$lane))),
2291 (DSubReg_f64_other_reg imm:$lane))>;
2292
Bob Wilsone60fee02009-06-22 23:27:02 +00002293// VMOVN : Vector Narrowing Move
2294defm VMOVN : N2VNInt_HSD<0b11,0b11,0b10,0b00100,0,0, "vmovn.i",
2295 int_arm_neon_vmovn>;
2296// VQMOVN : Vector Saturating Narrowing Move
2297defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, "vqmovn.s",
2298 int_arm_neon_vqmovns>;
2299defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, "vqmovn.u",
2300 int_arm_neon_vqmovnu>;
2301defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, "vqmovun.s",
2302 int_arm_neon_vqmovnsu>;
2303// VMOVL : Vector Lengthening Move
2304defm VMOVLs : N2VLInt_QHS<0,1,0b1010,0,0,1, "vmovl.s", int_arm_neon_vmovls>;
2305defm VMOVLu : N2VLInt_QHS<1,1,0b1010,0,0,1, "vmovl.u", int_arm_neon_vmovlu>;
2306
2307// Vector Conversions.
2308
2309// VCVT : Vector Convert Between Floating-Point and Integers
2310def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2311 v2i32, v2f32, fp_to_sint>;
2312def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2313 v2i32, v2f32, fp_to_uint>;
2314def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2315 v2f32, v2i32, sint_to_fp>;
2316def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2317 v2f32, v2i32, uint_to_fp>;
2318
2319def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2320 v4i32, v4f32, fp_to_sint>;
2321def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2322 v4i32, v4f32, fp_to_uint>;
2323def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2324 v4f32, v4i32, sint_to_fp>;
2325def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2326 v4f32, v4i32, uint_to_fp>;
2327
2328// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
2329// Note: Some of the opcode bits in the following VCVT instructions need to
2330// be encoded based on the immed values.
2331def VCVTf2xsd : N2VCvtD<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2332 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
2333def VCVTf2xud : N2VCvtD<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2334 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
2335def VCVTxs2fd : N2VCvtD<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2336 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
2337def VCVTxu2fd : N2VCvtD<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2338 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
2339
2340def VCVTf2xsq : N2VCvtQ<0, 1, 0b000000, 0b1111, 0, 1, "vcvt.s32.f32",
2341 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
2342def VCVTf2xuq : N2VCvtQ<1, 1, 0b000000, 0b1111, 0, 1, "vcvt.u32.f32",
2343 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
2344def VCVTxs2fq : N2VCvtQ<0, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.s32",
2345 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
2346def VCVTxu2fq : N2VCvtQ<1, 1, 0b000000, 0b1110, 0, 1, "vcvt.f32.u32",
2347 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
2348
Bob Wilson08479272009-08-12 22:31:50 +00002349// Vector Reverse.
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002350
2351// VREV64 : Vector Reverse elements within 64-bit doublewords
2352
2353class VREV64D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2354 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002355 (ins DPR:$src), NoItinerary,
2356 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002357 [(set DPR:$dst, (Ty (NEONvrev64 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002358class VREV64Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2359 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002360 (ins QPR:$src), NoItinerary,
2361 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002362 [(set QPR:$dst, (Ty (NEONvrev64 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002363
2364def VREV64d8 : VREV64D<0b00, "vrev64.8", v8i8>;
2365def VREV64d16 : VREV64D<0b01, "vrev64.16", v4i16>;
2366def VREV64d32 : VREV64D<0b10, "vrev64.32", v2i32>;
2367def VREV64df : VREV64D<0b10, "vrev64.32", v2f32>;
2368
2369def VREV64q8 : VREV64Q<0b00, "vrev64.8", v16i8>;
2370def VREV64q16 : VREV64Q<0b01, "vrev64.16", v8i16>;
2371def VREV64q32 : VREV64Q<0b10, "vrev64.32", v4i32>;
2372def VREV64qf : VREV64Q<0b10, "vrev64.32", v4f32>;
2373
2374// VREV32 : Vector Reverse elements within 32-bit words
2375
2376class VREV32D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2377 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002378 (ins DPR:$src), NoItinerary,
2379 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002380 [(set DPR:$dst, (Ty (NEONvrev32 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002381class VREV32Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2382 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002383 (ins QPR:$src), NoItinerary,
2384 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002385 [(set QPR:$dst, (Ty (NEONvrev32 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002386
2387def VREV32d8 : VREV32D<0b00, "vrev32.8", v8i8>;
2388def VREV32d16 : VREV32D<0b01, "vrev32.16", v4i16>;
2389
2390def VREV32q8 : VREV32Q<0b00, "vrev32.8", v16i8>;
2391def VREV32q16 : VREV32Q<0b01, "vrev32.16", v8i16>;
2392
2393// VREV16 : Vector Reverse elements within 16-bit halfwords
2394
2395class VREV16D<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2396 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002397 (ins DPR:$src), NoItinerary,
2398 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002399 [(set DPR:$dst, (Ty (NEONvrev16 (Ty DPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002400class VREV16Q<bits<2> op19_18, string OpcodeStr, ValueType Ty>
2401 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$dst),
David Goodwincfd67652009-08-06 16:52:47 +00002402 (ins QPR:$src), NoItinerary,
2403 !strconcat(OpcodeStr, "\t$dst, $src"), "",
Bob Wilson08479272009-08-12 22:31:50 +00002404 [(set QPR:$dst, (Ty (NEONvrev16 (Ty QPR:$src))))]>;
Bob Wilsonc1cd72e2009-07-26 00:39:34 +00002405
2406def VREV16d8 : VREV16D<0b00, "vrev16.8", v8i8>;
2407def VREV16q8 : VREV16Q<0b00, "vrev16.8", v16i8>;
2408
Bob Wilson3ac39132009-08-19 17:03:43 +00002409// Other Vector Shuffles.
2410
2411// VEXT : Vector Extract
2412
Anton Korobeynikov6c28c002009-08-21 12:40:21 +00002413class VEXTd<string OpcodeStr, ValueType Ty>
2414 : N3V<0,1,0b11,0b0000,0,0, (outs DPR:$dst),
2415 (ins DPR:$lhs, DPR:$rhs, i32imm:$index), NoItinerary,
2416 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2417 [(set DPR:$dst, (Ty (NEONvext (Ty DPR:$lhs),
2418 (Ty DPR:$rhs), imm:$index)))]>;
2419
2420class VEXTq<string OpcodeStr, ValueType Ty>
2421 : N3V<0,1,0b11,0b0000,1,0, (outs QPR:$dst),
2422 (ins QPR:$lhs, QPR:$rhs, i32imm:$index), NoItinerary,
2423 !strconcat(OpcodeStr, "\t$dst, $lhs, $rhs, $index"), "",
2424 [(set QPR:$dst, (Ty (NEONvext (Ty QPR:$lhs),
2425 (Ty QPR:$rhs), imm:$index)))]>;
2426
2427def VEXTd8 : VEXTd<"vext.8", v8i8>;
2428def VEXTd16 : VEXTd<"vext.16", v4i16>;
2429def VEXTd32 : VEXTd<"vext.32", v2i32>;
2430def VEXTdf : VEXTd<"vext.32", v2f32>;
2431
2432def VEXTq8 : VEXTq<"vext.8", v16i8>;
2433def VEXTq16 : VEXTq<"vext.16", v8i16>;
2434def VEXTq32 : VEXTq<"vext.32", v4i32>;
2435def VEXTqf : VEXTq<"vext.32", v4f32>;
Bob Wilson3ac39132009-08-19 17:03:43 +00002436
Bob Wilson3b169332009-08-08 05:53:00 +00002437// VTRN : Vector Transpose
2438
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002439def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn.8">;
2440def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn.16">;
2441def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002442
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002443def VTRNq8 : N2VQShuffle<0b00, 0b00001, "vtrn.8">;
2444def VTRNq16 : N2VQShuffle<0b01, 0b00001, "vtrn.16">;
2445def VTRNq32 : N2VQShuffle<0b10, 0b00001, "vtrn.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002446
Bob Wilsonc1eaa4d2009-08-08 06:13:25 +00002447// VUZP : Vector Unzip (Deinterleave)
2448
2449def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp.8">;
2450def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp.16">;
2451def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp.32">;
2452
2453def VUZPq8 : N2VQShuffle<0b00, 0b00010, "vuzp.8">;
2454def VUZPq16 : N2VQShuffle<0b01, 0b00010, "vuzp.16">;
2455def VUZPq32 : N2VQShuffle<0b10, 0b00010, "vuzp.32">;
2456
2457// VZIP : Vector Zip (Interleave)
2458
2459def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip.8">;
2460def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip.16">;
2461def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip.32">;
2462
2463def VZIPq8 : N2VQShuffle<0b00, 0b00011, "vzip.8">;
2464def VZIPq16 : N2VQShuffle<0b01, 0b00011, "vzip.16">;
2465def VZIPq32 : N2VQShuffle<0b10, 0b00011, "vzip.32">;
Bob Wilson3b169332009-08-08 05:53:00 +00002466
Bob Wilson5ef42ed2009-08-12 20:51:55 +00002467// Vector Table Lookup and Table Extension.
2468
2469// VTBL : Vector Table Lookup
2470def VTBL1
2471 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$dst),
2472 (ins DPR:$tbl1, DPR:$src), NoItinerary,
2473 "vtbl.8\t$dst, \\{$tbl1\\}, $src", "",
2474 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl1 DPR:$tbl1, DPR:$src)))]>;
2475def VTBL2
2476 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$dst),
2477 (ins DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2478 "vtbl.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "",
2479 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl2
2480 DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2481def VTBL3
2482 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$dst),
2483 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2484 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "",
2485 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl3
2486 DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2487def VTBL4
2488 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$dst),
2489 (ins DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2490 "vtbl.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "",
2491 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbl4 DPR:$tbl1, DPR:$tbl2,
2492 DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2493
2494// VTBX : Vector Table Extension
2495def VTBX1
2496 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$dst),
2497 (ins DPR:$orig, DPR:$tbl1, DPR:$src), NoItinerary,
2498 "vtbx.8\t$dst, \\{$tbl1\\}, $src", "$orig = $dst",
2499 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx1
2500 DPR:$orig, DPR:$tbl1, DPR:$src)))]>;
2501def VTBX2
2502 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$dst),
2503 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src), NoItinerary,
2504 "vtbx.8\t$dst, \\{$tbl1,$tbl2\\}, $src", "$orig = $dst",
2505 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx2
2506 DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$src)))]>;
2507def VTBX3
2508 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$dst),
2509 (ins DPR:$orig, DPR:$tbl1, DPR:$tbl2, DPR:$tbl3, DPR:$src), NoItinerary,
2510 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3\\}, $src", "$orig = $dst",
2511 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx3 DPR:$orig, DPR:$tbl1,
2512 DPR:$tbl2, DPR:$tbl3, DPR:$src)))]>;
2513def VTBX4
2514 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$dst), (ins DPR:$orig, DPR:$tbl1,
2515 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src), NoItinerary,
2516 "vtbx.8\t$dst, \\{$tbl1,$tbl2,$tbl3,$tbl4\\}, $src", "$orig = $dst",
2517 [(set DPR:$dst, (v8i8 (int_arm_neon_vtbx4 DPR:$orig, DPR:$tbl1,
2518 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$src)))]>;
2519
Bob Wilsone60fee02009-06-22 23:27:02 +00002520//===----------------------------------------------------------------------===//
Evan Cheng46961d82009-08-07 19:30:41 +00002521// NEON instructions for single-precision FP math
2522//===----------------------------------------------------------------------===//
2523
2524// These need separate instructions because they must use DPR_VFP2 register
2525// class which have SPR sub-registers.
2526
2527// Vector Add Operations used for single-precision FP
2528let neverHasSideEffects = 1 in
2529def VADDfd_sfp : N3VDs<0, 0, 0b00, 0b1101, 0, "vadd.f32", v2f32, v2f32, fadd,1>;
2530def : N3VDsPat<fadd, VADDfd_sfp>;
2531
David Goodwin4b358db2009-08-10 22:17:39 +00002532// Vector Sub Operations used for single-precision FP
2533let neverHasSideEffects = 1 in
2534def VSUBfd_sfp : N3VDs<0, 0, 0b10, 0b1101, 0, "vsub.f32", v2f32, v2f32, fsub,0>;
2535def : N3VDsPat<fsub, VSUBfd_sfp>;
2536
Evan Cheng46961d82009-08-07 19:30:41 +00002537// Vector Multiply Operations used for single-precision FP
2538let neverHasSideEffects = 1 in
2539def VMULfd_sfp : N3VDs<1, 0, 0b00, 0b1101, 1, "vmul.f32", v2f32, v2f32, fmul,1>;
2540def : N3VDsPat<fmul, VMULfd_sfp>;
2541
2542// Vector Multiply-Accumulate/Subtract used for single-precision FP
2543let neverHasSideEffects = 1 in
2544def VMLAfd_sfp : N3VDMulOps<0, 0, 0b00, 0b1101, 1, "vmla.f32", v2f32,fmul,fadd>;
David Goodwin4b358db2009-08-10 22:17:39 +00002545def : N3VDMulOpsPat<fmul, fadd, VMLAfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002546
2547let neverHasSideEffects = 1 in
2548def VMLSfd_sfp : N3VDMulOps<0, 0, 0b10, 0b1101, 1, "vmls.f32", v2f32,fmul,fsub>;
David Goodwin4b358db2009-08-10 22:17:39 +00002549def : N3VDMulOpsPat<fmul, fsub, VMLSfd_sfp>;
Evan Cheng46961d82009-08-07 19:30:41 +00002550
David Goodwin4b358db2009-08-10 22:17:39 +00002551// Vector Absolute used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002552let neverHasSideEffects = 1 in
2553def VABSfd_sfp : N2VDInts<0b11, 0b11, 0b10, 0b01, 0b01110, 0, "vabs.f32",
Bob Wilson8f10b3f2009-08-11 05:39:44 +00002554 v2f32, v2f32, int_arm_neon_vabs>;
Evan Cheng46961d82009-08-07 19:30:41 +00002555def : N2VDIntsPat<fabs, VABSfd_sfp>;
2556
David Goodwin4b358db2009-08-10 22:17:39 +00002557// Vector Negate used for single-precision FP
Evan Cheng46961d82009-08-07 19:30:41 +00002558let neverHasSideEffects = 1 in
2559def VNEGf32d_sfp : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
David Goodwin4b358db2009-08-10 22:17:39 +00002560 (outs DPR_VFP2:$dst), (ins DPR_VFP2:$src), NoItinerary,
2561 "vneg.f32\t$dst, $src", "", []>;
Evan Cheng46961d82009-08-07 19:30:41 +00002562def : N2VDIntsPat<fneg, VNEGf32d_sfp>;
2563
David Goodwin4b358db2009-08-10 22:17:39 +00002564// Vector Convert between single-precision FP and integer
2565let neverHasSideEffects = 1 in
2566def VCVTf2sd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt.s32.f32",
2567 v2i32, v2f32, fp_to_sint>;
2568def : N2VDsPat<arm_ftosi, f32, v2f32, VCVTf2sd_sfp>;
2569
2570let neverHasSideEffects = 1 in
2571def VCVTf2ud_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt.u32.f32",
2572 v2i32, v2f32, fp_to_uint>;
2573def : N2VDsPat<arm_ftoui, f32, v2f32, VCVTf2ud_sfp>;
2574
2575let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002576def VCVTs2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt.f32.s32",
2577 v2f32, v2i32, sint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002578def : N2VDsPat<arm_sitof, f32, v2i32, VCVTs2fd_sfp>;
2579
2580let neverHasSideEffects = 1 in
David Goodwin2dc81462009-08-11 01:07:38 +00002581def VCVTu2fd_sfp : N2VDs<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt.f32.u32",
2582 v2f32, v2i32, uint_to_fp>;
David Goodwin4b358db2009-08-10 22:17:39 +00002583def : N2VDsPat<arm_uitof, f32, v2i32, VCVTu2fd_sfp>;
2584
Evan Cheng46961d82009-08-07 19:30:41 +00002585//===----------------------------------------------------------------------===//
Bob Wilsone60fee02009-06-22 23:27:02 +00002586// Non-Instruction Patterns
2587//===----------------------------------------------------------------------===//
2588
2589// bit_convert
2590def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
2591def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
2592def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
2593def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
2594def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
2595def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
2596def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
2597def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
2598def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
2599def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
2600def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
2601def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
2602def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
2603def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
2604def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
2605def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
2606def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
2607def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
2608def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
2609def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
2610def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
2611def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
2612def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
2613def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
2614def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
2615def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
2616def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
2617def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
2618def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
2619def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
2620
2621def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
2622def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
2623def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
2624def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
2625def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
2626def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
2627def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
2628def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
2629def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
2630def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
2631def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
2632def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
2633def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
2634def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
2635def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
2636def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
2637def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
2638def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
2639def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
2640def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
2641def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
2642def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
2643def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
2644def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
2645def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
2646def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
2647def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
2648def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
2649def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
2650def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;