blob: 24d2aa256bc8be343b33f21f31cf562c3dbe56a4 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMLoadStoreOptimizer.cpp - ARM load / store opt. pass ----*- C++ -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains a pass that performs load / store related peephole
11// optimizations. This pass should be run after register allocation.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "arm-ldst-opt"
16#include "ARM.h"
17#include "ARMAddressingModes.h"
Evan Cheng8fb90362009-08-08 03:20:32 +000018#include "ARMBaseInstrInfo.h"
Evan Cheng603b83e2007-03-07 20:30:36 +000019#include "ARMMachineFunctionInfo.h"
Evan Chenga8e29892007-01-19 07:51:42 +000020#include "ARMRegisterInfo.h"
Evan Cheng358dec52009-06-15 08:28:29 +000021#include "llvm/DerivedTypes.h"
Owen Anderson1d0be152009-08-13 21:58:54 +000022#include "llvm/Function.h"
Evan Chenga8e29892007-01-19 07:51:42 +000023#include "llvm/CodeGen/MachineBasicBlock.h"
24#include "llvm/CodeGen/MachineFunctionPass.h"
25#include "llvm/CodeGen/MachineInstr.h"
26#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000027#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chengcc1c4272007-03-06 18:02:41 +000028#include "llvm/CodeGen/RegisterScavenging.h"
Evan Cheng358dec52009-06-15 08:28:29 +000029#include "llvm/Target/TargetData.h"
Evan Chenga8e29892007-01-19 07:51:42 +000030#include "llvm/Target/TargetInstrInfo.h"
31#include "llvm/Target/TargetMachine.h"
Evan Cheng358dec52009-06-15 08:28:29 +000032#include "llvm/Target/TargetRegisterInfo.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000033#include "llvm/Support/ErrorHandling.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000034#include "llvm/ADT/DenseMap.h"
35#include "llvm/ADT/STLExtras.h"
36#include "llvm/ADT/SmallPtrSet.h"
Evan Chengae69a2a2009-06-19 23:17:27 +000037#include "llvm/ADT/SmallSet.h"
Evan Chenge7d6df72009-06-13 09:12:55 +000038#include "llvm/ADT/SmallVector.h"
39#include "llvm/ADT/Statistic.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040using namespace llvm;
41
42STATISTIC(NumLDMGened , "Number of ldm instructions generated");
43STATISTIC(NumSTMGened , "Number of stm instructions generated");
Jim Grosbache5165492009-11-09 00:11:35 +000044STATISTIC(NumVLDMGened, "Number of vldm instructions generated");
45STATISTIC(NumVSTMGened, "Number of vstm instructions generated");
Evan Chenge7d6df72009-06-13 09:12:55 +000046STATISTIC(NumLdStMoved, "Number of load / store instructions moved");
Evan Chengf9f1da12009-06-18 02:04:01 +000047STATISTIC(NumLDRDFormed,"Number of ldrd created before allocation");
48STATISTIC(NumSTRDFormed,"Number of strd created before allocation");
49STATISTIC(NumLDRD2LDM, "Number of ldrd instructions turned back into ldm");
50STATISTIC(NumSTRD2STM, "Number of strd instructions turned back into stm");
51STATISTIC(NumLDRD2LDR, "Number of ldrd instructions turned back into ldr's");
52STATISTIC(NumSTRD2STR, "Number of strd instructions turned back into str's");
Evan Chenge7d6df72009-06-13 09:12:55 +000053
54/// ARMAllocLoadStoreOpt - Post- register allocation pass the combine
55/// load / store instructions to form ldm / stm instructions.
Evan Chenga8e29892007-01-19 07:51:42 +000056
57namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +000058 struct ARMLoadStoreOpt : public MachineFunctionPass {
Devang Patel19974732007-05-03 01:11:54 +000059 static char ID;
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 ARMLoadStoreOpt() : MachineFunctionPass(&ID) {}
Devang Patel794fd752007-05-01 21:15:47 +000061
Evan Chenga8e29892007-01-19 07:51:42 +000062 const TargetInstrInfo *TII;
Dan Gohman6f0d0242008-02-10 18:45:23 +000063 const TargetRegisterInfo *TRI;
Evan Cheng603b83e2007-03-07 20:30:36 +000064 ARMFunctionInfo *AFI;
Evan Chengcc1c4272007-03-06 18:02:41 +000065 RegScavenger *RS;
Evan Cheng45032f22009-07-09 23:11:34 +000066 bool isThumb2;
Evan Chenga8e29892007-01-19 07:51:42 +000067
68 virtual bool runOnMachineFunction(MachineFunction &Fn);
69
70 virtual const char *getPassName() const {
71 return "ARM load / store optimization pass";
72 }
73
74 private:
75 struct MemOpQueueEntry {
76 int Offset;
77 unsigned Position;
78 MachineBasicBlock::iterator MBBI;
79 bool Merged;
80 MemOpQueueEntry(int o, int p, MachineBasicBlock::iterator i)
Douglas Gregorcabdd742009-12-19 07:05:23 +000081 : Offset(o), Position(p), MBBI(i), Merged(false) {}
Evan Chenga8e29892007-01-19 07:51:42 +000082 };
83 typedef SmallVector<MemOpQueueEntry,8> MemOpQueue;
84 typedef MemOpQueue::iterator MemOpQueueIter;
85
Evan Cheng92549222009-06-05 19:08:58 +000086 bool MergeOps(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI,
Evan Cheng87d59e42009-06-05 18:19:23 +000087 int Offset, unsigned Base, bool BaseKill, int Opcode,
88 ARMCC::CondCodes Pred, unsigned PredReg, unsigned Scratch,
89 DebugLoc dl, SmallVector<std::pair<unsigned, bool>, 8> &Regs);
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000090 void MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +000091 MemOpQueue &MemOps,
92 unsigned memOpsBegin,
93 unsigned memOpsEnd,
94 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +000095 int Offset,
96 unsigned Base,
97 bool BaseKill,
98 int Opcode,
99 ARMCC::CondCodes Pred,
100 unsigned PredReg,
101 unsigned Scratch,
102 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000103 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000104 void MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex, unsigned Base,
105 int Opcode, unsigned Size,
106 ARMCC::CondCodes Pred, unsigned PredReg,
107 unsigned Scratch, MemOpQueue &MemOps,
108 SmallVector<MachineBasicBlock::iterator, 4> &Merges);
Evan Chenga8e29892007-01-19 07:51:42 +0000109
Evan Cheng11788fd2007-03-08 02:55:08 +0000110 void AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps);
Evan Cheng358dec52009-06-15 08:28:29 +0000111 bool FixInvalidRegPairOp(MachineBasicBlock &MBB,
112 MachineBasicBlock::iterator &MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +0000113 bool MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
114 MachineBasicBlock::iterator MBBI,
115 const TargetInstrInfo *TII,
116 bool &Advance,
117 MachineBasicBlock::iterator &I);
118 bool MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
119 MachineBasicBlock::iterator MBBI,
120 bool &Advance,
121 MachineBasicBlock::iterator &I);
Evan Chenga8e29892007-01-19 07:51:42 +0000122 bool LoadStoreMultipleOpti(MachineBasicBlock &MBB);
123 bool MergeReturnIntoLDM(MachineBasicBlock &MBB);
124 };
Devang Patel19974732007-05-03 01:11:54 +0000125 char ARMLoadStoreOpt::ID = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000126}
127
Evan Chenga8e29892007-01-19 07:51:42 +0000128static int getLoadStoreMultipleOpcode(int Opcode) {
129 switch (Opcode) {
130 case ARM::LDR:
131 NumLDMGened++;
132 return ARM::LDM;
133 case ARM::STR:
134 NumSTMGened++;
135 return ARM::STM;
Evan Cheng45032f22009-07-09 23:11:34 +0000136 case ARM::t2LDRi8:
137 case ARM::t2LDRi12:
138 NumLDMGened++;
139 return ARM::t2LDM;
140 case ARM::t2STRi8:
141 case ARM::t2STRi12:
142 NumSTMGened++;
143 return ARM::t2STM;
Jim Grosbache5165492009-11-09 00:11:35 +0000144 case ARM::VLDRS:
145 NumVLDMGened++;
146 return ARM::VLDMS;
147 case ARM::VSTRS:
148 NumVSTMGened++;
149 return ARM::VSTMS;
150 case ARM::VLDRD:
151 NumVLDMGened++;
152 return ARM::VLDMD;
153 case ARM::VSTRD:
154 NumVSTMGened++;
155 return ARM::VSTMD;
Torok Edwinc23197a2009-07-14 16:55:14 +0000156 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000157 }
158 return 0;
159}
160
Evan Cheng27934da2009-08-04 01:43:45 +0000161static bool isT2i32Load(unsigned Opc) {
162 return Opc == ARM::t2LDRi12 || Opc == ARM::t2LDRi8;
163}
164
Evan Cheng45032f22009-07-09 23:11:34 +0000165static bool isi32Load(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000166 return Opc == ARM::LDR || isT2i32Load(Opc);
167}
168
169static bool isT2i32Store(unsigned Opc) {
170 return Opc == ARM::t2STRi12 || Opc == ARM::t2STRi8;
Evan Cheng45032f22009-07-09 23:11:34 +0000171}
172
173static bool isi32Store(unsigned Opc) {
Evan Cheng27934da2009-08-04 01:43:45 +0000174 return Opc == ARM::STR || isT2i32Store(Opc);
Evan Cheng45032f22009-07-09 23:11:34 +0000175}
176
Evan Cheng92549222009-06-05 19:08:58 +0000177/// MergeOps - Create and insert a LDM or STM with Base as base register and
Evan Chenga8e29892007-01-19 07:51:42 +0000178/// registers in Regs as the register operands that would be loaded / stored.
Jim Grosbach764ab522009-08-11 15:33:49 +0000179/// It returns true if the transformation is done.
Evan Cheng87d59e42009-06-05 18:19:23 +0000180bool
Evan Cheng92549222009-06-05 19:08:58 +0000181ARMLoadStoreOpt::MergeOps(MachineBasicBlock &MBB,
Evan Cheng87d59e42009-06-05 18:19:23 +0000182 MachineBasicBlock::iterator MBBI,
183 int Offset, unsigned Base, bool BaseKill,
184 int Opcode, ARMCC::CondCodes Pred,
185 unsigned PredReg, unsigned Scratch, DebugLoc dl,
186 SmallVector<std::pair<unsigned, bool>, 8> &Regs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000187 // Only a single register to load / store. Don't bother.
188 unsigned NumRegs = Regs.size();
189 if (NumRegs <= 1)
190 return false;
191
192 ARM_AM::AMSubMode Mode = ARM_AM::ia;
Evan Cheng45032f22009-07-09 23:11:34 +0000193 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chengeb084d12009-08-04 08:34:18 +0000194 if (isAM4 && Offset == 4) {
195 if (isThumb2)
196 // Thumb2 does not support ldmib / stmib.
197 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000198 Mode = ARM_AM::ib;
Evan Chengeb084d12009-08-04 08:34:18 +0000199 } else if (isAM4 && Offset == -4 * (int)NumRegs + 4) {
200 if (isThumb2)
201 // Thumb2 does not support ldmda / stmda.
202 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000203 Mode = ARM_AM::da;
Evan Chengeb084d12009-08-04 08:34:18 +0000204 } else if (isAM4 && Offset == -4 * (int)NumRegs) {
Evan Chenga8e29892007-01-19 07:51:42 +0000205 Mode = ARM_AM::db;
Evan Chengeb084d12009-08-04 08:34:18 +0000206 } else if (Offset != 0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000207 // If starting offset isn't zero, insert a MI to materialize a new base.
208 // But only do so if it is cost effective, i.e. merging more than two
209 // loads / stores.
210 if (NumRegs <= 2)
211 return false;
212
213 unsigned NewBase;
Evan Cheng45032f22009-07-09 23:11:34 +0000214 if (isi32Load(Opcode))
Evan Chenga8e29892007-01-19 07:51:42 +0000215 // If it is a load, then just use one of the destination register to
216 // use as the new base.
Evan Chenga90f3402007-03-06 21:59:20 +0000217 NewBase = Regs[NumRegs-1].first;
Evan Chenga8e29892007-01-19 07:51:42 +0000218 else {
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000219 // Use the scratch register to use as a new base.
220 NewBase = Scratch;
Evan Chenga90f3402007-03-06 21:59:20 +0000221 if (NewBase == 0)
222 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000223 }
Evan Cheng86198642009-08-07 00:34:42 +0000224 int BaseOpc = !isThumb2
225 ? ARM::ADDri
226 : ((Base == ARM::SP) ? ARM::t2ADDrSPi : ARM::t2ADDri);
Evan Chenga8e29892007-01-19 07:51:42 +0000227 if (Offset < 0) {
Evan Cheng86198642009-08-07 00:34:42 +0000228 BaseOpc = !isThumb2
229 ? ARM::SUBri
230 : ((Base == ARM::SP) ? ARM::t2SUBrSPi : ARM::t2SUBri);
Evan Chenga8e29892007-01-19 07:51:42 +0000231 Offset = - Offset;
232 }
Evan Cheng45032f22009-07-09 23:11:34 +0000233 int ImmedOffset = isThumb2
234 ? ARM_AM::getT2SOImmVal(Offset) : ARM_AM::getSOImmVal(Offset);
235 if (ImmedOffset == -1)
236 // FIXME: Try t2ADDri12 or t2SUBri12?
Evan Chenga8e29892007-01-19 07:51:42 +0000237 return false; // Probably not worth it then.
Evan Chenga90f3402007-03-06 21:59:20 +0000238
Dale Johannesenb6728402009-02-13 02:25:56 +0000239 BuildMI(MBB, MBBI, dl, TII->get(BaseOpc), NewBase)
Evan Chenge7cbe412009-07-08 21:03:57 +0000240 .addReg(Base, getKillRegState(BaseKill)).addImm(Offset)
Evan Cheng13ab0202007-07-10 18:08:01 +0000241 .addImm(Pred).addReg(PredReg).addReg(0);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 Base = NewBase;
Evan Chenga90f3402007-03-06 21:59:20 +0000243 BaseKill = true; // New base is always killed right its use.
Evan Chenga8e29892007-01-19 07:51:42 +0000244 }
245
Jim Grosbache5165492009-11-09 00:11:35 +0000246 bool isDPR = Opcode == ARM::VLDRD || Opcode == ARM::VSTRD;
247 bool isDef = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000248 Opcode = getLoadStoreMultipleOpcode(Opcode);
249 MachineInstrBuilder MIB = (isAM4)
Dale Johannesenb6728402009-02-13 02:25:56 +0000250 ? BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000251 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000252 .addImm(ARM_AM::getAM4ModeImm(Mode)).addImm(Pred).addReg(PredReg)
Dale Johannesenb6728402009-02-13 02:25:56 +0000253 : BuildMI(MBB, MBBI, dl, TII->get(Opcode))
Bill Wendling587daed2009-05-13 21:33:08 +0000254 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng44bec522007-05-15 01:29:07 +0000255 .addImm(ARM_AM::getAM5Opc(Mode, false, isDPR ? NumRegs<<1 : NumRegs))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000256 .addImm(Pred).addReg(PredReg);
Evan Chengd20d6582009-10-01 01:33:39 +0000257 MIB.addReg(0); // Add optional writeback (0 for now).
Evan Chenga8e29892007-01-19 07:51:42 +0000258 for (unsigned i = 0; i != NumRegs; ++i)
Bill Wendling587daed2009-05-13 21:33:08 +0000259 MIB = MIB.addReg(Regs[i].first, getDefRegState(isDef)
260 | getKillRegState(Regs[i].second));
Evan Chenga8e29892007-01-19 07:51:42 +0000261
262 return true;
263}
264
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000265// MergeOpsUpdate - call MergeOps and update MemOps and merges accordingly on
266// success.
267void ARMLoadStoreOpt::
268MergeOpsUpdate(MachineBasicBlock &MBB,
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000269 MemOpQueue &memOps,
270 unsigned memOpsBegin,
271 unsigned memOpsEnd,
272 unsigned insertAfter,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000273 int Offset,
274 unsigned Base,
275 bool BaseKill,
276 int Opcode,
277 ARMCC::CondCodes Pred,
278 unsigned PredReg,
279 unsigned Scratch,
280 DebugLoc dl,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000281 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000282 // First calculate which of the registers should be killed by the merged
283 // instruction.
284 SmallVector<std::pair<unsigned, bool>, 8> Regs;
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000285 const unsigned insertPos = memOps[insertAfter].Position;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000286 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
287 const MachineOperand &MO = memOps[i].MBBI->getOperand(0);
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000288 unsigned Reg = MO.getReg();
289 bool isKill = MO.isKill();
290
291 // If we are inserting the merged operation after an unmerged operation that
292 // uses the same register, make sure to transfer any kill flag.
293 for (unsigned j = memOpsEnd, e = memOps.size(); !isKill && j != e; ++j)
294 if (memOps[j].Position<insertPos) {
295 const MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
296 if (MOJ.getReg() == Reg && MOJ.isKill())
297 isKill = true;
298 }
299
300 Regs.push_back(std::make_pair(Reg, isKill));
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000301 }
302
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000303 // Try to do the merge.
304 MachineBasicBlock::iterator Loc = memOps[insertAfter].MBBI;
305 Loc++;
306 if (!MergeOps(MBB, Loc, Offset, Base, BaseKill, Opcode,
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000307 Pred, PredReg, Scratch, dl, Regs))
308 return;
Jakob Stoklund Olesen3063aed2009-12-23 21:28:31 +0000309
310 // Merge succeeded, update records.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000311 Merges.push_back(prior(Loc));
312 for (unsigned i = memOpsBegin; i < memOpsEnd; ++i) {
Jakob Stoklund Olesen1dbc38f2009-12-23 21:34:03 +0000313 // Remove kill flags from any unmerged memops that come before insertPos.
314 if (Regs[i-memOpsBegin].second)
315 for (unsigned j = memOpsEnd, e = memOps.size(); j != e; ++j)
316 if (memOps[j].Position<insertPos) {
317 MachineOperand &MOJ = memOps[j].MBBI->getOperand(0);
318 if (MOJ.getReg() == Regs[i-memOpsBegin].first && MOJ.isKill())
319 MOJ.setIsKill(false);
320 }
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000321 MBB.erase(memOps[i].MBBI);
322 memOps[i].Merged = true;
Jakob Stoklund Olesenf8e33e52009-12-23 21:28:23 +0000323 }
324}
325
Evan Chenga90f3402007-03-06 21:59:20 +0000326/// MergeLDR_STR - Merge a number of load / store instructions into one or more
327/// load / store multiple instructions.
Evan Cheng5ba71882009-06-05 17:56:14 +0000328void
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000329ARMLoadStoreOpt::MergeLDR_STR(MachineBasicBlock &MBB, unsigned SIndex,
Evan Cheng5ba71882009-06-05 17:56:14 +0000330 unsigned Base, int Opcode, unsigned Size,
331 ARMCC::CondCodes Pred, unsigned PredReg,
332 unsigned Scratch, MemOpQueue &MemOps,
333 SmallVector<MachineBasicBlock::iterator, 4> &Merges) {
Evan Cheng45032f22009-07-09 23:11:34 +0000334 bool isAM4 = isi32Load(Opcode) || isi32Store(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000335 int Offset = MemOps[SIndex].Offset;
336 int SOffset = Offset;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000337 unsigned insertAfter = SIndex;
Evan Chenga8e29892007-01-19 07:51:42 +0000338 MachineBasicBlock::iterator Loc = MemOps[SIndex].MBBI;
Evan Cheng87d59e42009-06-05 18:19:23 +0000339 DebugLoc dl = Loc->getDebugLoc();
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000340 const MachineOperand &PMO = Loc->getOperand(0);
341 unsigned PReg = PMO.getReg();
342 unsigned PRegNum = PMO.isUndef() ? UINT_MAX
343 : ARMRegisterInfo::getRegisterNumbering(PReg);
Evan Cheng44bec522007-05-15 01:29:07 +0000344
Evan Chenga8e29892007-01-19 07:51:42 +0000345 for (unsigned i = SIndex+1, e = MemOps.size(); i != e; ++i) {
346 int NewOffset = MemOps[i].Offset;
Jakob Stoklund Olesen158a2262009-12-23 21:28:42 +0000347 const MachineOperand &MO = MemOps[i].MBBI->getOperand(0);
348 unsigned Reg = MO.getReg();
349 unsigned RegNum = MO.isUndef() ? UINT_MAX
350 : ARMRegisterInfo::getRegisterNumbering(Reg);
Evan Chenga8e29892007-01-19 07:51:42 +0000351 // AM4 - register numbers in ascending order.
352 // AM5 - consecutive register numbers in ascending order.
Evan Cheng3f7aa792010-02-12 22:17:21 +0000353 if (Reg != ARM::SP &&
354 NewOffset == Offset + (int)Size &&
Evan Chenga8e29892007-01-19 07:51:42 +0000355 ((isAM4 && RegNum > PRegNum) || RegNum == PRegNum+1)) {
356 Offset += Size;
Evan Chenga8e29892007-01-19 07:51:42 +0000357 PRegNum = RegNum;
358 } else {
359 // Can't merge this in. Try merge the earlier ones first.
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000360 MergeOpsUpdate(MBB, MemOps, SIndex, i, insertAfter, SOffset,
361 Base, false, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000362 MergeLDR_STR(MBB, i, Base, Opcode, Size, Pred, PredReg, Scratch,
363 MemOps, Merges);
364 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000365 }
366
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000367 if (MemOps[i].Position > MemOps[insertAfter].Position)
368 insertAfter = i;
Evan Chenga8e29892007-01-19 07:51:42 +0000369 }
370
Evan Chengfaa51072007-04-26 19:00:32 +0000371 bool BaseKill = Loc->findRegisterUseOperandIdx(Base, true) != -1;
Jakob Stoklund Olesen65289662009-12-23 21:28:37 +0000372 MergeOpsUpdate(MBB, MemOps, SIndex, MemOps.size(), insertAfter, SOffset,
373 Base, BaseKill, Opcode, Pred, PredReg, Scratch, dl, Merges);
Evan Cheng5ba71882009-06-05 17:56:14 +0000374 return;
Evan Chenga8e29892007-01-19 07:51:42 +0000375}
376
377static inline bool isMatchingDecrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000378 unsigned Bytes, unsigned Limit,
379 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000380 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000381 if (!MI)
382 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000383 if (MI->getOpcode() != ARM::t2SUBri &&
Evan Cheng86198642009-08-07 00:34:42 +0000384 MI->getOpcode() != ARM::t2SUBrSPi &&
385 MI->getOpcode() != ARM::t2SUBrSPi12 &&
386 MI->getOpcode() != ARM::tSUBspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000387 MI->getOpcode() != ARM::SUBri)
388 return false;
389
390 // Make sure the offset fits in 8 bits.
391 if (Bytes <= 0 || (Limit && Bytes >= Limit))
392 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000393
Evan Cheng86198642009-08-07 00:34:42 +0000394 unsigned Scale = (MI->getOpcode() == ARM::tSUBspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000395 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000396 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000397 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000398 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000399 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000400}
401
402static inline bool isMatchingIncrement(MachineInstr *MI, unsigned Base,
Evan Cheng27934da2009-08-04 01:43:45 +0000403 unsigned Bytes, unsigned Limit,
404 ARMCC::CondCodes Pred, unsigned PredReg){
Evan Cheng0e1d3792007-07-05 07:18:20 +0000405 unsigned MyPredReg = 0;
Evan Cheng45032f22009-07-09 23:11:34 +0000406 if (!MI)
407 return false;
Evan Cheng27934da2009-08-04 01:43:45 +0000408 if (MI->getOpcode() != ARM::t2ADDri &&
Evan Cheng86198642009-08-07 00:34:42 +0000409 MI->getOpcode() != ARM::t2ADDrSPi &&
410 MI->getOpcode() != ARM::t2ADDrSPi12 &&
411 MI->getOpcode() != ARM::tADDspi &&
Evan Cheng27934da2009-08-04 01:43:45 +0000412 MI->getOpcode() != ARM::ADDri)
413 return false;
414
415 if (Bytes <= 0 || (Limit && Bytes >= Limit))
Evan Cheng45032f22009-07-09 23:11:34 +0000416 // Make sure the offset fits in 8 bits.
Evan Cheng27934da2009-08-04 01:43:45 +0000417 return false;
Evan Cheng45032f22009-07-09 23:11:34 +0000418
Evan Cheng86198642009-08-07 00:34:42 +0000419 unsigned Scale = (MI->getOpcode() == ARM::tADDspi) ? 4 : 1; // FIXME
Evan Cheng45032f22009-07-09 23:11:34 +0000420 return (MI->getOperand(0).getReg() == Base &&
Evan Chenga8e29892007-01-19 07:51:42 +0000421 MI->getOperand(1).getReg() == Base &&
Evan Cheng86198642009-08-07 00:34:42 +0000422 (MI->getOperand(2).getImm()*Scale) == Bytes &&
Evan Cheng8fb90362009-08-08 03:20:32 +0000423 llvm::getInstrPredicate(MI, MyPredReg) == Pred &&
Evan Cheng0e1d3792007-07-05 07:18:20 +0000424 MyPredReg == PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000425}
426
427static inline unsigned getLSMultipleTransferSize(MachineInstr *MI) {
428 switch (MI->getOpcode()) {
429 default: return 0;
430 case ARM::LDR:
431 case ARM::STR:
Evan Cheng45032f22009-07-09 23:11:34 +0000432 case ARM::t2LDRi8:
433 case ARM::t2LDRi12:
434 case ARM::t2STRi8:
435 case ARM::t2STRi12:
Jim Grosbache5165492009-11-09 00:11:35 +0000436 case ARM::VLDRS:
437 case ARM::VSTRS:
Evan Chenga8e29892007-01-19 07:51:42 +0000438 return 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000439 case ARM::VLDRD:
440 case ARM::VSTRD:
Evan Chenga8e29892007-01-19 07:51:42 +0000441 return 8;
442 case ARM::LDM:
443 case ARM::STM:
Evan Cheng27934da2009-08-04 01:43:45 +0000444 case ARM::t2LDM:
445 case ARM::t2STM:
Evan Chengd20d6582009-10-01 01:33:39 +0000446 return (MI->getNumOperands() - 5) * 4;
Jim Grosbache5165492009-11-09 00:11:35 +0000447 case ARM::VLDMS:
448 case ARM::VSTMS:
449 case ARM::VLDMD:
450 case ARM::VSTMD:
Evan Chenga8e29892007-01-19 07:51:42 +0000451 return ARM_AM::getAM5Offset(MI->getOperand(1).getImm()) * 4;
452 }
453}
454
Evan Cheng45032f22009-07-09 23:11:34 +0000455/// MergeBaseUpdateLSMultiple - Fold proceeding/trailing inc/dec of base
Jim Grosbache5165492009-11-09 00:11:35 +0000456/// register into the LDM/STM/VLDM{D|S}/VSTM{D|S} op when possible:
Evan Chenga8e29892007-01-19 07:51:42 +0000457///
458/// stmia rn, <ra, rb, rc>
459/// rn := rn + 4 * 3;
460/// =>
461/// stmia rn!, <ra, rb, rc>
462///
463/// rn := rn - 4 * 3;
464/// ldmia rn, <ra, rb, rc>
465/// =>
466/// ldmdb rn!, <ra, rb, rc>
Evan Cheng45032f22009-07-09 23:11:34 +0000467bool ARMLoadStoreOpt::MergeBaseUpdateLSMultiple(MachineBasicBlock &MBB,
468 MachineBasicBlock::iterator MBBI,
469 bool &Advance,
470 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000471 MachineInstr *MI = MBBI;
472 unsigned Base = MI->getOperand(0).getReg();
473 unsigned Bytes = getLSMultipleTransferSize(MI);
Evan Cheng0e1d3792007-07-05 07:18:20 +0000474 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000475 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000476 int Opcode = MI->getOpcode();
Bob Wilsone4193b22010-03-12 22:50:09 +0000477 bool isAM4 = (Opcode == ARM::LDM || Opcode == ARM::t2LDM ||
478 Opcode == ARM::STM || Opcode == ARM::t2STM);
Evan Chenga8e29892007-01-19 07:51:42 +0000479
480 if (isAM4) {
481 if (ARM_AM::getAM4WBFlag(MI->getOperand(1).getImm()))
482 return false;
483
484 // Can't use the updating AM4 sub-mode if the base register is also a dest
485 // register. e.g. ldmdb r0!, {r0, r1, r2}. The behavior is undefined.
Evan Cheng44bec522007-05-15 01:29:07 +0000486 for (unsigned i = 3, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenga8e29892007-01-19 07:51:42 +0000487 if (MI->getOperand(i).getReg() == Base)
488 return false;
489 }
490
491 ARM_AM::AMSubMode Mode = ARM_AM::getAM4SubMode(MI->getOperand(1).getImm());
492 if (MBBI != MBB.begin()) {
493 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
494 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000495 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000496 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::db, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000497 MI->getOperand(4).setReg(Base);
498 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000499 MBB.erase(PrevMBBI);
500 return true;
501 } else if (Mode == ARM_AM::ib &&
Evan Cheng27934da2009-08-04 01:43:45 +0000502 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000503 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(ARM_AM::da, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000504 MI->getOperand(4).setReg(Base); // WB to base
505 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000506 MBB.erase(PrevMBBI);
507 return true;
508 }
509 }
510
511 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000512 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000513 if ((Mode == ARM_AM::ia || Mode == ARM_AM::ib) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000514 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000515 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000516 MI->getOperand(4).setReg(Base); // WB to base
517 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000518 if (NextMBBI == I) {
519 Advance = true;
520 ++I;
521 }
Evan Chenga8e29892007-01-19 07:51:42 +0000522 MBB.erase(NextMBBI);
523 return true;
524 } else if ((Mode == ARM_AM::da || Mode == ARM_AM::db) &&
Evan Cheng27934da2009-08-04 01:43:45 +0000525 isMatchingDecrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000526 MI->getOperand(1).setImm(ARM_AM::getAM4ModeImm(Mode, true));
Evan Chengd20d6582009-10-01 01:33:39 +0000527 MI->getOperand(4).setReg(Base); // WB to base
528 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000529 if (NextMBBI == I) {
530 Advance = true;
531 ++I;
532 }
Evan Chenga8e29892007-01-19 07:51:42 +0000533 MBB.erase(NextMBBI);
534 return true;
535 }
536 }
537 } else {
Jim Grosbache5165492009-11-09 00:11:35 +0000538 // VLDM{D|S}, VSTM{D|S} addressing mode 5 ops.
Evan Chenga8e29892007-01-19 07:51:42 +0000539 if (ARM_AM::getAM5WBFlag(MI->getOperand(1).getImm()))
540 return false;
541
542 ARM_AM::AMSubMode Mode = ARM_AM::getAM5SubMode(MI->getOperand(1).getImm());
543 unsigned Offset = ARM_AM::getAM5Offset(MI->getOperand(1).getImm());
544 if (MBBI != MBB.begin()) {
545 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
546 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000547 isMatchingDecrement(PrevMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000548 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::db, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000549 MI->getOperand(4).setReg(Base); // WB to base
550 MI->getOperand(4).setIsDef();
Evan Chenga8e29892007-01-19 07:51:42 +0000551 MBB.erase(PrevMBBI);
552 return true;
553 }
554 }
555
556 if (MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000557 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +0000558 if (Mode == ARM_AM::ia &&
Evan Cheng27934da2009-08-04 01:43:45 +0000559 isMatchingIncrement(NextMBBI, Base, Bytes, 0, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000560 MI->getOperand(1).setImm(ARM_AM::getAM5Opc(ARM_AM::ia, true, Offset));
Evan Chengd20d6582009-10-01 01:33:39 +0000561 MI->getOperand(4).setReg(Base); // WB to base
562 MI->getOperand(4).setIsDef();
Evan Chenge71bff72007-09-19 21:48:07 +0000563 if (NextMBBI == I) {
564 Advance = true;
565 ++I;
566 }
Evan Chenga8e29892007-01-19 07:51:42 +0000567 MBB.erase(NextMBBI);
568 }
569 return true;
570 }
571 }
572
573 return false;
574}
575
576static unsigned getPreIndexedLoadStoreOpcode(unsigned Opc) {
577 switch (Opc) {
578 case ARM::LDR: return ARM::LDR_PRE;
579 case ARM::STR: return ARM::STR_PRE;
Jim Grosbache5165492009-11-09 00:11:35 +0000580 case ARM::VLDRS: return ARM::VLDMS;
581 case ARM::VLDRD: return ARM::VLDMD;
582 case ARM::VSTRS: return ARM::VSTMS;
583 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000584 case ARM::t2LDRi8:
585 case ARM::t2LDRi12:
586 return ARM::t2LDR_PRE;
587 case ARM::t2STRi8:
588 case ARM::t2STRi12:
589 return ARM::t2STR_PRE;
Torok Edwinc23197a2009-07-14 16:55:14 +0000590 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000591 }
592 return 0;
593}
594
595static unsigned getPostIndexedLoadStoreOpcode(unsigned Opc) {
596 switch (Opc) {
597 case ARM::LDR: return ARM::LDR_POST;
598 case ARM::STR: return ARM::STR_POST;
Jim Grosbache5165492009-11-09 00:11:35 +0000599 case ARM::VLDRS: return ARM::VLDMS;
600 case ARM::VLDRD: return ARM::VLDMD;
601 case ARM::VSTRS: return ARM::VSTMS;
602 case ARM::VSTRD: return ARM::VSTMD;
Evan Cheng45032f22009-07-09 23:11:34 +0000603 case ARM::t2LDRi8:
604 case ARM::t2LDRi12:
605 return ARM::t2LDR_POST;
606 case ARM::t2STRi8:
607 case ARM::t2STRi12:
608 return ARM::t2STR_POST;
Torok Edwinc23197a2009-07-14 16:55:14 +0000609 default: llvm_unreachable("Unhandled opcode!");
Evan Chenga8e29892007-01-19 07:51:42 +0000610 }
611 return 0;
612}
613
Evan Cheng45032f22009-07-09 23:11:34 +0000614/// MergeBaseUpdateLoadStore - Fold proceeding/trailing inc/dec of base
Evan Chenga8e29892007-01-19 07:51:42 +0000615/// register into the LDR/STR/FLD{D|S}/FST{D|S} op when possible:
Evan Cheng45032f22009-07-09 23:11:34 +0000616bool ARMLoadStoreOpt::MergeBaseUpdateLoadStore(MachineBasicBlock &MBB,
617 MachineBasicBlock::iterator MBBI,
618 const TargetInstrInfo *TII,
619 bool &Advance,
620 MachineBasicBlock::iterator &I) {
Evan Chenga8e29892007-01-19 07:51:42 +0000621 MachineInstr *MI = MBBI;
622 unsigned Base = MI->getOperand(1).getReg();
Evan Chenga90f3402007-03-06 21:59:20 +0000623 bool BaseKill = MI->getOperand(1).isKill();
Evan Chenga8e29892007-01-19 07:51:42 +0000624 unsigned Bytes = getLSMultipleTransferSize(MI);
625 int Opcode = MI->getOpcode();
Dale Johannesenb6728402009-02-13 02:25:56 +0000626 DebugLoc dl = MI->getDebugLoc();
Bob Wilsone4193b22010-03-12 22:50:09 +0000627 bool isAM5 = (Opcode == ARM::VLDRD || Opcode == ARM::VLDRS ||
628 Opcode == ARM::VSTRD || Opcode == ARM::VSTRS);
629 bool isAM2 = (Opcode == ARM::LDR || Opcode == ARM::STR);
Evan Cheng45032f22009-07-09 23:11:34 +0000630 if (isAM2 && ARM_AM::getAM2Offset(MI->getOperand(3).getImm()) != 0)
631 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000632 if (isAM5 && ARM_AM::getAM5Offset(MI->getOperand(2).getImm()) != 0)
Evan Cheng45032f22009-07-09 23:11:34 +0000633 return false;
Bob Wilsone4193b22010-03-12 22:50:09 +0000634 if (isT2i32Load(Opcode) || isT2i32Store(Opcode))
Evan Cheng27934da2009-08-04 01:43:45 +0000635 if (MI->getOperand(2).getImm() != 0)
636 return false;
Evan Chenga8e29892007-01-19 07:51:42 +0000637
Jim Grosbache5165492009-11-09 00:11:35 +0000638 bool isLd = isi32Load(Opcode) || Opcode == ARM::VLDRS || Opcode == ARM::VLDRD;
Evan Chenga8e29892007-01-19 07:51:42 +0000639 // Can't do the merge if the destination register is the same as the would-be
640 // writeback register.
641 if (isLd && MI->getOperand(0).getReg() == Base)
642 return false;
643
Evan Cheng0e1d3792007-07-05 07:18:20 +0000644 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000645 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000646 bool DoMerge = false;
647 ARM_AM::AddrOpc AddSub = ARM_AM::add;
648 unsigned NewOpc = 0;
Evan Cheng27934da2009-08-04 01:43:45 +0000649 // AM2 - 12 bits, thumb2 - 8 bits.
650 unsigned Limit = isAM5 ? 0 : (isAM2 ? 0x1000 : 0x100);
Bob Wilsone4193b22010-03-12 22:50:09 +0000651
652 // Try merging with the previous instruction.
Evan Chenga8e29892007-01-19 07:51:42 +0000653 if (MBBI != MBB.begin()) {
654 MachineBasicBlock::iterator PrevMBBI = prior(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000655 if (isMatchingDecrement(PrevMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000656 DoMerge = true;
657 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000658 } else if (!isAM5 &&
659 isMatchingIncrement(PrevMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000660 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000661 }
Bob Wilsone4193b22010-03-12 22:50:09 +0000662 if (DoMerge) {
663 NewOpc = getPreIndexedLoadStoreOpcode(Opcode);
Evan Chenga8e29892007-01-19 07:51:42 +0000664 MBB.erase(PrevMBBI);
Bob Wilsone4193b22010-03-12 22:50:09 +0000665 }
Evan Chenga8e29892007-01-19 07:51:42 +0000666 }
667
Bob Wilsone4193b22010-03-12 22:50:09 +0000668 // Try merging with the next instruction.
Evan Chenga8e29892007-01-19 07:51:42 +0000669 if (!DoMerge && MBBI != MBB.end()) {
Chris Lattner7896c9f2009-12-03 00:50:42 +0000670 MachineBasicBlock::iterator NextMBBI = llvm::next(MBBI);
Evan Cheng27934da2009-08-04 01:43:45 +0000671 if (!isAM5 &&
672 isMatchingDecrement(NextMBBI, Base, Bytes, Limit, Pred, PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000673 DoMerge = true;
674 AddSub = ARM_AM::sub;
Evan Cheng27934da2009-08-04 01:43:45 +0000675 } else if (isMatchingIncrement(NextMBBI, Base, Bytes, Limit,Pred,PredReg)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000676 DoMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000677 }
Evan Chenge71bff72007-09-19 21:48:07 +0000678 if (DoMerge) {
Bob Wilsone4193b22010-03-12 22:50:09 +0000679 NewOpc = getPostIndexedLoadStoreOpcode(Opcode);
Evan Chenge71bff72007-09-19 21:48:07 +0000680 if (NextMBBI == I) {
681 Advance = true;
682 ++I;
683 }
Evan Chenga8e29892007-01-19 07:51:42 +0000684 MBB.erase(NextMBBI);
Evan Chenge71bff72007-09-19 21:48:07 +0000685 }
Evan Chenga8e29892007-01-19 07:51:42 +0000686 }
687
688 if (!DoMerge)
689 return false;
690
Jim Grosbache5165492009-11-09 00:11:35 +0000691 bool isDPR = NewOpc == ARM::VLDMD || NewOpc == ARM::VSTMD;
Evan Cheng9e7a3122009-08-04 21:12:13 +0000692 unsigned Offset = 0;
693 if (isAM5)
Bob Wilsone4193b22010-03-12 22:50:09 +0000694 Offset = ARM_AM::getAM5Opc(AddSub == ARM_AM::sub ? ARM_AM::db : ARM_AM::ia,
695 true, (isDPR ? 2 : 1));
Evan Cheng9e7a3122009-08-04 21:12:13 +0000696 else if (isAM2)
697 Offset = ARM_AM::getAM2Opc(AddSub, Bytes, ARM_AM::no_shift);
698 else
699 Offset = AddSub == ARM_AM::sub ? -Bytes : Bytes;
Evan Chenga8e29892007-01-19 07:51:42 +0000700 if (isLd) {
Evan Cheng27934da2009-08-04 01:43:45 +0000701 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000702 // VLDMS, VLDMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000703 BuildMI(MBB, MBBI, dl, TII->get(NewOpc))
Bill Wendling587daed2009-05-13 21:33:08 +0000704 .addReg(Base, getKillRegState(BaseKill))
Evan Cheng0e1d3792007-07-05 07:18:20 +0000705 .addImm(Offset).addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000706 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000707 .addReg(MI->getOperand(0).getReg(), RegState::Define);
Evan Cheng27934da2009-08-04 01:43:45 +0000708 else if (isAM2)
709 // LDR_PRE, LDR_POST,
710 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
711 .addReg(Base, RegState::Define)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000712 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000713 else
Evan Cheng27934da2009-08-04 01:43:45 +0000714 // t2LDR_PRE, t2LDR_POST
715 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), MI->getOperand(0).getReg())
716 .addReg(Base, RegState::Define)
717 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
718 } else {
719 MachineOperand &MO = MI->getOperand(0);
720 if (isAM5)
Jim Grosbache5165492009-11-09 00:11:35 +0000721 // VSTMS, VSTMD
Dale Johannesenb6728402009-02-13 02:25:56 +0000722 BuildMI(MBB, MBBI, dl, TII->get(NewOpc)).addReg(Base).addImm(Offset)
Evan Cheng0e1d3792007-07-05 07:18:20 +0000723 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000724 .addReg(Base, getDefRegState(true)) // WB base register
Bill Wendling587daed2009-05-13 21:33:08 +0000725 .addReg(MO.getReg(), getKillRegState(MO.isKill()));
Evan Cheng27934da2009-08-04 01:43:45 +0000726 else if (isAM2)
727 // STR_PRE, STR_POST
728 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
729 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
730 .addReg(Base).addReg(0).addImm(Offset).addImm(Pred).addReg(PredReg);
731 else
732 // t2STR_PRE, t2STR_POST
733 BuildMI(MBB, MBBI, dl, TII->get(NewOpc), Base)
734 .addReg(MO.getReg(), getKillRegState(MO.isKill()))
735 .addReg(Base).addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chenga8e29892007-01-19 07:51:42 +0000736 }
737 MBB.erase(MBBI);
738
739 return true;
740}
741
Evan Chengcc1c4272007-03-06 18:02:41 +0000742/// isMemoryOp - Returns true if instruction is a memory operations (that this
743/// pass is capable of operating on).
Evan Cheng45032f22009-07-09 23:11:34 +0000744static bool isMemoryOp(const MachineInstr *MI) {
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000745 if (MI->hasOneMemOperand()) {
746 const MachineMemOperand *MMO = *MI->memoperands_begin();
747
748 // Don't touch volatile memory accesses - we may be changing their order.
749 if (MMO->isVolatile())
750 return false;
751
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000752 // Unaligned ldr/str is emulated by some kernels, but unaligned ldm/stm is
753 // not.
Jakob Stoklund Olesen069e1002010-01-14 00:54:10 +0000754 if (MMO->getAlignment() < 4)
755 return false;
756 }
757
Jakob Stoklund Olesen9e6396d2010-02-24 18:57:08 +0000758 // str <undef> could probably be eliminated entirely, but for now we just want
759 // to avoid making a mess of it.
760 // FIXME: Use str <undef> as a wildcard to enable better stm folding.
761 if (MI->getNumOperands() > 0 && MI->getOperand(0).isReg() &&
762 MI->getOperand(0).isUndef())
763 return false;
764
Bob Wilsonbbf39b02010-03-04 21:04:38 +0000765 // Likewise don't mess with references to undefined addresses.
766 if (MI->getNumOperands() > 1 && MI->getOperand(1).isReg() &&
767 MI->getOperand(1).isUndef())
768 return false;
769
Evan Chengcc1c4272007-03-06 18:02:41 +0000770 int Opcode = MI->getOpcode();
771 switch (Opcode) {
772 default: break;
773 case ARM::LDR:
774 case ARM::STR:
Dan Gohmand735b802008-10-03 15:45:36 +0000775 return MI->getOperand(1).isReg() && MI->getOperand(2).getReg() == 0;
Jim Grosbache5165492009-11-09 00:11:35 +0000776 case ARM::VLDRS:
777 case ARM::VSTRS:
Dan Gohmand735b802008-10-03 15:45:36 +0000778 return MI->getOperand(1).isReg();
Jim Grosbache5165492009-11-09 00:11:35 +0000779 case ARM::VLDRD:
780 case ARM::VSTRD:
Dan Gohmand735b802008-10-03 15:45:36 +0000781 return MI->getOperand(1).isReg();
Evan Cheng45032f22009-07-09 23:11:34 +0000782 case ARM::t2LDRi8:
783 case ARM::t2LDRi12:
784 case ARM::t2STRi8:
785 case ARM::t2STRi12:
Evan Chenge298ab22009-09-27 09:46:04 +0000786 return MI->getOperand(1).isReg();
Evan Chengcc1c4272007-03-06 18:02:41 +0000787 }
788 return false;
789}
790
Evan Cheng11788fd2007-03-08 02:55:08 +0000791/// AdvanceRS - Advance register scavenger to just before the earliest memory
792/// op that is being merged.
793void ARMLoadStoreOpt::AdvanceRS(MachineBasicBlock &MBB, MemOpQueue &MemOps) {
794 MachineBasicBlock::iterator Loc = MemOps[0].MBBI;
795 unsigned Position = MemOps[0].Position;
796 for (unsigned i = 1, e = MemOps.size(); i != e; ++i) {
797 if (MemOps[i].Position < Position) {
798 Position = MemOps[i].Position;
799 Loc = MemOps[i].MBBI;
800 }
801 }
802
803 if (Loc != MBB.begin())
804 RS->forward(prior(Loc));
805}
806
Evan Chenge7d6df72009-06-13 09:12:55 +0000807static int getMemoryOpOffset(const MachineInstr *MI) {
808 int Opcode = MI->getOpcode();
809 bool isAM2 = Opcode == ARM::LDR || Opcode == ARM::STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000810 bool isAM3 = Opcode == ARM::LDRD || Opcode == ARM::STRD;
Evan Chenge7d6df72009-06-13 09:12:55 +0000811 unsigned NumOperands = MI->getDesc().getNumOperands();
812 unsigned OffField = MI->getOperand(NumOperands-3).getImm();
Evan Cheng45032f22009-07-09 23:11:34 +0000813
814 if (Opcode == ARM::t2LDRi12 || Opcode == ARM::t2LDRi8 ||
815 Opcode == ARM::t2STRi12 || Opcode == ARM::t2STRi8 ||
816 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8)
817 return OffField;
818
Evan Chenge7d6df72009-06-13 09:12:55 +0000819 int Offset = isAM2
Evan Cheng358dec52009-06-15 08:28:29 +0000820 ? ARM_AM::getAM2Offset(OffField)
821 : (isAM3 ? ARM_AM::getAM3Offset(OffField)
822 : ARM_AM::getAM5Offset(OffField) * 4);
Evan Chenge7d6df72009-06-13 09:12:55 +0000823 if (isAM2) {
824 if (ARM_AM::getAM2Op(OffField) == ARM_AM::sub)
825 Offset = -Offset;
Evan Cheng358dec52009-06-15 08:28:29 +0000826 } else if (isAM3) {
827 if (ARM_AM::getAM3Op(OffField) == ARM_AM::sub)
828 Offset = -Offset;
Evan Chenge7d6df72009-06-13 09:12:55 +0000829 } else {
830 if (ARM_AM::getAM5Op(OffField) == ARM_AM::sub)
831 Offset = -Offset;
832 }
833 return Offset;
834}
835
Evan Cheng358dec52009-06-15 08:28:29 +0000836static void InsertLDR_STR(MachineBasicBlock &MBB,
837 MachineBasicBlock::iterator &MBBI,
838 int OffImm, bool isDef,
839 DebugLoc dl, unsigned NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000840 unsigned Reg, bool RegDeadKill, bool RegUndef,
841 unsigned BaseReg, bool BaseKill, bool BaseUndef,
842 unsigned OffReg, bool OffKill, bool OffUndef,
Evan Cheng358dec52009-06-15 08:28:29 +0000843 ARMCC::CondCodes Pred, unsigned PredReg,
Evan Chenge298ab22009-09-27 09:46:04 +0000844 const TargetInstrInfo *TII, bool isT2) {
845 int Offset = OffImm;
846 if (!isT2) {
847 if (OffImm < 0)
848 Offset = ARM_AM::getAM2Opc(ARM_AM::sub, -OffImm, ARM_AM::no_shift);
849 else
850 Offset = ARM_AM::getAM2Opc(ARM_AM::add, OffImm, ARM_AM::no_shift);
851 }
852 if (isDef) {
853 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
854 TII->get(NewOpc))
Evan Cheng974fe5d2009-06-19 01:59:04 +0000855 .addReg(Reg, getDefRegState(true) | getDeadRegState(RegDeadKill))
Evan Chenge298ab22009-09-27 09:46:04 +0000856 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
857 if (!isT2)
858 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
859 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
860 } else {
861 MachineInstrBuilder MIB = BuildMI(MBB, MBBI, MBBI->getDebugLoc(),
862 TII->get(NewOpc))
863 .addReg(Reg, getKillRegState(RegDeadKill) | getUndefRegState(RegUndef))
864 .addReg(BaseReg, getKillRegState(BaseKill)|getUndefRegState(BaseUndef));
865 if (!isT2)
866 MIB.addReg(OffReg, getKillRegState(OffKill)|getUndefRegState(OffUndef));
867 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
868 }
Evan Cheng358dec52009-06-15 08:28:29 +0000869}
870
871bool ARMLoadStoreOpt::FixInvalidRegPairOp(MachineBasicBlock &MBB,
872 MachineBasicBlock::iterator &MBBI) {
873 MachineInstr *MI = &*MBBI;
874 unsigned Opcode = MI->getOpcode();
Evan Chenge298ab22009-09-27 09:46:04 +0000875 if (Opcode == ARM::LDRD || Opcode == ARM::STRD ||
876 Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8) {
Evan Cheng358dec52009-06-15 08:28:29 +0000877 unsigned EvenReg = MI->getOperand(0).getReg();
878 unsigned OddReg = MI->getOperand(1).getReg();
879 unsigned EvenRegNum = TRI->getDwarfRegNum(EvenReg, false);
880 unsigned OddRegNum = TRI->getDwarfRegNum(OddReg, false);
881 if ((EvenRegNum & 1) == 0 && (EvenRegNum + 1) == OddRegNum)
882 return false;
883
Evan Chenge298ab22009-09-27 09:46:04 +0000884 bool isT2 = Opcode == ARM::t2LDRDi8 || Opcode == ARM::t2STRDi8;
885 bool isLd = Opcode == ARM::LDRD || Opcode == ARM::t2LDRDi8;
Evan Cheng974fe5d2009-06-19 01:59:04 +0000886 bool EvenDeadKill = isLd ?
887 MI->getOperand(0).isDead() : MI->getOperand(0).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000888 bool EvenUndef = MI->getOperand(0).isUndef();
Evan Cheng974fe5d2009-06-19 01:59:04 +0000889 bool OddDeadKill = isLd ?
890 MI->getOperand(1).isDead() : MI->getOperand(1).isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000891 bool OddUndef = MI->getOperand(1).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000892 const MachineOperand &BaseOp = MI->getOperand(2);
893 unsigned BaseReg = BaseOp.getReg();
894 bool BaseKill = BaseOp.isKill();
Evan Chenge298ab22009-09-27 09:46:04 +0000895 bool BaseUndef = BaseOp.isUndef();
896 unsigned OffReg = isT2 ? 0 : MI->getOperand(3).getReg();
897 bool OffKill = isT2 ? false : MI->getOperand(3).isKill();
898 bool OffUndef = isT2 ? false : MI->getOperand(3).isUndef();
Evan Cheng358dec52009-06-15 08:28:29 +0000899 int OffImm = getMemoryOpOffset(MI);
900 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +0000901 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MI, PredReg);
Evan Cheng358dec52009-06-15 08:28:29 +0000902
903 if (OddRegNum > EvenRegNum && OffReg == 0 && OffImm == 0) {
904 // Ascending register numbers and no offset. It's safe to change it to a
905 // ldm or stm.
Evan Chenge298ab22009-09-27 09:46:04 +0000906 unsigned NewOpc = (isLd)
907 ? (isT2 ? ARM::t2LDM : ARM::LDM)
908 : (isT2 ? ARM::t2STM : ARM::STM);
Evan Chengf9f1da12009-06-18 02:04:01 +0000909 if (isLd) {
910 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
911 .addReg(BaseReg, getKillRegState(BaseKill))
912 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
913 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000914 .addReg(0)
Evan Cheng974fe5d2009-06-19 01:59:04 +0000915 .addReg(EvenReg, getDefRegState(isLd) | getDeadRegState(EvenDeadKill))
Evan Chengd20d6582009-10-01 01:33:39 +0000916 .addReg(OddReg, getDefRegState(isLd) | getDeadRegState(OddDeadKill));
Evan Chengf9f1da12009-06-18 02:04:01 +0000917 ++NumLDRD2LDM;
918 } else {
919 BuildMI(MBB, MBBI, MBBI->getDebugLoc(), TII->get(NewOpc))
920 .addReg(BaseReg, getKillRegState(BaseKill))
921 .addImm(ARM_AM::getAM4ModeImm(ARM_AM::ia))
922 .addImm(Pred).addReg(PredReg)
Evan Chengd20d6582009-10-01 01:33:39 +0000923 .addReg(0)
Evan Chenge298ab22009-09-27 09:46:04 +0000924 .addReg(EvenReg,
925 getKillRegState(EvenDeadKill) | getUndefRegState(EvenUndef))
926 .addReg(OddReg,
Evan Chengd20d6582009-10-01 01:33:39 +0000927 getKillRegState(OddDeadKill) | getUndefRegState(OddUndef));
Evan Chengf9f1da12009-06-18 02:04:01 +0000928 ++NumSTRD2STM;
929 }
Evan Cheng358dec52009-06-15 08:28:29 +0000930 } else {
931 // Split into two instructions.
Evan Chenge298ab22009-09-27 09:46:04 +0000932 assert((!isT2 || !OffReg) &&
933 "Thumb2 ldrd / strd does not encode offset register!");
934 unsigned NewOpc = (isLd)
935 ? (isT2 ? (OffImm < 0 ? ARM::t2LDRi8 : ARM::t2LDRi12) : ARM::LDR)
936 : (isT2 ? (OffImm < 0 ? ARM::t2STRi8 : ARM::t2STRi12) : ARM::STR);
Evan Cheng358dec52009-06-15 08:28:29 +0000937 DebugLoc dl = MBBI->getDebugLoc();
938 // If this is a load and base register is killed, it may have been
939 // re-defed by the load, make sure the first load does not clobber it.
Evan Chengf9f1da12009-06-18 02:04:01 +0000940 if (isLd &&
Evan Cheng358dec52009-06-15 08:28:29 +0000941 (BaseKill || OffKill) &&
942 (TRI->regsOverlap(EvenReg, BaseReg) ||
943 (OffReg && TRI->regsOverlap(EvenReg, OffReg)))) {
944 assert(!TRI->regsOverlap(OddReg, BaseReg) &&
945 (!OffReg || !TRI->regsOverlap(OddReg, OffReg)));
Evan Chenge298ab22009-09-27 09:46:04 +0000946 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
947 OddReg, OddDeadKill, false,
948 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
949 Pred, PredReg, TII, isT2);
950 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
951 EvenReg, EvenDeadKill, false,
952 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
953 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000954 } else {
Evan Cheng0cd22dd2009-11-14 01:50:00 +0000955 if (OddReg == EvenReg && EvenDeadKill) {
956 // If the two source operands are the same, the kill marker is probably
957 // on the first one. e.g.
958 // t2STRDi8 %R5<kill>, %R5, %R9<kill>, 0, 14, %reg0
959 EvenDeadKill = false;
960 OddDeadKill = true;
961 }
Evan Cheng974fe5d2009-06-19 01:59:04 +0000962 InsertLDR_STR(MBB, MBBI, OffImm, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000963 EvenReg, EvenDeadKill, EvenUndef,
964 BaseReg, false, BaseUndef, OffReg, false, OffUndef,
965 Pred, PredReg, TII, isT2);
Evan Cheng974fe5d2009-06-19 01:59:04 +0000966 InsertLDR_STR(MBB, MBBI, OffImm+4, isLd, dl, NewOpc,
Evan Chenge298ab22009-09-27 09:46:04 +0000967 OddReg, OddDeadKill, OddUndef,
968 BaseReg, BaseKill, BaseUndef, OffReg, OffKill, OffUndef,
969 Pred, PredReg, TII, isT2);
Evan Cheng358dec52009-06-15 08:28:29 +0000970 }
Evan Chengf9f1da12009-06-18 02:04:01 +0000971 if (isLd)
972 ++NumLDRD2LDR;
973 else
974 ++NumSTRD2STR;
Evan Cheng358dec52009-06-15 08:28:29 +0000975 }
976
977 MBBI = prior(MBBI);
978 MBB.erase(MI);
979 }
980 return false;
981}
982
Evan Chenga8e29892007-01-19 07:51:42 +0000983/// LoadStoreMultipleOpti - An optimization pass to turn multiple LDR / STR
984/// ops of the same base and incrementing offset into LDM / STM ops.
985bool ARMLoadStoreOpt::LoadStoreMultipleOpti(MachineBasicBlock &MBB) {
986 unsigned NumMerges = 0;
987 unsigned NumMemOps = 0;
988 MemOpQueue MemOps;
989 unsigned CurrBase = 0;
990 int CurrOpc = -1;
991 unsigned CurrSize = 0;
Evan Cheng44bec522007-05-15 01:29:07 +0000992 ARMCC::CondCodes CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +0000993 unsigned CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +0000994 unsigned Position = 0;
Evan Cheng5ba71882009-06-05 17:56:14 +0000995 SmallVector<MachineBasicBlock::iterator,4> Merges;
Evan Chengcc1c4272007-03-06 18:02:41 +0000996
Evan Cheng0ea12ec2007-03-07 02:38:05 +0000997 RS->enterBasicBlock(&MBB);
Evan Chenga8e29892007-01-19 07:51:42 +0000998 MachineBasicBlock::iterator MBBI = MBB.begin(), E = MBB.end();
999 while (MBBI != E) {
Evan Cheng358dec52009-06-15 08:28:29 +00001000 if (FixInvalidRegPairOp(MBB, MBBI))
1001 continue;
1002
Evan Chenga8e29892007-01-19 07:51:42 +00001003 bool Advance = false;
1004 bool TryMerge = false;
1005 bool Clobber = false;
1006
Evan Chengcc1c4272007-03-06 18:02:41 +00001007 bool isMemOp = isMemoryOp(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001008 if (isMemOp) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001009 int Opcode = MBBI->getOpcode();
Evan Chengcc1c4272007-03-06 18:02:41 +00001010 unsigned Size = getLSMultipleTransferSize(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001011 unsigned Base = MBBI->getOperand(1).getReg();
Evan Cheng0e1d3792007-07-05 07:18:20 +00001012 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001013 ARMCC::CondCodes Pred = llvm::getInstrPredicate(MBBI, PredReg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001014 int Offset = getMemoryOpOffset(MBBI);
Evan Chenga8e29892007-01-19 07:51:42 +00001015 // Watch out for:
1016 // r4 := ldr [r5]
1017 // r5 := ldr [r5, #4]
1018 // r6 := ldr [r5, #8]
1019 //
1020 // The second ldr has effectively broken the chain even though it
1021 // looks like the later ldr(s) use the same base register. Try to
1022 // merge the ldr's so far, including this one. But don't try to
1023 // combine the following ldr(s).
Evan Cheng45032f22009-07-09 23:11:34 +00001024 Clobber = (isi32Load(Opcode) && Base == MBBI->getOperand(0).getReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001025 if (CurrBase == 0 && !Clobber) {
1026 // Start of a new chain.
1027 CurrBase = Base;
1028 CurrOpc = Opcode;
1029 CurrSize = Size;
Evan Cheng44bec522007-05-15 01:29:07 +00001030 CurrPred = Pred;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001031 CurrPredReg = PredReg;
Evan Chenga8e29892007-01-19 07:51:42 +00001032 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1033 NumMemOps++;
1034 Advance = true;
1035 } else {
1036 if (Clobber) {
1037 TryMerge = true;
1038 Advance = true;
1039 }
1040
Evan Cheng44bec522007-05-15 01:29:07 +00001041 if (CurrOpc == Opcode && CurrBase == Base && CurrPred == Pred) {
Evan Cheng0e1d3792007-07-05 07:18:20 +00001042 // No need to match PredReg.
Evan Chenga8e29892007-01-19 07:51:42 +00001043 // Continue adding to the queue.
1044 if (Offset > MemOps.back().Offset) {
1045 MemOps.push_back(MemOpQueueEntry(Offset, Position, MBBI));
1046 NumMemOps++;
1047 Advance = true;
1048 } else {
1049 for (MemOpQueueIter I = MemOps.begin(), E = MemOps.end();
1050 I != E; ++I) {
1051 if (Offset < I->Offset) {
1052 MemOps.insert(I, MemOpQueueEntry(Offset, Position, MBBI));
1053 NumMemOps++;
1054 Advance = true;
1055 break;
1056 } else if (Offset == I->Offset) {
1057 // Collision! This can't be merged!
1058 break;
1059 }
1060 }
1061 }
1062 }
1063 }
1064 }
1065
1066 if (Advance) {
1067 ++Position;
1068 ++MBBI;
Evan Chengfaf93aa2009-10-22 06:47:35 +00001069 if (MBBI == E)
1070 // Reach the end of the block, try merging the memory instructions.
1071 TryMerge = true;
Evan Chenga8e29892007-01-19 07:51:42 +00001072 } else
1073 TryMerge = true;
1074
1075 if (TryMerge) {
1076 if (NumMemOps > 1) {
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001077 // Try to find a free register to use as a new base in case it's needed.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001078 // First advance to the instruction just before the start of the chain.
Evan Cheng11788fd2007-03-08 02:55:08 +00001079 AdvanceRS(MBB, MemOps);
Jakob Stoklund Olesenc0823fe2009-08-18 21:14:54 +00001080 // Find a scratch register.
Jim Grosbache11a8f52009-09-11 19:49:06 +00001081 unsigned Scratch = RS->FindUnusedReg(ARM::GPRRegisterClass);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001082 // Process the load / store instructions.
1083 RS->forward(prior(MBBI));
1084
1085 // Merge ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001086 Merges.clear();
1087 MergeLDR_STR(MBB, 0, CurrBase, CurrOpc, CurrSize,
1088 CurrPred, CurrPredReg, Scratch, MemOps, Merges);
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001089
Evan Chenga8e29892007-01-19 07:51:42 +00001090 // Try folding preceeding/trailing base inc/dec into the generated
1091 // LDM/STM ops.
Evan Cheng5ba71882009-06-05 17:56:14 +00001092 for (unsigned i = 0, e = Merges.size(); i < e; ++i)
Evan Cheng45032f22009-07-09 23:11:34 +00001093 if (MergeBaseUpdateLSMultiple(MBB, Merges[i], Advance, MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001094 ++NumMerges;
Evan Cheng5ba71882009-06-05 17:56:14 +00001095 NumMerges += Merges.size();
Evan Chenga8e29892007-01-19 07:51:42 +00001096
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001097 // Try folding preceeding/trailing base inc/dec into those load/store
1098 // that were not merged to form LDM/STM ops.
1099 for (unsigned i = 0; i != NumMemOps; ++i)
1100 if (!MemOps[i].Merged)
Evan Cheng45032f22009-07-09 23:11:34 +00001101 if (MergeBaseUpdateLoadStore(MBB, MemOps[i].MBBI, TII,Advance,MBBI))
Evan Cheng9d5fb982009-06-03 06:14:58 +00001102 ++NumMerges;
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001103
Jim Grosbach764ab522009-08-11 15:33:49 +00001104 // RS may be pointing to an instruction that's deleted.
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001105 RS->skipTo(prior(MBBI));
Evan Cheng14883262009-06-04 01:15:28 +00001106 } else if (NumMemOps == 1) {
1107 // Try folding preceeding/trailing base inc/dec into the single
1108 // load/store.
Evan Cheng45032f22009-07-09 23:11:34 +00001109 if (MergeBaseUpdateLoadStore(MBB, MemOps[0].MBBI, TII, Advance, MBBI)) {
Evan Cheng14883262009-06-04 01:15:28 +00001110 ++NumMerges;
1111 RS->forward(prior(MBBI));
1112 }
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001113 }
Evan Chenga8e29892007-01-19 07:51:42 +00001114
1115 CurrBase = 0;
1116 CurrOpc = -1;
Evan Cheng44bec522007-05-15 01:29:07 +00001117 CurrSize = 0;
1118 CurrPred = ARMCC::AL;
Evan Cheng0e1d3792007-07-05 07:18:20 +00001119 CurrPredReg = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001120 if (NumMemOps) {
1121 MemOps.clear();
1122 NumMemOps = 0;
1123 }
1124
1125 // If iterator hasn't been advanced and this is not a memory op, skip it.
1126 // It can't start a new chain anyway.
1127 if (!Advance && !isMemOp && MBBI != E) {
1128 ++Position;
1129 ++MBBI;
1130 }
1131 }
1132 }
1133 return NumMerges > 0;
1134}
1135
Evan Chenge7d6df72009-06-13 09:12:55 +00001136namespace {
1137 struct OffsetCompare {
1138 bool operator()(const MachineInstr *LHS, const MachineInstr *RHS) const {
1139 int LOffset = getMemoryOpOffset(LHS);
1140 int ROffset = getMemoryOpOffset(RHS);
1141 assert(LHS == RHS || LOffset != ROffset);
1142 return LOffset > ROffset;
1143 }
1144 };
1145}
1146
Evan Chenga8e29892007-01-19 07:51:42 +00001147/// MergeReturnIntoLDM - If this is a exit BB, try merging the return op
1148/// (bx lr) into the preceeding stack restore so it directly restore the value
1149/// of LR into pc.
1150/// ldmfd sp!, {r7, lr}
1151/// bx lr
1152/// =>
1153/// ldmfd sp!, {r7, pc}
1154bool ARMLoadStoreOpt::MergeReturnIntoLDM(MachineBasicBlock &MBB) {
1155 if (MBB.empty()) return false;
1156
1157 MachineBasicBlock::iterator MBBI = prior(MBB.end());
Evan Cheng45032f22009-07-09 23:11:34 +00001158 if (MBBI != MBB.begin() &&
Evan Cheng446c4282009-07-11 06:43:01 +00001159 (MBBI->getOpcode() == ARM::BX_RET || MBBI->getOpcode() == ARM::tBX_RET)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001160 MachineInstr *PrevMI = prior(MBBI);
Evan Cheng45032f22009-07-09 23:11:34 +00001161 if (PrevMI->getOpcode() == ARM::LDM || PrevMI->getOpcode() == ARM::t2LDM) {
Evan Chenga8e29892007-01-19 07:51:42 +00001162 MachineOperand &MO = PrevMI->getOperand(PrevMI->getNumOperands()-1);
Evan Cheng27934da2009-08-04 01:43:45 +00001163 if (MO.getReg() != ARM::LR)
1164 return false;
1165 unsigned NewOpc = isThumb2 ? ARM::t2LDM_RET : ARM::LDM_RET;
1166 PrevMI->setDesc(TII->get(NewOpc));
1167 MO.setReg(ARM::PC);
1168 MBB.erase(MBBI);
1169 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00001170 }
1171 }
1172 return false;
1173}
1174
1175bool ARMLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Chengcc1c4272007-03-06 18:02:41 +00001176 const TargetMachine &TM = Fn.getTarget();
Evan Cheng603b83e2007-03-07 20:30:36 +00001177 AFI = Fn.getInfo<ARMFunctionInfo>();
Evan Chengcc1c4272007-03-06 18:02:41 +00001178 TII = TM.getInstrInfo();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001179 TRI = TM.getRegisterInfo();
Evan Cheng0ea12ec2007-03-07 02:38:05 +00001180 RS = new RegScavenger();
Evan Cheng45032f22009-07-09 23:11:34 +00001181 isThumb2 = AFI->isThumb2Function();
Evan Chengcc1c4272007-03-06 18:02:41 +00001182
Evan Chenga8e29892007-01-19 07:51:42 +00001183 bool Modified = false;
1184 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1185 ++MFI) {
1186 MachineBasicBlock &MBB = *MFI;
1187 Modified |= LoadStoreMultipleOpti(MBB);
1188 Modified |= MergeReturnIntoLDM(MBB);
1189 }
Evan Chengcc1c4272007-03-06 18:02:41 +00001190
1191 delete RS;
Evan Chenga8e29892007-01-19 07:51:42 +00001192 return Modified;
1193}
Evan Chenge7d6df72009-06-13 09:12:55 +00001194
1195
1196/// ARMPreAllocLoadStoreOpt - Pre- register allocation pass that move
1197/// load / stores from consecutive locations close to make it more
1198/// likely they will be combined later.
1199
1200namespace {
Nick Lewycky6726b6d2009-10-25 06:33:48 +00001201 struct ARMPreAllocLoadStoreOpt : public MachineFunctionPass{
Evan Chenge7d6df72009-06-13 09:12:55 +00001202 static char ID;
1203 ARMPreAllocLoadStoreOpt() : MachineFunctionPass(&ID) {}
1204
Evan Cheng358dec52009-06-15 08:28:29 +00001205 const TargetData *TD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001206 const TargetInstrInfo *TII;
1207 const TargetRegisterInfo *TRI;
Evan Cheng358dec52009-06-15 08:28:29 +00001208 const ARMSubtarget *STI;
Evan Chenge7d6df72009-06-13 09:12:55 +00001209 MachineRegisterInfo *MRI;
Evan Chengeef490f2009-09-25 21:44:53 +00001210 MachineFunction *MF;
Evan Chenge7d6df72009-06-13 09:12:55 +00001211
1212 virtual bool runOnMachineFunction(MachineFunction &Fn);
1213
1214 virtual const char *getPassName() const {
1215 return "ARM pre- register allocation load / store optimization pass";
1216 }
1217
1218 private:
Evan Chengd780f352009-06-15 20:54:56 +00001219 bool CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1, DebugLoc &dl,
1220 unsigned &NewOpc, unsigned &EvenReg,
1221 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001222 unsigned &OffReg, int &Offset,
Evan Chengeef490f2009-09-25 21:44:53 +00001223 unsigned &PredReg, ARMCC::CondCodes &Pred,
1224 bool &isT2);
Evan Chenge7d6df72009-06-13 09:12:55 +00001225 bool RescheduleOps(MachineBasicBlock *MBB,
1226 SmallVector<MachineInstr*, 4> &Ops,
1227 unsigned Base, bool isLd,
1228 DenseMap<MachineInstr*, unsigned> &MI2LocMap);
1229 bool RescheduleLoadStoreInstrs(MachineBasicBlock *MBB);
1230 };
1231 char ARMPreAllocLoadStoreOpt::ID = 0;
1232}
1233
1234bool ARMPreAllocLoadStoreOpt::runOnMachineFunction(MachineFunction &Fn) {
Evan Cheng358dec52009-06-15 08:28:29 +00001235 TD = Fn.getTarget().getTargetData();
Evan Chenge7d6df72009-06-13 09:12:55 +00001236 TII = Fn.getTarget().getInstrInfo();
1237 TRI = Fn.getTarget().getRegisterInfo();
Evan Cheng358dec52009-06-15 08:28:29 +00001238 STI = &Fn.getTarget().getSubtarget<ARMSubtarget>();
Evan Chenge7d6df72009-06-13 09:12:55 +00001239 MRI = &Fn.getRegInfo();
Evan Chengeef490f2009-09-25 21:44:53 +00001240 MF = &Fn;
Evan Chenge7d6df72009-06-13 09:12:55 +00001241
1242 bool Modified = false;
1243 for (MachineFunction::iterator MFI = Fn.begin(), E = Fn.end(); MFI != E;
1244 ++MFI)
1245 Modified |= RescheduleLoadStoreInstrs(MFI);
1246
1247 return Modified;
1248}
1249
Evan Chengae69a2a2009-06-19 23:17:27 +00001250static bool IsSafeAndProfitableToMove(bool isLd, unsigned Base,
1251 MachineBasicBlock::iterator I,
1252 MachineBasicBlock::iterator E,
1253 SmallPtrSet<MachineInstr*, 4> &MemOps,
1254 SmallSet<unsigned, 4> &MemRegs,
1255 const TargetRegisterInfo *TRI) {
Evan Chenge7d6df72009-06-13 09:12:55 +00001256 // Are there stores / loads / calls between them?
1257 // FIXME: This is overly conservative. We should make use of alias information
1258 // some day.
Evan Chengae69a2a2009-06-19 23:17:27 +00001259 SmallSet<unsigned, 4> AddedRegPressure;
Evan Chenge7d6df72009-06-13 09:12:55 +00001260 while (++I != E) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001261 if (MemOps.count(&*I))
1262 continue;
Evan Chenge7d6df72009-06-13 09:12:55 +00001263 const TargetInstrDesc &TID = I->getDesc();
1264 if (TID.isCall() || TID.isTerminator() || TID.hasUnmodeledSideEffects())
1265 return false;
1266 if (isLd && TID.mayStore())
1267 return false;
1268 if (!isLd) {
1269 if (TID.mayLoad())
1270 return false;
1271 // It's not safe to move the first 'str' down.
1272 // str r1, [r0]
1273 // strh r5, [r0]
1274 // str r4, [r0, #+4]
Evan Chengae69a2a2009-06-19 23:17:27 +00001275 if (TID.mayStore())
Evan Chenge7d6df72009-06-13 09:12:55 +00001276 return false;
1277 }
1278 for (unsigned j = 0, NumOps = I->getNumOperands(); j != NumOps; ++j) {
1279 MachineOperand &MO = I->getOperand(j);
Evan Chengae69a2a2009-06-19 23:17:27 +00001280 if (!MO.isReg())
1281 continue;
1282 unsigned Reg = MO.getReg();
1283 if (MO.isDef() && TRI->regsOverlap(Reg, Base))
Evan Chenge7d6df72009-06-13 09:12:55 +00001284 return false;
Evan Chengae69a2a2009-06-19 23:17:27 +00001285 if (Reg != Base && !MemRegs.count(Reg))
1286 AddedRegPressure.insert(Reg);
Evan Chenge7d6df72009-06-13 09:12:55 +00001287 }
1288 }
Evan Chengae69a2a2009-06-19 23:17:27 +00001289
1290 // Estimate register pressure increase due to the transformation.
1291 if (MemRegs.size() <= 4)
1292 // Ok if we are moving small number of instructions.
1293 return true;
1294 return AddedRegPressure.size() <= MemRegs.size() * 2;
Evan Chenge7d6df72009-06-13 09:12:55 +00001295}
1296
Evan Chengd780f352009-06-15 20:54:56 +00001297bool
1298ARMPreAllocLoadStoreOpt::CanFormLdStDWord(MachineInstr *Op0, MachineInstr *Op1,
1299 DebugLoc &dl,
1300 unsigned &NewOpc, unsigned &EvenReg,
1301 unsigned &OddReg, unsigned &BaseReg,
Evan Chenge298ab22009-09-27 09:46:04 +00001302 unsigned &OffReg, int &Offset,
Evan Chengd780f352009-06-15 20:54:56 +00001303 unsigned &PredReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001304 ARMCC::CondCodes &Pred,
1305 bool &isT2) {
Evan Chengfa1be5d2009-09-29 07:07:30 +00001306 // Make sure we're allowed to generate LDRD/STRD.
1307 if (!STI->hasV5TEOps())
1308 return false;
1309
Jim Grosbache5165492009-11-09 00:11:35 +00001310 // FIXME: VLDRS / VSTRS -> VLDRD / VSTRD
Evan Chengeef490f2009-09-25 21:44:53 +00001311 unsigned Scale = 1;
Evan Chengd780f352009-06-15 20:54:56 +00001312 unsigned Opcode = Op0->getOpcode();
1313 if (Opcode == ARM::LDR)
1314 NewOpc = ARM::LDRD;
1315 else if (Opcode == ARM::STR)
1316 NewOpc = ARM::STRD;
Evan Chengeef490f2009-09-25 21:44:53 +00001317 else if (Opcode == ARM::t2LDRi8 || Opcode == ARM::t2LDRi12) {
1318 NewOpc = ARM::t2LDRDi8;
1319 Scale = 4;
1320 isT2 = true;
1321 } else if (Opcode == ARM::t2STRi8 || Opcode == ARM::t2STRi12) {
1322 NewOpc = ARM::t2STRDi8;
1323 Scale = 4;
1324 isT2 = true;
1325 } else
1326 return false;
1327
Evan Cheng8f05c102009-09-26 02:43:36 +00001328 // Make sure the offset registers match.
Evan Chengeef490f2009-09-25 21:44:53 +00001329 if (!isT2 &&
1330 (Op0->getOperand(2).getReg() != Op1->getOperand(2).getReg()))
1331 return false;
Evan Chengd780f352009-06-15 20:54:56 +00001332
1333 // Must sure the base address satisfies i64 ld / st alignment requirement.
1334 if (!Op0->hasOneMemOperand() ||
Dan Gohmanc76909a2009-09-25 20:36:54 +00001335 !(*Op0->memoperands_begin())->getValue() ||
1336 (*Op0->memoperands_begin())->isVolatile())
Evan Cheng358dec52009-06-15 08:28:29 +00001337 return false;
1338
Dan Gohmanc76909a2009-09-25 20:36:54 +00001339 unsigned Align = (*Op0->memoperands_begin())->getAlignment();
Evan Chengeef490f2009-09-25 21:44:53 +00001340 Function *Func = MF->getFunction();
Evan Cheng358dec52009-06-15 08:28:29 +00001341 unsigned ReqAlign = STI->hasV6Ops()
Evan Chengeef490f2009-09-25 21:44:53 +00001342 ? TD->getPrefTypeAlignment(Type::getInt64Ty(Func->getContext()))
1343 : 8; // Pre-v6 need 8-byte align
Evan Chengd780f352009-06-15 20:54:56 +00001344 if (Align < ReqAlign)
1345 return false;
1346
1347 // Then make sure the immediate offset fits.
1348 int OffImm = getMemoryOpOffset(Op0);
Evan Chenge298ab22009-09-27 09:46:04 +00001349 if (isT2) {
1350 if (OffImm < 0) {
1351 if (OffImm < -255)
1352 // Can't fall back to t2LDRi8 / t2STRi8.
1353 return false;
1354 } else {
1355 int Limit = (1 << 8) * Scale;
1356 if (OffImm >= Limit || (OffImm & (Scale-1)))
1357 return false;
1358 }
Evan Chengeef490f2009-09-25 21:44:53 +00001359 Offset = OffImm;
Evan Chenge298ab22009-09-27 09:46:04 +00001360 } else {
1361 ARM_AM::AddrOpc AddSub = ARM_AM::add;
1362 if (OffImm < 0) {
1363 AddSub = ARM_AM::sub;
1364 OffImm = - OffImm;
1365 }
1366 int Limit = (1 << 8) * Scale;
1367 if (OffImm >= Limit || (OffImm & (Scale-1)))
1368 return false;
Evan Chengeef490f2009-09-25 21:44:53 +00001369 Offset = ARM_AM::getAM3Opc(AddSub, OffImm);
Evan Chenge298ab22009-09-27 09:46:04 +00001370 }
Evan Chengd780f352009-06-15 20:54:56 +00001371 EvenReg = Op0->getOperand(0).getReg();
Evan Cheng67586072009-06-15 21:18:20 +00001372 OddReg = Op1->getOperand(0).getReg();
Evan Chengd780f352009-06-15 20:54:56 +00001373 if (EvenReg == OddReg)
1374 return false;
1375 BaseReg = Op0->getOperand(1).getReg();
Evan Chengeef490f2009-09-25 21:44:53 +00001376 if (!isT2)
1377 OffReg = Op0->getOperand(2).getReg();
Evan Cheng8fb90362009-08-08 03:20:32 +00001378 Pred = llvm::getInstrPredicate(Op0, PredReg);
Evan Chengd780f352009-06-15 20:54:56 +00001379 dl = Op0->getDebugLoc();
1380 return true;
Evan Cheng358dec52009-06-15 08:28:29 +00001381}
1382
Evan Chenge7d6df72009-06-13 09:12:55 +00001383bool ARMPreAllocLoadStoreOpt::RescheduleOps(MachineBasicBlock *MBB,
1384 SmallVector<MachineInstr*, 4> &Ops,
1385 unsigned Base, bool isLd,
1386 DenseMap<MachineInstr*, unsigned> &MI2LocMap) {
1387 bool RetVal = false;
1388
1389 // Sort by offset (in reverse order).
1390 std::sort(Ops.begin(), Ops.end(), OffsetCompare());
1391
1392 // The loads / stores of the same base are in order. Scan them from first to
1393 // last and check for the followins:
1394 // 1. Any def of base.
1395 // 2. Any gaps.
1396 while (Ops.size() > 1) {
1397 unsigned FirstLoc = ~0U;
1398 unsigned LastLoc = 0;
1399 MachineInstr *FirstOp = 0;
1400 MachineInstr *LastOp = 0;
1401 int LastOffset = 0;
Evan Chengf9f1da12009-06-18 02:04:01 +00001402 unsigned LastOpcode = 0;
Evan Chenge7d6df72009-06-13 09:12:55 +00001403 unsigned LastBytes = 0;
1404 unsigned NumMove = 0;
1405 for (int i = Ops.size() - 1; i >= 0; --i) {
1406 MachineInstr *Op = Ops[i];
1407 unsigned Loc = MI2LocMap[Op];
1408 if (Loc <= FirstLoc) {
1409 FirstLoc = Loc;
1410 FirstOp = Op;
1411 }
1412 if (Loc >= LastLoc) {
1413 LastLoc = Loc;
1414 LastOp = Op;
1415 }
1416
Evan Chengf9f1da12009-06-18 02:04:01 +00001417 unsigned Opcode = Op->getOpcode();
1418 if (LastOpcode && Opcode != LastOpcode)
1419 break;
1420
Evan Chenge7d6df72009-06-13 09:12:55 +00001421 int Offset = getMemoryOpOffset(Op);
1422 unsigned Bytes = getLSMultipleTransferSize(Op);
1423 if (LastBytes) {
1424 if (Bytes != LastBytes || Offset != (LastOffset + (int)Bytes))
1425 break;
1426 }
1427 LastOffset = Offset;
1428 LastBytes = Bytes;
Evan Chengf9f1da12009-06-18 02:04:01 +00001429 LastOpcode = Opcode;
Evan Chengeef490f2009-09-25 21:44:53 +00001430 if (++NumMove == 8) // FIXME: Tune this limit.
Evan Chenge7d6df72009-06-13 09:12:55 +00001431 break;
1432 }
1433
1434 if (NumMove <= 1)
1435 Ops.pop_back();
1436 else {
Evan Chengae69a2a2009-06-19 23:17:27 +00001437 SmallPtrSet<MachineInstr*, 4> MemOps;
1438 SmallSet<unsigned, 4> MemRegs;
1439 for (int i = NumMove-1; i >= 0; --i) {
1440 MemOps.insert(Ops[i]);
1441 MemRegs.insert(Ops[i]->getOperand(0).getReg());
1442 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001443
1444 // Be conservative, if the instructions are too far apart, don't
1445 // move them. We want to limit the increase of register pressure.
Evan Chengae69a2a2009-06-19 23:17:27 +00001446 bool DoMove = (LastLoc - FirstLoc) <= NumMove*4; // FIXME: Tune this.
Evan Chenge7d6df72009-06-13 09:12:55 +00001447 if (DoMove)
Evan Chengae69a2a2009-06-19 23:17:27 +00001448 DoMove = IsSafeAndProfitableToMove(isLd, Base, FirstOp, LastOp,
1449 MemOps, MemRegs, TRI);
Evan Chenge7d6df72009-06-13 09:12:55 +00001450 if (!DoMove) {
1451 for (unsigned i = 0; i != NumMove; ++i)
1452 Ops.pop_back();
1453 } else {
1454 // This is the new location for the loads / stores.
1455 MachineBasicBlock::iterator InsertPos = isLd ? FirstOp : LastOp;
Evan Chengae69a2a2009-06-19 23:17:27 +00001456 while (InsertPos != MBB->end() && MemOps.count(InsertPos))
Evan Chenge7d6df72009-06-13 09:12:55 +00001457 ++InsertPos;
Evan Cheng358dec52009-06-15 08:28:29 +00001458
1459 // If we are moving a pair of loads / stores, see if it makes sense
1460 // to try to allocate a pair of registers that can form register pairs.
Evan Chengd780f352009-06-15 20:54:56 +00001461 MachineInstr *Op0 = Ops.back();
1462 MachineInstr *Op1 = Ops[Ops.size()-2];
1463 unsigned EvenReg = 0, OddReg = 0;
1464 unsigned BaseReg = 0, OffReg = 0, PredReg = 0;
1465 ARMCC::CondCodes Pred = ARMCC::AL;
Evan Chengeef490f2009-09-25 21:44:53 +00001466 bool isT2 = false;
Evan Chengd780f352009-06-15 20:54:56 +00001467 unsigned NewOpc = 0;
Evan Chenge298ab22009-09-27 09:46:04 +00001468 int Offset = 0;
Evan Chengd780f352009-06-15 20:54:56 +00001469 DebugLoc dl;
1470 if (NumMove == 2 && CanFormLdStDWord(Op0, Op1, dl, NewOpc,
1471 EvenReg, OddReg, BaseReg, OffReg,
Evan Chengeef490f2009-09-25 21:44:53 +00001472 Offset, PredReg, Pred, isT2)) {
Evan Chengd780f352009-06-15 20:54:56 +00001473 Ops.pop_back();
1474 Ops.pop_back();
Evan Cheng358dec52009-06-15 08:28:29 +00001475
Evan Chengd780f352009-06-15 20:54:56 +00001476 // Form the pair instruction.
Evan Chengf9f1da12009-06-18 02:04:01 +00001477 if (isLd) {
Evan Chengeef490f2009-09-25 21:44:53 +00001478 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1479 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001480 .addReg(EvenReg, RegState::Define)
1481 .addReg(OddReg, RegState::Define)
Evan Chengeef490f2009-09-25 21:44:53 +00001482 .addReg(BaseReg);
1483 if (!isT2)
1484 MIB.addReg(OffReg);
1485 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001486 ++NumLDRDFormed;
1487 } else {
Evan Chengeef490f2009-09-25 21:44:53 +00001488 MachineInstrBuilder MIB = BuildMI(*MBB, InsertPos,
1489 dl, TII->get(NewOpc))
Evan Cheng358dec52009-06-15 08:28:29 +00001490 .addReg(EvenReg)
1491 .addReg(OddReg)
Evan Chengeef490f2009-09-25 21:44:53 +00001492 .addReg(BaseReg);
1493 if (!isT2)
1494 MIB.addReg(OffReg);
1495 MIB.addImm(Offset).addImm(Pred).addReg(PredReg);
Evan Chengf9f1da12009-06-18 02:04:01 +00001496 ++NumSTRDFormed;
1497 }
1498 MBB->erase(Op0);
1499 MBB->erase(Op1);
Evan Cheng358dec52009-06-15 08:28:29 +00001500
1501 // Add register allocation hints to form register pairs.
1502 MRI->setRegAllocationHint(EvenReg, ARMRI::RegPairEven, OddReg);
1503 MRI->setRegAllocationHint(OddReg, ARMRI::RegPairOdd, EvenReg);
Evan Chengd780f352009-06-15 20:54:56 +00001504 } else {
1505 for (unsigned i = 0; i != NumMove; ++i) {
1506 MachineInstr *Op = Ops.back();
1507 Ops.pop_back();
1508 MBB->splice(InsertPos, MBB, Op);
1509 }
Evan Chenge7d6df72009-06-13 09:12:55 +00001510 }
1511
1512 NumLdStMoved += NumMove;
1513 RetVal = true;
1514 }
1515 }
1516 }
1517
1518 return RetVal;
1519}
1520
1521bool
1522ARMPreAllocLoadStoreOpt::RescheduleLoadStoreInstrs(MachineBasicBlock *MBB) {
1523 bool RetVal = false;
1524
1525 DenseMap<MachineInstr*, unsigned> MI2LocMap;
1526 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2LdsMap;
1527 DenseMap<unsigned, SmallVector<MachineInstr*, 4> > Base2StsMap;
1528 SmallVector<unsigned, 4> LdBases;
1529 SmallVector<unsigned, 4> StBases;
1530
1531 unsigned Loc = 0;
1532 MachineBasicBlock::iterator MBBI = MBB->begin();
1533 MachineBasicBlock::iterator E = MBB->end();
1534 while (MBBI != E) {
1535 for (; MBBI != E; ++MBBI) {
1536 MachineInstr *MI = MBBI;
1537 const TargetInstrDesc &TID = MI->getDesc();
1538 if (TID.isCall() || TID.isTerminator()) {
1539 // Stop at barriers.
1540 ++MBBI;
1541 break;
1542 }
1543
1544 MI2LocMap[MI] = Loc++;
1545 if (!isMemoryOp(MI))
1546 continue;
1547 unsigned PredReg = 0;
Evan Cheng8fb90362009-08-08 03:20:32 +00001548 if (llvm::getInstrPredicate(MI, PredReg) != ARMCC::AL)
Evan Chenge7d6df72009-06-13 09:12:55 +00001549 continue;
1550
Evan Chengeef490f2009-09-25 21:44:53 +00001551 int Opc = MI->getOpcode();
Jim Grosbache5165492009-11-09 00:11:35 +00001552 bool isLd = isi32Load(Opc) || Opc == ARM::VLDRS || Opc == ARM::VLDRD;
Evan Chenge7d6df72009-06-13 09:12:55 +00001553 unsigned Base = MI->getOperand(1).getReg();
1554 int Offset = getMemoryOpOffset(MI);
1555
1556 bool StopHere = false;
1557 if (isLd) {
1558 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1559 Base2LdsMap.find(Base);
1560 if (BI != Base2LdsMap.end()) {
1561 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1562 if (Offset == getMemoryOpOffset(BI->second[i])) {
1563 StopHere = true;
1564 break;
1565 }
1566 }
1567 if (!StopHere)
1568 BI->second.push_back(MI);
1569 } else {
1570 SmallVector<MachineInstr*, 4> MIs;
1571 MIs.push_back(MI);
1572 Base2LdsMap[Base] = MIs;
1573 LdBases.push_back(Base);
1574 }
1575 } else {
1576 DenseMap<unsigned, SmallVector<MachineInstr*, 4> >::iterator BI =
1577 Base2StsMap.find(Base);
1578 if (BI != Base2StsMap.end()) {
1579 for (unsigned i = 0, e = BI->second.size(); i != e; ++i) {
1580 if (Offset == getMemoryOpOffset(BI->second[i])) {
1581 StopHere = true;
1582 break;
1583 }
1584 }
1585 if (!StopHere)
1586 BI->second.push_back(MI);
1587 } else {
1588 SmallVector<MachineInstr*, 4> MIs;
1589 MIs.push_back(MI);
1590 Base2StsMap[Base] = MIs;
1591 StBases.push_back(Base);
1592 }
1593 }
1594
1595 if (StopHere) {
Evan Chengae69a2a2009-06-19 23:17:27 +00001596 // Found a duplicate (a base+offset combination that's seen earlier).
1597 // Backtrack.
Evan Chenge7d6df72009-06-13 09:12:55 +00001598 --Loc;
1599 break;
1600 }
1601 }
1602
1603 // Re-schedule loads.
1604 for (unsigned i = 0, e = LdBases.size(); i != e; ++i) {
1605 unsigned Base = LdBases[i];
1606 SmallVector<MachineInstr*, 4> &Lds = Base2LdsMap[Base];
1607 if (Lds.size() > 1)
1608 RetVal |= RescheduleOps(MBB, Lds, Base, true, MI2LocMap);
1609 }
1610
1611 // Re-schedule stores.
1612 for (unsigned i = 0, e = StBases.size(); i != e; ++i) {
1613 unsigned Base = StBases[i];
1614 SmallVector<MachineInstr*, 4> &Sts = Base2StsMap[Base];
1615 if (Sts.size() > 1)
1616 RetVal |= RescheduleOps(MBB, Sts, Base, false, MI2LocMap);
1617 }
1618
1619 if (MBBI != E) {
1620 Base2LdsMap.clear();
1621 Base2StsMap.clear();
1622 LdBases.clear();
1623 StBases.clear();
1624 }
1625 }
1626
1627 return RetVal;
1628}
1629
1630
1631/// createARMLoadStoreOptimizationPass - returns an instance of the load / store
1632/// optimization pass.
1633FunctionPass *llvm::createARMLoadStoreOptimizationPass(bool PreAlloc) {
1634 if (PreAlloc)
1635 return new ARMPreAllocLoadStoreOpt();
1636 return new ARMLoadStoreOpt();
1637}