blob: 16f44ff01037801b9ee344a08c8cfc53fbd7e948 [file] [log] [blame]
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -05001/*
2 * Copyright (C) 2020 Collabora Ltd.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors (Collabora):
24 * Alyssa Rosenzweig <alyssa.rosenzweig@collabora.com>
25 */
26
27#ifndef __BIFROST_COMPILER_H
28#define __BIFROST_COMPILER_H
29
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -050030#include "bifrost.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050031#include "compiler/nir/nir.h"
Alyssa Rosenzweig9b8cb9f2020-03-09 20:19:29 -040032#include "panfrost/util/pan_ir.h"
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050033
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050034/* Bifrost opcodes are tricky -- the same op may exist on both FMA and
35 * ADD with two completely different opcodes, and opcodes can be varying
36 * length in some cases. Then we have different opcodes for int vs float
37 * and then sometimes even for different typesizes. Further, virtually
38 * every op has a number of flags which depend on the op. In constrast
39 * to Midgard where you have a strict ALU/LDST/TEX division and within
40 * ALU you have strict int/float and that's it... here it's a *lot* more
41 * involved. As such, we use something much higher level for our IR,
42 * encoding "classes" of operations, letting the opcode details get
43 * sorted out at emit time.
44 *
45 * Please keep this list alphabetized. Please use a dictionary if you
46 * don't know how to do that.
47 */
48
49enum bi_class {
50 BI_ADD,
51 BI_ATEST,
52 BI_BRANCH,
53 BI_CMP,
54 BI_BLEND,
55 BI_BITWISE,
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -040056 BI_COMBINE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050057 BI_CONVERT,
58 BI_CSEL,
59 BI_DISCARD,
60 BI_FMA,
Alyssa Rosenzweig6b7077e2020-03-19 16:58:48 -040061 BI_FMOV,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050062 BI_FREXP,
Alyssa Rosenzweig55f0d812020-03-10 08:03:20 -040063 BI_ISUB,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050064 BI_LOAD,
Alyssa Rosenzweig1ead0d32020-03-06 09:52:09 -050065 BI_LOAD_UNIFORM,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050066 BI_LOAD_ATTR,
67 BI_LOAD_VAR,
68 BI_LOAD_VAR_ADDRESS,
69 BI_MINMAX,
70 BI_MOV,
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -040071 BI_REDUCE_FMA,
Alyssa Rosenzweigee561f02020-04-24 19:10:44 -040072 BI_SELECT,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050073 BI_SHIFT,
74 BI_STORE,
75 BI_STORE_VAR,
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040076 BI_SPECIAL, /* _FAST on supported GPUs */
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -040077 BI_TABLE,
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050078 BI_TEX,
79 BI_ROUND,
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050080 BI_NUM_CLASSES
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -050081};
82
Alyssa Rosenzweig7ac62122020-03-02 20:38:26 -050083/* Properties of a class... */
84extern unsigned bi_class_props[BI_NUM_CLASSES];
85
86/* abs/neg/outmod valid for a float op */
87#define BI_MODS (1 << 0)
88
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -040089/* Accepts a bi_cond */
90#define BI_CONDITIONAL (1 << 1)
Alyssa Rosenzweig34165c72020-03-02 20:46:37 -050091
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -050092/* Accepts a bifrost_roundmode */
93#define BI_ROUNDMODE (1 << 2)
94
Alyssa Rosenzweig99f3c1f2020-03-02 21:53:13 -050095/* Can be scheduled to FMA */
96#define BI_SCHED_FMA (1 << 3)
97
98/* Can be scheduled to ADD */
99#define BI_SCHED_ADD (1 << 4)
100
101/* Most ALU ops can do either, actually */
102#define BI_SCHED_ALL (BI_SCHED_FMA | BI_SCHED_ADD)
103
Alyssa Rosenzweigc70a1982020-03-03 08:16:50 -0500104/* Along with setting BI_SCHED_ADD, eats up the entire cycle, so FMA must be
105 * nopped out. Used for _FAST operations. */
106#define BI_SCHED_SLOW (1 << 5)
107
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500108/* Swizzling allowed for the 8/16-bit source */
109#define BI_SWIZZLABLE (1 << 6)
110
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500111/* For scheduling purposes this is a high latency instruction and must be at
112 * the end of a clause. Implies ADD */
Alyssa Rosenzweige323df02020-03-18 13:42:12 -0400113#define BI_SCHED_HI_LATENCY (1 << 7)
Alyssa Rosenzweig07228a62020-03-03 13:55:33 -0500114
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400115/* Intrinsic is vectorized and acts with `vector_channels` components */
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400116#define BI_VECTOR (1 << 8)
117
Alyssa Rosenzweigd4fbf752020-03-18 12:08:28 -0400118/* Use a data register for src0/dest respectively, bypassing the usual
119 * register accessor. Mutually exclusive. */
120#define BI_DATA_REG_SRC (1 << 9)
121#define BI_DATA_REG_DEST (1 << 10)
122
Alyssa Rosenzweigbd19e762020-03-30 12:25:20 -0400123/* Quirk: cannot encode multiple abs on FMA in fp16 mode */
124#define BI_NO_ABS_ABS_FP16_FMA (1 << 11)
125
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500126/* It can't get any worse than csel4... can it? */
127#define BIR_SRC_COUNT 4
128
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500129/* BI_LD_VARY */
130struct bi_load_vary {
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500131 enum bifrost_interp_mode interp_mode;
132 bool reuse;
133 bool flat;
134};
135
Alyssa Rosenzweig47451bb2020-03-03 13:48:13 -0500136/* BI_BRANCH encoding the details of the branch itself as well as a pointer to
137 * the target. We forward declare bi_block since this is mildly circular (not
138 * strictly, but this order of the file makes more sense I think)
139 *
140 * We define our own enum of conditions since the conditions in the hardware
141 * packed in crazy ways that would make manipulation unweildly (meaning changes
142 * based on port swapping, etc), so we defer dealing with that until emit time.
143 * Likewise, we expose NIR types instead of the crazy branch types, although
144 * the restrictions do eventually apply of course. */
145
146struct bi_block;
147
148enum bi_cond {
149 BI_COND_ALWAYS,
150 BI_COND_LT,
151 BI_COND_LE,
152 BI_COND_GE,
153 BI_COND_GT,
154 BI_COND_EQ,
155 BI_COND_NE,
156};
157
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500158/* Opcodes within a class */
159enum bi_minmax_op {
160 BI_MINMAX_MIN,
161 BI_MINMAX_MAX
162};
163
164enum bi_bitwise_op {
165 BI_BITWISE_AND,
166 BI_BITWISE_OR,
167 BI_BITWISE_XOR
168};
169
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400170enum bi_table_op {
171 /* fp32 log2() with low precision, suitable for GL or half_log2() in
172 * CL. In the first argument, takes x. Letting u be such that x =
173 * 2^{-m} u with m integer and 0.75 <= u < 1.5, returns
174 * log2(u) / (u - 1). */
175
176 BI_TABLE_LOG2_U_OVER_U_1_LOW,
177};
178
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400179enum bi_reduce_op {
180 /* Takes two fp32 arguments and returns x + frexp(y). Used in
181 * low-precision log2 argument reduction on newer models. */
182
183 BI_REDUCE_ADD_FREXPM,
184};
185
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400186enum bi_frexp_op {
187 BI_FREXPE_LOG,
188};
189
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400190enum bi_special_op {
191 BI_SPECIAL_FRCP,
192 BI_SPECIAL_FRSQ,
Alyssa Rosenzweigcc611562020-04-14 12:22:28 -0400193
194 /* fp32 exp2() with low precision, suitable for half_exp2() in CL or
195 * exp2() in GL. In the first argument, it takes f2i_rte(x * 2^24). In
196 * the second, it takes x itself. */
197 BI_SPECIAL_EXP2_LOW,
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400198};
199
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400200enum bi_tex_op {
201 BI_TEX_NORMAL,
202 BI_TEX_COMPACT,
203 BI_TEX_DUAL
204};
205
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400206struct bi_bitwise {
207 bool src_invert[2];
208 bool rshift; /* false for lshift */
209};
210
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400211struct bi_texture {
212 /* Constant indices. Indirect would need to be in src[..] like normal,
213 * we can reserve some sentinels there for that for future. */
214 unsigned texture_index, sampler_index;
215};
216
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500217typedef struct {
218 struct list_head link; /* Must be first */
219 enum bi_class type;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500220
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400221 /* Indices, see pan_ssa_index etc. Note zero is special cased
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500222 * to "no argument" */
223 unsigned dest;
224 unsigned src[BIR_SRC_COUNT];
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500225
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400226 /* 32-bit word offset for destination, added to the register number in
227 * RA when lowering combines */
228 unsigned dest_offset;
229
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400230 /* If one of the sources has BIR_INDEX_CONSTANT */
Alyssa Rosenzweigb5bdd892020-03-03 07:47:29 -0500231 union {
232 uint64_t u64;
233 uint32_t u32;
234 uint16_t u16[2];
235 uint8_t u8[4];
236 } constant;
237
Alyssa Rosenzweig29acd7b2020-03-02 20:40:52 -0500238 /* Floating-point modifiers, type/class permitting. If not
239 * allowed for the type/class, these are ignored. */
240 enum bifrost_outmod outmod;
241 bool src_abs[BIR_SRC_COUNT];
242 bool src_neg[BIR_SRC_COUNT];
Alyssa Rosenzweigd69bf8d2020-03-02 20:52:36 -0500243
244 /* Round mode (requires BI_ROUNDMODE) */
245 enum bifrost_roundmode roundmode;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500246
Alyssa Rosenzweigc42002d2020-03-02 22:03:05 -0500247 /* Destination type. Usually the type of the instruction
248 * itself, but if sources and destination have different
249 * types, the type of the destination wins (so f2i would be
250 * int). Zero if there is no destination. Bitsize included */
251 nir_alu_type dest_type;
252
Alyssa Rosenzweig8929fe02020-03-03 08:37:15 -0500253 /* Source types if required by the class */
254 nir_alu_type src_types[BIR_SRC_COUNT];
255
Alyssa Rosenzweig795646d2020-03-09 14:09:04 -0400256 /* If the source type is 8-bit or 16-bit such that SIMD is possible,
257 * and the class has BI_SWIZZLABLE, this is a swizzle in the usual
258 * sense. On non-SIMD instructions, it can be used for component
259 * selection, so we don't have to special case extraction. */
260 uint8_t swizzle[BIR_SRC_COUNT][NIR_MAX_VEC_COMPONENTS];
Alyssa Rosenzweig5896db92020-03-03 08:35:51 -0500261
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400262 /* For VECTOR ops, how many channels are written? */
263 unsigned vector_channels;
264
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400265 /* The comparison op. BI_COND_ALWAYS may not be valid. */
266 enum bi_cond cond;
267
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500268 /* A class-specific op from which the actual opcode can be derived
269 * (along with the above information) */
270
271 union {
272 enum bi_minmax_op minmax;
273 enum bi_bitwise_op bitwise;
Alyssa Rosenzweigb674e392020-03-09 21:20:03 -0400274 enum bi_special_op special;
Alyssa Rosenzweig62c8c342020-04-14 12:33:08 -0400275 enum bi_reduce_op reduce;
Alyssa Rosenzweigaf013782020-04-14 12:21:25 -0400276 enum bi_table_op table;
Alyssa Rosenzweige067fd72020-04-14 12:37:29 -0400277 enum bi_frexp_op frexp;
Alyssa Rosenzweigf85746a2020-04-21 12:26:42 -0400278 enum bi_tex_op texture;
Alyssa Rosenzweig4570c342020-04-14 16:13:53 -0400279
280 /* For FMA/ADD, should we add a biased exponent? */
281 bool mscale;
Alyssa Rosenzweig44ebc272020-03-03 07:58:05 -0500282 } op;
283
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500284 /* Union for class-specific information */
285 union {
286 enum bifrost_minmax_mode minmax;
Alyssa Rosenzweig9643b9d2020-03-02 21:48:51 -0500287 struct bi_load_vary load_vary;
Alyssa Rosenzweig6627b202020-05-01 18:13:54 -0400288 struct bi_block *branch_target;
Alyssa Rosenzweig92a4f262020-03-06 09:25:58 -0500289
290 /* For BLEND -- the location 0-7 */
291 unsigned blend_location;
Alyssa Rosenzweig9b415bf2020-04-28 13:48:37 -0400292
293 struct bi_bitwise bitwise;
Alyssa Rosenzweigfc634dc2020-04-30 16:08:01 -0400294 struct bi_texture texture;
Alyssa Rosenzweigb93aec62020-03-02 20:53:47 -0500295 };
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500296} bi_instruction;
297
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500298/* Scheduling takes place in two steps. Step 1 groups instructions within a
299 * block into distinct clauses (bi_clause). Step 2 schedules instructions
300 * within a clause into FMA/ADD pairs (bi_bundle).
301 *
302 * A bi_bundle contains two paired instruction pointers. If a slot is unfilled,
303 * leave it NULL; the emitter will fill in a nop.
304 */
305
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500306typedef struct {
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500307 bi_instruction *fma;
308 bi_instruction *add;
309} bi_bundle;
310
311typedef struct {
312 struct list_head link;
313
314 /* A clause can have 8 instructions in bundled FMA/ADD sense, so there
315 * can be 8 bundles. But each bundle can have both an FMA and an ADD,
316 * so a clause can have up to 16 bi_instructions. Whether bundles or
317 * instructions are used depends on where in scheduling we are. */
318
319 unsigned instruction_count;
320 unsigned bundle_count;
321
322 union {
323 bi_instruction *instructions[16];
324 bi_bundle bundles[8];
325 };
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500326
327 /* For scoreboarding -- the clause ID (this is not globally unique!)
328 * and its dependencies in terms of other clauses, computed during
329 * scheduling and used when emitting code. Dependencies expressed as a
330 * bitfield matching the hardware, except shifted by a clause (the
331 * shift back to the ISA's off-by-one encoding is worked out when
332 * emitting clauses) */
333 unsigned scoreboard_id;
334 uint8_t dependencies;
335
336 /* Back-to-back corresponds directly to the back-to-back bit. Branch
337 * conditional corresponds to the branch conditional bit except that in
338 * the emitted code it's always set if back-to-bit is, whereas we use
339 * the actual value (without back-to-back so to speak) internally */
340 bool back_to_back;
341 bool branch_conditional;
342
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400343 /* Assigned data register */
344 unsigned data_register;
345
Alyssa Rosenzweigfba1d122020-03-03 08:09:18 -0500346 /* Corresponds to the usual bit but shifted by a clause */
347 bool data_register_write_barrier;
Alyssa Rosenzweigd3370bd2020-03-03 13:01:41 -0500348
349 /* Constants read by this clause. ISA limit. */
350 uint64_t constants[8];
351 unsigned constant_count;
Alyssa Rosenzweig42af9f42020-03-18 12:18:30 -0400352
353 /* What type of high latency instruction is here, basically */
354 unsigned clause_type;
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500355} bi_clause;
356
357typedef struct bi_block {
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400358 pan_block base; /* must be first */
Alyssa Rosenzweiga35854c2020-03-02 22:00:07 -0500359
360 /* If true, uses clauses; if false, uses instructions */
361 bool scheduled;
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500362 struct list_head clauses; /* list of bi_clause */
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500363} bi_block;
364
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500365typedef struct {
366 nir_shader *nir;
Alyssa Rosenzweig0d291842020-03-05 10:11:39 -0500367 gl_shader_stage stage;
Alyssa Rosenzweige7dc2a72020-03-02 20:06:34 -0500368 struct list_head blocks; /* list of bi_block */
Alyssa Rosenzweig218785c2020-03-10 16:20:18 -0400369 struct panfrost_sysvals sysvals;
Alyssa Rosenzweig0b26cb12020-03-03 14:27:05 -0500370 uint32_t quirks;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500371
372 /* During NIR->BIR */
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500373 nir_function_impl *impl;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500374 bi_block *current_block;
375 unsigned block_name_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500376 bi_block *after_block;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500377 bi_block *break_block;
378 bi_block *continue_block;
Alyssa Rosenzweigdabb6c62020-03-06 09:26:44 -0500379 bool emitted_atest;
Alyssa Rosenzweig1a8f1a32020-04-23 19:26:01 -0400380 nir_alu_type *blend_types;
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500381
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500382 /* For creating temporaries */
383 unsigned temp_alloc;
384
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400385 /* Analysis results */
386 bool has_liveness;
387
Alyssa Rosenzweig83c45622020-03-05 10:25:19 -0500388 /* Stats for shader-db */
389 unsigned instruction_count;
Alyssa Rosenzweig987aea12020-03-05 17:03:53 -0500390 unsigned loop_count;
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500391} bi_context;
392
393static inline bi_instruction *
394bi_emit(bi_context *ctx, bi_instruction ins)
395{
396 bi_instruction *u = rzalloc(ctx, bi_instruction);
397 memcpy(u, &ins, sizeof(ins));
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400398 list_addtail(&u->link, &ctx->current_block->base.instructions);
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500399 return u;
400}
401
Alyssa Rosenzweig58a51c42020-03-19 17:21:34 -0400402static inline bi_instruction *
403bi_emit_before(bi_context *ctx, bi_instruction *tag, bi_instruction ins)
404{
405 bi_instruction *u = rzalloc(ctx, bi_instruction);
406 memcpy(u, &ins, sizeof(ins));
407 list_addtail(&u->link, &tag->link);
408 return u;
409}
410
Alyssa Rosenzweig55dab922020-03-05 16:44:49 -0500411static inline void
412bi_remove_instruction(bi_instruction *ins)
413{
414 list_del(&ins->link);
415}
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500416
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500417/* If high bits are set, instead of SSA/registers, we have specials indexed by
418 * the low bits if necessary.
419 *
420 * Fixed register: do not allocate register, do not collect $200.
421 * Uniform: access a uniform register given by low bits.
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400422 * Constant: access the specified constant (specifies a bit offset / shift)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500423 * Zero: special cased to avoid wasting a constant
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400424 * Passthrough: a bifrost_packed_src to passthrough T/T0/T1
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500425 */
426
427#define BIR_INDEX_REGISTER (1 << 31)
428#define BIR_INDEX_UNIFORM (1 << 30)
429#define BIR_INDEX_CONSTANT (1 << 29)
430#define BIR_INDEX_ZERO (1 << 28)
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400431#define BIR_INDEX_PASS (1 << 27)
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500432
433/* Keep me synced please so we can check src & BIR_SPECIAL */
434
435#define BIR_SPECIAL ((BIR_INDEX_REGISTER | BIR_INDEX_UNIFORM) | \
Alyssa Rosenzweigcd40e182020-03-18 09:57:32 -0400436 (BIR_INDEX_CONSTANT | BIR_INDEX_ZERO | BIR_INDEX_PASS))
Alyssa Rosenzweiga2c12652020-03-03 07:45:33 -0500437
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500438static inline unsigned
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400439bi_max_temp(bi_context *ctx)
440{
441 unsigned alloc = MAX2(ctx->impl->reg_alloc, ctx->impl->ssa_alloc);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400442 return ((alloc + 2 + ctx->temp_alloc) << 1);
Alyssa Rosenzweig0bff6e52020-03-11 14:51:57 -0400443}
444
445static inline unsigned
Alyssa Rosenzweigd86659c2020-03-06 09:43:43 -0500446bi_make_temp(bi_context *ctx)
447{
448 return (ctx->impl->ssa_alloc + 1 + ctx->temp_alloc++) << 1;
449}
450
451static inline unsigned
452bi_make_temp_reg(bi_context *ctx)
453{
Alyssa Rosenzweigfbbe3d42020-04-27 16:04:05 -0400454 return ((ctx->impl->reg_alloc + ctx->temp_alloc++) << 1) | PAN_IS_REG;
Alyssa Rosenzweig230be612020-03-02 20:24:03 -0500455}
456
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500457/* Iterators for Bifrost IR */
458
459#define bi_foreach_block(ctx, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400460 list_for_each_entry(pan_block, v, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500461
462#define bi_foreach_block_from(ctx, from, v) \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400463 list_for_each_entry_from(pan_block, v, from, &ctx->blocks, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500464
465#define bi_foreach_instr_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400466 list_for_each_entry(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500467
468#define bi_foreach_instr_in_block_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400469 list_for_each_entry_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500470
471#define bi_foreach_instr_in_block_safe(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400472 list_for_each_entry_safe(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500473
474#define bi_foreach_instr_in_block_safe_rev(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400475 list_for_each_entry_safe_rev(bi_instruction, v, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500476
477#define bi_foreach_instr_in_block_from(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400478 list_for_each_entry_from(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500479
480#define bi_foreach_instr_in_block_from_rev(block, v, from) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400481 list_for_each_entry_from_rev(bi_instruction, v, from, &(block)->base.instructions, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500482
483#define bi_foreach_clause_in_block(block, v) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400484 list_for_each_entry(bi_clause, v, &(block)->clauses, link)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500485
486#define bi_foreach_instr_global(ctx, v) \
487 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400488 bi_foreach_instr_in_block((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500489
490#define bi_foreach_instr_global_safe(ctx, v) \
491 bi_foreach_block(ctx, v_block) \
Alyssa Rosenzweigc63105f2020-03-11 21:04:26 -0400492 bi_foreach_instr_in_block_safe((bi_block *) v_block, v)
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500493
494/* Based on set_foreach, expanded with automatic type casts */
495
496#define bi_foreach_predecessor(blk, v) \
497 struct set_entry *_entry_##v; \
498 bi_block *v; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400499 for (_entry_##v = _mesa_set_next_entry(blk->base.predecessors, NULL), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500500 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL); \
501 _entry_##v != NULL; \
Alyssa Rosenzweig9b75f412020-03-11 14:35:38 -0400502 _entry_##v = _mesa_set_next_entry(blk->base.predecessors, _entry_##v), \
Alyssa Rosenzweig8ec67182020-03-03 14:32:28 -0500503 v = (bi_block *) (_entry_##v ? _entry_##v->key : NULL))
504
505#define bi_foreach_src(ins, v) \
506 for (unsigned v = 0; v < ARRAY_SIZE(ins->src); ++v)
507
Alyssa Rosenzweig6e0479a2020-03-11 14:48:55 -0400508static inline bi_instruction *
509bi_prev_op(bi_instruction *ins)
510{
511 return list_last_entry(&(ins->link), bi_instruction, link);
512}
513
514static inline bi_instruction *
515bi_next_op(bi_instruction *ins)
516{
517 return list_first_entry(&(ins->link), bi_instruction, link);
518}
519
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400520static inline pan_block *
521pan_next_block(pan_block *block)
522{
523 return list_first_entry(&(block->link), pan_block, link);
524}
525
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400526/* Special functions */
527
528void bi_emit_fexp2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig031ad0e2020-04-14 19:50:24 -0400529void bi_emit_flog2(bi_context *ctx, nir_alu_instr *instr);
Alyssa Rosenzweig8e522062020-04-14 18:52:21 -0400530
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500531/* BIR manipulation */
532
533bool bi_has_outmod(bi_instruction *ins);
534bool bi_has_source_mods(bi_instruction *ins);
535bool bi_is_src_swizzled(bi_instruction *ins, unsigned s);
Alyssa Rosenzweige94754a2020-03-11 14:40:01 -0400536bool bi_has_arg(bi_instruction *ins, unsigned arg);
Alyssa Rosenzweige1d95332020-03-11 21:41:57 -0400537uint16_t bi_from_bytemask(uint16_t bytemask, unsigned bytes);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400538unsigned bi_get_component_count(bi_instruction *ins, signed s);
Alyssa Rosenzweige6230072020-03-11 14:46:01 -0400539uint16_t bi_bytemask_of_read_components(bi_instruction *ins, unsigned node);
Alyssa Rosenzweig11bccb02020-03-21 18:42:58 -0400540uint64_t bi_get_immediate(bi_instruction *ins, unsigned index);
Alyssa Rosenzweig375a7d02020-03-27 14:40:30 -0400541bool bi_writes_component(bi_instruction *ins, unsigned comp);
Alyssa Rosenzweigb2c6cf22020-04-24 17:20:28 -0400542unsigned bi_writemask(bi_instruction *ins);
Alyssa Rosenzweig5d16a812020-03-04 09:19:06 -0500543
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500544/* BIR passes */
545
Alyssa Rosenzweige0a51d52020-03-22 17:31:23 -0400546void bi_lower_combine(bi_context *ctx, bi_block *block);
Alyssa Rosenzweig58f91712020-03-11 15:10:32 -0400547bool bi_opt_dead_code_eliminate(bi_context *ctx, bi_block *block);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500548void bi_schedule(bi_context *ctx);
Alyssa Rosenzweige8139ef2020-03-11 20:39:36 -0400549void bi_register_allocate(bi_context *ctx);
Alyssa Rosenzweigb329f8c2020-03-06 19:25:00 -0500550
Alyssa Rosenzweig56e1c602020-03-11 14:54:49 -0400551/* Liveness */
552
553void bi_compute_liveness(bi_context *ctx);
554void bi_liveness_ins_update(uint16_t *live, bi_instruction *ins, unsigned max);
555void bi_invalidate_liveness(bi_context *ctx);
556bool bi_is_live_after(bi_context *ctx, bi_block *block, bi_instruction *start, int src);
557
Alyssa Rosenzweig9269c852020-03-12 14:16:22 -0400558/* Code emit */
559
560void bi_pack(bi_context *ctx, struct util_dynarray *emission);
561
Alyssa Rosenzweigeceaea42020-03-02 19:47:11 -0500562#endif