blob: a4d6e9cc73849fe97f73394d8844f2d0a56fd676 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
Dipen Dudhatbeba93e2011-01-19 12:46:27 +05302 * Copyright 2004, 2007-2011 Freescale Semiconductor, Inc.
Kumar Gala39aaca12009-03-19 02:46:19 -05003 *
wdenk42d1f032003-10-15 23:53:47 +00004 * (C) Copyright 2003 Motorola Inc.
5 * Xianghua Xiao, (X.Xiao@motorola.com)
6 *
7 * (C) Copyright 2000
8 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29#include <common.h>
30#include <ppc_asm.tmpl>
Haiying Wanga52d2f82011-02-11 01:25:30 -060031#include <linux/compiler.h>
wdenk42d1f032003-10-15 23:53:47 +000032#include <asm/processor.h>
Trent Piephoada591d2008-12-03 15:16:37 -080033#include <asm/io.h>
wdenk42d1f032003-10-15 23:53:47 +000034
Wolfgang Denkd87080b2006-03-31 18:32:53 +020035DECLARE_GLOBAL_DATA_PTR;
36
wdenk42d1f032003-10-15 23:53:47 +000037/* --------------------------------------------------------------- */
38
wdenk42d1f032003-10-15 23:53:47 +000039void get_sys_info (sys_info_t * sysInfo)
40{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020041 volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
Kumar Gala800c73c2012-10-08 07:44:06 +000042#ifdef CONFIG_FSL_IFC
43 struct fsl_ifc *ifc_regs = (void *)CONFIG_SYS_IFC_ADDR;
44 u32 ccr;
45#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050046#ifdef CONFIG_FSL_CORENET
47 volatile ccsr_clk_t *clk = (void *)(CONFIG_SYS_FSL_CORENET_CLK_ADDR);
Timur Tabifbb9ecf2011-08-05 16:15:24 -050048 unsigned int cpu;
Kumar Gala39aaca12009-03-19 02:46:19 -050049
50 const u8 core_cplx_PLL[16] = {
51 [ 0] = 0, /* CC1 PPL / 1 */
52 [ 1] = 0, /* CC1 PPL / 2 */
53 [ 2] = 0, /* CC1 PPL / 4 */
54 [ 4] = 1, /* CC2 PPL / 1 */
55 [ 5] = 1, /* CC2 PPL / 2 */
56 [ 6] = 1, /* CC2 PPL / 4 */
57 [ 8] = 2, /* CC3 PPL / 1 */
58 [ 9] = 2, /* CC3 PPL / 2 */
59 [10] = 2, /* CC3 PPL / 4 */
60 [12] = 3, /* CC4 PPL / 1 */
61 [13] = 3, /* CC4 PPL / 2 */
62 [14] = 3, /* CC4 PPL / 4 */
63 };
64
65 const u8 core_cplx_PLL_div[16] = {
66 [ 0] = 1, /* CC1 PPL / 1 */
67 [ 1] = 2, /* CC1 PPL / 2 */
68 [ 2] = 4, /* CC1 PPL / 4 */
69 [ 4] = 1, /* CC2 PPL / 1 */
70 [ 5] = 2, /* CC2 PPL / 2 */
71 [ 6] = 4, /* CC2 PPL / 4 */
72 [ 8] = 1, /* CC3 PPL / 1 */
73 [ 9] = 2, /* CC3 PPL / 2 */
74 [10] = 4, /* CC3 PPL / 4 */
75 [12] = 1, /* CC4 PPL / 1 */
76 [13] = 2, /* CC4 PPL / 2 */
77 [14] = 4, /* CC4 PPL / 4 */
78 };
York Sun9a653a92012-10-08 07:44:11 +000079 uint i, freqCC_PLL[6], rcw_tmp;
80 uint ratio[6];
Kumar Gala39aaca12009-03-19 02:46:19 -050081 unsigned long sysclk = CONFIG_SYS_CLK_FREQ;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080082 uint mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050083
84 sysInfo->freqSystemBus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +000085#ifdef CONFIG_DDR_CLK_FREQ
86 sysInfo->freqDDRBus = CONFIG_DDR_CLK_FREQ;
87#else
Kumar Gala39aaca12009-03-19 02:46:19 -050088 sysInfo->freqDDRBus = sysclk;
York Sun98ffa192012-10-08 07:44:31 +000089#endif
Kumar Gala39aaca12009-03-19 02:46:19 -050090
James Yang93cedc72010-01-12 15:50:18 -060091 sysInfo->freqSystemBus *= (in_be32(&gur->rcwsr[0]) >> 25) & 0x1f;
York Sunf77329c2012-10-08 07:44:09 +000092 mem_pll_rat = (in_be32(&gur->rcwsr[0]) >>
93 FSL_CORENET_RCWSR0_MEM_PLL_RAT_SHIFT)
94 & FSL_CORENET_RCWSR0_MEM_PLL_RAT_MASK;
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +080095 if (mem_pll_rat > 2)
96 sysInfo->freqDDRBus *= mem_pll_rat;
97 else
98 sysInfo->freqDDRBus = sysInfo->freqSystemBus * mem_pll_rat;
Kumar Gala39aaca12009-03-19 02:46:19 -050099
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800100 ratio[0] = (in_be32(&clk->pllc1gsr) >> 1) & 0x3f;
101 ratio[1] = (in_be32(&clk->pllc2gsr) >> 1) & 0x3f;
102 ratio[2] = (in_be32(&clk->pllc3gsr) >> 1) & 0x3f;
103 ratio[3] = (in_be32(&clk->pllc4gsr) >> 1) & 0x3f;
York Sun9a653a92012-10-08 07:44:11 +0000104 ratio[4] = (in_be32(&clk->pllc5gsr) >> 1) & 0x3f;
105 ratio[5] = (in_be32(&clk->pllc6gsr) >> 1) & 0x3f;
106 for (i = 0; i < 6; i++) {
Srikanth Srinivasanab48ca12010-02-10 17:32:43 +0800107 if (ratio[i] > 4)
108 freqCC_PLL[i] = sysclk * ratio[i];
109 else
110 freqCC_PLL[i] = sysInfo->freqSystemBus * ratio[i];
111 }
York Sun9a653a92012-10-08 07:44:11 +0000112#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
113 /*
114 * Each cluster has up to 4 cores, sharing the same PLL selection.
York Sunf6981432013-03-25 07:40:07 +0000115 * The cluster assignment is fixed per SoC. PLL1, PLL2, PLL3 are
116 * cluster group A, feeding cores on cluster 1 and cluster 2.
117 * PLL4, PLL5, PLL6 are cluster group B, feeding cores on cluster 3
118 * and cluster 4 if existing.
York Sun9a653a92012-10-08 07:44:11 +0000119 */
120 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000121 int cluster = fsl_qoriq_core_to_cluster(cpu);
122 u32 c_pll_sel = (in_be32(&clk->clkcsr[cluster].clkcncsr) >> 27)
York Sun9a653a92012-10-08 07:44:11 +0000123 & 0xf;
124 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
125 if (cplx_pll > 3)
126 printf("Unsupported architecture configuration"
127 " in function %s\n", __func__);
York Sunf6981432013-03-25 07:40:07 +0000128 cplx_pll += (cluster / 2) * 3;
York Sun9a653a92012-10-08 07:44:11 +0000129 sysInfo->freqProcessor[cpu] =
130 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
131 }
Sandeep Singh0cb33252013-03-25 07:33:09 +0000132#ifdef CONFIG_PPC_B4860
133#define FM1_CLK_SEL 0xe0000000
134#define FM1_CLK_SHIFT 29
135#else
York Sun9a653a92012-10-08 07:44:11 +0000136#define PME_CLK_SEL 0xe0000000
137#define PME_CLK_SHIFT 29
138#define FM1_CLK_SEL 0x1c000000
139#define FM1_CLK_SHIFT 26
Sandeep Singh0cb33252013-03-25 07:33:09 +0000140#endif
York Sun9a653a92012-10-08 07:44:11 +0000141 rcw_tmp = in_be32(&gur->rcwsr[7]);
142
143#ifdef CONFIG_SYS_DPAA_PME
144 switch ((rcw_tmp & PME_CLK_SEL) >> PME_CLK_SHIFT) {
145 case 1:
146 sysInfo->freqPME = freqCC_PLL[0];
147 break;
148 case 2:
149 sysInfo->freqPME = freqCC_PLL[0] / 2;
150 break;
151 case 3:
152 sysInfo->freqPME = freqCC_PLL[0] / 3;
153 break;
154 case 4:
155 sysInfo->freqPME = freqCC_PLL[0] / 4;
156 break;
157 case 6:
158 sysInfo->freqPME = freqCC_PLL[1] / 2;
159 break;
160 case 7:
161 sysInfo->freqPME = freqCC_PLL[1] / 3;
162 break;
163 default:
164 printf("Error: Unknown PME clock select!\n");
165 case 0:
166 sysInfo->freqPME = sysInfo->freqSystemBus / 2;
167 break;
168
169 }
170#endif
171
Haiying Wang990e1a82012-10-11 07:13:39 +0000172#ifdef CONFIG_SYS_DPAA_QBMAN
173 sysInfo->freqQMAN = sysInfo->freqSystemBus / 2;
174#endif
175
York Sun9a653a92012-10-08 07:44:11 +0000176#ifdef CONFIG_SYS_DPAA_FMAN
177 switch ((rcw_tmp & FM1_CLK_SEL) >> FM1_CLK_SHIFT) {
178 case 1:
179 sysInfo->freqFMan[0] = freqCC_PLL[3];
180 break;
181 case 2:
182 sysInfo->freqFMan[0] = freqCC_PLL[3] / 2;
183 break;
184 case 3:
185 sysInfo->freqFMan[0] = freqCC_PLL[3] / 3;
186 break;
187 case 4:
188 sysInfo->freqFMan[0] = freqCC_PLL[3] / 4;
189 break;
Sandeep Singh0cb33252013-03-25 07:33:09 +0000190 case 5:
191 sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
192 break;
York Sun9a653a92012-10-08 07:44:11 +0000193 case 6:
194 sysInfo->freqFMan[0] = freqCC_PLL[4] / 2;
195 break;
196 case 7:
197 sysInfo->freqFMan[0] = freqCC_PLL[4] / 3;
198 break;
199 default:
200 printf("Error: Unknown FMan1 clock select!\n");
201 case 0:
202 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
203 break;
204 }
205#if (CONFIG_SYS_NUM_FMAN) == 2
206#define FM2_CLK_SEL 0x00000038
207#define FM2_CLK_SHIFT 3
208 rcw_tmp = in_be32(&gur->rcwsr[15]);
209 switch ((rcw_tmp & FM2_CLK_SEL) >> FM2_CLK_SHIFT) {
210 case 1:
211 sysInfo->freqFMan[1] = freqCC_PLL[4];
212 break;
213 case 2:
214 sysInfo->freqFMan[1] = freqCC_PLL[4] / 2;
215 break;
216 case 3:
217 sysInfo->freqFMan[1] = freqCC_PLL[4] / 3;
218 break;
219 case 4:
220 sysInfo->freqFMan[1] = freqCC_PLL[4] / 4;
221 break;
222 case 6:
223 sysInfo->freqFMan[1] = freqCC_PLL[3] / 2;
224 break;
225 case 7:
226 sysInfo->freqFMan[1] = freqCC_PLL[3] / 3;
227 break;
228 default:
229 printf("Error: Unknown FMan2 clock select!\n");
230 case 0:
231 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
232 break;
233 }
234#endif /* CONFIG_SYS_NUM_FMAN == 2 */
235#endif /* CONFIG_SYS_DPAA_FMAN */
236
237#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
238
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500239 for_each_cpu(i, cpu, cpu_numcores(), cpu_mask()) {
York Sunf6981432013-03-25 07:40:07 +0000240 u32 c_pll_sel = (in_be32(&clk->clkcsr[cpu].clkcncsr) >> 27)
241 & 0xf;
Kumar Gala39aaca12009-03-19 02:46:19 -0500242 u32 cplx_pll = core_cplx_PLL[c_pll_sel];
243
Timur Tabifbb9ecf2011-08-05 16:15:24 -0500244 sysInfo->freqProcessor[cpu] =
Kumar Gala39aaca12009-03-19 02:46:19 -0500245 freqCC_PLL[cplx_pll] / core_cplx_PLL_div[c_pll_sel];
246 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500247#define PME_CLK_SEL 0x80000000
248#define FM1_CLK_SEL 0x40000000
249#define FM2_CLK_SEL 0x20000000
Kumar Galab5c87532011-02-16 02:03:29 -0600250#define HWA_ASYNC_DIV 0x04000000
251#if (CONFIG_SYS_FSL_NUM_CC_PLLS == 2)
252#define HWA_CC_PLL 1
Timur Tabi49054432012-10-05 11:09:19 +0000253#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 3)
254#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600255#elif (CONFIG_SYS_FSL_NUM_CC_PLLS == 4)
Wolfgang Denkcd6881b2011-05-19 22:21:41 +0200256#define HWA_CC_PLL 2
Kumar Galab5c87532011-02-16 02:03:29 -0600257#else
258#error CONFIG_SYS_FSL_NUM_CC_PLLS not set or unknown case
259#endif
Kumar Gala39aaca12009-03-19 02:46:19 -0500260 rcw_tmp = in_be32(&gur->rcwsr[7]);
261
262#ifdef CONFIG_SYS_DPAA_PME
Kumar Galab5c87532011-02-16 02:03:29 -0600263 if (rcw_tmp & PME_CLK_SEL) {
264 if (rcw_tmp & HWA_ASYNC_DIV)
265 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 4;
266 else
267 sysInfo->freqPME = freqCC_PLL[HWA_CC_PLL] / 2;
268 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600269 sysInfo->freqPME = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600270 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500271#endif
272
273#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Galab5c87532011-02-16 02:03:29 -0600274 if (rcw_tmp & FM1_CLK_SEL) {
275 if (rcw_tmp & HWA_ASYNC_DIV)
276 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 4;
277 else
278 sysInfo->freqFMan[0] = freqCC_PLL[HWA_CC_PLL] / 2;
279 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600280 sysInfo->freqFMan[0] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600281 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500282#if (CONFIG_SYS_NUM_FMAN) == 2
Kumar Galab5c87532011-02-16 02:03:29 -0600283 if (rcw_tmp & FM2_CLK_SEL) {
284 if (rcw_tmp & HWA_ASYNC_DIV)
285 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 4;
286 else
287 sysInfo->freqFMan[1] = freqCC_PLL[HWA_CC_PLL] / 2;
288 } else {
Kumar Gala693416f2010-01-25 11:01:51 -0600289 sysInfo->freqFMan[1] = sysInfo->freqSystemBus / 2;
Kumar Galab5c87532011-02-16 02:03:29 -0600290 }
Kumar Gala39aaca12009-03-19 02:46:19 -0500291#endif
292#endif
293
Shaohui Xie3e83fc92013-03-25 07:33:25 +0000294#ifdef CONFIG_SYS_DPAA_QBMAN
295 sysInfo->freqQMAN = sysInfo->freqSystemBus / 2;
296#endif
297
York Sun9a653a92012-10-08 07:44:11 +0000298#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
299
300#else /* CONFIG_FSL_CORENET */
301 uint plat_ratio, e500_ratio, half_freqSystemBus;
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500302 int i;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400303#ifdef CONFIG_QE
Haiying Wanga52d2f82011-02-11 01:25:30 -0600304 __maybe_unused u32 qe_ratio;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400305#endif
wdenk42d1f032003-10-15 23:53:47 +0000306
307 plat_ratio = (gur->porpllsr) & 0x0000003e;
308 plat_ratio >>= 1;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500309 sysInfo->freqSystemBus = plat_ratio * CONFIG_SYS_CLK_FREQ;
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500310
311 /* Divide before multiply to avoid integer
312 * overflow for processor speeds above 2GHz */
313 half_freqSystemBus = sysInfo->freqSystemBus/2;
Poonam Aggrwal0e870982009-07-31 12:08:14 +0530314 for (i = 0; i < cpu_numcores(); i++) {
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500315 e500_ratio = ((gur->porpllsr) >> (i * 8 + 16)) & 0x3f;
316 sysInfo->freqProcessor[i] = e500_ratio * half_freqSystemBus;
317 }
James Yanga3e77fa2008-02-08 18:05:08 -0600318
319 /* Note: freqDDRBus is the MCLK frequency, not the data rate. */
Kumar Galad4357932007-12-07 04:59:26 -0600320 sysInfo->freqDDRBus = sysInfo->freqSystemBus;
321
322#ifdef CONFIG_DDR_CLK_FREQ
323 {
Jason Jinc0391112008-09-27 14:40:57 +0800324 u32 ddr_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_DDR_RATIO)
325 >> MPC85xx_PORPLLSR_DDR_RATIO_SHIFT;
Kumar Galad4357932007-12-07 04:59:26 -0600326 if (ddr_ratio != 0x7)
327 sysInfo->freqDDRBus = ddr_ratio * CONFIG_DDR_CLK_FREQ;
328 }
329#endif
Trent Piephoada591d2008-12-03 15:16:37 -0800330
Haiying Wangb3d7f202009-05-20 12:30:29 -0400331#ifdef CONFIG_QE
York Sunbe7bebe2012-08-10 11:07:26 +0000332#if defined(CONFIG_P1012) || defined(CONFIG_P1021) || defined(CONFIG_P1025)
Haiying Wanga52d2f82011-02-11 01:25:30 -0600333 sysInfo->freqQE = sysInfo->freqSystemBus;
334#else
Haiying Wangb3d7f202009-05-20 12:30:29 -0400335 qe_ratio = ((gur->porpllsr) & MPC85xx_PORPLLSR_QE_RATIO)
336 >> MPC85xx_PORPLLSR_QE_RATIO_SHIFT;
337 sysInfo->freqQE = qe_ratio * CONFIG_SYS_CLK_FREQ;
338#endif
Haiying Wanga52d2f82011-02-11 01:25:30 -0600339#endif
Haiying Wangb3d7f202009-05-20 12:30:29 -0400340
Haiying Wang24995d82011-01-20 22:26:31 +0000341#ifdef CONFIG_SYS_DPAA_FMAN
Kumar Gala939cdcd2011-03-10 06:09:20 -0600342 sysInfo->freqFMan[0] = sysInfo->freqSystemBus;
Haiying Wang24995d82011-01-20 22:26:31 +0000343#endif
344
345#endif /* CONFIG_FSL_CORENET */
346
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530347#if defined(CONFIG_FSL_LBC)
York Sun9a653a92012-10-08 07:44:11 +0000348 uint lcrr_div;
Trent Piephoada591d2008-12-03 15:16:37 -0800349#if defined(CONFIG_SYS_LBC_LCRR)
350 /* We will program LCRR to this value later */
351 lcrr_div = CONFIG_SYS_LBC_LCRR & LCRR_CLKDIV;
352#else
Becky Brucef51cdaf2010-06-17 11:37:20 -0500353 lcrr_div = in_be32(&(LBC_BASE_ADDR)->lcrr) & LCRR_CLKDIV;
Trent Piephoada591d2008-12-03 15:16:37 -0800354#endif
355 if (lcrr_div == 2 || lcrr_div == 4 || lcrr_div == 8) {
Dave Liu0fd2fa62009-11-17 20:49:05 +0800356#if defined(CONFIG_FSL_CORENET)
357 /* If this is corenet based SoC, bit-representation
358 * for four times the clock divider values.
359 */
360 lcrr_div *= 4;
361#elif !defined(CONFIG_MPC8540) && !defined(CONFIG_MPC8541) && \
Trent Piephoada591d2008-12-03 15:16:37 -0800362 !defined(CONFIG_MPC8555) && !defined(CONFIG_MPC8560)
363 /*
364 * Yes, the entire PQ38 family use the same
365 * bit-representation for twice the clock divider values.
366 */
367 lcrr_div *= 2;
368#endif
369 sysInfo->freqLocalBus = sysInfo->freqSystemBus / lcrr_div;
370 } else {
371 /* In case anyone cares what the unknown value is */
372 sysInfo->freqLocalBus = lcrr_div;
373 }
Dipen Dudhatbeba93e2011-01-19 12:46:27 +0530374#endif
Kumar Gala800c73c2012-10-08 07:44:06 +0000375
376#if defined(CONFIG_FSL_IFC)
377 ccr = in_be32(&ifc_regs->ifc_ccr);
378 ccr = ((ccr & IFC_CCR_CLK_DIV_MASK) >> IFC_CCR_CLK_DIV_SHIFT) + 1;
379
380 sysInfo->freqLocalBus = sysInfo->freqSystemBus / ccr;
381#endif
wdenk42d1f032003-10-15 23:53:47 +0000382}
383
Andy Fleming66ed6cc2007-04-23 02:37:47 -0500384
wdenk42d1f032003-10-15 23:53:47 +0000385int get_clocks (void)
386{
wdenk42d1f032003-10-15 23:53:47 +0000387 sys_info_t sys_info;
Timur Tabi88353a92008-04-04 11:15:58 -0500388#ifdef CONFIG_MPC8544
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389 volatile ccsr_gur_t *gur = (void *) CONFIG_SYS_MPC85xx_GUTS_ADDR;
Timur Tabi88353a92008-04-04 11:15:58 -0500390#endif
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500391#if defined(CONFIG_CPM2)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200392 volatile ccsr_cpm_t *cpm = (ccsr_cpm_t *)CONFIG_SYS_MPC85xx_CPM_ADDR;
wdenk42d1f032003-10-15 23:53:47 +0000393 uint sccr, dfbrg;
394
395 /* set VCO = 4 * BRG */
Kumar Galaaafeefb2007-11-28 00:36:33 -0600396 cpm->im_cpm_intctl.sccr &= 0xfffffffc;
397 sccr = cpm->im_cpm_intctl.sccr;
wdenk42d1f032003-10-15 23:53:47 +0000398 dfbrg = (sccr & SCCR_DFBRG_MSK) >> SCCR_DFBRG_SHIFT;
399#endif
400 get_sys_info (&sys_info);
Haiying Wang2fc7eb02009-01-15 11:58:35 -0500401 gd->cpu_clk = sys_info.freqProcessor[0];
wdenk42d1f032003-10-15 23:53:47 +0000402 gd->bus_clk = sys_info.freqSystemBus;
James Yanga3e77fa2008-02-08 18:05:08 -0600403 gd->mem_clk = sys_info.freqDDRBus;
Simon Glass67ac13b2012-12-13 20:48:48 +0000404 gd->arch.lbc_clk = sys_info.freqLocalBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500405
Haiying Wangb3d7f202009-05-20 12:30:29 -0400406#ifdef CONFIG_QE
Simon Glass45bae2e2012-12-13 20:48:50 +0000407 gd->arch.qe_clk = sys_info.freqQE;
408 gd->arch.brg_clk = gd->arch.qe_clk / 2;
Haiying Wangb3d7f202009-05-20 12:30:29 -0400409#endif
Timur Tabi88353a92008-04-04 11:15:58 -0500410 /*
411 * The base clock for I2C depends on the actual SOC. Unfortunately,
412 * there is no pattern that can be used to determine the frequency, so
413 * the only choice is to look up the actual SOC number and use the value
414 * for that SOC. This information is taken from application note
415 * AN2919.
416 */
417#if defined(CONFIG_MPC8540) || defined(CONFIG_MPC8541) || \
418 defined(CONFIG_MPC8560) || defined(CONFIG_MPC8555)
Simon Glass609e6ec2012-12-13 20:48:49 +0000419 gd->arch.i2c1_clk = sys_info.freqSystemBus;
Timur Tabi88353a92008-04-04 11:15:58 -0500420#elif defined(CONFIG_MPC8544)
421 /*
422 * On the 8544, the I2C clock is the same as the SEC clock. This can be
423 * either CCB/2 or CCB/3, depending on the value of cfg_sec_freq. See
424 * 4.4.3.3 of the 8544 RM. Note that this might actually work for all
425 * 85xx, but only the 8544 has cfg_sec_freq, so it's unknown if the
426 * PORDEVSR2_SEC_CFG bit is 0 on all 85xx boards that are not an 8544.
427 */
428 if (gur->pordevsr2 & MPC85xx_PORDEVSR2_SEC_CFG)
Simon Glass609e6ec2012-12-13 20:48:49 +0000429 gd->arch.i2c1_clk = sys_info.freqSystemBus / 3;
Kumar Gala42653b82008-10-16 21:58:49 -0500430 else
Simon Glass609e6ec2012-12-13 20:48:49 +0000431 gd->arch.i2c1_clk = sys_info.freqSystemBus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500432#else
433 /* Most 85xx SOCs use CCB/2, so this is the default behavior. */
Simon Glass609e6ec2012-12-13 20:48:49 +0000434 gd->arch.i2c1_clk = sys_info.freqSystemBus / 2;
Timur Tabi88353a92008-04-04 11:15:58 -0500435#endif
Simon Glass609e6ec2012-12-13 20:48:49 +0000436 gd->arch.i2c2_clk = gd->arch.i2c1_clk;
Timur Tabi943afa22008-01-09 14:35:26 -0600437
Dipen Dudhat6b9ea082009-09-01 17:27:00 +0530438#if defined(CONFIG_FSL_ESDHC)
Priyanka Jain7d640e92011-02-08 15:45:25 +0530439#if defined(CONFIG_MPC8569) || defined(CONFIG_P1010) ||\
440 defined(CONFIG_P1014)
Simon Glasse9adeca2012-12-13 20:49:05 +0000441 gd->arch.sdhc_clk = gd->bus_clk;
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400442#else
Simon Glasse9adeca2012-12-13 20:49:05 +0000443 gd->arch.sdhc_clk = gd->bus_clk / 2;
Kumar Galaef50d6c2008-08-12 11:14:19 -0500444#endif
Anton Vorontsov7f52ed52009-10-15 17:47:06 +0400445#endif /* defined(CONFIG_FSL_ESDHC) */
Kumar Galaef50d6c2008-08-12 11:14:19 -0500446
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -0500447#if defined(CONFIG_CPM2)
Simon Glass748cd052012-12-13 20:48:46 +0000448 gd->arch.vco_out = 2*sys_info.freqSystemBus;
449 gd->arch.cpm_clk = gd->arch.vco_out / 2;
450 gd->arch.scc_clk = gd->arch.vco_out / 4;
451 gd->arch.brg_clk = gd->arch.vco_out / (1 << (2 * (dfbrg + 1)));
wdenk42d1f032003-10-15 23:53:47 +0000452#endif
453
454 if(gd->cpu_clk != 0) return (0);
455 else return (1);
456}
457
458
459/********************************************
460 * get_bus_freq
461 * return system bus freq in Hz
462 *********************************************/
463ulong get_bus_freq (ulong dummy)
464{
James Yanga3e77fa2008-02-08 18:05:08 -0600465 return gd->bus_clk;
wdenk42d1f032003-10-15 23:53:47 +0000466}
Kumar Galad4357932007-12-07 04:59:26 -0600467
468/********************************************
469 * get_ddr_freq
470 * return ddr bus freq in Hz
471 *********************************************/
472ulong get_ddr_freq (ulong dummy)
473{
James Yanga3e77fa2008-02-08 18:05:08 -0600474 return gd->mem_clk;
Kumar Galad4357932007-12-07 04:59:26 -0600475}