blob: 93cb9283bb7d9a7a0463cc9afd3cd68697ed2460 [file] [log] [blame]
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -06001/*
2 * XGL
3 *
4 * Copyright (C) 2014 LunarG, Inc.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice shall be included
14 * in all copies or substantial portions of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
Chia-I Wu44e42362014-09-02 08:32:09 +080023 *
24 * Authors:
25 * Courtney Goeltzenleuchter <courtney@lunarg.com>
26 * Chia-I Wu <olv@lunarg.com>
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060027 */
28
29#ifndef PIPELINE_H
30#define PIPELINE_H
31
32#include "intel.h"
33#include "obj.h"
34#include "dev.h"
35
Chia-I Wu20983762014-09-02 12:07:28 +080036#define INTEL_PIPELINE_RMAP_SLOT_RT ((XGL_UINT) -1)
37#define INTEL_PIPELINE_RMAP_SLOT_DYN ((XGL_UINT) -2)
38struct intel_pipeline_rmap_slot {
Chia-I Wu1f7540b2014-08-22 13:56:18 +080039 /*
40 *
41 * When path_len is 0, the slot is unused.
42 * When path_len is 1, the slot uses descriptor "index".
43 * When path_len is INTEL_RMAP_SLOT_RT, the slot uses RT "index".
44 * When path_len is INTEL_RMAP_SLOT_DYN, the slot uses the dynamic view.
45 * Otherwise, the slot uses "path" to find the descriptor.
46 */
47 XGL_UINT path_len;
48
49 union {
50 XGL_UINT index;
51 XGL_UINT *path;
52 } u;
53};
54
55/**
56 * Shader resource mapping.
57 */
Chia-I Wu20983762014-09-02 12:07:28 +080058struct intel_pipeline_rmap {
Chia-I Wu1f7540b2014-08-22 13:56:18 +080059 /* this is not an intel_obj */
60
61 XGL_UINT rt_count;
62 XGL_UINT resource_count;
63 XGL_UINT uav_count;
64 XGL_UINT sampler_count;
Chia-I Wu1d125092014-10-08 08:49:38 +080065 XGL_UINT vb_count;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080066
67 /*
68 * rt_count slots +
69 * resource_count slots +
70 * uav_count slots +
Chia-I Wu1d125092014-10-08 08:49:38 +080071 * sampler_count slots +
72 * vb_count slots
Chia-I Wu1f7540b2014-08-22 13:56:18 +080073 */
Chia-I Wu20983762014-09-02 12:07:28 +080074 struct intel_pipeline_rmap_slot *slots;
Chia-I Wu1f7540b2014-08-22 13:56:18 +080075 XGL_UINT slot_count;
76};
77
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -060078#define SHADER_VERTEX_FLAG (1 << XGL_SHADER_STAGE_VERTEX)
79#define SHADER_TESS_CONTROL_FLAG (1 << XGL_SHADER_STAGE_TESS_CONTROL)
80#define SHADER_TESS_EVAL_FLAG (1 << XGL_SHADER_STAGE_TESS_EVALUATION)
81#define SHADER_GEOMETRY_FLAG (1 << XGL_SHADER_STAGE_GEOMETRY)
82#define SHADER_FRAGMENT_FLAG (1 << XGL_SHADER_STAGE_FRAGMENT)
83#define SHADER_COMPUTE_FLAG (1 << XGL_SHADER_STAGE_COMPUTE)
84
Chia-I Wuf2b6d722014-09-02 08:52:27 +080085struct intel_pipeline_shader {
86 /* this is not an intel_obj */
87
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -060088 void *pCode;
89 uint32_t codeSize;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -060090
91 /*
92 * must grab everything we need from shader object as that
93 * can go away after the pipeline is created
94 */
95 XGL_FLAGS uses;
96
97 XGL_UINT in_count;
98 XGL_UINT out_count;
99
100 XGL_UINT sampler_count;
101 XGL_UINT surface_count;
102
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600103 XGL_UINT urb_grf_start;
Courtney Goeltzenleuchterc4ef6142014-08-29 16:25:30 -0600104
105 XGL_FLAGS barycentric_interps;
Chia-I Wu39026c92014-09-02 10:03:19 +0800106
Chia-I Wu20983762014-09-02 12:07:28 +0800107 struct intel_pipeline_rmap *rmap;
Courtney Goeltzenleuchterd85c1d62014-08-27 14:04:53 -0600108};
109
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800110/*
111 * On GEN6, there are
112 *
113 * - 3DSTATE_URB (3)
Chia-I Wu1d125092014-10-08 08:49:38 +0800114 * - 3DSTATE_VERTEX_ELEMENTS (1+2*34)
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800115 *
116 * On GEN7, there are
117 *
118 * - 3DSTATE_URB_x (2*4)
119 * - 3DSTATE_PUSH_CONSTANT_ALLOC_x (2*5)
Chia-I Wu1d125092014-10-08 08:49:38 +0800120 * - 3DSTATE_VERTEX_ELEMENTS (1+2*34)
Chia-I Wu1638c1c2014-08-29 14:01:16 +0800121 * - 3DSTATE_HS (7)
122 * - 3DSTATE_TE (4)
123 * - 3DSTATE_DS (6)
124 */
Chia-I Wu1d125092014-10-08 08:49:38 +0800125#define INTEL_PSO_CMD_ENTRIES 128
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600126
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600127/**
128 * 3D pipeline.
129 */
130struct intel_pipeline {
131 struct intel_obj obj;
132
133 struct intel_dev *dev;
134
Chia-I Wu1d125092014-10-08 08:49:38 +0800135 XGL_VERTEX_INPUT_BINDING_DESCRIPTION vb[33];
136 XGL_UINT vb_count;
137
Chia-I Wube0a3d92014-09-02 13:20:59 +0800138 /* XGL_PIPELINE_IA_STATE_CREATE_INFO */
139 XGL_PRIMITIVE_TOPOLOGY topology;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600140 int prim_type;
Chia-I Wube0a3d92014-09-02 13:20:59 +0800141 bool disable_vs_cache;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600142 bool primitive_restart;
143 uint32_t primitive_restart_index;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600144 /* Index of provoking vertex for each prim type */
145 int provoking_vertex_tri;
146 int provoking_vertex_trifan;
147 int provoking_vertex_line;
148
149 // TODO: This should probably be Intel HW state, not XGL state.
150 /* Depth Buffer format */
151 XGL_FORMAT db_format;
152
153 XGL_PIPELINE_CB_STATE cb_state;
154
155 // XGL_PIPELINE_RS_STATE_CREATE_INFO rs_state;
156 bool depthClipEnable;
157 bool rasterizerDiscardEnable;
158 float pointSize;
159
160 XGL_PIPELINE_TESS_STATE_CREATE_INFO tess_state;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600161
162 uint32_t active_shaders;
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800163 struct intel_pipeline_shader vs;
Chia-I Wu95959fb2014-09-02 11:01:03 +0800164 struct intel_pipeline_shader tcs;
165 struct intel_pipeline_shader tes;
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800166 struct intel_pipeline_shader gs;
167 struct intel_pipeline_shader fs;
Chia-I Wu95959fb2014-09-02 11:01:03 +0800168 struct intel_pipeline_shader cs;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600169
Chia-I Wu8370b402014-08-29 12:28:37 +0800170 uint32_t wa_flags;
171
Courtney Goeltzenleuchter814cd292014-08-28 13:16:27 -0600172 uint32_t cmds[INTEL_PSO_CMD_ENTRIES];
173 XGL_UINT cmd_len;
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600174};
175
176static inline struct intel_pipeline *intel_pipeline(XGL_PIPELINE pipeline)
177{
178 return (struct intel_pipeline *) pipeline;
179}
180
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600181static inline struct intel_pipeline *intel_pipeline_from_base(struct intel_base *base)
182{
183 return (struct intel_pipeline *) base;
184}
185
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600186static inline struct intel_pipeline *intel_pipeline_from_obj(struct intel_obj *obj)
187{
Courtney Goeltzenleuchter42509992014-08-21 17:33:46 -0600188 return intel_pipeline_from_base(&obj->base);
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600189}
190
Chia-I Wu9fe3ec42014-10-17 09:49:16 +0800191struct intel_pipeline_shader *intel_pipeline_shader_create_meta(struct intel_dev *dev,
192 enum intel_dev_meta_shader id);
193void intel_pipeline_shader_destroy(struct intel_pipeline_shader *sh);
194
Courtney Goeltzenleuchter05a60542014-08-15 14:54:34 -0600195XGL_RESULT XGLAPI intelCreateGraphicsPipeline(
196 XGL_DEVICE device,
197 const XGL_GRAPHICS_PIPELINE_CREATE_INFO* pCreateInfo,
198 XGL_PIPELINE* pPipeline);
199
200XGL_RESULT XGLAPI intelCreateComputePipeline(
201 XGL_DEVICE device,
202 const XGL_COMPUTE_PIPELINE_CREATE_INFO* pCreateInfo,
203 XGL_PIPELINE* pPipeline);
204
205XGL_RESULT XGLAPI intelStorePipeline(
206 XGL_PIPELINE pipeline,
207 XGL_SIZE* pDataSize,
208 XGL_VOID* pData);
209
210XGL_RESULT XGLAPI intelLoadPipeline(
211 XGL_DEVICE device,
212 XGL_SIZE dataSize,
213 const XGL_VOID* pData,
214 XGL_PIPELINE* pPipeline);
215
216XGL_RESULT XGLAPI intelCreatePipelineDelta(
217 XGL_DEVICE device,
218 XGL_PIPELINE p1,
219 XGL_PIPELINE p2,
220 XGL_PIPELINE_DELTA* delta);
Chia-I Wuf2b6d722014-09-02 08:52:27 +0800221
222#endif /* PIPELINE_H */