blob: af81fe588c73b61c635f45c2904923513f7d6d27 [file] [log] [blame]
Meng Wang43bbb872018-12-10 12:32:05 +08001// SPDX-License-Identifier: GPL-2.0-only
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05302/* Copyright (c) 2018-2019, The Linux Foundation. All rights reserved.
Laxminath Kasam989fccf2018-06-15 16:53:31 +05303 */
4
5#include <linux/module.h>
6#include <linux/init.h>
7#include <linux/clk.h>
8#include <linux/io.h>
9#include <linux/platform_device.h>
10#include <linux/regmap.h>
Sudheer Papothi7601cc62019-03-30 03:00:52 +053011#include <linux/pm_runtime.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053012#include <sound/soc.h>
13#include <sound/soc-dapm.h>
14#include <sound/tlv.h>
Sudheer Papothia3e969d2018-10-27 06:22:10 +053015#include <soc/swr-common.h>
Laxminath Kasamfb0d6832018-09-22 01:49:52 +053016#include <soc/swr-wcd.h>
Meng Wang11a25cf2018-10-31 14:11:26 +080017#include <asoc/msm-cdc-pinctrl.h>
Laxminath Kasam989fccf2018-06-15 16:53:31 +053018#include "bolero-cdc.h"
19#include "bolero-cdc-registers.h"
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -070020#include "bolero-clk-rsc.h"
Laxminath Kasam989fccf2018-06-15 16:53:31 +053021
Sudheer Papothi7601cc62019-03-30 03:00:52 +053022#define AUTO_SUSPEND_DELAY 50 /* delay in msec */
Laxminath Kasam989fccf2018-06-15 16:53:31 +053023#define TX_MACRO_MAX_OFFSET 0x1000
24
25#define NUM_DECIMATORS 8
26
27#define TX_MACRO_RATES (SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000 |\
28 SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_48000 |\
29 SNDRV_PCM_RATE_96000 | SNDRV_PCM_RATE_192000)
30#define TX_MACRO_FORMATS (SNDRV_PCM_FMTBIT_S16_LE |\
31 SNDRV_PCM_FMTBIT_S24_LE |\
32 SNDRV_PCM_FMTBIT_S24_3LE)
33
34#define TX_HPF_CUT_OFF_FREQ_MASK 0x60
35#define CF_MIN_3DB_4HZ 0x0
36#define CF_MIN_3DB_75HZ 0x1
37#define CF_MIN_3DB_150HZ 0x2
38
39#define TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED 0
40#define TX_MACRO_MCLK_FREQ 9600000
41#define TX_MACRO_TX_PATH_OFFSET 0x80
Laxminath Kasam497a6512018-09-17 16:11:52 +053042#define TX_MACRO_SWR_MIC_MUX_SEL_MASK 0xF
43#define TX_MACRO_ADC_MUX_CFG_OFFSET 0x2
Laxminath Kasam989fccf2018-06-15 16:53:31 +053044
45#define TX_MACRO_TX_UNMUTE_DELAY_MS 40
46
47static int tx_unmute_delay = TX_MACRO_TX_UNMUTE_DELAY_MS;
48module_param(tx_unmute_delay, int, 0664);
49MODULE_PARM_DESC(tx_unmute_delay, "delay to unmute the tx path");
50
51static const DECLARE_TLV_DB_SCALE(digital_gain, 0, 1, 0);
52
53static int tx_macro_hw_params(struct snd_pcm_substream *substream,
54 struct snd_pcm_hw_params *params,
55 struct snd_soc_dai *dai);
56static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
57 unsigned int *tx_num, unsigned int *tx_slot,
58 unsigned int *rx_num, unsigned int *rx_slot);
59
60#define TX_MACRO_SWR_STRING_LEN 80
61#define TX_MACRO_CHILD_DEVICES_MAX 3
62
63/* Hold instance to soundwire platform device */
64struct tx_macro_swr_ctrl_data {
65 struct platform_device *tx_swr_pdev;
66};
67
68struct tx_macro_swr_ctrl_platform_data {
69 void *handle; /* holds codec private data */
70 int (*read)(void *handle, int reg);
71 int (*write)(void *handle, int reg, int val);
72 int (*bulk_write)(void *handle, u32 *reg, u32 *val, size_t len);
73 int (*clk)(void *handle, bool enable);
74 int (*handle_irq)(void *handle,
75 irqreturn_t (*swrm_irq_handler)(int irq,
76 void *data),
77 void *swrm_handle,
78 int action);
79};
80
81enum {
Laxminath Kasam59c7a1d2018-08-09 16:11:17 +053082 TX_MACRO_AIF_INVALID = 0,
83 TX_MACRO_AIF1_CAP,
Laxminath Kasam989fccf2018-06-15 16:53:31 +053084 TX_MACRO_AIF2_CAP,
85 TX_MACRO_MAX_DAIS
86};
87
88enum {
89 TX_MACRO_DEC0,
90 TX_MACRO_DEC1,
91 TX_MACRO_DEC2,
92 TX_MACRO_DEC3,
93 TX_MACRO_DEC4,
94 TX_MACRO_DEC5,
95 TX_MACRO_DEC6,
96 TX_MACRO_DEC7,
97 TX_MACRO_DEC_MAX,
98};
99
100enum {
101 TX_MACRO_CLK_DIV_2,
102 TX_MACRO_CLK_DIV_3,
103 TX_MACRO_CLK_DIV_4,
104 TX_MACRO_CLK_DIV_6,
105 TX_MACRO_CLK_DIV_8,
106 TX_MACRO_CLK_DIV_16,
107};
108
Laxminath Kasam497a6512018-09-17 16:11:52 +0530109enum {
110 MSM_DMIC,
111 SWR_MIC,
112 ANC_FB_TUNE1
113};
114
Sudheer Papothia7397942019-03-19 03:14:23 +0530115enum {
116 TX_MCLK,
117 VA_MCLK,
118};
119
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530120struct tx_mute_work {
121 struct tx_macro_priv *tx_priv;
122 u32 decimator;
123 struct delayed_work dwork;
124};
125
126struct hpf_work {
127 struct tx_macro_priv *tx_priv;
128 u8 decimator;
129 u8 hpf_cut_off_freq;
130 struct delayed_work dwork;
131};
132
133struct tx_macro_priv {
134 struct device *dev;
135 bool dec_active[NUM_DECIMATORS];
136 int tx_mclk_users;
137 int swr_clk_users;
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530138 bool dapm_mclk_enable;
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530139 bool reset_swr;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530140 struct mutex mclk_lock;
141 struct mutex swr_clk_lock;
Meng Wang15c825d2018-09-06 10:49:18 +0800142 struct snd_soc_component *component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530143 struct device_node *tx_swr_gpio_p;
144 struct tx_macro_swr_ctrl_data *swr_ctrl_data;
145 struct tx_macro_swr_ctrl_platform_data swr_plat_data;
146 struct work_struct tx_macro_add_child_devices_work;
147 struct hpf_work tx_hpf_work[NUM_DECIMATORS];
148 struct tx_mute_work tx_mute_dwork[NUM_DECIMATORS];
149 s32 dmic_0_1_clk_cnt;
150 s32 dmic_2_3_clk_cnt;
151 s32 dmic_4_5_clk_cnt;
152 s32 dmic_6_7_clk_cnt;
153 u16 dmic_clk_div;
154 unsigned long active_ch_mask[TX_MACRO_MAX_DAIS];
155 unsigned long active_ch_cnt[TX_MACRO_MAX_DAIS];
156 char __iomem *tx_io_base;
157 struct platform_device *pdev_child_devices
158 [TX_MACRO_CHILD_DEVICES_MAX];
159 int child_count;
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530160 int tx_swr_clk_cnt;
161 int va_swr_clk_cnt;
Sudheer Papothicf3b4062019-05-10 10:48:43 +0530162 int va_clk_status;
163 int tx_clk_status;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530164};
165
Meng Wang15c825d2018-09-06 10:49:18 +0800166static bool tx_macro_get_data(struct snd_soc_component *component,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530167 struct device **tx_dev,
168 struct tx_macro_priv **tx_priv,
169 const char *func_name)
170{
Meng Wang15c825d2018-09-06 10:49:18 +0800171 *tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530172 if (!(*tx_dev)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800173 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530174 "%s: null device for macro!\n", func_name);
175 return false;
176 }
177
178 *tx_priv = dev_get_drvdata((*tx_dev));
179 if (!(*tx_priv)) {
Meng Wang15c825d2018-09-06 10:49:18 +0800180 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530181 "%s: priv is null for macro!\n", func_name);
182 return false;
183 }
184
Meng Wang15c825d2018-09-06 10:49:18 +0800185 if (!(*tx_priv)->component) {
186 dev_err(component->dev,
187 "%s: tx_priv->component not initialized!\n", func_name);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530188 return false;
189 }
190
191 return true;
192}
193
194static int tx_macro_mclk_enable(struct tx_macro_priv *tx_priv,
195 bool mclk_enable)
196{
197 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
198 int ret = 0;
199
Tanya Dixit8530fb92018-09-14 16:01:25 +0530200 if (regmap == NULL) {
201 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
202 return -EINVAL;
203 }
204
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530205 dev_dbg(tx_priv->dev, "%s: mclk_enable = %u,clk_users= %d\n",
206 __func__, mclk_enable, tx_priv->tx_mclk_users);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530207
208 mutex_lock(&tx_priv->mclk_lock);
209 if (mclk_enable) {
210 if (tx_priv->tx_mclk_users == 0) {
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700211 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
212 TX_CORE_CLK,
213 TX_CORE_CLK,
214 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530215 if (ret < 0) {
Ramprasad Katkam14efed62019-03-07 13:16:50 +0530216 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530217 "%s: request clock enable failed\n",
218 __func__);
219 goto exit;
220 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700221 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
222 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530223 regcache_mark_dirty(regmap);
224 regcache_sync_region(regmap,
225 TX_START_OFFSET,
226 TX_MAX_OFFSET);
227 /* 9.6MHz MCLK, set value 0x00 if other frequency */
228 regmap_update_bits(regmap,
229 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK, 0x01, 0x01);
230 regmap_update_bits(regmap,
231 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
232 0x01, 0x01);
233 regmap_update_bits(regmap,
234 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
235 0x01, 0x01);
236 }
237 tx_priv->tx_mclk_users++;
238 } else {
239 if (tx_priv->tx_mclk_users <= 0) {
240 dev_err(tx_priv->dev, "%s: clock already disabled\n",
241 __func__);
242 tx_priv->tx_mclk_users = 0;
243 goto exit;
244 }
245 tx_priv->tx_mclk_users--;
246 if (tx_priv->tx_mclk_users == 0) {
247 regmap_update_bits(regmap,
248 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
249 0x01, 0x00);
250 regmap_update_bits(regmap,
251 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
252 0x01, 0x00);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -0700253 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
254 false);
255
256 bolero_clk_rsc_request_clock(tx_priv->dev,
257 TX_CORE_CLK,
258 TX_CORE_CLK,
259 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530260 }
261 }
262exit:
263 mutex_unlock(&tx_priv->mclk_lock);
264 return ret;
265}
266
Sudheer Papothie456c2c2019-03-05 07:08:45 +0530267static int tx_macro_va_swr_clk_event(struct snd_soc_dapm_widget *w,
268 struct snd_kcontrol *kcontrol, int event)
269{
270 struct device *tx_dev = NULL;
271 struct tx_macro_priv *tx_priv = NULL;
272 struct snd_soc_component *component =
273 snd_soc_dapm_to_component(w->dapm);
274
275 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
276 return -EINVAL;
277
278 if (SND_SOC_DAPM_EVENT_ON(event))
279 ++tx_priv->va_swr_clk_cnt;
280 if (SND_SOC_DAPM_EVENT_OFF(event))
281 --tx_priv->va_swr_clk_cnt;
282
283 return 0;
284}
285
286static int tx_macro_tx_swr_clk_event(struct snd_soc_dapm_widget *w,
287 struct snd_kcontrol *kcontrol, int event)
288{
289 struct device *tx_dev = NULL;
290 struct tx_macro_priv *tx_priv = NULL;
291 struct snd_soc_component *component =
292 snd_soc_dapm_to_component(w->dapm);
293
294 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
295 return -EINVAL;
296
297 if (SND_SOC_DAPM_EVENT_ON(event))
298 ++tx_priv->tx_swr_clk_cnt;
299 if (SND_SOC_DAPM_EVENT_OFF(event))
300 --tx_priv->tx_swr_clk_cnt;
301
302 return 0;
303}
304
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530305static int tx_macro_mclk_event(struct snd_soc_dapm_widget *w,
306 struct snd_kcontrol *kcontrol, int event)
307{
Meng Wang15c825d2018-09-06 10:49:18 +0800308 struct snd_soc_component *component =
309 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530310 int ret = 0;
311 struct device *tx_dev = NULL;
312 struct tx_macro_priv *tx_priv = NULL;
313
Meng Wang15c825d2018-09-06 10:49:18 +0800314 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530315 return -EINVAL;
316
317 dev_dbg(tx_dev, "%s: event = %d\n", __func__, event);
318 switch (event) {
319 case SND_SOC_DAPM_PRE_PMU:
320 ret = tx_macro_mclk_enable(tx_priv, 1);
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530321 if (ret)
322 tx_priv->dapm_mclk_enable = false;
323 else
324 tx_priv->dapm_mclk_enable = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530325 break;
326 case SND_SOC_DAPM_POST_PMD:
Ramprasad Katkam452772a2019-01-07 17:30:36 +0530327 if (tx_priv->dapm_mclk_enable)
328 ret = tx_macro_mclk_enable(tx_priv, 0);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530329 break;
330 default:
331 dev_err(tx_priv->dev,
332 "%s: invalid DAPM event %d\n", __func__, event);
333 ret = -EINVAL;
334 }
335 return ret;
336}
337
Meng Wang15c825d2018-09-06 10:49:18 +0800338static int tx_macro_event_handler(struct snd_soc_component *component,
339 u16 event, u32 data)
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530340{
341 struct device *tx_dev = NULL;
342 struct tx_macro_priv *tx_priv = NULL;
343
Meng Wang15c825d2018-09-06 10:49:18 +0800344 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530345 return -EINVAL;
346
347 switch (event) {
348 case BOLERO_MACRO_EVT_SSR_DOWN:
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700349 if (tx_priv->swr_ctrl_data) {
350 swrm_wcd_notify(
351 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
352 SWR_DEVICE_DOWN, NULL);
353 swrm_wcd_notify(
354 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
355 SWR_DEVICE_SSR_DOWN, NULL);
356 }
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530357 break;
358 case BOLERO_MACRO_EVT_SSR_UP:
Ramprasad Katkama4c747b2018-12-11 19:15:53 +0530359 /* reset swr after ssr/pdr */
360 tx_priv->reset_swr = true;
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700361 if (tx_priv->swr_ctrl_data)
362 swrm_wcd_notify(
363 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
364 SWR_DEVICE_SSR_UP, NULL);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530365 break;
Meng Wang8ef0cc22019-05-08 15:12:56 +0800366 case BOLERO_MACRO_EVT_CLK_RESET:
367 bolero_rsc_clk_reset(tx_dev, TX_CORE_CLK);
368 break;
Laxminath Kasamfb0d6832018-09-22 01:49:52 +0530369 }
370 return 0;
371}
372
Meng Wang15c825d2018-09-06 10:49:18 +0800373static int tx_macro_reg_wake_irq(struct snd_soc_component *component,
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530374 u32 data)
375{
376 struct device *tx_dev = NULL;
377 struct tx_macro_priv *tx_priv = NULL;
378 u32 ipc_wakeup = data;
379 int ret = 0;
380
Meng Wang15c825d2018-09-06 10:49:18 +0800381 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530382 return -EINVAL;
383
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -0700384 if (tx_priv->swr_ctrl_data)
385 ret = swrm_wcd_notify(
386 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
387 SWR_REGISTER_WAKE_IRQ, &ipc_wakeup);
Aditya Bavanaric4e96122018-11-14 14:46:38 +0530388
389 return ret;
390}
391
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530392static void tx_macro_tx_hpf_corner_freq_callback(struct work_struct *work)
393{
394 struct delayed_work *hpf_delayed_work = NULL;
395 struct hpf_work *hpf_work = NULL;
396 struct tx_macro_priv *tx_priv = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800397 struct snd_soc_component *component = NULL;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530398 u16 dec_cfg_reg = 0, hpf_gate_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530399 u8 hpf_cut_off_freq = 0;
Laxminath Kasam497a6512018-09-17 16:11:52 +0530400 u16 adc_mux_reg = 0, adc_n = 0, adc_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530401
402 hpf_delayed_work = to_delayed_work(work);
403 hpf_work = container_of(hpf_delayed_work, struct hpf_work, dwork);
404 tx_priv = hpf_work->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800405 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530406 hpf_cut_off_freq = hpf_work->hpf_cut_off_freq;
407
408 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
409 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530410 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
411 TX_MACRO_TX_PATH_OFFSET * hpf_work->decimator;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530412
Meng Wang15c825d2018-09-06 10:49:18 +0800413 dev_dbg(component->dev, "%s: decimator %u hpf_cut_of_freq 0x%x\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530414 __func__, hpf_work->decimator, hpf_cut_off_freq);
415
Laxminath Kasam497a6512018-09-17 16:11:52 +0530416 adc_mux_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1 +
417 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800418 if (snd_soc_component_read32(component, adc_mux_reg) & SWR_MIC) {
Laxminath Kasam497a6512018-09-17 16:11:52 +0530419 adc_reg = BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0 +
420 TX_MACRO_ADC_MUX_CFG_OFFSET * hpf_work->decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800421 adc_n = snd_soc_component_read32(component, adc_reg) &
Laxminath Kasam497a6512018-09-17 16:11:52 +0530422 TX_MACRO_SWR_MIC_MUX_SEL_MASK;
423 if (adc_n >= BOLERO_ADC_MAX)
424 goto tx_hpf_set;
425 /* analog mic clear TX hold */
Meng Wang15c825d2018-09-06 10:49:18 +0800426 bolero_clear_amic_tx_hold(component->dev, adc_n);
Laxminath Kasam497a6512018-09-17 16:11:52 +0530427 }
428tx_hpf_set:
Meng Wang15c825d2018-09-06 10:49:18 +0800429 snd_soc_component_update_bits(component,
430 dec_cfg_reg, TX_HPF_CUT_OFF_FREQ_MASK,
431 hpf_cut_off_freq << 5);
432 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530433 /* Minimum 1 clk cycle delay is required as per HW spec */
434 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800435 snd_soc_component_update_bits(component, hpf_gate_reg, 0x03, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530436}
437
438static void tx_macro_mute_update_callback(struct work_struct *work)
439{
440 struct tx_mute_work *tx_mute_dwork = NULL;
Meng Wang15c825d2018-09-06 10:49:18 +0800441 struct snd_soc_component *component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530442 struct tx_macro_priv *tx_priv = NULL;
443 struct delayed_work *delayed_work = NULL;
Xiaojun Sangd155fdc2018-10-11 15:11:59 +0800444 u16 tx_vol_ctl_reg = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530445 u8 decimator = 0;
446
447 delayed_work = to_delayed_work(work);
448 tx_mute_dwork = container_of(delayed_work, struct tx_mute_work, dwork);
449 tx_priv = tx_mute_dwork->tx_priv;
Meng Wang15c825d2018-09-06 10:49:18 +0800450 component = tx_priv->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530451 decimator = tx_mute_dwork->decimator;
452
453 tx_vol_ctl_reg =
454 BOLERO_CDC_TX0_TX_PATH_CTL +
455 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800456 snd_soc_component_update_bits(component, tx_vol_ctl_reg, 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530457 dev_dbg(tx_priv->dev, "%s: decimator %u unmute\n",
458 __func__, decimator);
459}
460
461static int tx_macro_put_dec_enum(struct snd_kcontrol *kcontrol,
462 struct snd_ctl_elem_value *ucontrol)
463{
464 struct snd_soc_dapm_widget *widget =
465 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800466 struct snd_soc_component *component =
467 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530468 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
469 unsigned int val = 0;
470 u16 mic_sel_reg = 0;
471
472 val = ucontrol->value.enumerated.item[0];
473 if (val > e->items - 1)
474 return -EINVAL;
475
Meng Wang15c825d2018-09-06 10:49:18 +0800476 dev_dbg(component->dev, "%s: wname: %s, val: 0x%x\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530477 widget->name, val);
478
479 switch (e->reg) {
480 case BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0:
481 mic_sel_reg = BOLERO_CDC_TX0_TX_PATH_CFG0;
482 break;
483 case BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0:
484 mic_sel_reg = BOLERO_CDC_TX1_TX_PATH_CFG0;
485 break;
486 case BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0:
487 mic_sel_reg = BOLERO_CDC_TX2_TX_PATH_CFG0;
488 break;
489 case BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0:
490 mic_sel_reg = BOLERO_CDC_TX3_TX_PATH_CFG0;
491 break;
492 case BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0:
493 mic_sel_reg = BOLERO_CDC_TX4_TX_PATH_CFG0;
494 break;
495 case BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0:
496 mic_sel_reg = BOLERO_CDC_TX5_TX_PATH_CFG0;
497 break;
498 case BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0:
499 mic_sel_reg = BOLERO_CDC_TX6_TX_PATH_CFG0;
500 break;
501 case BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0:
502 mic_sel_reg = BOLERO_CDC_TX7_TX_PATH_CFG0;
503 break;
504 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800505 dev_err(component->dev, "%s: e->reg: 0x%x not expected\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530506 __func__, e->reg);
507 return -EINVAL;
508 }
Laxminath Kasam497a6512018-09-17 16:11:52 +0530509 if (strnstr(widget->name, "SMIC", strlen(widget->name))) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530510 if (val != 0) {
511 if (val < 5)
Meng Wang15c825d2018-09-06 10:49:18 +0800512 snd_soc_component_update_bits(component,
513 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530514 1 << 7, 0x0 << 7);
515 else
Meng Wang15c825d2018-09-06 10:49:18 +0800516 snd_soc_component_update_bits(component,
517 mic_sel_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530518 1 << 7, 0x1 << 7);
519 }
520 } else {
521 /* DMIC selected */
522 if (val != 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800523 snd_soc_component_update_bits(component, mic_sel_reg,
524 1 << 7, 1 << 7);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530525 }
526
527 return snd_soc_dapm_put_enum_double(kcontrol, ucontrol);
528}
529
530static int tx_macro_tx_mixer_get(struct snd_kcontrol *kcontrol,
531 struct snd_ctl_elem_value *ucontrol)
532{
533 struct snd_soc_dapm_widget *widget =
534 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800535 struct snd_soc_component *component =
536 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530537 struct soc_multi_mixer_control *mixer =
538 ((struct soc_multi_mixer_control *)kcontrol->private_value);
539 u32 dai_id = widget->shift;
540 u32 dec_id = mixer->shift;
541 struct device *tx_dev = NULL;
542 struct tx_macro_priv *tx_priv = NULL;
543
Meng Wang15c825d2018-09-06 10:49:18 +0800544 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530545 return -EINVAL;
546
547 if (test_bit(dec_id, &tx_priv->active_ch_mask[dai_id]))
548 ucontrol->value.integer.value[0] = 1;
549 else
550 ucontrol->value.integer.value[0] = 0;
551 return 0;
552}
553
554static int tx_macro_tx_mixer_put(struct snd_kcontrol *kcontrol,
555 struct snd_ctl_elem_value *ucontrol)
556{
557 struct snd_soc_dapm_widget *widget =
558 snd_soc_dapm_kcontrol_widget(kcontrol);
Meng Wang15c825d2018-09-06 10:49:18 +0800559 struct snd_soc_component *component =
560 snd_soc_dapm_to_component(widget->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530561 struct snd_soc_dapm_update *update = NULL;
562 struct soc_multi_mixer_control *mixer =
563 ((struct soc_multi_mixer_control *)kcontrol->private_value);
564 u32 dai_id = widget->shift;
565 u32 dec_id = mixer->shift;
566 u32 enable = ucontrol->value.integer.value[0];
567 struct device *tx_dev = NULL;
568 struct tx_macro_priv *tx_priv = NULL;
569
Meng Wang15c825d2018-09-06 10:49:18 +0800570 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530571 return -EINVAL;
572
573 if (enable) {
574 set_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
575 tx_priv->active_ch_cnt[dai_id]++;
576 } else {
577 tx_priv->active_ch_cnt[dai_id]--;
578 clear_bit(dec_id, &tx_priv->active_ch_mask[dai_id]);
579 }
580 snd_soc_dapm_mixer_update_power(widget->dapm, kcontrol, enable, update);
581
582 return 0;
583}
584
585static int tx_macro_enable_dmic(struct snd_soc_dapm_widget *w,
586 struct snd_kcontrol *kcontrol, int event)
587{
Meng Wang15c825d2018-09-06 10:49:18 +0800588 struct snd_soc_component *component =
589 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530590 u8 dmic_clk_en = 0x01;
591 u16 dmic_clk_reg = 0;
592 s32 *dmic_clk_cnt = NULL;
593 unsigned int dmic = 0;
594 int ret = 0;
595 char *wname = NULL;
596 struct device *tx_dev = NULL;
597 struct tx_macro_priv *tx_priv = NULL;
598
Meng Wang15c825d2018-09-06 10:49:18 +0800599 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530600 return -EINVAL;
601
602 wname = strpbrk(w->name, "01234567");
603 if (!wname) {
Meng Wang15c825d2018-09-06 10:49:18 +0800604 dev_err(component->dev, "%s: widget not found\n", __func__);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530605 return -EINVAL;
606 }
607
608 ret = kstrtouint(wname, 10, &dmic);
609 if (ret < 0) {
Meng Wang15c825d2018-09-06 10:49:18 +0800610 dev_err(component->dev, "%s: Invalid DMIC line on the codec\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530611 __func__);
612 return -EINVAL;
613 }
614
615 switch (dmic) {
616 case 0:
617 case 1:
618 dmic_clk_cnt = &(tx_priv->dmic_0_1_clk_cnt);
619 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC0_CTL;
620 break;
621 case 2:
622 case 3:
623 dmic_clk_cnt = &(tx_priv->dmic_2_3_clk_cnt);
624 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC1_CTL;
625 break;
626 case 4:
627 case 5:
628 dmic_clk_cnt = &(tx_priv->dmic_4_5_clk_cnt);
629 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC2_CTL;
630 break;
631 case 6:
632 case 7:
633 dmic_clk_cnt = &(tx_priv->dmic_6_7_clk_cnt);
634 dmic_clk_reg = BOLERO_CDC_VA_TOP_CSR_DMIC3_CTL;
635 break;
636 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800637 dev_err(component->dev, "%s: Invalid DMIC Selection\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530638 __func__);
639 return -EINVAL;
640 }
Meng Wang15c825d2018-09-06 10:49:18 +0800641 dev_dbg(component->dev, "%s: event %d DMIC%d dmic_clk_cnt %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530642 __func__, event, dmic, *dmic_clk_cnt);
643
644 switch (event) {
645 case SND_SOC_DAPM_PRE_PMU:
646 (*dmic_clk_cnt)++;
647 if (*dmic_clk_cnt == 1) {
Meng Wang15c825d2018-09-06 10:49:18 +0800648 snd_soc_component_update_bits(component,
649 BOLERO_CDC_VA_TOP_CSR_DMIC_CFG,
Ramprasad Katkam9c2394a2018-08-23 13:13:48 +0530650 0x80, 0x00);
651
Meng Wang15c825d2018-09-06 10:49:18 +0800652 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530653 0x0E, tx_priv->dmic_clk_div << 0x1);
Meng Wang15c825d2018-09-06 10:49:18 +0800654 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530655 dmic_clk_en, dmic_clk_en);
656 }
657 break;
658 case SND_SOC_DAPM_POST_PMD:
659 (*dmic_clk_cnt)--;
660 if (*dmic_clk_cnt == 0)
Meng Wang15c825d2018-09-06 10:49:18 +0800661 snd_soc_component_update_bits(component, dmic_clk_reg,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530662 dmic_clk_en, 0);
663 break;
664 }
665
666 return 0;
667}
668
669static int tx_macro_enable_dec(struct snd_soc_dapm_widget *w,
670 struct snd_kcontrol *kcontrol, int event)
671{
Meng Wang15c825d2018-09-06 10:49:18 +0800672 struct snd_soc_component *component =
673 snd_soc_dapm_to_component(w->dapm);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530674 unsigned int decimator = 0;
675 u16 tx_vol_ctl_reg = 0;
676 u16 dec_cfg_reg = 0;
677 u16 hpf_gate_reg = 0;
678 u16 tx_gain_ctl_reg = 0;
679 u8 hpf_cut_off_freq = 0;
680 struct device *tx_dev = NULL;
681 struct tx_macro_priv *tx_priv = NULL;
682
Meng Wang15c825d2018-09-06 10:49:18 +0800683 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530684 return -EINVAL;
685
686 decimator = w->shift;
687
Meng Wang15c825d2018-09-06 10:49:18 +0800688 dev_dbg(component->dev, "%s(): widget = %s decimator = %u\n", __func__,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530689 w->name, decimator);
690
691 tx_vol_ctl_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
692 TX_MACRO_TX_PATH_OFFSET * decimator;
693 hpf_gate_reg = BOLERO_CDC_TX0_TX_PATH_SEC2 +
694 TX_MACRO_TX_PATH_OFFSET * decimator;
695 dec_cfg_reg = BOLERO_CDC_TX0_TX_PATH_CFG0 +
696 TX_MACRO_TX_PATH_OFFSET * decimator;
697 tx_gain_ctl_reg = BOLERO_CDC_TX0_TX_VOL_CTL +
698 TX_MACRO_TX_PATH_OFFSET * decimator;
699
700 switch (event) {
701 case SND_SOC_DAPM_PRE_PMU:
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530702 /* Enable TX PGA Mute */
Meng Wang15c825d2018-09-06 10:49:18 +0800703 snd_soc_component_update_bits(component,
704 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530705 break;
706 case SND_SOC_DAPM_POST_PMU:
Meng Wang15c825d2018-09-06 10:49:18 +0800707 snd_soc_component_update_bits(component,
708 tx_vol_ctl_reg, 0x20, 0x20);
709 snd_soc_component_update_bits(component,
710 hpf_gate_reg, 0x01, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530711
Meng Wang15c825d2018-09-06 10:49:18 +0800712 hpf_cut_off_freq = (
713 snd_soc_component_read32(component, dec_cfg_reg) &
714 TX_HPF_CUT_OFF_FREQ_MASK) >> 5;
715
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530716 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq =
Meng Wang15c825d2018-09-06 10:49:18 +0800717 hpf_cut_off_freq;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530718
719 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ)
Meng Wang15c825d2018-09-06 10:49:18 +0800720 snd_soc_component_update_bits(component, dec_cfg_reg,
721 TX_HPF_CUT_OFF_FREQ_MASK,
722 CF_MIN_3DB_150HZ << 5);
723
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530724 /* schedule work queue to Remove Mute */
725 schedule_delayed_work(&tx_priv->tx_mute_dwork[decimator].dwork,
726 msecs_to_jiffies(tx_unmute_delay));
727 if (tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq !=
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530728 CF_MIN_3DB_150HZ) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530729 schedule_delayed_work(
730 &tx_priv->tx_hpf_work[decimator].dwork,
Mangesh Kunchamwar3d4eec42019-03-05 15:06:48 +0530731 msecs_to_jiffies(50));
Meng Wang15c825d2018-09-06 10:49:18 +0800732 snd_soc_component_update_bits(component,
733 hpf_gate_reg, 0x02, 0x02);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530734 /*
735 * Minimum 1 clk cycle delay is required as per HW spec
736 */
737 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800738 snd_soc_component_update_bits(component,
739 hpf_gate_reg, 0x02, 0x00);
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530740 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530741 /* apply gain after decimator is enabled */
Meng Wang15c825d2018-09-06 10:49:18 +0800742 snd_soc_component_write(component, tx_gain_ctl_reg,
743 snd_soc_component_read32(component,
744 tx_gain_ctl_reg));
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530745 break;
746 case SND_SOC_DAPM_PRE_PMD:
747 hpf_cut_off_freq =
748 tx_priv->tx_hpf_work[decimator].hpf_cut_off_freq;
Meng Wang15c825d2018-09-06 10:49:18 +0800749 snd_soc_component_update_bits(component,
750 tx_vol_ctl_reg, 0x10, 0x10);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530751 if (cancel_delayed_work_sync(
752 &tx_priv->tx_hpf_work[decimator].dwork)) {
753 if (hpf_cut_off_freq != CF_MIN_3DB_150HZ) {
Meng Wang15c825d2018-09-06 10:49:18 +0800754 snd_soc_component_update_bits(
755 component, dec_cfg_reg,
756 TX_HPF_CUT_OFF_FREQ_MASK,
757 hpf_cut_off_freq << 5);
758 snd_soc_component_update_bits(component,
759 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530760 0x02, 0x02);
761 /*
762 * Minimum 1 clk cycle delay is required
763 * as per HW spec
764 */
765 usleep_range(1000, 1010);
Meng Wang15c825d2018-09-06 10:49:18 +0800766 snd_soc_component_update_bits(component,
767 hpf_gate_reg,
Laxminath Kasam9eb80222018-08-29 21:53:14 +0530768 0x02, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530769 }
770 }
771 cancel_delayed_work_sync(
772 &tx_priv->tx_mute_dwork[decimator].dwork);
773 break;
774 case SND_SOC_DAPM_POST_PMD:
Meng Wang15c825d2018-09-06 10:49:18 +0800775 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
776 0x20, 0x00);
777 snd_soc_component_update_bits(component, tx_vol_ctl_reg,
778 0x10, 0x00);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530779 break;
780 }
781 return 0;
782}
783
784static int tx_macro_enable_micbias(struct snd_soc_dapm_widget *w,
785 struct snd_kcontrol *kcontrol, int event)
786{
787 return 0;
788}
789
790static int tx_macro_hw_params(struct snd_pcm_substream *substream,
791 struct snd_pcm_hw_params *params,
792 struct snd_soc_dai *dai)
793{
794 int tx_fs_rate = -EINVAL;
Meng Wang15c825d2018-09-06 10:49:18 +0800795 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530796 u32 decimator = 0;
Laxminath Kasamb7f823c2018-08-02 13:23:11 +0530797 u32 sample_rate = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530798 u16 tx_fs_reg = 0;
799 struct device *tx_dev = NULL;
800 struct tx_macro_priv *tx_priv = NULL;
801
Meng Wang15c825d2018-09-06 10:49:18 +0800802 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530803 return -EINVAL;
804
805 pr_debug("%s: dai_name = %s DAI-ID %x rate %d num_ch %d\n", __func__,
806 dai->name, dai->id, params_rate(params),
807 params_channels(params));
808
809 sample_rate = params_rate(params);
810 switch (sample_rate) {
811 case 8000:
812 tx_fs_rate = 0;
813 break;
814 case 16000:
815 tx_fs_rate = 1;
816 break;
817 case 32000:
818 tx_fs_rate = 3;
819 break;
820 case 48000:
821 tx_fs_rate = 4;
822 break;
823 case 96000:
824 tx_fs_rate = 5;
825 break;
826 case 192000:
827 tx_fs_rate = 6;
828 break;
829 case 384000:
830 tx_fs_rate = 7;
831 break;
832 default:
Meng Wang15c825d2018-09-06 10:49:18 +0800833 dev_err(component->dev, "%s: Invalid TX sample rate: %d\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530834 __func__, params_rate(params));
835 return -EINVAL;
836 }
837 for_each_set_bit(decimator, &tx_priv->active_ch_mask[dai->id],
838 TX_MACRO_DEC_MAX) {
839 if (decimator >= 0) {
840 tx_fs_reg = BOLERO_CDC_TX0_TX_PATH_CTL +
841 TX_MACRO_TX_PATH_OFFSET * decimator;
Meng Wang15c825d2018-09-06 10:49:18 +0800842 dev_dbg(component->dev, "%s: set DEC%u rate to %u\n",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530843 __func__, decimator, sample_rate);
Meng Wang15c825d2018-09-06 10:49:18 +0800844 snd_soc_component_update_bits(component, tx_fs_reg,
845 0x0F, tx_fs_rate);
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530846 } else {
Meng Wang15c825d2018-09-06 10:49:18 +0800847 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530848 "%s: ERROR: Invalid decimator: %d\n",
849 __func__, decimator);
850 return -EINVAL;
851 }
852 }
853 return 0;
854}
855
856static int tx_macro_get_channel_map(struct snd_soc_dai *dai,
857 unsigned int *tx_num, unsigned int *tx_slot,
858 unsigned int *rx_num, unsigned int *rx_slot)
859{
Meng Wang15c825d2018-09-06 10:49:18 +0800860 struct snd_soc_component *component = dai->component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530861 struct device *tx_dev = NULL;
862 struct tx_macro_priv *tx_priv = NULL;
863
Meng Wang15c825d2018-09-06 10:49:18 +0800864 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530865 return -EINVAL;
866
867 switch (dai->id) {
868 case TX_MACRO_AIF1_CAP:
869 case TX_MACRO_AIF2_CAP:
870 *tx_slot = tx_priv->active_ch_mask[dai->id];
871 *tx_num = tx_priv->active_ch_cnt[dai->id];
872 break;
873 default:
874 dev_err(tx_dev, "%s: Invalid AIF\n", __func__);
875 break;
876 }
877 return 0;
878}
879
880static struct snd_soc_dai_ops tx_macro_dai_ops = {
881 .hw_params = tx_macro_hw_params,
882 .get_channel_map = tx_macro_get_channel_map,
883};
884
885static struct snd_soc_dai_driver tx_macro_dai[] = {
886 {
887 .name = "tx_macro_tx1",
888 .id = TX_MACRO_AIF1_CAP,
889 .capture = {
890 .stream_name = "TX_AIF1 Capture",
891 .rates = TX_MACRO_RATES,
892 .formats = TX_MACRO_FORMATS,
893 .rate_max = 192000,
894 .rate_min = 8000,
895 .channels_min = 1,
896 .channels_max = 8,
897 },
898 .ops = &tx_macro_dai_ops,
899 },
900 {
901 .name = "tx_macro_tx2",
902 .id = TX_MACRO_AIF2_CAP,
903 .capture = {
904 .stream_name = "TX_AIF2 Capture",
905 .rates = TX_MACRO_RATES,
906 .formats = TX_MACRO_FORMATS,
907 .rate_max = 192000,
908 .rate_min = 8000,
909 .channels_min = 1,
910 .channels_max = 8,
911 },
912 .ops = &tx_macro_dai_ops,
913 },
914};
915
916#define STRING(name) #name
917#define TX_MACRO_DAPM_ENUM(name, reg, offset, text) \
918static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
919static const struct snd_kcontrol_new name##_mux = \
920 SOC_DAPM_ENUM(STRING(name), name##_enum)
921
922#define TX_MACRO_DAPM_ENUM_EXT(name, reg, offset, text, getname, putname) \
923static SOC_ENUM_SINGLE_DECL(name##_enum, reg, offset, text); \
924static const struct snd_kcontrol_new name##_mux = \
925 SOC_DAPM_ENUM_EXT(STRING(name), name##_enum, getname, putname)
926
927#define TX_MACRO_DAPM_MUX(name, shift, kctl) \
928 SND_SOC_DAPM_MUX(name, SND_SOC_NOPM, shift, 0, &kctl##_mux)
929
930static const char * const adc_mux_text[] = {
931 "MSM_DMIC", "SWR_MIC", "ANC_FB_TUNE1"
932};
933
934TX_MACRO_DAPM_ENUM(tx_dec0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG1,
935 0, adc_mux_text);
936TX_MACRO_DAPM_ENUM(tx_dec1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG1,
937 0, adc_mux_text);
938TX_MACRO_DAPM_ENUM(tx_dec2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG1,
939 0, adc_mux_text);
940TX_MACRO_DAPM_ENUM(tx_dec3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG1,
941 0, adc_mux_text);
942TX_MACRO_DAPM_ENUM(tx_dec4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG1,
943 0, adc_mux_text);
944TX_MACRO_DAPM_ENUM(tx_dec5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG1,
945 0, adc_mux_text);
946TX_MACRO_DAPM_ENUM(tx_dec6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG1,
947 0, adc_mux_text);
948TX_MACRO_DAPM_ENUM(tx_dec7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG1,
949 0, adc_mux_text);
950
951
952static const char * const dmic_mux_text[] = {
953 "ZERO", "DMIC0", "DMIC1", "DMIC2", "DMIC3",
954 "DMIC4", "DMIC5", "DMIC6", "DMIC7"
955};
956
957TX_MACRO_DAPM_ENUM_EXT(tx_dmic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
958 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
959 tx_macro_put_dec_enum);
960
961TX_MACRO_DAPM_ENUM_EXT(tx_dmic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
962 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
963 tx_macro_put_dec_enum);
964
965TX_MACRO_DAPM_ENUM_EXT(tx_dmic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
966 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
967 tx_macro_put_dec_enum);
968
969TX_MACRO_DAPM_ENUM_EXT(tx_dmic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
970 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
971 tx_macro_put_dec_enum);
972
973TX_MACRO_DAPM_ENUM_EXT(tx_dmic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
974 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
975 tx_macro_put_dec_enum);
976
977TX_MACRO_DAPM_ENUM_EXT(tx_dmic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
978 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
979 tx_macro_put_dec_enum);
980
981TX_MACRO_DAPM_ENUM_EXT(tx_dmic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
982 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
983 tx_macro_put_dec_enum);
984
985TX_MACRO_DAPM_ENUM_EXT(tx_dmic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
986 4, dmic_mux_text, snd_soc_dapm_get_enum_double,
987 tx_macro_put_dec_enum);
988
989static const char * const smic_mux_text[] = {
Karthikeyan Mani1475b592019-02-12 21:27:58 -0800990 "ZERO", "ADC0", "ADC1", "ADC2", "ADC3", "ADC4",
Laxminath Kasam989fccf2018-06-15 16:53:31 +0530991 "SWR_DMIC0", "SWR_DMIC1", "SWR_DMIC2", "SWR_DMIC3",
992 "SWR_DMIC4", "SWR_DMIC5", "SWR_DMIC6", "SWR_DMIC7"
993};
994
995TX_MACRO_DAPM_ENUM_EXT(tx_smic0, BOLERO_CDC_TX_INP_MUX_ADC_MUX0_CFG0,
996 0, smic_mux_text, snd_soc_dapm_get_enum_double,
997 tx_macro_put_dec_enum);
998
999TX_MACRO_DAPM_ENUM_EXT(tx_smic1, BOLERO_CDC_TX_INP_MUX_ADC_MUX1_CFG0,
1000 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1001 tx_macro_put_dec_enum);
1002
1003TX_MACRO_DAPM_ENUM_EXT(tx_smic2, BOLERO_CDC_TX_INP_MUX_ADC_MUX2_CFG0,
1004 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1005 tx_macro_put_dec_enum);
1006
1007TX_MACRO_DAPM_ENUM_EXT(tx_smic3, BOLERO_CDC_TX_INP_MUX_ADC_MUX3_CFG0,
1008 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1009 tx_macro_put_dec_enum);
1010
1011TX_MACRO_DAPM_ENUM_EXT(tx_smic4, BOLERO_CDC_TX_INP_MUX_ADC_MUX4_CFG0,
1012 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1013 tx_macro_put_dec_enum);
1014
1015TX_MACRO_DAPM_ENUM_EXT(tx_smic5, BOLERO_CDC_TX_INP_MUX_ADC_MUX5_CFG0,
1016 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1017 tx_macro_put_dec_enum);
1018
1019TX_MACRO_DAPM_ENUM_EXT(tx_smic6, BOLERO_CDC_TX_INP_MUX_ADC_MUX6_CFG0,
1020 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1021 tx_macro_put_dec_enum);
1022
1023TX_MACRO_DAPM_ENUM_EXT(tx_smic7, BOLERO_CDC_TX_INP_MUX_ADC_MUX7_CFG0,
1024 0, smic_mux_text, snd_soc_dapm_get_enum_double,
1025 tx_macro_put_dec_enum);
1026
1027static const struct snd_kcontrol_new tx_aif1_cap_mixer[] = {
1028 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1029 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1030 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1031 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1032 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1033 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1034 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1035 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1036 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1037 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1038 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1039 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1040 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1041 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1042 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1043 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1044};
1045
1046static const struct snd_kcontrol_new tx_aif2_cap_mixer[] = {
1047 SOC_SINGLE_EXT("DEC0", SND_SOC_NOPM, TX_MACRO_DEC0, 1, 0,
1048 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1049 SOC_SINGLE_EXT("DEC1", SND_SOC_NOPM, TX_MACRO_DEC1, 1, 0,
1050 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1051 SOC_SINGLE_EXT("DEC2", SND_SOC_NOPM, TX_MACRO_DEC2, 1, 0,
1052 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1053 SOC_SINGLE_EXT("DEC3", SND_SOC_NOPM, TX_MACRO_DEC3, 1, 0,
1054 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1055 SOC_SINGLE_EXT("DEC4", SND_SOC_NOPM, TX_MACRO_DEC4, 1, 0,
1056 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1057 SOC_SINGLE_EXT("DEC5", SND_SOC_NOPM, TX_MACRO_DEC5, 1, 0,
1058 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1059 SOC_SINGLE_EXT("DEC6", SND_SOC_NOPM, TX_MACRO_DEC6, 1, 0,
1060 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1061 SOC_SINGLE_EXT("DEC7", SND_SOC_NOPM, TX_MACRO_DEC7, 1, 0,
1062 tx_macro_tx_mixer_get, tx_macro_tx_mixer_put),
1063};
1064
1065static const struct snd_soc_dapm_widget tx_macro_dapm_widgets[] = {
1066 SND_SOC_DAPM_AIF_OUT("TX_AIF1 CAP", "TX_AIF1 Capture", 0,
1067 SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0),
1068
1069 SND_SOC_DAPM_AIF_OUT("TX_AIF2 CAP", "TX_AIF2 Capture", 0,
1070 SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0),
1071
1072 SND_SOC_DAPM_MIXER("TX_AIF1_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF1_CAP, 0,
1073 tx_aif1_cap_mixer, ARRAY_SIZE(tx_aif1_cap_mixer)),
1074
1075 SND_SOC_DAPM_MIXER("TX_AIF2_CAP Mixer", SND_SOC_NOPM, TX_MACRO_AIF2_CAP, 0,
1076 tx_aif2_cap_mixer, ARRAY_SIZE(tx_aif2_cap_mixer)),
1077
1078
1079 TX_MACRO_DAPM_MUX("TX DMIC MUX0", 0, tx_dmic0),
1080 TX_MACRO_DAPM_MUX("TX DMIC MUX1", 0, tx_dmic1),
1081 TX_MACRO_DAPM_MUX("TX DMIC MUX2", 0, tx_dmic2),
1082 TX_MACRO_DAPM_MUX("TX DMIC MUX3", 0, tx_dmic3),
1083 TX_MACRO_DAPM_MUX("TX DMIC MUX4", 0, tx_dmic4),
1084 TX_MACRO_DAPM_MUX("TX DMIC MUX5", 0, tx_dmic5),
1085 TX_MACRO_DAPM_MUX("TX DMIC MUX6", 0, tx_dmic6),
1086 TX_MACRO_DAPM_MUX("TX DMIC MUX7", 0, tx_dmic7),
1087
1088 TX_MACRO_DAPM_MUX("TX SMIC MUX0", 0, tx_smic0),
1089 TX_MACRO_DAPM_MUX("TX SMIC MUX1", 0, tx_smic1),
1090 TX_MACRO_DAPM_MUX("TX SMIC MUX2", 0, tx_smic2),
1091 TX_MACRO_DAPM_MUX("TX SMIC MUX3", 0, tx_smic3),
1092 TX_MACRO_DAPM_MUX("TX SMIC MUX4", 0, tx_smic4),
1093 TX_MACRO_DAPM_MUX("TX SMIC MUX5", 0, tx_smic5),
1094 TX_MACRO_DAPM_MUX("TX SMIC MUX6", 0, tx_smic6),
1095 TX_MACRO_DAPM_MUX("TX SMIC MUX7", 0, tx_smic7),
1096
1097 SND_SOC_DAPM_MICBIAS_E("TX MIC BIAS1", SND_SOC_NOPM, 0, 0,
1098 tx_macro_enable_micbias,
1099 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1100 SND_SOC_DAPM_ADC_E("TX DMIC0", NULL, SND_SOC_NOPM, 0, 0,
1101 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1102 SND_SOC_DAPM_POST_PMD),
1103
1104 SND_SOC_DAPM_ADC_E("TX DMIC1", NULL, SND_SOC_NOPM, 0, 0,
1105 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1106 SND_SOC_DAPM_POST_PMD),
1107
1108 SND_SOC_DAPM_ADC_E("TX DMIC2", NULL, SND_SOC_NOPM, 0, 0,
1109 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1110 SND_SOC_DAPM_POST_PMD),
1111
1112 SND_SOC_DAPM_ADC_E("TX DMIC3", NULL, SND_SOC_NOPM, 0, 0,
1113 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1114 SND_SOC_DAPM_POST_PMD),
1115
1116 SND_SOC_DAPM_ADC_E("TX DMIC4", NULL, SND_SOC_NOPM, 0, 0,
1117 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1118 SND_SOC_DAPM_POST_PMD),
1119
1120 SND_SOC_DAPM_ADC_E("TX DMIC5", NULL, SND_SOC_NOPM, 0, 0,
1121 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1122 SND_SOC_DAPM_POST_PMD),
1123
1124 SND_SOC_DAPM_ADC_E("TX DMIC6", NULL, SND_SOC_NOPM, 0, 0,
1125 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1126 SND_SOC_DAPM_POST_PMD),
1127
1128 SND_SOC_DAPM_ADC_E("TX DMIC7", NULL, SND_SOC_NOPM, 0, 0,
1129 tx_macro_enable_dmic, SND_SOC_DAPM_PRE_PMU |
1130 SND_SOC_DAPM_POST_PMD),
1131
1132 SND_SOC_DAPM_INPUT("TX SWR_ADC0"),
1133 SND_SOC_DAPM_INPUT("TX SWR_ADC1"),
1134 SND_SOC_DAPM_INPUT("TX SWR_ADC2"),
1135 SND_SOC_DAPM_INPUT("TX SWR_ADC3"),
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001136 SND_SOC_DAPM_INPUT("TX SWR_ADC4"),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301137 SND_SOC_DAPM_INPUT("TX SWR_DMIC0"),
1138 SND_SOC_DAPM_INPUT("TX SWR_DMIC1"),
1139 SND_SOC_DAPM_INPUT("TX SWR_DMIC2"),
1140 SND_SOC_DAPM_INPUT("TX SWR_DMIC3"),
1141 SND_SOC_DAPM_INPUT("TX SWR_DMIC4"),
1142 SND_SOC_DAPM_INPUT("TX SWR_DMIC5"),
1143 SND_SOC_DAPM_INPUT("TX SWR_DMIC6"),
1144 SND_SOC_DAPM_INPUT("TX SWR_DMIC7"),
1145
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301146 SND_SOC_DAPM_MUX_E("TX DEC0 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301147 TX_MACRO_DEC0, 0,
1148 &tx_dec0_mux, tx_macro_enable_dec,
1149 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1150 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1151
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301152 SND_SOC_DAPM_MUX_E("TX DEC1 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301153 TX_MACRO_DEC1, 0,
1154 &tx_dec1_mux, tx_macro_enable_dec,
1155 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1156 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1157
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301158 SND_SOC_DAPM_MUX_E("TX DEC2 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301159 TX_MACRO_DEC2, 0,
1160 &tx_dec2_mux, tx_macro_enable_dec,
1161 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1162 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1163
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301164 SND_SOC_DAPM_MUX_E("TX DEC3 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301165 TX_MACRO_DEC3, 0,
1166 &tx_dec3_mux, tx_macro_enable_dec,
1167 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1168 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1169
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301170 SND_SOC_DAPM_MUX_E("TX DEC4 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301171 TX_MACRO_DEC4, 0,
1172 &tx_dec4_mux, tx_macro_enable_dec,
1173 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1174 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1175
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301176 SND_SOC_DAPM_MUX_E("TX DEC5 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301177 TX_MACRO_DEC5, 0,
1178 &tx_dec5_mux, tx_macro_enable_dec,
1179 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1180 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1181
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301182 SND_SOC_DAPM_MUX_E("TX DEC6 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301183 TX_MACRO_DEC6, 0,
1184 &tx_dec6_mux, tx_macro_enable_dec,
1185 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1186 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1187
Ramprasad Katkamf83acfb2018-08-11 23:28:57 +05301188 SND_SOC_DAPM_MUX_E("TX DEC7 MUX", SND_SOC_NOPM,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301189 TX_MACRO_DEC7, 0,
1190 &tx_dec7_mux, tx_macro_enable_dec,
1191 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
1192 SND_SOC_DAPM_PRE_PMD | SND_SOC_DAPM_POST_PMD),
1193
1194 SND_SOC_DAPM_SUPPLY_S("TX_MCLK", 0, SND_SOC_NOPM, 0, 0,
1195 tx_macro_mclk_event, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301196
1197 SND_SOC_DAPM_SUPPLY_S("TX_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1198 tx_macro_tx_swr_clk_event,
1199 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
1200
1201 SND_SOC_DAPM_SUPPLY_S("VA_SWR_CLK", 0, SND_SOC_NOPM, 0, 0,
1202 tx_macro_va_swr_clk_event,
1203 SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301204};
1205
1206static const struct snd_soc_dapm_route tx_audio_map[] = {
1207 {"TX_AIF1 CAP", NULL, "TX_MCLK"},
1208 {"TX_AIF2 CAP", NULL, "TX_MCLK"},
1209
1210 {"TX_AIF1 CAP", NULL, "TX_AIF1_CAP Mixer"},
1211 {"TX_AIF2 CAP", NULL, "TX_AIF2_CAP Mixer"},
1212
1213 {"TX_AIF1_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1214 {"TX_AIF1_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1215 {"TX_AIF1_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1216 {"TX_AIF1_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1217 {"TX_AIF1_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1218 {"TX_AIF1_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1219 {"TX_AIF1_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1220 {"TX_AIF1_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1221
1222 {"TX_AIF2_CAP Mixer", "DEC0", "TX DEC0 MUX"},
1223 {"TX_AIF2_CAP Mixer", "DEC1", "TX DEC1 MUX"},
1224 {"TX_AIF2_CAP Mixer", "DEC2", "TX DEC2 MUX"},
1225 {"TX_AIF2_CAP Mixer", "DEC3", "TX DEC3 MUX"},
1226 {"TX_AIF2_CAP Mixer", "DEC4", "TX DEC4 MUX"},
1227 {"TX_AIF2_CAP Mixer", "DEC5", "TX DEC5 MUX"},
1228 {"TX_AIF2_CAP Mixer", "DEC6", "TX DEC6 MUX"},
1229 {"TX_AIF2_CAP Mixer", "DEC7", "TX DEC7 MUX"},
1230
Laxminath Kasamfc281ad2018-08-06 20:19:40 +05301231 {"TX DEC0 MUX", NULL, "TX_MCLK"},
1232 {"TX DEC1 MUX", NULL, "TX_MCLK"},
1233 {"TX DEC2 MUX", NULL, "TX_MCLK"},
1234 {"TX DEC3 MUX", NULL, "TX_MCLK"},
1235 {"TX DEC4 MUX", NULL, "TX_MCLK"},
1236 {"TX DEC5 MUX", NULL, "TX_MCLK"},
1237 {"TX DEC6 MUX", NULL, "TX_MCLK"},
1238 {"TX DEC7 MUX", NULL, "TX_MCLK"},
1239
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301240 {"TX DEC0 MUX", "MSM_DMIC", "TX DMIC MUX0"},
1241 {"TX DMIC MUX0", "DMIC0", "TX DMIC0"},
1242 {"TX DMIC MUX0", "DMIC1", "TX DMIC1"},
1243 {"TX DMIC MUX0", "DMIC2", "TX DMIC2"},
1244 {"TX DMIC MUX0", "DMIC3", "TX DMIC3"},
1245 {"TX DMIC MUX0", "DMIC4", "TX DMIC4"},
1246 {"TX DMIC MUX0", "DMIC5", "TX DMIC5"},
1247 {"TX DMIC MUX0", "DMIC6", "TX DMIC6"},
1248 {"TX DMIC MUX0", "DMIC7", "TX DMIC7"},
1249
1250 {"TX DEC0 MUX", "SWR_MIC", "TX SMIC MUX0"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301251 {"TX SMIC MUX0", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301252 {"TX SMIC MUX0", "ADC0", "TX SWR_ADC0"},
1253 {"TX SMIC MUX0", "ADC1", "TX SWR_ADC1"},
1254 {"TX SMIC MUX0", "ADC2", "TX SWR_ADC2"},
1255 {"TX SMIC MUX0", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001256 {"TX SMIC MUX0", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301257 {"TX SMIC MUX0", "SWR_DMIC0", "TX SWR_DMIC0"},
1258 {"TX SMIC MUX0", "SWR_DMIC1", "TX SWR_DMIC1"},
1259 {"TX SMIC MUX0", "SWR_DMIC2", "TX SWR_DMIC2"},
1260 {"TX SMIC MUX0", "SWR_DMIC3", "TX SWR_DMIC3"},
1261 {"TX SMIC MUX0", "SWR_DMIC4", "TX SWR_DMIC4"},
1262 {"TX SMIC MUX0", "SWR_DMIC5", "TX SWR_DMIC5"},
1263 {"TX SMIC MUX0", "SWR_DMIC6", "TX SWR_DMIC6"},
1264 {"TX SMIC MUX0", "SWR_DMIC7", "TX SWR_DMIC7"},
1265
1266 {"TX DEC1 MUX", "MSM_DMIC", "TX DMIC MUX1"},
1267 {"TX DMIC MUX1", "DMIC0", "TX DMIC0"},
1268 {"TX DMIC MUX1", "DMIC1", "TX DMIC1"},
1269 {"TX DMIC MUX1", "DMIC2", "TX DMIC2"},
1270 {"TX DMIC MUX1", "DMIC3", "TX DMIC3"},
1271 {"TX DMIC MUX1", "DMIC4", "TX DMIC4"},
1272 {"TX DMIC MUX1", "DMIC5", "TX DMIC5"},
1273 {"TX DMIC MUX1", "DMIC6", "TX DMIC6"},
1274 {"TX DMIC MUX1", "DMIC7", "TX DMIC7"},
1275
1276 {"TX DEC1 MUX", "SWR_MIC", "TX SMIC MUX1"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301277 {"TX SMIC MUX1", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301278 {"TX SMIC MUX1", "ADC0", "TX SWR_ADC0"},
1279 {"TX SMIC MUX1", "ADC1", "TX SWR_ADC1"},
1280 {"TX SMIC MUX1", "ADC2", "TX SWR_ADC2"},
1281 {"TX SMIC MUX1", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001282 {"TX SMIC MUX1", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301283 {"TX SMIC MUX1", "SWR_DMIC0", "TX SWR_DMIC0"},
1284 {"TX SMIC MUX1", "SWR_DMIC1", "TX SWR_DMIC1"},
1285 {"TX SMIC MUX1", "SWR_DMIC2", "TX SWR_DMIC2"},
1286 {"TX SMIC MUX1", "SWR_DMIC3", "TX SWR_DMIC3"},
1287 {"TX SMIC MUX1", "SWR_DMIC4", "TX SWR_DMIC4"},
1288 {"TX SMIC MUX1", "SWR_DMIC5", "TX SWR_DMIC5"},
1289 {"TX SMIC MUX1", "SWR_DMIC6", "TX SWR_DMIC6"},
1290 {"TX SMIC MUX1", "SWR_DMIC7", "TX SWR_DMIC7"},
1291
1292 {"TX DEC2 MUX", "MSM_DMIC", "TX DMIC MUX2"},
1293 {"TX DMIC MUX2", "DMIC0", "TX DMIC0"},
1294 {"TX DMIC MUX2", "DMIC1", "TX DMIC1"},
1295 {"TX DMIC MUX2", "DMIC2", "TX DMIC2"},
1296 {"TX DMIC MUX2", "DMIC3", "TX DMIC3"},
1297 {"TX DMIC MUX2", "DMIC4", "TX DMIC4"},
1298 {"TX DMIC MUX2", "DMIC5", "TX DMIC5"},
1299 {"TX DMIC MUX2", "DMIC6", "TX DMIC6"},
1300 {"TX DMIC MUX2", "DMIC7", "TX DMIC7"},
1301
1302 {"TX DEC2 MUX", "SWR_MIC", "TX SMIC MUX2"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301303 {"TX SMIC MUX2", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301304 {"TX SMIC MUX2", "ADC0", "TX SWR_ADC0"},
1305 {"TX SMIC MUX2", "ADC1", "TX SWR_ADC1"},
1306 {"TX SMIC MUX2", "ADC2", "TX SWR_ADC2"},
1307 {"TX SMIC MUX2", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001308 {"TX SMIC MUX2", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301309 {"TX SMIC MUX2", "SWR_DMIC0", "TX SWR_DMIC0"},
1310 {"TX SMIC MUX2", "SWR_DMIC1", "TX SWR_DMIC1"},
1311 {"TX SMIC MUX2", "SWR_DMIC2", "TX SWR_DMIC2"},
1312 {"TX SMIC MUX2", "SWR_DMIC3", "TX SWR_DMIC3"},
1313 {"TX SMIC MUX2", "SWR_DMIC4", "TX SWR_DMIC4"},
1314 {"TX SMIC MUX2", "SWR_DMIC5", "TX SWR_DMIC5"},
1315 {"TX SMIC MUX2", "SWR_DMIC6", "TX SWR_DMIC6"},
1316 {"TX SMIC MUX2", "SWR_DMIC7", "TX SWR_DMIC7"},
1317
1318 {"TX DEC3 MUX", "MSM_DMIC", "TX DMIC MUX3"},
1319 {"TX DMIC MUX3", "DMIC0", "TX DMIC0"},
1320 {"TX DMIC MUX3", "DMIC1", "TX DMIC1"},
1321 {"TX DMIC MUX3", "DMIC2", "TX DMIC2"},
1322 {"TX DMIC MUX3", "DMIC3", "TX DMIC3"},
1323 {"TX DMIC MUX3", "DMIC4", "TX DMIC4"},
1324 {"TX DMIC MUX3", "DMIC5", "TX DMIC5"},
1325 {"TX DMIC MUX3", "DMIC6", "TX DMIC6"},
1326 {"TX DMIC MUX3", "DMIC7", "TX DMIC7"},
1327
1328 {"TX DEC3 MUX", "SWR_MIC", "TX SMIC MUX3"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301329 {"TX SMIC MUX3", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301330 {"TX SMIC MUX3", "ADC0", "TX SWR_ADC0"},
1331 {"TX SMIC MUX3", "ADC1", "TX SWR_ADC1"},
1332 {"TX SMIC MUX3", "ADC2", "TX SWR_ADC2"},
1333 {"TX SMIC MUX3", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001334 {"TX SMIC MUX3", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301335 {"TX SMIC MUX3", "SWR_DMIC0", "TX SWR_DMIC0"},
1336 {"TX SMIC MUX3", "SWR_DMIC1", "TX SWR_DMIC1"},
1337 {"TX SMIC MUX3", "SWR_DMIC2", "TX SWR_DMIC2"},
1338 {"TX SMIC MUX3", "SWR_DMIC3", "TX SWR_DMIC3"},
1339 {"TX SMIC MUX3", "SWR_DMIC4", "TX SWR_DMIC4"},
1340 {"TX SMIC MUX3", "SWR_DMIC5", "TX SWR_DMIC5"},
1341 {"TX SMIC MUX3", "SWR_DMIC6", "TX SWR_DMIC6"},
1342 {"TX SMIC MUX3", "SWR_DMIC7", "TX SWR_DMIC7"},
1343
1344 {"TX DEC4 MUX", "MSM_DMIC", "TX DMIC MUX4"},
1345 {"TX DMIC MUX4", "DMIC0", "TX DMIC0"},
1346 {"TX DMIC MUX4", "DMIC1", "TX DMIC1"},
1347 {"TX DMIC MUX4", "DMIC2", "TX DMIC2"},
1348 {"TX DMIC MUX4", "DMIC3", "TX DMIC3"},
1349 {"TX DMIC MUX4", "DMIC4", "TX DMIC4"},
1350 {"TX DMIC MUX4", "DMIC5", "TX DMIC5"},
1351 {"TX DMIC MUX4", "DMIC6", "TX DMIC6"},
1352 {"TX DMIC MUX4", "DMIC7", "TX DMIC7"},
1353
1354 {"TX DEC4 MUX", "SWR_MIC", "TX SMIC MUX4"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301355 {"TX SMIC MUX4", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301356 {"TX SMIC MUX4", "ADC0", "TX SWR_ADC0"},
1357 {"TX SMIC MUX4", "ADC1", "TX SWR_ADC1"},
1358 {"TX SMIC MUX4", "ADC2", "TX SWR_ADC2"},
1359 {"TX SMIC MUX4", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001360 {"TX SMIC MUX4", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301361 {"TX SMIC MUX4", "SWR_DMIC0", "TX SWR_DMIC0"},
1362 {"TX SMIC MUX4", "SWR_DMIC1", "TX SWR_DMIC1"},
1363 {"TX SMIC MUX4", "SWR_DMIC2", "TX SWR_DMIC2"},
1364 {"TX SMIC MUX4", "SWR_DMIC3", "TX SWR_DMIC3"},
1365 {"TX SMIC MUX4", "SWR_DMIC4", "TX SWR_DMIC4"},
1366 {"TX SMIC MUX4", "SWR_DMIC5", "TX SWR_DMIC5"},
1367 {"TX SMIC MUX4", "SWR_DMIC6", "TX SWR_DMIC6"},
1368 {"TX SMIC MUX4", "SWR_DMIC7", "TX SWR_DMIC7"},
1369
1370 {"TX DEC5 MUX", "MSM_DMIC", "TX DMIC MUX5"},
1371 {"TX DMIC MUX5", "DMIC0", "TX DMIC0"},
1372 {"TX DMIC MUX5", "DMIC1", "TX DMIC1"},
1373 {"TX DMIC MUX5", "DMIC2", "TX DMIC2"},
1374 {"TX DMIC MUX5", "DMIC3", "TX DMIC3"},
1375 {"TX DMIC MUX5", "DMIC4", "TX DMIC4"},
1376 {"TX DMIC MUX5", "DMIC5", "TX DMIC5"},
1377 {"TX DMIC MUX5", "DMIC6", "TX DMIC6"},
1378 {"TX DMIC MUX5", "DMIC7", "TX DMIC7"},
1379
1380 {"TX DEC5 MUX", "SWR_MIC", "TX SMIC MUX5"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301381 {"TX SMIC MUX5", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301382 {"TX SMIC MUX5", "ADC0", "TX SWR_ADC0"},
1383 {"TX SMIC MUX5", "ADC1", "TX SWR_ADC1"},
1384 {"TX SMIC MUX5", "ADC2", "TX SWR_ADC2"},
1385 {"TX SMIC MUX5", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001386 {"TX SMIC MUX5", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301387 {"TX SMIC MUX5", "SWR_DMIC0", "TX SWR_DMIC0"},
1388 {"TX SMIC MUX5", "SWR_DMIC1", "TX SWR_DMIC1"},
1389 {"TX SMIC MUX5", "SWR_DMIC2", "TX SWR_DMIC2"},
1390 {"TX SMIC MUX5", "SWR_DMIC3", "TX SWR_DMIC3"},
1391 {"TX SMIC MUX5", "SWR_DMIC4", "TX SWR_DMIC4"},
1392 {"TX SMIC MUX5", "SWR_DMIC5", "TX SWR_DMIC5"},
1393 {"TX SMIC MUX5", "SWR_DMIC6", "TX SWR_DMIC6"},
1394 {"TX SMIC MUX5", "SWR_DMIC7", "TX SWR_DMIC7"},
1395
1396 {"TX DEC6 MUX", "MSM_DMIC", "TX DMIC MUX6"},
1397 {"TX DMIC MUX6", "DMIC0", "TX DMIC0"},
1398 {"TX DMIC MUX6", "DMIC1", "TX DMIC1"},
1399 {"TX DMIC MUX6", "DMIC2", "TX DMIC2"},
1400 {"TX DMIC MUX6", "DMIC3", "TX DMIC3"},
1401 {"TX DMIC MUX6", "DMIC4", "TX DMIC4"},
1402 {"TX DMIC MUX6", "DMIC5", "TX DMIC5"},
1403 {"TX DMIC MUX6", "DMIC6", "TX DMIC6"},
1404 {"TX DMIC MUX6", "DMIC7", "TX DMIC7"},
1405
1406 {"TX DEC6 MUX", "SWR_MIC", "TX SMIC MUX6"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301407 {"TX SMIC MUX6", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301408 {"TX SMIC MUX6", "ADC0", "TX SWR_ADC0"},
1409 {"TX SMIC MUX6", "ADC1", "TX SWR_ADC1"},
1410 {"TX SMIC MUX6", "ADC2", "TX SWR_ADC2"},
1411 {"TX SMIC MUX6", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001412 {"TX SMIC MUX6", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301413 {"TX SMIC MUX6", "SWR_DMIC0", "TX SWR_DMIC0"},
1414 {"TX SMIC MUX6", "SWR_DMIC1", "TX SWR_DMIC1"},
1415 {"TX SMIC MUX6", "SWR_DMIC2", "TX SWR_DMIC2"},
1416 {"TX SMIC MUX6", "SWR_DMIC3", "TX SWR_DMIC3"},
1417 {"TX SMIC MUX6", "SWR_DMIC4", "TX SWR_DMIC4"},
1418 {"TX SMIC MUX6", "SWR_DMIC5", "TX SWR_DMIC5"},
1419 {"TX SMIC MUX6", "SWR_DMIC6", "TX SWR_DMIC6"},
1420 {"TX SMIC MUX6", "SWR_DMIC7", "TX SWR_DMIC7"},
1421
1422 {"TX DEC7 MUX", "MSM_DMIC", "TX DMIC MUX7"},
1423 {"TX DMIC MUX7", "DMIC0", "TX DMIC0"},
1424 {"TX DMIC MUX7", "DMIC1", "TX DMIC1"},
1425 {"TX DMIC MUX7", "DMIC2", "TX DMIC2"},
1426 {"TX DMIC MUX7", "DMIC3", "TX DMIC3"},
1427 {"TX DMIC MUX7", "DMIC4", "TX DMIC4"},
1428 {"TX DMIC MUX7", "DMIC5", "TX DMIC5"},
1429 {"TX DMIC MUX7", "DMIC6", "TX DMIC6"},
1430 {"TX DMIC MUX7", "DMIC7", "TX DMIC7"},
1431
1432 {"TX DEC7 MUX", "SWR_MIC", "TX SMIC MUX7"},
Sudheer Papothie456c2c2019-03-05 07:08:45 +05301433 {"TX SMIC MUX7", NULL, "TX_SWR_CLK"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301434 {"TX SMIC MUX7", "ADC0", "TX SWR_ADC0"},
1435 {"TX SMIC MUX7", "ADC1", "TX SWR_ADC1"},
1436 {"TX SMIC MUX7", "ADC2", "TX SWR_ADC2"},
1437 {"TX SMIC MUX7", "ADC3", "TX SWR_ADC3"},
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001438 {"TX SMIC MUX7", "ADC4", "TX SWR_ADC4"},
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301439 {"TX SMIC MUX7", "SWR_DMIC0", "TX SWR_DMIC0"},
1440 {"TX SMIC MUX7", "SWR_DMIC1", "TX SWR_DMIC1"},
1441 {"TX SMIC MUX7", "SWR_DMIC2", "TX SWR_DMIC2"},
1442 {"TX SMIC MUX7", "SWR_DMIC3", "TX SWR_DMIC3"},
1443 {"TX SMIC MUX7", "SWR_DMIC4", "TX SWR_DMIC4"},
1444 {"TX SMIC MUX7", "SWR_DMIC5", "TX SWR_DMIC5"},
1445 {"TX SMIC MUX7", "SWR_DMIC6", "TX SWR_DMIC6"},
1446 {"TX SMIC MUX7", "SWR_DMIC7", "TX SWR_DMIC7"},
1447};
1448
1449static const struct snd_kcontrol_new tx_macro_snd_controls[] = {
1450 SOC_SINGLE_SX_TLV("TX_DEC0 Volume",
1451 BOLERO_CDC_TX0_TX_VOL_CTL,
1452 0, -84, 40, digital_gain),
1453 SOC_SINGLE_SX_TLV("TX_DEC1 Volume",
1454 BOLERO_CDC_TX1_TX_VOL_CTL,
1455 0, -84, 40, digital_gain),
1456 SOC_SINGLE_SX_TLV("TX_DEC2 Volume",
1457 BOLERO_CDC_TX2_TX_VOL_CTL,
1458 0, -84, 40, digital_gain),
1459 SOC_SINGLE_SX_TLV("TX_DEC3 Volume",
1460 BOLERO_CDC_TX3_TX_VOL_CTL,
1461 0, -84, 40, digital_gain),
1462 SOC_SINGLE_SX_TLV("TX_DEC4 Volume",
1463 BOLERO_CDC_TX4_TX_VOL_CTL,
1464 0, -84, 40, digital_gain),
1465 SOC_SINGLE_SX_TLV("TX_DEC5 Volume",
1466 BOLERO_CDC_TX5_TX_VOL_CTL,
1467 0, -84, 40, digital_gain),
1468 SOC_SINGLE_SX_TLV("TX_DEC6 Volume",
1469 BOLERO_CDC_TX6_TX_VOL_CTL,
1470 0, -84, 40, digital_gain),
1471 SOC_SINGLE_SX_TLV("TX_DEC7 Volume",
1472 BOLERO_CDC_TX7_TX_VOL_CTL,
1473 0, -84, 40, digital_gain),
1474};
1475
Sudheer Papothia7397942019-03-19 03:14:23 +05301476static int tx_macro_tx_va_mclk_enable(struct tx_macro_priv *tx_priv,
1477 struct regmap *regmap, int clk_type,
1478 bool enable)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301479{
Meng Wang69b55c82019-05-29 11:04:29 +08001480 int ret = 0, clk_tx_ret = 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301481
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301482 dev_dbg(tx_priv->dev,
1483 "%s: clock type %s, enable: %s tx_mclk_users: %d\n",
Sudheer Papothia7397942019-03-19 03:14:23 +05301484 __func__, (clk_type ? "VA_MCLK" : "TX_MCLK"),
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301485 (enable ? "enable" : "disable"), tx_priv->tx_mclk_users);
Tanya Dixit8530fb92018-09-14 16:01:25 +05301486
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301487 if (enable) {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301488 if (tx_priv->swr_clk_users == 0)
Karthikeyan Mani01f1ba42019-02-26 18:48:15 -08001489 msm_cdc_pinctrl_select_active_state(
1490 tx_priv->tx_swr_gpio_p);
Sudheer Papothia7397942019-03-19 03:14:23 +05301491
Meng Wang69b55c82019-05-29 11:04:29 +08001492 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301493 TX_CORE_CLK,
1494 TX_CORE_CLK,
1495 true);
1496 if (clk_type == TX_MCLK) {
1497 ret = tx_macro_mclk_enable(tx_priv, 1);
1498 if (ret < 0) {
1499 if (tx_priv->swr_clk_users == 0)
1500 msm_cdc_pinctrl_select_sleep_state(
1501 tx_priv->tx_swr_gpio_p);
1502 dev_err_ratelimited(tx_priv->dev,
1503 "%s: request clock enable failed\n",
1504 __func__);
1505 goto done;
1506 }
1507 }
1508 if (clk_type == VA_MCLK) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301509 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1510 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301511 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301512 true);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301513 if (ret < 0) {
1514 if (tx_priv->swr_clk_users == 0)
Sudheer Papothia7397942019-03-19 03:14:23 +05301515 msm_cdc_pinctrl_select_sleep_state(
1516 tx_priv->tx_swr_gpio_p);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301517 dev_err_ratelimited(tx_priv->dev,
1518 "%s: swr request clk failed\n",
1519 __func__);
1520 goto done;
Sudheer Papothia7397942019-03-19 03:14:23 +05301521 }
Sudheer Papothi296867b2019-06-20 09:24:09 +05301522 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
1523 true);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301524 if (tx_priv->tx_mclk_users == 0) {
1525 regmap_update_bits(regmap,
1526 BOLERO_CDC_TX_TOP_CSR_FREQ_MCLK,
1527 0x01, 0x01);
1528 regmap_update_bits(regmap,
1529 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1530 0x01, 0x01);
1531 regmap_update_bits(regmap,
1532 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1533 0x01, 0x01);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301534 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301535 }
1536 if (tx_priv->swr_clk_users == 0) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301537 dev_dbg(tx_priv->dev, "%s: reset_swr: %d\n",
1538 __func__, tx_priv->reset_swr);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301539 if (tx_priv->reset_swr)
1540 regmap_update_bits(regmap,
1541 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1542 0x02, 0x02);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301543 regmap_update_bits(regmap,
1544 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1545 0x01, 0x01);
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05301546 if (tx_priv->reset_swr)
1547 regmap_update_bits(regmap,
1548 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1549 0x02, 0x00);
1550 tx_priv->reset_swr = false;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301551 }
Meng Wang69b55c82019-05-29 11:04:29 +08001552 if (!clk_tx_ret)
1553 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301554 TX_CORE_CLK,
1555 TX_CORE_CLK,
1556 false);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301557 tx_priv->swr_clk_users++;
1558 } else {
1559 if (tx_priv->swr_clk_users <= 0) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301560 dev_err_ratelimited(tx_priv->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301561 "tx swrm clock users already 0\n");
1562 tx_priv->swr_clk_users = 0;
Sudheer Papothia7397942019-03-19 03:14:23 +05301563 return 0;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301564 }
Meng Wang69b55c82019-05-29 11:04:29 +08001565 clk_tx_ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301566 TX_CORE_CLK,
1567 TX_CORE_CLK,
1568 true);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301569 tx_priv->swr_clk_users--;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301570 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301571 regmap_update_bits(regmap,
1572 BOLERO_CDC_TX_CLK_RST_CTRL_SWR_CONTROL,
1573 0x01, 0x00);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301574 if (clk_type == TX_MCLK)
1575 tx_macro_mclk_enable(tx_priv, 0);
1576 if (clk_type == VA_MCLK) {
1577 if (tx_priv->tx_mclk_users == 0) {
1578 regmap_update_bits(regmap,
1579 BOLERO_CDC_TX_CLK_RST_CTRL_FS_CNT_CONTROL,
1580 0x01, 0x00);
1581 regmap_update_bits(regmap,
1582 BOLERO_CDC_TX_CLK_RST_CTRL_MCLK_CONTROL,
1583 0x01, 0x00);
Sudheer Papothia7397942019-03-19 03:14:23 +05301584 }
Sudheer Papothi296867b2019-06-20 09:24:09 +05301585 bolero_clk_rsc_fs_gen_request(tx_priv->dev,
1586 false);
Sudheer Papothia7397942019-03-19 03:14:23 +05301587 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
1588 TX_CORE_CLK,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301589 VA_CORE_CLK,
Sudheer Papothia7397942019-03-19 03:14:23 +05301590 false);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301591 if (ret < 0) {
1592 dev_err_ratelimited(tx_priv->dev,
1593 "%s: swr request clk failed\n",
1594 __func__);
1595 goto done;
1596 }
1597 }
Meng Wang69b55c82019-05-29 11:04:29 +08001598 if (!clk_tx_ret)
1599 ret = bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301600 TX_CORE_CLK,
1601 TX_CORE_CLK,
1602 false);
1603 if (tx_priv->swr_clk_users == 0)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301604 msm_cdc_pinctrl_select_sleep_state(
1605 tx_priv->tx_swr_gpio_p);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301606 }
Sudheer Papothia7397942019-03-19 03:14:23 +05301607 return 0;
1608
1609done:
Meng Wang69b55c82019-05-29 11:04:29 +08001610 if (!clk_tx_ret)
1611 bolero_clk_rsc_request_clock(tx_priv->dev,
Sudheer Papothia7397942019-03-19 03:14:23 +05301612 TX_CORE_CLK,
1613 TX_CORE_CLK,
1614 false);
1615 return ret;
1616}
1617
1618static int tx_macro_swrm_clock(void *handle, bool enable)
1619{
1620 struct tx_macro_priv *tx_priv = (struct tx_macro_priv *) handle;
1621 struct regmap *regmap = dev_get_regmap(tx_priv->dev->parent, NULL);
1622 int ret = 0;
1623
1624 if (regmap == NULL) {
1625 dev_err(tx_priv->dev, "%s: regmap is NULL\n", __func__);
1626 return -EINVAL;
1627 }
1628
1629 mutex_lock(&tx_priv->swr_clk_lock);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301630 dev_dbg(tx_priv->dev,
1631 "%s: swrm clock %s tx_swr_clk_cnt: %d va_swr_clk_cnt: %d\n",
1632 __func__, (enable ? "enable" : "disable"),
1633 tx_priv->tx_swr_clk_cnt, tx_priv->va_swr_clk_cnt);
Sudheer Papothia7397942019-03-19 03:14:23 +05301634
1635 if (enable) {
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301636 pm_runtime_get_sync(tx_priv->dev);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301637 if (tx_priv->va_swr_clk_cnt && !tx_priv->tx_swr_clk_cnt) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301638 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1639 VA_MCLK, enable);
1640 if (ret)
1641 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301642 tx_priv->va_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301643 } else {
Sudheer Papothia7397942019-03-19 03:14:23 +05301644 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1645 TX_MCLK, enable);
1646 if (ret)
1647 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301648 tx_priv->tx_clk_status++;
Sudheer Papothia7397942019-03-19 03:14:23 +05301649 }
Sudheer Papothi7601cc62019-03-30 03:00:52 +05301650 pm_runtime_mark_last_busy(tx_priv->dev);
1651 pm_runtime_put_autosuspend(tx_priv->dev);
Sudheer Papothia7397942019-03-19 03:14:23 +05301652 } else {
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301653 if (tx_priv->va_clk_status && !tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301654 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1655 VA_MCLK, enable);
1656 if (ret)
1657 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301658 --tx_priv->va_clk_status;
1659 } else if (!tx_priv->va_clk_status && tx_priv->tx_clk_status) {
Sudheer Papothia7397942019-03-19 03:14:23 +05301660 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1661 TX_MCLK, enable);
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301662 if (ret)
1663 goto done;
1664 --tx_priv->tx_clk_status;
1665 } else if (tx_priv->va_clk_status && tx_priv->tx_clk_status) {
1666 if (!tx_priv->va_swr_clk_cnt && tx_priv->tx_swr_clk_cnt) {
1667 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1668 VA_MCLK, enable);
Sudheer Papothia7397942019-03-19 03:14:23 +05301669 if (ret)
1670 goto done;
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301671 --tx_priv->va_clk_status;
1672 } else {
1673 ret = tx_macro_tx_va_mclk_enable(tx_priv, regmap,
1674 TX_MCLK, enable);
1675 if (ret)
1676 goto done;
1677 --tx_priv->tx_clk_status;
Sudheer Papothia7397942019-03-19 03:14:23 +05301678 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301679
1680 } else {
1681 dev_dbg(tx_priv->dev,
1682 "%s: Both clocks are disabled\n", __func__);
Sudheer Papothia7397942019-03-19 03:14:23 +05301683 }
1684 }
Sudheer Papothicf3b4062019-05-10 10:48:43 +05301685
1686 dev_dbg(tx_priv->dev,
1687 "%s: swrm clock users %d tx_clk_sts_cnt: %d va_clk_sts_cnt: %d\n",
1688 __func__, tx_priv->swr_clk_users, tx_priv->tx_clk_status,
1689 tx_priv->va_clk_status);
Sudheer Papothia7397942019-03-19 03:14:23 +05301690done:
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301691 mutex_unlock(&tx_priv->swr_clk_lock);
1692 return ret;
1693}
1694
1695static int tx_macro_validate_dmic_sample_rate(u32 dmic_sample_rate,
1696 struct tx_macro_priv *tx_priv)
1697{
1698 u32 div_factor = TX_MACRO_CLK_DIV_2;
1699 u32 mclk_rate = TX_MACRO_MCLK_FREQ;
1700
1701 if (dmic_sample_rate == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED ||
1702 mclk_rate % dmic_sample_rate != 0)
1703 goto undefined_rate;
1704
1705 div_factor = mclk_rate / dmic_sample_rate;
1706
1707 switch (div_factor) {
1708 case 2:
1709 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
1710 break;
1711 case 3:
1712 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_3;
1713 break;
1714 case 4:
1715 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_4;
1716 break;
1717 case 6:
1718 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_6;
1719 break;
1720 case 8:
1721 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_8;
1722 break;
1723 case 16:
1724 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_16;
1725 break;
1726 default:
1727 /* Any other DIV factor is invalid */
1728 goto undefined_rate;
1729 }
1730
1731 /* Valid dmic DIV factors */
1732 dev_dbg(tx_priv->dev, "%s: DMIC_DIV = %u, mclk_rate = %u\n",
1733 __func__, div_factor, mclk_rate);
1734
1735 return dmic_sample_rate;
1736
1737undefined_rate:
1738 dev_dbg(tx_priv->dev, "%s: Invalid rate %d, for mclk %d\n",
1739 __func__, dmic_sample_rate, mclk_rate);
1740 dmic_sample_rate = TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED;
1741
1742 return dmic_sample_rate;
1743}
1744
Meng Wang15c825d2018-09-06 10:49:18 +08001745static int tx_macro_init(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301746{
Meng Wang15c825d2018-09-06 10:49:18 +08001747 struct snd_soc_dapm_context *dapm =
1748 snd_soc_component_get_dapm(component);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301749 int ret = 0, i = 0;
1750 struct device *tx_dev = NULL;
1751 struct tx_macro_priv *tx_priv = NULL;
1752
Meng Wang15c825d2018-09-06 10:49:18 +08001753 tx_dev = bolero_get_device_ptr(component->dev, TX_MACRO);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301754 if (!tx_dev) {
Meng Wang15c825d2018-09-06 10:49:18 +08001755 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301756 "%s: null device for macro!\n", __func__);
1757 return -EINVAL;
1758 }
1759 tx_priv = dev_get_drvdata(tx_dev);
1760 if (!tx_priv) {
Meng Wang15c825d2018-09-06 10:49:18 +08001761 dev_err(component->dev,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301762 "%s: priv is null for macro!\n", __func__);
1763 return -EINVAL;
1764 }
1765 ret = snd_soc_dapm_new_controls(dapm, tx_macro_dapm_widgets,
1766 ARRAY_SIZE(tx_macro_dapm_widgets));
1767 if (ret < 0) {
1768 dev_err(tx_dev, "%s: Failed to add controls\n", __func__);
1769 return ret;
1770 }
1771
1772 ret = snd_soc_dapm_add_routes(dapm, tx_audio_map,
1773 ARRAY_SIZE(tx_audio_map));
1774 if (ret < 0) {
1775 dev_err(tx_dev, "%s: Failed to add routes\n", __func__);
1776 return ret;
1777 }
1778
1779 ret = snd_soc_dapm_new_widgets(dapm->card);
1780 if (ret < 0) {
1781 dev_err(tx_dev, "%s: Failed to add widgets\n", __func__);
1782 return ret;
1783 }
1784
Meng Wang15c825d2018-09-06 10:49:18 +08001785 ret = snd_soc_add_component_controls(component, tx_macro_snd_controls,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301786 ARRAY_SIZE(tx_macro_snd_controls));
1787 if (ret < 0) {
1788 dev_err(tx_dev, "%s: Failed to add snd_ctls\n", __func__);
1789 return ret;
1790 }
Laxminath Kasam638b5602018-09-24 13:19:52 +05301791
1792 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF1 Capture");
1793 snd_soc_dapm_ignore_suspend(dapm, "TX_AIF2 Capture");
1794 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC0");
1795 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC1");
1796 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC2");
1797 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC3");
Karthikeyan Mani1475b592019-02-12 21:27:58 -08001798 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_ADC4");
Vatsal Bucha39ead2c2018-12-14 12:22:46 +05301799 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC0");
1800 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC1");
1801 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC2");
1802 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC3");
1803 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC4");
1804 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC5");
1805 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC6");
1806 snd_soc_dapm_ignore_suspend(dapm, "TX SWR_DMIC7");
Laxminath Kasam638b5602018-09-24 13:19:52 +05301807 snd_soc_dapm_sync(dapm);
1808
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301809 for (i = 0; i < NUM_DECIMATORS; i++) {
1810 tx_priv->tx_hpf_work[i].tx_priv = tx_priv;
1811 tx_priv->tx_hpf_work[i].decimator = i;
1812 INIT_DELAYED_WORK(&tx_priv->tx_hpf_work[i].dwork,
1813 tx_macro_tx_hpf_corner_freq_callback);
1814 }
1815
1816 for (i = 0; i < NUM_DECIMATORS; i++) {
1817 tx_priv->tx_mute_dwork[i].tx_priv = tx_priv;
1818 tx_priv->tx_mute_dwork[i].decimator = i;
1819 INIT_DELAYED_WORK(&tx_priv->tx_mute_dwork[i].dwork,
1820 tx_macro_mute_update_callback);
1821 }
Meng Wang15c825d2018-09-06 10:49:18 +08001822 tx_priv->component = component;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301823
1824 return 0;
1825}
1826
Meng Wang15c825d2018-09-06 10:49:18 +08001827static int tx_macro_deinit(struct snd_soc_component *component)
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301828{
1829 struct device *tx_dev = NULL;
1830 struct tx_macro_priv *tx_priv = NULL;
1831
Meng Wang15c825d2018-09-06 10:49:18 +08001832 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301833 return -EINVAL;
1834
Meng Wang15c825d2018-09-06 10:49:18 +08001835 tx_priv->component = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301836 return 0;
1837}
1838
1839static void tx_macro_add_child_devices(struct work_struct *work)
1840{
1841 struct tx_macro_priv *tx_priv = NULL;
1842 struct platform_device *pdev = NULL;
1843 struct device_node *node = NULL;
1844 struct tx_macro_swr_ctrl_data *swr_ctrl_data = NULL, *temp = NULL;
1845 int ret = 0;
1846 u16 count = 0, ctrl_num = 0;
1847 struct tx_macro_swr_ctrl_platform_data *platdata = NULL;
1848 char plat_dev_name[TX_MACRO_SWR_STRING_LEN] = "";
1849 bool tx_swr_master_node = false;
1850
1851 tx_priv = container_of(work, struct tx_macro_priv,
1852 tx_macro_add_child_devices_work);
1853 if (!tx_priv) {
1854 pr_err("%s: Memory for tx_priv does not exist\n",
1855 __func__);
1856 return;
1857 }
1858
1859 if (!tx_priv->dev) {
1860 pr_err("%s: tx dev does not exist\n", __func__);
1861 return;
1862 }
1863
1864 if (!tx_priv->dev->of_node) {
1865 dev_err(tx_priv->dev,
1866 "%s: DT node for tx_priv does not exist\n", __func__);
1867 return;
1868 }
1869
1870 platdata = &tx_priv->swr_plat_data;
1871 tx_priv->child_count = 0;
1872
1873 for_each_available_child_of_node(tx_priv->dev->of_node, node) {
1874 tx_swr_master_node = false;
1875 if (strnstr(node->name, "tx_swr_master",
1876 strlen("tx_swr_master")) != NULL)
1877 tx_swr_master_node = true;
1878
1879 if (tx_swr_master_node)
1880 strlcpy(plat_dev_name, "tx_swr_ctrl",
1881 (TX_MACRO_SWR_STRING_LEN - 1));
1882 else
1883 strlcpy(plat_dev_name, node->name,
1884 (TX_MACRO_SWR_STRING_LEN - 1));
1885
1886 pdev = platform_device_alloc(plat_dev_name, -1);
1887 if (!pdev) {
1888 dev_err(tx_priv->dev, "%s: pdev memory alloc failed\n",
1889 __func__);
1890 ret = -ENOMEM;
1891 goto err;
1892 }
1893 pdev->dev.parent = tx_priv->dev;
1894 pdev->dev.of_node = node;
1895
1896 if (tx_swr_master_node) {
1897 ret = platform_device_add_data(pdev, platdata,
1898 sizeof(*platdata));
1899 if (ret) {
1900 dev_err(&pdev->dev,
1901 "%s: cannot add plat data ctrl:%d\n",
1902 __func__, ctrl_num);
1903 goto fail_pdev_add;
1904 }
1905 }
1906
1907 ret = platform_device_add(pdev);
1908 if (ret) {
1909 dev_err(&pdev->dev,
1910 "%s: Cannot add platform device\n",
1911 __func__);
1912 goto fail_pdev_add;
1913 }
1914
1915 if (tx_swr_master_node) {
1916 temp = krealloc(swr_ctrl_data,
1917 (ctrl_num + 1) * sizeof(
1918 struct tx_macro_swr_ctrl_data),
1919 GFP_KERNEL);
1920 if (!temp) {
1921 ret = -ENOMEM;
1922 goto fail_pdev_add;
1923 }
1924 swr_ctrl_data = temp;
1925 swr_ctrl_data[ctrl_num].tx_swr_pdev = pdev;
1926 ctrl_num++;
1927 dev_dbg(&pdev->dev,
1928 "%s: Added soundwire ctrl device(s)\n",
1929 __func__);
1930 tx_priv->swr_ctrl_data = swr_ctrl_data;
1931 }
1932 if (tx_priv->child_count < TX_MACRO_CHILD_DEVICES_MAX)
1933 tx_priv->pdev_child_devices[
1934 tx_priv->child_count++] = pdev;
1935 else
1936 goto err;
1937 }
1938 return;
1939fail_pdev_add:
1940 for (count = 0; count < tx_priv->child_count; count++)
1941 platform_device_put(tx_priv->pdev_child_devices[count]);
1942err:
1943 return;
1944}
1945
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301946static int tx_macro_set_port_map(struct snd_soc_component *component,
1947 u32 usecase, u32 size, void *data)
1948{
1949 struct device *tx_dev = NULL;
1950 struct tx_macro_priv *tx_priv = NULL;
1951 struct swrm_port_config port_cfg;
1952 int ret = 0;
1953
1954 if (!tx_macro_get_data(component, &tx_dev, &tx_priv, __func__))
1955 return -EINVAL;
1956
1957 memset(&port_cfg, 0, sizeof(port_cfg));
1958 port_cfg.uc = usecase;
1959 port_cfg.size = size;
1960 port_cfg.params = data;
1961
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07001962 if (tx_priv->swr_ctrl_data)
1963 ret = swrm_wcd_notify(
1964 tx_priv->swr_ctrl_data[0].tx_swr_pdev,
1965 SWR_SET_PORT_MAP, &port_cfg);
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301966
1967 return ret;
1968}
1969
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301970static void tx_macro_init_ops(struct macro_ops *ops,
1971 char __iomem *tx_io_base)
1972{
1973 memset(ops, 0, sizeof(struct macro_ops));
1974 ops->init = tx_macro_init;
1975 ops->exit = tx_macro_deinit;
1976 ops->io_base = tx_io_base;
1977 ops->dai_ptr = tx_macro_dai;
1978 ops->num_dais = ARRAY_SIZE(tx_macro_dai);
Laxminath Kasamfb0d6832018-09-22 01:49:52 +05301979 ops->event_handler = tx_macro_event_handler;
Aditya Bavanaric4e96122018-11-14 14:46:38 +05301980 ops->reg_wake_irq = tx_macro_reg_wake_irq;
Sudheer Papothia3e969d2018-10-27 06:22:10 +05301981 ops->set_port_map = tx_macro_set_port_map;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301982}
1983
1984static int tx_macro_probe(struct platform_device *pdev)
1985{
1986 struct macro_ops ops = {0};
1987 struct tx_macro_priv *tx_priv = NULL;
1988 u32 tx_base_addr = 0, sample_rate = 0;
1989 char __iomem *tx_io_base = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301990 int ret = 0;
1991 const char *dmic_sample_rate = "qcom,tx-dmic-sample-rate";
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07001992 u32 is_used_tx_swr_gpio = 1;
1993 const char *is_used_tx_swr_gpio_dt = "qcom,is-used-swr-gpio";
Laxminath Kasam989fccf2018-06-15 16:53:31 +05301994
1995 tx_priv = devm_kzalloc(&pdev->dev, sizeof(struct tx_macro_priv),
1996 GFP_KERNEL);
1997 if (!tx_priv)
1998 return -ENOMEM;
1999 platform_set_drvdata(pdev, tx_priv);
2000
2001 tx_priv->dev = &pdev->dev;
2002 ret = of_property_read_u32(pdev->dev.of_node, "reg",
2003 &tx_base_addr);
2004 if (ret) {
2005 dev_err(&pdev->dev, "%s: could not find %s entry in dt\n",
2006 __func__, "reg");
2007 return ret;
2008 }
2009 dev_set_drvdata(&pdev->dev, tx_priv);
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002010 if (of_find_property(pdev->dev.of_node, is_used_tx_swr_gpio_dt,
2011 NULL)) {
2012 ret = of_property_read_u32(pdev->dev.of_node,
2013 is_used_tx_swr_gpio_dt,
2014 &is_used_tx_swr_gpio);
2015 if (ret) {
2016 dev_err(&pdev->dev, "%s: error reading %s in dt\n",
2017 __func__, is_used_tx_swr_gpio_dt);
2018 is_used_tx_swr_gpio = 1;
2019 }
2020 }
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302021 tx_priv->tx_swr_gpio_p = of_parse_phandle(pdev->dev.of_node,
2022 "qcom,tx-swr-gpios", 0);
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002023 if (!tx_priv->tx_swr_gpio_p && is_used_tx_swr_gpio) {
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302024 dev_err(&pdev->dev, "%s: swr_gpios handle not provided!\n",
2025 __func__);
2026 return -EINVAL;
2027 }
Karthikeyan Mani326536d2019-06-03 13:29:43 -07002028 if (msm_cdc_pinctrl_get_state(tx_priv->tx_swr_gpio_p) < 0) {
2029 dev_err(&pdev->dev, "%s: failed to get swr pin state\n",
2030 __func__);
2031 return -EPROBE_DEFER;
2032 }
2033
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302034 tx_io_base = devm_ioremap(&pdev->dev,
2035 tx_base_addr, TX_MACRO_MAX_OFFSET);
2036 if (!tx_io_base) {
2037 dev_err(&pdev->dev, "%s: ioremap failed\n", __func__);
2038 return -ENOMEM;
2039 }
2040 tx_priv->tx_io_base = tx_io_base;
2041 ret = of_property_read_u32(pdev->dev.of_node, dmic_sample_rate,
2042 &sample_rate);
2043 if (ret) {
2044 dev_err(&pdev->dev,
2045 "%s: could not find sample_rate entry in dt\n",
2046 __func__);
2047 tx_priv->dmic_clk_div = TX_MACRO_CLK_DIV_2;
2048 } else {
2049 if (tx_macro_validate_dmic_sample_rate(
2050 sample_rate, tx_priv) == TX_MACRO_DMIC_SAMPLE_RATE_UNDEFINED)
2051 return -EINVAL;
2052 }
Ramprasad Katkama4c747b2018-12-11 19:15:53 +05302053 tx_priv->reset_swr = true;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302054 INIT_WORK(&tx_priv->tx_macro_add_child_devices_work,
2055 tx_macro_add_child_devices);
2056 tx_priv->swr_plat_data.handle = (void *) tx_priv;
2057 tx_priv->swr_plat_data.read = NULL;
2058 tx_priv->swr_plat_data.write = NULL;
2059 tx_priv->swr_plat_data.bulk_write = NULL;
2060 tx_priv->swr_plat_data.clk = tx_macro_swrm_clock;
2061 tx_priv->swr_plat_data.handle_irq = NULL;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302062
2063 mutex_init(&tx_priv->mclk_lock);
2064 mutex_init(&tx_priv->swr_clk_lock);
2065 tx_macro_init_ops(&ops, tx_io_base);
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002066 ops.clk_id_req = TX_CORE_CLK;
2067 ops.default_clk_id = TX_CORE_CLK;
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302068 ret = bolero_register_macro(&pdev->dev, TX_MACRO, &ops);
2069 if (ret) {
2070 dev_err(&pdev->dev,
2071 "%s: register macro failed\n", __func__);
2072 goto err_reg_macro;
2073 }
Vidyakumar Athota5d45f4c2019-03-10 22:35:07 -07002074
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302075 schedule_work(&tx_priv->tx_macro_add_child_devices_work);
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302076 pm_runtime_set_autosuspend_delay(&pdev->dev, AUTO_SUSPEND_DELAY);
2077 pm_runtime_use_autosuspend(&pdev->dev);
2078 pm_runtime_set_suspended(&pdev->dev);
Sudheer Papothi296867b2019-06-20 09:24:09 +05302079 pm_suspend_ignore_children(&pdev->dev, true);
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302080 pm_runtime_enable(&pdev->dev);
2081
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302082 return 0;
2083err_reg_macro:
2084 mutex_destroy(&tx_priv->mclk_lock);
2085 mutex_destroy(&tx_priv->swr_clk_lock);
2086 return ret;
2087}
2088
2089static int tx_macro_remove(struct platform_device *pdev)
2090{
2091 struct tx_macro_priv *tx_priv = NULL;
2092 u16 count = 0;
2093
2094 tx_priv = platform_get_drvdata(pdev);
2095
2096 if (!tx_priv)
2097 return -EINVAL;
2098
Karthikeyan Mani3bd80a52019-06-04 23:40:16 -07002099 if (tx_priv->swr_ctrl_data)
2100 kfree(tx_priv->swr_ctrl_data);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302101 for (count = 0; count < tx_priv->child_count &&
2102 count < TX_MACRO_CHILD_DEVICES_MAX; count++)
2103 platform_device_unregister(tx_priv->pdev_child_devices[count]);
2104
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302105 pm_runtime_disable(&pdev->dev);
2106 pm_runtime_set_suspended(&pdev->dev);
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302107 mutex_destroy(&tx_priv->mclk_lock);
2108 mutex_destroy(&tx_priv->swr_clk_lock);
2109 bolero_unregister_macro(&pdev->dev, TX_MACRO);
2110 return 0;
2111}
2112
2113
2114static const struct of_device_id tx_macro_dt_match[] = {
2115 {.compatible = "qcom,tx-macro"},
2116 {}
2117};
2118
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302119static const struct dev_pm_ops bolero_dev_pm_ops = {
2120 SET_RUNTIME_PM_OPS(
2121 bolero_runtime_suspend,
2122 bolero_runtime_resume,
2123 NULL
2124 )
2125};
2126
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302127static struct platform_driver tx_macro_driver = {
2128 .driver = {
2129 .name = "tx_macro",
2130 .owner = THIS_MODULE,
Sudheer Papothi7601cc62019-03-30 03:00:52 +05302131 .pm = &bolero_dev_pm_ops,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302132 .of_match_table = tx_macro_dt_match,
Xiaojun Sang53cd13a2018-06-29 15:14:37 +08002133 .suppress_bind_attrs = true,
Laxminath Kasam989fccf2018-06-15 16:53:31 +05302134 },
2135 .probe = tx_macro_probe,
2136 .remove = tx_macro_remove,
2137};
2138
2139module_platform_driver(tx_macro_driver);
2140
2141MODULE_DESCRIPTION("TX macro driver");
2142MODULE_LICENSE("GPL v2");