blob: e2e5bde71414d93ece56bc2ade7382b773c795e3 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
Eric Christopher7792e322015-01-30 23:24:40 +0000214 if (Subtarget->getGeneration() < AMDGPUSubtarget::SOUTHERN_ISLANDS) {
Tom Stellarddf94dc32013-08-14 23:24:24 +0000215 return false;
216 }
217 const SIRegisterInfo *SIRI =
Eric Christopher7792e322015-01-30 23:24:40 +0000218 static_cast<const SIRegisterInfo *>(Subtarget->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000219 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
220 U != E; ++U) {
221 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
222 return true;
223 }
224 }
225 return false;
226}]>;
227
Tom Stellard01825af2014-07-21 14:01:08 +0000228//===----------------------------------------------------------------------===//
229// Custom Operands
230//===----------------------------------------------------------------------===//
231
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000232def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000233 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000234}
235
Tom Stellard01825af2014-07-21 14:01:08 +0000236def sopp_brtarget : Operand<OtherVT> {
237 let EncoderMethod = "getSOPPBrEncoding";
238 let OperandType = "OPERAND_PCREL";
239}
240
Tom Stellardb4a313a2014-08-01 00:32:39 +0000241include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000242include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000243
Tom Stellard229d5e62014-08-05 14:48:12 +0000244let OperandType = "OPERAND_IMMEDIATE" in {
245
246def offen : Operand<i1> {
247 let PrintMethod = "printOffen";
248}
249def idxen : Operand<i1> {
250 let PrintMethod = "printIdxen";
251}
252def addr64 : Operand<i1> {
253 let PrintMethod = "printAddr64";
254}
255def mbuf_offset : Operand<i16> {
256 let PrintMethod = "printMBUFOffset";
257}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000258def ds_offset : Operand<i16> {
259 let PrintMethod = "printDSOffset";
260}
261def ds_offset0 : Operand<i8> {
262 let PrintMethod = "printDSOffset0";
263}
264def ds_offset1 : Operand<i8> {
265 let PrintMethod = "printDSOffset1";
266}
Tom Stellard229d5e62014-08-05 14:48:12 +0000267def glc : Operand <i1> {
268 let PrintMethod = "printGLC";
269}
270def slc : Operand <i1> {
271 let PrintMethod = "printSLC";
272}
273def tfe : Operand <i1> {
274 let PrintMethod = "printTFE";
275}
276
Matt Arsenault97069782014-09-30 19:49:48 +0000277def omod : Operand <i32> {
278 let PrintMethod = "printOModSI";
279}
280
281def ClampMod : Operand <i1> {
282 let PrintMethod = "printClampSI";
283}
284
Tom Stellard229d5e62014-08-05 14:48:12 +0000285} // End OperandType = "OPERAND_IMMEDIATE"
286
Christian Konig72d5d5c2013-02-21 15:16:44 +0000287//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000288// Complex patterns
289//===----------------------------------------------------------------------===//
290
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000291def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000292def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000293
Tom Stellardb02094e2014-07-21 15:45:01 +0000294def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000295def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000296def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000297def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000298def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000299def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000300
Tom Stellardb4a313a2014-08-01 00:32:39 +0000301def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000302def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000303def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000304def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
305
Tom Stellardb02c2682014-06-24 23:33:07 +0000306//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000307// SI assembler operands
308//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000309
Christian Konigeabf8332013-02-21 15:16:49 +0000310def SIOperand {
311 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000312 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000313 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000314}
315
Tom Stellardb4a313a2014-08-01 00:32:39 +0000316def SRCMODS {
317 int NONE = 0;
318}
319
320def DSTCLAMP {
321 int NONE = 0;
322}
323
324def DSTOMOD {
325 int NONE = 0;
326}
Tom Stellard75aadc22012-12-11 21:25:42 +0000327
Christian Konig72d5d5c2013-02-21 15:16:44 +0000328//===----------------------------------------------------------------------===//
329//
330// SI Instruction multiclass helpers.
331//
332// Instructions with _32 take 32-bit operands.
333// Instructions with _64 take 64-bit operands.
334//
335// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
336// encoding is the standard encoding, but instruction that make use of
337// any of the instruction modifiers must use the 64-bit encoding.
338//
339// Instructions with _e32 use the 32-bit encoding.
340// Instructions with _e64 use the 64-bit encoding.
341//
342//===----------------------------------------------------------------------===//
343
Tom Stellardc470c962014-10-01 14:44:42 +0000344class SIMCInstr <string pseudo, int subtarget> {
345 string PseudoInstr = pseudo;
346 int Subtarget = subtarget;
347}
348
Christian Konig72d5d5c2013-02-21 15:16:44 +0000349//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000350// EXP classes
351//===----------------------------------------------------------------------===//
352
353class EXPCommon : InstSI<
354 (outs),
355 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000356 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000357 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000358 [] > {
359
360 let EXP_CNT = 1;
361 let Uses = [EXEC];
362}
363
364multiclass EXP_m {
365
366 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000367 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000368 }
369
Tom Stellard326d6ec2014-11-05 14:50:53 +0000370 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000371
372 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000373}
374
375//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000376// Scalar classes
377//===----------------------------------------------------------------------===//
378
Marek Olsak5df00d62014-12-07 12:18:57 +0000379class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
380 SOP1 <outs, ins, "", pattern>,
381 SIMCInstr<opName, SISubtarget.NONE> {
382 let isPseudo = 1;
383}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000384
Marek Olsak367447c2015-01-27 17:25:11 +0000385class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm> :
386 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000387 SOP1e <op.SI>,
388 SIMCInstr<opName, SISubtarget.SI>;
389
Marek Olsak367447c2015-01-27 17:25:11 +0000390class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm> :
391 SOP1 <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000392 SOP1e <op.VI>,
393 SIMCInstr<opName, SISubtarget.VI>;
394
395multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> {
396 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
397 pattern>;
398
399 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000400 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000401
402 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000403 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000404}
405
406multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> {
407 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
408 pattern>;
409
410 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000411 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000412
413 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000414 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000415}
416
417// no input, 64-bit output.
418multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
419 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
420
421 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000422 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000423 let SSRC0 = 0;
424 }
425
426 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
Marek Olsak367447c2015-01-27 17:25:11 +0000427 opName#" $dst"> {
Marek Olsak5df00d62014-12-07 12:18:57 +0000428 let SSRC0 = 0;
429 }
430}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000431
Matt Arsenault8333e432014-06-10 19:18:24 +0000432// 64-bit input, 32-bit output.
Marek Olsak5df00d62014-12-07 12:18:57 +0000433multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> {
434 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
435 pattern>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000436
Marek Olsak5df00d62014-12-07 12:18:57 +0000437 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000438 opName#" $dst, $src0">;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000439
Marek Olsak5df00d62014-12-07 12:18:57 +0000440 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000441 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000442}
Matt Arsenault1a179e82014-11-13 20:23:36 +0000443
Marek Olsak5df00d62014-12-07 12:18:57 +0000444class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
445 SOP2<outs, ins, "", pattern>,
446 SIMCInstr<opName, SISubtarget.NONE> {
447 let isPseudo = 1;
448 let Size = 4;
449}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000450
Marek Olsak367447c2015-01-27 17:25:11 +0000451class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm> :
452 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000453 SOP2e<op.SI>,
454 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000455
Marek Olsak367447c2015-01-27 17:25:11 +0000456class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm> :
457 SOP2<outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000458 SOP2e<op.VI>,
459 SIMCInstr<opName, SISubtarget.VI>;
460
461multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
462 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
463 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
464
465 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
466 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000467 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000468
469 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
470 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
Marek Olsak367447c2015-01-27 17:25:11 +0000471 opName#" $dst, $src0, $src1 [$scc]">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000472}
473
474multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
475 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
476 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
477
478 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000479 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000480
481 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000482 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000483}
484
485multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
486 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
487 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
488
489 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000490 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000491
492 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000493 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000494}
495
496multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
497 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
498 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
499
500 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000501 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000502
503 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000504 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000505}
Tom Stellard82166022013-11-13 23:36:37 +0000506
Christian Konig72d5d5c2013-02-21 15:16:44 +0000507
Tom Stellardb6550522015-01-12 19:33:18 +0000508class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000509 string opName, PatLeaf cond> : SOPC <
510 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
511 opName#" $dst, $src0, $src1", []>;
512
513class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
514 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
515
516class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
517 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000518
Marek Olsak5df00d62014-12-07 12:18:57 +0000519class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
520 SOPK <outs, ins, "", pattern>,
521 SIMCInstr<opName, SISubtarget.NONE> {
522 let isPseudo = 1;
523}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000524
Marek Olsak367447c2015-01-27 17:25:11 +0000525class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm> :
526 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000527 SOPKe <op.SI>,
528 SIMCInstr<opName, SISubtarget.SI>;
529
Marek Olsak367447c2015-01-27 17:25:11 +0000530class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm> :
531 SOPK <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000532 SOPKe <op.VI>,
533 SIMCInstr<opName, SISubtarget.VI>;
534
535multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
536 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
537 pattern>;
538
539 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000540 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000541
542 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
Marek Olsak367447c2015-01-27 17:25:11 +0000543 opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000544}
545
546multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
547 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
548 (ins SReg_32:$src0, u16imm:$src1), pattern>;
549
550 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000551 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000552
553 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
Marek Olsak367447c2015-01-27 17:25:11 +0000554 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0">;
Marek Olsak5df00d62014-12-07 12:18:57 +0000555}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000556
Tom Stellardc470c962014-10-01 14:44:42 +0000557//===----------------------------------------------------------------------===//
558// SMRD classes
559//===----------------------------------------------------------------------===//
560
561class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
562 SMRD <outs, ins, "", pattern>,
563 SIMCInstr<opName, SISubtarget.NONE> {
564 let isPseudo = 1;
565}
566
567class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
568 string asm> :
569 SMRD <outs, ins, asm, []>,
570 SMRDe <op, imm>,
571 SIMCInstr<opName, SISubtarget.SI>;
572
Marek Olsak5df00d62014-12-07 12:18:57 +0000573class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
574 string asm> :
575 SMRD <outs, ins, asm, []>,
576 SMEMe_vi <op, imm>,
577 SIMCInstr<opName, SISubtarget.VI>;
578
Tom Stellardc470c962014-10-01 14:44:42 +0000579multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
580 string asm, list<dag> pattern> {
581
582 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
583
584 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
585
Marek Olsak5df00d62014-12-07 12:18:57 +0000586 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000587}
588
589multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000590 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000591 defm _IMM : SMRD_m <
592 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000593 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000594 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000595 >;
596
Tom Stellardc470c962014-10-01 14:44:42 +0000597 defm _SGPR : SMRD_m <
598 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000599 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000600 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000601 >;
602}
603
604//===----------------------------------------------------------------------===//
605// Vector ALU classes
606//===----------------------------------------------------------------------===//
607
Tom Stellardb4a313a2014-08-01 00:32:39 +0000608// This must always be right before the operand being input modified.
609def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
610 let PrintMethod = "printOperandAndMods";
611}
612def InputModsNoDefault : Operand <i32> {
613 let PrintMethod = "printOperandAndMods";
614}
615
616class getNumSrcArgs<ValueType Src1, ValueType Src2> {
617 int ret =
618 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
619 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
620 3)); // VOP3
621}
622
623// Returns the register class to use for the destination of VOP[123C]
624// instructions for the given VT.
625class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000626 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000627 !if(!eq(VT.Size, 64), VReg_64,
628 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000629}
630
631// Returns the register class to use for source 0 of VOP[12C]
632// instructions for the given VT.
633class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000634 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000635}
636
637// Returns the register class to use for source 1 of VOP[12C] for the
638// given VT.
639class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000640 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000641}
642
643// Returns the register classes for the source arguments of a VOP[12C]
644// instruction for the given SrcVTs.
645class getInRC32 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000646 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000647 getVOPSrc0ForVT<SrcVT[0]>.ret,
648 getVOPSrc1ForVT<SrcVT[1]>.ret
649 ];
650}
651
652// Returns the register class to use for sources of VOP3 instructions for the
653// given VT.
654class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000655 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000656}
657
658// Returns the register classes for the source arguments of a VOP3
659// instruction for the given SrcVTs.
660class getInRC64 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000661 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000662 getVOP3SrcForVT<SrcVT[0]>.ret,
663 getVOP3SrcForVT<SrcVT[1]>.ret,
664 getVOP3SrcForVT<SrcVT[2]>.ret
665 ];
666}
667
668// Returns 1 if the source arguments have modifiers, 0 if they do not.
669class hasModifiers<ValueType SrcVT> {
670 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
671 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
672}
673
674// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000675class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000676 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
677 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
678 (ins)));
679}
680
681// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000682class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
683 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000684 bit HasModifiers> {
685
686 dag ret =
687 !if (!eq(NumSrcArgs, 1),
688 !if (!eq(HasModifiers, 1),
689 // VOP1 with modifiers
690 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000691 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000692 /* else */,
693 // VOP1 without modifiers
694 (ins Src0RC:$src0)
695 /* endif */ ),
696 !if (!eq(NumSrcArgs, 2),
697 !if (!eq(HasModifiers, 1),
698 // VOP 2 with modifiers
699 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
700 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000701 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000702 /* else */,
703 // VOP2 without modifiers
704 (ins Src0RC:$src0, Src1RC:$src1)
705 /* endif */ )
706 /* NumSrcArgs == 3 */,
707 !if (!eq(HasModifiers, 1),
708 // VOP3 with modifiers
709 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
710 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
711 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000712 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000713 /* else */,
714 // VOP3 without modifiers
715 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
716 /* endif */ )));
717}
718
719// Returns the assembly string for the inputs and outputs of a VOP[12C]
720// instruction. This does not add the _e32 suffix, so it can be reused
721// by getAsm64.
722class getAsm32 <int NumSrcArgs> {
723 string src1 = ", $src1";
724 string src2 = ", $src2";
725 string ret = " $dst, $src0"#
726 !if(!eq(NumSrcArgs, 1), "", src1)#
727 !if(!eq(NumSrcArgs, 3), src2, "");
728}
729
730// Returns the assembly string for the inputs and outputs of a VOP3
731// instruction.
732class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000733 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000734 string src1 = !if(!eq(NumSrcArgs, 1), "",
735 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
736 " $src1_modifiers,"));
737 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000738 string ret =
739 !if(!eq(HasModifiers, 0),
740 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000741 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000742}
743
744
745class VOPProfile <list<ValueType> _ArgVT> {
746
747 field list<ValueType> ArgVT = _ArgVT;
748
749 field ValueType DstVT = ArgVT[0];
750 field ValueType Src0VT = ArgVT[1];
751 field ValueType Src1VT = ArgVT[2];
752 field ValueType Src2VT = ArgVT[3];
753 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000754 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000755 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000756 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
757 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
758 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000759
760 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
761 field bit HasModifiers = hasModifiers<Src0VT>.ret;
762
763 field dag Outs = (outs DstRC:$dst);
764
765 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
766 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
767 HasModifiers>.ret;
768
Matt Arsenault9215b172014-08-03 05:27:14 +0000769 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000770 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
771}
772
773def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
774def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
775def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
776def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
777def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
778def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
779def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
780def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
781def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
782
783def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
784def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
785def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
786def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
787def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
788def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
789def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000790 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000791}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000792
793def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
794 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
795 let Asm64 = " $dst, $src0_modifiers, $src1";
796}
797
798def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
799 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
800 let Asm64 = " $dst, $src0_modifiers, $src1";
801}
802
Tom Stellardb4a313a2014-08-01 00:32:39 +0000803def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
804def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
805
806def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
807def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
808def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
809def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
810
811
Christian Konigf741fbf2013-02-26 17:52:42 +0000812class VOP <string opName> {
813 string OpName = opName;
814}
815
Christian Konig3c145802013-03-27 09:12:59 +0000816class VOP2_REV <string revOp, bit isOrig> {
817 string RevOp = revOp;
818 bit IsOrig = isOrig;
819}
820
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000821class AtomicNoRet <string noRetOp, bit isRet> {
822 string NoRetOp = noRetOp;
823 bit IsRet = isRet;
824}
825
Tom Stellard94d2e992014-10-07 23:51:34 +0000826class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
827 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000828 VOP <opName>,
829 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000830 let isPseudo = 1;
831}
832
833multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
834 string opName> {
835 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
836
837 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000838 SIMCInstr <opName#"_e32", SISubtarget.SI>;
839 def _vi : VOP1<op.VI, outs, ins, asm, []>,
840 SIMCInstr <opName#"_e32", SISubtarget.VI>;
841}
842
843class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
844 VOP2Common <outs, ins, "", pattern>,
845 VOP <opName>,
846 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
847 let isPseudo = 1;
848}
849
Marek Olsakf0b130a2015-01-15 18:43:06 +0000850multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
851 string opName, string revOpSI> {
852 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
853 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
854
855 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
856 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
857 SIMCInstr <opName#"_e32", SISubtarget.SI>;
858}
859
Marek Olsak5df00d62014-12-07 12:18:57 +0000860multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
861 string opName, string revOpSI, string revOpVI> {
862 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
863 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
864
865 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
866 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
867 SIMCInstr <opName#"_e32", SISubtarget.SI>;
868 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
869 VOP2_REV<revOpVI#"_e32_vi", !eq(revOpVI, opName)>,
870 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000871}
872
Tom Stellardb4a313a2014-08-01 00:32:39 +0000873class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
874
875 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
876 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
877 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
878 bits<2> omod = !if(HasModifiers, ?, 0);
879 bits<1> clamp = !if(HasModifiers, ?, 0);
880 bits<9> src1 = !if(HasSrc1, ?, 0);
881 bits<9> src2 = !if(HasSrc2, ?, 0);
882}
883
Tom Stellardbda32c92014-07-21 17:44:29 +0000884class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
885 VOP3Common <outs, ins, "", pattern>,
886 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000887 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000888 let isPseudo = 1;
889}
890
891class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000892 VOP3Common <outs, ins, asm, []>,
893 VOP3e <op>,
894 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000895
Marek Olsak5df00d62014-12-07 12:18:57 +0000896class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
897 VOP3Common <outs, ins, asm, []>,
898 VOP3e_vi <op>,
899 SIMCInstr <opName#"_e64", SISubtarget.VI>;
900
Marek Olsak5df00d62014-12-07 12:18:57 +0000901multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000902 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000903
Tom Stellardbda32c92014-07-21 17:44:29 +0000904 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000905
Tom Stellard845bb3c2014-10-07 23:51:41 +0000906 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000907 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
908 !if(!eq(NumSrcArgs, 2), 0, 1),
909 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000910 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
911 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
912 !if(!eq(NumSrcArgs, 2), 0, 1),
913 HasMods>;
914}
Tom Stellardc721a232014-05-16 20:56:47 +0000915
Marek Olsak5df00d62014-12-07 12:18:57 +0000916// VOP3_m without source modifiers
917multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern,
918 string opName, int NumSrcArgs, bit HasMods = 1> {
919
920 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
921
922 let src0_modifiers = 0,
923 src1_modifiers = 0,
924 src2_modifiers = 0 in {
925 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
926 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
927 }
Tom Stellardc721a232014-05-16 20:56:47 +0000928}
929
Tom Stellard94d2e992014-10-07 23:51:34 +0000930multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000931 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000932
933 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
934
Tom Stellard94d2e992014-10-07 23:51:34 +0000935 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000936 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000937
938 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
939 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000940}
941
Tom Stellardbec5a242014-10-07 23:51:38 +0000942multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak5df00d62014-12-07 12:18:57 +0000943 list<dag> pattern, string opName, string revOpSI, string revOpVI,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000944 bit HasMods = 1, bit UseFullOp = 0> {
945
946 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000947 VOP2_REV<revOpSI#"_e64", !eq(revOpSI, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000948
Tom Stellardbec5a242014-10-07 23:51:38 +0000949 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000950 outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000951 VOP2_REV<revOpSI#"_e64_si", !eq(revOpSI, opName)>,
952 VOP3DisableFields<1, 0, HasMods>;
953
954 def _vi : VOP3_Real_vi <op.VI3,
955 outs, ins, asm, opName>,
956 VOP2_REV<revOpVI#"_e64_vi", !eq(revOpVI, opName)>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000957 VOP3DisableFields<1, 0, HasMods>;
958}
959
Tom Stellard845bb3c2014-10-07 23:51:41 +0000960multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000961 list<dag> pattern, string opName, string revOp,
962 bit HasMods = 1, bit UseFullOp = 0> {
963 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
964 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
965
966 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
967 // can write it into any SGPR. We currently don't use the carry out,
968 // so for now hardcode it to VCC as well.
969 let sdst = SIOperand.VCC, Defs = [VCC] in {
Marek Olsak367447c2015-01-27 17:25:11 +0000970 def _si : VOP3b <op.SI3, outs, ins, asm, []>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000971 VOP3DisableFields<1, 0, HasMods>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000972 SIMCInstr<opName#"_e64", SISubtarget.SI>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000973 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000974
975 // TODO: Do we need this VI variant here?
Marek Olsak367447c2015-01-27 17:25:11 +0000976 /*def _vi : VOP3b_vi <op.VI3, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000977 VOP3DisableFields<1, 0, HasMods>,
978 SIMCInstr<opName#"_e64", SISubtarget.VI>,
979 VOP2_REV<revOp#"_e64_vi", !eq(revOp, opName)>;*/
Tom Stellardb4a313a2014-08-01 00:32:39 +0000980 } // End sdst = SIOperand.VCC, Defs = [VCC]
981}
982
Tom Stellard0aec5872014-10-07 23:51:39 +0000983multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000984 list<dag> pattern, string opName,
985 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000986
987 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
988
Tom Stellard0aec5872014-10-07 23:51:39 +0000989 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000990 VOP3DisableFields<1, 0, HasMods> {
991 let Defs = !if(defExec, [EXEC], []);
992 }
993
994 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
995 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +0000996 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +0000997 }
998}
999
Marek Olsak15e4a592015-01-15 18:42:55 +00001000// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1001multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1002 string asm, list<dag> pattern = []> {
1003 let isPseudo = 1 in {
1004 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1005 SIMCInstr<opName, SISubtarget.NONE>;
1006 }
1007
1008 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1009 SIMCInstr <opName, SISubtarget.SI>;
1010
1011 def _vi : VOP3Common <outs, ins, asm, []>,
1012 VOP3e_vi <op.VI3>,
1013 VOP3DisableFields <1, 0, 0>,
1014 SIMCInstr <opName, SISubtarget.VI>;
1015}
1016
Tom Stellard94d2e992014-10-07 23:51:34 +00001017multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001018 dag ins32, string asm32, list<dag> pat32,
1019 dag ins64, string asm64, list<dag> pat64,
1020 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001021
Marek Olsak5df00d62014-12-07 12:18:57 +00001022 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001023
1024 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001025}
1026
Tom Stellard94d2e992014-10-07 23:51:34 +00001027multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001028 SDPatternOperator node = null_frag> : VOP1_Helper <
1029 op, opName, P.Outs,
1030 P.Ins32, P.Asm32, [],
1031 P.Ins64, P.Asm64,
1032 !if(P.HasModifiers,
1033 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001034 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001035 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1036 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001037>;
Christian Konigf5754a02013-02-21 15:17:09 +00001038
Marek Olsak5df00d62014-12-07 12:18:57 +00001039multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1040 SDPatternOperator node = null_frag> {
1041
1042 def _e32 : VOP1 <op.SI, P.Outs, P.Ins32, opName#P.Asm32, []>,
1043 VOP <opName>;
1044
1045 def _e64 : VOP3Common <P.Outs, P.Ins64, opName#P.Asm64,
1046 !if(P.HasModifiers,
1047 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1048 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
1049 [(set P.DstVT:$dst, (node P.Src0VT:$src0))])>,
1050 VOP <opName>,
1051 VOP3e <op.SI3>,
1052 VOP3DisableFields<0, 0, P.HasModifiers>;
1053}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001054
Tom Stellardbec5a242014-10-07 23:51:38 +00001055multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001056 dag ins32, string asm32, list<dag> pat32,
1057 dag ins64, string asm64, list<dag> pat64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001058 string revOpSI, string revOpVI, bit HasMods> {
1059 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOpSI, revOpVI>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001060
Tom Stellardbec5a242014-10-07 23:51:38 +00001061 defm _e64 : VOP3_2_m <op,
Marek Olsak5df00d62014-12-07 12:18:57 +00001062 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOpSI, revOpVI, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001064}
1065
Tom Stellardbec5a242014-10-07 23:51:38 +00001066multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001067 SDPatternOperator node = null_frag,
Marek Olsak5df00d62014-12-07 12:18:57 +00001068 string revOpSI = opName, string revOpVI = revOpSI> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001069 op, opName, P.Outs,
1070 P.Ins32, P.Asm32, [],
1071 P.Ins64, P.Asm64,
1072 !if(P.HasModifiers,
1073 [(set P.DstVT:$dst,
1074 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001075 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1077 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak5df00d62014-12-07 12:18:57 +00001078 revOpSI, revOpVI, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001079>;
1080
Tom Stellard845bb3c2014-10-07 23:51:41 +00001081multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001082 dag ins32, string asm32, list<dag> pat32,
1083 dag ins64, string asm64, list<dag> pat64,
1084 string revOp, bit HasMods> {
1085
Marek Olsak5df00d62014-12-07 12:18:57 +00001086 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001087
Tom Stellard845bb3c2014-10-07 23:51:41 +00001088 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001089 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1090 >;
1091}
1092
Tom Stellard845bb3c2014-10-07 23:51:41 +00001093multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001094 SDPatternOperator node = null_frag,
1095 string revOp = opName> : VOP2b_Helper <
1096 op, opName, P.Outs,
1097 P.Ins32, P.Asm32, [],
1098 P.Ins64, P.Asm64,
1099 !if(P.HasModifiers,
1100 [(set P.DstVT:$dst,
1101 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001102 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001103 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1104 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1105 revOp, P.HasModifiers
1106>;
1107
Marek Olsakf0b130a2015-01-15 18:43:06 +00001108// A VOP2 instruction that is VOP3-only on VI.
1109multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1110 dag ins32, string asm32, list<dag> pat32,
1111 dag ins64, string asm64, list<dag> pat64,
1112 string revOpSI, string revOpVI, bit HasMods> {
1113 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOpSI>;
1114
1115 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
1116 revOpSI, revOpVI, HasMods>;
1117}
1118
1119multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1120 SDPatternOperator node = null_frag,
1121 string revOpSI = opName, string revOpVI = revOpSI>
1122 : VOP2_VI3_Helper <
1123 op, opName, P.Outs,
1124 P.Ins32, P.Asm32, [],
1125 P.Ins64, P.Asm64,
1126 !if(P.HasModifiers,
1127 [(set P.DstVT:$dst,
1128 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1129 i1:$clamp, i32:$omod)),
1130 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1131 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1132 revOpSI, revOpVI, P.HasModifiers
1133>;
1134
Marek Olsak5df00d62014-12-07 12:18:57 +00001135class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1136 VOPCCommon <ins, "", pattern>,
1137 VOP <opName>,
1138 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1139 let isPseudo = 1;
1140}
1141
1142multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1143 string opName, bit DefExec> {
1144 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1145
1146 def _si : VOPC<op.SI, ins, asm, []>,
1147 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1148 let Defs = !if(DefExec, [EXEC], []);
1149 }
1150
1151 def _vi : VOPC<op.VI, ins, asm, []>,
1152 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1153 let Defs = !if(DefExec, [EXEC], []);
1154 }
1155}
1156
Tom Stellard0aec5872014-10-07 23:51:39 +00001157multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001158 dag ins32, string asm32, list<dag> pat32,
1159 dag out64, dag ins64, string asm64, list<dag> pat64,
1160 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001161 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001162
Marek Olsak5df00d62014-12-07 12:18:57 +00001163 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1164 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165}
1166
Tom Stellard0aec5872014-10-07 23:51:39 +00001167multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001168 VOPProfile P, PatLeaf cond = COND_NULL,
1169 bit DefExec = 0> : VOPC_Helper <
1170 op, opName,
1171 P.Ins32, P.Asm32, [],
1172 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1173 !if(P.HasModifiers,
1174 [(set i1:$dst,
1175 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001176 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001177 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1178 cond))],
1179 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1180 P.HasModifiers, DefExec
1181>;
1182
Matt Arsenault4831ce52015-01-06 23:00:37 +00001183multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
1184 bit DefExec = 0> : VOPC_Helper <
1185 op, opName,
1186 P.Ins32, P.Asm32, [],
1187 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1188 !if(P.HasModifiers,
1189 [(set i1:$dst,
1190 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1191 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1192 P.HasModifiers, DefExec
1193>;
1194
1195
Tom Stellard0aec5872014-10-07 23:51:39 +00001196multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001197 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1198
Tom Stellard0aec5872014-10-07 23:51:39 +00001199multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001200 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1201
Tom Stellard0aec5872014-10-07 23:51:39 +00001202multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001203 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1204
Tom Stellard0aec5872014-10-07 23:51:39 +00001205multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001206 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001207
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001208
Tom Stellard0aec5872014-10-07 23:51:39 +00001209multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001210 PatLeaf cond = COND_NULL>
1211 : VOPCInst <op, opName, P, cond, 1>;
1212
Tom Stellard0aec5872014-10-07 23:51:39 +00001213multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001214 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1215
Tom Stellard0aec5872014-10-07 23:51:39 +00001216multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1218
Tom Stellard0aec5872014-10-07 23:51:39 +00001219multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001220 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1221
Tom Stellard0aec5872014-10-07 23:51:39 +00001222multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001223 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1224
Tom Stellard845bb3c2014-10-07 23:51:41 +00001225multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001226 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1227 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1228>;
1229
Matt Arsenault4831ce52015-01-06 23:00:37 +00001230multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1231 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1232
1233multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1234 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1235
1236multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1237 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1238
1239multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1240 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1241
Tom Stellard845bb3c2014-10-07 23:51:41 +00001242multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001243 SDPatternOperator node = null_frag> : VOP3_Helper <
1244 op, opName, P.Outs, P.Ins64, P.Asm64,
1245 !if(!eq(P.NumSrcArgs, 3),
1246 !if(P.HasModifiers,
1247 [(set P.DstVT:$dst,
1248 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001249 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1251 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1252 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1253 P.Src2VT:$src2))]),
1254 !if(!eq(P.NumSrcArgs, 2),
1255 !if(P.HasModifiers,
1256 [(set P.DstVT:$dst,
1257 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001258 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001259 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1260 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1261 /* P.NumSrcArgs == 1 */,
1262 !if(P.HasModifiers,
1263 [(set P.DstVT:$dst,
1264 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001265 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1267 P.NumSrcArgs, P.HasModifiers
1268>;
1269
Tom Stellardb6550522015-01-12 19:33:18 +00001270multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001271 string opName, list<dag> pattern> :
1272 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001273 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001274 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1275 InputModsNoDefault:$src1_modifiers, arc:$src1,
1276 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001277 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001278 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001279 opName, opName, 1, 1
1280>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001281
Tom Stellard845bb3c2014-10-07 23:51:41 +00001282multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001283 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1284
Tom Stellard845bb3c2014-10-07 23:51:41 +00001285multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001286 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001287
Matt Arsenault8675db12014-08-29 16:01:14 +00001288
1289class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001290 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001291 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1292 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1293 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1294 i32:$src1_modifiers, P.Src1VT:$src1,
1295 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001296 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001297 i32:$omod)>;
1298
Christian Konig72d5d5c2013-02-21 15:16:44 +00001299//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001300// Interpolation opcodes
1301//===----------------------------------------------------------------------===//
1302
Marek Olsak367447c2015-01-27 17:25:11 +00001303class VINTRP_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1304 VINTRPCommon <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001305 SIMCInstr<opName, SISubtarget.NONE> {
1306 let isPseudo = 1;
1307}
1308
1309class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001310 string asm> :
1311 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001312 VINTRPe <op>,
1313 SIMCInstr<opName, SISubtarget.SI>;
1314
1315class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
Marek Olsak367447c2015-01-27 17:25:11 +00001316 string asm> :
1317 VINTRPCommon <outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +00001318 VINTRPe_vi <op>,
1319 SIMCInstr<opName, SISubtarget.VI>;
1320
1321multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1322 string disableEncoding = "", string constraints = "",
1323 list<dag> pattern = []> {
1324 let DisableEncoding = disableEncoding,
1325 Constraints = constraints in {
Marek Olsak367447c2015-01-27 17:25:11 +00001326 def "" : VINTRP_Pseudo <opName, outs, ins, pattern>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001327
Marek Olsak367447c2015-01-27 17:25:11 +00001328 def _si : VINTRP_Real_si <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001329
Marek Olsak367447c2015-01-27 17:25:11 +00001330 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak5df00d62014-12-07 12:18:57 +00001331 }
1332}
1333
1334//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001335// Vector I/O classes
1336//===----------------------------------------------------------------------===//
1337
Marek Olsak5df00d62014-12-07 12:18:57 +00001338class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1339 DS <outs, ins, "", pattern>,
1340 SIMCInstr <opName, SISubtarget.NONE> {
1341 let isPseudo = 1;
1342}
1343
1344class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1345 DS <outs, ins, asm, []>,
1346 DSe <op>,
1347 SIMCInstr <opName, SISubtarget.SI>;
1348
1349class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1350 DS <outs, ins, asm, []>,
1351 DSe_vi <op>,
1352 SIMCInstr <opName, SISubtarget.VI>;
1353
1354class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1355 DS <outs, ins, asm, []>,
1356 DSe <op>,
1357 SIMCInstr <opName, SISubtarget.SI> {
1358
1359 // Single load interpret the 2 i8imm operands as a single i16 offset.
1360 bits<16> offset;
1361 let offset0 = offset{7-0};
1362 let offset1 = offset{15-8};
1363}
1364
1365class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1366 DS <outs, ins, asm, []>,
1367 DSe_vi <op>,
1368 SIMCInstr <opName, SISubtarget.VI> {
1369
1370 // Single load interpret the 2 i8imm operands as a single i16 offset.
1371 bits<16> offset;
1372 let offset0 = offset{7-0};
1373 let offset1 = offset{15-8};
1374}
1375
1376multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1377 list<dag> pat> {
1378 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1379 def "" : DS_Pseudo <opName, outs, ins, pat>;
1380
1381 let data0 = 0, data1 = 0 in {
1382 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1383 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1384 }
1385 }
1386}
1387
1388multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1389 : DS_1A_Load_m <
1390 op,
1391 asm,
1392 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001393 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001394 asm#" $vdst, $addr"#"$offset"#" [M0]",
1395 []>;
1396
1397multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1398 list<dag> pat> {
1399 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1400 def "" : DS_Pseudo <opName, outs, ins, pat>;
1401
1402 let data0 = 0, data1 = 0 in {
1403 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1404 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1405 }
1406 }
1407}
1408
1409multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1410 : DS_Load2_m <
1411 op,
1412 asm,
1413 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001414 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001415 M0Reg:$m0),
1416 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1417 []>;
1418
1419multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1420 string asm, list<dag> pat> {
1421 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1422 def "" : DS_Pseudo <opName, outs, ins, pat>;
1423
1424 let data1 = 0, vdst = 0 in {
1425 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1426 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1427 }
1428 }
1429}
1430
1431multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1432 : DS_1A_Store_m <
1433 op,
1434 asm,
1435 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001436 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001437 asm#" $addr, $data0"#"$offset"#" [M0]",
1438 []>;
1439
1440multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1441 string asm, list<dag> pat> {
1442 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1443 def "" : DS_Pseudo <opName, outs, ins, pat>;
1444
1445 let vdst = 0 in {
1446 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1447 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1448 }
1449 }
1450}
1451
1452multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1453 : DS_Store_m <
1454 op,
1455 asm,
1456 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001457 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001458 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1459 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1460 []>;
1461
Marek Olsak0c1f8812015-01-27 17:25:07 +00001462// 1 address, 1 data.
1463multiclass DS_1A1D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1464 string asm, list<dag> pat, string noRetOp> {
1465 let mayLoad = 1, mayStore = 1,
1466 hasPostISelHook = 1 // Adjusted to no return version.
1467 in {
1468 def "" : DS_Pseudo <opName, outs, ins, pat>,
1469 AtomicNoRet<noRetOp, 1>;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001470
Marek Olsak0c1f8812015-01-27 17:25:07 +00001471 let data1 = 0 in {
1472 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1473 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1474 }
1475 }
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001476}
1477
Marek Olsak0c1f8812015-01-27 17:25:07 +00001478multiclass DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc,
1479 string noRetOp = ""> : DS_1A1D_RET_m <
1480 op, asm,
Tom Stellard13c68ef2013-09-05 18:38:09 +00001481 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001482 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak0c1f8812015-01-27 17:25:07 +00001483 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", [], noRetOp>;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001484
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001485// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001486multiclass DS_1A2D_RET_m <bits<8> op, string opName, dag outs, dag ins,
1487 string asm, list<dag> pat, string noRetOp> {
1488 let mayLoad = 1, mayStore = 1,
1489 hasPostISelHook = 1 // Adjusted to no return version.
1490 in {
1491 def "" : DS_Pseudo <opName, outs, ins, pat>,
1492 AtomicNoRet<noRetOp, 1>;
1493
1494 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1495 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1496 }
1497}
1498
1499multiclass DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc,
1500 string noRetOp = ""> : DS_1A2D_RET_m <
1501 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001502 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001503 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001504 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001505 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001506
1507// 1 address, 2 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001508multiclass DS_1A2D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1509 string asm, list<dag> pat, string noRetOp> {
1510 let mayLoad = 1, mayStore = 1 in {
1511 def "" : DS_Pseudo <opName, outs, ins, pat>,
1512 AtomicNoRet<noRetOp, 0>;
1513
1514 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1515 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1516 }
1517}
1518
1519multiclass DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc,
1520 string noRetOp = asm> : DS_1A2D_NORET_m <
1521 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001522 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001523 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001524 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001525 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001526
1527// 1 address, 1 data.
Marek Olsak0c1f8812015-01-27 17:25:07 +00001528multiclass DS_1A1D_NORET_m <bits<8> op, string opName, dag outs, dag ins,
1529 string asm, list<dag> pat, string noRetOp> {
1530 let mayLoad = 1, mayStore = 1 in {
1531 def "" : DS_Pseudo <opName, outs, ins, pat>,
1532 AtomicNoRet<noRetOp, 0>;
1533
1534 let data1 = 0 in {
1535 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1536 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1537 }
1538 }
1539}
1540
1541multiclass DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc,
1542 string noRetOp = asm> : DS_1A1D_NORET_m <
1543 op, asm,
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001544 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001545 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001546 asm#" $addr, $data0"#"$offset"#" [M0]",
Marek Olsak0c1f8812015-01-27 17:25:07 +00001547 [], noRetOp>;
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001548
Tom Stellard0c238c22014-10-01 14:44:43 +00001549//===----------------------------------------------------------------------===//
1550// MTBUF classes
1551//===----------------------------------------------------------------------===//
1552
1553class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1554 MTBUF <outs, ins, "", pattern>,
1555 SIMCInstr<opName, SISubtarget.NONE> {
1556 let isPseudo = 1;
1557}
1558
1559class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1560 string asm> :
1561 MTBUF <outs, ins, asm, []>,
1562 MTBUFe <op>,
1563 SIMCInstr<opName, SISubtarget.SI>;
1564
Marek Olsak5df00d62014-12-07 12:18:57 +00001565class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1566 MTBUF <outs, ins, asm, []>,
1567 MTBUFe_vi <op>,
1568 SIMCInstr <opName, SISubtarget.VI>;
1569
Tom Stellard0c238c22014-10-01 14:44:43 +00001570multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1571 list<dag> pattern> {
1572
1573 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1574
1575 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1576
Marek Olsak5df00d62014-12-07 12:18:57 +00001577 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1578
Tom Stellard0c238c22014-10-01 14:44:43 +00001579}
1580
1581let mayStore = 1, mayLoad = 0 in {
1582
1583multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1584 RegisterClass regClass> : MTBUF_m <
1585 op, opName, (outs),
1586 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001587 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001588 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001589 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1590 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1591>;
1592
1593} // mayStore = 1, mayLoad = 0
1594
1595let mayLoad = 1, mayStore = 0 in {
1596
1597multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1598 RegisterClass regClass> : MTBUF_m <
1599 op, opName, (outs regClass:$dst),
1600 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001601 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001602 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001603 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1604 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1605>;
1606
1607} // mayLoad = 1, mayStore = 0
1608
Marek Olsak5df00d62014-12-07 12:18:57 +00001609//===----------------------------------------------------------------------===//
1610// MUBUF classes
1611//===----------------------------------------------------------------------===//
1612
Marek Olsakee98b112015-01-27 17:24:58 +00001613class mubuf <bits<7> si, bits<7> vi = si> {
1614 field bits<7> SI = si;
1615 field bits<7> VI = vi;
1616}
1617
Marek Olsak7ef6db42015-01-27 17:24:54 +00001618class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1619 bit IsAddr64 = is_addr64;
1620 string OpName = NAME # suffix;
1621}
1622
1623class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1624 MUBUF <outs, ins, "", pattern>,
1625 SIMCInstr<opName, SISubtarget.NONE> {
1626 let isPseudo = 1;
1627
1628 // dummy fields, so that we can use let statements around multiclasses
1629 bits<1> offen;
1630 bits<1> idxen;
1631 bits<8> vaddr;
1632 bits<1> glc;
1633 bits<1> slc;
1634 bits<1> tfe;
1635 bits<8> soffset;
1636}
1637
Marek Olsakee98b112015-01-27 17:24:58 +00001638class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001639 string asm> :
1640 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001641 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001642 SIMCInstr<opName, SISubtarget.SI> {
1643 let lds = 0;
1644}
1645
Marek Olsakee98b112015-01-27 17:24:58 +00001646class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001647 string asm> :
1648 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001649 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001650 SIMCInstr<opName, SISubtarget.VI> {
1651 let lds = 0;
1652}
1653
Marek Olsakee98b112015-01-27 17:24:58 +00001654multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001655 list<dag> pattern> {
1656
1657 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1658 MUBUFAddr64Table <0>;
1659
1660 let addr64 = 0 in {
1661 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1662 }
Marek Olsakee98b112015-01-27 17:24:58 +00001663
1664 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001665}
1666
Marek Olsakee98b112015-01-27 17:24:58 +00001667multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001668 dag ins, string asm, list<dag> pattern> {
1669
1670 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1671 MUBUFAddr64Table <1>;
1672
1673 let addr64 = 1 in {
1674 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1675 }
1676
1677 // There is no VI version. If the pseudo is selected, it should be lowered
1678 // for VI appropriately.
1679}
1680
Marek Olsak5df00d62014-12-07 12:18:57 +00001681class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001682 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001683 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001684}
Marek Olsak5df00d62014-12-07 12:18:57 +00001685
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001686multiclass MUBUFAtomicOffset_m <mubuf op, string opName, dag outs, dag ins,
1687 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001688
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001689 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1690 MUBUFAddr64Table <0, !if(is_return, "_RTN", "")>,
1691 AtomicNoRet<NAME#"_OFFSET", is_return>;
1692
1693 let offen = 0, idxen = 0, tfe = 0, vaddr = 0 in {
1694 let addr64 = 0 in {
1695 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1696 }
1697
1698 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
1699 }
Tom Stellard7980fc82014-09-25 18:30:26 +00001700}
1701
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001702multiclass MUBUFAtomicAddr64_m <mubuf op, string opName, dag outs, dag ins,
1703 string asm, list<dag> pattern, bit is_return> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001704
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001705 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1706 MUBUFAddr64Table <1, !if(is_return, "_RTN", "")>,
1707 AtomicNoRet<NAME#"_ADDR64", is_return>;
1708
1709 let offen = 0, idxen = 0, addr64 = 1, tfe = 0, soffset = 128 in {
1710 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1711 }
1712
1713 // There is no VI version. If the pseudo is selected, it should be lowered
1714 // for VI appropriately.
Tom Stellard7980fc82014-09-25 18:30:26 +00001715}
1716
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001717multiclass MUBUF_Atomic <mubuf op, string name, RegisterClass rc,
Tom Stellard7980fc82014-09-25 18:30:26 +00001718 ValueType vt, SDPatternOperator atomic> {
1719
1720 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1721
1722 // No return variants
1723 let glc = 0 in {
1724
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001725 defm _ADDR64 : MUBUFAtomicAddr64_m <
1726 op, name#"_addr64", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001727 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1728 mbuf_offset:$offset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001729 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", [], 0
1730 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001731
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001732 defm _OFFSET : MUBUFAtomicOffset_m <
1733 op, name#"_offset", (outs),
Tom Stellard7980fc82014-09-25 18:30:26 +00001734 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001735 SCSrc_32:$soffset, slc:$slc),
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001736 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", [], 0
1737 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001738 } // glc = 0
1739
1740 // Variant that return values
1741 let glc = 1, Constraints = "$vdata = $vdata_in",
1742 DisableEncoding = "$vdata_in" in {
1743
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001744 defm _RTN_ADDR64 : MUBUFAtomicAddr64_m <
1745 op, name#"_rtn_addr64", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001746 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1747 mbuf_offset:$offset, slc:$slc),
1748 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1749 [(set vt:$vdata,
1750 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001751 i1:$slc), vt:$vdata_in))], 1
1752 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001753
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001754 defm _RTN_OFFSET : MUBUFAtomicOffset_m <
1755 op, name#"_rtn_offset", (outs rc:$vdata),
Tom Stellard7980fc82014-09-25 18:30:26 +00001756 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001757 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001758 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1759 [(set vt:$vdata,
1760 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
Marek Olsak19d9e1f2015-01-27 17:25:02 +00001761 i1:$slc), vt:$vdata_in))], 1
1762 >;
Tom Stellard7980fc82014-09-25 18:30:26 +00001763
1764 } // glc = 1
1765
1766 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1767}
1768
Marek Olsakee98b112015-01-27 17:24:58 +00001769multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001770 ValueType load_vt = i32,
1771 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001772
Tom Stellard3e41dc42014-12-09 00:03:54 +00001773 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001774 let offen = 0, idxen = 0, vaddr = 0 in {
1775 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
1776 (ins SReg_128:$srsrc,
1777 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1778 slc:$slc, tfe:$tfe),
1779 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1780 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1781 i32:$soffset, i16:$offset,
1782 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001783 }
1784
Marek Olsak7ef6db42015-01-27 17:24:54 +00001785 let offen = 1, idxen = 0 in {
1786 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1787 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1788 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1789 tfe:$tfe),
1790 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1791 }
1792
1793 let offen = 0, idxen = 1 in {
1794 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1795 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1796 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1797 slc:$slc, tfe:$tfe),
1798 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1799 }
1800
1801 let offen = 1, idxen = 1 in {
1802 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
1803 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1804 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1805 name#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
1806 }
1807
1808 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
1809 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001810 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001811 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001812 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001813 i64:$vaddr, i16:$offset)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001814 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001815 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001816}
1817
Marek Olsakee98b112015-01-27 17:24:58 +00001818multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardb02094e2014-07-21 15:45:01 +00001819 ValueType store_vt, SDPatternOperator st> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001820 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001821 defm : MUBUF_m <op, name, (outs),
1822 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1823 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1824 tfe:$tfe),
1825 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1826 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001827
Tom Stellard155bbb72014-08-11 22:18:17 +00001828 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001829 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
1830 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1831 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1832 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1833 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1834 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001835 } // offen = 0, idxen = 0, vaddr = 0
1836
Tom Stellardddea4862014-08-11 22:18:14 +00001837 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001838 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
1839 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1840 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1841 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1842 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001843 } // end offen = 1, idxen = 0
1844
Marek Olsak7ef6db42015-01-27 17:24:54 +00001845 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0,
1846 soffset = 128 /* ZERO */ in {
1847 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
1848 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1849 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
1850 [(st store_vt:$vdata,
1851 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>;
1852 }
1853 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001854}
1855
Matt Arsenault3f981402014-09-15 15:41:53 +00001856class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1857 FLAT <op, (outs regClass:$data),
1858 (ins VReg_64:$addr),
1859 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1860 let glc = 0;
1861 let slc = 0;
1862 let tfe = 0;
1863 let mayLoad = 1;
1864}
1865
1866class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1867 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1868 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1869 []> {
1870
1871 let mayLoad = 0;
1872 let mayStore = 1;
1873
1874 // Encoding
1875 let glc = 0;
1876 let slc = 0;
1877 let tfe = 0;
1878}
1879
Tom Stellard682bfbc2013-10-10 17:11:24 +00001880class MIMG_Mask <string op, int channels> {
1881 string Op = op;
1882 int Channels = channels;
1883}
1884
Tom Stellard16a9a202013-08-14 23:24:17 +00001885class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001886 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001887 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001888 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001889 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001890 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001891 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001892 SReg_256:$srsrc),
1893 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1894 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1895 []> {
1896 let SSAMP = 0;
1897 let mayLoad = 1;
1898 let mayStore = 0;
1899 let hasPostISelHook = 1;
1900}
1901
Tom Stellard682bfbc2013-10-10 17:11:24 +00001902multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1903 RegisterClass dst_rc,
1904 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001905 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001906 MIMG_Mask<asm#"_V1", channels>;
1907 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1908 MIMG_Mask<asm#"_V2", channels>;
1909 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1910 MIMG_Mask<asm#"_V4", channels>;
1911}
1912
Tom Stellard16a9a202013-08-14 23:24:17 +00001913multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001914 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001915 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1916 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1917 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001918}
1919
1920class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001921 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001922 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001923 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001924 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001925 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001926 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001927 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001928 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1929 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001930 []> {
1931 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001932 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001933 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001934}
1935
Tom Stellard682bfbc2013-10-10 17:11:24 +00001936multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1937 RegisterClass dst_rc,
1938 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001939 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001940 MIMG_Mask<asm#"_V1", channels>;
1941 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1942 MIMG_Mask<asm#"_V2", channels>;
1943 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1944 MIMG_Mask<asm#"_V4", channels>;
1945 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1946 MIMG_Mask<asm#"_V8", channels>;
1947 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1948 MIMG_Mask<asm#"_V16", channels>;
1949}
1950
Tom Stellard16a9a202013-08-14 23:24:17 +00001951multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001952 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001953 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1954 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1955 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001956}
1957
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001958class MIMG_Gather_Helper <bits<7> op, string asm,
1959 RegisterClass dst_rc,
1960 RegisterClass src_rc> : MIMG <
1961 op,
1962 (outs dst_rc:$vdata),
1963 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1964 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1965 SReg_256:$srsrc, SReg_128:$ssamp),
1966 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1967 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1968 []> {
1969 let mayLoad = 1;
1970 let mayStore = 0;
1971
1972 // DMASK was repurposed for GATHER4. 4 components are always
1973 // returned and DMASK works like a swizzle - it selects
1974 // the component to fetch. The only useful DMASK values are
1975 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1976 // (red,red,red,red) etc.) The ISA document doesn't mention
1977 // this.
1978 // Therefore, disable all code which updates DMASK by setting these two:
1979 let MIMG = 0;
1980 let hasPostISelHook = 0;
1981}
1982
1983multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1984 RegisterClass dst_rc,
1985 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001986 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001987 MIMG_Mask<asm#"_V1", channels>;
1988 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1989 MIMG_Mask<asm#"_V2", channels>;
1990 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1991 MIMG_Mask<asm#"_V4", channels>;
1992 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1993 MIMG_Mask<asm#"_V8", channels>;
1994 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1995 MIMG_Mask<asm#"_V16", channels>;
1996}
1997
1998multiclass MIMG_Gather <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001999 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00002000 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
2001 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
2002 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
2003}
2004
Christian Konigf741fbf2013-02-26 17:52:42 +00002005//===----------------------------------------------------------------------===//
2006// Vector instruction mappings
2007//===----------------------------------------------------------------------===//
2008
2009// Maps an opcode in e32 form to its e64 equivalent
2010def getVOPe64 : InstrMapping {
2011 let FilterClass = "VOP";
2012 let RowFields = ["OpName"];
2013 let ColFields = ["Size"];
2014 let KeyCol = ["4"];
2015 let ValueCols = [["8"]];
2016}
2017
Tom Stellard1aaad692014-07-21 16:55:33 +00002018// Maps an opcode in e64 form to its e32 equivalent
2019def getVOPe32 : InstrMapping {
2020 let FilterClass = "VOP";
2021 let RowFields = ["OpName"];
2022 let ColFields = ["Size"];
2023 let KeyCol = ["8"];
2024 let ValueCols = [["4"]];
2025}
2026
Christian Konig3c145802013-03-27 09:12:59 +00002027// Maps an original opcode to its commuted version
2028def getCommuteRev : InstrMapping {
2029 let FilterClass = "VOP2_REV";
2030 let RowFields = ["RevOp"];
2031 let ColFields = ["IsOrig"];
2032 let KeyCol = ["1"];
2033 let ValueCols = [["0"]];
2034}
2035
Tom Stellard682bfbc2013-10-10 17:11:24 +00002036def getMaskedMIMGOp : InstrMapping {
2037 let FilterClass = "MIMG_Mask";
2038 let RowFields = ["Op"];
2039 let ColFields = ["Channels"];
2040 let KeyCol = ["4"];
2041 let ValueCols = [["1"], ["2"], ["3"] ];
2042}
2043
Christian Konig3c145802013-03-27 09:12:59 +00002044// Maps an commuted opcode to its original version
2045def getCommuteOrig : InstrMapping {
2046 let FilterClass = "VOP2_REV";
2047 let RowFields = ["RevOp"];
2048 let ColFields = ["IsOrig"];
2049 let KeyCol = ["0"];
2050 let ValueCols = [["1"]];
2051}
2052
Marek Olsak5df00d62014-12-07 12:18:57 +00002053def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002054 let FilterClass = "SIMCInstr";
2055 let RowFields = ["PseudoInstr"];
2056 let ColFields = ["Subtarget"];
2057 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002058 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002059}
2060
Tom Stellard155bbb72014-08-11 22:18:17 +00002061def getAddr64Inst : InstrMapping {
2062 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002063 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002064 let ColFields = ["IsAddr64"];
2065 let KeyCol = ["0"];
2066 let ValueCols = [["1"]];
2067}
2068
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002069// Maps an atomic opcode to its version with a return value.
2070def getAtomicRetOp : InstrMapping {
2071 let FilterClass = "AtomicNoRet";
2072 let RowFields = ["NoRetOp"];
2073 let ColFields = ["IsRet"];
2074 let KeyCol = ["0"];
2075 let ValueCols = [["1"]];
2076}
2077
2078// Maps an atomic opcode to its returnless version.
2079def getAtomicNoRetOp : InstrMapping {
2080 let FilterClass = "AtomicNoRet";
2081 let RowFields = ["NoRetOp"];
2082 let ColFields = ["IsRet"];
2083 let KeyCol = ["1"];
2084 let ValueCols = [["0"]];
2085}
2086
Tom Stellard75aadc22012-12-11 21:25:42 +00002087include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002088include "CIInstructions.td"
2089include "VIInstructions.td"