blob: efb15c3f81cb46afd233cf28ae87ce9c25398914 [file] [log] [blame]
Christian Konig72d5d5c2013-02-21 15:16:44 +00001//===-- SIInstrInfo.td - SI Instruction Infos -------------*- tablegen -*--===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Tom Stellard94d2e992014-10-07 23:51:34 +000010class vop {
11 field bits<9> SI3;
Marek Olsak5df00d62014-12-07 12:18:57 +000012 field bits<10> VI3;
Tom Stellard94d2e992014-10-07 23:51:34 +000013}
14
Marek Olsak5df00d62014-12-07 12:18:57 +000015class vopc <bits<8> si, bits<8> vi = !add(0x40, si)> : vop {
Tom Stellard0aec5872014-10-07 23:51:39 +000016 field bits<8> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000017 field bits<8> VI = vi;
Tom Stellard0aec5872014-10-07 23:51:39 +000018
Marek Olsak5df00d62014-12-07 12:18:57 +000019 field bits<9> SI3 = {0, si{7-0}};
20 field bits<10> VI3 = {0, 0, vi{7-0}};
Tom Stellard0aec5872014-10-07 23:51:39 +000021}
22
Marek Olsak5df00d62014-12-07 12:18:57 +000023class vop1 <bits<8> si, bits<8> vi = si> : vop {
24 field bits<8> SI = si;
25 field bits<8> VI = vi;
Tom Stellard94d2e992014-10-07 23:51:34 +000026
Marek Olsak5df00d62014-12-07 12:18:57 +000027 field bits<9> SI3 = {1, 1, si{6-0}};
28 field bits<10> VI3 = !add(0x140, vi);
Tom Stellard94d2e992014-10-07 23:51:34 +000029}
30
Marek Olsak5df00d62014-12-07 12:18:57 +000031class vop2 <bits<6> si, bits<6> vi = si> : vop {
Tom Stellardbec5a242014-10-07 23:51:38 +000032 field bits<6> SI = si;
Marek Olsak5df00d62014-12-07 12:18:57 +000033 field bits<6> VI = vi;
Tom Stellardbec5a242014-10-07 23:51:38 +000034
Marek Olsak5df00d62014-12-07 12:18:57 +000035 field bits<9> SI3 = {1, 0, 0, si{5-0}};
36 field bits<10> VI3 = {0, 1, 0, 0, vi{5-0}};
Tom Stellardbec5a242014-10-07 23:51:38 +000037}
38
Marek Olsakf0b130a2015-01-15 18:43:06 +000039// Specify a VOP2 opcode for SI and VOP3 opcode for VI
40// that doesn't have VOP2 encoding on VI
41class vop23 <bits<6> si, bits<10> vi> : vop2 <si> {
42 let VI3 = vi;
43}
44
Marek Olsak5df00d62014-12-07 12:18:57 +000045class vop3 <bits<9> si, bits<10> vi = {0, si}> : vop {
46 let SI3 = si;
47 let VI3 = vi;
48}
49
50class sop1 <bits<8> si, bits<8> vi = si> {
51 field bits<8> SI = si;
52 field bits<8> VI = vi;
53}
54
55class sop2 <bits<7> si, bits<7> vi = si> {
56 field bits<7> SI = si;
57 field bits<7> VI = vi;
58}
59
60class sopk <bits<5> si, bits<5> vi = si> {
61 field bits<5> SI = si;
62 field bits<5> VI = vi;
Tom Stellard845bb3c2014-10-07 23:51:41 +000063}
64
Tom Stellardc721a232014-05-16 20:56:47 +000065// Execpt for the NONE field, this must be kept in sync with the SISubtarget enum
Marek Olsaka93603d2015-01-15 18:42:51 +000066// in AMDGPUInstrInfo.cpp
Tom Stellardc721a232014-05-16 20:56:47 +000067def SISubtarget {
68 int NONE = -1;
69 int SI = 0;
Marek Olsak5df00d62014-12-07 12:18:57 +000070 int VI = 1;
Tom Stellardc721a232014-05-16 20:56:47 +000071}
72
Tom Stellard75aadc22012-12-11 21:25:42 +000073//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +000074// SI DAG Nodes
75//===----------------------------------------------------------------------===//
76
Tom Stellard9fa17912013-08-14 23:24:45 +000077def SIload_constant : SDNode<"AMDGPUISD::LOAD_CONSTANT",
Tom Stellard868fd922014-04-17 21:00:11 +000078 SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i32>]>,
Tom Stellard9fa17912013-08-14 23:24:45 +000079 [SDNPMayLoad, SDNPMemOperand]
80>;
81
Tom Stellardafcf12f2013-09-12 02:55:14 +000082def SItbuffer_store : SDNode<"AMDGPUISD::TBUFFER_STORE_FORMAT",
83 SDTypeProfile<0, 13,
Tom Stellard868fd922014-04-17 21:00:11 +000084 [SDTCisVT<0, v4i32>, // rsrc(SGPR)
Tom Stellardafcf12f2013-09-12 02:55:14 +000085 SDTCisVT<1, iAny>, // vdata(VGPR)
86 SDTCisVT<2, i32>, // num_channels(imm)
87 SDTCisVT<3, i32>, // vaddr(VGPR)
88 SDTCisVT<4, i32>, // soffset(SGPR)
89 SDTCisVT<5, i32>, // inst_offset(imm)
90 SDTCisVT<6, i32>, // dfmt(imm)
91 SDTCisVT<7, i32>, // nfmt(imm)
92 SDTCisVT<8, i32>, // offen(imm)
93 SDTCisVT<9, i32>, // idxen(imm)
94 SDTCisVT<10, i32>, // glc(imm)
95 SDTCisVT<11, i32>, // slc(imm)
96 SDTCisVT<12, i32> // tfe(imm)
97 ]>,
98 [SDNPMayStore, SDNPMemOperand, SDNPHasChain]
99>;
100
Tom Stellard9fa17912013-08-14 23:24:45 +0000101def SIload_input : SDNode<"AMDGPUISD::LOAD_INPUT",
Tom Stellard868fd922014-04-17 21:00:11 +0000102 SDTypeProfile<1, 3, [SDTCisVT<0, v4f32>, SDTCisVT<1, v4i32>, SDTCisVT<2, i16>,
Tom Stellard9fa17912013-08-14 23:24:45 +0000103 SDTCisVT<3, i32>]>
104>;
105
106class SDSample<string opcode> : SDNode <opcode,
Tom Stellard67850652013-08-14 23:24:53 +0000107 SDTypeProfile<1, 4, [SDTCisVT<0, v4f32>, SDTCisVT<2, v32i8>,
Tom Stellard868fd922014-04-17 21:00:11 +0000108 SDTCisVT<3, v4i32>, SDTCisVT<4, i32>]>
Tom Stellard9fa17912013-08-14 23:24:45 +0000109>;
110
111def SIsample : SDSample<"AMDGPUISD::SAMPLE">;
112def SIsampleb : SDSample<"AMDGPUISD::SAMPLEB">;
113def SIsampled : SDSample<"AMDGPUISD::SAMPLED">;
114def SIsamplel : SDSample<"AMDGPUISD::SAMPLEL">;
115
Tom Stellard067c8152014-07-21 14:01:14 +0000116def SIconstdata_ptr : SDNode<
117 "AMDGPUISD::CONST_DATA_PTR", SDTypeProfile <1, 0, [SDTCisVT<0, i64>]>
118>;
119
Tom Stellard26075d52013-02-07 19:39:38 +0000120// Transformation function, extract the lower 32bit of a 64bit immediate
121def LO32 : SDNodeXForm<imm, [{
122 return CurDAG->getTargetConstant(N->getZExtValue() & 0xffffffff, MVT::i32);
123}]>;
124
Tom Stellardab8a8c82013-07-12 18:15:02 +0000125def LO32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000126 APInt V = N->getValueAPF().bitcastToAPInt().trunc(32);
127 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000128}]>;
129
Tom Stellard26075d52013-02-07 19:39:38 +0000130// Transformation function, extract the upper 32bit of a 64bit immediate
131def HI32 : SDNodeXForm<imm, [{
132 return CurDAG->getTargetConstant(N->getZExtValue() >> 32, MVT::i32);
133}]>;
134
Tom Stellardab8a8c82013-07-12 18:15:02 +0000135def HI32f : SDNodeXForm<fpimm, [{
Benjamin Kramerc22c7902013-07-12 20:18:05 +0000136 APInt V = N->getValueAPF().bitcastToAPInt().lshr(32).trunc(32);
137 return CurDAG->getTargetConstantFP(APFloat(APFloat::IEEEsingle, V), MVT::f32);
Tom Stellardab8a8c82013-07-12 18:15:02 +0000138}]>;
139
Tom Stellard044e4182014-02-06 18:36:34 +0000140def IMM8bitDWORD : PatLeaf <(imm),
141 [{return (N->getZExtValue() & ~0x3FC) == 0;}]
Tom Stellard89093802013-02-07 19:39:40 +0000142>;
143
Tom Stellard044e4182014-02-06 18:36:34 +0000144def as_dword_i32imm : SDNodeXForm<imm, [{
145 return CurDAG->getTargetConstant(N->getZExtValue() >> 2, MVT::i32);
146}]>;
147
Tom Stellardafcf12f2013-09-12 02:55:14 +0000148def as_i1imm : SDNodeXForm<imm, [{
149 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i1);
150}]>;
151
152def as_i8imm : SDNodeXForm<imm, [{
153 return CurDAG->getTargetConstant(N->getZExtValue(), MVT::i8);
154}]>;
155
Tom Stellard07a10a32013-06-03 17:39:43 +0000156def as_i16imm : SDNodeXForm<imm, [{
157 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i16);
158}]>;
159
Tom Stellard044e4182014-02-06 18:36:34 +0000160def as_i32imm: SDNodeXForm<imm, [{
161 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i32);
162}]>;
163
Matt Arsenaultbecd6562014-12-03 05:22:35 +0000164def as_i64imm: SDNodeXForm<imm, [{
165 return CurDAG->getTargetConstant(N->getSExtValue(), MVT::i64);
166}]>;
167
Tom Stellardfb77f002015-01-13 22:59:41 +0000168// Copied from the AArch64 backend:
169def bitcast_fpimm_to_i32 : SDNodeXForm<fpimm, [{
170return CurDAG->getTargetConstant(
171 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i32);
172}]>;
173
174// Copied from the AArch64 backend:
175def bitcast_fpimm_to_i64 : SDNodeXForm<fpimm, [{
176return CurDAG->getTargetConstant(
177 N->getValueAPF().bitcastToAPInt().getZExtValue(), MVT::i64);
178}]>;
179
Matt Arsenault99ed7892014-03-19 22:19:49 +0000180def IMM8bit : PatLeaf <(imm),
181 [{return isUInt<8>(N->getZExtValue());}]
182>;
183
Tom Stellard07a10a32013-06-03 17:39:43 +0000184def IMM12bit : PatLeaf <(imm),
185 [{return isUInt<12>(N->getZExtValue());}]
Tom Stellard89093802013-02-07 19:39:40 +0000186>;
187
Matt Arsenault99ed7892014-03-19 22:19:49 +0000188def IMM16bit : PatLeaf <(imm),
189 [{return isUInt<16>(N->getZExtValue());}]
190>;
191
Marek Olsak58f61a82014-12-07 17:17:38 +0000192def IMM20bit : PatLeaf <(imm),
193 [{return isUInt<20>(N->getZExtValue());}]
194>;
195
Tom Stellardd6cb8e82014-05-09 16:42:21 +0000196def IMM32bit : PatLeaf <(imm),
197 [{return isUInt<32>(N->getZExtValue());}]
198>;
199
Tom Stellarde2367942014-02-06 18:36:41 +0000200def mubuf_vaddr_offset : PatFrag<
201 (ops node:$ptr, node:$offset, node:$imm_offset),
202 (add (add node:$ptr, node:$offset), node:$imm_offset)
203>;
204
Christian Konigf82901a2013-02-26 17:52:23 +0000205class InlineImm <ValueType vt> : PatLeaf <(vt imm), [{
Tom Stellard7ed0b522014-04-03 20:19:27 +0000206 return isInlineImmediate(N);
Christian Konigb559b072013-02-16 11:28:36 +0000207}]>;
208
Matt Arsenault303011a2014-12-17 21:04:08 +0000209class InlineFPImm <ValueType vt> : PatLeaf <(vt fpimm), [{
210 return isInlineImmediate(N);
211}]>;
212
Tom Stellarddf94dc32013-08-14 23:24:24 +0000213class SGPRImm <dag frag> : PatLeaf<frag, [{
214 if (TM.getSubtarget<AMDGPUSubtarget>().getGeneration() <
215 AMDGPUSubtarget::SOUTHERN_ISLANDS) {
216 return false;
217 }
218 const SIRegisterInfo *SIRI =
Eric Christopherd9134482014-08-04 21:25:23 +0000219 static_cast<const SIRegisterInfo*>(TM.getSubtargetImpl()->getRegisterInfo());
Tom Stellarddf94dc32013-08-14 23:24:24 +0000220 for (SDNode::use_iterator U = N->use_begin(), E = SDNode::use_end();
221 U != E; ++U) {
222 if (SIRI->isSGPRClass(getOperandRegClass(*U, U.getOperandNo()))) {
223 return true;
224 }
225 }
226 return false;
227}]>;
228
Tom Stellard01825af2014-07-21 14:01:08 +0000229//===----------------------------------------------------------------------===//
230// Custom Operands
231//===----------------------------------------------------------------------===//
232
Matt Arsenaulta98cd6a2013-12-19 05:32:55 +0000233def FRAMEri32 : Operand<iPTR> {
Matt Arsenault06028dd2014-05-01 16:37:52 +0000234 let MIOperandInfo = (ops i32:$ptr, i32imm:$index);
Tom Stellard81d871d2013-11-13 23:36:50 +0000235}
236
Tom Stellard01825af2014-07-21 14:01:08 +0000237def sopp_brtarget : Operand<OtherVT> {
238 let EncoderMethod = "getSOPPBrEncoding";
239 let OperandType = "OPERAND_PCREL";
240}
241
Tom Stellardb4a313a2014-08-01 00:32:39 +0000242include "SIInstrFormats.td"
Marek Olsak5df00d62014-12-07 12:18:57 +0000243include "VIInstrFormats.td"
Tom Stellardb4a313a2014-08-01 00:32:39 +0000244
Tom Stellard229d5e62014-08-05 14:48:12 +0000245let OperandType = "OPERAND_IMMEDIATE" in {
246
247def offen : Operand<i1> {
248 let PrintMethod = "printOffen";
249}
250def idxen : Operand<i1> {
251 let PrintMethod = "printIdxen";
252}
253def addr64 : Operand<i1> {
254 let PrintMethod = "printAddr64";
255}
256def mbuf_offset : Operand<i16> {
257 let PrintMethod = "printMBUFOffset";
258}
Matt Arsenault61cc9082014-10-10 22:16:07 +0000259def ds_offset : Operand<i16> {
260 let PrintMethod = "printDSOffset";
261}
262def ds_offset0 : Operand<i8> {
263 let PrintMethod = "printDSOffset0";
264}
265def ds_offset1 : Operand<i8> {
266 let PrintMethod = "printDSOffset1";
267}
Tom Stellard229d5e62014-08-05 14:48:12 +0000268def glc : Operand <i1> {
269 let PrintMethod = "printGLC";
270}
271def slc : Operand <i1> {
272 let PrintMethod = "printSLC";
273}
274def tfe : Operand <i1> {
275 let PrintMethod = "printTFE";
276}
277
Matt Arsenault97069782014-09-30 19:49:48 +0000278def omod : Operand <i32> {
279 let PrintMethod = "printOModSI";
280}
281
282def ClampMod : Operand <i1> {
283 let PrintMethod = "printClampSI";
284}
285
Tom Stellard229d5e62014-08-05 14:48:12 +0000286} // End OperandType = "OPERAND_IMMEDIATE"
287
Christian Konig72d5d5c2013-02-21 15:16:44 +0000288//===----------------------------------------------------------------------===//
Tom Stellardb02c2682014-06-24 23:33:07 +0000289// Complex patterns
290//===----------------------------------------------------------------------===//
291
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000292def DS1Addr1Offset : ComplexPattern<i32, 2, "SelectDS1Addr1Offset">;
Tom Stellardf3fc5552014-08-22 18:49:35 +0000293def DS64Bit4ByteAligned : ComplexPattern<i32, 3, "SelectDS64Bit4ByteAligned">;
Tom Stellard85e8b6d2014-08-22 18:49:33 +0000294
Tom Stellardb02094e2014-07-21 15:45:01 +0000295def MUBUFAddr32 : ComplexPattern<i64, 9, "SelectMUBUFAddr32">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000296def MUBUFAddr64 : ComplexPattern<i64, 3, "SelectMUBUFAddr64">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000297def MUBUFAddr64Atomic : ComplexPattern<i64, 4, "SelectMUBUFAddr64">;
Tom Stellardb02094e2014-07-21 15:45:01 +0000298def MUBUFScratch : ComplexPattern<i64, 4, "SelectMUBUFScratch">;
Tom Stellard155bbb72014-08-11 22:18:17 +0000299def MUBUFOffset : ComplexPattern<i64, 6, "SelectMUBUFOffset">;
Tom Stellard7980fc82014-09-25 18:30:26 +0000300def MUBUFOffsetAtomic : ComplexPattern<i64, 4, "SelectMUBUFOffset">;
Tom Stellardb02c2682014-06-24 23:33:07 +0000301
Tom Stellardb4a313a2014-08-01 00:32:39 +0000302def VOP3Mods0 : ComplexPattern<untyped, 4, "SelectVOP3Mods0">;
Matt Arsenault1cffa4c2014-11-13 19:49:04 +0000303def VOP3Mods0Clamp : ComplexPattern<untyped, 3, "SelectVOP3Mods0Clamp">;
Matt Arsenault4831ce52015-01-06 23:00:37 +0000304def VOP3Mods0Clamp0OMod : ComplexPattern<untyped, 4, "SelectVOP3Mods0Clamp0OMod">;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000305def VOP3Mods : ComplexPattern<untyped, 2, "SelectVOP3Mods">;
306
Tom Stellardb02c2682014-06-24 23:33:07 +0000307//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000308// SI assembler operands
309//===----------------------------------------------------------------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +0000310
Christian Konigeabf8332013-02-21 15:16:49 +0000311def SIOperand {
312 int ZERO = 0x80;
Christian Konigd3039962013-02-26 17:52:09 +0000313 int VCC = 0x6A;
Matt Arsenault3f981402014-09-15 15:41:53 +0000314 int FLAT_SCR = 0x68;
Tom Stellard75aadc22012-12-11 21:25:42 +0000315}
316
Tom Stellardb4a313a2014-08-01 00:32:39 +0000317def SRCMODS {
318 int NONE = 0;
319}
320
321def DSTCLAMP {
322 int NONE = 0;
323}
324
325def DSTOMOD {
326 int NONE = 0;
327}
Tom Stellard75aadc22012-12-11 21:25:42 +0000328
Christian Konig72d5d5c2013-02-21 15:16:44 +0000329//===----------------------------------------------------------------------===//
330//
331// SI Instruction multiclass helpers.
332//
333// Instructions with _32 take 32-bit operands.
334// Instructions with _64 take 64-bit operands.
335//
336// VOP_* instructions can use either a 32-bit or 64-bit encoding. The 32-bit
337// encoding is the standard encoding, but instruction that make use of
338// any of the instruction modifiers must use the 64-bit encoding.
339//
340// Instructions with _e32 use the 32-bit encoding.
341// Instructions with _e64 use the 64-bit encoding.
342//
343//===----------------------------------------------------------------------===//
344
Tom Stellardc470c962014-10-01 14:44:42 +0000345class SIMCInstr <string pseudo, int subtarget> {
346 string PseudoInstr = pseudo;
347 int Subtarget = subtarget;
348}
349
Christian Konig72d5d5c2013-02-21 15:16:44 +0000350//===----------------------------------------------------------------------===//
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000351// EXP classes
352//===----------------------------------------------------------------------===//
353
354class EXPCommon : InstSI<
355 (outs),
356 (ins i32imm:$en, i32imm:$tgt, i32imm:$compr, i32imm:$done, i32imm:$vm,
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000357 VGPR_32:$src0, VGPR_32:$src1, VGPR_32:$src2, VGPR_32:$src3),
Tom Stellard326d6ec2014-11-05 14:50:53 +0000358 "exp $en, $tgt, $compr, $done, $vm, $src0, $src1, $src2, $src3",
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000359 [] > {
360
361 let EXP_CNT = 1;
362 let Uses = [EXEC];
363}
364
365multiclass EXP_m {
366
367 let isPseudo = 1 in {
Tom Stellard326d6ec2014-11-05 14:50:53 +0000368 def "" : EXPCommon, SIMCInstr <"exp", SISubtarget.NONE> ;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000369 }
370
Tom Stellard326d6ec2014-11-05 14:50:53 +0000371 def _si : EXPCommon, SIMCInstr <"exp", SISubtarget.SI>, EXPe;
Marek Olsak5df00d62014-12-07 12:18:57 +0000372
373 def _vi : EXPCommon, SIMCInstr <"exp", SISubtarget.VI>, EXPe_vi;
Tom Stellard3a35d8f2014-10-01 14:44:45 +0000374}
375
376//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +0000377// Scalar classes
378//===----------------------------------------------------------------------===//
379
Marek Olsak5df00d62014-12-07 12:18:57 +0000380class SOP1_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
381 SOP1 <outs, ins, "", pattern>,
382 SIMCInstr<opName, SISubtarget.NONE> {
383 let isPseudo = 1;
384}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000385
Marek Olsak5df00d62014-12-07 12:18:57 +0000386class SOP1_Real_si <sop1 op, string opName, dag outs, dag ins, string asm,
387 list<dag> pattern> :
388 SOP1 <outs, ins, asm, pattern>,
389 SOP1e <op.SI>,
390 SIMCInstr<opName, SISubtarget.SI>;
391
392class SOP1_Real_vi <sop1 op, string opName, dag outs, dag ins, string asm,
393 list<dag> pattern> :
394 SOP1 <outs, ins, asm, pattern>,
395 SOP1e <op.VI>,
396 SIMCInstr<opName, SISubtarget.VI>;
397
398multiclass SOP1_32 <sop1 op, string opName, list<dag> pattern> {
399 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
400 pattern>;
401
402 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
403 opName#" $dst, $src0", pattern>;
404
405 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_32:$src0),
406 opName#" $dst, $src0", pattern>;
407}
408
409multiclass SOP1_64 <sop1 op, string opName, list<dag> pattern> {
410 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
411 pattern>;
412
413 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
414 opName#" $dst, $src0", pattern>;
415
416 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins SSrc_64:$src0),
417 opName#" $dst, $src0", pattern>;
418}
419
420// no input, 64-bit output.
421multiclass SOP1_64_0 <sop1 op, string opName, list<dag> pattern> {
422 def "" : SOP1_Pseudo <opName, (outs SReg_64:$dst), (ins), pattern>;
423
424 def _si : SOP1_Real_si <op, opName, (outs SReg_64:$dst), (ins),
425 opName#" $dst", pattern> {
426 let SSRC0 = 0;
427 }
428
429 def _vi : SOP1_Real_vi <op, opName, (outs SReg_64:$dst), (ins),
430 opName#" $dst", pattern> {
431 let SSRC0 = 0;
432 }
433}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000434
Matt Arsenault8333e432014-06-10 19:18:24 +0000435// 64-bit input, 32-bit output.
Marek Olsak5df00d62014-12-07 12:18:57 +0000436multiclass SOP1_32_64 <sop1 op, string opName, list<dag> pattern> {
437 def "" : SOP1_Pseudo <opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
438 pattern>;
Matt Arsenault8333e432014-06-10 19:18:24 +0000439
Marek Olsak5df00d62014-12-07 12:18:57 +0000440 def _si : SOP1_Real_si <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
441 opName#" $dst, $src0", pattern>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000442
Marek Olsak5df00d62014-12-07 12:18:57 +0000443 def _vi : SOP1_Real_vi <op, opName, (outs SReg_32:$dst), (ins SSrc_64:$src0),
444 opName#" $dst, $src0", pattern>;
445}
Matt Arsenault1a179e82014-11-13 20:23:36 +0000446
Marek Olsak5df00d62014-12-07 12:18:57 +0000447class SOP2_Pseudo<string opName, dag outs, dag ins, list<dag> pattern> :
448 SOP2<outs, ins, "", pattern>,
449 SIMCInstr<opName, SISubtarget.NONE> {
450 let isPseudo = 1;
451 let Size = 4;
452}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000453
Marek Olsak5df00d62014-12-07 12:18:57 +0000454class SOP2_Real_si<sop2 op, string opName, dag outs, dag ins, string asm,
455 list<dag> pattern> :
456 SOP2<outs, ins, asm, pattern>,
457 SOP2e<op.SI>,
458 SIMCInstr<opName, SISubtarget.SI>;
Matt Arsenault94812212014-11-14 18:18:16 +0000459
Marek Olsak5df00d62014-12-07 12:18:57 +0000460class SOP2_Real_vi<sop2 op, string opName, dag outs, dag ins, string asm,
461 list<dag> pattern> :
462 SOP2<outs, ins, asm, pattern>,
463 SOP2e<op.VI>,
464 SIMCInstr<opName, SISubtarget.VI>;
465
466multiclass SOP2_SELECT_32 <sop2 op, string opName, list<dag> pattern> {
467 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
468 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc), pattern>;
469
470 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
471 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
472 opName#" $dst, $src0, $src1 [$scc]", pattern>;
473
474 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
475 (ins SSrc_32:$src0, SSrc_32:$src1, SCCReg:$scc),
476 opName#" $dst, $src0, $src1 [$scc]", pattern>;
477}
478
479multiclass SOP2_32 <sop2 op, string opName, list<dag> pattern> {
480 def "" : SOP2_Pseudo <opName, (outs SReg_32:$dst),
481 (ins SSrc_32:$src0, SSrc_32:$src1), pattern>;
482
483 def _si : SOP2_Real_si <op, opName, (outs SReg_32:$dst),
484 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
485
486 def _vi : SOP2_Real_vi <op, opName, (outs SReg_32:$dst),
487 (ins SSrc_32:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
488}
489
490multiclass SOP2_64 <sop2 op, string opName, list<dag> pattern> {
491 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
492 (ins SSrc_64:$src0, SSrc_64:$src1), pattern>;
493
494 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
495 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
496
497 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
498 (ins SSrc_64:$src0, SSrc_64:$src1), opName#" $dst, $src0, $src1", pattern>;
499}
500
501multiclass SOP2_64_32 <sop2 op, string opName, list<dag> pattern> {
502 def "" : SOP2_Pseudo <opName, (outs SReg_64:$dst),
503 (ins SSrc_64:$src0, SSrc_32:$src1), pattern>;
504
505 def _si : SOP2_Real_si <op, opName, (outs SReg_64:$dst),
506 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
507
508 def _vi : SOP2_Real_vi <op, opName, (outs SReg_64:$dst),
509 (ins SSrc_64:$src0, SSrc_32:$src1), opName#" $dst, $src0, $src1", pattern>;
510}
Tom Stellard82166022013-11-13 23:36:37 +0000511
Christian Konig72d5d5c2013-02-21 15:16:44 +0000512
Tom Stellardb6550522015-01-12 19:33:18 +0000513class SOPC_Helper <bits<7> op, RegisterOperand rc, ValueType vt,
Matt Arsenault0cb92e12014-04-11 19:25:18 +0000514 string opName, PatLeaf cond> : SOPC <
515 op, (outs SCCReg:$dst), (ins rc:$src0, rc:$src1),
516 opName#" $dst, $src0, $src1", []>;
517
518class SOPC_32<bits<7> op, string opName, PatLeaf cond = COND_NULL>
519 : SOPC_Helper<op, SSrc_32, i32, opName, cond>;
520
521class SOPC_64<bits<7> op, string opName, PatLeaf cond = COND_NULL>
522 : SOPC_Helper<op, SSrc_64, i64, opName, cond>;
Christian Konig72d5d5c2013-02-21 15:16:44 +0000523
Marek Olsak5df00d62014-12-07 12:18:57 +0000524class SOPK_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
525 SOPK <outs, ins, "", pattern>,
526 SIMCInstr<opName, SISubtarget.NONE> {
527 let isPseudo = 1;
528}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000529
Marek Olsak5df00d62014-12-07 12:18:57 +0000530class SOPK_Real_si <sopk op, string opName, dag outs, dag ins, string asm,
531 list<dag> pattern> :
532 SOPK <outs, ins, asm, pattern>,
533 SOPKe <op.SI>,
534 SIMCInstr<opName, SISubtarget.SI>;
535
536class SOPK_Real_vi <sopk op, string opName, dag outs, dag ins, string asm,
537 list<dag> pattern> :
538 SOPK <outs, ins, asm, pattern>,
539 SOPKe <op.VI>,
540 SIMCInstr<opName, SISubtarget.VI>;
541
542multiclass SOPK_32 <sopk op, string opName, list<dag> pattern> {
543 def "" : SOPK_Pseudo <opName, (outs SReg_32:$dst), (ins u16imm:$src0),
544 pattern>;
545
546 def _si : SOPK_Real_si <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
547 opName#" $dst, $src0", pattern>;
548
549 def _vi : SOPK_Real_vi <op, opName, (outs SReg_32:$dst), (ins u16imm:$src0),
550 opName#" $dst, $src0", pattern>;
551}
552
553multiclass SOPK_SCC <sopk op, string opName, list<dag> pattern> {
554 def "" : SOPK_Pseudo <opName, (outs SCCReg:$dst),
555 (ins SReg_32:$src0, u16imm:$src1), pattern>;
556
557 def _si : SOPK_Real_si <op, opName, (outs SCCReg:$dst),
558 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
559
560 def _vi : SOPK_Real_vi <op, opName, (outs SCCReg:$dst),
561 (ins SReg_32:$src0, u16imm:$src1), opName#" $dst, $src0", pattern>;
562}
Christian Konig72d5d5c2013-02-21 15:16:44 +0000563
Tom Stellardc470c962014-10-01 14:44:42 +0000564//===----------------------------------------------------------------------===//
565// SMRD classes
566//===----------------------------------------------------------------------===//
567
568class SMRD_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
569 SMRD <outs, ins, "", pattern>,
570 SIMCInstr<opName, SISubtarget.NONE> {
571 let isPseudo = 1;
572}
573
574class SMRD_Real_si <bits<5> op, string opName, bit imm, dag outs, dag ins,
575 string asm> :
576 SMRD <outs, ins, asm, []>,
577 SMRDe <op, imm>,
578 SIMCInstr<opName, SISubtarget.SI>;
579
Marek Olsak5df00d62014-12-07 12:18:57 +0000580class SMRD_Real_vi <bits<8> op, string opName, bit imm, dag outs, dag ins,
581 string asm> :
582 SMRD <outs, ins, asm, []>,
583 SMEMe_vi <op, imm>,
584 SIMCInstr<opName, SISubtarget.VI>;
585
Tom Stellardc470c962014-10-01 14:44:42 +0000586multiclass SMRD_m <bits<5> op, string opName, bit imm, dag outs, dag ins,
587 string asm, list<dag> pattern> {
588
589 def "" : SMRD_Pseudo <opName, outs, ins, pattern>;
590
591 def _si : SMRD_Real_si <op, opName, imm, outs, ins, asm>;
592
Marek Olsak5df00d62014-12-07 12:18:57 +0000593 def _vi : SMRD_Real_vi <{0, 0, 0, op}, opName, imm, outs, ins, asm>;
Tom Stellardc470c962014-10-01 14:44:42 +0000594}
595
596multiclass SMRD_Helper <bits<5> op, string opName, RegisterClass baseClass,
Christian Konig9c7afd12013-03-18 11:33:50 +0000597 RegisterClass dstClass> {
Tom Stellardc470c962014-10-01 14:44:42 +0000598 defm _IMM : SMRD_m <
599 op, opName#"_IMM", 1, (outs dstClass:$dst),
Matt Arsenault4d7d3832014-04-15 22:32:49 +0000600 (ins baseClass:$sbase, u32imm:$offset),
Tom Stellardc470c962014-10-01 14:44:42 +0000601 opName#" $dst, $sbase, $offset", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000602 >;
603
Tom Stellardc470c962014-10-01 14:44:42 +0000604 defm _SGPR : SMRD_m <
605 op, opName#"_SGPR", 0, (outs dstClass:$dst),
Christian Konig9c7afd12013-03-18 11:33:50 +0000606 (ins baseClass:$sbase, SReg_32:$soff),
Tom Stellardc470c962014-10-01 14:44:42 +0000607 opName#" $dst, $sbase, $soff", []
Christian Konig72d5d5c2013-02-21 15:16:44 +0000608 >;
609}
610
611//===----------------------------------------------------------------------===//
612// Vector ALU classes
613//===----------------------------------------------------------------------===//
614
Tom Stellardb4a313a2014-08-01 00:32:39 +0000615// This must always be right before the operand being input modified.
616def InputMods : OperandWithDefaultOps <i32, (ops (i32 0))> {
617 let PrintMethod = "printOperandAndMods";
618}
619def InputModsNoDefault : Operand <i32> {
620 let PrintMethod = "printOperandAndMods";
621}
622
623class getNumSrcArgs<ValueType Src1, ValueType Src2> {
624 int ret =
625 !if (!eq(Src1.Value, untyped.Value), 1, // VOP1
626 !if (!eq(Src2.Value, untyped.Value), 2, // VOP2
627 3)); // VOP3
628}
629
630// Returns the register class to use for the destination of VOP[123C]
631// instructions for the given VT.
632class getVALUDstForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000633 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32,
Matt Arsenault4831ce52015-01-06 23:00:37 +0000634 !if(!eq(VT.Size, 64), VReg_64,
635 SReg_64)); // else VT == i1
Tom Stellardb4a313a2014-08-01 00:32:39 +0000636}
637
638// Returns the register class to use for source 0 of VOP[12C]
639// instructions for the given VT.
640class getVOPSrc0ForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000641 RegisterOperand ret = !if(!eq(VT.Size, 32), VSrc_32, VSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000642}
643
644// Returns the register class to use for source 1 of VOP[12C] for the
645// given VT.
646class getVOPSrc1ForVT<ValueType VT> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +0000647 RegisterClass ret = !if(!eq(VT.Size, 32), VGPR_32, VReg_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000648}
649
650// Returns the register classes for the source arguments of a VOP[12C]
651// instruction for the given SrcVTs.
652class getInRC32 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000653 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000654 getVOPSrc0ForVT<SrcVT[0]>.ret,
655 getVOPSrc1ForVT<SrcVT[1]>.ret
656 ];
657}
658
659// Returns the register class to use for sources of VOP3 instructions for the
660// given VT.
661class getVOP3SrcForVT<ValueType VT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000662 RegisterOperand ret = !if(!eq(VT.Size, 32), VCSrc_32, VCSrc_64);
Tom Stellardb4a313a2014-08-01 00:32:39 +0000663}
664
665// Returns the register classes for the source arguments of a VOP3
666// instruction for the given SrcVTs.
667class getInRC64 <list<ValueType> SrcVT> {
Tom Stellardb6550522015-01-12 19:33:18 +0000668 list<DAGOperand> ret = [
Tom Stellardb4a313a2014-08-01 00:32:39 +0000669 getVOP3SrcForVT<SrcVT[0]>.ret,
670 getVOP3SrcForVT<SrcVT[1]>.ret,
671 getVOP3SrcForVT<SrcVT[2]>.ret
672 ];
673}
674
675// Returns 1 if the source arguments have modifiers, 0 if they do not.
676class hasModifiers<ValueType SrcVT> {
677 bit ret = !if(!eq(SrcVT.Value, f32.Value), 1,
678 !if(!eq(SrcVT.Value, f64.Value), 1, 0));
679}
680
681// Returns the input arguments for VOP[12C] instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000682class getIns32 <RegisterOperand Src0RC, RegisterClass Src1RC, int NumSrcArgs> {
Tom Stellardb4a313a2014-08-01 00:32:39 +0000683 dag ret = !if(!eq(NumSrcArgs, 1), (ins Src0RC:$src0), // VOP1
684 !if(!eq(NumSrcArgs, 2), (ins Src0RC:$src0, Src1RC:$src1), // VOP2
685 (ins)));
686}
687
688// Returns the input arguments for VOP3 instructions for the given SrcVT.
Tom Stellardb6550522015-01-12 19:33:18 +0000689class getIns64 <RegisterOperand Src0RC, RegisterOperand Src1RC,
690 RegisterOperand Src2RC, int NumSrcArgs,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000691 bit HasModifiers> {
692
693 dag ret =
694 !if (!eq(NumSrcArgs, 1),
695 !if (!eq(HasModifiers, 1),
696 // VOP1 with modifiers
697 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +0000698 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000699 /* else */,
700 // VOP1 without modifiers
701 (ins Src0RC:$src0)
702 /* endif */ ),
703 !if (!eq(NumSrcArgs, 2),
704 !if (!eq(HasModifiers, 1),
705 // VOP 2 with modifiers
706 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
707 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
Matt Arsenault97069782014-09-30 19:49:48 +0000708 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000709 /* else */,
710 // VOP2 without modifiers
711 (ins Src0RC:$src0, Src1RC:$src1)
712 /* endif */ )
713 /* NumSrcArgs == 3 */,
714 !if (!eq(HasModifiers, 1),
715 // VOP3 with modifiers
716 (ins InputModsNoDefault:$src0_modifiers, Src0RC:$src0,
717 InputModsNoDefault:$src1_modifiers, Src1RC:$src1,
718 InputModsNoDefault:$src2_modifiers, Src2RC:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +0000719 ClampMod:$clamp, omod:$omod)
Tom Stellardb4a313a2014-08-01 00:32:39 +0000720 /* else */,
721 // VOP3 without modifiers
722 (ins Src0RC:$src0, Src1RC:$src1, Src2RC:$src2)
723 /* endif */ )));
724}
725
726// Returns the assembly string for the inputs and outputs of a VOP[12C]
727// instruction. This does not add the _e32 suffix, so it can be reused
728// by getAsm64.
729class getAsm32 <int NumSrcArgs> {
730 string src1 = ", $src1";
731 string src2 = ", $src2";
732 string ret = " $dst, $src0"#
733 !if(!eq(NumSrcArgs, 1), "", src1)#
734 !if(!eq(NumSrcArgs, 3), src2, "");
735}
736
737// Returns the assembly string for the inputs and outputs of a VOP3
738// instruction.
739class getAsm64 <int NumSrcArgs, bit HasModifiers> {
Matt Arsenault268757b2015-01-15 23:17:03 +0000740 string src0 = !if(!eq(NumSrcArgs, 1), "$src0_modifiers", "$src0_modifiers,");
Matt Arsenault97069782014-09-30 19:49:48 +0000741 string src1 = !if(!eq(NumSrcArgs, 1), "",
742 !if(!eq(NumSrcArgs, 2), " $src1_modifiers",
743 " $src1_modifiers,"));
744 string src2 = !if(!eq(NumSrcArgs, 3), " $src2_modifiers", "");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000745 string ret =
746 !if(!eq(HasModifiers, 0),
747 getAsm32<NumSrcArgs>.ret,
Matt Arsenault97069782014-09-30 19:49:48 +0000748 " $dst, "#src0#src1#src2#"$clamp"#"$omod");
Tom Stellardb4a313a2014-08-01 00:32:39 +0000749}
750
751
752class VOPProfile <list<ValueType> _ArgVT> {
753
754 field list<ValueType> ArgVT = _ArgVT;
755
756 field ValueType DstVT = ArgVT[0];
757 field ValueType Src0VT = ArgVT[1];
758 field ValueType Src1VT = ArgVT[2];
759 field ValueType Src2VT = ArgVT[3];
760 field RegisterClass DstRC = getVALUDstForVT<DstVT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000761 field RegisterOperand Src0RC32 = getVOPSrc0ForVT<Src0VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000762 field RegisterClass Src1RC32 = getVOPSrc1ForVT<Src1VT>.ret;
Tom Stellardb6550522015-01-12 19:33:18 +0000763 field RegisterOperand Src0RC64 = getVOP3SrcForVT<Src0VT>.ret;
764 field RegisterOperand Src1RC64 = getVOP3SrcForVT<Src1VT>.ret;
765 field RegisterOperand Src2RC64 = getVOP3SrcForVT<Src2VT>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000766
767 field int NumSrcArgs = getNumSrcArgs<Src1VT, Src2VT>.ret;
768 field bit HasModifiers = hasModifiers<Src0VT>.ret;
769
770 field dag Outs = (outs DstRC:$dst);
771
772 field dag Ins32 = getIns32<Src0RC32, Src1RC32, NumSrcArgs>.ret;
773 field dag Ins64 = getIns64<Src0RC64, Src1RC64, Src2RC64, NumSrcArgs,
774 HasModifiers>.ret;
775
Matt Arsenault9215b172014-08-03 05:27:14 +0000776 field string Asm32 = "_e32"#getAsm32<NumSrcArgs>.ret;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000777 field string Asm64 = getAsm64<NumSrcArgs, HasModifiers>.ret;
778}
779
780def VOP_F32_F32 : VOPProfile <[f32, f32, untyped, untyped]>;
781def VOP_F32_F64 : VOPProfile <[f32, f64, untyped, untyped]>;
782def VOP_F32_I32 : VOPProfile <[f32, i32, untyped, untyped]>;
783def VOP_F64_F32 : VOPProfile <[f64, f32, untyped, untyped]>;
784def VOP_F64_F64 : VOPProfile <[f64, f64, untyped, untyped]>;
785def VOP_F64_I32 : VOPProfile <[f64, i32, untyped, untyped]>;
786def VOP_I32_F32 : VOPProfile <[i32, f32, untyped, untyped]>;
787def VOP_I32_F64 : VOPProfile <[i32, f64, untyped, untyped]>;
788def VOP_I32_I32 : VOPProfile <[i32, i32, untyped, untyped]>;
789
790def VOP_F32_F32_F32 : VOPProfile <[f32, f32, f32, untyped]>;
791def VOP_F32_F32_I32 : VOPProfile <[f32, f32, i32, untyped]>;
792def VOP_F64_F64_F64 : VOPProfile <[f64, f64, f64, untyped]>;
793def VOP_F64_F64_I32 : VOPProfile <[f64, f64, i32, untyped]>;
794def VOP_I32_F32_F32 : VOPProfile <[i32, f32, f32, untyped]>;
795def VOP_I32_I32_I32 : VOPProfile <[i32, i32, i32, untyped]>;
796def VOP_I32_I32_I32_VCC : VOPProfile <[i32, i32, i32, untyped]> {
Tom Stellard73ae1cb2014-09-23 21:26:25 +0000797 let Src0RC32 = VCSrc_32;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000798}
Matt Arsenault4831ce52015-01-06 23:00:37 +0000799
800def VOP_I1_F32_I32 : VOPProfile <[i1, f32, i32, untyped]> {
801 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
802 let Asm64 = " $dst, $src0_modifiers, $src1";
803}
804
805def VOP_I1_F64_I32 : VOPProfile <[i1, f64, i32, untyped]> {
806 let Ins64 = (ins InputModsNoDefault:$src0_modifiers, Src0RC64:$src0, Src1RC64:$src1);
807 let Asm64 = " $dst, $src0_modifiers, $src1";
808}
809
Tom Stellardb4a313a2014-08-01 00:32:39 +0000810def VOP_I64_I64_I32 : VOPProfile <[i64, i64, i32, untyped]>;
811def VOP_I64_I64_I64 : VOPProfile <[i64, i64, i64, untyped]>;
812
813def VOP_F32_F32_F32_F32 : VOPProfile <[f32, f32, f32, f32]>;
814def VOP_F64_F64_F64_F64 : VOPProfile <[f64, f64, f64, f64]>;
815def VOP_I32_I32_I32_I32 : VOPProfile <[i32, i32, i32, i32]>;
816def VOP_I64_I32_I32_I64 : VOPProfile <[i64, i32, i32, i64]>;
817
818
Christian Konigf741fbf2013-02-26 17:52:42 +0000819class VOP <string opName> {
820 string OpName = opName;
821}
822
Christian Konig3c145802013-03-27 09:12:59 +0000823class VOP2_REV <string revOp, bit isOrig> {
824 string RevOp = revOp;
825 bit IsOrig = isOrig;
826}
827
Matt Arsenault9903ccf2014-09-08 15:07:27 +0000828class AtomicNoRet <string noRetOp, bit isRet> {
829 string NoRetOp = noRetOp;
830 bit IsRet = isRet;
831}
832
Tom Stellard94d2e992014-10-07 23:51:34 +0000833class VOP1_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
834 VOP1Common <outs, ins, "", pattern>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000835 VOP <opName>,
836 SIMCInstr <opName#"_e32", SISubtarget.NONE> {
Tom Stellard94d2e992014-10-07 23:51:34 +0000837 let isPseudo = 1;
838}
839
840multiclass VOP1_m <vop1 op, dag outs, dag ins, string asm, list<dag> pattern,
841 string opName> {
842 def "" : VOP1_Pseudo <outs, ins, pattern, opName>;
843
844 def _si : VOP1<op.SI, outs, ins, asm, []>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000845 SIMCInstr <opName#"_e32", SISubtarget.SI>;
846 def _vi : VOP1<op.VI, outs, ins, asm, []>,
847 SIMCInstr <opName#"_e32", SISubtarget.VI>;
848}
849
850class VOP2_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
851 VOP2Common <outs, ins, "", pattern>,
852 VOP <opName>,
853 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
854 let isPseudo = 1;
855}
856
Marek Olsakf0b130a2015-01-15 18:43:06 +0000857multiclass VOP2SI_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
858 string opName, string revOpSI> {
859 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
860 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
861
862 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
863 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
864 SIMCInstr <opName#"_e32", SISubtarget.SI>;
865}
866
Marek Olsak5df00d62014-12-07 12:18:57 +0000867multiclass VOP2_m <vop2 op, dag outs, dag ins, string asm, list<dag> pattern,
868 string opName, string revOpSI, string revOpVI> {
869 def "" : VOP2_Pseudo <outs, ins, pattern, opName>,
870 VOP2_REV<revOpSI#"_e32", !eq(revOpSI, opName)>;
871
872 def _si : VOP2 <op.SI, outs, ins, opName#asm, []>,
873 VOP2_REV<revOpSI#"_e32_si", !eq(revOpSI, opName)>,
874 SIMCInstr <opName#"_e32", SISubtarget.SI>;
875 def _vi : VOP2 <op.VI, outs, ins, opName#asm, []>,
876 VOP2_REV<revOpVI#"_e32_vi", !eq(revOpVI, opName)>,
877 SIMCInstr <opName#"_e32", SISubtarget.VI>;
Tom Stellard94d2e992014-10-07 23:51:34 +0000878}
879
Tom Stellardb4a313a2014-08-01 00:32:39 +0000880class VOP3DisableFields <bit HasSrc1, bit HasSrc2, bit HasModifiers> {
881
882 bits<2> src0_modifiers = !if(HasModifiers, ?, 0);
883 bits<2> src1_modifiers = !if(HasModifiers, !if(HasSrc1, ?, 0), 0);
884 bits<2> src2_modifiers = !if(HasModifiers, !if(HasSrc2, ? ,0) ,0);
885 bits<2> omod = !if(HasModifiers, ?, 0);
886 bits<1> clamp = !if(HasModifiers, ?, 0);
887 bits<9> src1 = !if(HasSrc1, ?, 0);
888 bits<9> src2 = !if(HasSrc2, ?, 0);
889}
890
Tom Stellardbda32c92014-07-21 17:44:29 +0000891class VOP3_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
892 VOP3Common <outs, ins, "", pattern>,
893 VOP <opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000894 SIMCInstr<opName#"_e64", SISubtarget.NONE> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000895 let isPseudo = 1;
896}
897
898class VOP3_Real_si <bits<9> op, dag outs, dag ins, string asm, string opName> :
Marek Olsak5df00d62014-12-07 12:18:57 +0000899 VOP3Common <outs, ins, asm, []>,
900 VOP3e <op>,
901 SIMCInstr<opName#"_e64", SISubtarget.SI>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000902
Marek Olsak5df00d62014-12-07 12:18:57 +0000903class VOP3_Real_vi <bits<10> op, dag outs, dag ins, string asm, string opName> :
904 VOP3Common <outs, ins, asm, []>,
905 VOP3e_vi <op>,
906 SIMCInstr <opName#"_e64", SISubtarget.VI>;
907
Marek Olsak5df00d62014-12-07 12:18:57 +0000908multiclass VOP3_m <vop op, dag outs, dag ins, string asm, list<dag> pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000909 string opName, int NumSrcArgs, bit HasMods = 1> {
Tom Stellardc721a232014-05-16 20:56:47 +0000910
Tom Stellardbda32c92014-07-21 17:44:29 +0000911 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
Tom Stellardc721a232014-05-16 20:56:47 +0000912
Tom Stellard845bb3c2014-10-07 23:51:41 +0000913 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000914 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
915 !if(!eq(NumSrcArgs, 2), 0, 1),
916 HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000917 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
918 VOP3DisableFields<!if(!eq(NumSrcArgs, 1), 0, 1),
919 !if(!eq(NumSrcArgs, 2), 0, 1),
920 HasMods>;
921}
Tom Stellardc721a232014-05-16 20:56:47 +0000922
Marek Olsak5df00d62014-12-07 12:18:57 +0000923// VOP3_m without source modifiers
924multiclass VOP3_m_nosrcmod <vop op, dag outs, dag ins, string asm, list<dag> pattern,
925 string opName, int NumSrcArgs, bit HasMods = 1> {
926
927 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
928
929 let src0_modifiers = 0,
930 src1_modifiers = 0,
931 src2_modifiers = 0 in {
932 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>;
933 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>;
934 }
Tom Stellardc721a232014-05-16 20:56:47 +0000935}
936
Tom Stellard94d2e992014-10-07 23:51:34 +0000937multiclass VOP3_1_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000938 list<dag> pattern, string opName, bit HasMods = 1> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000939
940 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
941
Tom Stellard94d2e992014-10-07 23:51:34 +0000942 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000943 VOP3DisableFields<0, 0, HasMods>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000944
945 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
946 VOP3DisableFields<0, 0, HasMods>;
Tom Stellardbda32c92014-07-21 17:44:29 +0000947}
948
Tom Stellardbec5a242014-10-07 23:51:38 +0000949multiclass VOP3_2_m <vop op, dag outs, dag ins, string asm,
Marek Olsak5df00d62014-12-07 12:18:57 +0000950 list<dag> pattern, string opName, string revOpSI, string revOpVI,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000951 bit HasMods = 1, bit UseFullOp = 0> {
952
953 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000954 VOP2_REV<revOpSI#"_e64", !eq(revOpSI, opName)>;
Tom Stellardb4a313a2014-08-01 00:32:39 +0000955
Tom Stellardbec5a242014-10-07 23:51:38 +0000956 def _si : VOP3_Real_si <op.SI3,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000957 outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000958 VOP2_REV<revOpSI#"_e64_si", !eq(revOpSI, opName)>,
959 VOP3DisableFields<1, 0, HasMods>;
960
961 def _vi : VOP3_Real_vi <op.VI3,
962 outs, ins, asm, opName>,
963 VOP2_REV<revOpVI#"_e64_vi", !eq(revOpVI, opName)>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000964 VOP3DisableFields<1, 0, HasMods>;
965}
966
Tom Stellard845bb3c2014-10-07 23:51:41 +0000967multiclass VOP3b_2_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000968 list<dag> pattern, string opName, string revOp,
969 bit HasMods = 1, bit UseFullOp = 0> {
970 def "" : VOP3_Pseudo <outs, ins, pattern, opName>,
971 VOP2_REV<revOp#"_e64", !eq(revOp, opName)>;
972
973 // The VOP2 variant puts the carry out into VCC, the VOP3 variant
974 // can write it into any SGPR. We currently don't use the carry out,
975 // so for now hardcode it to VCC as well.
976 let sdst = SIOperand.VCC, Defs = [VCC] in {
Tom Stellard845bb3c2014-10-07 23:51:41 +0000977 def _si : VOP3b <op.SI3, outs, ins, asm, pattern>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000978 VOP3DisableFields<1, 0, HasMods>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000979 SIMCInstr<opName#"_e64", SISubtarget.SI>,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000980 VOP2_REV<revOp#"_e64_si", !eq(revOp, opName)>;
Marek Olsak5df00d62014-12-07 12:18:57 +0000981
982 // TODO: Do we need this VI variant here?
983 /*def _vi : VOP3b_vi <op.VI3, outs, ins, asm, pattern>,
984 VOP3DisableFields<1, 0, HasMods>,
985 SIMCInstr<opName#"_e64", SISubtarget.VI>,
986 VOP2_REV<revOp#"_e64_vi", !eq(revOp, opName)>;*/
Tom Stellardb4a313a2014-08-01 00:32:39 +0000987 } // End sdst = SIOperand.VCC, Defs = [VCC]
988}
989
Tom Stellard0aec5872014-10-07 23:51:39 +0000990multiclass VOP3_C_m <vop op, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +0000991 list<dag> pattern, string opName,
992 bit HasMods, bit defExec> {
Tom Stellardbda32c92014-07-21 17:44:29 +0000993
994 def "" : VOP3_Pseudo <outs, ins, pattern, opName>;
995
Tom Stellard0aec5872014-10-07 23:51:39 +0000996 def _si : VOP3_Real_si <op.SI3, outs, ins, asm, opName>,
Marek Olsak5df00d62014-12-07 12:18:57 +0000997 VOP3DisableFields<1, 0, HasMods> {
998 let Defs = !if(defExec, [EXEC], []);
999 }
1000
1001 def _vi : VOP3_Real_vi <op.VI3, outs, ins, asm, opName>,
1002 VOP3DisableFields<1, 0, HasMods> {
Tom Stellard0aec5872014-10-07 23:51:39 +00001003 let Defs = !if(defExec, [EXEC], []);
Christian Konigd3039962013-02-26 17:52:09 +00001004 }
1005}
1006
Marek Olsak15e4a592015-01-15 18:42:55 +00001007// An instruction that is VOP2 on SI and VOP3 on VI, no modifiers.
1008multiclass VOP2SI_3VI_m <vop3 op, string opName, dag outs, dag ins,
1009 string asm, list<dag> pattern = []> {
1010 let isPseudo = 1 in {
1011 def "" : VOPAnyCommon <outs, ins, "", pattern>,
1012 SIMCInstr<opName, SISubtarget.NONE>;
1013 }
1014
1015 def _si : VOP2 <op.SI3{5-0}, outs, ins, asm, []>,
1016 SIMCInstr <opName, SISubtarget.SI>;
1017
1018 def _vi : VOP3Common <outs, ins, asm, []>,
1019 VOP3e_vi <op.VI3>,
1020 VOP3DisableFields <1, 0, 0>,
1021 SIMCInstr <opName, SISubtarget.VI>;
1022}
1023
Tom Stellard94d2e992014-10-07 23:51:34 +00001024multiclass VOP1_Helper <vop1 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001025 dag ins32, string asm32, list<dag> pat32,
1026 dag ins64, string asm64, list<dag> pat64,
1027 bit HasMods> {
Christian Konigb19849a2013-02-21 15:17:04 +00001028
Marek Olsak5df00d62014-12-07 12:18:57 +00001029 defm _e32 : VOP1_m <op, outs, ins32, opName#asm32, pat32, opName>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001030
1031 defm _e64 : VOP3_1_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName, HasMods>;
Christian Konig72d5d5c2013-02-21 15:16:44 +00001032}
1033
Tom Stellard94d2e992014-10-07 23:51:34 +00001034multiclass VOP1Inst <vop1 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001035 SDPatternOperator node = null_frag> : VOP1_Helper <
1036 op, opName, P.Outs,
1037 P.Ins32, P.Asm32, [],
1038 P.Ins64, P.Asm64,
1039 !if(P.HasModifiers,
1040 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
Matt Arsenault97069782014-09-30 19:49:48 +00001041 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001042 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]),
1043 P.HasModifiers
Tom Stellardc721a232014-05-16 20:56:47 +00001044>;
Christian Konigf5754a02013-02-21 15:17:09 +00001045
Marek Olsak5df00d62014-12-07 12:18:57 +00001046multiclass VOP1InstSI <vop1 op, string opName, VOPProfile P,
1047 SDPatternOperator node = null_frag> {
1048
1049 def _e32 : VOP1 <op.SI, P.Outs, P.Ins32, opName#P.Asm32, []>,
1050 VOP <opName>;
1051
1052 def _e64 : VOP3Common <P.Outs, P.Ins64, opName#P.Asm64,
1053 !if(P.HasModifiers,
1054 [(set P.DstVT:$dst, (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0,
1055 i32:$src0_modifiers, i1:$clamp, i32:$omod))))],
1056 [(set P.DstVT:$dst, (node P.Src0VT:$src0))])>,
1057 VOP <opName>,
1058 VOP3e <op.SI3>,
1059 VOP3DisableFields<0, 0, P.HasModifiers>;
1060}
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001061
Tom Stellardbec5a242014-10-07 23:51:38 +00001062multiclass VOP2_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001063 dag ins32, string asm32, list<dag> pat32,
1064 dag ins64, string asm64, list<dag> pat64,
Marek Olsak5df00d62014-12-07 12:18:57 +00001065 string revOpSI, string revOpVI, bit HasMods> {
1066 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOpSI, revOpVI>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001067
Tom Stellardbec5a242014-10-07 23:51:38 +00001068 defm _e64 : VOP3_2_m <op,
Marek Olsak5df00d62014-12-07 12:18:57 +00001069 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOpSI, revOpVI, HasMods
Tom Stellardb4a313a2014-08-01 00:32:39 +00001070 >;
Tom Stellard1cfd7a52013-05-20 15:02:12 +00001071}
1072
Tom Stellardbec5a242014-10-07 23:51:38 +00001073multiclass VOP2Inst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001074 SDPatternOperator node = null_frag,
Marek Olsak5df00d62014-12-07 12:18:57 +00001075 string revOpSI = opName, string revOpVI = revOpSI> : VOP2_Helper <
Tom Stellardb4a313a2014-08-01 00:32:39 +00001076 op, opName, P.Outs,
1077 P.Ins32, P.Asm32, [],
1078 P.Ins64, P.Asm64,
1079 !if(P.HasModifiers,
1080 [(set P.DstVT:$dst,
1081 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001082 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001083 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1084 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
Marek Olsak5df00d62014-12-07 12:18:57 +00001085 revOpSI, revOpVI, P.HasModifiers
Tom Stellardb4a313a2014-08-01 00:32:39 +00001086>;
1087
Tom Stellard845bb3c2014-10-07 23:51:41 +00001088multiclass VOP2b_Helper <vop2 op, string opName, dag outs,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001089 dag ins32, string asm32, list<dag> pat32,
1090 dag ins64, string asm64, list<dag> pat64,
1091 string revOp, bit HasMods> {
1092
Marek Olsak5df00d62014-12-07 12:18:57 +00001093 defm _e32 : VOP2_m <op, outs, ins32, asm32, pat32, opName, revOp, revOp>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001094
Tom Stellard845bb3c2014-10-07 23:51:41 +00001095 defm _e64 : VOP3b_2_m <op,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001096 outs, ins64, opName#"_e64"#asm64, pat64, opName, revOp, HasMods
1097 >;
1098}
1099
Tom Stellard845bb3c2014-10-07 23:51:41 +00001100multiclass VOP2bInst <vop2 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001101 SDPatternOperator node = null_frag,
1102 string revOp = opName> : VOP2b_Helper <
1103 op, opName, P.Outs,
1104 P.Ins32, P.Asm32, [],
1105 P.Ins64, P.Asm64,
1106 !if(P.HasModifiers,
1107 [(set P.DstVT:$dst,
1108 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001109 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001110 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1111 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1112 revOp, P.HasModifiers
1113>;
1114
Marek Olsakf0b130a2015-01-15 18:43:06 +00001115// A VOP2 instruction that is VOP3-only on VI.
1116multiclass VOP2_VI3_Helper <vop23 op, string opName, dag outs,
1117 dag ins32, string asm32, list<dag> pat32,
1118 dag ins64, string asm64, list<dag> pat64,
1119 string revOpSI, string revOpVI, bit HasMods> {
1120 defm _e32 : VOP2SI_m <op, outs, ins32, asm32, pat32, opName, revOpSI>;
1121
1122 defm _e64 : VOP3_2_m <op, outs, ins64, opName#"_e64"#asm64, pat64, opName,
1123 revOpSI, revOpVI, HasMods>;
1124}
1125
1126multiclass VOP2_VI3_Inst <vop23 op, string opName, VOPProfile P,
1127 SDPatternOperator node = null_frag,
1128 string revOpSI = opName, string revOpVI = revOpSI>
1129 : VOP2_VI3_Helper <
1130 op, opName, P.Outs,
1131 P.Ins32, P.Asm32, [],
1132 P.Ins64, P.Asm64,
1133 !if(P.HasModifiers,
1134 [(set P.DstVT:$dst,
1135 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
1136 i1:$clamp, i32:$omod)),
1137 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1138 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))]),
1139 revOpSI, revOpVI, P.HasModifiers
1140>;
1141
Marek Olsak5df00d62014-12-07 12:18:57 +00001142class VOPC_Pseudo <dag outs, dag ins, list<dag> pattern, string opName> :
1143 VOPCCommon <ins, "", pattern>,
1144 VOP <opName>,
1145 SIMCInstr<opName#"_e32", SISubtarget.NONE> {
1146 let isPseudo = 1;
1147}
1148
1149multiclass VOPC_m <vopc op, dag outs, dag ins, string asm, list<dag> pattern,
1150 string opName, bit DefExec> {
1151 def "" : VOPC_Pseudo <outs, ins, pattern, opName>;
1152
1153 def _si : VOPC<op.SI, ins, asm, []>,
1154 SIMCInstr <opName#"_e32", SISubtarget.SI> {
1155 let Defs = !if(DefExec, [EXEC], []);
1156 }
1157
1158 def _vi : VOPC<op.VI, ins, asm, []>,
1159 SIMCInstr <opName#"_e32", SISubtarget.VI> {
1160 let Defs = !if(DefExec, [EXEC], []);
1161 }
1162}
1163
Tom Stellard0aec5872014-10-07 23:51:39 +00001164multiclass VOPC_Helper <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001165 dag ins32, string asm32, list<dag> pat32,
1166 dag out64, dag ins64, string asm64, list<dag> pat64,
1167 bit HasMods, bit DefExec> {
Marek Olsak5df00d62014-12-07 12:18:57 +00001168 defm _e32 : VOPC_m <op, (outs), ins32, opName#asm32, pat32, opName, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001169
Marek Olsak5df00d62014-12-07 12:18:57 +00001170 defm _e64 : VOP3_C_m <op, out64, ins64, opName#"_e64"#asm64, pat64,
1171 opName, HasMods, DefExec>;
Tom Stellardb4a313a2014-08-01 00:32:39 +00001172}
1173
Tom Stellard0aec5872014-10-07 23:51:39 +00001174multiclass VOPCInst <vopc op, string opName,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001175 VOPProfile P, PatLeaf cond = COND_NULL,
1176 bit DefExec = 0> : VOPC_Helper <
1177 op, opName,
1178 P.Ins32, P.Asm32, [],
1179 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1180 !if(P.HasModifiers,
1181 [(set i1:$dst,
1182 (setcc (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001183 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001184 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1185 cond))],
1186 [(set i1:$dst, (setcc P.Src0VT:$src0, P.Src1VT:$src1, cond))]),
1187 P.HasModifiers, DefExec
1188>;
1189
Matt Arsenault4831ce52015-01-06 23:00:37 +00001190multiclass VOPCClassInst <vopc op, string opName, VOPProfile P,
1191 bit DefExec = 0> : VOPC_Helper <
1192 op, opName,
1193 P.Ins32, P.Asm32, [],
1194 (outs SReg_64:$dst), P.Ins64, P.Asm64,
1195 !if(P.HasModifiers,
1196 [(set i1:$dst,
1197 (AMDGPUfp_class (P.Src0VT (VOP3Mods0Clamp0OMod P.Src0VT:$src0, i32:$src0_modifiers)), P.Src1VT:$src1))],
1198 [(set i1:$dst, (AMDGPUfp_class P.Src0VT:$src0, P.Src1VT:$src1))]),
1199 P.HasModifiers, DefExec
1200>;
1201
1202
Tom Stellard0aec5872014-10-07 23:51:39 +00001203multiclass VOPC_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001204 VOPCInst <op, opName, VOP_F32_F32_F32, cond>;
1205
Tom Stellard0aec5872014-10-07 23:51:39 +00001206multiclass VOPC_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001207 VOPCInst <op, opName, VOP_F64_F64_F64, cond>;
1208
Tom Stellard0aec5872014-10-07 23:51:39 +00001209multiclass VOPC_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001210 VOPCInst <op, opName, VOP_I32_I32_I32, cond>;
1211
Tom Stellard0aec5872014-10-07 23:51:39 +00001212multiclass VOPC_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001213 VOPCInst <op, opName, VOP_I64_I64_I64, cond>;
Christian Konigf5754a02013-02-21 15:17:09 +00001214
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001215
Tom Stellard0aec5872014-10-07 23:51:39 +00001216multiclass VOPCX <vopc op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001217 PatLeaf cond = COND_NULL>
1218 : VOPCInst <op, opName, P, cond, 1>;
1219
Tom Stellard0aec5872014-10-07 23:51:39 +00001220multiclass VOPCX_F32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001221 VOPCX <op, opName, VOP_F32_F32_F32, cond>;
1222
Tom Stellard0aec5872014-10-07 23:51:39 +00001223multiclass VOPCX_F64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001224 VOPCX <op, opName, VOP_F64_F64_F64, cond>;
1225
Tom Stellard0aec5872014-10-07 23:51:39 +00001226multiclass VOPCX_I32 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001227 VOPCX <op, opName, VOP_I32_I32_I32, cond>;
1228
Tom Stellard0aec5872014-10-07 23:51:39 +00001229multiclass VOPCX_I64 <vopc op, string opName, PatLeaf cond = COND_NULL> :
Tom Stellardb4a313a2014-08-01 00:32:39 +00001230 VOPCX <op, opName, VOP_I64_I64_I64, cond>;
1231
Tom Stellard845bb3c2014-10-07 23:51:41 +00001232multiclass VOP3_Helper <vop3 op, string opName, dag outs, dag ins, string asm,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001233 list<dag> pat, int NumSrcArgs, bit HasMods> : VOP3_m <
1234 op, outs, ins, opName#asm, pat, opName, NumSrcArgs, HasMods
1235>;
1236
Matt Arsenault4831ce52015-01-06 23:00:37 +00001237multiclass VOPC_CLASS_F32 <vopc op, string opName> :
1238 VOPCClassInst <op, opName, VOP_I1_F32_I32, 0>;
1239
1240multiclass VOPCX_CLASS_F32 <vopc op, string opName> :
1241 VOPCClassInst <op, opName, VOP_I1_F32_I32, 1>;
1242
1243multiclass VOPC_CLASS_F64 <vopc op, string opName> :
1244 VOPCClassInst <op, opName, VOP_I1_F64_I32, 0>;
1245
1246multiclass VOPCX_CLASS_F64 <vopc op, string opName> :
1247 VOPCClassInst <op, opName, VOP_I1_F64_I32, 1>;
1248
Tom Stellard845bb3c2014-10-07 23:51:41 +00001249multiclass VOP3Inst <vop3 op, string opName, VOPProfile P,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001250 SDPatternOperator node = null_frag> : VOP3_Helper <
1251 op, opName, P.Outs, P.Ins64, P.Asm64,
1252 !if(!eq(P.NumSrcArgs, 3),
1253 !if(P.HasModifiers,
1254 [(set P.DstVT:$dst,
1255 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001256 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001257 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1258 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))))],
1259 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1,
1260 P.Src2VT:$src2))]),
1261 !if(!eq(P.NumSrcArgs, 2),
1262 !if(P.HasModifiers,
1263 [(set P.DstVT:$dst,
1264 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001265 i1:$clamp, i32:$omod)),
Tom Stellardb4a313a2014-08-01 00:32:39 +00001266 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers))))],
1267 [(set P.DstVT:$dst, (node P.Src0VT:$src0, P.Src1VT:$src1))])
1268 /* P.NumSrcArgs == 1 */,
1269 !if(P.HasModifiers,
1270 [(set P.DstVT:$dst,
1271 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers,
Matt Arsenault97069782014-09-30 19:49:48 +00001272 i1:$clamp, i32:$omod))))],
Tom Stellardb4a313a2014-08-01 00:32:39 +00001273 [(set P.DstVT:$dst, (node P.Src0VT:$src0))]))),
1274 P.NumSrcArgs, P.HasModifiers
1275>;
1276
Tom Stellardb6550522015-01-12 19:33:18 +00001277multiclass VOP3b_Helper <vop op, RegisterClass vrc, RegisterOperand arc,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001278 string opName, list<dag> pattern> :
1279 VOP3b_2_m <
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001280 op, (outs vrc:$vdst, SReg_64:$sdst),
Matt Arsenault272c50a2014-09-30 19:49:43 +00001281 (ins InputModsNoDefault:$src0_modifiers, arc:$src0,
1282 InputModsNoDefault:$src1_modifiers, arc:$src1,
1283 InputModsNoDefault:$src2_modifiers, arc:$src2,
Matt Arsenaultf2676a52014-11-05 19:35:00 +00001284 ClampMod:$clamp, omod:$omod),
Matt Arsenaulta95f5a02014-11-04 20:29:20 +00001285 opName#" $vdst, $sdst, $src0_modifiers, $src1_modifiers, $src2_modifiers"#"$clamp"#"$omod", pattern,
Tom Stellardb4a313a2014-08-01 00:32:39 +00001286 opName, opName, 1, 1
1287>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001288
Tom Stellard845bb3c2014-10-07 23:51:41 +00001289multiclass VOP3b_64 <vop3 op, string opName, list<dag> pattern> :
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001290 VOP3b_Helper <op, VReg_64, VSrc_64, opName, pattern>;
1291
Tom Stellard845bb3c2014-10-07 23:51:41 +00001292multiclass VOP3b_32 <vop3 op, string opName, list<dag> pattern> :
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001293 VOP3b_Helper <op, VGPR_32, VSrc_32, opName, pattern>;
Matt Arsenaultf2b0aeb2014-06-23 18:28:28 +00001294
Matt Arsenault8675db12014-08-29 16:01:14 +00001295
1296class Vop3ModPat<Instruction Inst, VOPProfile P, SDPatternOperator node> : Pat<
Matt Arsenault97069782014-09-30 19:49:48 +00001297 (node (P.Src0VT (VOP3Mods0 P.Src0VT:$src0, i32:$src0_modifiers, i1:$clamp, i32:$omod)),
Matt Arsenault8675db12014-08-29 16:01:14 +00001298 (P.Src1VT (VOP3Mods P.Src1VT:$src1, i32:$src1_modifiers)),
1299 (P.Src2VT (VOP3Mods P.Src2VT:$src2, i32:$src2_modifiers))),
1300 (Inst i32:$src0_modifiers, P.Src0VT:$src0,
1301 i32:$src1_modifiers, P.Src1VT:$src1,
1302 i32:$src2_modifiers, P.Src2VT:$src2,
Matt Arsenault97069782014-09-30 19:49:48 +00001303 i1:$clamp,
Matt Arsenault8675db12014-08-29 16:01:14 +00001304 i32:$omod)>;
1305
Christian Konig72d5d5c2013-02-21 15:16:44 +00001306//===----------------------------------------------------------------------===//
Marek Olsak5df00d62014-12-07 12:18:57 +00001307// Interpolation opcodes
1308//===----------------------------------------------------------------------===//
1309
1310class VINTRP_Pseudo <string opName, dag outs, dag ins, string asm,
1311 list<dag> pattern> :
1312 VINTRPCommon <outs, ins, asm, pattern>,
1313 SIMCInstr<opName, SISubtarget.NONE> {
1314 let isPseudo = 1;
1315}
1316
1317class VINTRP_Real_si <bits <2> op, string opName, dag outs, dag ins,
1318 string asm, list<dag> pattern> :
1319 VINTRPCommon <outs, ins, asm, pattern>,
1320 VINTRPe <op>,
1321 SIMCInstr<opName, SISubtarget.SI>;
1322
1323class VINTRP_Real_vi <bits <2> op, string opName, dag outs, dag ins,
1324 string asm, list<dag> pattern> :
1325 VINTRPCommon <outs, ins, asm, pattern>,
1326 VINTRPe_vi <op>,
1327 SIMCInstr<opName, SISubtarget.VI>;
1328
1329multiclass VINTRP_m <bits <2> op, string opName, dag outs, dag ins, string asm,
1330 string disableEncoding = "", string constraints = "",
1331 list<dag> pattern = []> {
1332 let DisableEncoding = disableEncoding,
1333 Constraints = constraints in {
1334 def "" : VINTRP_Pseudo <opName, outs, ins, asm, pattern>;
1335
1336 def _si : VINTRP_Real_si <op, opName, outs, ins, asm, pattern>;
1337
1338 def _vi : VINTRP_Real_vi <op, opName, outs, ins, asm, pattern>;
1339 }
1340}
1341
1342//===----------------------------------------------------------------------===//
Christian Konig72d5d5c2013-02-21 15:16:44 +00001343// Vector I/O classes
1344//===----------------------------------------------------------------------===//
1345
Marek Olsak5df00d62014-12-07 12:18:57 +00001346class DS_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1347 DS <outs, ins, "", pattern>,
1348 SIMCInstr <opName, SISubtarget.NONE> {
1349 let isPseudo = 1;
1350}
1351
1352class DS_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1353 DS <outs, ins, asm, []>,
1354 DSe <op>,
1355 SIMCInstr <opName, SISubtarget.SI>;
1356
1357class DS_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1358 DS <outs, ins, asm, []>,
1359 DSe_vi <op>,
1360 SIMCInstr <opName, SISubtarget.VI>;
1361
1362class DS_1A_Real_si <bits<8> op, string opName, dag outs, dag ins, string asm> :
1363 DS <outs, ins, asm, []>,
1364 DSe <op>,
1365 SIMCInstr <opName, SISubtarget.SI> {
1366
1367 // Single load interpret the 2 i8imm operands as a single i16 offset.
1368 bits<16> offset;
1369 let offset0 = offset{7-0};
1370 let offset1 = offset{15-8};
1371}
1372
1373class DS_1A_Real_vi <bits<8> op, string opName, dag outs, dag ins, string asm> :
1374 DS <outs, ins, asm, []>,
1375 DSe_vi <op>,
1376 SIMCInstr <opName, SISubtarget.VI> {
1377
1378 // Single load interpret the 2 i8imm operands as a single i16 offset.
1379 bits<16> offset;
1380 let offset0 = offset{7-0};
1381 let offset1 = offset{15-8};
1382}
1383
1384multiclass DS_1A_Load_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1385 list<dag> pat> {
1386 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1387 def "" : DS_Pseudo <opName, outs, ins, pat>;
1388
1389 let data0 = 0, data1 = 0 in {
1390 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1391 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1392 }
1393 }
1394}
1395
1396multiclass DS_Load_Helper <bits<8> op, string asm, RegisterClass regClass>
1397 : DS_1A_Load_m <
1398 op,
1399 asm,
1400 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001401 (ins i1imm:$gds, VGPR_32:$addr, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001402 asm#" $vdst, $addr"#"$offset"#" [M0]",
1403 []>;
1404
1405multiclass DS_Load2_m <bits<8> op, string opName, dag outs, dag ins, string asm,
1406 list<dag> pat> {
1407 let hasSideEffects = 0, mayLoad = 1, mayStore = 0 in {
1408 def "" : DS_Pseudo <opName, outs, ins, pat>;
1409
1410 let data0 = 0, data1 = 0 in {
1411 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1412 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1413 }
1414 }
1415}
1416
1417multiclass DS_Load2_Helper <bits<8> op, string asm, RegisterClass regClass>
1418 : DS_Load2_m <
1419 op,
1420 asm,
1421 (outs regClass:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001422 (ins i1imm:$gds, VGPR_32:$addr, ds_offset0:$offset0, ds_offset1:$offset1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001423 M0Reg:$m0),
1424 asm#" $vdst, $addr"#"$offset0"#"$offset1 [M0]",
1425 []>;
1426
1427multiclass DS_1A_Store_m <bits<8> op, string opName, dag outs, dag ins,
1428 string asm, list<dag> pat> {
1429 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1430 def "" : DS_Pseudo <opName, outs, ins, pat>;
1431
1432 let data1 = 0, vdst = 0 in {
1433 def _si : DS_1A_Real_si <op, opName, outs, ins, asm>;
1434 def _vi : DS_1A_Real_vi <op, opName, outs, ins, asm>;
1435 }
1436 }
1437}
1438
1439multiclass DS_Store_Helper <bits<8> op, string asm, RegisterClass regClass>
1440 : DS_1A_Store_m <
1441 op,
1442 asm,
1443 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001444 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, ds_offset:$offset, M0Reg:$m0),
Marek Olsak5df00d62014-12-07 12:18:57 +00001445 asm#" $addr, $data0"#"$offset"#" [M0]",
1446 []>;
1447
1448multiclass DS_Store_m <bits<8> op, string opName, dag outs, dag ins,
1449 string asm, list<dag> pat> {
1450 let hasSideEffects = 0, mayLoad = 0, mayStore = 1 in {
1451 def "" : DS_Pseudo <opName, outs, ins, pat>;
1452
1453 let vdst = 0 in {
1454 def _si : DS_Real_si <op, opName, outs, ins, asm>;
1455 def _vi : DS_Real_vi <op, opName, outs, ins, asm>;
1456 }
1457 }
1458}
1459
1460multiclass DS_Store2_Helper <bits<8> op, string asm, RegisterClass regClass>
1461 : DS_Store_m <
1462 op,
1463 asm,
1464 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001465 (ins i1imm:$gds, VGPR_32:$addr, regClass:$data0, regClass:$data1,
Marek Olsak5df00d62014-12-07 12:18:57 +00001466 ds_offset0:$offset0, ds_offset1:$offset1, M0Reg:$m0),
1467 asm#" $addr, $data0, $data1"#"$offset0"#"$offset1 [M0]",
1468 []>;
1469
1470class DS_1A_si <bits<8> op, dag outs, dag ins, string asm, list<dag> pat> :
1471 DS_si <op, outs, ins, asm, pat> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001472 bits<16> offset;
1473
Matt Arsenault99ed7892014-03-19 22:19:49 +00001474 // Single load interpret the 2 i8imm operands as a single i16 offset.
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001475 let offset0 = offset{7-0};
1476 let offset1 = offset{15-8};
Matt Arsenault9a072c12014-11-18 23:57:33 +00001477
1478 let hasSideEffects = 0;
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001479}
1480
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001481// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001482class DS_1A1D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Tom Stellard13c68ef2013-09-05 18:38:09 +00001483 op,
1484 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001485 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001486 asm#" $vdst, $addr, $data0"#"$offset"#" [M0]", []>,
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001487 AtomicNoRet<noRetOp, 1> {
Matt Arsenault9cd8c382014-03-19 22:19:39 +00001488
1489 let data1 = 0;
Tom Stellard13c68ef2013-09-05 18:38:09 +00001490 let mayStore = 1;
1491 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001492
1493 let hasPostISelHook = 1; // Adjusted to no return version.
Tom Stellard13c68ef2013-09-05 18:38:09 +00001494}
1495
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001496// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001497class DS_1A2D_RET <bits<8> op, string asm, RegisterClass rc, string noRetOp = ""> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001498 op,
1499 (outs rc:$vdst),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001500 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001501 asm#" $vdst, $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001502 []>,
1503 AtomicNoRet<noRetOp, 1> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001504 let mayStore = 1;
1505 let mayLoad = 1;
Matt Arsenault7ac9c4a2014-09-08 15:07:31 +00001506 let hasPostISelHook = 1; // Adjusted to no return version.
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001507}
1508
1509// 1 address, 2 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001510class DS_1A2D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001511 op,
1512 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001513 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, rc:$data1, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001514 asm#" $addr, $data0, $data1"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001515 []>,
1516 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001517 let mayStore = 1;
1518 let mayLoad = 1;
1519}
1520
1521// 1 address, 1 data.
Marek Olsak5df00d62014-12-07 12:18:57 +00001522class DS_1A1D_NORET <bits<8> op, string asm, RegisterClass rc, string noRetOp = asm> : DS_1A_si <
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001523 op,
1524 (outs),
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001525 (ins i1imm:$gds, VGPR_32:$addr, rc:$data0, ds_offset:$offset, M0Reg:$m0),
Matt Arsenault61cc9082014-10-10 22:16:07 +00001526 asm#" $addr, $data0"#"$offset"#" [M0]",
Matt Arsenault9903ccf2014-09-08 15:07:27 +00001527 []>,
1528 AtomicNoRet<noRetOp, 0> {
Matt Arsenault8c6613d2014-06-11 18:08:39 +00001529
1530 let data1 = 0;
1531 let mayStore = 1;
1532 let mayLoad = 1;
1533}
1534
Tom Stellard0c238c22014-10-01 14:44:43 +00001535//===----------------------------------------------------------------------===//
1536// MTBUF classes
1537//===----------------------------------------------------------------------===//
1538
1539class MTBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1540 MTBUF <outs, ins, "", pattern>,
1541 SIMCInstr<opName, SISubtarget.NONE> {
1542 let isPseudo = 1;
1543}
1544
1545class MTBUF_Real_si <bits<3> op, string opName, dag outs, dag ins,
1546 string asm> :
1547 MTBUF <outs, ins, asm, []>,
1548 MTBUFe <op>,
1549 SIMCInstr<opName, SISubtarget.SI>;
1550
Marek Olsak5df00d62014-12-07 12:18:57 +00001551class MTBUF_Real_vi <bits<4> op, string opName, dag outs, dag ins, string asm> :
1552 MTBUF <outs, ins, asm, []>,
1553 MTBUFe_vi <op>,
1554 SIMCInstr <opName, SISubtarget.VI>;
1555
Tom Stellard0c238c22014-10-01 14:44:43 +00001556multiclass MTBUF_m <bits<3> op, string opName, dag outs, dag ins, string asm,
1557 list<dag> pattern> {
1558
1559 def "" : MTBUF_Pseudo <opName, outs, ins, pattern>;
1560
1561 def _si : MTBUF_Real_si <op, opName, outs, ins, asm>;
1562
Marek Olsak5df00d62014-12-07 12:18:57 +00001563 def _vi : MTBUF_Real_vi <{0, op{2}, op{1}, op{0}}, opName, outs, ins, asm>;
1564
Tom Stellard0c238c22014-10-01 14:44:43 +00001565}
1566
1567let mayStore = 1, mayLoad = 0 in {
1568
1569multiclass MTBUF_Store_Helper <bits<3> op, string opName,
1570 RegisterClass regClass> : MTBUF_m <
1571 op, opName, (outs),
1572 (ins regClass:$vdata, u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001573 i1imm:$addr64, i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001574 SReg_128:$srsrc, i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001575 opName#" $vdata, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1576 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1577>;
1578
1579} // mayStore = 1, mayLoad = 0
1580
1581let mayLoad = 1, mayStore = 0 in {
1582
1583multiclass MTBUF_Load_Helper <bits<3> op, string opName,
1584 RegisterClass regClass> : MTBUF_m <
1585 op, opName, (outs regClass:$dst),
1586 (ins u16imm:$offset, i1imm:$offen, i1imm:$idxen, i1imm:$glc, i1imm:$addr64,
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001587 i8imm:$dfmt, i8imm:$nfmt, VGPR_32:$vaddr, SReg_128:$srsrc,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001588 i1imm:$slc, i1imm:$tfe, SCSrc_32:$soffset),
Tom Stellard0c238c22014-10-01 14:44:43 +00001589 opName#" $dst, $offset, $offen, $idxen, $glc, $addr64, $dfmt,"
1590 #" $nfmt, $vaddr, $srsrc, $slc, $tfe, $soffset", []
1591>;
1592
1593} // mayLoad = 1, mayStore = 0
1594
Marek Olsak5df00d62014-12-07 12:18:57 +00001595//===----------------------------------------------------------------------===//
1596// MUBUF classes
1597//===----------------------------------------------------------------------===//
1598
Marek Olsakee98b112015-01-27 17:24:58 +00001599class mubuf <bits<7> si, bits<7> vi = si> {
1600 field bits<7> SI = si;
1601 field bits<7> VI = vi;
1602}
1603
Marek Olsak7ef6db42015-01-27 17:24:54 +00001604class MUBUFAddr64Table <bit is_addr64, string suffix = ""> {
1605 bit IsAddr64 = is_addr64;
1606 string OpName = NAME # suffix;
1607}
1608
1609class MUBUF_Pseudo <string opName, dag outs, dag ins, list<dag> pattern> :
1610 MUBUF <outs, ins, "", pattern>,
1611 SIMCInstr<opName, SISubtarget.NONE> {
1612 let isPseudo = 1;
1613
1614 // dummy fields, so that we can use let statements around multiclasses
1615 bits<1> offen;
1616 bits<1> idxen;
1617 bits<8> vaddr;
1618 bits<1> glc;
1619 bits<1> slc;
1620 bits<1> tfe;
1621 bits<8> soffset;
1622}
1623
Marek Olsakee98b112015-01-27 17:24:58 +00001624class MUBUF_Real_si <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001625 string asm> :
1626 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001627 MUBUFe <op.SI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001628 SIMCInstr<opName, SISubtarget.SI> {
1629 let lds = 0;
1630}
1631
Marek Olsakee98b112015-01-27 17:24:58 +00001632class MUBUF_Real_vi <mubuf op, string opName, dag outs, dag ins,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001633 string asm> :
1634 MUBUF <outs, ins, asm, []>,
Marek Olsakee98b112015-01-27 17:24:58 +00001635 MUBUFe_vi <op.VI>,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001636 SIMCInstr<opName, SISubtarget.VI> {
1637 let lds = 0;
1638}
1639
Marek Olsakee98b112015-01-27 17:24:58 +00001640multiclass MUBUF_m <mubuf op, string opName, dag outs, dag ins, string asm,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001641 list<dag> pattern> {
1642
1643 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1644 MUBUFAddr64Table <0>;
1645
1646 let addr64 = 0 in {
1647 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1648 }
Marek Olsakee98b112015-01-27 17:24:58 +00001649
1650 def _vi : MUBUF_Real_vi <op, opName, outs, ins, asm>;
Marek Olsak7ef6db42015-01-27 17:24:54 +00001651}
1652
Marek Olsakee98b112015-01-27 17:24:58 +00001653multiclass MUBUFAddr64_m <mubuf op, string opName, dag outs,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001654 dag ins, string asm, list<dag> pattern> {
1655
1656 def "" : MUBUF_Pseudo <opName, outs, ins, pattern>,
1657 MUBUFAddr64Table <1>;
1658
1659 let addr64 = 1 in {
1660 def _si : MUBUF_Real_si <op, opName, outs, ins, asm>;
1661 }
1662
1663 // There is no VI version. If the pseudo is selected, it should be lowered
1664 // for VI appropriately.
1665}
1666
Marek Olsak5df00d62014-12-07 12:18:57 +00001667class MUBUF_si <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> :
Tom Stellard3260ec42014-12-09 00:03:51 +00001668 MUBUF <outs, ins, asm, pattern>, MUBUFe <op> {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001669 let lds = 0;
Tom Stellard3260ec42014-12-09 00:03:51 +00001670}
Marek Olsak5df00d62014-12-07 12:18:57 +00001671
Tom Stellard7980fc82014-09-25 18:30:26 +00001672class MUBUFAtomicAddr64 <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001673 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001674
1675 let offen = 0;
1676 let idxen = 0;
1677 let addr64 = 1;
1678 let tfe = 0;
Tom Stellard7980fc82014-09-25 18:30:26 +00001679 let soffset = 128;
1680}
1681
1682class MUBUFAtomicOffset <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern>
Marek Olsak5df00d62014-12-07 12:18:57 +00001683 : MUBUF_si <op, outs, ins, asm, pattern> {
Tom Stellard7980fc82014-09-25 18:30:26 +00001684
1685 let offen = 0;
1686 let idxen = 0;
1687 let addr64 = 0;
1688 let tfe = 0;
Tom Stellard7980fc82014-09-25 18:30:26 +00001689 let vaddr = 0;
1690}
1691
1692multiclass MUBUF_Atomic <bits<7> op, string name, RegisterClass rc,
1693 ValueType vt, SDPatternOperator atomic> {
1694
1695 let mayStore = 1, mayLoad = 1, hasPostISelHook = 1 in {
1696
1697 // No return variants
1698 let glc = 0 in {
1699
1700 def _ADDR64 : MUBUFAtomicAddr64 <
1701 op, (outs),
1702 (ins rc:$vdata, SReg_128:$srsrc, VReg_64:$vaddr,
1703 mbuf_offset:$offset, slc:$slc),
1704 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#"$slc", []
1705 >, MUBUFAddr64Table<1>, AtomicNoRet<NAME#"_ADDR64", 0>;
1706
1707 def _OFFSET : MUBUFAtomicOffset <
1708 op, (outs),
1709 (ins rc:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001710 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001711 name#" $vdata, $srsrc, $soffset"#"$offset"#"$slc", []
1712 >, MUBUFAddr64Table<0>, AtomicNoRet<NAME#"_OFFSET", 0>;
1713 } // glc = 0
1714
1715 // Variant that return values
1716 let glc = 1, Constraints = "$vdata = $vdata_in",
1717 DisableEncoding = "$vdata_in" in {
1718
1719 def _RTN_ADDR64 : MUBUFAtomicAddr64 <
1720 op, (outs rc:$vdata),
1721 (ins rc:$vdata_in, SReg_128:$srsrc, VReg_64:$vaddr,
1722 mbuf_offset:$offset, slc:$slc),
1723 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset"#" glc"#"$slc",
1724 [(set vt:$vdata,
1725 (atomic (MUBUFAddr64Atomic v4i32:$srsrc, i64:$vaddr, i16:$offset,
1726 i1:$slc), vt:$vdata_in))]
1727 >, MUBUFAddr64Table<1, "_RTN">, AtomicNoRet<NAME#"_ADDR64", 1>;
1728
1729 def _RTN_OFFSET : MUBUFAtomicOffset <
1730 op, (outs rc:$vdata),
1731 (ins rc:$vdata_in, SReg_128:$srsrc, mbuf_offset:$offset,
Tom Stellardc3d7eeb2014-12-19 22:15:30 +00001732 SCSrc_32:$soffset, slc:$slc),
Tom Stellard7980fc82014-09-25 18:30:26 +00001733 name#" $vdata, $srsrc, $soffset"#"$offset"#" glc $slc",
1734 [(set vt:$vdata,
1735 (atomic (MUBUFOffsetAtomic v4i32:$srsrc, i32:$soffset, i16:$offset,
1736 i1:$slc), vt:$vdata_in))]
1737 >, MUBUFAddr64Table<0, "_RTN">, AtomicNoRet<NAME#"_OFFSET", 1>;
1738
1739 } // glc = 1
1740
1741 } // mayStore = 1, mayLoad = 1, hasPostISelHook = 1
1742}
1743
Marek Olsakee98b112015-01-27 17:24:58 +00001744multiclass MUBUF_Load_Helper <mubuf op, string name, RegisterClass regClass,
Tom Stellard7c1838d2014-07-02 20:53:56 +00001745 ValueType load_vt = i32,
1746 SDPatternOperator ld = null_frag> {
Tom Stellardf1ee7162013-05-20 15:02:31 +00001747
Tom Stellard3e41dc42014-12-09 00:03:54 +00001748 let mayLoad = 1, mayStore = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001749 let offen = 0, idxen = 0, vaddr = 0 in {
1750 defm _OFFSET : MUBUF_m <op, name#"_offset", (outs regClass:$vdata),
1751 (ins SReg_128:$srsrc,
1752 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1753 slc:$slc, tfe:$tfe),
1754 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1755 [(set load_vt:$vdata, (ld (MUBUFOffset v4i32:$srsrc,
1756 i32:$soffset, i16:$offset,
1757 i1:$glc, i1:$slc, i1:$tfe)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001758 }
1759
Marek Olsak7ef6db42015-01-27 17:24:54 +00001760 let offen = 1, idxen = 0 in {
1761 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs regClass:$vdata),
1762 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1763 SCSrc_32:$soffset, mbuf_offset:$offset, glc:$glc, slc:$slc,
1764 tfe:$tfe),
1765 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1766 }
1767
1768 let offen = 0, idxen = 1 in {
1769 defm _IDXEN : MUBUF_m <op, name#"_idxen", (outs regClass:$vdata),
1770 (ins SReg_128:$srsrc, VGPR_32:$vaddr,
1771 mbuf_offset:$offset, SCSrc_32:$soffset, glc:$glc,
1772 slc:$slc, tfe:$tfe),
1773 name#" $vdata, $vaddr, $srsrc, $soffset idxen"#"$offset"#"$glc"#"$slc"#"$tfe", []>;
1774 }
1775
1776 let offen = 1, idxen = 1 in {
1777 defm _BOTHEN : MUBUF_m <op, name#"_bothen", (outs regClass:$vdata),
1778 (ins SReg_128:$srsrc, VReg_64:$vaddr,
1779 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1780 name#" $vdata, $vaddr, $srsrc, $soffset, idxen offen"#"$glc"#"$slc"#"$tfe", []>;
1781 }
1782
1783 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0, soffset = 128 /* ZERO */ in {
1784 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs regClass:$vdata),
Tom Stellard229d5e62014-08-05 14:48:12 +00001785 (ins SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
Marek Olsak7ef6db42015-01-27 17:24:54 +00001786 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
Tom Stellard7c1838d2014-07-02 20:53:56 +00001787 [(set load_vt:$vdata, (ld (MUBUFAddr64 v4i32:$srsrc,
Marek Olsak7ef6db42015-01-27 17:24:54 +00001788 i64:$vaddr, i16:$offset)))]>;
Michel Danzer13736222014-01-27 07:20:51 +00001789 }
Tom Stellardf1ee7162013-05-20 15:02:31 +00001790 }
Tom Stellard75aadc22012-12-11 21:25:42 +00001791}
1792
Marek Olsakee98b112015-01-27 17:24:58 +00001793multiclass MUBUF_Store_Helper <mubuf op, string name, RegisterClass vdataClass,
Tom Stellardb02094e2014-07-21 15:45:01 +00001794 ValueType store_vt, SDPatternOperator st> {
Tom Stellard42fb60e2015-01-14 15:42:31 +00001795 let mayLoad = 0, mayStore = 1 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001796 defm : MUBUF_m <op, name, (outs),
1797 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1798 mbuf_offset:$offset, offen:$offen, idxen:$idxen, glc:$glc, slc:$slc,
1799 tfe:$tfe),
1800 name#" $vdata, $vaddr, $srsrc, $soffset"#"$offen"#"$idxen"#"$offset"#
1801 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001802
Tom Stellard155bbb72014-08-11 22:18:17 +00001803 let offen = 0, idxen = 0, vaddr = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001804 defm _OFFSET : MUBUF_m <op, name#"_offset",(outs),
1805 (ins vdataClass:$vdata, SReg_128:$srsrc, mbuf_offset:$offset,
1806 SCSrc_32:$soffset, glc:$glc, slc:$slc, tfe:$tfe),
1807 name#" $vdata, $srsrc, $soffset"#"$offset"#"$glc"#"$slc"#"$tfe",
1808 [(st store_vt:$vdata, (MUBUFOffset v4i32:$srsrc, i32:$soffset,
1809 i16:$offset, i1:$glc, i1:$slc, i1:$tfe))]>;
Tom Stellard155bbb72014-08-11 22:18:17 +00001810 } // offen = 0, idxen = 0, vaddr = 0
1811
Tom Stellardddea4862014-08-11 22:18:14 +00001812 let offen = 1, idxen = 0 in {
Marek Olsak7ef6db42015-01-27 17:24:54 +00001813 defm _OFFEN : MUBUF_m <op, name#"_offen", (outs),
1814 (ins vdataClass:$vdata, SReg_128:$srsrc, VGPR_32:$vaddr, SCSrc_32:$soffset,
1815 mbuf_offset:$offset, glc:$glc, slc:$slc, tfe:$tfe),
1816 name#" $vdata, $vaddr, $srsrc, $soffset offen"#"$offset"#
1817 "$glc"#"$slc"#"$tfe", []>;
Tom Stellardddea4862014-08-11 22:18:14 +00001818 } // end offen = 1, idxen = 0
1819
Marek Olsak7ef6db42015-01-27 17:24:54 +00001820 let offen = 0, idxen = 0, glc = 0, slc = 0, tfe = 0,
1821 soffset = 128 /* ZERO */ in {
1822 defm _ADDR64 : MUBUFAddr64_m <op, name#"_addr64", (outs),
1823 (ins vdataClass:$vdata, SReg_128:$srsrc, VReg_64:$vaddr, mbuf_offset:$offset),
1824 name#" $vdata, $vaddr, $srsrc, 0 addr64"#"$offset",
1825 [(st store_vt:$vdata,
1826 (MUBUFAddr64 v4i32:$srsrc, i64:$vaddr, i16:$offset))]>;
1827 }
1828 } // End mayLoad = 0, mayStore = 1
Tom Stellard754f80f2013-04-05 23:31:51 +00001829}
1830
Matt Arsenault3f981402014-09-15 15:41:53 +00001831class FLAT_Load_Helper <bits<7> op, string asm, RegisterClass regClass> :
1832 FLAT <op, (outs regClass:$data),
1833 (ins VReg_64:$addr),
1834 asm#" $data, $addr, [M0, FLAT_SCRATCH]", []> {
1835 let glc = 0;
1836 let slc = 0;
1837 let tfe = 0;
1838 let mayLoad = 1;
1839}
1840
1841class FLAT_Store_Helper <bits<7> op, string name, RegisterClass vdataClass> :
1842 FLAT <op, (outs), (ins vdataClass:$data, VReg_64:$addr),
1843 name#" $data, $addr, [M0, FLAT_SCRATCH]",
1844 []> {
1845
1846 let mayLoad = 0;
1847 let mayStore = 1;
1848
1849 // Encoding
1850 let glc = 0;
1851 let slc = 0;
1852 let tfe = 0;
1853}
1854
Tom Stellard682bfbc2013-10-10 17:11:24 +00001855class MIMG_Mask <string op, int channels> {
1856 string Op = op;
1857 int Channels = channels;
1858}
1859
Tom Stellard16a9a202013-08-14 23:24:17 +00001860class MIMG_NoSampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001861 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001862 RegisterClass src_rc> : MIMG <
Tom Stellard353b3362013-05-06 23:02:12 +00001863 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001864 (outs dst_rc:$vdata),
Tom Stellard353b3362013-05-06 23:02:12 +00001865 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001866 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Tom Stellard353b3362013-05-06 23:02:12 +00001867 SReg_256:$srsrc),
1868 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1869 #" $tfe, $lwe, $slc, $vaddr, $srsrc",
1870 []> {
1871 let SSAMP = 0;
1872 let mayLoad = 1;
1873 let mayStore = 0;
1874 let hasPostISelHook = 1;
1875}
1876
Tom Stellard682bfbc2013-10-10 17:11:24 +00001877multiclass MIMG_NoSampler_Src_Helper <bits<7> op, string asm,
1878 RegisterClass dst_rc,
1879 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001880 def _V1 : MIMG_NoSampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001881 MIMG_Mask<asm#"_V1", channels>;
1882 def _V2 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_64>,
1883 MIMG_Mask<asm#"_V2", channels>;
1884 def _V4 : MIMG_NoSampler_Helper <op, asm, dst_rc, VReg_128>,
1885 MIMG_Mask<asm#"_V4", channels>;
1886}
1887
Tom Stellard16a9a202013-08-14 23:24:17 +00001888multiclass MIMG_NoSampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001889 defm _V1 : MIMG_NoSampler_Src_Helper <op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001890 defm _V2 : MIMG_NoSampler_Src_Helper <op, asm, VReg_64, 2>;
1891 defm _V3 : MIMG_NoSampler_Src_Helper <op, asm, VReg_96, 3>;
1892 defm _V4 : MIMG_NoSampler_Src_Helper <op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001893}
1894
1895class MIMG_Sampler_Helper <bits<7> op, string asm,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001896 RegisterClass dst_rc,
Tom Stellard16a9a202013-08-14 23:24:17 +00001897 RegisterClass src_rc> : MIMG <
Christian Konig72d5d5c2013-02-21 15:16:44 +00001898 op,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001899 (outs dst_rc:$vdata),
Christian Konig72d5d5c2013-02-21 15:16:44 +00001900 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
Tom Stellard16a9a202013-08-14 23:24:17 +00001901 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
Christian Konig84652962013-03-01 09:46:17 +00001902 SReg_256:$srsrc, SReg_128:$ssamp),
Christian Konig08e768b2013-02-21 15:17:17 +00001903 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1904 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
Christian Konig72d5d5c2013-02-21 15:16:44 +00001905 []> {
1906 let mayLoad = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001907 let mayStore = 0;
Christian Konig8b1ed282013-04-10 08:39:16 +00001908 let hasPostISelHook = 1;
Tom Stellard75aadc22012-12-11 21:25:42 +00001909}
1910
Tom Stellard682bfbc2013-10-10 17:11:24 +00001911multiclass MIMG_Sampler_Src_Helper <bits<7> op, string asm,
1912 RegisterClass dst_rc,
1913 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001914 def _V1 : MIMG_Sampler_Helper <op, asm, dst_rc, VGPR_32>,
Tom Stellard682bfbc2013-10-10 17:11:24 +00001915 MIMG_Mask<asm#"_V1", channels>;
1916 def _V2 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_64>,
1917 MIMG_Mask<asm#"_V2", channels>;
1918 def _V4 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_128>,
1919 MIMG_Mask<asm#"_V4", channels>;
1920 def _V8 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_256>,
1921 MIMG_Mask<asm#"_V8", channels>;
1922 def _V16 : MIMG_Sampler_Helper <op, asm, dst_rc, VReg_512>,
1923 MIMG_Mask<asm#"_V16", channels>;
1924}
1925
Tom Stellard16a9a202013-08-14 23:24:17 +00001926multiclass MIMG_Sampler <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001927 defm _V1 : MIMG_Sampler_Src_Helper<op, asm, VGPR_32, 1>;
Tom Stellard682bfbc2013-10-10 17:11:24 +00001928 defm _V2 : MIMG_Sampler_Src_Helper<op, asm, VReg_64, 2>;
1929 defm _V3 : MIMG_Sampler_Src_Helper<op, asm, VReg_96, 3>;
1930 defm _V4 : MIMG_Sampler_Src_Helper<op, asm, VReg_128, 4>;
Tom Stellard16a9a202013-08-14 23:24:17 +00001931}
1932
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001933class MIMG_Gather_Helper <bits<7> op, string asm,
1934 RegisterClass dst_rc,
1935 RegisterClass src_rc> : MIMG <
1936 op,
1937 (outs dst_rc:$vdata),
1938 (ins i32imm:$dmask, i1imm:$unorm, i1imm:$glc, i1imm:$da, i1imm:$r128,
1939 i1imm:$tfe, i1imm:$lwe, i1imm:$slc, src_rc:$vaddr,
1940 SReg_256:$srsrc, SReg_128:$ssamp),
1941 asm#" $vdata, $dmask, $unorm, $glc, $da, $r128,"
1942 #" $tfe, $lwe, $slc, $vaddr, $srsrc, $ssamp",
1943 []> {
1944 let mayLoad = 1;
1945 let mayStore = 0;
1946
1947 // DMASK was repurposed for GATHER4. 4 components are always
1948 // returned and DMASK works like a swizzle - it selects
1949 // the component to fetch. The only useful DMASK values are
1950 // 1=red, 2=green, 4=blue, 8=alpha. (e.g. 1 returns
1951 // (red,red,red,red) etc.) The ISA document doesn't mention
1952 // this.
1953 // Therefore, disable all code which updates DMASK by setting these two:
1954 let MIMG = 0;
1955 let hasPostISelHook = 0;
1956}
1957
1958multiclass MIMG_Gather_Src_Helper <bits<7> op, string asm,
1959 RegisterClass dst_rc,
1960 int channels> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001961 def _V1 : MIMG_Gather_Helper <op, asm, dst_rc, VGPR_32>,
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001962 MIMG_Mask<asm#"_V1", channels>;
1963 def _V2 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_64>,
1964 MIMG_Mask<asm#"_V2", channels>;
1965 def _V4 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_128>,
1966 MIMG_Mask<asm#"_V4", channels>;
1967 def _V8 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_256>,
1968 MIMG_Mask<asm#"_V8", channels>;
1969 def _V16 : MIMG_Gather_Helper <op, asm, dst_rc, VReg_512>,
1970 MIMG_Mask<asm#"_V16", channels>;
1971}
1972
1973multiclass MIMG_Gather <bits<7> op, string asm> {
Tom Stellard45c0b3a2015-01-07 20:59:25 +00001974 defm _V1 : MIMG_Gather_Src_Helper<op, asm, VGPR_32, 1>;
Marek Olsak51b8e7b2014-06-18 22:00:29 +00001975 defm _V2 : MIMG_Gather_Src_Helper<op, asm, VReg_64, 2>;
1976 defm _V3 : MIMG_Gather_Src_Helper<op, asm, VReg_96, 3>;
1977 defm _V4 : MIMG_Gather_Src_Helper<op, asm, VReg_128, 4>;
1978}
1979
Christian Konigf741fbf2013-02-26 17:52:42 +00001980//===----------------------------------------------------------------------===//
1981// Vector instruction mappings
1982//===----------------------------------------------------------------------===//
1983
1984// Maps an opcode in e32 form to its e64 equivalent
1985def getVOPe64 : InstrMapping {
1986 let FilterClass = "VOP";
1987 let RowFields = ["OpName"];
1988 let ColFields = ["Size"];
1989 let KeyCol = ["4"];
1990 let ValueCols = [["8"]];
1991}
1992
Tom Stellard1aaad692014-07-21 16:55:33 +00001993// Maps an opcode in e64 form to its e32 equivalent
1994def getVOPe32 : InstrMapping {
1995 let FilterClass = "VOP";
1996 let RowFields = ["OpName"];
1997 let ColFields = ["Size"];
1998 let KeyCol = ["8"];
1999 let ValueCols = [["4"]];
2000}
2001
Christian Konig3c145802013-03-27 09:12:59 +00002002// Maps an original opcode to its commuted version
2003def getCommuteRev : InstrMapping {
2004 let FilterClass = "VOP2_REV";
2005 let RowFields = ["RevOp"];
2006 let ColFields = ["IsOrig"];
2007 let KeyCol = ["1"];
2008 let ValueCols = [["0"]];
2009}
2010
Tom Stellard682bfbc2013-10-10 17:11:24 +00002011def getMaskedMIMGOp : InstrMapping {
2012 let FilterClass = "MIMG_Mask";
2013 let RowFields = ["Op"];
2014 let ColFields = ["Channels"];
2015 let KeyCol = ["4"];
2016 let ValueCols = [["1"], ["2"], ["3"] ];
2017}
2018
Christian Konig3c145802013-03-27 09:12:59 +00002019// Maps an commuted opcode to its original version
2020def getCommuteOrig : InstrMapping {
2021 let FilterClass = "VOP2_REV";
2022 let RowFields = ["RevOp"];
2023 let ColFields = ["IsOrig"];
2024 let KeyCol = ["0"];
2025 let ValueCols = [["1"]];
2026}
2027
Marek Olsak5df00d62014-12-07 12:18:57 +00002028def getMCOpcodeGen : InstrMapping {
Tom Stellardc721a232014-05-16 20:56:47 +00002029 let FilterClass = "SIMCInstr";
2030 let RowFields = ["PseudoInstr"];
2031 let ColFields = ["Subtarget"];
2032 let KeyCol = [!cast<string>(SISubtarget.NONE)];
Marek Olsak5df00d62014-12-07 12:18:57 +00002033 let ValueCols = [[!cast<string>(SISubtarget.SI)],[!cast<string>(SISubtarget.VI)]];
Tom Stellardc721a232014-05-16 20:56:47 +00002034}
2035
Tom Stellard155bbb72014-08-11 22:18:17 +00002036def getAddr64Inst : InstrMapping {
2037 let FilterClass = "MUBUFAddr64Table";
Tom Stellard7980fc82014-09-25 18:30:26 +00002038 let RowFields = ["OpName"];
Tom Stellard155bbb72014-08-11 22:18:17 +00002039 let ColFields = ["IsAddr64"];
2040 let KeyCol = ["0"];
2041 let ValueCols = [["1"]];
2042}
2043
Matt Arsenault9903ccf2014-09-08 15:07:27 +00002044// Maps an atomic opcode to its version with a return value.
2045def getAtomicRetOp : InstrMapping {
2046 let FilterClass = "AtomicNoRet";
2047 let RowFields = ["NoRetOp"];
2048 let ColFields = ["IsRet"];
2049 let KeyCol = ["0"];
2050 let ValueCols = [["1"]];
2051}
2052
2053// Maps an atomic opcode to its returnless version.
2054def getAtomicNoRetOp : InstrMapping {
2055 let FilterClass = "AtomicNoRet";
2056 let RowFields = ["NoRetOp"];
2057 let ColFields = ["IsRet"];
2058 let KeyCol = ["1"];
2059 let ValueCols = [["0"]];
2060}
2061
Tom Stellard75aadc22012-12-11 21:25:42 +00002062include "SIInstructions.td"
Marek Olsak5df00d62014-12-07 12:18:57 +00002063include "CIInstructions.td"
2064include "VIInstructions.td"