blob: 71f140b7a65608526c9a54fb1dd49420d0594c9c [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000015#ifndef LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
16#define LLVM_LIB_TARGET_MIPS_MIPSISELLOWERING_H
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000017
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019#include "Mips.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000020#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000021#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000022#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000023#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000024#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000025#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000026
27namespace llvm {
28 namespace MipsISD {
29 enum NodeType {
30 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000031 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000032
33 // Jump and link (call)
34 JmpLink,
35
Akira Hatanaka91318df2012-10-19 20:59:39 +000036 // Tail call
37 TailCall,
38
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000039 // Get the Higher 16 bits from a 32-bit immediate
40 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000041 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000042
43 // Get the Lower 16 bits from a 32-bit immediate
44 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000045 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000046
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000047 // Handle gp_rel (small data/bss sections) relocation.
48 GPRel,
49
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000050 // Thread Pointer
51 ThreadPointer,
52
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000053 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000054 FPBrcond,
55
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000056 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000057 FPCmp,
58
Akira Hatanakaa5352702011-03-31 18:26:17 +000059 // Floating Point Conditional Moves
60 CMovFP_T,
61 CMovFP_F,
62
Akira Hatanaka252f54f2013-05-16 21:17:15 +000063 // FP-to-int truncation node.
64 TruncIntFP,
65
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000066 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000067 Ret,
68
Akira Hatanakac0b02062013-01-30 00:26:49 +000069 EH_RETURN,
70
Akira Hatanaka28721bd2013-03-30 01:14:04 +000071 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000072 MFHI,
73 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000074
75 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000076 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000077
78 // Mult nodes.
79 Mult,
80 Multu,
81
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000082 // MAdd/Sub nodes
83 MAdd,
84 MAddu,
85 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000086 MSubu,
87
88 // DivRem(u)
89 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000090 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000091 DivRem16,
92 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000093
94 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000095 ExtractElementF64,
96
Akira Hatanaka5ee84642011-12-09 01:53:17 +000097 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000098
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000099 DynAlloc,
100
Akira Hatanaka5360f882011-08-17 02:05:42 +0000101 Sync,
102
103 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000104 Ins,
105
Akira Hatanaka233ac532012-09-21 23:52:47 +0000106 // EXTR.W instrinsic nodes.
107 EXTP,
108 EXTPDP,
109 EXTR_S_H,
110 EXTR_W,
111 EXTR_R_W,
112 EXTR_RS_W,
113 SHILO,
114 MTHLIP,
115
116 // DPA.W intrinsic nodes.
117 MULSAQ_S_W_PH,
118 MAQ_S_W_PHL,
119 MAQ_S_W_PHR,
120 MAQ_SA_W_PHL,
121 MAQ_SA_W_PHR,
122 DPAU_H_QBL,
123 DPAU_H_QBR,
124 DPSU_H_QBL,
125 DPSU_H_QBR,
126 DPAQ_S_W_PH,
127 DPSQ_S_W_PH,
128 DPAQ_SA_L_W,
129 DPSQ_SA_L_W,
130 DPA_W_PH,
131 DPS_W_PH,
132 DPAQX_S_W_PH,
133 DPAQX_SA_W_PH,
134 DPAX_W_PH,
135 DPSX_W_PH,
136 DPSQX_S_W_PH,
137 DPSQX_SA_W_PH,
138 MULSA_W_PH,
139
140 MULT,
141 MULTU,
142 MADD_DSP,
143 MADDU_DSP,
144 MSUB_DSP,
145 MSUBU_DSP,
146
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000147 // DSP shift nodes.
148 SHLL_DSP,
149 SHRA_DSP,
150 SHRL_DSP,
151
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000152 // DSP setcc and select_cc nodes.
153 SETCC_DSP,
154 SELECT_CC_DSP,
155
Daniel Sanders7a289d02013-09-23 12:02:46 +0000156 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000157 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000158 VALL_ZERO,
159 VANY_ZERO,
160 VALL_NONZERO,
161 VANY_NONZERO,
162
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000163 // These take a vector and return a vector bitmask.
164 VCEQ,
165 VCLE_S,
166 VCLE_U,
167 VCLT_S,
168 VCLT_U,
169
Daniel Sanders3ce56622013-09-24 12:18:31 +0000170 // Element-wise vector max/min.
171 VSMAX,
172 VSMIN,
173 VUMAX,
174 VUMIN,
175
Daniel Sanderse5087042013-09-24 14:02:15 +0000176 // Vector Shuffle with mask as an operand
177 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000178 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000179 ILVEV, // Interleave even elements
180 ILVOD, // Interleave odd elements
181 ILVL, // Interleave left elements
182 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000183 PCKEV, // Pack even elements
184 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000185
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000186 // Vector Lane Copy
187 INSVE, // Copy element from one vector to another
188
Daniel Sandersf7456c72013-09-23 13:22:24 +0000189 // Combined (XOR (OR $a, $b), -1)
190 VNOR,
191
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000192 // Extended vector element extraction
193 VEXTRACT_SEXT_ELT,
194 VEXTRACT_ZEXT_ELT,
195
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000196 // Load/Store Left/Right nodes.
197 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
198 LWR,
199 SWL,
200 SWR,
201 LDL,
202 LDR,
203 SDL,
204 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000205 };
206 }
207
Akira Hatanakae2489122011-04-15 21:51:11 +0000208 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000209 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000210 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000211 class MipsFunctionInfo;
Eric Christopherbf33a3c2014-07-02 23:18:40 +0000212 class MipsSubtarget;
Daniel Sanders2c6f4b42014-11-07 15:03:53 +0000213 class MipsCCState;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000214
Chris Lattner58e8be82009-08-13 05:41:27 +0000215 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000216 bool isMicroMips;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000217 public:
Eric Christopherb1526602014-09-19 23:30:42 +0000218 explicit MipsTargetLowering(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000219 const MipsSubtarget &STI);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000220
Eric Christopherb1526602014-09-19 23:30:42 +0000221 static const MipsTargetLowering *create(const MipsTargetMachine &TM,
Eric Christopher8924d272014-07-18 23:25:04 +0000222 const MipsSubtarget &STI);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000223
Reed Kotler720c5ca2014-04-17 22:15:34 +0000224 /// createFastISel - This method returns a target specific FastISel object,
225 /// or null if the target does not support "fast" ISel.
226 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
227 const TargetLibraryInfo *libInfo) const override;
228
Craig Topper56c590a2014-04-29 07:58:02 +0000229 MVT getScalarShiftAmountTy(EVT LHSTy) const override { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000230
Craig Topper56c590a2014-04-29 07:58:02 +0000231 void LowerOperationWrapper(SDNode *N,
232 SmallVectorImpl<SDValue> &Results,
233 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000234
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000235 /// LowerOperation - Provide custom lowering hooks for some operations.
Craig Topper56c590a2014-04-29 07:58:02 +0000236 SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000237
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000238 /// ReplaceNodeResults - Replace the results of node with an illegal result
239 /// type with new values built out of custom code.
240 ///
Craig Topper56c590a2014-04-29 07:58:02 +0000241 void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
242 SelectionDAG &DAG) const override;
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000243
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000244 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000245 // DAG node.
Craig Topper56c590a2014-04-29 07:58:02 +0000246 const char *getTargetNodeName(unsigned Opcode) const override;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000247
Scott Michela6729e82008-03-10 15:42:14 +0000248 /// getSetCCResultType - get the ISD::SETCC result ValueType
Craig Topper56c590a2014-04-29 07:58:02 +0000249 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const override;
Scott Michela6729e82008-03-10 15:42:14 +0000250
Craig Topper56c590a2014-04-29 07:58:02 +0000251 SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const override;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000252
Craig Topper56c590a2014-04-29 07:58:02 +0000253 MachineBasicBlock *
254 EmitInstrWithCustomInserter(MachineInstr *MI,
255 MachineBasicBlock *MBB) const override;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000256
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000257 struct LTStr {
258 bool operator()(const char *S1, const char *S2) const {
259 return strcmp(S1, S2) < 0;
260 }
261 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000262
Daniel Sanders23e98772014-11-02 16:09:29 +0000263 void HandleByVal(CCState *, unsigned &, unsigned) const override;
264
Daniel Sanders1440bb22015-01-09 17:21:30 +0000265 unsigned getRegisterByName(const char* RegName, EVT VT) const override;
266
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000267 protected:
268 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000269
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000270 // This method creates the following nodes, which are necessary for
271 // computing a local symbol's address:
272 //
273 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000274 template <class NodeTy>
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000275 SDValue getAddrLocal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000276 bool IsN32OrN64) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000277 SDLoc DL(N);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000278 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000279 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
280 getTargetNode(N, Ty, DAG, GOTFlag));
281 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
282 MachinePointerInfo::getGOT(), false, false,
283 false, 0);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000284 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000285 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
286 getTargetNode(N, Ty, DAG, LoFlag));
287 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
288 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000289
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000290 // This method creates the following nodes, which are necessary for
291 // computing a global symbol's address:
292 //
293 // (load (wrapper $gp, %got(sym)))
294 template<class NodeTy>
295 SDValue getAddrGlobal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000296 unsigned Flag, SDValue Chain,
297 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000298 SDLoc DL(N);
299 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
300 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000301 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000302 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000303
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000304 // This method creates the following nodes, which are necessary for
305 // computing a global symbol's address in large-GOT mode:
306 //
307 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
308 template<class NodeTy>
309 SDValue getAddrGlobalLargeGOT(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000310 unsigned HiFlag, unsigned LoFlag,
311 SDValue Chain,
312 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000313 SDLoc DL(N);
314 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty,
315 getTargetNode(N, Ty, DAG, HiFlag));
316 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
317 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
318 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000319 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
320 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000321 }
322
323 // This method creates the following nodes, which are necessary for
324 // computing a symbol's address in non-PIC mode:
325 //
326 // (add %hi(sym), %lo(sym))
327 template<class NodeTy>
328 SDValue getAddrNonPIC(NodeTy *N, EVT Ty, SelectionDAG &DAG) const {
329 SDLoc DL(N);
330 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
331 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
332 return DAG.getNode(ISD::ADD, DL, Ty,
333 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
334 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
335 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000336
Sasa Stankovicb38db1e2014-11-06 13:20:12 +0000337 // This method creates the following nodes, which are necessary for
338 // computing a symbol's address using gp-relative addressing:
339 //
340 // (add $gp, %gp_rel(sym))
341 template<class NodeTy>
342 SDValue getAddrGPRel(NodeTy *N, EVT Ty, SelectionDAG &DAG) const {
343 SDLoc DL(N);
344 assert(Ty == MVT::i32);
345 SDValue GPRel = getTargetNode(N, Ty, DAG, MipsII::MO_GPREL);
346 return DAG.getNode(ISD::ADD, DL, Ty,
347 DAG.getRegister(Mips::GP, Ty),
348 DAG.getNode(MipsISD::GPRel, DL, DAG.getVTList(Ty),
349 GPRel));
350 }
351
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000352 /// This function fills Ops, which is the list of operands that will later
353 /// be used when a function call node is created. It also generates
354 /// copyToReg nodes to set up argument registers.
355 virtual void
356 getOpndList(SmallVectorImpl<SDValue> &Ops,
357 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
358 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
Sasa Stankovic7072a792014-10-01 08:22:21 +0000359 bool IsCallReloc, CallLoweringInfo &CLI, SDValue Callee,
360 SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000361
Reed Kotler783c7942013-05-10 22:25:39 +0000362 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000363 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
364 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
365
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000366 // Subtarget Info
Eric Christopher1c29a652014-07-18 22:55:25 +0000367 const MipsSubtarget &Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000368
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000369 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000370 // Create a TargetGlobalAddress node.
371 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
372 unsigned Flag) const;
373
374 // Create a TargetExternalSymbol node.
375 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
376 unsigned Flag) const;
377
378 // Create a TargetBlockAddress node.
379 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
380 unsigned Flag) const;
381
382 // Create a TargetJumpTable node.
383 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
384 unsigned Flag) const;
385
386 // Create a TargetConstantPool node.
387 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
388 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000389
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000390 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000391 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000392 CallingConv::ID CallConv, bool isVarArg,
Daniel Sandersb3ca3382014-09-26 10:06:12 +0000393 const SmallVectorImpl<ISD::InputArg> &Ins, SDLoc dl,
394 SelectionDAG &DAG, SmallVectorImpl<SDValue> &InVals,
395 TargetLowering::CallLoweringInfo &CLI) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000396
397 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000398 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
399 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
400 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
401 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
402 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
403 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
404 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
405 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
406 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
407 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
408 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
Daniel Sanders2b553d42014-08-01 09:17:39 +0000409 SDValue lowerVAARG(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000410 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
411 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
412 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
413 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
414 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000415 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
416 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
417 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000418 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000419 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000420 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000421
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000422 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000423 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000424 virtual bool
Daniel Sanders23e98772014-11-02 16:09:29 +0000425 isEligibleForTailCallOptimization(const CCState &CCInfo,
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000426 unsigned NextStackOffset,
Daniel Sanders23e98772014-11-02 16:09:29 +0000427 const MipsFunctionInfo &FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000428
Akira Hatanaka25dad192012-10-27 00:10:18 +0000429 /// copyByValArg - Copy argument registers which were used to pass a byval
430 /// argument to the stack. Create a stack frame object for the byval
431 /// argument.
Daniel Sandersf43e6872014-11-01 18:44:56 +0000432 void copyByValRegs(SDValue Chain, SDLoc DL, std::vector<SDValue> &OutChains,
433 SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000434 SmallVectorImpl<SDValue> &InVals,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000435 const Argument *FuncArg, unsigned FirstReg,
436 unsigned LastReg, const CCValAssign &VA,
437 MipsCCState &State) const;
Akira Hatanaka25dad192012-10-27 00:10:18 +0000438
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000439 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000440 void passByValArg(SDValue Chain, SDLoc DL,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000441 std::deque<std::pair<unsigned, SDValue>> &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000442 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000443 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000444 unsigned FirstReg, unsigned LastReg,
Daniel Sandersf43e6872014-11-01 18:44:56 +0000445 const ISD::ArgFlagsTy &Flags, bool isLittle,
446 const CCValAssign &VA) const;
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000447
Akira Hatanaka2a134022012-10-27 00:21:13 +0000448 /// writeVarArgRegs - Write variable function arguments passed in registers
449 /// to the stack. Also create a stack frame object for the first variable
450 /// argument.
Daniel Sandersb315c8c2014-11-07 15:33:08 +0000451 void writeVarArgRegs(std::vector<SDValue> &OutChains, SDValue Chain,
452 SDLoc DL, SelectionDAG &DAG, CCState &State) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000453
Craig Topper56c590a2014-04-29 07:58:02 +0000454 SDValue
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000455 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000457 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000458 SDLoc dl, SelectionDAG &DAG,
Craig Topper56c590a2014-04-29 07:58:02 +0000459 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000460
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000461 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000462 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000463 SelectionDAG &DAG) const;
464
Craig Topper56c590a2014-04-29 07:58:02 +0000465 SDValue LowerCall(TargetLowering::CallLoweringInfo &CLI,
466 SmallVectorImpl<SDValue> &InVals) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000467
Craig Topper56c590a2014-04-29 07:58:02 +0000468 bool CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
469 bool isVarArg,
470 const SmallVectorImpl<ISD::OutputArg> &Outs,
471 LLVMContext &Context) const override;
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000472
Craig Topper56c590a2014-04-29 07:58:02 +0000473 SDValue LowerReturn(SDValue Chain,
474 CallingConv::ID CallConv, bool isVarArg,
475 const SmallVectorImpl<ISD::OutputArg> &Outs,
476 const SmallVectorImpl<SDValue> &OutVals,
477 SDLoc dl, SelectionDAG &DAG) const override;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000478
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000479 // Inline asm support
Craig Topper56c590a2014-04-29 07:58:02 +0000480 ConstraintType
481 getConstraintType(const std::string &Constraint) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000482
Akira Hatanakae2489122011-04-15 21:51:11 +0000483 /// Examine constraint string and operand type and determine a weight value.
484 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000485 ConstraintWeight getSingleConstraintMatchWeight(
Craig Topper56c590a2014-04-29 07:58:02 +0000486 AsmOperandInfo &info, const char *constraint) const override;
John Thompsone8360b72010-10-29 17:29:13 +0000487
Akira Hatanaka7473b472013-08-14 00:21:25 +0000488 /// This function parses registers that appear in inline-asm constraints.
489 /// It returns pair (0, 0) on failure.
490 std::pair<unsigned, const TargetRegisterClass *>
Craig Topper6dc4a8bc2014-08-30 16:48:02 +0000491 parseRegForInlineAsmConstraint(StringRef C, MVT VT) const;
Akira Hatanaka7473b472013-08-14 00:21:25 +0000492
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000493 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000494 getRegForInlineAsmConstraint(const std::string &Constraint,
Craig Topper56c590a2014-04-29 07:58:02 +0000495 MVT VT) const override;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000496
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000497 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
498 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
499 /// true it means one of the asm constraint of the inline asm instruction
500 /// being processed is 'm'.
Craig Topper56c590a2014-04-29 07:58:02 +0000501 void LowerAsmOperandForConstraint(SDValue Op,
502 std::string &Constraint,
503 std::vector<SDValue> &Ops,
504 SelectionDAG &DAG) const override;
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000505
Craig Topper56c590a2014-04-29 07:58:02 +0000506 bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const override;
Akira Hatanakaef839192012-11-17 00:25:41 +0000507
Craig Topper56c590a2014-04-29 07:58:02 +0000508 bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const override;
Evan Cheng16993aa2009-10-27 19:56:55 +0000509
Craig Topper56c590a2014-04-29 07:58:02 +0000510 EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
511 unsigned SrcAlign,
512 bool IsMemset, bool ZeroMemset,
513 bool MemcpyStrSrc,
514 MachineFunction &MF) const override;
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000515
Evan Cheng16993aa2009-10-27 19:56:55 +0000516 /// isFPImmLegal - Returns true if the target can instruction select the
517 /// specified FP immediate natively. If false, the legalizer will
518 /// materialize the FP immediate as a load from a constant pool.
Craig Topper56c590a2014-04-29 07:58:02 +0000519 bool isFPImmLegal(const APFloat &Imm, EVT VT) const override;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000520
Craig Topper56c590a2014-04-29 07:58:02 +0000521 unsigned getJumpTableEncoding() const override;
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000522
Daniel Sanders6a803f62014-06-16 13:13:03 +0000523 /// Emit a sign-extension using sll/sra, seb, or seh appropriately.
524 MachineBasicBlock *emitSignExtendToI32InReg(MachineInstr *MI,
525 MachineBasicBlock *BB,
526 unsigned Size, unsigned DstReg,
527 unsigned SrcRec) const;
528
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000529 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000530 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000531 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000532 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
533 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000534 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000535 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000536 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000537 MachineBasicBlock *BB, unsigned Size) const;
Daniel Sanders0fa60412014-06-12 13:39:06 +0000538 MachineBasicBlock *emitSEL_D(MachineInstr *MI, MachineBasicBlock *BB) const;
Vasileios Kalintirisf53f7852014-12-12 14:41:37 +0000539 MachineBasicBlock *emitPseudoSELECT(MachineInstr *MI,
540 MachineBasicBlock *BB, bool isFPCmp,
541 unsigned Opc) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000542 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000543
544 /// Create MipsTargetLowering objects.
Eric Christopher8924d272014-07-18 23:25:04 +0000545 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000546 createMips16TargetLowering(const MipsTargetMachine &TM,
547 const MipsSubtarget &STI);
Eric Christopher8924d272014-07-18 23:25:04 +0000548 const MipsTargetLowering *
Eric Christopherb1526602014-09-19 23:30:42 +0000549 createMipsSETargetLowering(const MipsTargetMachine &TM,
550 const MipsSubtarget &STI);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000551
552 namespace Mips {
553 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
554 const TargetLibraryInfo *libInfo);
555 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000556}
557
Benjamin Kramera7c40ef2014-08-13 16:26:38 +0000558#endif