blob: aa4bcc9721420b83f44c2799f8f60d1b1410c961 [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000018#include "Mips.h"
19#include "MipsSubtarget.h"
Akira Hatanakad8f10ce2013-09-27 19:51:35 +000020#include "MCTargetDesc/MipsBaseInfo.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000021#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000023#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000025#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000026#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027
28namespace llvm {
29 namespace MipsISD {
30 enum NodeType {
31 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033
34 // Jump and link (call)
35 JmpLink,
36
Akira Hatanaka91318df2012-10-19 20:59:39 +000037 // Tail call
38 TailCall,
39
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040 // Get the Higher 16 bits from a 32-bit immediate
41 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000042 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000043
44 // Get the Lower 16 bits from a 32-bit immediate
45 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000046 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000047
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000048 // Handle gp_rel (small data/bss sections) relocation.
49 GPRel,
50
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000051 // Thread Pointer
52 ThreadPointer,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPBrcond,
56
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000057 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058 FPCmp,
59
Akira Hatanakaa5352702011-03-31 18:26:17 +000060 // Floating Point Conditional Moves
61 CMovFP_T,
62 CMovFP_F,
63
Akira Hatanaka252f54f2013-05-16 21:17:15 +000064 // FP-to-int truncation node.
65 TruncIntFP,
66
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000067 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000068 Ret,
69
Akira Hatanakac0b02062013-01-30 00:26:49 +000070 EH_RETURN,
71
Akira Hatanaka28721bd2013-03-30 01:14:04 +000072 // Node used to extract integer from accumulator.
73 ExtractLOHI,
74
75 // Node used to insert integers to accumulator.
76 InsertLOHI,
77
78 // Mult nodes.
79 Mult,
80 Multu,
81
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000082 // MAdd/Sub nodes
83 MAdd,
84 MAddu,
85 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000086 MSubu,
87
88 // DivRem(u)
89 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000090 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000091 DivRem16,
92 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000093
94 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000095 ExtractElementF64,
96
Akira Hatanaka5ee84642011-12-09 01:53:17 +000097 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000098
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +000099 DynAlloc,
100
Akira Hatanaka5360f882011-08-17 02:05:42 +0000101 Sync,
102
103 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000104 Ins,
105
Akira Hatanaka233ac532012-09-21 23:52:47 +0000106 // EXTR.W instrinsic nodes.
107 EXTP,
108 EXTPDP,
109 EXTR_S_H,
110 EXTR_W,
111 EXTR_R_W,
112 EXTR_RS_W,
113 SHILO,
114 MTHLIP,
115
116 // DPA.W intrinsic nodes.
117 MULSAQ_S_W_PH,
118 MAQ_S_W_PHL,
119 MAQ_S_W_PHR,
120 MAQ_SA_W_PHL,
121 MAQ_SA_W_PHR,
122 DPAU_H_QBL,
123 DPAU_H_QBR,
124 DPSU_H_QBL,
125 DPSU_H_QBR,
126 DPAQ_S_W_PH,
127 DPSQ_S_W_PH,
128 DPAQ_SA_L_W,
129 DPSQ_SA_L_W,
130 DPA_W_PH,
131 DPS_W_PH,
132 DPAQX_S_W_PH,
133 DPAQX_SA_W_PH,
134 DPAX_W_PH,
135 DPSX_W_PH,
136 DPSQX_S_W_PH,
137 DPSQX_SA_W_PH,
138 MULSA_W_PH,
139
140 MULT,
141 MULTU,
142 MADD_DSP,
143 MADDU_DSP,
144 MSUB_DSP,
145 MSUBU_DSP,
146
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000147 // DSP shift nodes.
148 SHLL_DSP,
149 SHRA_DSP,
150 SHRL_DSP,
151
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000152 // DSP setcc and select_cc nodes.
153 SETCC_DSP,
154 SELECT_CC_DSP,
155
Daniel Sanders7a289d02013-09-23 12:02:46 +0000156 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000157 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000158 VALL_ZERO,
159 VANY_ZERO,
160 VALL_NONZERO,
161 VANY_NONZERO,
162
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000163 // These take a vector and return a vector bitmask.
164 VCEQ,
165 VCLE_S,
166 VCLE_U,
167 VCLT_S,
168 VCLT_U,
169
Daniel Sanders3ce56622013-09-24 12:18:31 +0000170 // Element-wise vector max/min.
171 VSMAX,
172 VSMIN,
173 VUMAX,
174 VUMIN,
175
Daniel Sanderse5087042013-09-24 14:02:15 +0000176 // Vector Shuffle with mask as an operand
177 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000178 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000179 ILVEV, // Interleave even elements
180 ILVOD, // Interleave odd elements
181 ILVL, // Interleave left elements
182 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000183 PCKEV, // Pack even elements
184 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000185
Daniel Sandersf7456c72013-09-23 13:22:24 +0000186 // Combined (XOR (OR $a, $b), -1)
187 VNOR,
188
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000189 // Extended vector element extraction
190 VEXTRACT_SEXT_ELT,
191 VEXTRACT_ZEXT_ELT,
192
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000193 // Load/Store Left/Right nodes.
194 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
195 LWR,
196 SWL,
197 SWR,
198 LDL,
199 LDR,
200 SDL,
201 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000202 };
203 }
204
Akira Hatanakae2489122011-04-15 21:51:11 +0000205 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000207 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000208 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000209
Chris Lattner58e8be82009-08-13 05:41:27 +0000210 class MipsTargetLowering : public TargetLowering {
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000211 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000212 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000213
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000214 static const MipsTargetLowering *create(MipsTargetMachine &TM);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000215
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000216 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000217
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000218 virtual void LowerOperationWrapper(SDNode *N,
219 SmallVectorImpl<SDValue> &Results,
220 SelectionDAG &DAG) const;
221
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000222 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000223 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000224
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000225 /// ReplaceNodeResults - Replace the results of node with an illegal result
226 /// type with new values built out of custom code.
227 ///
228 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
229 SelectionDAG &DAG) const;
230
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000231 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000232 // DAG node.
233 virtual const char *getTargetNodeName(unsigned Opcode) const;
234
Scott Michela6729e82008-03-10 15:42:14 +0000235 /// getSetCCResultType - get the ISD::SETCC result ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000236 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000237
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000238 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000239
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000240 virtual MachineBasicBlock *
241 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000242
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000243 struct LTStr {
244 bool operator()(const char *S1, const char *S2) const {
245 return strcmp(S1, S2) < 0;
246 }
247 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000248
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000249 protected:
250 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000251
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000252 // This method creates the following nodes, which are necessary for
253 // computing a local symbol's address:
254 //
255 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
256 template<class NodeTy>
257 SDValue getAddrLocal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
258 bool HasMips64) const {
259 SDLoc DL(N);
260 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
261 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
262 getTargetNode(N, Ty, DAG, GOTFlag));
263 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
264 MachinePointerInfo::getGOT(), false, false,
265 false, 0);
266 unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
267 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
268 getTargetNode(N, Ty, DAG, LoFlag));
269 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
270 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000271
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000272 // This method creates the following nodes, which are necessary for
273 // computing a global symbol's address:
274 //
275 // (load (wrapper $gp, %got(sym)))
276 template<class NodeTy>
277 SDValue getAddrGlobal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000278 unsigned Flag, SDValue Chain,
279 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000280 SDLoc DL(N);
281 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
282 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000283 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000284 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000285
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000286 // This method creates the following nodes, which are necessary for
287 // computing a global symbol's address in large-GOT mode:
288 //
289 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
290 template<class NodeTy>
291 SDValue getAddrGlobalLargeGOT(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000292 unsigned HiFlag, unsigned LoFlag,
293 SDValue Chain,
294 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000295 SDLoc DL(N);
296 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty,
297 getTargetNode(N, Ty, DAG, HiFlag));
298 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
299 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
300 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000301 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
302 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000303 }
304
305 // This method creates the following nodes, which are necessary for
306 // computing a symbol's address in non-PIC mode:
307 //
308 // (add %hi(sym), %lo(sym))
309 template<class NodeTy>
310 SDValue getAddrNonPIC(NodeTy *N, EVT Ty, SelectionDAG &DAG) const {
311 SDLoc DL(N);
312 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
313 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
314 return DAG.getNode(ISD::ADD, DL, Ty,
315 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
316 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
317 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000318
319 /// This function fills Ops, which is the list of operands that will later
320 /// be used when a function call node is created. It also generates
321 /// copyToReg nodes to set up argument registers.
322 virtual void
323 getOpndList(SmallVectorImpl<SDValue> &Ops,
324 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
325 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
326 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000327
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000328 /// ByValArgInfo - Byval argument information.
329 struct ByValArgInfo {
330 unsigned FirstIdx; // Index of the first register used.
331 unsigned NumRegs; // Number of registers used for this argument.
332 unsigned Address; // Offset of the stack area used to pass this argument.
333
334 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
335 };
336
337 /// MipsCC - This class provides methods used to analyze formal and call
338 /// arguments and inquire about calling convention information.
339 class MipsCC {
340 public:
Reed Kotler783c7942013-05-10 22:25:39 +0000341 enum SpecialCallingConvType {
342 Mips16RetHelperConv, NoSpecialCallingConv
343 };
344
Akira Hatanakabfb66242013-08-20 23:38:40 +0000345 MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info,
346 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv);
Reed Kotler783c7942013-05-10 22:25:39 +0000347
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000348
Akira Hatanaka5001be52013-02-15 21:45:11 +0000349 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +0000350 bool IsVarArg, bool IsSoftFloat,
351 const SDNode *CallNode,
352 std::vector<ArgListEntry> &FuncArgs);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000353 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
354 bool IsSoftFloat,
355 Function::const_arg_iterator FuncArg);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000356
357 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
358 bool IsSoftFloat, const SDNode *CallNode,
359 const Type *RetTy) const;
360
361 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
362 bool IsSoftFloat, const Type *RetTy) const;
363
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000364 const CCState &getCCInfo() const { return CCInfo; }
365
366 /// hasByValArg - Returns true if function has byval arguments.
367 bool hasByValArg() const { return !ByValArgs.empty(); }
368
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000369 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000370 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000371
372 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000373 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000374
375 /// reservedArgArea - The size of the area the caller reserves for
376 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000377 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000378
Akira Hatanaka5001be52013-02-15 21:45:11 +0000379 /// Return pointer to array of integer argument registers.
380 const uint16_t *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000381
Craig Topper31ee5862013-07-03 15:07:05 +0000382 typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000383 byval_iterator byval_begin() const { return ByValArgs.begin(); }
384 byval_iterator byval_end() const { return ByValArgs.end(); }
385
386 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000387 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
388 CCValAssign::LocInfo LocInfo,
389 ISD::ArgFlagsTy ArgFlags);
390
391 /// useRegsForByval - Returns true if the calling convention allows the
392 /// use of registers to pass byval arguments.
393 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
394
395 /// Return the function that analyzes fixed argument list functions.
396 llvm::CCAssignFn *fixedArgFn() const;
397
398 /// Return the function that analyzes variable argument list functions.
399 llvm::CCAssignFn *varArgFn() const;
400
401 const uint16_t *shadowRegs() const;
402
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000403 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
404 unsigned Align);
405
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000406 /// Return the type of the register which is used to pass an argument or
407 /// return a value. This function returns f64 if the argument is an i64
408 /// value which has been generated as a result of softening an f128 value.
409 /// Otherwise, it just returns VT.
410 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
411 bool IsSoftFloat) const;
412
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000413 template<typename Ty>
414 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
415 const SDNode *CallNode, const Type *RetTy) const;
416
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000417 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000418 CallingConv::ID CallConv;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000419 bool IsO32, IsFP64;
Reed Kotler783c7942013-05-10 22:25:39 +0000420 SpecialCallingConvType SpecialCallingConv;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000421 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000422 };
Reed Kotler783c7942013-05-10 22:25:39 +0000423 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000424 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
425 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
426
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000427 // Subtarget Info
428 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000429
Akira Hatanaka7989f152011-10-28 18:47:24 +0000430 bool HasMips64, IsN64, IsO32;
Chris Lattner58e8be82009-08-13 05:41:27 +0000431
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000432 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000433 // Create a TargetGlobalAddress node.
434 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
435 unsigned Flag) const;
436
437 // Create a TargetExternalSymbol node.
438 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
439 unsigned Flag) const;
440
441 // Create a TargetBlockAddress node.
442 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
443 unsigned Flag) const;
444
445 // Create a TargetJumpTable node.
446 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
447 unsigned Flag) const;
448
449 // Create a TargetConstantPool node.
450 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
451 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000452
453 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000454 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000455 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000456 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000457 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000458 SDLoc dl, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000459 SmallVectorImpl<SDValue> &InVals,
460 const SDNode *CallNode, const Type *RetTy) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000461
462 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000463 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
464 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
465 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
466 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
467 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
468 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
469 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
470 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
471 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
472 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
473 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
474 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
475 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
476 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
477 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
478 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000479 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
480 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
481 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000482 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000483 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000484 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000485
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000486 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000487 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000488 virtual bool
489 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
490 unsigned NextStackOffset,
491 const MipsFunctionInfo& FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000492
Akira Hatanaka25dad192012-10-27 00:10:18 +0000493 /// copyByValArg - Copy argument registers which were used to pass a byval
494 /// argument to the stack. Create a stack frame object for the byval
495 /// argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000496 void copyByValRegs(SDValue Chain, SDLoc DL,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000497 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
498 const ISD::ArgFlagsTy &Flags,
499 SmallVectorImpl<SDValue> &InVals,
500 const Argument *FuncArg,
501 const MipsCC &CC, const ByValArgInfo &ByVal) const;
502
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000503 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000504 void passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000505 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000506 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000507 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
508 const MipsCC &CC, const ByValArgInfo &ByVal,
509 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
510
Akira Hatanaka2a134022012-10-27 00:21:13 +0000511 /// writeVarArgRegs - Write variable function arguments passed in registers
512 /// to the stack. Also create a stack frame object for the first variable
513 /// argument.
514 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000515 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000516
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000517 virtual SDValue
518 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000519 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000520 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000521 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000522 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000523
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000524 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000525 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000526 SelectionDAG &DAG) const;
527
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000528 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000529 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000530 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000532 virtual bool
533 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
534 bool isVarArg,
535 const SmallVectorImpl<ISD::OutputArg> &Outs,
536 LLVMContext &Context) const;
537
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000538 virtual SDValue
539 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000540 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000541 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000542 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000543 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000544
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000545 // Inline asm support
546 ConstraintType getConstraintType(const std::string &Constraint) const;
547
Akira Hatanakae2489122011-04-15 21:51:11 +0000548 /// Examine constraint string and operand type and determine a weight value.
549 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000550 ConstraintWeight getSingleConstraintMatchWeight(
551 AsmOperandInfo &info, const char *constraint) const;
552
Akira Hatanaka7473b472013-08-14 00:21:25 +0000553 /// This function parses registers that appear in inline-asm constraints.
554 /// It returns pair (0, 0) on failure.
555 std::pair<unsigned, const TargetRegisterClass *>
556 parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const;
557
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000558 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000559 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000560 MVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000561
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000562 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
563 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
564 /// true it means one of the asm constraint of the inline asm instruction
565 /// being processed is 'm'.
566 virtual void LowerAsmOperandForConstraint(SDValue Op,
567 std::string &Constraint,
568 std::vector<SDValue> &Ops,
569 SelectionDAG &DAG) const;
570
Akira Hatanakaef839192012-11-17 00:25:41 +0000571 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
572
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000573 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000574
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000575 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000576 unsigned SrcAlign,
577 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000578 bool MemcpyStrSrc,
579 MachineFunction &MF) const;
580
Evan Cheng16993aa2009-10-27 19:56:55 +0000581 /// isFPImmLegal - Returns true if the target can instruction select the
582 /// specified FP immediate natively. If false, the legalizer will
583 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000584 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000585
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000586 virtual unsigned getJumpTableEncoding() const;
587
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000588 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000589 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000590 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000591 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
592 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000593 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000594 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000595 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000596 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000597 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000598
599 /// Create MipsTargetLowering objects.
600 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
601 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000602}
603
604#endif // MipsISELLOWERING_H