Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1 | //===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | f3ebc3f | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines the interfaces that Mips uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | |
| 15 | #ifndef MipsISELLOWERING_H |
| 16 | #define MipsISELLOWERING_H |
| 17 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 18 | #include "Mips.h" |
| 19 | #include "MipsSubtarget.h" |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 20 | #include "MCTargetDesc/MipsBaseInfo.h" |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/CallingConvLower.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 22 | #include "llvm/CodeGen/SelectionDAG.h" |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 23 | #include "llvm/IR/Function.h" |
Craig Topper | b25fda9 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 24 | #include "llvm/Target/TargetLowering.h" |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 25 | #include <deque> |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 26 | #include <string> |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 27 | |
| 28 | namespace llvm { |
| 29 | namespace MipsISD { |
| 30 | enum NodeType { |
| 31 | // Start the numbering from where ISD NodeType finishes. |
Dan Gohman | ed1cf1a | 2008-09-23 18:42:32 +0000 | [diff] [blame] | 32 | FIRST_NUMBER = ISD::BUILTIN_OP_END, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 33 | |
| 34 | // Jump and link (call) |
| 35 | JmpLink, |
| 36 | |
Akira Hatanaka | 91318df | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 37 | // Tail call |
| 38 | TailCall, |
| 39 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 40 | // Get the Higher 16 bits from a 32-bit immediate |
| 41 | // No relation with Mips Hi register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 42 | Hi, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 43 | |
| 44 | // Get the Lower 16 bits from a 32-bit immediate |
| 45 | // No relation with Mips Lo register |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 46 | Lo, |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 47 | |
Bruno Cardoso Lopes | e5d1fcf | 2008-07-21 18:52:34 +0000 | [diff] [blame] | 48 | // Handle gp_rel (small data/bss sections) relocation. |
| 49 | GPRel, |
| 50 | |
Bruno Cardoso Lopes | bf3c125 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 51 | // Thread Pointer |
| 52 | ThreadPointer, |
| 53 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 54 | // Floating Point Branch Conditional |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 55 | FPBrcond, |
| 56 | |
Bruno Cardoso Lopes | 7ceec57 | 2008-07-09 04:45:36 +0000 | [diff] [blame] | 57 | // Floating Point Compare |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 58 | FPCmp, |
| 59 | |
Akira Hatanaka | a535270 | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 60 | // Floating Point Conditional Moves |
| 61 | CMovFP_T, |
| 62 | CMovFP_F, |
| 63 | |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 64 | // FP-to-int truncation node. |
| 65 | TruncIntFP, |
| 66 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 67 | // Return |
Bruno Cardoso Lopes | 4dc73fa | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 68 | Ret, |
| 69 | |
Akira Hatanaka | c0b0206 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 70 | EH_RETURN, |
| 71 | |
Akira Hatanaka | 28721bd | 2013-03-30 01:14:04 +0000 | [diff] [blame] | 72 | // Node used to extract integer from accumulator. |
| 73 | ExtractLOHI, |
| 74 | |
| 75 | // Node used to insert integers to accumulator. |
| 76 | InsertLOHI, |
| 77 | |
| 78 | // Mult nodes. |
| 79 | Mult, |
| 80 | Multu, |
| 81 | |
Bruno Cardoso Lopes | 4dc73fa | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 82 | // MAdd/Sub nodes |
| 83 | MAdd, |
| 84 | MAddu, |
| 85 | MSub, |
Bruno Cardoso Lopes | 434248a6 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 86 | MSubu, |
| 87 | |
| 88 | // DivRem(u) |
| 89 | DivRem, |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 90 | DivRemU, |
Akira Hatanaka | 28721bd | 2013-03-30 01:14:04 +0000 | [diff] [blame] | 91 | DivRem16, |
| 92 | DivRemU16, |
Akira Hatanaka | 2791697 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 93 | |
| 94 | BuildPairF64, |
Akira Hatanaka | b406843 | 2011-05-28 01:07:07 +0000 | [diff] [blame] | 95 | ExtractElementF64, |
| 96 | |
Akira Hatanaka | 5ee8464 | 2011-12-09 01:53:17 +0000 | [diff] [blame] | 97 | Wrapper, |
Akira Hatanaka | 4c406e7 | 2011-06-21 00:40:49 +0000 | [diff] [blame] | 98 | |
Akira Hatanaka | a4c09bc | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 99 | DynAlloc, |
| 100 | |
Akira Hatanaka | 5360f88 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 101 | Sync, |
| 102 | |
| 103 | Ext, |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 104 | Ins, |
| 105 | |
Akira Hatanaka | 233ac53 | 2012-09-21 23:52:47 +0000 | [diff] [blame] | 106 | // EXTR.W instrinsic nodes. |
| 107 | EXTP, |
| 108 | EXTPDP, |
| 109 | EXTR_S_H, |
| 110 | EXTR_W, |
| 111 | EXTR_R_W, |
| 112 | EXTR_RS_W, |
| 113 | SHILO, |
| 114 | MTHLIP, |
| 115 | |
| 116 | // DPA.W intrinsic nodes. |
| 117 | MULSAQ_S_W_PH, |
| 118 | MAQ_S_W_PHL, |
| 119 | MAQ_S_W_PHR, |
| 120 | MAQ_SA_W_PHL, |
| 121 | MAQ_SA_W_PHR, |
| 122 | DPAU_H_QBL, |
| 123 | DPAU_H_QBR, |
| 124 | DPSU_H_QBL, |
| 125 | DPSU_H_QBR, |
| 126 | DPAQ_S_W_PH, |
| 127 | DPSQ_S_W_PH, |
| 128 | DPAQ_SA_L_W, |
| 129 | DPSQ_SA_L_W, |
| 130 | DPA_W_PH, |
| 131 | DPS_W_PH, |
| 132 | DPAQX_S_W_PH, |
| 133 | DPAQX_SA_W_PH, |
| 134 | DPAX_W_PH, |
| 135 | DPSX_W_PH, |
| 136 | DPSQX_S_W_PH, |
| 137 | DPSQX_SA_W_PH, |
| 138 | MULSA_W_PH, |
| 139 | |
| 140 | MULT, |
| 141 | MULTU, |
| 142 | MADD_DSP, |
| 143 | MADDU_DSP, |
| 144 | MSUB_DSP, |
| 145 | MSUBU_DSP, |
| 146 | |
Akira Hatanaka | 1ebb2a1 | 2013-04-19 23:21:32 +0000 | [diff] [blame] | 147 | // DSP shift nodes. |
| 148 | SHLL_DSP, |
| 149 | SHRA_DSP, |
| 150 | SHRL_DSP, |
| 151 | |
Akira Hatanaka | 68741cc | 2013-04-30 22:37:26 +0000 | [diff] [blame] | 152 | // DSP setcc and select_cc nodes. |
| 153 | SETCC_DSP, |
| 154 | SELECT_CC_DSP, |
| 155 | |
Daniel Sanders | 7a289d0 | 2013-09-23 12:02:46 +0000 | [diff] [blame] | 156 | // Vector comparisons. |
Daniel Sanders | fd538dc | 2013-09-24 10:46:19 +0000 | [diff] [blame] | 157 | // These take a vector and return a boolean. |
Daniel Sanders | ce09d07 | 2013-08-28 12:14:50 +0000 | [diff] [blame] | 158 | VALL_ZERO, |
| 159 | VANY_ZERO, |
| 160 | VALL_NONZERO, |
| 161 | VANY_NONZERO, |
| 162 | |
Daniel Sanders | fd538dc | 2013-09-24 10:46:19 +0000 | [diff] [blame] | 163 | // These take a vector and return a vector bitmask. |
| 164 | VCEQ, |
| 165 | VCLE_S, |
| 166 | VCLE_U, |
| 167 | VCLT_S, |
| 168 | VCLT_U, |
| 169 | |
Daniel Sanders | 3ce5662 | 2013-09-24 12:18:31 +0000 | [diff] [blame] | 170 | // Element-wise vector max/min. |
| 171 | VSMAX, |
| 172 | VSMIN, |
| 173 | VUMAX, |
| 174 | VUMIN, |
| 175 | |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 176 | // Vector Shuffle with mask as an operand |
| 177 | VSHF, // Generic shuffle |
Daniel Sanders | 2630718 | 2013-09-24 14:20:00 +0000 | [diff] [blame] | 178 | SHF, // 4-element set shuffle. |
Daniel Sanders | 2ed228b | 2013-09-24 14:36:12 +0000 | [diff] [blame] | 179 | ILVEV, // Interleave even elements |
| 180 | ILVOD, // Interleave odd elements |
| 181 | ILVL, // Interleave left elements |
| 182 | ILVR, // Interleave right elements |
Daniel Sanders | fae5f2a | 2013-09-24 14:53:25 +0000 | [diff] [blame] | 183 | PCKEV, // Pack even elements |
| 184 | PCKOD, // Pack odd elements |
Daniel Sanders | e508704 | 2013-09-24 14:02:15 +0000 | [diff] [blame] | 185 | |
Daniel Sanders | f7456c7 | 2013-09-23 13:22:24 +0000 | [diff] [blame] | 186 | // Combined (XOR (OR $a, $b), -1) |
| 187 | VNOR, |
| 188 | |
Daniel Sanders | a4c8f3a | 2013-09-23 14:03:12 +0000 | [diff] [blame] | 189 | // Extended vector element extraction |
| 190 | VEXTRACT_SEXT_ELT, |
| 191 | VEXTRACT_ZEXT_ELT, |
| 192 | |
Akira Hatanaka | b9ebf8d | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 193 | // Load/Store Left/Right nodes. |
| 194 | LWL = ISD::FIRST_TARGET_MEMORY_OPCODE, |
| 195 | LWR, |
| 196 | SWL, |
| 197 | SWR, |
| 198 | LDL, |
| 199 | LDR, |
| 200 | SDL, |
| 201 | SDR |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 202 | }; |
| 203 | } |
| 204 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 205 | //===--------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 206 | // TargetLowering Implementation |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 207 | //===--------------------------------------------------------------------===// |
Akira Hatanaka | 9c962c0 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 208 | class MipsFunctionInfo; |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 209 | |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 210 | class MipsTargetLowering : public TargetLowering { |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 211 | public: |
Dan Gohman | 5f6a9da5 | 2007-08-02 21:21:54 +0000 | [diff] [blame] | 212 | explicit MipsTargetLowering(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 213 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 214 | static const MipsTargetLowering *create(MipsTargetMachine &TM); |
Akira Hatanaka | 770f064 | 2011-11-07 18:59:49 +0000 | [diff] [blame] | 215 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 216 | virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; } |
Akira Hatanaka | 2fcc1cf | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 217 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 218 | virtual void LowerOperationWrapper(SDNode *N, |
| 219 | SmallVectorImpl<SDValue> &Results, |
| 220 | SelectionDAG &DAG) const; |
| 221 | |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 222 | /// LowerOperation - Provide custom lowering hooks for some operations. |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 223 | virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 224 | |
Akira Hatanaka | fabb8cf | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 225 | /// ReplaceNodeResults - Replace the results of node with an illegal result |
| 226 | /// type with new values built out of custom code. |
| 227 | /// |
| 228 | virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results, |
| 229 | SelectionDAG &DAG) const; |
| 230 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 231 | /// getTargetNodeName - This method returns the name of a target specific |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 232 | // DAG node. |
| 233 | virtual const char *getTargetNodeName(unsigned Opcode) const; |
| 234 | |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 235 | /// getSetCCResultType - get the ISD::SETCC result ValueType |
Matt Arsenault | 75865923 | 2013-05-18 00:21:46 +0000 | [diff] [blame] | 236 | EVT getSetCCResultType(LLVMContext &Context, EVT VT) const; |
Scott Michel | a6729e8 | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 237 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 238 | virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 239 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 240 | virtual MachineBasicBlock * |
| 241 | EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const; |
Reed Kotler | 97f8e2f | 2013-01-28 02:46:49 +0000 | [diff] [blame] | 242 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 243 | struct LTStr { |
| 244 | bool operator()(const char *S1, const char *S2) const { |
| 245 | return strcmp(S1, S2) < 0; |
| 246 | } |
| 247 | }; |
Reed Kotler | 5fdeb21 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 248 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 249 | protected: |
| 250 | SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const; |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 251 | |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 252 | // This method creates the following nodes, which are necessary for |
| 253 | // computing a local symbol's address: |
| 254 | // |
| 255 | // (add (load (wrapper $gp, %got(sym)), %lo(sym)) |
| 256 | template<class NodeTy> |
| 257 | SDValue getAddrLocal(NodeTy *N, EVT Ty, SelectionDAG &DAG, |
| 258 | bool HasMips64) const { |
| 259 | SDLoc DL(N); |
| 260 | unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT; |
| 261 | SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty), |
| 262 | getTargetNode(N, Ty, DAG, GOTFlag)); |
| 263 | SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT, |
| 264 | MachinePointerInfo::getGOT(), false, false, |
| 265 | false, 0); |
| 266 | unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO; |
| 267 | SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, |
| 268 | getTargetNode(N, Ty, DAG, LoFlag)); |
| 269 | return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo); |
| 270 | } |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 271 | |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 272 | // This method creates the following nodes, which are necessary for |
| 273 | // computing a global symbol's address: |
| 274 | // |
| 275 | // (load (wrapper $gp, %got(sym))) |
| 276 | template<class NodeTy> |
| 277 | SDValue getAddrGlobal(NodeTy *N, EVT Ty, SelectionDAG &DAG, |
Akira Hatanaka | af4211a | 2013-09-28 00:12:32 +0000 | [diff] [blame^] | 278 | unsigned Flag, SDValue Chain, |
| 279 | const MachinePointerInfo &PtrInfo) const { |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 280 | SDLoc DL(N); |
| 281 | SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty), |
| 282 | getTargetNode(N, Ty, DAG, Flag)); |
Akira Hatanaka | af4211a | 2013-09-28 00:12:32 +0000 | [diff] [blame^] | 283 | return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0); |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 284 | } |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 285 | |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 286 | // This method creates the following nodes, which are necessary for |
| 287 | // computing a global symbol's address in large-GOT mode: |
| 288 | // |
| 289 | // (load (wrapper (add %hi(sym), $gp), %lo(sym))) |
| 290 | template<class NodeTy> |
| 291 | SDValue getAddrGlobalLargeGOT(NodeTy *N, EVT Ty, SelectionDAG &DAG, |
Akira Hatanaka | af4211a | 2013-09-28 00:12:32 +0000 | [diff] [blame^] | 292 | unsigned HiFlag, unsigned LoFlag, |
| 293 | SDValue Chain, |
| 294 | const MachinePointerInfo &PtrInfo) const { |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 295 | SDLoc DL(N); |
| 296 | SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, |
| 297 | getTargetNode(N, Ty, DAG, HiFlag)); |
| 298 | Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty)); |
| 299 | SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi, |
| 300 | getTargetNode(N, Ty, DAG, LoFlag)); |
Akira Hatanaka | af4211a | 2013-09-28 00:12:32 +0000 | [diff] [blame^] | 301 | return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false, |
| 302 | 0); |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 303 | } |
| 304 | |
| 305 | // This method creates the following nodes, which are necessary for |
| 306 | // computing a symbol's address in non-PIC mode: |
| 307 | // |
| 308 | // (add %hi(sym), %lo(sym)) |
| 309 | template<class NodeTy> |
| 310 | SDValue getAddrNonPIC(NodeTy *N, EVT Ty, SelectionDAG &DAG) const { |
| 311 | SDLoc DL(N); |
| 312 | SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI); |
| 313 | SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO); |
| 314 | return DAG.getNode(ISD::ADD, DL, Ty, |
| 315 | DAG.getNode(MipsISD::Hi, DL, Ty, Hi), |
| 316 | DAG.getNode(MipsISD::Lo, DL, Ty, Lo)); |
| 317 | } |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 318 | |
| 319 | /// This function fills Ops, which is the list of operands that will later |
| 320 | /// be used when a function call node is created. It also generates |
| 321 | /// copyToReg nodes to set up argument registers. |
| 322 | virtual void |
| 323 | getOpndList(SmallVectorImpl<SDValue> &Ops, |
| 324 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
| 325 | bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage, |
| 326 | CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const; |
Reed Kotler | a2d76bc | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 327 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 328 | /// ByValArgInfo - Byval argument information. |
| 329 | struct ByValArgInfo { |
| 330 | unsigned FirstIdx; // Index of the first register used. |
| 331 | unsigned NumRegs; // Number of registers used for this argument. |
| 332 | unsigned Address; // Offset of the stack area used to pass this argument. |
| 333 | |
| 334 | ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {} |
| 335 | }; |
| 336 | |
| 337 | /// MipsCC - This class provides methods used to analyze formal and call |
| 338 | /// arguments and inquire about calling convention information. |
| 339 | class MipsCC { |
| 340 | public: |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 341 | enum SpecialCallingConvType { |
| 342 | Mips16RetHelperConv, NoSpecialCallingConv |
| 343 | }; |
| 344 | |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 345 | MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info, |
| 346 | SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv); |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 347 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 348 | |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 349 | void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs, |
Akira Hatanaka | 3b7391d | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 350 | bool IsVarArg, bool IsSoftFloat, |
| 351 | const SDNode *CallNode, |
| 352 | std::vector<ArgListEntry> &FuncArgs); |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 353 | void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins, |
| 354 | bool IsSoftFloat, |
| 355 | Function::const_arg_iterator FuncArg); |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 356 | |
| 357 | void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, |
| 358 | bool IsSoftFloat, const SDNode *CallNode, |
| 359 | const Type *RetTy) const; |
| 360 | |
| 361 | void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 362 | bool IsSoftFloat, const Type *RetTy) const; |
| 363 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 364 | const CCState &getCCInfo() const { return CCInfo; } |
| 365 | |
| 366 | /// hasByValArg - Returns true if function has byval arguments. |
| 367 | bool hasByValArg() const { return !ByValArgs.empty(); } |
| 368 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 369 | /// regSize - Size (in number of bits) of integer registers. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 370 | unsigned regSize() const { return IsO32 ? 4 : 8; } |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 371 | |
| 372 | /// numIntArgRegs - Number of integer registers available for calls. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 373 | unsigned numIntArgRegs() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 374 | |
| 375 | /// reservedArgArea - The size of the area the caller reserves for |
| 376 | /// register arguments. This is 16-byte if ABI is O32. |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 377 | unsigned reservedArgArea() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 378 | |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 379 | /// Return pointer to array of integer argument registers. |
| 380 | const uint16_t *intArgRegs() const; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 381 | |
Craig Topper | 31ee586 | 2013-07-03 15:07:05 +0000 | [diff] [blame] | 382 | typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 383 | byval_iterator byval_begin() const { return ByValArgs.begin(); } |
| 384 | byval_iterator byval_end() const { return ByValArgs.end(); } |
| 385 | |
| 386 | private: |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 387 | void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT, |
| 388 | CCValAssign::LocInfo LocInfo, |
| 389 | ISD::ArgFlagsTy ArgFlags); |
| 390 | |
| 391 | /// useRegsForByval - Returns true if the calling convention allows the |
| 392 | /// use of registers to pass byval arguments. |
| 393 | bool useRegsForByval() const { return CallConv != CallingConv::Fast; } |
| 394 | |
| 395 | /// Return the function that analyzes fixed argument list functions. |
| 396 | llvm::CCAssignFn *fixedArgFn() const; |
| 397 | |
| 398 | /// Return the function that analyzes variable argument list functions. |
| 399 | llvm::CCAssignFn *varArgFn() const; |
| 400 | |
| 401 | const uint16_t *shadowRegs() const; |
| 402 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 403 | void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize, |
| 404 | unsigned Align); |
| 405 | |
Akira Hatanaka | 4b634fa | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 406 | /// Return the type of the register which is used to pass an argument or |
| 407 | /// return a value. This function returns f64 if the argument is an i64 |
| 408 | /// value which has been generated as a result of softening an f128 value. |
| 409 | /// Otherwise, it just returns VT. |
| 410 | MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode, |
| 411 | bool IsSoftFloat) const; |
| 412 | |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 413 | template<typename Ty> |
| 414 | void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat, |
| 415 | const SDNode *CallNode, const Type *RetTy) const; |
| 416 | |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 417 | CCState &CCInfo; |
Akira Hatanaka | 5001be5 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 418 | CallingConv::ID CallConv; |
Akira Hatanaka | bfb6624 | 2013-08-20 23:38:40 +0000 | [diff] [blame] | 419 | bool IsO32, IsFP64; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 420 | SpecialCallingConvType SpecialCallingConv; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 421 | SmallVector<ByValArgInfo, 2> ByValArgs; |
Akira Hatanaka | 4a3711d | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 422 | }; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 423 | protected: |
Akira Hatanaka | 6379121 | 2013-09-07 00:52:30 +0000 | [diff] [blame] | 424 | SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const; |
| 425 | SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const; |
| 426 | |
Bruno Cardoso Lopes | c9c3f49 | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 427 | // Subtarget Info |
| 428 | const MipsSubtarget *Subtarget; |
Jia Liu | f54f60f | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 429 | |
Akira Hatanaka | 7989f15 | 2011-10-28 18:47:24 +0000 | [diff] [blame] | 430 | bool HasMips64, IsN64, IsO32; |
Chris Lattner | 58e8be8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 431 | |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 432 | private: |
Akira Hatanaka | d8f10ce | 2013-09-27 19:51:35 +0000 | [diff] [blame] | 433 | // Create a TargetGlobalAddress node. |
| 434 | SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG, |
| 435 | unsigned Flag) const; |
| 436 | |
| 437 | // Create a TargetExternalSymbol node. |
| 438 | SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG, |
| 439 | unsigned Flag) const; |
| 440 | |
| 441 | // Create a TargetBlockAddress node. |
| 442 | SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG, |
| 443 | unsigned Flag) const; |
| 444 | |
| 445 | // Create a TargetJumpTable node. |
| 446 | SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG, |
| 447 | unsigned Flag) const; |
| 448 | |
| 449 | // Create a TargetConstantPool node. |
| 450 | SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG, |
| 451 | unsigned Flag) const; |
Reed Kotler | 783c794 | 2013-05-10 22:25:39 +0000 | [diff] [blame] | 452 | |
| 453 | MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 454 | // Lower Operand helpers |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 455 | SDValue LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 456 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 457 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 458 | SDLoc dl, SelectionDAG &DAG, |
Akira Hatanaka | 5f3ba9e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 459 | SmallVectorImpl<SDValue> &InVals, |
| 460 | const SDNode *CallNode, const Type *RetTy) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 461 | |
| 462 | // Lower Operand specifics |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 463 | SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const; |
| 464 | SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const; |
| 465 | SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const; |
| 466 | SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const; |
| 467 | SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const; |
| 468 | SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const; |
| 469 | SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const; |
| 470 | SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const; |
| 471 | SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const; |
| 472 | SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const; |
| 473 | SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const; |
| 474 | SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const; |
| 475 | SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const; |
| 476 | SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const; |
| 477 | SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const; |
| 478 | SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 479 | SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const; |
| 480 | SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const; |
| 481 | SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG, |
Akira Hatanaka | 5fd2248 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 482 | bool IsSRA) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 483 | SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const; |
Akira Hatanaka | 252f54f | 2013-05-16 21:17:15 +0000 | [diff] [blame] | 484 | SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const; |
Bruno Cardoso Lopes | 4eed3af | 2008-06-06 00:58:26 +0000 | [diff] [blame] | 485 | |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 486 | /// isEligibleForTailCallOptimization - Check whether the call is eligible |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 487 | /// for tail call optimization. |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 488 | virtual bool |
| 489 | isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, |
| 490 | unsigned NextStackOffset, |
| 491 | const MipsFunctionInfo& FI) const = 0; |
Akira Hatanaka | 90131ac | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 492 | |
Akira Hatanaka | 25dad19 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 493 | /// copyByValArg - Copy argument registers which were used to pass a byval |
| 494 | /// argument to the stack. Create a stack frame object for the byval |
| 495 | /// argument. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 496 | void copyByValRegs(SDValue Chain, SDLoc DL, |
Akira Hatanaka | 25dad19 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 497 | std::vector<SDValue> &OutChains, SelectionDAG &DAG, |
| 498 | const ISD::ArgFlagsTy &Flags, |
| 499 | SmallVectorImpl<SDValue> &InVals, |
| 500 | const Argument *FuncArg, |
| 501 | const MipsCC &CC, const ByValArgInfo &ByVal) const; |
| 502 | |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 503 | /// passByValArg - Pass a byval argument in registers or on stack. |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 504 | void passByValArg(SDValue Chain, SDLoc DL, |
Akira Hatanaka | f7d16d0 | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 505 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
Craig Topper | b94011f | 2013-07-14 04:42:23 +0000 | [diff] [blame] | 506 | SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr, |
Akira Hatanaka | 35f55b1 | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 507 | MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, |
| 508 | const MipsCC &CC, const ByValArgInfo &ByVal, |
| 509 | const ISD::ArgFlagsTy &Flags, bool isLittle) const; |
| 510 | |
Akira Hatanaka | 2a13402 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 511 | /// writeVarArgRegs - Write variable function arguments passed in registers |
| 512 | /// to the stack. Also create a stack frame object for the first variable |
| 513 | /// argument. |
| 514 | void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 515 | SDValue Chain, SDLoc DL, SelectionDAG &DAG) const; |
Akira Hatanaka | 2a13402 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 516 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 517 | virtual SDValue |
| 518 | LowerFormalArguments(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 519 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 520 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 521 | SDLoc dl, SelectionDAG &DAG, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 522 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 523 | |
Akira Hatanaka | 6233cf5 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 524 | SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 525 | SDValue Arg, SDLoc DL, bool IsTailCall, |
Akira Hatanaka | 6233cf5 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 526 | SelectionDAG &DAG) const; |
| 527 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 528 | virtual SDValue |
Justin Holewinski | aa58397 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 529 | LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | 21cea8a | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 530 | SmallVectorImpl<SDValue> &InVals) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 531 | |
Akira Hatanaka | 9c8dcfc | 2012-10-10 01:27:09 +0000 | [diff] [blame] | 532 | virtual bool |
| 533 | CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF, |
| 534 | bool isVarArg, |
| 535 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 536 | LLVMContext &Context) const; |
| 537 | |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 538 | virtual SDValue |
| 539 | LowerReturn(SDValue Chain, |
Sandeep Patel | 68c5f47 | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 540 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 541 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | fe7532a | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 542 | const SmallVectorImpl<SDValue> &OutVals, |
Andrew Trick | ef9de2a | 2013-05-25 02:42:55 +0000 | [diff] [blame] | 543 | SDLoc dl, SelectionDAG &DAG) const; |
Dan Gohman | f9bbcd1 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 544 | |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 545 | // Inline asm support |
| 546 | ConstraintType getConstraintType(const std::string &Constraint) const; |
| 547 | |
Akira Hatanaka | e248912 | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 548 | /// Examine constraint string and operand type and determine a weight value. |
| 549 | /// The operand object must already have been set up with the operand type. |
John Thompson | e8360b7 | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 550 | ConstraintWeight getSingleConstraintMatchWeight( |
| 551 | AsmOperandInfo &info, const char *constraint) const; |
| 552 | |
Akira Hatanaka | 7473b47 | 2013-08-14 00:21:25 +0000 | [diff] [blame] | 553 | /// This function parses registers that appear in inline-asm constraints. |
| 554 | /// It returns pair (0, 0) on failure. |
| 555 | std::pair<unsigned, const TargetRegisterClass *> |
| 556 | parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const; |
| 557 | |
Bruno Cardoso Lopes | ed874ef | 2011-03-04 17:51:39 +0000 | [diff] [blame] | 558 | std::pair<unsigned, const TargetRegisterClass*> |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 559 | getRegForInlineAsmConstraint(const std::string &Constraint, |
Chad Rosier | 295bd43 | 2013-06-22 18:37:38 +0000 | [diff] [blame] | 560 | MVT VT) const; |
Bruno Cardoso Lopes | b10580a | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 561 | |
Eric Christopher | 1d6c89e | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 562 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 563 | /// vector. If it is invalid, don't add anything to Ops. If hasMemory is |
| 564 | /// true it means one of the asm constraint of the inline asm instruction |
| 565 | /// being processed is 'm'. |
| 566 | virtual void LowerAsmOperandForConstraint(SDValue Op, |
| 567 | std::string &Constraint, |
| 568 | std::vector<SDValue> &Ops, |
| 569 | SelectionDAG &DAG) const; |
| 570 | |
Akira Hatanaka | ef83919 | 2012-11-17 00:25:41 +0000 | [diff] [blame] | 571 | virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const; |
| 572 | |
Dan Gohman | 2fe6bee | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 573 | virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const; |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 574 | |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 575 | virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign, |
Evan Cheng | 962711e | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 576 | unsigned SrcAlign, |
| 577 | bool IsMemset, bool ZeroMemset, |
Akira Hatanaka | 1daf8c2 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 578 | bool MemcpyStrSrc, |
| 579 | MachineFunction &MF) const; |
| 580 | |
Evan Cheng | 16993aa | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 581 | /// isFPImmLegal - Returns true if the target can instruction select the |
| 582 | /// specified FP immediate natively. If false, the legalizer will |
| 583 | /// materialize the FP immediate as a load from a constant pool. |
Evan Cheng | 83896a5 | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 584 | virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const; |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 585 | |
Akira Hatanaka | f0b0844 | 2012-02-03 04:33:00 +0000 | [diff] [blame] | 586 | virtual unsigned getJumpTableEncoding() const; |
| 587 | |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 588 | MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 589 | unsigned Size, unsigned BinOpcode, bool Nand = false) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 590 | MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 591 | MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode, |
| 592 | bool Nand = false) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 593 | MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 594 | MachineBasicBlock *BB, unsigned Size) const; |
Akira Hatanaka | 0bb60d89 | 2013-03-12 00:16:36 +0000 | [diff] [blame] | 595 | MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI, |
Bruno Cardoso Lopes | 98fc4c8 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 596 | MachineBasicBlock *BB, unsigned Size) const; |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 597 | }; |
Akira Hatanaka | 96ca182 | 2013-03-13 00:54:29 +0000 | [diff] [blame] | 598 | |
| 599 | /// Create MipsTargetLowering objects. |
| 600 | const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM); |
| 601 | const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM); |
Bruno Cardoso Lopes | 35e43c4 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 602 | } |
| 603 | |
| 604 | #endif // MipsISELLOWERING_H |