blob: a12c9a7b43b76b34e727f7c203250b7a16f4e2bf [file] [log] [blame]
Akira Hatanakae2489122011-04-15 21:51:11 +00001//===-- MipsISelLowering.h - Mips DAG Lowering Interface --------*- C++ -*-===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00007//
Akira Hatanakae2489122011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanakae2489122011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000014
15#ifndef MipsISELLOWERING_H
16#define MipsISELLOWERING_H
17
Chandler Carruth8a8cd2b2014-01-07 11:48:04 +000018#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000019#include "Mips.h"
20#include "MipsSubtarget.h"
Akira Hatanaka4a3711d2012-10-26 23:56:38 +000021#include "llvm/CodeGen/CallingConvLower.h"
Craig Topperb25fda92012-03-17 18:46:09 +000022#include "llvm/CodeGen/SelectionDAG.h"
Akira Hatanaka4b634fa2013-03-05 22:13:04 +000023#include "llvm/IR/Function.h"
Craig Topperb25fda92012-03-17 18:46:09 +000024#include "llvm/Target/TargetLowering.h"
Akira Hatanakaf7d16d02013-01-22 20:05:56 +000025#include <deque>
Reed Kotlera2d76bc2013-01-24 04:24:02 +000026#include <string>
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000027
28namespace llvm {
29 namespace MipsISD {
30 enum NodeType {
31 // Start the numbering from where ISD NodeType finishes.
Dan Gohmaned1cf1a2008-09-23 18:42:32 +000032 FIRST_NUMBER = ISD::BUILTIN_OP_END,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000033
34 // Jump and link (call)
35 JmpLink,
36
Akira Hatanaka91318df2012-10-19 20:59:39 +000037 // Tail call
38 TailCall,
39
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000040 // Get the Higher 16 bits from a 32-bit immediate
41 // No relation with Mips Hi register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000042 Hi,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000043
44 // Get the Lower 16 bits from a 32-bit immediate
45 // No relation with Mips Lo register
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000046 Lo,
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +000047
Bruno Cardoso Lopese5d1fcf2008-07-21 18:52:34 +000048 // Handle gp_rel (small data/bss sections) relocation.
49 GPRel,
50
Bruno Cardoso Lopesbf3c1252011-05-31 02:53:58 +000051 // Thread Pointer
52 ThreadPointer,
53
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000054 // Floating Point Branch Conditional
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000055 FPBrcond,
56
Bruno Cardoso Lopes7ceec572008-07-09 04:45:36 +000057 // Floating Point Compare
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +000058 FPCmp,
59
Akira Hatanakaa5352702011-03-31 18:26:17 +000060 // Floating Point Conditional Moves
61 CMovFP_T,
62 CMovFP_F,
63
Akira Hatanaka252f54f2013-05-16 21:17:15 +000064 // FP-to-int truncation node.
65 TruncIntFP,
66
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +000067 // Return
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000068 Ret,
69
Akira Hatanakac0b02062013-01-30 00:26:49 +000070 EH_RETURN,
71
Akira Hatanaka28721bd2013-03-30 01:14:04 +000072 // Node used to extract integer from accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000073 MFHI,
74 MFLO,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000075
76 // Node used to insert integers to accumulator.
Akira Hatanakad98c99f2013-10-15 01:12:50 +000077 MTLOHI,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000078
79 // Mult nodes.
80 Mult,
81 Multu,
82
Bruno Cardoso Lopes4dc73fa2011-01-18 19:29:17 +000083 // MAdd/Sub nodes
84 MAdd,
85 MAddu,
86 MSub,
Bruno Cardoso Lopes434248a62011-03-04 21:03:24 +000087 MSubu,
88
89 // DivRem(u)
90 DivRem,
Akira Hatanaka27916972011-04-15 19:52:08 +000091 DivRemU,
Akira Hatanaka28721bd2013-03-30 01:14:04 +000092 DivRem16,
93 DivRemU16,
Akira Hatanaka27916972011-04-15 19:52:08 +000094
95 BuildPairF64,
Akira Hatanakab4068432011-05-28 01:07:07 +000096 ExtractElementF64,
97
Akira Hatanaka5ee84642011-12-09 01:53:17 +000098 Wrapper,
Akira Hatanaka4c406e72011-06-21 00:40:49 +000099
Akira Hatanakaa4c09bc2011-07-19 23:30:50 +0000100 DynAlloc,
101
Akira Hatanaka5360f882011-08-17 02:05:42 +0000102 Sync,
103
104 Ext,
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000105 Ins,
106
Akira Hatanaka233ac532012-09-21 23:52:47 +0000107 // EXTR.W instrinsic nodes.
108 EXTP,
109 EXTPDP,
110 EXTR_S_H,
111 EXTR_W,
112 EXTR_R_W,
113 EXTR_RS_W,
114 SHILO,
115 MTHLIP,
116
117 // DPA.W intrinsic nodes.
118 MULSAQ_S_W_PH,
119 MAQ_S_W_PHL,
120 MAQ_S_W_PHR,
121 MAQ_SA_W_PHL,
122 MAQ_SA_W_PHR,
123 DPAU_H_QBL,
124 DPAU_H_QBR,
125 DPSU_H_QBL,
126 DPSU_H_QBR,
127 DPAQ_S_W_PH,
128 DPSQ_S_W_PH,
129 DPAQ_SA_L_W,
130 DPSQ_SA_L_W,
131 DPA_W_PH,
132 DPS_W_PH,
133 DPAQX_S_W_PH,
134 DPAQX_SA_W_PH,
135 DPAX_W_PH,
136 DPSX_W_PH,
137 DPSQX_S_W_PH,
138 DPSQX_SA_W_PH,
139 MULSA_W_PH,
140
141 MULT,
142 MULTU,
143 MADD_DSP,
144 MADDU_DSP,
145 MSUB_DSP,
146 MSUBU_DSP,
147
Akira Hatanaka1ebb2a12013-04-19 23:21:32 +0000148 // DSP shift nodes.
149 SHLL_DSP,
150 SHRA_DSP,
151 SHRL_DSP,
152
Akira Hatanaka68741cc2013-04-30 22:37:26 +0000153 // DSP setcc and select_cc nodes.
154 SETCC_DSP,
155 SELECT_CC_DSP,
156
Daniel Sanders7a289d02013-09-23 12:02:46 +0000157 // Vector comparisons.
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000158 // These take a vector and return a boolean.
Daniel Sandersce09d072013-08-28 12:14:50 +0000159 VALL_ZERO,
160 VANY_ZERO,
161 VALL_NONZERO,
162 VANY_NONZERO,
163
Daniel Sandersfd538dc2013-09-24 10:46:19 +0000164 // These take a vector and return a vector bitmask.
165 VCEQ,
166 VCLE_S,
167 VCLE_U,
168 VCLT_S,
169 VCLT_U,
170
Daniel Sanders3ce56622013-09-24 12:18:31 +0000171 // Element-wise vector max/min.
172 VSMAX,
173 VSMIN,
174 VUMAX,
175 VUMIN,
176
Daniel Sanderse5087042013-09-24 14:02:15 +0000177 // Vector Shuffle with mask as an operand
178 VSHF, // Generic shuffle
Daniel Sanders26307182013-09-24 14:20:00 +0000179 SHF, // 4-element set shuffle.
Daniel Sanders2ed228b2013-09-24 14:36:12 +0000180 ILVEV, // Interleave even elements
181 ILVOD, // Interleave odd elements
182 ILVL, // Interleave left elements
183 ILVR, // Interleave right elements
Daniel Sandersfae5f2a2013-09-24 14:53:25 +0000184 PCKEV, // Pack even elements
185 PCKOD, // Pack odd elements
Daniel Sanderse5087042013-09-24 14:02:15 +0000186
Daniel Sandersb50ccf82014-04-01 10:35:28 +0000187 // Vector Lane Copy
188 INSVE, // Copy element from one vector to another
189
Daniel Sandersf7456c72013-09-23 13:22:24 +0000190 // Combined (XOR (OR $a, $b), -1)
191 VNOR,
192
Daniel Sandersa4c8f3a2013-09-23 14:03:12 +0000193 // Extended vector element extraction
194 VEXTRACT_SEXT_ELT,
195 VEXTRACT_ZEXT_ELT,
196
Akira Hatanakab9ebf8d2012-06-02 00:03:12 +0000197 // Load/Store Left/Right nodes.
198 LWL = ISD::FIRST_TARGET_MEMORY_OPCODE,
199 LWR,
200 SWL,
201 SWR,
202 LDL,
203 LDR,
204 SDL,
205 SDR
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000206 };
207 }
208
Akira Hatanakae2489122011-04-15 21:51:11 +0000209 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000210 // TargetLowering Implementation
Akira Hatanakae2489122011-04-15 21:51:11 +0000211 //===--------------------------------------------------------------------===//
Akira Hatanaka9c962c02012-10-30 20:16:31 +0000212 class MipsFunctionInfo;
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000213
Chris Lattner58e8be82009-08-13 05:41:27 +0000214 class MipsTargetLowering : public TargetLowering {
Zoran Jovanovicff9d5f32013-12-19 16:12:56 +0000215 bool isMicroMips;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000216 public:
Dan Gohman5f6a9da52007-08-02 21:21:54 +0000217 explicit MipsTargetLowering(MipsTargetMachine &TM);
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000218
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000219 static const MipsTargetLowering *create(MipsTargetMachine &TM);
Akira Hatanaka770f0642011-11-07 18:59:49 +0000220
Reed Kotler720c5ca2014-04-17 22:15:34 +0000221 /// createFastISel - This method returns a target specific FastISel object,
222 /// or null if the target does not support "fast" ISel.
223 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
224 const TargetLibraryInfo *libInfo) const override;
225
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000226 virtual MVT getScalarShiftAmountTy(EVT LHSTy) const { return MVT::i32; }
Akira Hatanaka2fcc1cf2011-08-12 21:30:06 +0000227
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000228 virtual void LowerOperationWrapper(SDNode *N,
229 SmallVectorImpl<SDValue> &Results,
230 SelectionDAG &DAG) const;
231
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000232 /// LowerOperation - Provide custom lowering hooks for some operations.
Dan Gohman21cea8a2010-04-17 15:26:15 +0000233 virtual SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000234
Akira Hatanakafabb8cf2012-09-21 23:58:31 +0000235 /// ReplaceNodeResults - Replace the results of node with an illegal result
236 /// type with new values built out of custom code.
237 ///
238 virtual void ReplaceNodeResults(SDNode *N, SmallVectorImpl<SDValue>&Results,
239 SelectionDAG &DAG) const;
240
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000241 /// getTargetNodeName - This method returns the name of a target specific
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000242 // DAG node.
243 virtual const char *getTargetNodeName(unsigned Opcode) const;
244
Scott Michela6729e82008-03-10 15:42:14 +0000245 /// getSetCCResultType - get the ISD::SETCC result ValueType
Matt Arsenault758659232013-05-18 00:21:46 +0000246 EVT getSetCCResultType(LLVMContext &Context, EVT VT) const;
Scott Michela6729e82008-03-10 15:42:14 +0000247
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000248 virtual SDValue PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000249
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000250 virtual MachineBasicBlock *
251 EmitInstrWithCustomInserter(MachineInstr *MI, MachineBasicBlock *MBB) const;
Reed Kotler97f8e2f2013-01-28 02:46:49 +0000252
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000253 struct LTStr {
254 bool operator()(const char *S1, const char *S2) const {
255 return strcmp(S1, S2) < 0;
256 }
257 };
Reed Kotler5fdeb212012-12-15 00:20:05 +0000258
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000259 protected:
260 SDValue getGlobalReg(SelectionDAG &DAG, EVT Ty) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000261
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000262 // This method creates the following nodes, which are necessary for
263 // computing a local symbol's address:
264 //
265 // (add (load (wrapper $gp, %got(sym)), %lo(sym))
Daniel Sanders6dd72512014-03-26 13:59:42 +0000266 template <class NodeTy>
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000267 SDValue getAddrLocal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Daniel Sanders6dd72512014-03-26 13:59:42 +0000268 bool IsN32OrN64) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000269 SDLoc DL(N);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000270 unsigned GOTFlag = IsN32OrN64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000271 SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
272 getTargetNode(N, Ty, DAG, GOTFlag));
273 SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT,
274 MachinePointerInfo::getGOT(), false, false,
275 false, 0);
Daniel Sanders6dd72512014-03-26 13:59:42 +0000276 unsigned LoFlag = IsN32OrN64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000277 SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty,
278 getTargetNode(N, Ty, DAG, LoFlag));
279 return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo);
280 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000281
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000282 // This method creates the following nodes, which are necessary for
283 // computing a global symbol's address:
284 //
285 // (load (wrapper $gp, %got(sym)))
286 template<class NodeTy>
287 SDValue getAddrGlobal(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000288 unsigned Flag, SDValue Chain,
289 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000290 SDLoc DL(N);
291 SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, getGlobalReg(DAG, Ty),
292 getTargetNode(N, Ty, DAG, Flag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000293 return DAG.getLoad(Ty, DL, Chain, Tgt, PtrInfo, false, false, false, 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000294 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000295
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000296 // This method creates the following nodes, which are necessary for
297 // computing a global symbol's address in large-GOT mode:
298 //
299 // (load (wrapper (add %hi(sym), $gp), %lo(sym)))
300 template<class NodeTy>
301 SDValue getAddrGlobalLargeGOT(NodeTy *N, EVT Ty, SelectionDAG &DAG,
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000302 unsigned HiFlag, unsigned LoFlag,
303 SDValue Chain,
304 const MachinePointerInfo &PtrInfo) const {
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000305 SDLoc DL(N);
306 SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty,
307 getTargetNode(N, Ty, DAG, HiFlag));
308 Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, getGlobalReg(DAG, Ty));
309 SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi,
310 getTargetNode(N, Ty, DAG, LoFlag));
Akira Hatanakaaf4211a2013-09-28 00:12:32 +0000311 return DAG.getLoad(Ty, DL, Chain, Wrapper, PtrInfo, false, false, false,
312 0);
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000313 }
314
315 // This method creates the following nodes, which are necessary for
316 // computing a symbol's address in non-PIC mode:
317 //
318 // (add %hi(sym), %lo(sym))
319 template<class NodeTy>
320 SDValue getAddrNonPIC(NodeTy *N, EVT Ty, SelectionDAG &DAG) const {
321 SDLoc DL(N);
322 SDValue Hi = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_HI);
323 SDValue Lo = getTargetNode(N, Ty, DAG, MipsII::MO_ABS_LO);
324 return DAG.getNode(ISD::ADD, DL, Ty,
325 DAG.getNode(MipsISD::Hi, DL, Ty, Hi),
326 DAG.getNode(MipsISD::Lo, DL, Ty, Lo));
327 }
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000328
329 /// This function fills Ops, which is the list of operands that will later
330 /// be used when a function call node is created. It also generates
331 /// copyToReg nodes to set up argument registers.
332 virtual void
333 getOpndList(SmallVectorImpl<SDValue> &Ops,
334 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
335 bool IsPICCall, bool GlobalOrExternal, bool InternalLinkage,
336 CallLoweringInfo &CLI, SDValue Callee, SDValue Chain) const;
Reed Kotlera2d76bc2013-01-24 04:24:02 +0000337
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000338 /// ByValArgInfo - Byval argument information.
339 struct ByValArgInfo {
340 unsigned FirstIdx; // Index of the first register used.
341 unsigned NumRegs; // Number of registers used for this argument.
342 unsigned Address; // Offset of the stack area used to pass this argument.
343
344 ByValArgInfo() : FirstIdx(0), NumRegs(0), Address(0) {}
345 };
346
347 /// MipsCC - This class provides methods used to analyze formal and call
348 /// arguments and inquire about calling convention information.
349 class MipsCC {
350 public:
Reed Kotler783c7942013-05-10 22:25:39 +0000351 enum SpecialCallingConvType {
352 Mips16RetHelperConv, NoSpecialCallingConv
353 };
354
Akira Hatanakabfb66242013-08-20 23:38:40 +0000355 MipsCC(CallingConv::ID CallConv, bool IsO32, bool IsFP64, CCState &Info,
356 SpecialCallingConvType SpecialCallingConv = NoSpecialCallingConv);
Reed Kotler783c7942013-05-10 22:25:39 +0000357
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000358
Akira Hatanaka5001be52013-02-15 21:45:11 +0000359 void analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs,
Akira Hatanaka3b7391d2013-03-05 22:20:28 +0000360 bool IsVarArg, bool IsSoftFloat,
361 const SDNode *CallNode,
362 std::vector<ArgListEntry> &FuncArgs);
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000363 void analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Ins,
364 bool IsSoftFloat,
365 Function::const_arg_iterator FuncArg);
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000366
367 void analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins,
368 bool IsSoftFloat, const SDNode *CallNode,
369 const Type *RetTy) const;
370
371 void analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs,
372 bool IsSoftFloat, const Type *RetTy) const;
373
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000374 const CCState &getCCInfo() const { return CCInfo; }
375
376 /// hasByValArg - Returns true if function has byval arguments.
377 bool hasByValArg() const { return !ByValArgs.empty(); }
378
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000379 /// regSize - Size (in number of bits) of integer registers.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000380 unsigned regSize() const { return IsO32 ? 4 : 8; }
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000381
382 /// numIntArgRegs - Number of integer registers available for calls.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000383 unsigned numIntArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000384
385 /// reservedArgArea - The size of the area the caller reserves for
386 /// register arguments. This is 16-byte if ABI is O32.
Akira Hatanaka5001be52013-02-15 21:45:11 +0000387 unsigned reservedArgArea() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000388
Akira Hatanaka5001be52013-02-15 21:45:11 +0000389 /// Return pointer to array of integer argument registers.
Craig Topper840beec2014-04-04 05:16:06 +0000390 const MCPhysReg *intArgRegs() const;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000391
Craig Topper31ee5862013-07-03 15:07:05 +0000392 typedef SmallVectorImpl<ByValArgInfo>::const_iterator byval_iterator;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000393 byval_iterator byval_begin() const { return ByValArgs.begin(); }
394 byval_iterator byval_end() const { return ByValArgs.end(); }
395
396 private:
Akira Hatanaka5001be52013-02-15 21:45:11 +0000397 void handleByValArg(unsigned ValNo, MVT ValVT, MVT LocVT,
398 CCValAssign::LocInfo LocInfo,
399 ISD::ArgFlagsTy ArgFlags);
400
401 /// useRegsForByval - Returns true if the calling convention allows the
402 /// use of registers to pass byval arguments.
403 bool useRegsForByval() const { return CallConv != CallingConv::Fast; }
404
405 /// Return the function that analyzes fixed argument list functions.
406 llvm::CCAssignFn *fixedArgFn() const;
407
408 /// Return the function that analyzes variable argument list functions.
409 llvm::CCAssignFn *varArgFn() const;
410
Craig Topper840beec2014-04-04 05:16:06 +0000411 const MCPhysReg *shadowRegs() const;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000412
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000413 void allocateRegs(ByValArgInfo &ByVal, unsigned ByValSize,
414 unsigned Align);
415
Akira Hatanaka4b634fa2013-03-05 22:13:04 +0000416 /// Return the type of the register which is used to pass an argument or
417 /// return a value. This function returns f64 if the argument is an i64
418 /// value which has been generated as a result of softening an f128 value.
419 /// Otherwise, it just returns VT.
420 MVT getRegVT(MVT VT, const Type *OrigTy, const SDNode *CallNode,
421 bool IsSoftFloat) const;
422
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000423 template<typename Ty>
424 void analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat,
425 const SDNode *CallNode, const Type *RetTy) const;
426
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000427 CCState &CCInfo;
Akira Hatanaka5001be52013-02-15 21:45:11 +0000428 CallingConv::ID CallConv;
Akira Hatanakabfb66242013-08-20 23:38:40 +0000429 bool IsO32, IsFP64;
Reed Kotler783c7942013-05-10 22:25:39 +0000430 SpecialCallingConvType SpecialCallingConv;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000431 SmallVector<ByValArgInfo, 2> ByValArgs;
Akira Hatanaka4a3711d2012-10-26 23:56:38 +0000432 };
Reed Kotler783c7942013-05-10 22:25:39 +0000433 protected:
Akira Hatanaka63791212013-09-07 00:52:30 +0000434 SDValue lowerLOAD(SDValue Op, SelectionDAG &DAG) const;
435 SDValue lowerSTORE(SDValue Op, SelectionDAG &DAG) const;
436
Bruno Cardoso Lopesc9c3f492008-07-05 19:05:21 +0000437 // Subtarget Info
438 const MipsSubtarget *Subtarget;
Jia Liuf54f60f2012-02-28 07:46:26 +0000439
Daniel Sandersd897b562014-03-27 10:46:12 +0000440 bool hasMips64() const { return Subtarget->hasMips64(); }
Daniel Sanders5e94e682014-03-27 16:42:17 +0000441 bool isGP64bit() const { return Subtarget->isGP64bit(); }
Daniel Sandersd897b562014-03-27 10:46:12 +0000442 bool isO32() const { return Subtarget->isABI_O32(); }
Daniel Sanders6dd72512014-03-26 13:59:42 +0000443 bool isN32() const { return Subtarget->isABI_N32(); }
Daniel Sandersd897b562014-03-27 10:46:12 +0000444 bool isN64() const { return Subtarget->isABI_N64(); }
Daniel Sanders6dd72512014-03-26 13:59:42 +0000445
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000446 private:
Akira Hatanakad8f10ce2013-09-27 19:51:35 +0000447 // Create a TargetGlobalAddress node.
448 SDValue getTargetNode(GlobalAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
449 unsigned Flag) const;
450
451 // Create a TargetExternalSymbol node.
452 SDValue getTargetNode(ExternalSymbolSDNode *N, EVT Ty, SelectionDAG &DAG,
453 unsigned Flag) const;
454
455 // Create a TargetBlockAddress node.
456 SDValue getTargetNode(BlockAddressSDNode *N, EVT Ty, SelectionDAG &DAG,
457 unsigned Flag) const;
458
459 // Create a TargetJumpTable node.
460 SDValue getTargetNode(JumpTableSDNode *N, EVT Ty, SelectionDAG &DAG,
461 unsigned Flag) const;
462
463 // Create a TargetConstantPool node.
464 SDValue getTargetNode(ConstantPoolSDNode *N, EVT Ty, SelectionDAG &DAG,
465 unsigned Flag) const;
Reed Kotler783c7942013-05-10 22:25:39 +0000466
467 MipsCC::SpecialCallingConvType getSpecialCallingConv(SDValue Callee) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000468 // Lower Operand helpers
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000469 SDValue LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000470 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000471 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000472 SDLoc dl, SelectionDAG &DAG,
Akira Hatanaka5f3ba9e2013-03-05 22:41:55 +0000473 SmallVectorImpl<SDValue> &InVals,
474 const SDNode *CallNode, const Type *RetTy) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000475
476 // Lower Operand specifics
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000477 SDValue lowerBR_JT(SDValue Op, SelectionDAG &DAG) const;
478 SDValue lowerBRCOND(SDValue Op, SelectionDAG &DAG) const;
479 SDValue lowerConstantPool(SDValue Op, SelectionDAG &DAG) const;
480 SDValue lowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const;
481 SDValue lowerBlockAddress(SDValue Op, SelectionDAG &DAG) const;
482 SDValue lowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const;
483 SDValue lowerJumpTable(SDValue Op, SelectionDAG &DAG) const;
484 SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG) const;
485 SDValue lowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const;
486 SDValue lowerSETCC(SDValue Op, SelectionDAG &DAG) const;
487 SDValue lowerVASTART(SDValue Op, SelectionDAG &DAG) const;
488 SDValue lowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const;
489 SDValue lowerFABS(SDValue Op, SelectionDAG &DAG) const;
490 SDValue lowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const;
491 SDValue lowerRETURNADDR(SDValue Op, SelectionDAG &DAG) const;
492 SDValue lowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000493 SDValue lowerATOMIC_FENCE(SDValue Op, SelectionDAG& DAG) const;
494 SDValue lowerShiftLeftParts(SDValue Op, SelectionDAG& DAG) const;
495 SDValue lowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
Akira Hatanaka5fd22482012-06-14 21:10:56 +0000496 bool IsSRA) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000497 SDValue lowerADD(SDValue Op, SelectionDAG &DAG) const;
Akira Hatanaka252f54f2013-05-16 21:17:15 +0000498 SDValue lowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) const;
Bruno Cardoso Lopes4eed3af2008-06-06 00:58:26 +0000499
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000500 /// isEligibleForTailCallOptimization - Check whether the call is eligible
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000501 /// for tail call optimization.
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000502 virtual bool
503 isEligibleForTailCallOptimization(const MipsCC &MipsCCInfo,
504 unsigned NextStackOffset,
505 const MipsFunctionInfo& FI) const = 0;
Akira Hatanaka90131ac2012-10-19 21:47:33 +0000506
Akira Hatanaka25dad192012-10-27 00:10:18 +0000507 /// copyByValArg - Copy argument registers which were used to pass a byval
508 /// argument to the stack. Create a stack frame object for the byval
509 /// argument.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000510 void copyByValRegs(SDValue Chain, SDLoc DL,
Akira Hatanaka25dad192012-10-27 00:10:18 +0000511 std::vector<SDValue> &OutChains, SelectionDAG &DAG,
512 const ISD::ArgFlagsTy &Flags,
513 SmallVectorImpl<SDValue> &InVals,
514 const Argument *FuncArg,
515 const MipsCC &CC, const ByValArgInfo &ByVal) const;
516
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000517 /// passByValArg - Pass a byval argument in registers or on stack.
Andrew Trickef9de2a2013-05-25 02:42:55 +0000518 void passByValArg(SDValue Chain, SDLoc DL,
Akira Hatanakaf7d16d02013-01-22 20:05:56 +0000519 std::deque< std::pair<unsigned, SDValue> > &RegsToPass,
Craig Topperb94011f2013-07-14 04:42:23 +0000520 SmallVectorImpl<SDValue> &MemOpChains, SDValue StackPtr,
Akira Hatanaka35f55b12012-10-27 00:16:36 +0000521 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
522 const MipsCC &CC, const ByValArgInfo &ByVal,
523 const ISD::ArgFlagsTy &Flags, bool isLittle) const;
524
Akira Hatanaka2a134022012-10-27 00:21:13 +0000525 /// writeVarArgRegs - Write variable function arguments passed in registers
526 /// to the stack. Also create a stack frame object for the first variable
527 /// argument.
528 void writeVarArgRegs(std::vector<SDValue> &OutChains, const MipsCC &CC,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000529 SDValue Chain, SDLoc DL, SelectionDAG &DAG) const;
Akira Hatanaka2a134022012-10-27 00:21:13 +0000530
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000531 virtual SDValue
532 LowerFormalArguments(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000533 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000534 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000535 SDLoc dl, SelectionDAG &DAG,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000536 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000537
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000538 SDValue passArgOnStack(SDValue StackPtr, unsigned Offset, SDValue Chain,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000539 SDValue Arg, SDLoc DL, bool IsTailCall,
Akira Hatanaka6233cf52012-10-30 19:23:25 +0000540 SelectionDAG &DAG) const;
541
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000542 virtual SDValue
Justin Holewinskiaa583972012-05-25 16:35:28 +0000543 LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohman21cea8a2010-04-17 15:26:15 +0000544 SmallVectorImpl<SDValue> &InVals) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000545
Akira Hatanaka9c8dcfc2012-10-10 01:27:09 +0000546 virtual bool
547 CanLowerReturn(CallingConv::ID CallConv, MachineFunction &MF,
548 bool isVarArg,
549 const SmallVectorImpl<ISD::OutputArg> &Outs,
550 LLVMContext &Context) const;
551
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000552 virtual SDValue
553 LowerReturn(SDValue Chain,
Sandeep Patel68c5f472009-09-02 08:44:58 +0000554 CallingConv::ID CallConv, bool isVarArg,
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000555 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanfe7532a2010-07-07 15:54:55 +0000556 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickef9de2a2013-05-25 02:42:55 +0000557 SDLoc dl, SelectionDAG &DAG) const;
Dan Gohmanf9bbcd12009-08-05 01:29:28 +0000558
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000559 // Inline asm support
560 ConstraintType getConstraintType(const std::string &Constraint) const;
561
Akira Hatanakae2489122011-04-15 21:51:11 +0000562 /// Examine constraint string and operand type and determine a weight value.
563 /// The operand object must already have been set up with the operand type.
John Thompsone8360b72010-10-29 17:29:13 +0000564 ConstraintWeight getSingleConstraintMatchWeight(
565 AsmOperandInfo &info, const char *constraint) const;
566
Akira Hatanaka7473b472013-08-14 00:21:25 +0000567 /// This function parses registers that appear in inline-asm constraints.
568 /// It returns pair (0, 0) on failure.
569 std::pair<unsigned, const TargetRegisterClass *>
570 parseRegForInlineAsmConstraint(const StringRef &C, MVT VT) const;
571
Bruno Cardoso Lopesed874ef2011-03-04 17:51:39 +0000572 std::pair<unsigned, const TargetRegisterClass*>
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000573 getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier295bd432013-06-22 18:37:38 +0000574 MVT VT) const;
Bruno Cardoso Lopesb10580a2007-08-21 16:09:25 +0000575
Eric Christopher1d6c89e2012-05-07 03:13:32 +0000576 /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
577 /// vector. If it is invalid, don't add anything to Ops. If hasMemory is
578 /// true it means one of the asm constraint of the inline asm instruction
579 /// being processed is 'm'.
580 virtual void LowerAsmOperandForConstraint(SDValue Op,
581 std::string &Constraint,
582 std::vector<SDValue> &Ops,
583 SelectionDAG &DAG) const;
584
Akira Hatanakaef839192012-11-17 00:25:41 +0000585 virtual bool isLegalAddressingMode(const AddrMode &AM, Type *Ty) const;
586
Dan Gohman2fe6bee2008-10-18 02:06:02 +0000587 virtual bool isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const;
Evan Cheng16993aa2009-10-27 19:56:55 +0000588
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000589 virtual EVT getOptimalMemOpType(uint64_t Size, unsigned DstAlign,
Evan Cheng962711e2012-12-12 02:34:41 +0000590 unsigned SrcAlign,
591 bool IsMemset, bool ZeroMemset,
Akira Hatanaka1daf8c22012-06-13 19:33:32 +0000592 bool MemcpyStrSrc,
593 MachineFunction &MF) const;
594
Evan Cheng16993aa2009-10-27 19:56:55 +0000595 /// isFPImmLegal - Returns true if the target can instruction select the
596 /// specified FP immediate natively. If false, the legalizer will
597 /// materialize the FP immediate as a load from a constant pool.
Evan Cheng83896a52009-10-28 01:43:28 +0000598 virtual bool isFPImmLegal(const APFloat &Imm, EVT VT) const;
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000599
Akira Hatanakaf0b08442012-02-03 04:33:00 +0000600 virtual unsigned getJumpTableEncoding() const;
601
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000602 MachineBasicBlock *emitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000603 unsigned Size, unsigned BinOpcode, bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000604 MachineBasicBlock *emitAtomicBinaryPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000605 MachineBasicBlock *BB, unsigned Size, unsigned BinOpcode,
606 bool Nand = false) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000607 MachineBasicBlock *emitAtomicCmpSwap(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000608 MachineBasicBlock *BB, unsigned Size) const;
Akira Hatanaka0bb60d892013-03-12 00:16:36 +0000609 MachineBasicBlock *emitAtomicCmpSwapPartword(MachineInstr *MI,
Bruno Cardoso Lopes98fc4c82011-05-31 02:54:07 +0000610 MachineBasicBlock *BB, unsigned Size) const;
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000611 };
Akira Hatanaka96ca1822013-03-13 00:54:29 +0000612
613 /// Create MipsTargetLowering objects.
614 const MipsTargetLowering *createMips16TargetLowering(MipsTargetMachine &TM);
615 const MipsTargetLowering *createMipsSETargetLowering(MipsTargetMachine &TM);
Reed Kotler720c5ca2014-04-17 22:15:34 +0000616
617 namespace Mips {
618 FastISel *createFastISel(FunctionLoweringInfo &funcInfo,
619 const TargetLibraryInfo *libInfo);
620 }
Bruno Cardoso Lopes35e43c42007-06-06 07:42:06 +0000621}
622
623#endif // MipsISELLOWERING_H