blob: e23a5fe1e06a2d36e3ecb63f2ecbeda25e454012 [file] [log] [blame]
Jia Liub22310f2012-02-18 12:03:15 +00001//===-- ARMSubtarget.h - Define Subtarget for the ARM ----------*- C++ -*--===//
Evan Cheng10043e22007-01-19 07:51:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattnerf3ebc3f2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Cheng10043e22007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Evan Cheng0d639a22011-07-01 21:01:15 +000010// This file declares the ARM specific subclass of TargetSubtargetInfo.
Evan Cheng10043e22007-01-19 07:51:42 +000011//
12//===----------------------------------------------------------------------===//
13
Benjamin Kramera7c40ef2014-08-13 16:26:38 +000014#ifndef LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
15#define LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H
Evan Cheng10043e22007-01-19 07:51:42 +000016
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000017#include "ARMBaseInstrInfo.h"
18#include "ARMBaseRegisterInfo.h"
Diana Picusc9f29c62017-08-29 09:47:55 +000019#include "ARMConstantPoolValue.h"
Eric Christopher80b24ef2014-06-26 19:30:02 +000020#include "ARMFrameLowering.h"
21#include "ARMISelLowering.h"
Eric Christopher030294e2014-06-13 00:20:39 +000022#include "ARMSelectionDAGInfo.h"
Evan Chenge45d6852011-01-11 21:46:47 +000023#include "llvm/ADT/Triple.h"
Quentin Colombet61d71a12017-08-15 22:31:51 +000024#include "llvm/CodeGen/GlobalISel/CallLowering.h"
25#include "llvm/CodeGen/GlobalISel/InstructionSelector.h"
26#include "llvm/CodeGen/GlobalISel/LegalizerInfo.h"
27#include "llvm/CodeGen/GlobalISel/RegisterBankInfo.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000028#include "llvm/CodeGen/MachineFunction.h"
David Blaikieb3bde2e2017-11-17 01:07:10 +000029#include "llvm/CodeGen/TargetSubtargetInfo.h"
Chandler Carruth802d7552012-12-04 07:12:27 +000030#include "llvm/MC/MCInstrItineraries.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000031#include "llvm/MC/MCSchedule.h"
32#include "llvm/Target/TargetOptions.h"
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000033#include <memory>
Evan Cheng10043e22007-01-19 07:51:42 +000034#include <string>
35
Evan Cheng54b68e32011-07-01 20:45:01 +000036#define GET_SUBTARGETINFO_HEADER
Evan Chengc9c090d2011-07-01 22:36:09 +000037#include "ARMGenSubtargetInfo.inc"
Evan Cheng54b68e32011-07-01 20:45:01 +000038
Evan Cheng10043e22007-01-19 07:51:42 +000039namespace llvm {
Eugene Zelenkoe79c0772017-01-27 23:58:02 +000040
41class ARMBaseTargetMachine;
Evan Cheng43b9ca62009-08-28 23:18:09 +000042class GlobalValue;
Evan Cheng1a72add62011-07-07 07:07:08 +000043class StringRef;
Evan Cheng10043e22007-01-19 07:51:42 +000044
Evan Cheng54b68e32011-07-01 20:45:01 +000045class ARMSubtarget : public ARMGenSubtargetInfo {
Evan Cheng10043e22007-01-19 07:51:42 +000046protected:
Evan Chengbf407072010-09-10 01:29:16 +000047 enum ARMProcFamilyEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000048 Others,
49
50 CortexA12,
51 CortexA15,
52 CortexA17,
53 CortexA32,
54 CortexA35,
55 CortexA5,
56 CortexA53,
Sam Parkerb252ffd2017-08-21 08:43:06 +000057 CortexA55,
Matthias Braun62e1e852017-02-10 00:06:44 +000058 CortexA57,
59 CortexA7,
60 CortexA72,
61 CortexA73,
Sam Parkerb252ffd2017-08-21 08:43:06 +000062 CortexA75,
Matthias Braun62e1e852017-02-10 00:06:44 +000063 CortexA8,
64 CortexA9,
65 CortexM3,
66 CortexR4,
67 CortexR4F,
68 CortexR5,
69 CortexR52,
70 CortexR7,
Matthias Braun2bef2a02017-02-10 00:09:20 +000071 ExynosM1,
Matthias Braun62e1e852017-02-10 00:06:44 +000072 Krait,
Yi Kong60b5a1c2017-04-06 22:47:47 +000073 Kryo,
Matthias Braun2bef2a02017-02-10 00:09:20 +000074 Swift
Evan Chengbf407072010-09-10 01:29:16 +000075 };
Amara Emerson330afb52013-09-23 14:26:15 +000076 enum ARMProcClassEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000077 None,
78
79 AClass,
80 MClass,
81 RClass
Amara Emerson330afb52013-09-23 14:26:15 +000082 };
Bradley Smith323fee12015-11-16 11:10:19 +000083 enum ARMArchEnum {
Matthias Braun62e1e852017-02-10 00:06:44 +000084 ARMv2,
85 ARMv2a,
86 ARMv3,
87 ARMv3m,
88 ARMv4,
89 ARMv4t,
90 ARMv5,
91 ARMv5t,
92 ARMv5te,
93 ARMv5tej,
94 ARMv6,
95 ARMv6k,
96 ARMv6kz,
97 ARMv6m,
98 ARMv6sm,
99 ARMv6t2,
100 ARMv7a,
101 ARMv7em,
102 ARMv7m,
103 ARMv7r,
104 ARMv7ve,
105 ARMv81a,
106 ARMv82a,
Sam Parker9d957642017-08-10 09:41:00 +0000107 ARMv83a,
Matthias Braun62e1e852017-02-10 00:06:44 +0000108 ARMv8a,
109 ARMv8mBaseline,
110 ARMv8mMainline,
111 ARMv8r
Bradley Smith323fee12015-11-16 11:10:19 +0000112 };
Evan Chengbf407072010-09-10 01:29:16 +0000113
Diana Picus92423ce2016-06-27 09:08:23 +0000114public:
115 /// What kind of timing do load multiple/store multiple instructions have.
116 enum ARMLdStMultipleTiming {
117 /// Can load/store 2 registers/cycle.
118 DoubleIssue,
119 /// Can load/store 2 registers/cycle, but needs an extra cycle if the access
120 /// is not 64-bit aligned.
121 DoubleIssueCheckUnalignedAccess,
122 /// Can load/store 1 register/cycle.
123 SingleIssue,
124 /// Can load/store 1 register/cycle, but needs an extra cycle for address
125 /// computation and potentially also for register writeback.
126 SingleIssuePlusExtras,
127 };
128
129protected:
Evan Chengbf407072010-09-10 01:29:16 +0000130 /// ARMProcFamily - ARM processor family: Cortex-A8, Cortex-A9, and others.
Diana Picuseb1068a2016-06-27 13:06:10 +0000131 ARMProcFamilyEnum ARMProcFamily = Others;
Evan Chengbf407072010-09-10 01:29:16 +0000132
Amara Emerson330afb52013-09-23 14:26:15 +0000133 /// ARMProcClass - ARM processor class: None, AClass, RClass or MClass.
Diana Picuseb1068a2016-06-27 13:06:10 +0000134 ARMProcClassEnum ARMProcClass = None;
Amara Emerson330afb52013-09-23 14:26:15 +0000135
Bradley Smith323fee12015-11-16 11:10:19 +0000136 /// ARMArch - ARM architecture
Diana Picuseb1068a2016-06-27 13:06:10 +0000137 ARMArchEnum ARMArch = ARMv4t;
Bradley Smith323fee12015-11-16 11:10:19 +0000138
Joey Goulyb3f550e2013-06-26 16:58:26 +0000139 /// HasV4TOps, HasV5TOps, HasV5TEOps,
Renato Golin12350602015-03-17 11:55:28 +0000140 /// HasV6Ops, HasV6MOps, HasV6KOps, HasV6T2Ops, HasV7Ops, HasV8Ops -
Evan Cheng8b2bda02011-07-07 03:55:05 +0000141 /// Specify whether target support specific ARM ISA variants.
Diana Picuseb1068a2016-06-27 13:06:10 +0000142 bool HasV4TOps = false;
143 bool HasV5TOps = false;
144 bool HasV5TEOps = false;
145 bool HasV6Ops = false;
146 bool HasV6MOps = false;
147 bool HasV6KOps = false;
148 bool HasV6T2Ops = false;
149 bool HasV7Ops = false;
150 bool HasV8Ops = false;
151 bool HasV8_1aOps = false;
152 bool HasV8_2aOps = false;
Sam Parker9d957642017-08-10 09:41:00 +0000153 bool HasV8_3aOps = false;
Diana Picuseb1068a2016-06-27 13:06:10 +0000154 bool HasV8MBaselineOps = false;
155 bool HasV8MMainlineOps = false;
Evan Cheng8b2bda02011-07-07 03:55:05 +0000156
Joey Goulyccd04892013-09-13 13:46:57 +0000157 /// HasVFPv2, HasVFPv3, HasVFPv4, HasFPARMv8, HasNEON - Specify what
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000158 /// floating point ISAs are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000159 bool HasVFPv2 = false;
160 bool HasVFPv3 = false;
161 bool HasVFPv4 = false;
162 bool HasFPARMv8 = false;
163 bool HasNEON = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000164
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000165 /// HasDotProd - True if the ARMv8.2A dot product instructions are supported.
166 bool HasDotProd = false;
167
David Goodwina307edb2009-08-05 16:01:19 +0000168 /// UseNEONForSinglePrecisionFP - if the NEONFP attribute has been
169 /// specified. Use the method useNEONForSinglePrecisionFP() to
170 /// determine if NEON should actually be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000171 bool UseNEONForSinglePrecisionFP = false;
David Goodwin3b9c52c2009-08-04 17:53:06 +0000172
Bob Wilsone8a549c2012-09-29 21:43:49 +0000173 /// UseMulOps - True if non-microcoded fused integer multiply-add and
174 /// multiply-subtract instructions should be used.
Diana Picuseb1068a2016-06-27 13:06:10 +0000175 bool UseMulOps = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000176
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000177 /// SlowFPVMLx - If the VFP2 / NEON instructions are available, indicates
178 /// whether the FP VML[AS] instructions are slow (if so, don't use them).
Diana Picuseb1068a2016-06-27 13:06:10 +0000179 bool SlowFPVMLx = false;
Jim Grosbach34de7762010-03-24 22:31:46 +0000180
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000181 /// HasVMLxForwarding - If true, NEON has special multiplier accumulator
182 /// forwarding to allow mul + mla being issued back to back.
Diana Picuseb1068a2016-06-27 13:06:10 +0000183 bool HasVMLxForwarding = false;
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000184
Evan Cheng58066e32010-07-13 19:21:50 +0000185 /// SlowFPBrcc - True if floating point compare + branch is slow.
Diana Picuseb1068a2016-06-27 13:06:10 +0000186 bool SlowFPBrcc = false;
Evan Cheng58066e32010-07-13 19:21:50 +0000187
Evan Cheng6dbe7132011-07-07 19:09:06 +0000188 /// InThumbMode - True if compiling for Thumb, false for ARM.
Diana Picuseb1068a2016-06-27 13:06:10 +0000189 bool InThumbMode = false;
Anton Korobeynikov12694bd2009-06-01 20:00:48 +0000190
Eric Christopher824f42f2015-05-12 01:26:05 +0000191 /// UseSoftFloat - True if we're using software floating point features.
Diana Picuseb1068a2016-06-27 13:06:10 +0000192 bool UseSoftFloat = false;
Eric Christopher824f42f2015-05-12 01:26:05 +0000193
Florian Hahne3583bd2017-07-27 19:56:44 +0000194 /// UseMISched - True if MachineScheduler should be used for this subtarget.
195 bool UseMISched = false;
196
Sam Parkerb0367572017-08-31 08:57:51 +0000197 /// DisablePostRAScheduler - False if scheduling should happen again after
Sam Parker04a7db52017-08-18 14:27:51 +0000198 /// register allocation.
Sam Parkerb0367572017-08-31 08:57:51 +0000199 bool DisablePostRAScheduler = false;
Sam Parker04a7db52017-08-18 14:27:51 +0000200
Evan Cheng2bd65362011-07-07 00:08:19 +0000201 /// HasThumb2 - True if Thumb2 instructions are supported.
Diana Picuseb1068a2016-06-27 13:06:10 +0000202 bool HasThumb2 = false;
Evan Cheng10043e22007-01-19 07:51:42 +0000203
Evan Cheng5190f092010-08-11 07:17:46 +0000204 /// NoARM - True if subtarget does not support ARM mode execution.
Diana Picuseb1068a2016-06-27 13:06:10 +0000205 bool NoARM = false;
Evan Cheng5190f092010-08-11 07:17:46 +0000206
Akira Hatanaka28581522015-07-21 01:42:02 +0000207 /// ReserveR9 - True if R9 is not available as a general purpose register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000208 bool ReserveR9 = false;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000209
Akira Hatanaka024d91a2015-07-16 00:58:23 +0000210 /// NoMovt - True if MOVT / MOVW pairs are not used for materialization of
211 /// 32-bit imms (including global addresses).
Diana Picuseb1068a2016-06-27 13:06:10 +0000212 bool NoMovt = false;
Anton Korobeynikov25229082009-11-24 00:44:37 +0000213
Bob Wilson8decdc42011-10-07 17:17:49 +0000214 /// SupportsTailCall - True if the OS supports tail call. The dynamic linker
215 /// must be able to synthesize call stubs for interworking between ARM and
216 /// Thumb.
Diana Picuseb1068a2016-06-27 13:06:10 +0000217 bool SupportsTailCall = false;
Bob Wilson8decdc42011-10-07 17:17:49 +0000218
Oliver Stannard8addbf42015-12-01 10:23:06 +0000219 /// HasFP16 - True if subtarget supports half-precision FP conversions
Diana Picuseb1068a2016-06-27 13:06:10 +0000220 bool HasFP16 = false;
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000221
Oliver Stannard8addbf42015-12-01 10:23:06 +0000222 /// HasFullFP16 - True if subtarget supports half-precision FP operations
Diana Picuseb1068a2016-06-27 13:06:10 +0000223 bool HasFullFP16 = false;
Oliver Stannard8addbf42015-12-01 10:23:06 +0000224
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000225 /// HasD16 - True if subtarget is limited to 16 double precision
226 /// FP registers for VFPv3.
Diana Picuseb1068a2016-06-27 13:06:10 +0000227 bool HasD16 = false;
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000228
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000229 /// HasHardwareDivide - True if subtarget supports [su]div in Thumb mode
230 bool HasHardwareDivideInThumb = false;
Jim Grosbach151cd8f2010-05-05 23:44:43 +0000231
Bob Wilsone8a549c2012-09-29 21:43:49 +0000232 /// HasHardwareDivideInARM - True if subtarget supports [su]div in ARM mode
Diana Picuseb1068a2016-06-27 13:06:10 +0000233 bool HasHardwareDivideInARM = false;
Bob Wilsone8a549c2012-09-29 21:43:49 +0000234
Evan Cheng6e809de2010-08-11 06:22:01 +0000235 /// HasDataBarrier - True if the subtarget supports DMB / DSB data barrier
236 /// instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000237 bool HasDataBarrier = false;
Evan Cheng6e809de2010-08-11 06:22:01 +0000238
Sam Parker98727bc2017-12-21 11:17:49 +0000239 /// HasFullDataBarrier - True if the subtarget supports DFB data barrier
240 /// instruction.
241 bool HasFullDataBarrier = false;
242
Bradley Smith4c21cba2016-01-15 10:23:46 +0000243 /// HasV7Clrex - True if the subtarget supports CLREX instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000244 bool HasV7Clrex = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000245
246 /// HasAcquireRelease - True if the subtarget supports v8 atomics (LDA/LDAEX etc)
247 /// instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000248 bool HasAcquireRelease = false;
Bradley Smith4c21cba2016-01-15 10:23:46 +0000249
Evan Chengce8fb682010-08-09 18:35:19 +0000250 /// Pref32BitThumb - If true, codegen would prefer 32-bit Thumb instructions
251 /// over 16-bit ones.
Diana Picuseb1068a2016-06-27 13:06:10 +0000252 bool Pref32BitThumb = false;
Evan Chengce8fb682010-08-09 18:35:19 +0000253
Bob Wilsona2881ee2011-04-19 18:11:49 +0000254 /// AvoidCPSRPartialUpdate - If true, codegen would avoid using instructions
255 /// that partially update CPSR and add false dependency on the previous
256 /// CPSR setting instruction.
Diana Picuseb1068a2016-06-27 13:06:10 +0000257 bool AvoidCPSRPartialUpdate = false;
Bob Wilsona2881ee2011-04-19 18:11:49 +0000258
Javed Absar4ae7e8122017-06-02 08:53:19 +0000259 /// CheapPredicableCPSRDef - If true, disable +1 predication cost
260 /// for instructions updating CPSR. Enabled for Cortex-A57.
261 bool CheapPredicableCPSRDef = false;
262
Evan Chengddc0cb62012-12-20 19:59:30 +0000263 /// AvoidMOVsShifterOperand - If true, codegen should avoid using flag setting
264 /// movs with shifter operand (i.e. asr, lsl, lsr).
Diana Picuseb1068a2016-06-27 13:06:10 +0000265 bool AvoidMOVsShifterOperand = false;
Evan Chengddc0cb62012-12-20 19:59:30 +0000266
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000267 /// HasRetAddrStack - Some processors perform return stack prediction. CodeGen should
Evan Cheng65f9d192012-02-28 18:51:51 +0000268 /// avoid issue "normal" call instructions to callees which do not return.
Diana Picuseb1068a2016-06-27 13:06:10 +0000269 bool HasRetAddrStack = false;
Evan Cheng65f9d192012-02-28 18:51:51 +0000270
John Brawn75d76e52017-06-28 14:11:15 +0000271 /// HasBranchPredictor - True if the subtarget has a branch predictor. Having
272 /// a branch predictor or not changes the expected cost of taking a branch
273 /// which affects the choice of whether to use predicated instructions.
274 bool HasBranchPredictor = true;
275
Evan Cheng8740ee32010-11-03 06:34:55 +0000276 /// HasMPExtension - True if the subtarget supports Multiprocessing
277 /// extension (ARMv7 only).
Diana Picuseb1068a2016-06-27 13:06:10 +0000278 bool HasMPExtension = false;
Evan Cheng8740ee32010-11-03 06:34:55 +0000279
Bradley Smith25219752013-11-01 13:27:35 +0000280 /// HasVirtualization - True if the subtarget supports the Virtualization
281 /// extension.
Diana Picuseb1068a2016-06-27 13:06:10 +0000282 bool HasVirtualization = false;
Bradley Smith25219752013-11-01 13:27:35 +0000283
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000284 /// FPOnlySP - If true, the floating point unit only supports single
285 /// precision.
Diana Picuseb1068a2016-06-27 13:06:10 +0000286 bool FPOnlySP = false;
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000287
Tim Northovercedd4812013-05-23 19:11:14 +0000288 /// If true, the processor supports the Performance Monitor Extensions. These
289 /// include a generic cycle-counter as well as more fine-grained (often
290 /// implementation-specific) events.
Diana Picuseb1068a2016-06-27 13:06:10 +0000291 bool HasPerfMon = false;
Tim Northovercedd4812013-05-23 19:11:14 +0000292
Tim Northoverc6047652013-04-10 12:08:35 +0000293 /// HasTrustZone - if true, processor supports TrustZone security extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000294 bool HasTrustZone = false;
Tim Northoverc6047652013-04-10 12:08:35 +0000295
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000296 /// Has8MSecExt - if true, processor supports ARMv8-M Security Extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000297 bool Has8MSecExt = false;
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000298
Amara Emerson33089092013-09-19 11:59:01 +0000299 /// HasCrypto - if true, processor supports Cryptography extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000300 bool HasCrypto = false;
Amara Emerson33089092013-09-19 11:59:01 +0000301
Bernard Ogdenee87e852013-10-29 09:47:35 +0000302 /// HasCRC - if true, processor supports CRC instructions
Diana Picuseb1068a2016-06-27 13:06:10 +0000303 bool HasCRC = false;
Bernard Ogdenee87e852013-10-29 09:47:35 +0000304
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000305 /// HasRAS - if true, the processor supports RAS extensions
Diana Picuseb1068a2016-06-27 13:06:10 +0000306 bool HasRAS = false;
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000307
Tim Northover13510302014-04-01 13:22:02 +0000308 /// If true, the instructions "vmov.i32 d0, #0" and "vmov.i32 q0, #0" are
309 /// particularly effective at zeroing a VFP register.
Diana Picuseb1068a2016-06-27 13:06:10 +0000310 bool HasZeroCycleZeroing = false;
Tim Northover13510302014-04-01 13:22:02 +0000311
Javed Absar85874a92016-10-13 14:57:43 +0000312 /// HasFPAO - if true, processor does positive address offset computation faster
313 bool HasFPAO = false;
314
Florian Hahnb489e562017-06-22 09:39:36 +0000315 /// HasFuseAES - if true, processor executes back to back AES instruction
316 /// pairs faster.
317 bool HasFuseAES = false;
318
Diana Picusc5baa432016-06-23 07:47:35 +0000319 /// If true, if conversion may decide to leave some instructions unpredicated.
Diana Picuseb1068a2016-06-27 13:06:10 +0000320 bool IsProfitableToUnpredicate = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000321
322 /// If true, VMOV will be favored over VGETLNi32.
Diana Picuseb1068a2016-06-27 13:06:10 +0000323 bool HasSlowVGETLNi32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000324
325 /// If true, VMOV will be favored over VDUP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000326 bool HasSlowVDUP32 = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000327
328 /// If true, VMOVSR will be favored over VMOVDRR.
Diana Picuseb1068a2016-06-27 13:06:10 +0000329 bool PreferVMOVSR = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000330
331 /// If true, ISHST barriers will be used for Release semantics.
Diana Picuseb1068a2016-06-27 13:06:10 +0000332 bool PreferISHST = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000333
Diana Picus4879b052016-07-06 09:22:23 +0000334 /// If true, a VLDM/VSTM starting with an odd register number is considered to
335 /// take more microops than single VLDRS/VSTRS.
336 bool SlowOddRegister = false;
337
338 /// If true, loading into a D subregister will be penalized.
339 bool SlowLoadDSubregister = false;
340
341 /// If true, the AGU and NEON/FPU units are multiplexed.
342 bool HasMuxedUnits = false;
343
Diana Picusb772e402016-07-06 11:22:11 +0000344 /// If true, VMOVS will never be widened to VMOVD
345 bool DontWidenVMOVS = false;
346
Diana Picus575f2bb2016-07-07 09:11:39 +0000347 /// If true, run the MLx expansion pass.
348 bool ExpandMLx = false;
349
350 /// If true, VFP/NEON VMLA/VMLS have special RAW hazards.
351 bool HasVMLxHazards = false;
352
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000353 // If true, read thread pointer from coprocessor register.
354 bool ReadTPHard = false;
355
Diana Picusc5baa432016-06-23 07:47:35 +0000356 /// If true, VMOVRS, VMOVSR and VMOVS will be converted from VFP to NEON.
Diana Picuseb1068a2016-06-27 13:06:10 +0000357 bool UseNEONForFPMovs = false;
Diana Picusc5baa432016-06-23 07:47:35 +0000358
Diana Picus92423ce2016-06-27 09:08:23 +0000359 /// If true, VLDn instructions take an extra cycle for unaligned accesses.
Diana Picuseb1068a2016-06-27 13:06:10 +0000360 bool CheckVLDnAlign = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000361
362 /// If true, VFP instructions are not pipelined.
Diana Picuseb1068a2016-06-27 13:06:10 +0000363 bool NonpipelinedVFP = false;
Diana Picus92423ce2016-06-27 09:08:23 +0000364
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000365 /// StrictAlign - If true, the subtarget disallows unaligned memory
Bob Wilson3dc97322010-09-28 04:09:35 +0000366 /// accesses for some types. For details, see
Matt Arsenault6f2a5262014-07-27 17:46:40 +0000367 /// ARMTargetLowering::allowsMisalignedMemoryAccesses().
Diana Picuseb1068a2016-06-27 13:06:10 +0000368 bool StrictAlign = false;
Bob Wilson3dc97322010-09-28 04:09:35 +0000369
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000370 /// RestrictIT - If true, the subtarget disallows generation of deprecated IT
371 /// blocks to conform to ARMv8 rule.
Diana Picuseb1068a2016-06-27 13:06:10 +0000372 bool RestrictIT = false;
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000373
Artyom Skrobovcf296442015-09-24 17:31:16 +0000374 /// HasDSP - If true, the subtarget supports the DSP (saturating arith
375 /// and such) instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000376 bool HasDSP = false;
Jim Grosbachcf1464d2011-07-01 21:12:19 +0000377
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000378 /// NaCl TRAP instruction is generated instead of the regular TRAP.
Diana Picuseb1068a2016-06-27 13:06:10 +0000379 bool UseNaClTrap = false;
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000380
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000381 /// Generate calls via indirect call instructions.
Diana Picuseb1068a2016-06-27 13:06:10 +0000382 bool GenLongCalls = false;
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000383
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000384 /// Generate code that does not contain data access to code sections.
385 bool GenExecuteOnly = false;
386
Renato Golinb4dd6c52013-03-21 18:47:47 +0000387 /// Target machine allowed unsafe FP math (such as use of NEON fp)
Diana Picuseb1068a2016-06-27 13:06:10 +0000388 bool UnsafeFPMath = false;
Renato Golinb4dd6c52013-03-21 18:47:47 +0000389
Tim Northoverf8e47e42015-10-28 22:56:36 +0000390 /// UseSjLjEH - If true, the target uses SjLj exception handling (e.g. iOS).
Diana Picuseb1068a2016-06-27 13:06:10 +0000391 bool UseSjLjEH = false;
Tim Northoverf8e47e42015-10-28 22:56:36 +0000392
Sanne Wouda2409c642017-03-21 14:59:17 +0000393 /// Implicitly convert an instruction to a different one if its immediates
394 /// cannot be encoded. For example, ADD r0, r1, #FFFFFFFF -> SUB r0, r1, #1.
395 bool NegativeImmediates = true;
396
Evan Cheng10043e22007-01-19 07:51:42 +0000397 /// stackAlignment - The minimum alignment known to hold of the stack frame on
398 /// entry to the function and which must be maintained by every function.
Diana Picuseb1068a2016-06-27 13:06:10 +0000399 unsigned stackAlignment = 4;
Evan Cheng10043e22007-01-19 07:51:42 +0000400
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000401 /// CPUString - String name of used CPU.
402 std::string CPUString;
403
Diana Picuseb1068a2016-06-27 13:06:10 +0000404 unsigned MaxInterleaveFactor = 1;
Diana Picus92423ce2016-06-27 09:08:23 +0000405
Diana Picusb772e402016-07-06 11:22:11 +0000406 /// Clearance before partial register updates (in number of instructions)
407 unsigned PartialUpdateClearance = 0;
408
Diana Picus92423ce2016-06-27 09:08:23 +0000409 /// What kind of timing do load multiple/store multiple have (double issue,
410 /// single issue etc).
Diana Picuseb1068a2016-06-27 13:06:10 +0000411 ARMLdStMultipleTiming LdStMultipleTiming = SingleIssue;
Diana Picus92423ce2016-06-27 09:08:23 +0000412
413 /// The adjustment that we need to apply to get the operand latency from the
414 /// operand cycle returned by the itinerary data for pre-ISel operands.
Diana Picuseb1068a2016-06-27 13:06:10 +0000415 int PreISelOperandLatencyAdjustment = 2;
Diana Picus92423ce2016-06-27 09:08:23 +0000416
Christian Pirker2a111602014-03-28 14:35:30 +0000417 /// IsLittle - The target is Little Endian
418 bool IsLittle;
419
Evan Chenge45d6852011-01-11 21:46:47 +0000420 /// TargetTriple - What processor and OS we're targeting.
421 Triple TargetTriple;
422
Andrew Trick352abc12012-08-08 02:44:16 +0000423 /// SchedModel - Processor specific instruction costs.
Pete Cooper11759452014-09-02 17:43:54 +0000424 MCSchedModel SchedModel;
Andrew Trick352abc12012-08-08 02:44:16 +0000425
Evan Cheng4e712de2009-06-19 01:51:50 +0000426 /// Selected instruction itineraries (one entry per itinerary class.)
427 InstrItineraryData InstrItins;
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000428
Renato Golinb4dd6c52013-03-21 18:47:47 +0000429 /// Options passed via command line that could influence the target
430 const TargetOptions &Options;
431
Eric Christopher661f2d12014-12-18 02:20:58 +0000432 const ARMBaseTargetMachine &TM;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000433
Eric Christopher661f2d12014-12-18 02:20:58 +0000434public:
Evan Cheng10043e22007-01-19 07:51:42 +0000435 /// This constructor initializes the data members to match that
Daniel Dunbar31b44e82009-08-02 22:11:08 +0000436 /// of the specified triple.
Evan Cheng10043e22007-01-19 07:51:42 +0000437 ///
Daniel Sandersa73f1fd2015-06-10 12:11:26 +0000438 ARMSubtarget(const Triple &TT, const std::string &CPU, const std::string &FS,
439 const ARMBaseTargetMachine &TM, bool IsLittle);
Evan Cheng10043e22007-01-19 07:51:42 +0000440
Dan Gohman544ab2c2008-04-12 04:36:06 +0000441 /// getMaxInlineSizeThreshold - Returns the maximum memset / memcpy size
442 /// that still makes it profitable to inline the call.
Rafael Espindola419b6d72007-10-31 14:39:58 +0000443 unsigned getMaxInlineSizeThreshold() const {
James Molloya70697e2014-05-16 14:24:22 +0000444 return 64;
Rafael Espindola419b6d72007-10-31 14:39:58 +0000445 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000446
Anton Korobeynikov0b91cc42009-05-23 19:51:43 +0000447 /// ParseSubtargetFeatures - Parses features string setting specified
Evan Cheng10043e22007-01-19 07:51:42 +0000448 /// subtarget options. Definition of function is auto generated by tblgen.
Evan Cheng1a72add62011-07-07 07:07:08 +0000449 void ParseSubtargetFeatures(StringRef CPU, StringRef FS);
Evan Cheng10043e22007-01-19 07:51:42 +0000450
Eric Christophera47f6802014-06-13 00:20:35 +0000451 /// initializeSubtargetDependencies - Initializes using a CPU and feature string
452 /// so that we can use initializer lists for subtarget initialization.
453 ARMSubtarget &initializeSubtargetDependencies(StringRef CPU, StringRef FS);
454
Eric Christopherd9134482014-08-04 21:25:23 +0000455 const ARMSelectionDAGInfo *getSelectionDAGInfo() const override {
456 return &TSInfo;
457 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000458
Eric Christopherd9134482014-08-04 21:25:23 +0000459 const ARMBaseInstrInfo *getInstrInfo() const override {
460 return InstrInfo.get();
461 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000462
Eric Christopherd9134482014-08-04 21:25:23 +0000463 const ARMTargetLowering *getTargetLowering() const override {
464 return &TLInfo;
465 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000466
Eric Christopherd9134482014-08-04 21:25:23 +0000467 const ARMFrameLowering *getFrameLowering() const override {
468 return FrameLowering.get();
469 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000470
Eric Christopherd9134482014-08-04 21:25:23 +0000471 const ARMBaseRegisterInfo *getRegisterInfo() const override {
Eric Christopher80b24ef2014-06-26 19:30:02 +0000472 return &InstrInfo->getRegisterInfo();
473 }
Eric Christophera47f6802014-06-13 00:20:35 +0000474
Diana Picus22274932016-11-11 08:27:37 +0000475 const CallLowering *getCallLowering() const override;
476 const InstructionSelector *getInstructionSelector() const override;
477 const LegalizerInfo *getLegalizerInfo() const override;
478 const RegisterBankInfo *getRegBankInfo() const override;
479
Bill Wendling61375d82013-02-16 01:36:26 +0000480private:
Eric Christopher030294e2014-06-13 00:20:39 +0000481 ARMSelectionDAGInfo TSInfo;
Eric Christopher8b770652015-01-26 19:03:15 +0000482 // Either Thumb1FrameLowering or ARMFrameLowering.
483 std::unique_ptr<ARMFrameLowering> FrameLowering;
Eric Christopher80b24ef2014-06-26 19:30:02 +0000484 // Either Thumb1InstrInfo or Thumb2InstrInfo.
485 std::unique_ptr<ARMBaseInstrInfo> InstrInfo;
486 ARMTargetLowering TLInfo;
Eric Christophera47f6802014-06-13 00:20:35 +0000487
Quentin Colombet61d71a12017-08-15 22:31:51 +0000488 /// GlobalISel related APIs.
489 std::unique_ptr<CallLowering> CallLoweringInfo;
490 std::unique_ptr<InstructionSelector> InstSelector;
491 std::unique_ptr<LegalizerInfo> Legalizer;
492 std::unique_ptr<RegisterBankInfo> RegBankInfo;
Diana Picus22274932016-11-11 08:27:37 +0000493
Bill Wendling61375d82013-02-16 01:36:26 +0000494 void initializeEnvironment();
Eric Christopherb68e2532014-09-03 20:36:31 +0000495 void initSubtargetFeatures(StringRef CPU, StringRef FS);
Eric Christopher8b770652015-01-26 19:03:15 +0000496 ARMFrameLowering *initializeFrameLowering(StringRef CPU, StringRef FS);
497
Bill Wendling61375d82013-02-16 01:36:26 +0000498public:
Andrew Trick10ffc2b2010-12-24 05:03:26 +0000499 void computeIssueWidth();
500
Evan Cheng8b2bda02011-07-07 03:55:05 +0000501 bool hasV4TOps() const { return HasV4TOps; }
502 bool hasV5TOps() const { return HasV5TOps; }
503 bool hasV5TEOps() const { return HasV5TEOps; }
504 bool hasV6Ops() const { return HasV6Ops; }
Amara Emerson5035ee02013-10-07 16:55:23 +0000505 bool hasV6MOps() const { return HasV6MOps; }
Renato Golin12350602015-03-17 11:55:28 +0000506 bool hasV6KOps() const { return HasV6KOps; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000507 bool hasV6T2Ops() const { return HasV6T2Ops; }
508 bool hasV7Ops() const { return HasV7Ops; }
Joey Goulyb3f550e2013-06-26 16:58:26 +0000509 bool hasV8Ops() const { return HasV8Ops; }
Vladimir Sukharev2afdb322015-04-01 14:54:56 +0000510 bool hasV8_1aOps() const { return HasV8_1aOps; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000511 bool hasV8_2aOps() const { return HasV8_2aOps; }
Sam Parker9d957642017-08-10 09:41:00 +0000512 bool hasV8_3aOps() const { return HasV8_3aOps; }
Bradley Smithe26f7992016-01-15 10:24:39 +0000513 bool hasV8MBaselineOps() const { return HasV8MBaselineOps; }
514 bool hasV8MMainlineOps() const { return HasV8MMainlineOps; }
Evan Cheng10043e22007-01-19 07:51:42 +0000515
Diana Picus4879b052016-07-06 09:22:23 +0000516 /// @{
517 /// These functions are obsolete, please consider adding subtarget features
518 /// or properties instead of calling them.
Quentin Colombet13cd5212012-11-29 19:48:01 +0000519 bool isCortexA5() const { return ARMProcFamily == CortexA5; }
Tim Northover0feb91e2014-04-01 14:10:07 +0000520 bool isCortexA7() const { return ARMProcFamily == CortexA7; }
Evan Chengbf407072010-09-10 01:29:16 +0000521 bool isCortexA8() const { return ARMProcFamily == CortexA8; }
522 bool isCortexA9() const { return ARMProcFamily == CortexA9; }
Silviu Barangab47bb942012-09-13 15:05:10 +0000523 bool isCortexA15() const { return ARMProcFamily == CortexA15; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000524 bool isSwift() const { return ARMProcFamily == Swift; }
Artyom Skrobove6f1b7f2016-03-23 16:18:13 +0000525 bool isCortexM3() const { return ARMProcFamily == CortexM3; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000526 bool isLikeA9() const { return isCortexA9() || isCortexA15() || isKrait(); }
Quentin Colombetb1b66e72012-12-21 04:35:05 +0000527 bool isCortexR5() const { return ARMProcFamily == CortexR5; }
Ana Pazos93a07c22013-12-06 22:48:17 +0000528 bool isKrait() const { return ARMProcFamily == Krait; }
Diana Picus4879b052016-07-06 09:22:23 +0000529 /// @}
Evan Chengbf407072010-09-10 01:29:16 +0000530
Evan Cheng5190f092010-08-11 07:17:46 +0000531 bool hasARMOps() const { return !NoARM; }
532
Evan Cheng8b2bda02011-07-07 03:55:05 +0000533 bool hasVFP2() const { return HasVFPv2; }
534 bool hasVFP3() const { return HasVFPv3; }
Anton Korobeynikov5482b9f2012-01-22 12:07:33 +0000535 bool hasVFP4() const { return HasVFPv4; }
Joey Goulyccd04892013-09-13 13:46:57 +0000536 bool hasFPARMv8() const { return HasFPARMv8; }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000537 bool hasNEON() const { return HasNEON; }
Amara Emerson33089092013-09-19 11:59:01 +0000538 bool hasCrypto() const { return HasCrypto; }
Sjoerd Meijer7426c972017-08-11 09:52:30 +0000539 bool hasDotProd() const { return HasDotProd; }
Bernard Ogdenee87e852013-10-29 09:47:35 +0000540 bool hasCRC() const { return HasCRC; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000541 bool hasRAS() const { return HasRAS; }
Bradley Smith25219752013-11-01 13:27:35 +0000542 bool hasVirtualization() const { return HasVirtualization; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000543
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000544 bool useNEONForSinglePrecisionFP() const {
Cameron Esfahani17177d12015-02-05 02:09:33 +0000545 return hasNEON() && UseNEONForSinglePrecisionFP;
546 }
Evan Cheng8b2bda02011-07-07 03:55:05 +0000547
Diana Picus7c6dee9f2017-04-20 09:38:25 +0000548 bool hasDivideInThumbMode() const { return HasHardwareDivideInThumb; }
Bob Wilsone8a549c2012-09-29 21:43:49 +0000549 bool hasDivideInARMMode() const { return HasHardwareDivideInARM; }
Evan Cheng6e809de2010-08-11 06:22:01 +0000550 bool hasDataBarrier() const { return HasDataBarrier; }
Sam Parker98727bc2017-12-21 11:17:49 +0000551 bool hasFullDataBarrier() const { return HasFullDataBarrier; }
Bradley Smith4c21cba2016-01-15 10:23:46 +0000552 bool hasV7Clrex() const { return HasV7Clrex; }
553 bool hasAcquireRelease() const { return HasAcquireRelease; }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000554
Tim Northoverc7ea8042013-10-25 09:30:24 +0000555 bool hasAnyDataBarrier() const {
556 return HasDataBarrier || (hasV6Ops() && !isThumb());
557 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000558
Bob Wilsone8a549c2012-09-29 21:43:49 +0000559 bool useMulOps() const { return UseMulOps; }
Evan Cheng62c7b5b2010-12-05 22:04:16 +0000560 bool useFPVMLx() const { return !SlowFPVMLx; }
Evan Cheng38bf5ad2011-03-31 19:38:48 +0000561 bool hasVMLxForwarding() const { return HasVMLxForwarding; }
Evan Cheng58066e32010-07-13 19:21:50 +0000562 bool isFPBrccSlow() const { return SlowFPBrcc; }
Jim Grosbach4d5dc3e2010-08-11 15:44:15 +0000563 bool isFPOnlySP() const { return FPOnlySP; }
Tim Northovercedd4812013-05-23 19:11:14 +0000564 bool hasPerfMon() const { return HasPerfMon; }
Tim Northoverc6047652013-04-10 12:08:35 +0000565 bool hasTrustZone() const { return HasTrustZone; }
Bradley Smithfed3e4a2016-01-25 11:24:47 +0000566 bool has8MSecExt() const { return Has8MSecExt; }
Tim Northover13510302014-04-01 13:22:02 +0000567 bool hasZeroCycleZeroing() const { return HasZeroCycleZeroing; }
Javed Absar85874a92016-10-13 14:57:43 +0000568 bool hasFPAO() const { return HasFPAO; }
Diana Picusc5baa432016-06-23 07:47:35 +0000569 bool isProfitableToUnpredicate() const { return IsProfitableToUnpredicate; }
570 bool hasSlowVGETLNi32() const { return HasSlowVGETLNi32; }
571 bool hasSlowVDUP32() const { return HasSlowVDUP32; }
572 bool preferVMOVSR() const { return PreferVMOVSR; }
573 bool preferISHSTBarriers() const { return PreferISHST; }
Diana Picus575f2bb2016-07-07 09:11:39 +0000574 bool expandMLx() const { return ExpandMLx; }
575 bool hasVMLxHazards() const { return HasVMLxHazards; }
Diana Picus4879b052016-07-06 09:22:23 +0000576 bool hasSlowOddRegister() const { return SlowOddRegister; }
577 bool hasSlowLoadDSubregister() const { return SlowLoadDSubregister; }
578 bool hasMuxedUnits() const { return HasMuxedUnits; }
Diana Picusb772e402016-07-06 11:22:11 +0000579 bool dontWidenVMOVS() const { return DontWidenVMOVS; }
Diana Picusc5baa432016-06-23 07:47:35 +0000580 bool useNEONForFPMovs() const { return UseNEONForFPMovs; }
Diana Picus92423ce2016-06-27 09:08:23 +0000581 bool checkVLDnAccessAlignment() const { return CheckVLDnAlign; }
582 bool nonpipelinedVFP() const { return NonpipelinedVFP; }
Evan Chengce8fb682010-08-09 18:35:19 +0000583 bool prefers32BitThumb() const { return Pref32BitThumb; }
Bob Wilsona2881ee2011-04-19 18:11:49 +0000584 bool avoidCPSRPartialUpdate() const { return AvoidCPSRPartialUpdate; }
Javed Absar4ae7e8122017-06-02 08:53:19 +0000585 bool cheapPredicableCPSRDef() const { return CheapPredicableCPSRDef; }
Evan Chengddc0cb62012-12-20 19:59:30 +0000586 bool avoidMOVsShifterOperand() const { return AvoidMOVsShifterOperand; }
Sjoerd Meijerd906bf12016-06-03 14:03:27 +0000587 bool hasRetAddrStack() const { return HasRetAddrStack; }
John Brawn75d76e52017-06-28 14:11:15 +0000588 bool hasBranchPredictor() const { return HasBranchPredictor; }
Evan Cheng8740ee32010-11-03 06:34:55 +0000589 bool hasMPExtension() const { return HasMPExtension; }
Artyom Skrobovcf296442015-09-24 17:31:16 +0000590 bool hasDSP() const { return HasDSP; }
Eli Bendersky2e2ce492013-01-30 16:30:19 +0000591 bool useNaClTrap() const { return UseNaClTrap; }
Tim Northoverf8e47e42015-10-28 22:56:36 +0000592 bool useSjLjEH() const { return UseSjLjEH; }
Akira Hatanaka1bc8af72015-07-07 06:54:42 +0000593 bool genLongCalls() const { return GenLongCalls; }
Prakhar Bahuguna52a7dd72016-12-15 07:59:08 +0000594 bool genExecuteOnly() const { return GenExecuteOnly; }
Jim Grosbachf24f9d92009-08-11 15:33:49 +0000595
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000596 bool hasFP16() const { return HasFP16; }
Bob Wilsondd6eb5b2010-10-12 16:22:47 +0000597 bool hasD16() const { return HasD16; }
Oliver Stannard8addbf42015-12-01 10:23:06 +0000598 bool hasFullFP16() const { return HasFullFP16; }
Anton Korobeynikov0a65a372010-03-14 18:42:38 +0000599
Florian Hahnb489e562017-06-22 09:39:36 +0000600 bool hasFuseAES() const { return HasFuseAES; }
Adrian Prantl5f8f34e42018-05-01 15:54:18 +0000601 /// Return true if the CPU supports any kind of instruction fusion.
Florian Hahnb489e562017-06-22 09:39:36 +0000602 bool hasFusion() const { return hasFuseAES(); }
603
Evan Cheng5f1ba4c2011-04-20 22:20:12 +0000604 const Triple &getTargetTriple() const { return TargetTriple; }
605
Daniel Dunbar2b9b0e32011-04-19 21:14:45 +0000606 bool isTargetDarwin() const { return TargetTriple.isOSDarwin(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000607 bool isTargetIOS() const { return TargetTriple.isiOS(); }
Tim Northovere0ccdc62015-10-28 22:46:43 +0000608 bool isTargetWatchOS() const { return TargetTriple.isWatchOS(); }
Tim Northover042a6c12016-01-27 19:32:29 +0000609 bool isTargetWatchABI() const { return TargetTriple.isWatchABI(); }
Cameron Esfahani943908b2013-08-29 20:23:14 +0000610 bool isTargetLinux() const { return TargetTriple.isOSLinux(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000611 bool isTargetNaCl() const { return TargetTriple.isOSNaCl(); }
Simon Pilgrima2794102014-11-22 19:12:10 +0000612 bool isTargetNetBSD() const { return TargetTriple.isOSNetBSD(); }
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000613 bool isTargetWindows() const { return TargetTriple.isOSWindows(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000614
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000615 bool isTargetCOFF() const { return TargetTriple.isOSBinFormatCOFF(); }
Tim Northover9653eb52013-12-10 16:57:43 +0000616 bool isTargetELF() const { return TargetTriple.isOSBinFormatELF(); }
Tim Northoverd6a729b2014-01-06 14:28:05 +0000617 bool isTargetMachO() const { return TargetTriple.isOSBinFormatMachO(); }
618
Renato Golin87610692013-07-16 09:32:17 +0000619 // ARM EABI is the bare-metal EABI described in ARM ABI documents and
620 // can be accessed via -target arm-none-eabi. This is NOT GNUEABI.
621 // FIXME: Add a flag for bare-metal for that target and set Triple::EABI
622 // even for GNUEABI, so we can make a distinction here and still conform to
623 // the EABI on GNU (and Android) mode. This requires change in Clang, too.
Tim Northover7649eba2014-01-06 12:00:44 +0000624 // FIXME: The Darwin exception is temporary, while we move users to
625 // "*-*-*-macho" triples as quickly as possible.
Renato Golin87610692013-07-16 09:32:17 +0000626 bool isTargetAEABI() const {
Tim Northover7649eba2014-01-06 12:00:44 +0000627 return (TargetTriple.getEnvironment() == Triple::EABI ||
628 TargetTriple.getEnvironment() == Triple::EABIHF) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000629 !isTargetDarwin() && !isTargetWindows();
Renato Golin87610692013-07-16 09:32:17 +0000630 }
Renato Golin6d435f12015-11-09 12:40:30 +0000631 bool isTargetGNUAEABI() const {
632 return (TargetTriple.getEnvironment() == Triple::GNUEABI ||
633 TargetTriple.getEnvironment() == Triple::GNUEABIHF) &&
634 !isTargetDarwin() && !isTargetWindows();
635 }
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000636 bool isTargetMuslAEABI() const {
637 return (TargetTriple.getEnvironment() == Triple::MuslEABI ||
638 TargetTriple.getEnvironment() == Triple::MuslEABIHF) &&
639 !isTargetDarwin() && !isTargetWindows();
640 }
Evan Cheng181fe362007-01-19 19:22:40 +0000641
Renato Golin8cea6e82014-01-29 11:50:56 +0000642 // ARM Targets that support EHABI exception handling standard
643 // Darwin uses SjLj. Other targets might need more checks.
644 bool isTargetEHABICompatible() const {
645 return (TargetTriple.getEnvironment() == Triple::EABI ||
646 TargetTriple.getEnvironment() == Triple::GNUEABI ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000647 TargetTriple.getEnvironment() == Triple::MuslEABI ||
Renato Golin8cea6e82014-01-29 11:50:56 +0000648 TargetTriple.getEnvironment() == Triple::EABIHF ||
Evgeniy Stepanov02bc78b2014-01-30 14:18:25 +0000649 TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000650 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000651 isTargetAndroid()) &&
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000652 !isTargetDarwin() && !isTargetWindows();
Renato Golin8cea6e82014-01-29 11:50:56 +0000653 }
654
Tim Northover44594ad2013-12-18 09:27:33 +0000655 bool isTargetHardFloat() const {
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000656 // FIXME: this is invalid for WindowsCE
Tim Northover44594ad2013-12-18 09:27:33 +0000657 return TargetTriple.getEnvironment() == Triple::GNUEABIHF ||
Rafael Espindolaa895a0c2016-06-24 21:14:33 +0000658 TargetTriple.getEnvironment() == Triple::MuslEABIHF ||
Saleem Abdulrasoolcd130822014-04-02 20:32:05 +0000659 TargetTriple.getEnvironment() == Triple::EABIHF ||
Tim Northovere0ccdc62015-10-28 22:46:43 +0000660 isTargetWindows() || isAAPCS16_ABI();
Tim Northover44594ad2013-12-18 09:27:33 +0000661 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000662
Evgeniy Stepanov5fe279e2015-10-08 21:21:24 +0000663 bool isTargetAndroid() const { return TargetTriple.isAndroid(); }
Tim Northover44594ad2013-12-18 09:27:33 +0000664
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000665 bool isXRaySupported() const override;
Dean Michael Berris464015442016-09-19 00:54:35 +0000666
Eric Christopher661f2d12014-12-18 02:20:58 +0000667 bool isAPCS_ABI() const;
668 bool isAAPCS_ABI() const;
Tim Northovere0ccdc62015-10-28 22:46:43 +0000669 bool isAAPCS16_ABI() const;
Lauro Ramos Venancio048e16ff2007-02-13 19:52:28 +0000670
Oliver Stannard8331aae2016-08-08 15:28:31 +0000671 bool isROPI() const;
672 bool isRWPI() const;
673
Florian Hahne3583bd2017-07-27 19:56:44 +0000674 bool useMachineScheduler() const { return UseMISched; }
Sam Parkerb0367572017-08-31 08:57:51 +0000675 bool disablePostRAScheduler() const { return DisablePostRAScheduler; }
Eric Christopher824f42f2015-05-12 01:26:05 +0000676 bool useSoftFloat() const { return UseSoftFloat; }
Evan Cheng1834f5d2011-07-07 19:05:12 +0000677 bool isThumb() const { return InThumbMode; }
678 bool isThumb1Only() const { return InThumbMode && !HasThumb2; }
679 bool isThumb2() const { return InThumbMode && HasThumb2; }
Evan Cheng2bd65362011-07-07 00:08:19 +0000680 bool hasThumb2() const { return HasThumb2; }
Amara Emerson330afb52013-09-23 14:26:15 +0000681 bool isMClass() const { return ARMProcClass == MClass; }
682 bool isRClass() const { return ARMProcClass == RClass; }
683 bool isAClass() const { return ARMProcClass == AClass; }
Strahinja Petrovic25e9e1b2017-07-28 12:54:57 +0000684 bool isReadTPHard() const { return ReadTPHard; }
Evan Cheng10043e22007-01-19 07:51:42 +0000685
Akira Hatanaka28581522015-07-21 01:42:02 +0000686 bool isR9Reserved() const {
687 return isTargetMachO() ? (ReserveR9 || !HasV6Ops) : ReserveR9;
688 }
Evan Cheng10043e22007-01-19 07:51:42 +0000689
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000690 bool useR7AsFramePointer() const {
691 return isTargetDarwin() || (!isTargetWindows() && isThumb());
692 }
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000693
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000694 /// Returns true if the frame setup is split into two separate pushes (first
695 /// r0-r7,lr then r8-r11), principally so that the frame pointer is adjacent
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000696 /// to lr. This is always required on Thumb1-only targets, as the push and
697 /// pop instructions can't access the high registers.
Oliver Stannard9aa6f012016-08-23 09:19:22 +0000698 bool splitFramePushPop(const MachineFunction &MF) const {
Reid Klecknerbdfc05f2016-10-11 21:14:03 +0000699 return (useR7AsFramePointer() &&
700 MF.getTarget().Options.DisableFramePointerElim(MF)) ||
701 isThumb1Only();
Tim Northoverf8b0a7a2016-05-13 19:16:14 +0000702 }
703
Tim Northover910dde72015-08-03 17:20:10 +0000704 bool useStride4VFPs(const MachineFunction &MF) const;
705
Eric Christopherc1058df2014-07-04 01:55:26 +0000706 bool useMovt(const MachineFunction &MF) const;
707
Bob Wilson8decdc42011-10-07 17:17:49 +0000708 bool supportsTailCall() const { return SupportsTailCall; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000709
Akira Hatanaka2670f4a2015-07-28 22:44:28 +0000710 bool allowsUnalignedMem() const { return !StrictAlign; }
Bob Wilson3dc97322010-09-28 04:09:35 +0000711
Weiming Zhao0da5cc02013-11-13 18:29:49 +0000712 bool restrictIT() const { return RestrictIT; }
713
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000714 const std::string & getCPUString() const { return CPUString; }
Anton Korobeynikov25229082009-11-24 00:44:37 +0000715
Christian Pirker2a111602014-03-28 14:35:30 +0000716 bool isLittle() const { return IsLittle; }
717
Owen Andersona3181e22010-09-28 21:57:50 +0000718 unsigned getMispredictionPenalty() const;
Jim Grosbach1a597112014-04-03 23:43:18 +0000719
Matthias Braun9e859802015-07-17 23:18:30 +0000720 /// Returns true if machine scheduler should be enabled.
721 bool enableMachineScheduler() const override;
722
Andrew Trick8d2ee372014-06-04 07:06:27 +0000723 /// True for some subtargets at > -O0.
Matthias Braun39a2afc2015-06-13 03:42:16 +0000724 bool enablePostRAScheduler() const override;
Anton Korobeynikov08bf4c02009-05-23 19:50:50 +0000725
Robin Morisset59c23cd2014-08-21 21:50:01 +0000726 // enableAtomicExpand- True if we need to expand our atomics.
727 bool enableAtomicExpand() const override;
Eric Christopherc40e5ed2014-06-19 21:03:04 +0000728
Robin Morissetd18cda62014-08-15 22:17:28 +0000729 /// getInstrItins - Return the instruction itineraries based on subtarget
Evan Cheng4e712de2009-06-19 01:51:50 +0000730 /// selection.
Benjamin Kramer8c90fd72014-09-03 11:41:21 +0000731 const InstrItineraryData *getInstrItineraryData() const override {
Eric Christopherd9134482014-08-04 21:25:23 +0000732 return &InstrItins;
733 }
Evan Cheng4e712de2009-06-19 01:51:50 +0000734
Evan Cheng10043e22007-01-19 07:51:42 +0000735 /// getStackAlignment - Returns the minimum alignment known to hold of the
736 /// stack frame on entry to the function and which must be maintained by every
737 /// function for this subtarget.
738 unsigned getStackAlignment() const { return stackAlignment; }
Evan Cheng43b9ca62009-08-28 23:18:09 +0000739
Diana Picus92423ce2016-06-27 09:08:23 +0000740 unsigned getMaxInterleaveFactor() const { return MaxInterleaveFactor; }
741
Diana Picusb772e402016-07-06 11:22:11 +0000742 unsigned getPartialUpdateClearance() const { return PartialUpdateClearance; }
743
Diana Picus92423ce2016-06-27 09:08:23 +0000744 ARMLdStMultipleTiming getLdStMultipleTiming() const {
745 return LdStMultipleTiming;
746 }
747
748 int getPreISelOperandLatencyAdjustment() const {
749 return PreISelOperandLatencyAdjustment;
750 }
751
Rafael Espindola5ac8f5c2016-06-28 15:38:13 +0000752 /// True if the GV will be accessed via an indirect symbol.
753 bool isGVIndirectSymbol(const GlobalValue *GV) const;
Chris Bieneman03695ab2014-07-15 17:18:41 +0000754
Diana Picusc9f29c62017-08-29 09:47:55 +0000755 /// Returns the constant pool modifier needed to access the GV.
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000756 bool isGVInGOT(const GlobalValue *GV) const;
Diana Picusc9f29c62017-08-29 09:47:55 +0000757
Akira Hatanakaddf76aa2015-05-23 01:14:08 +0000758 /// True if fast-isel is used.
759 bool useFastISel() const;
Joerg Sonnenberger0f76a352017-08-28 20:20:47 +0000760
761 /// Returns the correct return opcode for the current feature set.
762 /// Use BX if available to allow mixing thumb/arm code, but fall back
763 /// to plain mov pc,lr on ARMv4.
764 unsigned getReturnOpcode() const {
765 if (isThumb())
766 return ARM::tBX_RET;
767 if (hasV4TOps())
768 return ARM::BX_RET;
769 return ARM::MOVPCLR;
770 }
Evgeniy Stepanov76d5ac42017-11-13 20:45:38 +0000771
772 /// Allow movt+movw for PIC global address calculation.
773 /// ELF does not have GOT relocations for movt+movw.
774 /// ROPI does not use GOT.
775 bool allowPositionIndependentMovt() const {
776 return isROPI() || !isTargetELF();
777 }
Evan Cheng10043e22007-01-19 07:51:42 +0000778};
Evan Cheng10043e22007-01-19 07:51:42 +0000779
Eugene Zelenkoe79c0772017-01-27 23:58:02 +0000780} // end namespace llvm
781
782#endif // LLVM_LIB_TARGET_ARM_ARMSUBTARGET_H