blob: e5019938dbddda1f5f2e8d9204cf82752e0d6265 [file] [log] [blame]
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001//=- X86SchedSkylake.td - X86 Skylake Client Scheduling ------*- tablegen -*-=//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the machine model for Skylake Client to support
11// instruction scheduling and other instruction cost heuristics.
12//
13//===----------------------------------------------------------------------===//
14
15def SkylakeClientModel : SchedMachineModel {
16 // All x86 instructions are modeled as a single micro-op, and SKylake can
17 // decode 6 instructions per cycle.
18 let IssueWidth = 6;
19 let MicroOpBufferSize = 224; // Based on the reorder buffer.
20 let LoadLatency = 5;
21 let MispredictPenalty = 14;
Simon Pilgrim31a96332018-03-24 20:40:14 +000022
Gadi Haber6f8fbf42017-09-19 06:19:27 +000023 // Based on the LSD (loop-stream detector) queue size and benchmarking data.
24 let LoopMicroOpBufferSize = 50;
25
26 // This flag is set to allow the scheduler to assign a default model to
27 // unrecognized opcodes.
28 let CompleteModel = 0;
29}
30
31let SchedModel = SkylakeClientModel in {
32
33// Skylake Client can issue micro-ops to 8 different ports in one cycle.
34
35// Ports 0, 1, 5, and 6 handle all computation.
36// Port 4 gets the data half of stores. Store data can be available later than
37// the store address, but since we don't model the latency of stores, we can
38// ignore that.
39// Ports 2 and 3 are identical. They handle loads and the address half of
40// stores. Port 7 can handle address calculations.
41def SKLPort0 : ProcResource<1>;
42def SKLPort1 : ProcResource<1>;
43def SKLPort2 : ProcResource<1>;
44def SKLPort3 : ProcResource<1>;
45def SKLPort4 : ProcResource<1>;
46def SKLPort5 : ProcResource<1>;
47def SKLPort6 : ProcResource<1>;
48def SKLPort7 : ProcResource<1>;
49
50// Many micro-ops are capable of issuing on multiple ports.
51def SKLPort01 : ProcResGroup<[SKLPort0, SKLPort1]>;
52def SKLPort23 : ProcResGroup<[SKLPort2, SKLPort3]>;
53def SKLPort237 : ProcResGroup<[SKLPort2, SKLPort3, SKLPort7]>;
54def SKLPort04 : ProcResGroup<[SKLPort0, SKLPort4]>;
55def SKLPort05 : ProcResGroup<[SKLPort0, SKLPort5]>;
56def SKLPort06 : ProcResGroup<[SKLPort0, SKLPort6]>;
57def SKLPort15 : ProcResGroup<[SKLPort1, SKLPort5]>;
58def SKLPort16 : ProcResGroup<[SKLPort1, SKLPort6]>;
59def SKLPort56 : ProcResGroup<[SKLPort5, SKLPort6]>;
60def SKLPort015 : ProcResGroup<[SKLPort0, SKLPort1, SKLPort5]>;
61def SKLPort056 : ProcResGroup<[SKLPort0, SKLPort5, SKLPort6]>;
62def SKLPort0156: ProcResGroup<[SKLPort0, SKLPort1, SKLPort5, SKLPort6]>;
63
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000064def SKLDivider : ProcResource<1>; // Integer division issued on port 0.
Craig Topper8104f262018-04-02 05:33:28 +000065// FP division and sqrt on port 0.
66def SKLFPDivider : ProcResource<1>;
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +000067
Gadi Haber6f8fbf42017-09-19 06:19:27 +000068// 60 Entry Unified Scheduler
69def SKLPortAny : ProcResGroup<[SKLPort0, SKLPort1, SKLPort2, SKLPort3, SKLPort4,
70 SKLPort5, SKLPort6, SKLPort7]> {
71 let BufferSize=60;
72}
73
74// Loads are 5 cycles, so ReadAfterLd registers needn't be available until 5
75// cycles after the memory operand.
76def : ReadAdvance<ReadAfterLd, 5>;
77
78// Many SchedWrites are defined in pairs with and without a folded load.
79// Instructions with folded loads are usually micro-fused, so they only appear
80// as two micro-ops when queued in the reservation station.
81// This multiclass defines the resource usage for variants with and without
82// folded loads.
83multiclass SKLWriteResPair<X86FoldableSchedWrite SchedRW,
Simon Pilgrim30c38c32018-03-19 14:46:07 +000084 list<ProcResourceKind> ExePorts,
Simon Pilgrime3547af2018-03-25 10:21:19 +000085 int Lat, list<int> Res = [1], int UOps = 1,
86 int LoadLat = 5> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +000087 // Register variant is using a single cycle on ExePort.
Simon Pilgrim30c38c32018-03-19 14:46:07 +000088 def : WriteRes<SchedRW, ExePorts> {
89 let Latency = Lat;
90 let ResourceCycles = Res;
91 let NumMicroOps = UOps;
92 }
Gadi Haber6f8fbf42017-09-19 06:19:27 +000093
Simon Pilgrime3547af2018-03-25 10:21:19 +000094 // Memory variant also uses a cycle on port 2/3 and adds LoadLat cycles to
95 // the latency (default = 5).
Simon Pilgrim30c38c32018-03-19 14:46:07 +000096 def : WriteRes<SchedRW.Folded, !listconcat([SKLPort23], ExePorts)> {
Simon Pilgrime3547af2018-03-25 10:21:19 +000097 let Latency = !add(Lat, LoadLat);
Simon Pilgrim30c38c32018-03-19 14:46:07 +000098 let ResourceCycles = !listconcat([1], Res);
Simon Pilgrime3547af2018-03-25 10:21:19 +000099 let NumMicroOps = !add(UOps, 1);
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000100 }
101}
102
Craig Topperf131b602018-04-06 16:16:46 +0000103// A folded store needs a cycle on port 4 for the store data, and an extra port
104// 2/3/7 cycle to recompute the address.
105def : WriteRes<WriteRMW, [SKLPort237,SKLPort4]>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000106
107// Arithmetic.
Simon Pilgrim2864b462018-05-08 14:55:16 +0000108defm : SKLWriteResPair<WriteALU, [SKLPort0156], 1>; // Simple integer ALU op.
109defm : SKLWriteResPair<WriteIMul, [SKLPort1], 3>; // Integer multiplication.
110defm : SKLWriteResPair<WriteIMul64, [SKLPort1], 3>; // Integer 64-bit multiplication.
Simon Pilgrim25805542018-05-08 13:51:45 +0000111
112defm : SKLWriteResPair<WriteDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
113defm : SKLWriteResPair<WriteDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
114defm : SKLWriteResPair<WriteDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
115defm : SKLWriteResPair<WriteDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
116defm : SKLWriteResPair<WriteIDiv8, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
117defm : SKLWriteResPair<WriteIDiv16, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
118defm : SKLWriteResPair<WriteIDiv32, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
119defm : SKLWriteResPair<WriteIDiv64, [SKLPort0, SKLDivider], 25, [1,10], 1, 4>;
120
Simon Pilgrim28e7bcb2018-03-26 21:06:14 +0000121defm : SKLWriteResPair<WriteCRC32, [SKLPort1], 3>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000122
Simon Pilgrim68a8fbc2018-03-25 20:16:53 +0000123def : WriteRes<WriteIMulH, []> { let Latency = 3; } // Integer multiplication, high part.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000124def : WriteRes<WriteLEA, [SKLPort15]>; // LEA instructions can't fold loads.
125
Craig Topperb7baa352018-04-08 17:53:18 +0000126defm : SKLWriteResPair<WriteCMOV, [SKLPort06], 1>; // Conditional move.
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000127defm : X86WriteRes<WriteFCMOV, [SKLPort1], 3, [1], 1>; // x87 conditional move.
Craig Topperb7baa352018-04-08 17:53:18 +0000128def : WriteRes<WriteSETCC, [SKLPort06]>; // Setcc.
129def : WriteRes<WriteSETCCStore, [SKLPort06,SKLPort4,SKLPort237]> {
130 let Latency = 2;
131 let NumMicroOps = 3;
132}
133
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000134// Bit counts.
135defm : SKLWriteResPair<WriteBitScan, [SKLPort1], 3>;
136defm : SKLWriteResPair<WriteLZCNT, [SKLPort1], 3>;
137defm : SKLWriteResPair<WriteTZCNT, [SKLPort1], 3>;
138defm : SKLWriteResPair<WritePOPCNT, [SKLPort1], 3>;
139
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000140// Integer shifts and rotates.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000141defm : SKLWriteResPair<WriteShift, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000142
Craig Topper89310f52018-03-29 20:41:39 +0000143// BMI1 BEXTR, BMI2 BZHI
144defm : SKLWriteResPair<WriteBEXTR, [SKLPort06,SKLPort15], 2, [1,1], 2>;
145defm : SKLWriteResPair<WriteBZHI, [SKLPort15], 1>;
146
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000147// Loads, stores, and moves, not folded with other operations.
148def : WriteRes<WriteLoad, [SKLPort23]> { let Latency = 5; }
149def : WriteRes<WriteStore, [SKLPort237, SKLPort4]>;
150def : WriteRes<WriteMove, [SKLPort0156]>;
151
152// Idioms that clear a register, like xorps %xmm0, %xmm0.
153// These can often bypass execution ports completely.
154def : WriteRes<WriteZero, []>;
155
156// Branches don't produce values, so they have no latency, but they still
157// consume resources. Indirect branches can fold loads.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000158defm : SKLWriteResPair<WriteJump, [SKLPort06], 1>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000159
160// Floating point. This covers both scalar and vector operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000161defm : X86WriteRes<WriteFLoad, [SKLPort23], 5, [1], 1>;
162defm : X86WriteRes<WriteFLoadX, [SKLPort23], 6, [1], 1>;
163defm : X86WriteRes<WriteFLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000164defm : X86WriteRes<WriteFMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
165defm : X86WriteRes<WriteFMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000166defm : X86WriteRes<WriteFStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000167defm : X86WriteRes<WriteFStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
168defm : X86WriteRes<WriteFStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000169defm : X86WriteRes<WriteFMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
170defm : X86WriteRes<WriteFMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
171defm : X86WriteRes<WriteFMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000172defm : X86WriteRes<WriteFMoveX, [SKLPort015], 1, [1], 1>;
173defm : X86WriteRes<WriteFMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000174defm : X86WriteRes<WriteEMMS, [SKLPort05,SKLPort0156], 10, [9,1], 10>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000175
Simon Pilgrim1233e122018-05-07 20:52:53 +0000176defm : SKLWriteResPair<WriteFAdd, [SKLPort01], 4, [1], 1, 5>; // Floating point add/sub.
177defm : SKLWriteResPair<WriteFAddX, [SKLPort01], 4, [1], 1, 6>; // Floating point add/sub (XMM).
178defm : SKLWriteResPair<WriteFAddY, [SKLPort01], 4, [1], 1, 7>; // Floating point add/sub (YMM/ZMM).
179defm : SKLWriteResPair<WriteFAdd64, [SKLPort01], 4, [1], 1, 5>; // Floating point double add/sub.
180defm : SKLWriteResPair<WriteFAdd64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double add/sub (XMM).
181defm : SKLWriteResPair<WriteFAdd64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double add/sub (YMM/ZMM).
182
183defm : SKLWriteResPair<WriteFCmp, [SKLPort01], 4, [1], 1, 5>; // Floating point compare.
184defm : SKLWriteResPair<WriteFCmpX, [SKLPort01], 4, [1], 1, 6>; // Floating point compare (XMM).
185defm : SKLWriteResPair<WriteFCmpY, [SKLPort01], 4, [1], 1, 7>; // Floating point compare (YMM/ZMM).
186defm : SKLWriteResPair<WriteFCmp64, [SKLPort01], 4, [1], 1, 5>; // Floating point double compare.
187defm : SKLWriteResPair<WriteFCmp64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double compare (XMM).
188defm : SKLWriteResPair<WriteFCmp64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double compare (YMM/ZMM).
189
190defm : SKLWriteResPair<WriteFCom, [SKLPort0], 2>; // Floating point compare to flags.
191
192defm : SKLWriteResPair<WriteFMul, [SKLPort01], 4, [1], 1, 5>; // Floating point multiplication.
193defm : SKLWriteResPair<WriteFMulX, [SKLPort01], 4, [1], 1, 6>; // Floating point multiplication (XMM).
194defm : SKLWriteResPair<WriteFMulY, [SKLPort01], 4, [1], 1, 7>; // Floating point multiplication (YMM/ZMM).
195defm : SKLWriteResPair<WriteFMul64, [SKLPort01], 4, [1], 1, 5>; // Floating point double multiplication.
196defm : SKLWriteResPair<WriteFMul64X, [SKLPort01], 4, [1], 1, 6>; // Floating point double multiplication (XMM).
197defm : SKLWriteResPair<WriteFMul64Y, [SKLPort01], 4, [1], 1, 7>; // Floating point double multiplication (YMM/ZMM).
Simon Pilgrimac5d0a32018-05-07 16:15:46 +0000198
199defm : SKLWriteResPair<WriteFDiv, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 5>; // Floating point division.
200//defm : SKLWriteResPair<WriteFDivX, [SKLPort0,SKLFPDivider], 11, [1,3], 1, 6>; // Floating point division (XMM).
201defm : SKLWriteResPair<WriteFDivY, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (YMM).
202defm : SKLWriteResPair<WriteFDivZ, [SKLPort0,SKLFPDivider], 11, [1,5], 1, 7>; // Floating point division (ZMM).
203//defm : SKLWriteResPair<WriteFDiv64, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 5>; // Floating point double division.
204//defm : SKLWriteResPair<WriteFDiv64X, [SKLPort0,SKLFPDivider], 14, [1,3], 1, 6>; // Floating point double division (XMM).
205//defm : SKLWriteResPair<WriteFDiv64Y, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (YMM).
206defm : SKLWriteResPair<WriteFDiv64Z, [SKLPort0,SKLFPDivider], 14, [1,5], 1, 7>; // Floating point double division (ZMM).
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000207
208defm : SKLWriteResPair<WriteFSqrt, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 5>; // Floating point square root.
209defm : SKLWriteResPair<WriteFSqrtX, [SKLPort0,SKLFPDivider], 12, [1,3], 1, 6>; // Floating point square root (XMM).
210defm : SKLWriteResPair<WriteFSqrtY, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (YMM).
211defm : SKLWriteResPair<WriteFSqrtZ, [SKLPort0,SKLFPDivider], 12, [1,6], 1, 7>; // Floating point square root (ZMM).
212defm : SKLWriteResPair<WriteFSqrt64, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 5>; // Floating point double square root.
213defm : SKLWriteResPair<WriteFSqrt64X, [SKLPort0,SKLFPDivider], 18, [1,6], 1, 6>; // Floating point double square root (XMM).
214defm : SKLWriteResPair<WriteFSqrt64Y, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (YMM).
215defm : SKLWriteResPair<WriteFSqrt64Z, [SKLPort0,SKLFPDivider], 18, [1,12],1, 7>; // Floating point double square root (ZMM).
216defm : SKLWriteResPair<WriteFSqrt80, [SKLPort0,SKLFPDivider], 21, [1,7]>; // Floating point long double square root.
217
Simon Pilgrimc7088682018-05-01 18:06:07 +0000218defm : SKLWriteResPair<WriteFRcp, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000219defm : SKLWriteResPair<WriteFRcpX, [SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal estimate (XMM).
220defm : SKLWriteResPair<WriteFRcpY, [SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal estimate (YMM/ZMM).
221
Simon Pilgrimc7088682018-05-01 18:06:07 +0000222defm : SKLWriteResPair<WriteFRsqrt, [SKLPort0], 4, [1], 1, 5>; // Floating point reciprocal square root estimate.
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +0000223defm : SKLWriteResPair<WriteFRsqrtX,[SKLPort0], 4, [1], 1, 6>; // Floating point reciprocal square root estimate (XMM).
224defm : SKLWriteResPair<WriteFRsqrtY,[SKLPort0], 4, [1], 1, 7>; // Floating point reciprocal square root estimate (YMM/ZMM).
225
Simon Pilgrim67cc2462018-05-04 15:20:18 +0000226defm : SKLWriteResPair<WriteFMA, [SKLPort01], 4, [1], 1, 5>; // Fused Multiply Add.
227defm : SKLWriteResPair<WriteFMAX, [SKLPort01], 4, [1], 1, 6>; // Fused Multiply Add (XMM).
Simon Pilgrimdbd1ae72018-04-25 13:07:58 +0000228defm : SKLWriteResPair<WriteFMAY, [SKLPort01], 4, [1], 1, 7>; // Fused Multiply Add (YMM/ZMM).
Simon Pilgrim542b20d2018-05-03 22:31:19 +0000229defm : SKLWriteResPair<WriteDPPD, [SKLPort5,SKLPort01], 9, [1,2], 3, 6>; // Floating point double dot product.
230defm : SKLWriteResPair<WriteDPPS, [SKLPort5,SKLPort01], 13, [1,3], 4, 6>; // Floating point single dot product.
231defm : SKLWriteResPair<WriteDPPSY, [SKLPort5,SKLPort01], 13, [1,3], 4, 7>; // Floating point single dot product (YMM).
Simon Pilgrimd14d2e72018-04-20 21:16:05 +0000232defm : SKLWriteResPair<WriteFSign, [SKLPort0], 1>; // Floating point fabs/fchs.
Simon Pilgrimbe51b202018-05-04 12:59:24 +0000233defm : SKLWriteResPair<WriteFRnd, [SKLPort01], 8, [2], 2, 6>; // Floating point rounding.
234defm : SKLWriteResPair<WriteFRndY, [SKLPort01], 8, [2], 2, 7>; // Floating point rounding (YMM/ZMM).
Simon Pilgrimb2aa89c2018-04-27 15:50:33 +0000235defm : SKLWriteResPair<WriteFLogic, [SKLPort015], 1, [1], 1, 6>; // Floating point and/or/xor logicals.
236defm : SKLWriteResPair<WriteFLogicY, [SKLPort015], 1, [1], 1, 7>; // Floating point and/or/xor logicals (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000237defm : SKLWriteResPair<WriteFTest, [SKLPort0], 2, [1], 1, 6>; // Floating point TEST instructions.
238defm : SKLWriteResPair<WriteFTestY, [SKLPort0], 2, [1], 1, 7>; // Floating point TEST instructions (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000239defm : SKLWriteResPair<WriteFShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
Simon Pilgrimdd8eae12018-05-01 14:25:01 +0000240defm : SKLWriteResPair<WriteFShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000241defm : SKLWriteResPair<WriteFVarShuffle, [SKLPort5], 1, [1], 1, 6>; // Floating point vector shuffles.
242defm : SKLWriteResPair<WriteFVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Floating point vector shuffles.
Simon Pilgrim06e16542018-04-22 18:35:53 +0000243defm : SKLWriteResPair<WriteFBlend, [SKLPort015], 1, [1], 1, 6>; // Floating point vector blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000244defm : SKLWriteResPair<WriteFBlendY, [SKLPort015], 1, [1], 1, 7>; // Floating point vector blends.
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000245defm : SKLWriteResPair<WriteFVarBlend, [SKLPort015], 2, [2], 2, 6>; // Fp vector variable blends.
Simon Pilgrim8a937e02018-04-27 18:19:48 +0000246defm : SKLWriteResPair<WriteFVarBlendY,[SKLPort015], 2, [2], 2, 7>; // Fp vector variable blends.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000247
Simon Pilgrimf0945aa2018-04-24 16:43:07 +0000248def : WriteRes<WriteCvtF2FSt, [SKLPort4,SKLPort5,SKLPort237,SKLPort01]> {
249 let Latency = 6;
250 let NumMicroOps = 4;
251 let ResourceCycles = [1,1,1,1];
252}
253
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000254// FMA Scheduling helper class.
255// class FMASC { X86FoldableSchedWrite Sched = WriteFAdd; }
256
257// Vector integer operations.
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000258defm : X86WriteRes<WriteVecLoad, [SKLPort23], 5, [1], 1>;
259defm : X86WriteRes<WriteVecLoadX, [SKLPort23], 6, [1], 1>;
260defm : X86WriteRes<WriteVecLoadY, [SKLPort23], 7, [1], 1>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000261defm : X86WriteRes<WriteVecMaskedLoad, [SKLPort23,SKLPort015], 7, [1,1], 2>;
262defm : X86WriteRes<WriteVecMaskedLoadY, [SKLPort23,SKLPort015], 8, [1,1], 2>;
Simon Pilgrimab34aa82018-05-09 11:01:16 +0000263defm : X86WriteRes<WriteVecStore, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000264defm : X86WriteRes<WriteVecStoreX, [SKLPort237,SKLPort4], 1, [1,1], 2>;
265defm : X86WriteRes<WriteVecStoreY, [SKLPort237,SKLPort4], 1, [1,1], 2>;
Simon Pilgrimb0a3be02018-05-08 12:17:55 +0000266defm : X86WriteRes<WriteVecMaskedStore, [SKLPort237,SKLPort0], 2, [1,1], 2>;
267defm : X86WriteRes<WriteVecMaskedStoreY, [SKLPort237,SKLPort0], 2, [1,1], 2>;
268defm : X86WriteRes<WriteVecMove, [SKLPort015], 1, [1], 1>;
Simon Pilgrim22dd72b2018-05-11 14:30:54 +0000269defm : X86WriteRes<WriteVecMoveX, [SKLPort015], 1, [1], 1>;
270defm : X86WriteRes<WriteVecMoveY, [SKLPort015], 1, [1], 1>;
Simon Pilgrimfb7aa572018-03-15 14:45:30 +0000271
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000272defm : SKLWriteResPair<WriteVecALU, [SKLPort05], 1, [1], 1, 5>; // Vector integer ALU op, no logicals.
273defm : SKLWriteResPair<WriteVecALUX, [SKLPort01], 1, [1], 1, 6>; // Vector integer ALU op, no logicals (XMM).
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000274defm : SKLWriteResPair<WriteVecALUY, [SKLPort01], 1, [1], 1, 7>; // Vector integer ALU op, no logicals (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000275defm : SKLWriteResPair<WriteVecLogic, [SKLPort05], 1, [1], 1, 5>; // Vector integer and/or/xor.
276defm : SKLWriteResPair<WriteVecLogicX,[SKLPort015], 1, [1], 1, 6>; // Vector integer and/or/xor (XMM).
Simon Pilgrim57f2b182018-05-01 12:39:17 +0000277defm : SKLWriteResPair<WriteVecLogicY,[SKLPort015], 1, [1], 1, 7>; // Vector integer and/or/xor (YMM/ZMM).
Simon Pilgrim210286e2018-05-08 10:28:03 +0000278defm : SKLWriteResPair<WriteVecTest, [SKLPort0,SKLPort5], 3, [1,1], 2, 6>; // Vector integer TEST instructions.
279defm : SKLWriteResPair<WriteVecTestY, [SKLPort0,SKLPort5], 3, [1,1], 2, 7>; // Vector integer TEST instructions (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000280defm : SKLWriteResPair<WriteVecIMul, [SKLPort0] , 4, [1], 1, 5>; // Vector integer multiply.
281defm : SKLWriteResPair<WriteVecIMulX, [SKLPort01], 4, [1], 1, 6>; // Vector integer multiply (XMM).
Simon Pilgrim93c878c2018-05-03 10:31:20 +0000282defm : SKLWriteResPair<WriteVecIMulY, [SKLPort01], 4, [1], 1, 7>; // Vector integer multiply (YMM/ZMM).
283defm : SKLWriteResPair<WritePMULLD, [SKLPort01], 10, [2], 2, 6>; // Vector PMULLD.
284defm : SKLWriteResPair<WritePMULLDY, [SKLPort01], 10, [2], 2, 7>; // Vector PMULLD (YMM/ZMM).
Simon Pilgrim819f2182018-05-02 17:58:50 +0000285defm : SKLWriteResPair<WriteShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000286defm : SKLWriteResPair<WriteShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000287defm : SKLWriteResPair<WriteShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000288defm : SKLWriteResPair<WriteVarShuffle, [SKLPort5], 1, [1], 1, 5>; // Vector shuffles.
289defm : SKLWriteResPair<WriteVarShuffleX, [SKLPort5], 1, [1], 1, 6>; // Vector shuffles (XMM).
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000290defm : SKLWriteResPair<WriteVarShuffleY, [SKLPort5], 1, [1], 1, 7>; // Vector shuffles (YMM/ZMM).
Simon Pilgrim06e16542018-04-22 18:35:53 +0000291defm : SKLWriteResPair<WriteBlend, [SKLPort5], 1, [1], 1, 6>; // Vector blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000292defm : SKLWriteResPair<WriteBlendY, [SKLPort5], 1, [1], 1, 7>; // Vector blends (YMM/ZMM).
Simon Pilgrim96855ec2018-04-22 14:43:12 +0000293defm : SKLWriteResPair<WriteVarBlend, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends.
Simon Pilgrim6732f6e2018-05-02 18:48:23 +0000294defm : SKLWriteResPair<WriteVarBlendY, [SKLPort015], 2, [2], 2, 6>; // Vector variable blends (YMM/ZMM).
Simon Pilgrima41ae2f2018-04-22 10:39:16 +0000295defm : SKLWriteResPair<WriteMPSAD, [SKLPort5], 4, [2], 2, 6>; // Vector MPSAD.
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000296defm : SKLWriteResPair<WriteMPSADY, [SKLPort5], 4, [2], 2, 7>; // Vector MPSAD (YMM/ZMM).
297defm : SKLWriteResPair<WritePSADBW, [SKLPort5], 3, [1], 1, 5>; // Vector PSADBW.
298defm : SKLWriteResPair<WritePSADBWX, [SKLPort5], 3, [1], 1, 6>; // Vector PSADBW (XMM).
299defm : SKLWriteResPair<WritePSADBWY, [SKLPort5], 3, [1], 1, 7>; // Vector PSADBW (YMM/ZMM).
Simon Pilgrim27bc83e2018-04-24 18:49:25 +0000300defm : SKLWriteResPair<WritePHMINPOS, [SKLPort01], 4, [1], 1, 6>; // Vector PHMINPOS.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000301
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000302// Vector integer shifts.
303defm : SKLWriteResPair<WriteVecShift, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000304defm : X86WriteRes<WriteVecShiftX, [SKLPort5,SKLPort01], 2, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000305defm : X86WriteRes<WriteVecShiftY, [SKLPort5,SKLPort01], 4, [1,1], 2>;
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000306defm : X86WriteRes<WriteVecShiftXLd, [SKLPort01,SKLPort23], 7, [1,1], 2>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000307defm : X86WriteRes<WriteVecShiftYLd, [SKLPort01,SKLPort23], 8, [1,1], 2>;
308
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000309defm : SKLWriteResPair<WriteVecShiftImm, [SKLPort0], 1, [1], 1, 5>;
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000310defm : SKLWriteResPair<WriteVecShiftImmX, [SKLPort01], 1, [1], 1, 6>; // Vector integer immediate shifts (XMM).
311defm : SKLWriteResPair<WriteVecShiftImmY, [SKLPort01], 1, [1], 1, 7>; // Vector integer immediate shifts (YMM/ZMM).
Simon Pilgrimd7ffbc52018-05-04 17:47:46 +0000312defm : SKLWriteResPair<WriteVarVecShift, [SKLPort01], 1, [1], 1, 6>; // Variable vector shifts.
313defm : SKLWriteResPair<WriteVarVecShiftY, [SKLPort01], 1, [1], 1, 7>; // Variable vector shifts (YMM/ZMM).
Simon Pilgrimf2d2ced2018-05-03 17:56:43 +0000314
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000315// Vector insert/extract operations.
316def : WriteRes<WriteVecInsert, [SKLPort5]> {
317 let Latency = 2;
318 let NumMicroOps = 2;
319 let ResourceCycles = [2];
320}
321def : WriteRes<WriteVecInsertLd, [SKLPort5,SKLPort23]> {
322 let Latency = 6;
323 let NumMicroOps = 2;
324}
Simon Pilgrim819f2182018-05-02 17:58:50 +0000325def: InstRW<[WriteVecInsertLd], (instregex "(V?)MOV(H|L)(PD|PS)rm")>;
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000326
327def : WriteRes<WriteVecExtract, [SKLPort0,SKLPort5]> {
328 let Latency = 3;
329 let NumMicroOps = 2;
330}
331def : WriteRes<WriteVecExtractSt, [SKLPort4,SKLPort5,SKLPort237]> {
332 let Latency = 2;
333 let NumMicroOps = 3;
334}
335
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000336// Conversion between integer and float.
Simon Pilgrim30c38c32018-03-19 14:46:07 +0000337defm : SKLWriteResPair<WriteCvtF2I, [SKLPort1], 3>; // Float -> Integer.
338defm : SKLWriteResPair<WriteCvtI2F, [SKLPort1], 4>; // Integer -> Float.
339defm : SKLWriteResPair<WriteCvtF2F, [SKLPort1], 3>; // Float -> Float size conversion.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000340
341// Strings instructions.
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000342
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000343// Packed Compare Implicit Length Strings, Return Mask
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000344def : WriteRes<WritePCmpIStrM, [SKLPort0]> {
345 let Latency = 10;
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000346 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000347 let ResourceCycles = [3];
348}
349def : WriteRes<WritePCmpIStrMLd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000350 let Latency = 16;
351 let NumMicroOps = 4;
352 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000353}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000354
355// Packed Compare Explicit Length Strings, Return Mask
356def : WriteRes<WritePCmpEStrM, [SKLPort0, SKLPort5, SKLPort015, SKLPort0156]> {
357 let Latency = 19;
358 let NumMicroOps = 9;
359 let ResourceCycles = [4,3,1,1];
360}
361def : WriteRes<WritePCmpEStrMLd, [SKLPort0, SKLPort5,SKLPort23, SKLPort015, SKLPort0156]> {
362 let Latency = 25;
363 let NumMicroOps = 10;
364 let ResourceCycles = [4,3,1,1,1];
365}
366
367// Packed Compare Implicit Length Strings, Return Index
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000368def : WriteRes<WritePCmpIStrI, [SKLPort0]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000369 let Latency = 10;
370 let NumMicroOps = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000371 let ResourceCycles = [3];
372}
373def : WriteRes<WritePCmpIStrILd, [SKLPort0, SKLPort23]> {
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000374 let Latency = 16;
375 let NumMicroOps = 4;
376 let ResourceCycles = [3,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000377}
Simon Pilgrim53b2c332018-03-22 14:56:18 +0000378
379// Packed Compare Explicit Length Strings, Return Index
380def : WriteRes<WritePCmpEStrI, [SKLPort0, SKLPort5, SKLPort0156]> {
381 let Latency = 18;
382 let NumMicroOps = 8;
383 let ResourceCycles = [4,3,1];
384}
385def : WriteRes<WritePCmpEStrILd, [SKLPort0, SKLPort5, SKLPort23, SKLPort0156]> {
386 let Latency = 24;
387 let NumMicroOps = 9;
388 let ResourceCycles = [4,3,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000389}
390
Simon Pilgrima2f26782018-03-27 20:38:54 +0000391// MOVMSK Instructions.
Simon Pilgrimbf4c8c02018-05-04 14:54:33 +0000392def : WriteRes<WriteFMOVMSK, [SKLPort0]> { let Latency = 2; }
393def : WriteRes<WriteVecMOVMSK, [SKLPort0]> { let Latency = 2; }
394def : WriteRes<WriteVecMOVMSKY, [SKLPort0]> { let Latency = 2; }
395def : WriteRes<WriteMMXMOVMSK, [SKLPort0]> { let Latency = 2; }
Simon Pilgrima2f26782018-03-27 20:38:54 +0000396
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000397// AES instructions.
Simon Pilgrim7684e052018-03-22 13:18:08 +0000398def : WriteRes<WriteAESDecEnc, [SKLPort0]> { // Decryption, encryption.
399 let Latency = 4;
400 let NumMicroOps = 1;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000401 let ResourceCycles = [1];
402}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000403def : WriteRes<WriteAESDecEncLd, [SKLPort0, SKLPort23]> {
404 let Latency = 10;
405 let NumMicroOps = 2;
406 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000407}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000408
409def : WriteRes<WriteAESIMC, [SKLPort0]> { // InvMixColumn.
410 let Latency = 8;
411 let NumMicroOps = 2;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000412 let ResourceCycles = [2];
413}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000414def : WriteRes<WriteAESIMCLd, [SKLPort0, SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000415 let Latency = 14;
Simon Pilgrim7684e052018-03-22 13:18:08 +0000416 let NumMicroOps = 3;
417 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000418}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000419
420def : WriteRes<WriteAESKeyGen, [SKLPort0, SKLPort5, SKLPort015]> { // Key Generation.
421 let Latency = 20;
422 let NumMicroOps = 11;
423 let ResourceCycles = [3,6,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000424}
Simon Pilgrim7684e052018-03-22 13:18:08 +0000425def : WriteRes<WriteAESKeyGenLd, [SKLPort0, SKLPort5, SKLPort23, SKLPort015]> {
426 let Latency = 25;
427 let NumMicroOps = 11;
428 let ResourceCycles = [3,6,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000429}
430
431// Carry-less multiplication instructions.
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000432def : WriteRes<WriteCLMul, [SKLPort5]> {
433 let Latency = 6;
434 let NumMicroOps = 1;
435 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000436}
Simon Pilgrim3b2ff1f2018-03-22 13:37:30 +0000437def : WriteRes<WriteCLMulLd, [SKLPort5, SKLPort23]> {
438 let Latency = 12;
439 let NumMicroOps = 2;
440 let ResourceCycles = [1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000441}
442
443// Catch-all for expensive system instructions.
444def : WriteRes<WriteSystem, [SKLPort0156]> { let Latency = 100; } // def WriteSystem : SchedWrite;
445
446// AVX2.
Simon Pilgrim819f2182018-05-02 17:58:50 +0000447defm : SKLWriteResPair<WriteFShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector shuffles.
448defm : SKLWriteResPair<WriteFVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // Fp 256-bit width vector variable shuffles.
449defm : SKLWriteResPair<WriteShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector shuffles.
450defm : SKLWriteResPair<WriteVarShuffle256, [SKLPort5], 3, [1], 1, 7>; // 256-bit width vector variable shuffles.
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000451
452// Old microcoded instructions that nobody use.
453def : WriteRes<WriteMicrocoded, [SKLPort0156]> { let Latency = 100; } // def WriteMicrocoded : SchedWrite;
454
455// Fence instructions.
456def : WriteRes<WriteFence, [SKLPort23, SKLPort4]>;
457
Craig Topper05242bf2018-04-21 18:07:36 +0000458// Load/store MXCSR.
459def : WriteRes<WriteLDMXCSR, [SKLPort0,SKLPort23,SKLPort0156]> { let Latency = 7; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
460def : WriteRes<WriteSTMXCSR, [SKLPort4,SKLPort5,SKLPort237]> { let Latency = 2; let NumMicroOps = 3; let ResourceCycles = [1,1,1]; }
461
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000462// Nop, not very useful expect it provides a model for nops!
463def : WriteRes<WriteNop, []>;
464
465////////////////////////////////////////////////////////////////////////////////
466// Horizontal add/sub instructions.
467////////////////////////////////////////////////////////////////////////////////
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000468
Simon Pilgrimc3c767b2018-04-27 16:11:57 +0000469defm : SKLWriteResPair<WriteFHAdd, [SKLPort5,SKLPort01], 6, [2,1], 3, 6>;
470defm : SKLWriteResPair<WriteFHAddY, [SKLPort5,SKLPort01], 6, [2,1], 3, 7>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000471defm : SKLWriteResPair<WritePHAdd, [SKLPort5,SKLPort05], 3, [2,1], 3, 5>;
472defm : SKLWriteResPair<WritePHAddX, [SKLPort5,SKLPort015], 3, [2,1], 3, 6>;
Simon Pilgrimf7dd6062018-05-03 13:27:10 +0000473defm : SKLWriteResPair<WritePHAddY, [SKLPort5,SKLPort015], 3, [2,1], 3, 7>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000474
475// Remaining instrs.
476
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000477def SKLWriteResGroup1 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000478 let Latency = 1;
479 let NumMicroOps = 1;
480 let ResourceCycles = [1];
481}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000482def: InstRW<[SKLWriteResGroup1], (instregex "MMX_PADDS(B|W)irr",
483 "MMX_PADDUS(B|W)irr",
484 "MMX_PAVG(B|W)irr",
485 "MMX_PCMPEQ(B|D|W)irr",
486 "MMX_PCMPGT(B|D|W)irr",
487 "MMX_P(MAX|MIN)SWirr",
488 "MMX_P(MAX|MIN)UBirr",
489 "MMX_PSUBS(B|W)irr",
490 "MMX_PSUBUS(B|W)irr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000491
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000492def SKLWriteResGroup3 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000493 let Latency = 1;
494 let NumMicroOps = 1;
495 let ResourceCycles = [1];
496}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000497def: InstRW<[SKLWriteResGroup3], (instregex "COM(P?)_FST0r",
Craig Topperfc179c62018-03-22 04:23:41 +0000498 "MMX_MOVD64rr",
499 "MMX_MOVD64to64rr",
Simon Pilgrima3686c92018-05-10 19:08:06 +0000500 "UCOM_F(P?)r",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000501 "(V?)MOV64toPQIrr",
Simon Pilgrimfc0c26f2018-05-01 11:05:42 +0000502 "(V?)MOVDI2PDIrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000503
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000504def SKLWriteResGroup4 : SchedWriteRes<[SKLPort6]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000505 let Latency = 1;
506 let NumMicroOps = 1;
507 let ResourceCycles = [1];
508}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000509def: InstRW<[SKLWriteResGroup4], (instregex "JMP(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000510
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000511def SKLWriteResGroup6 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000512 let Latency = 1;
513 let NumMicroOps = 1;
514 let ResourceCycles = [1];
515}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000516def: InstRW<[SKLWriteResGroup6], (instrs FINCSTP, FNOP)>;
Simon Pilgrim38ac0e92018-05-10 17:06:09 +0000517def: InstRW<[SKLWriteResGroup6], (instregex "MMX_MOVQ64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000518
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000519def SKLWriteResGroup7 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000520 let Latency = 1;
521 let NumMicroOps = 1;
522 let ResourceCycles = [1];
523}
Simon Pilgrim455d0b22018-04-23 13:24:17 +0000524def: InstRW<[SKLWriteResGroup7], (instrs CDQ, CQO, CLAC, STAC)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000525def: InstRW<[SKLWriteResGroup7], (instregex "ADC(16|32|64)ri",
526 "ADC(16|32|64)i",
527 "ADC(8|16|32|64)rr",
528 "ADCX(32|64)rr",
529 "ADOX(32|64)rr",
530 "BT(16|32|64)ri8",
531 "BT(16|32|64)rr",
532 "BTC(16|32|64)ri8",
533 "BTC(16|32|64)rr",
534 "BTR(16|32|64)ri8",
535 "BTR(16|32|64)rr",
536 "BTS(16|32|64)ri8",
537 "BTS(16|32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000538 "SBB(16|32|64)ri",
539 "SBB(16|32|64)i",
Simon Pilgrim39d77202018-04-28 15:32:19 +0000540 "SBB(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000541
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000542def SKLWriteResGroup8 : SchedWriteRes<[SKLPort15]> {
543 let Latency = 1;
544 let NumMicroOps = 1;
545 let ResourceCycles = [1];
546}
Craig Topperfc179c62018-03-22 04:23:41 +0000547def: InstRW<[SKLWriteResGroup8], (instregex "ANDN(32|64)rr",
548 "BLSI(32|64)rr",
549 "BLSMSK(32|64)rr",
Simon Pilgrimed09ebb2018-04-23 21:04:23 +0000550 "BLSR(32|64)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000551
552def SKLWriteResGroup9 : SchedWriteRes<[SKLPort015]> {
553 let Latency = 1;
554 let NumMicroOps = 1;
555 let ResourceCycles = [1];
556}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000557def: InstRW<[SKLWriteResGroup9], (instregex "(V?)PADD(B|D|Q|W)(Y?)rr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000558 "VPBLENDD(Y?)rri",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000559 "(V?)PSUB(B|D|Q|W)(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000560
561def SKLWriteResGroup10 : SchedWriteRes<[SKLPort0156]> {
562 let Latency = 1;
563 let NumMicroOps = 1;
564 let ResourceCycles = [1];
565}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000566def: InstRW<[SKLWriteResGroup10], (instrs CBW, CWDE, CDQE,
567 CLC, CMC, STC)>;
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000568def: InstRW<[SKLWriteResGroup10], (instrs LAHF, SAHF)>; // TODO: This doesn't match Agner's data
Simon Pilgrima3686c92018-05-10 19:08:06 +0000569def: InstRW<[SKLWriteResGroup10], (instregex "NOOP",
Craig Topperfc179c62018-03-22 04:23:41 +0000570 "SGDT64m",
571 "SIDT64m",
Craig Topperfc179c62018-03-22 04:23:41 +0000572 "SMSW16m",
Craig Topperfc179c62018-03-22 04:23:41 +0000573 "STRm",
Craig Topperb5f26592018-04-19 18:00:17 +0000574 "SYSCALL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000575
576def SKLWriteResGroup11 : SchedWriteRes<[SKLPort4,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000577 let Latency = 1;
578 let NumMicroOps = 2;
579 let ResourceCycles = [1,1];
580}
Craig Topperfc179c62018-03-22 04:23:41 +0000581def: InstRW<[SKLWriteResGroup11], (instregex "FBSTPm",
Craig Topperfc179c62018-03-22 04:23:41 +0000582 "MMX_MOVD64mr",
Craig Topperfc179c62018-03-22 04:23:41 +0000583 "MOVNTI_64mr",
584 "MOVNTImr",
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000585 "ST_FP(32|64|80)m",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000586 "(V?)MOV(H|L)(PD|PS)mr",
Craig Topper972bdbd2018-03-25 17:33:14 +0000587 "(V?)MOVPDI2DImr",
588 "(V?)MOVPQI2QImr",
589 "(V?)MOVPQIto64mr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000590 "(V?)MOV(SD|SS)mr",
Craig Topperfc179c62018-03-22 04:23:41 +0000591 "VMPTRSTm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000592
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000593def SKLWriteResGroup12 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000594 let Latency = 2;
595 let NumMicroOps = 1;
596 let ResourceCycles = [1];
597}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000598def: InstRW<[SKLWriteResGroup12], (instregex "MMX_MOVD64from64rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000599 "MMX_MOVD64grr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000600 "(V?)MOVPDI2DIrr",
Simon Pilgrim210286e2018-05-08 10:28:03 +0000601 "(V?)MOVPQIto64rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000602
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000603def SKLWriteResGroup13 : SchedWriteRes<[SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000604 let Latency = 2;
605 let NumMicroOps = 2;
606 let ResourceCycles = [2];
607}
Simon Pilgrimf7d2a932018-04-24 13:21:41 +0000608def: InstRW<[SKLWriteResGroup13], (instregex "MMX_MOVQ2DQrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000609
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000610def SKLWriteResGroup14 : SchedWriteRes<[SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000611 let Latency = 2;
612 let NumMicroOps = 2;
613 let ResourceCycles = [2];
614}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000615def: InstRW<[SKLWriteResGroup14], (instrs FDECSTP)>;
616def: InstRW<[SKLWriteResGroup14], (instregex "MMX_MOVDQ2Qrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000617
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000618def SKLWriteResGroup15 : SchedWriteRes<[SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000619 let Latency = 2;
620 let NumMicroOps = 2;
621 let ResourceCycles = [2];
622}
Craig Topperfc179c62018-03-22 04:23:41 +0000623def: InstRW<[SKLWriteResGroup15], (instregex "CMOV(A|BE)(16|32|64)rr",
624 "ROL(8|16|32|64)r1",
625 "ROL(8|16|32|64)ri",
626 "ROR(8|16|32|64)r1",
627 "ROR(8|16|32|64)ri",
628 "SET(A|BE)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000629
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000630def SKLWriteResGroup17 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000631 let Latency = 2;
632 let NumMicroOps = 2;
633 let ResourceCycles = [2];
634}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000635def: InstRW<[SKLWriteResGroup17], (instrs LFENCE,
636 WAIT,
637 XGETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000638
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000639def SKLWriteResGroup20 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000640 let Latency = 2;
641 let NumMicroOps = 2;
642 let ResourceCycles = [1,1];
643}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000644def: InstRW<[SKLWriteResGroup20], (instregex "CLFLUSH")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000645
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000646def SKLWriteResGroup21 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000647 let Latency = 2;
648 let NumMicroOps = 2;
649 let ResourceCycles = [1,1];
650}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000651def: InstRW<[SKLWriteResGroup21], (instrs SFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000652
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000653def SKLWriteResGroup22 : SchedWriteRes<[SKLPort06,SKLPort15]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000654 let Latency = 2;
655 let NumMicroOps = 2;
656 let ResourceCycles = [1,1];
657}
Craig Topper498875f2018-04-04 17:54:19 +0000658def: InstRW<[SKLWriteResGroup22], (instrs BSWAP64r)>;
659
660def SKLWriteResGroup22_1 : SchedWriteRes<[SKLPort15]> {
661 let Latency = 1;
662 let NumMicroOps = 1;
663 let ResourceCycles = [1];
664}
665def: InstRW<[SKLWriteResGroup22_1], (instrs BSWAP32r)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000666
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000667def SKLWriteResGroup23 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000668 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000669 let NumMicroOps = 2;
670 let ResourceCycles = [1,1];
671}
Craig Topper2d451e72018-03-18 08:38:06 +0000672def: InstRW<[SKLWriteResGroup23], (instrs CWD)>;
Craig Topperb4c78732018-03-19 19:00:32 +0000673def: InstRW<[SKLWriteResGroup23], (instrs JCXZ, JECXZ, JRCXZ)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000674def: InstRW<[SKLWriteResGroup23], (instregex "ADC8i8",
675 "ADC8ri",
676 "SBB8i8",
677 "SBB8ri")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000678
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000679def SKLWriteResGroup25 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237]> {
680 let Latency = 2;
681 let NumMicroOps = 3;
682 let ResourceCycles = [1,1,1];
683}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000684def: InstRW<[SKLWriteResGroup25], (instrs FNSTCW16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000685
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000686def SKLWriteResGroup27 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort15]> {
687 let Latency = 2;
688 let NumMicroOps = 3;
689 let ResourceCycles = [1,1,1];
690}
691def: InstRW<[SKLWriteResGroup27], (instregex "MOVBE(16|32|64)mr")>;
692
693def SKLWriteResGroup28 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
694 let Latency = 2;
695 let NumMicroOps = 3;
696 let ResourceCycles = [1,1,1];
697}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000698def: InstRW<[SKLWriteResGroup28], (instrs PUSH16r, PUSH32r, PUSH64r,
699 STOSB, STOSL, STOSQ, STOSW)>;
Craig Topperfc179c62018-03-22 04:23:41 +0000700def: InstRW<[SKLWriteResGroup28], (instregex "PUSH(16|32|64)rmr",
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000701 "PUSH64i8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000702
703def SKLWriteResGroup29 : SchedWriteRes<[SKLPort1]> {
704 let Latency = 3;
705 let NumMicroOps = 1;
706 let ResourceCycles = [1];
707}
Simon Pilgrim6e160c12018-05-12 18:07:07 +0000708def: InstRW<[SKLWriteResGroup29], (instregex "PDEP(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000709 "PEXT(32|64)rr",
Craig Topperfc179c62018-03-22 04:23:41 +0000710 "SHLD(16|32|64)rri8",
Simon Pilgrimf33d9052018-03-26 18:19:28 +0000711 "SHRD(16|32|64)rri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000712
Clement Courbet327fac42018-03-07 08:14:02 +0000713def SKLWriteResGroup29_16i : SchedWriteRes<[SKLPort1, SKLPort0156]> {
Craig Topperf846e2d2018-04-19 05:34:05 +0000714 let Latency = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000715 let NumMicroOps = 2;
716 let ResourceCycles = [1,1];
717}
Clement Courbet327fac42018-03-07 08:14:02 +0000718def: InstRW<[SKLWriteResGroup29_16i], (instrs IMUL16rri, IMUL16rri8)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000719
720def SKLWriteResGroup30 : SchedWriteRes<[SKLPort5]> {
721 let Latency = 3;
722 let NumMicroOps = 1;
723 let ResourceCycles = [1];
724}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000725def: InstRW<[SKLWriteResGroup30], (instregex "(ADD|SUB|SUBR)_(FPrST0|FST0r|FrST0)",
Simon Pilgrim74ccc6a2018-04-21 19:11:55 +0000726 "VPBROADCASTBrr",
Simon Pilgrim825ead92018-04-21 20:45:12 +0000727 "VPBROADCASTWrr",
Simon Pilgrime480ed02018-05-07 18:25:19 +0000728 "(V?)PCMPGTQ(Y?)rr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000729
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000730def SKLWriteResGroup32 : SchedWriteRes<[SKLPort0,SKLPort0156]> {
731 let Latency = 3;
732 let NumMicroOps = 2;
733 let ResourceCycles = [1,1];
734}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000735def: InstRW<[SKLWriteResGroup32], (instrs FNSTSW16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000736
737def SKLWriteResGroup33 : SchedWriteRes<[SKLPort06]> {
738 let Latency = 3;
739 let NumMicroOps = 3;
740 let ResourceCycles = [3];
741}
Craig Topperfc179c62018-03-22 04:23:41 +0000742def: InstRW<[SKLWriteResGroup33], (instregex "ROL(8|16|32|64)rCL",
743 "ROR(8|16|32|64)rCL",
744 "SAR(8|16|32|64)rCL",
745 "SHL(8|16|32|64)rCL",
746 "SHR(8|16|32|64)rCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000747
748def SKLWriteResGroup34 : SchedWriteRes<[SKLPort0156]> {
Craig Topperb5f26592018-04-19 18:00:17 +0000749 let Latency = 2;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000750 let NumMicroOps = 3;
751 let ResourceCycles = [3];
752}
Craig Topperb5f26592018-04-19 18:00:17 +0000753def: InstRW<[SKLWriteResGroup34], (instrs XADD8rr, XADD16rr, XADD32rr, XADD64rr,
754 XCHG8rr, XCHG16rr, XCHG32rr, XCHG64rr,
755 XCHG16ar, XCHG32ar, XCHG64ar)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000756
757def SKLWriteResGroup35 : SchedWriteRes<[SKLPort0,SKLPort5]> {
758 let Latency = 3;
759 let NumMicroOps = 3;
760 let ResourceCycles = [1,2];
761}
Simon Pilgrim5e492d22018-04-19 17:32:10 +0000762def: InstRW<[SKLWriteResGroup35], (instregex "MMX_PH(ADD|SUB)SWrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000763
764def SKLWriteResGroup36 : SchedWriteRes<[SKLPort5,SKLPort01]> {
765 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000766 let NumMicroOps = 3;
767 let ResourceCycles = [2,1];
768}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000769def: InstRW<[SKLWriteResGroup36], (instregex "(V?)PHADDSW(Y?)rr",
770 "(V?)PHSUBSW(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000771
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000772def SKLWriteResGroup39 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
773 let Latency = 3;
774 let NumMicroOps = 3;
775 let ResourceCycles = [2,1];
776}
Craig Topperfc179c62018-03-22 04:23:41 +0000777def: InstRW<[SKLWriteResGroup39], (instregex "MMX_PACKSSDWirr",
778 "MMX_PACKSSWBirr",
779 "MMX_PACKUSWBirr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000780
781def SKLWriteResGroup40 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
782 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000783 let NumMicroOps = 3;
784 let ResourceCycles = [1,2];
785}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000786def: InstRW<[SKLWriteResGroup40], (instregex "CLD")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000787
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000788def SKLWriteResGroup41 : SchedWriteRes<[SKLPort237,SKLPort0156]> {
789 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000790 let NumMicroOps = 3;
791 let ResourceCycles = [1,2];
792}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000793def: InstRW<[SKLWriteResGroup41], (instrs MFENCE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000794
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000795def SKLWriteResGroup42 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
796 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000797 let NumMicroOps = 3;
798 let ResourceCycles = [1,2];
799}
Craig Topperfc179c62018-03-22 04:23:41 +0000800def: InstRW<[SKLWriteResGroup42], (instregex "RCL(8|16|32|64)r1",
801 "RCL(8|16|32|64)ri",
802 "RCR(8|16|32|64)r1",
803 "RCR(8|16|32|64)ri")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000804
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000805def SKLWriteResGroup43 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort237]> {
806 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000807 let NumMicroOps = 3;
808 let ResourceCycles = [1,1,1];
809}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000810def: InstRW<[SKLWriteResGroup43], (instrs FNSTSWm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000811
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000812def SKLWriteResGroup44 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06]> {
813 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000814 let NumMicroOps = 4;
815 let ResourceCycles = [1,1,2];
816}
Craig Topperf4cd9082018-01-19 05:47:32 +0000817def: InstRW<[SKLWriteResGroup44], (instregex "SET(A|BE)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000818
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000819def SKLWriteResGroup45 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort237,SKLPort0156]> {
820 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000821 let NumMicroOps = 4;
822 let ResourceCycles = [1,1,1,1];
823}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000824def: InstRW<[SKLWriteResGroup45], (instregex "CALL(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000825
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000826def SKLWriteResGroup46 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort06,SKLPort0156]> {
827 let Latency = 3;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000828 let NumMicroOps = 4;
829 let ResourceCycles = [1,1,1,1];
830}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000831def: InstRW<[SKLWriteResGroup46], (instrs CALL64pcrel32)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000832
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000833def SKLWriteResGroup47 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000834 let Latency = 4;
835 let NumMicroOps = 1;
836 let ResourceCycles = [1];
837}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000838def: InstRW<[SKLWriteResGroup47], (instregex "MUL_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000839
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000840def SKLWriteResGroup48 : SchedWriteRes<[SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000841 let Latency = 4;
842 let NumMicroOps = 1;
843 let ResourceCycles = [1];
844}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +0000845def: InstRW<[SKLWriteResGroup48], (instregex "(V?)CVTDQ2PS(Y?)rr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000846 "(V?)CVT(T?)PS2DQ(Y?)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000847
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000848def SKLWriteResGroup51 : SchedWriteRes<[SKLPort1,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000849 let Latency = 4;
850 let NumMicroOps = 2;
851 let ResourceCycles = [1,1];
852}
Craig Topperf846e2d2018-04-19 05:34:05 +0000853def: InstRW<[SKLWriteResGroup51], (instrs IMUL64r, MUL64r, MULX64rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000854
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000855def SKLWriteResGroup51_16 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
856 let Latency = 4;
857 let NumMicroOps = 4;
Craig Topperf846e2d2018-04-19 05:34:05 +0000858 let ResourceCycles = [1,1,2];
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000859}
Craig Topperfc179c62018-03-22 04:23:41 +0000860def: InstRW<[SKLWriteResGroup51_16], (instrs IMUL16r, MUL16r)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000861
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000862def SKLWriteResGroup53 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000863 let Latency = 4;
864 let NumMicroOps = 3;
865 let ResourceCycles = [1,1,1];
866}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +0000867def: InstRW<[SKLWriteResGroup53], (instregex "IST(T?)_FP(16|32|64)m",
868 "IST_F(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000869
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000870def SKLWriteResGroup54 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000871 let Latency = 4;
872 let NumMicroOps = 4;
873 let ResourceCycles = [4];
874}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +0000875def: InstRW<[SKLWriteResGroup54], (instrs FNCLEX)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000876
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000877def SKLWriteResGroup55 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000878 let Latency = 4;
879 let NumMicroOps = 4;
880 let ResourceCycles = [1,3];
881}
Simon Pilgrimd5ada492018-04-29 15:33:15 +0000882def: InstRW<[SKLWriteResGroup55], (instrs PAUSE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000883
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000884def SKLWriteResGroup56 : SchedWriteRes<[SKLPort015,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000885 let Latency = 4;
886 let NumMicroOps = 4;
887 let ResourceCycles = [1,3];
888}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +0000889def: InstRW<[SKLWriteResGroup56], (instrs VZEROUPPER)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000890
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000891def SKLWriteResGroup57 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000892 let Latency = 4;
893 let NumMicroOps = 4;
894 let ResourceCycles = [1,1,2];
895}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000896def: InstRW<[SKLWriteResGroup57], (instregex "LAR(16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000897
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000898def SKLWriteResGroup58 : SchedWriteRes<[SKLPort23]> {
899 let Latency = 5;
900 let NumMicroOps = 1;
901 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000902}
Simon Pilgrim02fc3752018-04-21 12:15:42 +0000903def: InstRW<[SKLWriteResGroup58], (instregex "MOVSX(16|32|64)rm16",
Craig Topperfc179c62018-03-22 04:23:41 +0000904 "MOVSX(16|32|64)rm32",
905 "MOVSX(16|32|64)rm8",
906 "MOVZX(16|32|64)rm16",
907 "MOVZX(16|32|64)rm8",
Simon Pilgrim37334ea2018-04-21 21:59:36 +0000908 "(V?)MOVDDUPrm")>; // TODO: Should this be SKLWriteResGroup67?
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000909
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000910def SKLWriteResGroup59 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000911 let Latency = 5;
912 let NumMicroOps = 2;
913 let ResourceCycles = [1,1];
914}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000915def: InstRW<[SKLWriteResGroup59], (instregex "MMX_CVTPI2PDirr",
916 "(V?)CVTDQ2PDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000917
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000918def SKLWriteResGroup60 : SchedWriteRes<[SKLPort5,SKLPort015]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000919 let Latency = 5;
920 let NumMicroOps = 2;
921 let ResourceCycles = [1,1];
922}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000923def: InstRW<[SKLWriteResGroup60], (instregex "MMX_CVT(T?)PD2PIirr",
924 "MMX_CVT(T?)PS2PIirr",
925 "(V?)CVT(T?)PD2DQrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000926 "(V?)CVTPD2PSrr",
Craig Topperfc179c62018-03-22 04:23:41 +0000927 "VCVTPH2PSrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000928 "(V?)CVTPS2PDrr",
Craig Topperfc179c62018-03-22 04:23:41 +0000929 "VCVTPS2PHrr",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000930 "(V?)CVTSD2SSrr",
931 "(V?)CVTSI642SDrr",
932 "(V?)CVTSI2SDrr",
933 "(V?)CVTSI2SSrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +0000934 "(V?)CVTSS2SDrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000935
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000936def SKLWriteResGroup61 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000937 let Latency = 5;
938 let NumMicroOps = 3;
939 let ResourceCycles = [1,1,1];
940}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000941def: InstRW<[SKLWriteResGroup61], (instregex "STR(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000942
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000943def SKLWriteResGroup62 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +0000944 let Latency = 4;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000945 let NumMicroOps = 3;
946 let ResourceCycles = [1,1,1];
947}
Craig Topper4a3be6e2018-03-22 19:22:51 +0000948def: InstRW<[SKLWriteResGroup62], (instrs IMUL32r, MUL32r, MULX32rr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000949
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000950def SKLWriteResGroup63 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000951 let Latency = 5;
952 let NumMicroOps = 5;
953 let ResourceCycles = [1,4];
954}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000955def: InstRW<[SKLWriteResGroup63], (instrs XSETBV)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000956
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000957def SKLWriteResGroup64 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000958 let Latency = 5;
959 let NumMicroOps = 5;
960 let ResourceCycles = [2,3];
961}
Craig Topper13a16502018-03-19 00:56:09 +0000962def: InstRW<[SKLWriteResGroup64], (instregex "CMPXCHG(8|16|32|64)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000963
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000964def SKLWriteResGroup65 : SchedWriteRes<[SKLPort4,SKLPort237,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000965 let Latency = 5;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000966 let NumMicroOps = 6;
967 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000968}
Simon Pilgrima3686c92018-05-10 19:08:06 +0000969def: InstRW<[SKLWriteResGroup65], (instregex "PUSHF(16|64)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000970
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000971def SKLWriteResGroup67 : SchedWriteRes<[SKLPort23]> {
972 let Latency = 6;
973 let NumMicroOps = 1;
974 let ResourceCycles = [1];
975}
Simon Pilgrim31a96332018-03-24 20:40:14 +0000976def: InstRW<[SKLWriteResGroup67], (instregex "VBROADCASTSSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +0000977 "(V?)MOVSHDUPrm",
978 "(V?)MOVSLDUPrm",
Craig Topperfc179c62018-03-22 04:23:41 +0000979 "VPBROADCASTDrm",
980 "VPBROADCASTQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000981
982def SKLWriteResGroup68 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000983 let Latency = 6;
984 let NumMicroOps = 2;
985 let ResourceCycles = [2];
986}
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000987def: InstRW<[SKLWriteResGroup68], (instregex "MMX_CVTPI2PSirr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000988
Gadi Haber1e0f1f42017-10-17 06:47:04 +0000989def SKLWriteResGroup69 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +0000990 let Latency = 6;
991 let NumMicroOps = 2;
992 let ResourceCycles = [1,1];
993}
Craig Topperfc179c62018-03-22 04:23:41 +0000994def: InstRW<[SKLWriteResGroup69], (instregex "MMX_PADDSBirm",
995 "MMX_PADDSWirm",
996 "MMX_PADDUSBirm",
997 "MMX_PADDUSWirm",
998 "MMX_PAVGBirm",
999 "MMX_PAVGWirm",
1000 "MMX_PCMPEQBirm",
1001 "MMX_PCMPEQDirm",
1002 "MMX_PCMPEQWirm",
1003 "MMX_PCMPGTBirm",
1004 "MMX_PCMPGTDirm",
1005 "MMX_PCMPGTWirm",
1006 "MMX_PMAXSWirm",
1007 "MMX_PMAXUBirm",
1008 "MMX_PMINSWirm",
1009 "MMX_PMINUBirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001010 "MMX_PSUBSBirm",
1011 "MMX_PSUBSWirm",
1012 "MMX_PSUBUSBirm",
1013 "MMX_PSUBUSWirm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001014
Craig Topper58afb4e2018-03-22 21:10:07 +00001015def SKLWriteResGroup70 : SchedWriteRes<[SKLPort0,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001016 let Latency = 6;
1017 let NumMicroOps = 2;
1018 let ResourceCycles = [1,1];
1019}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001020def: InstRW<[SKLWriteResGroup70], (instregex "(V?)CVTSS2SI(64)?rr",
1021 "(V?)CVT(T?)SD2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001022
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001023def SKLWriteResGroup72 : SchedWriteRes<[SKLPort6,SKLPort23]> {
1024 let Latency = 6;
1025 let NumMicroOps = 2;
1026 let ResourceCycles = [1,1];
1027}
Craig Topperfc179c62018-03-22 04:23:41 +00001028def: InstRW<[SKLWriteResGroup72], (instregex "FARJMP64",
1029 "JMP(16|32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001030
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001031def SKLWriteResGroup74 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1032 let Latency = 6;
1033 let NumMicroOps = 2;
1034 let ResourceCycles = [1,1];
1035}
Simon Pilgrimeb609092018-04-23 22:19:55 +00001036def: InstRW<[SKLWriteResGroup74], (instregex "BT(16|32|64)mi8")>;
Craig Topperc50570f2018-04-06 17:12:18 +00001037def: InstRW<[SKLWriteResGroup74, ReadAfterLd], (instrs ADC8rm, ADC16rm, ADC32rm, ADC64rm,
1038 ADCX32rm, ADCX64rm,
1039 ADOX32rm, ADOX64rm,
1040 SBB8rm, SBB16rm, SBB32rm, SBB64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001041
1042def SKLWriteResGroup75 : SchedWriteRes<[SKLPort23,SKLPort15]> {
1043 let Latency = 6;
1044 let NumMicroOps = 2;
1045 let ResourceCycles = [1,1];
1046}
Craig Topperfc179c62018-03-22 04:23:41 +00001047def: InstRW<[SKLWriteResGroup75], (instregex "ANDN(32|64)rm",
1048 "BLSI(32|64)rm",
1049 "BLSMSK(32|64)rm",
1050 "BLSR(32|64)rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001051 "MOVBE(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001052
1053def SKLWriteResGroup76 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1054 let Latency = 6;
1055 let NumMicroOps = 2;
1056 let ResourceCycles = [1,1];
1057}
Craig Topper2d451e72018-03-18 08:38:06 +00001058def: InstRW<[SKLWriteResGroup76], (instrs POP16r, POP32r, POP64r)>;
Craig Topperf0d04262018-04-06 16:16:48 +00001059def: InstRW<[SKLWriteResGroup76], (instregex "POP(16|32|64)rmr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001060
Craig Topper58afb4e2018-03-22 21:10:07 +00001061def SKLWriteResGroup78 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001062 let Latency = 6;
1063 let NumMicroOps = 3;
1064 let ResourceCycles = [2,1];
1065}
Craig Topperfc179c62018-03-22 04:23:41 +00001066def: InstRW<[SKLWriteResGroup78], (instregex "(V?)CVTSI642SSrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001067
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001068def SKLWriteResGroup79 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001069 let Latency = 6;
1070 let NumMicroOps = 4;
1071 let ResourceCycles = [1,2,1];
1072}
Craig Topperfc179c62018-03-22 04:23:41 +00001073def: InstRW<[SKLWriteResGroup79], (instregex "SHLD(16|32|64)rrCL",
1074 "SHRD(16|32|64)rrCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001075
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001076def SKLWriteResGroup80 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001077 let Latency = 6;
1078 let NumMicroOps = 4;
1079 let ResourceCycles = [1,1,1,1];
1080}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001081def: InstRW<[SKLWriteResGroup80], (instregex "SLDT(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001082
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001083def SKLWriteResGroup82 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1084 let Latency = 6;
1085 let NumMicroOps = 4;
1086 let ResourceCycles = [1,1,1,1];
1087}
Craig Topperfc179c62018-03-22 04:23:41 +00001088def: InstRW<[SKLWriteResGroup82], (instregex "BTC(16|32|64)mi8",
1089 "BTR(16|32|64)mi8",
1090 "BTS(16|32|64)mi8",
1091 "SAR(8|16|32|64)m1",
1092 "SAR(8|16|32|64)mi",
1093 "SHL(8|16|32|64)m1",
1094 "SHL(8|16|32|64)mi",
1095 "SHR(8|16|32|64)m1",
1096 "SHR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001097
1098def SKLWriteResGroup83 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1099 let Latency = 6;
1100 let NumMicroOps = 4;
1101 let ResourceCycles = [1,1,1,1];
1102}
Craig Topperf0d04262018-04-06 16:16:48 +00001103def: InstRW<[SKLWriteResGroup83], (instregex "POP(16|32|64)rmm",
1104 "PUSH(16|32|64)rmm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001105
1106def SKLWriteResGroup84 : SchedWriteRes<[SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001107 let Latency = 6;
1108 let NumMicroOps = 6;
1109 let ResourceCycles = [1,5];
1110}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001111def: InstRW<[SKLWriteResGroup84], (instrs STD)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001112
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001113def SKLWriteResGroup85 : SchedWriteRes<[SKLPort23]> {
1114 let Latency = 7;
1115 let NumMicroOps = 1;
1116 let ResourceCycles = [1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001117}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001118def: InstRW<[SKLWriteResGroup85], (instregex "LD_F(32|64|80)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001119 "VBROADCASTF128",
1120 "VBROADCASTI128",
1121 "VBROADCASTSDYrm",
1122 "VBROADCASTSSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001123 "VMOVDDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001124 "VMOVSHDUPYrm",
1125 "VMOVSLDUPYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001126 "VPBROADCASTDYrm",
1127 "VPBROADCASTQYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001128
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001129def SKLWriteResGroup86 : SchedWriteRes<[SKLPort0,SKLPort5]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001130 let Latency = 7;
1131 let NumMicroOps = 2;
1132 let ResourceCycles = [1,1];
1133}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001134def: InstRW<[SKLWriteResGroup86], (instregex "VCVTDQ2PDYrr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001135
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001136def SKLWriteResGroup88 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001137 let Latency = 6;
1138 let NumMicroOps = 2;
1139 let ResourceCycles = [1,1];
1140}
Simon Pilgrim38ac0e92018-05-10 17:06:09 +00001141def: InstRW<[SKLWriteResGroup88], (instregex "(V?)PMOV(SX|ZX)BDrm",
1142 "(V?)PMOV(SX|ZX)BQrm",
1143 "(V?)PMOV(SX|ZX)BWrm",
1144 "(V?)PMOV(SX|ZX)DQrm",
1145 "(V?)PMOV(SX|ZX)WDrm",
1146 "(V?)PMOV(SX|ZX)WQrm")>;
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001147
Craig Topper58afb4e2018-03-22 21:10:07 +00001148def SKLWriteResGroup89 : SchedWriteRes<[SKLPort5,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001149 let Latency = 7;
1150 let NumMicroOps = 2;
1151 let ResourceCycles = [1,1];
1152}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001153def: InstRW<[SKLWriteResGroup89], (instregex "VCVTPD2PSYrr",
Craig Topperfc179c62018-03-22 04:23:41 +00001154 "VCVTPH2PSYrr",
1155 "VCVTPS2PDYrr",
1156 "VCVTPS2PHYrr",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001157 "VCVT(T?)PD2DQYrr")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001158
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001159def SKLWriteResGroup91 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1160 let Latency = 7;
1161 let NumMicroOps = 2;
1162 let ResourceCycles = [1,1];
1163}
Simon Pilgrim06e16542018-04-22 18:35:53 +00001164def: InstRW<[SKLWriteResGroup91], (instregex "(V?)INSERTF128rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001165 "(V?)INSERTI128rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001166 "(V?)PADD(B|D|Q|W)rm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001167 "(V?)PBLENDDrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001168 "(V?)PSUB(B|D|Q|W)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001169
1170def SKLWriteResGroup92 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1171 let Latency = 7;
1172 let NumMicroOps = 3;
1173 let ResourceCycles = [2,1];
1174}
Craig Topperfc179c62018-03-22 04:23:41 +00001175def: InstRW<[SKLWriteResGroup92], (instregex "MMX_PACKSSDWirm",
1176 "MMX_PACKSSWBirm",
1177 "MMX_PACKUSWBirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001178
1179def SKLWriteResGroup93 : SchedWriteRes<[SKLPort23,SKLPort06]> {
1180 let Latency = 7;
1181 let NumMicroOps = 3;
1182 let ResourceCycles = [1,2];
1183}
Craig Topperf4cd9082018-01-19 05:47:32 +00001184def: InstRW<[SKLWriteResGroup93], (instregex "CMOV(A|BE)(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001185
1186def SKLWriteResGroup94 : SchedWriteRes<[SKLPort23,SKLPort0156]> {
1187 let Latency = 7;
1188 let NumMicroOps = 3;
1189 let ResourceCycles = [1,2];
1190}
Craig Topper3b0b96c2018-04-05 21:16:26 +00001191def: InstRW<[SKLWriteResGroup94], (instrs LEAVE, LEAVE64,
1192 SCASB, SCASL, SCASQ, SCASW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001193
Craig Topper58afb4e2018-03-22 21:10:07 +00001194def SKLWriteResGroup95 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort01]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001195 let Latency = 7;
1196 let NumMicroOps = 3;
1197 let ResourceCycles = [1,1,1];
1198}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001199def: InstRW<[SKLWriteResGroup95], (instregex "(V?)CVTTSS2SI(64)?rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001200
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001201def SKLWriteResGroup96 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001202 let Latency = 7;
1203 let NumMicroOps = 3;
1204 let ResourceCycles = [1,1,1];
1205}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001206def: InstRW<[SKLWriteResGroup96], (instrs FLDCW16m)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001207
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001208def SKLWriteResGroup98 : SchedWriteRes<[SKLPort6,SKLPort23,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001209 let Latency = 7;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001210 let NumMicroOps = 3;
1211 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001212}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001213def: InstRW<[SKLWriteResGroup98], (instrs LRETQ, RETQ)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001214
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001215def SKLWriteResGroup100 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1216 let Latency = 7;
1217 let NumMicroOps = 5;
1218 let ResourceCycles = [1,1,1,2];
1219}
Craig Topperfc179c62018-03-22 04:23:41 +00001220def: InstRW<[SKLWriteResGroup100], (instregex "ROL(8|16|32|64)m1",
1221 "ROL(8|16|32|64)mi",
1222 "ROR(8|16|32|64)m1",
1223 "ROR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001224
1225def SKLWriteResGroup101 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort0156]> {
1226 let Latency = 7;
1227 let NumMicroOps = 5;
1228 let ResourceCycles = [1,1,1,2];
1229}
Craig Topper13a16502018-03-19 00:56:09 +00001230def: InstRW<[SKLWriteResGroup101], (instregex "XADD(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001231
1232def SKLWriteResGroup102 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1233 let Latency = 7;
1234 let NumMicroOps = 5;
1235 let ResourceCycles = [1,1,1,1,1];
1236}
Craig Topperfc179c62018-03-22 04:23:41 +00001237def: InstRW<[SKLWriteResGroup102], (instregex "CALL(16|32|64)m",
1238 "FARCALL64")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001239
1240def SKLWriteResGroup103 : SchedWriteRes<[SKLPort6,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001241 let Latency = 7;
1242 let NumMicroOps = 7;
1243 let ResourceCycles = [1,3,1,2];
1244}
Craig Topper2d451e72018-03-18 08:38:06 +00001245def: InstRW<[SKLWriteResGroup103], (instrs LOOP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001246
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001247def SKLWriteResGroup107 : SchedWriteRes<[SKLPort1,SKLPort23]> {
1248 let Latency = 8;
1249 let NumMicroOps = 2;
1250 let ResourceCycles = [1,1];
1251}
Simon Pilgrimf33d9052018-03-26 18:19:28 +00001252def: InstRW<[SKLWriteResGroup107], (instregex "PDEP(32|64)rm",
1253 "PEXT(32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001254
1255def SKLWriteResGroup107_16 : SchedWriteRes<[SKLPort1, SKLPort0156, SKLPort23]> {
Craig Topperb369cdb2018-01-25 06:57:42 +00001256 let Latency = 8;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001257 let NumMicroOps = 3;
Simon Pilgrim31a96332018-03-24 20:40:14 +00001258 let ResourceCycles = [1,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001259}
Craig Topperf846e2d2018-04-19 05:34:05 +00001260def: InstRW<[SKLWriteResGroup107_16], (instrs IMUL16rmi, IMUL16rmi8)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001261
Craig Topperf846e2d2018-04-19 05:34:05 +00001262def SKLWriteResGroup107_16_2 : SchedWriteRes<[SKLPort1, SKLPort06, SKLPort0156, SKLPort23]> {
1263 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001264 let NumMicroOps = 5;
Craig Topperf846e2d2018-04-19 05:34:05 +00001265 let ResourceCycles = [1,1,2,1];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001266}
Craig Topperfc179c62018-03-22 04:23:41 +00001267def: InstRW<[SKLWriteResGroup107_16_2], (instrs IMUL16m, MUL16m)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001268
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001269def SKLWriteResGroup108 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1270 let Latency = 8;
1271 let NumMicroOps = 2;
1272 let ResourceCycles = [1,1];
1273}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001274def: InstRW<[SKLWriteResGroup108], (instregex "FCOM(P?)(32|64)m",
Craig Topperfc179c62018-03-22 04:23:41 +00001275 "VPBROADCASTBYrm",
1276 "VPBROADCASTWYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001277 "VPMOVSXBDYrm",
1278 "VPMOVSXBQYrm",
Simon Pilgrim6732f6e2018-05-02 18:48:23 +00001279 "VPMOVSXWQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001280
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001281def SKLWriteResGroup110 : SchedWriteRes<[SKLPort23,SKLPort015]> {
1282 let Latency = 8;
1283 let NumMicroOps = 2;
1284 let ResourceCycles = [1,1];
1285}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001286def: InstRW<[SKLWriteResGroup110], (instregex "VPADD(B|D|Q|W)Yrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001287 "VPBLENDDYrmi",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001288 "VPSUB(B|D|Q|W)Yrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001289
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001290def SKLWriteResGroup112 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1291 let Latency = 8;
1292 let NumMicroOps = 4;
1293 let ResourceCycles = [1,2,1];
1294}
Simon Pilgrim5e492d22018-04-19 17:32:10 +00001295def: InstRW<[SKLWriteResGroup112], (instregex "MMX_PH(ADD|SUB)SWrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001296
Craig Topper58afb4e2018-03-22 21:10:07 +00001297def SKLWriteResGroup114 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort237,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001298 let Latency = 8;
1299 let NumMicroOps = 4;
1300 let ResourceCycles = [1,1,1,1];
1301}
1302def: InstRW<[SKLWriteResGroup114], (instregex "VCVTPS2PHYmr")>;
1303
1304def SKLWriteResGroup115 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06]> {
1305 let Latency = 8;
1306 let NumMicroOps = 5;
1307 let ResourceCycles = [1,1,3];
1308}
Craig Topper13a16502018-03-19 00:56:09 +00001309def: InstRW<[SKLWriteResGroup115], (instregex "ROR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001310
1311def SKLWriteResGroup116 : SchedWriteRes<[SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1312 let Latency = 8;
1313 let NumMicroOps = 5;
1314 let ResourceCycles = [1,1,1,2];
1315}
Craig Topperfc179c62018-03-22 04:23:41 +00001316def: InstRW<[SKLWriteResGroup116], (instregex "RCL(8|16|32|64)m1",
1317 "RCL(8|16|32|64)mi",
1318 "RCR(8|16|32|64)m1",
1319 "RCR(8|16|32|64)mi")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001320
1321def SKLWriteResGroup117 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06]> {
1322 let Latency = 8;
1323 let NumMicroOps = 6;
1324 let ResourceCycles = [1,1,1,3];
1325}
Craig Topperfc179c62018-03-22 04:23:41 +00001326def: InstRW<[SKLWriteResGroup117], (instregex "ROL(8|16|32|64)mCL",
1327 "SAR(8|16|32|64)mCL",
1328 "SHL(8|16|32|64)mCL",
1329 "SHR(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001330
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001331def SKLWriteResGroup119 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1332 let Latency = 8;
1333 let NumMicroOps = 6;
1334 let ResourceCycles = [1,1,1,2,1];
1335}
Craig Topper9f834812018-04-01 21:54:24 +00001336def: InstRW<[SKLWriteResGroup119], (instregex "ADC(8|16|32|64)mi",
Craig Topperfc179c62018-03-22 04:23:41 +00001337 "CMPXCHG(8|16|32|64)rm",
Craig Topperc50570f2018-04-06 17:12:18 +00001338 "SBB(8|16|32|64)mi")>;
1339def: InstRW<[SKLWriteResGroup119, ReadAfterLd], (instrs ADC8mr, ADC16mr, ADC32mr, ADC64mr,
1340 SBB8mr, SBB16mr, SBB32mr, SBB64mr)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001341
1342def SKLWriteResGroup120 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1343 let Latency = 9;
1344 let NumMicroOps = 2;
1345 let ResourceCycles = [1,1];
1346}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001347def: InstRW<[SKLWriteResGroup120], (instregex "MMX_CVTPI2PSirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001348
1349def SKLWriteResGroup121 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1350 let Latency = 9;
1351 let NumMicroOps = 2;
1352 let ResourceCycles = [1,1];
1353}
Simon Pilgrim31a96332018-03-24 20:40:14 +00001354def: InstRW<[SKLWriteResGroup121], (instregex "(V?)PCMPGTQrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001355 "VPMOVSXBWYrm",
1356 "VPMOVSXDQYrm",
1357 "VPMOVSXWDYrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001358 "VPMOVZXWDYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001359
Craig Topper58afb4e2018-03-22 21:10:07 +00001360def SKLWriteResGroup123 : SchedWriteRes<[SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001361 let Latency = 9;
1362 let NumMicroOps = 2;
1363 let ResourceCycles = [1,1];
1364}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001365def: InstRW<[SKLWriteResGroup123], (instregex "MMX_CVT(T?)PS2PIirm",
Craig Topperfc179c62018-03-22 04:23:41 +00001366 "VCVTPH2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001367 "(V?)CVTPS2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001368
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001369def SKLWriteResGroup127 : SchedWriteRes<[SKLPort1,SKLPort5,SKLPort23]> {
1370 let Latency = 9;
1371 let NumMicroOps = 3;
1372 let ResourceCycles = [1,1,1];
1373}
Craig Topper4a3be6e2018-03-22 19:22:51 +00001374def: InstRW<[SKLWriteResGroup127], (instrs IMUL64m, MUL64m, MULX64rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001375
1376def SKLWriteResGroup128 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001377 let Latency = 9;
1378 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001379 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001380}
Craig Topperfc179c62018-03-22 04:23:41 +00001381def: InstRW<[SKLWriteResGroup128], (instregex "(V?)PHADDSWrm",
1382 "(V?)PHSUBSWrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001383
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001384def SKLWriteResGroup130 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort0156]> {
1385 let Latency = 9;
1386 let NumMicroOps = 4;
1387 let ResourceCycles = [1,1,1,1];
1388}
Craig Topperfc179c62018-03-22 04:23:41 +00001389def: InstRW<[SKLWriteResGroup130], (instregex "SHLD(16|32|64)mri8",
1390 "SHRD(16|32|64)mri8")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001391
1392def SKLWriteResGroup131 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1393 let Latency = 9;
1394 let NumMicroOps = 5;
1395 let ResourceCycles = [1,2,1,1];
1396}
Craig Topperfc179c62018-03-22 04:23:41 +00001397def: InstRW<[SKLWriteResGroup131], (instregex "LAR(16|32|64)rm",
1398 "LSL(16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001399
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001400def SKLWriteResGroup133 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1401 let Latency = 10;
1402 let NumMicroOps = 2;
1403 let ResourceCycles = [1,1];
1404}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001405def: InstRW<[SKLWriteResGroup133], (instregex "(ADD|SUB|SUBR)_F(32|64)m",
1406 "ILD_F(16|32|64)m",
Simon Pilgrime480ed02018-05-07 18:25:19 +00001407 "VPCMPGTQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001408
1409def SKLWriteResGroup134 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1410 let Latency = 10;
1411 let NumMicroOps = 2;
1412 let ResourceCycles = [1,1];
1413}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001414def: InstRW<[SKLWriteResGroup134], (instregex "(V?)CVTDQ2PSrm",
Simon Pilgrim31a96332018-03-24 20:40:14 +00001415 "(V?)CVTPH2PSYrm",
1416 "(V?)CVTPS2DQrm",
1417 "(V?)CVTSS2SDrm",
Simon Pilgrim93c878c2018-05-03 10:31:20 +00001418 "(V?)CVTTPS2DQrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001419
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001420def SKLWriteResGroup138 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1421 let Latency = 10;
1422 let NumMicroOps = 3;
1423 let ResourceCycles = [1,1,1];
1424}
Simon Pilgrim210286e2018-05-08 10:28:03 +00001425def: InstRW<[SKLWriteResGroup138], (instregex "MMX_CVTPI2PDirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001426
Craig Topper58afb4e2018-03-22 21:10:07 +00001427def SKLWriteResGroup139 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001428 let Latency = 10;
1429 let NumMicroOps = 3;
1430 let ResourceCycles = [1,1,1];
1431}
Craig Topperfc179c62018-03-22 04:23:41 +00001432def: InstRW<[SKLWriteResGroup139], (instregex "(V?)CVTSD2SSrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001433
1434def SKLWriteResGroup140 : SchedWriteRes<[SKLPort5,SKLPort01,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001435 let Latency = 10;
1436 let NumMicroOps = 4;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001437 let ResourceCycles = [2,1,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001438}
Craig Topperfc179c62018-03-22 04:23:41 +00001439def: InstRW<[SKLWriteResGroup140], (instregex "VPHADDSWYrm",
1440 "VPHSUBSWYrm")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001441
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001442def SKLWriteResGroup142 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort06,SKLPort0156]> {
Craig Topper4a3be6e2018-03-22 19:22:51 +00001443 let Latency = 9;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001444 let NumMicroOps = 4;
1445 let ResourceCycles = [1,1,1,1];
1446}
Craig Topperf846e2d2018-04-19 05:34:05 +00001447def: InstRW<[SKLWriteResGroup142], (instrs IMUL32m, MUL32m, MULX32rm)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001448
1449def SKLWriteResGroup143 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1450 let Latency = 10;
1451 let NumMicroOps = 8;
1452 let ResourceCycles = [1,1,1,1,1,3];
1453}
Craig Topper13a16502018-03-19 00:56:09 +00001454def: InstRW<[SKLWriteResGroup143], (instregex "XCHG(8|16|32|64)rm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001455
Craig Topper8104f262018-04-02 05:33:28 +00001456def SKLWriteResGroup145 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001457 let Latency = 11;
1458 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001459 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001460}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001461def : SchedAlias<WriteFDivX, SKLWriteResGroup145>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001462
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001463def SKLWriteResGroup146 : SchedWriteRes<[SKLPort0,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001464 let Latency = 11;
1465 let NumMicroOps = 2;
1466 let ResourceCycles = [1,1];
1467}
Simon Pilgrimf3ae50f2018-05-07 11:50:44 +00001468def: InstRW<[SKLWriteResGroup146], (instregex "MUL_F(32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001469
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001470def SKLWriteResGroup147 : SchedWriteRes<[SKLPort01,SKLPort23]> {
1471 let Latency = 11;
1472 let NumMicroOps = 2;
1473 let ResourceCycles = [1,1];
1474}
Simon Pilgrime93fd5f2018-05-02 09:18:49 +00001475def: InstRW<[SKLWriteResGroup147], (instregex "VCVTDQ2PSYrm",
Craig Topperfc179c62018-03-22 04:23:41 +00001476 "VCVTPS2PDYrm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001477 "VCVT(T?)PS2DQYrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001478
1479def SKLWriteResGroup149 : SchedWriteRes<[SKLPort5,SKLPort23]> {
1480 let Latency = 11;
1481 let NumMicroOps = 3;
1482 let ResourceCycles = [2,1];
1483}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001484def: InstRW<[SKLWriteResGroup149], (instregex "FICOM(P?)(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001485
1486def SKLWriteResGroup150 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1487 let Latency = 11;
1488 let NumMicroOps = 3;
1489 let ResourceCycles = [1,1,1];
1490}
Craig Topperfc179c62018-03-22 04:23:41 +00001491def: InstRW<[SKLWriteResGroup150], (instregex "(V?)CVTDQ2PDrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001492
Craig Topper58afb4e2018-03-22 21:10:07 +00001493def SKLWriteResGroup151 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001494 let Latency = 11;
1495 let NumMicroOps = 3;
1496 let ResourceCycles = [1,1,1];
1497}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001498def: InstRW<[SKLWriteResGroup151], (instregex "(V?)CVTSS2SI64rm",
1499 "(V?)CVT(T?)SD2SI(64)?rm",
Craig Topperfc179c62018-03-22 04:23:41 +00001500 "VCVTTSS2SI64rm",
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001501 "(V?)CVT(T?)SS2SIrm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001502
Craig Topper58afb4e2018-03-22 21:10:07 +00001503def SKLWriteResGroup152 : SchedWriteRes<[SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001504 let Latency = 11;
1505 let NumMicroOps = 3;
1506 let ResourceCycles = [1,1,1];
1507}
Simon Pilgrimd5d4cdb2018-05-09 19:04:15 +00001508def: InstRW<[SKLWriteResGroup152], (instregex "CVTPD2PSrm",
1509 "CVT(T?)PD2DQrm",
1510 "MMX_CVT(T?)PD2PIirm")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001511
1512def SKLWriteResGroup153 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1513 let Latency = 11;
1514 let NumMicroOps = 6;
1515 let ResourceCycles = [1,1,1,2,1];
1516}
Craig Topperfc179c62018-03-22 04:23:41 +00001517def: InstRW<[SKLWriteResGroup153], (instregex "SHLD(16|32|64)mrCL",
1518 "SHRD(16|32|64)mrCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001519
1520def SKLWriteResGroup154 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001521 let Latency = 11;
1522 let NumMicroOps = 7;
1523 let ResourceCycles = [2,3,2];
1524}
Craig Topperfc179c62018-03-22 04:23:41 +00001525def: InstRW<[SKLWriteResGroup154], (instregex "RCL(16|32|64)rCL",
1526 "RCR(16|32|64)rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001527
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001528def SKLWriteResGroup155 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001529 let Latency = 11;
1530 let NumMicroOps = 9;
1531 let ResourceCycles = [1,5,1,2];
1532}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001533def: InstRW<[SKLWriteResGroup155], (instregex "RCL8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001534
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001535def SKLWriteResGroup156 : SchedWriteRes<[SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001536 let Latency = 11;
1537 let NumMicroOps = 11;
1538 let ResourceCycles = [2,9];
1539}
Craig Topperfc179c62018-03-22 04:23:41 +00001540def: InstRW<[SKLWriteResGroup156], (instrs LOOPE, LOOPNE)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001541
Craig Topper58afb4e2018-03-22 21:10:07 +00001542def SKLWriteResGroup160 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort01]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001543 let Latency = 12;
1544 let NumMicroOps = 4;
1545 let ResourceCycles = [1,1,1,1];
1546}
1547def: InstRW<[SKLWriteResGroup160], (instregex "CVTTSS2SI64rm")>;
1548
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001549def SKLWriteResGroup162 : SchedWriteRes<[SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001550 let Latency = 13;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001551 let NumMicroOps = 3;
1552 let ResourceCycles = [2,1];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001553}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001554def: InstRW<[SKLWriteResGroup162], (instregex "(ADD|SUB|SUBR)_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001555
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001556def SKLWriteResGroup163 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1557 let Latency = 13;
1558 let NumMicroOps = 3;
1559 let ResourceCycles = [1,1,1];
1560}
1561def: InstRW<[SKLWriteResGroup163], (instregex "VCVTDQ2PDYrm")>;
1562
Craig Topper8104f262018-04-02 05:33:28 +00001563def SKLWriteResGroup166 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001564 let Latency = 14;
1565 let NumMicroOps = 1;
Craig Topper8104f262018-04-02 05:33:28 +00001566 let ResourceCycles = [1,3];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001567}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001568def : SchedAlias<WriteFDiv64, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
1569def : SchedAlias<WriteFDiv64X, SKLWriteResGroup166>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001570
Craig Topper8104f262018-04-02 05:33:28 +00001571def SKLWriteResGroup166_1 : SchedWriteRes<[SKLPort0,SKLFPDivider]> {
1572 let Latency = 14;
1573 let NumMicroOps = 1;
1574 let ResourceCycles = [1,5];
1575}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001576def : SchedAlias<WriteFDiv64Y, SKLWriteResGroup166_1>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001577
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001578def SKLWriteResGroup169 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1579 let Latency = 14;
1580 let NumMicroOps = 3;
1581 let ResourceCycles = [1,1,1];
1582}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001583def: InstRW<[SKLWriteResGroup169], (instregex "MUL_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001584
1585def SKLWriteResGroup170 : SchedWriteRes<[SKLPort1,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001586 let Latency = 14;
1587 let NumMicroOps = 10;
1588 let ResourceCycles = [2,4,1,3];
1589}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001590def: InstRW<[SKLWriteResGroup170], (instregex "RCR8rCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001591
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001592def SKLWriteResGroup171 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001593 let Latency = 15;
1594 let NumMicroOps = 1;
1595 let ResourceCycles = [1];
1596}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001597def: InstRW<[SKLWriteResGroup171], (instregex "DIVR_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001598
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001599def SKLWriteResGroup174 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1600 let Latency = 15;
1601 let NumMicroOps = 10;
1602 let ResourceCycles = [1,1,1,5,1,1];
1603}
Craig Topper13a16502018-03-19 00:56:09 +00001604def: InstRW<[SKLWriteResGroup174], (instregex "RCL(8|16|32|64)mCL")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001605
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001606def SKLWriteResGroup177 : SchedWriteRes<[SKLPort4,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
1607 let Latency = 16;
1608 let NumMicroOps = 14;
1609 let ResourceCycles = [1,1,1,4,2,5];
1610}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001611def: InstRW<[SKLWriteResGroup177], (instrs CMPXCHG8B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001612
1613def SKLWriteResGroup178 : SchedWriteRes<[SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001614 let Latency = 16;
1615 let NumMicroOps = 16;
1616 let ResourceCycles = [16];
1617}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001618def: InstRW<[SKLWriteResGroup178], (instrs VZEROALL)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001619
Craig Topper8104f262018-04-02 05:33:28 +00001620def SKLWriteResGroup179 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001621 let Latency = 17;
1622 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001623 let ResourceCycles = [1,1,5];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001624}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001625def : SchedAlias<WriteFDivXLd, SKLWriteResGroup179>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001626
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001627def SKLWriteResGroup180 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001628 let Latency = 17;
1629 let NumMicroOps = 15;
1630 let ResourceCycles = [2,1,2,4,2,4];
1631}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001632def: InstRW<[SKLWriteResGroup180], (instrs XCH_F)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001633
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001634def SKLWriteResGroup184 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001635 let Latency = 18;
1636 let NumMicroOps = 8;
1637 let ResourceCycles = [1,1,1,5];
1638}
Craig Topperfc179c62018-03-22 04:23:41 +00001639def: InstRW<[SKLWriteResGroup184], (instrs CPUID, RDTSC)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001640
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001641def SKLWriteResGroup185 : SchedWriteRes<[SKLPort1,SKLPort23,SKLPort237,SKLPort06,SKLPort15,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001642 let Latency = 18;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001643 let NumMicroOps = 11;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001644 let ResourceCycles = [2,1,1,4,1,2];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001645}
Craig Topper13a16502018-03-19 00:56:09 +00001646def: InstRW<[SKLWriteResGroup185], (instregex "RCR(8|16|32|64)mCL")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001647
Craig Topper8104f262018-04-02 05:33:28 +00001648def SKLWriteResGroup186 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001649 let Latency = 19;
1650 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001651 let ResourceCycles = [1,1,4];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001652}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001653def : SchedAlias<WriteFDiv64Ld, SKLWriteResGroup186>; // TODO - convert to ZnWriteResFpuPair
Craig Topper8104f262018-04-02 05:33:28 +00001654
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001655def SKLWriteResGroup189 : SchedWriteRes<[SKLPort0]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001656 let Latency = 20;
1657 let NumMicroOps = 1;
1658 let ResourceCycles = [1];
1659}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001660def: InstRW<[SKLWriteResGroup189], (instregex "DIV_(FPrST0|FST0r|FrST0)")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001661
Craig Topper8104f262018-04-02 05:33:28 +00001662def SKLWriteResGroup190 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001663 let Latency = 20;
1664 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001665 let ResourceCycles = [1,1,4];
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001666}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001667def : SchedAlias<WriteFDiv64XLd, SKLWriteResGroup190>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001668
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001669def SKLWriteResGroup192 : SchedWriteRes<[SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1670 let Latency = 20;
1671 let NumMicroOps = 8;
1672 let ResourceCycles = [1,1,1,1,1,1,2];
1673}
Simon Pilgrimaef5ca72018-04-27 13:32:42 +00001674def: InstRW<[SKLWriteResGroup192], (instrs INSB, INSL, INSW)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001675
1676def SKLWriteResGroup193 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001677 let Latency = 20;
1678 let NumMicroOps = 10;
1679 let ResourceCycles = [1,2,7];
1680}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001681def: InstRW<[SKLWriteResGroup193], (instrs MWAITrr)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001682
Craig Topper8104f262018-04-02 05:33:28 +00001683def SKLWriteResGroup195 : SchedWriteRes<[SKLPort0,SKLPort23,SKLFPDivider]> {
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001684 let Latency = 21;
1685 let NumMicroOps = 2;
Craig Topper8104f262018-04-02 05:33:28 +00001686 let ResourceCycles = [1,1,8];
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001687}
Simon Pilgrimac5d0a32018-05-07 16:15:46 +00001688def : SchedAlias<WriteFDiv64YLd, SKLWriteResGroup195>; // TODO - convert to ZnWriteResFpuPair
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001689
1690def SKLWriteResGroup196 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1691 let Latency = 22;
1692 let NumMicroOps = 2;
1693 let ResourceCycles = [1,1];
1694}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001695def: InstRW<[SKLWriteResGroup196], (instregex "DIV_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001696
1697def SKLWriteResGroup196_1 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1698 let Latency = 22;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001699 let NumMicroOps = 5;
1700 let ResourceCycles = [1,2,1,1];
1701}
Craig Topper17a31182017-12-16 18:35:29 +00001702def: InstRW<[SKLWriteResGroup196_1], (instrs VGATHERDPSrm,
1703 VGATHERDPDrm,
1704 VGATHERQPDrm,
1705 VGATHERQPSrm,
1706 VPGATHERDDrm,
1707 VPGATHERDQrm,
1708 VPGATHERQDrm,
1709 VPGATHERQQrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001710
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001711def SKLWriteResGroup196_2 : SchedWriteRes<[SKLPort0, SKLPort23, SKLPort5, SKLPort015]> {
1712 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001713 let NumMicroOps = 5;
1714 let ResourceCycles = [1,2,1,1];
1715}
Craig Topper17a31182017-12-16 18:35:29 +00001716def: InstRW<[SKLWriteResGroup196_2], (instrs VGATHERDPSYrm,
1717 VGATHERQPDYrm,
1718 VGATHERQPSYrm,
1719 VPGATHERDDYrm,
1720 VPGATHERDQYrm,
1721 VPGATHERQDYrm,
1722 VPGATHERQQYrm,
1723 VGATHERDPDYrm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001724
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001725def SKLWriteResGroup198 : SchedWriteRes<[SKLPort0,SKLPort4,SKLPort5,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1726 let Latency = 23;
1727 let NumMicroOps = 19;
1728 let ResourceCycles = [2,1,4,1,1,4,6];
1729}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001730def: InstRW<[SKLWriteResGroup198], (instrs CMPXCHG16B)>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001731
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001732def SKLWriteResGroup202 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
1733 let Latency = 25;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001734 let NumMicroOps = 3;
1735 let ResourceCycles = [1,1,1];
1736}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001737def: InstRW<[SKLWriteResGroup202], (instregex "DIV_FI(16|32)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001738
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001739def SKLWriteResGroup206 : SchedWriteRes<[SKLPort0,SKLPort23]> {
1740 let Latency = 27;
1741 let NumMicroOps = 2;
1742 let ResourceCycles = [1,1];
1743}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001744def: InstRW<[SKLWriteResGroup206], (instregex "DIVR_F(32|64)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001745
1746def SKLWriteResGroup207 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23,SKLPort0156]> {
1747 let Latency = 28;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001748 let NumMicroOps = 8;
1749 let ResourceCycles = [2,4,1,1];
1750}
Craig Topper13a16502018-03-19 00:56:09 +00001751def: InstRW<[SKLWriteResGroup207], (instregex "IDIV(8|16|32|64)m")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001752
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001753def SKLWriteResGroup208 : SchedWriteRes<[SKLPort0,SKLPort5,SKLPort23]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001754 let Latency = 30;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001755 let NumMicroOps = 3;
1756 let ResourceCycles = [1,1,1];
1757}
Simon Pilgrim8ee7d012018-04-27 21:14:19 +00001758def: InstRW<[SKLWriteResGroup208], (instregex "DIVR_FI(16|32)m")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001759
1760def SKLWriteResGroup209 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort06,SKLPort0156]> {
1761 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001762 let NumMicroOps = 23;
1763 let ResourceCycles = [1,5,3,4,10];
1764}
Craig Topperfc179c62018-03-22 04:23:41 +00001765def: InstRW<[SKLWriteResGroup209], (instregex "IN(8|16|32)ri",
1766 "IN(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001767
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001768def SKLWriteResGroup210 : SchedWriteRes<[SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort06,SKLPort0156]> {
1769 let Latency = 35;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001770 let NumMicroOps = 23;
1771 let ResourceCycles = [1,5,2,1,4,10];
1772}
Craig Topperfc179c62018-03-22 04:23:41 +00001773def: InstRW<[SKLWriteResGroup210], (instregex "OUT(8|16|32)ir",
1774 "OUT(8|16|32)rr")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001775
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001776def SKLWriteResGroup211 : SchedWriteRes<[SKLPort1,SKLPort6,SKLPort23,SKLPort0156]> {
1777 let Latency = 37;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001778 let NumMicroOps = 31;
1779 let ResourceCycles = [1,8,1,21];
1780}
Craig Topper391c6f92017-12-10 01:24:08 +00001781def: InstRW<[SKLWriteResGroup211], (instregex "XRSTOR(64)?")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001782
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001783def SKLWriteResGroup212 : SchedWriteRes<[SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort23,SKLPort237,SKLPort15,SKLPort0156]> {
1784 let Latency = 40;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001785 let NumMicroOps = 18;
1786 let ResourceCycles = [1,1,2,3,1,1,1,8];
1787}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001788def: InstRW<[SKLWriteResGroup212], (instrs VMCLEARm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001789
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001790def SKLWriteResGroup213 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1791 let Latency = 41;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001792 let NumMicroOps = 39;
1793 let ResourceCycles = [1,10,1,1,26];
1794}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001795def: InstRW<[SKLWriteResGroup213], (instrs XSAVE64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001796
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001797def SKLWriteResGroup214 : SchedWriteRes<[SKLPort5,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001798 let Latency = 42;
1799 let NumMicroOps = 22;
1800 let ResourceCycles = [2,20];
1801}
Craig Topper2d451e72018-03-18 08:38:06 +00001802def: InstRW<[SKLWriteResGroup214], (instrs RDTSCP)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001803
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001804def SKLWriteResGroup215 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1805 let Latency = 42;
1806 let NumMicroOps = 40;
1807 let ResourceCycles = [1,11,1,1,26];
1808}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001809def: InstRW<[SKLWriteResGroup215], (instrs XSAVE)>;
1810def: InstRW<[SKLWriteResGroup215], (instregex "XSAVEC", "XSAVES")>;
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001811
1812def SKLWriteResGroup216 : SchedWriteRes<[SKLPort4,SKLPort6,SKLPort23,SKLPort237,SKLPort0156]> {
1813 let Latency = 46;
1814 let NumMicroOps = 44;
1815 let ResourceCycles = [1,11,1,1,30];
1816}
1817def: InstRW<[SKLWriteResGroup216], (instregex "XSAVEOPT")>;
1818
1819def SKLWriteResGroup217 : SchedWriteRes<[SKLPort0,SKLPort23,SKLPort05,SKLPort06,SKLPort0156]> {
1820 let Latency = 62;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001821 let NumMicroOps = 64;
1822 let ResourceCycles = [2,8,5,10,39];
1823}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001824def: InstRW<[SKLWriteResGroup217], (instrs FLDENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001825
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001826def SKLWriteResGroup218 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1827 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001828 let NumMicroOps = 88;
1829 let ResourceCycles = [4,4,31,1,2,1,45];
1830}
Craig Topper2d451e72018-03-18 08:38:06 +00001831def: InstRW<[SKLWriteResGroup218], (instrs FXRSTOR64)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001832
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001833def SKLWriteResGroup219 : SchedWriteRes<[SKLPort0,SKLPort6,SKLPort23,SKLPort05,SKLPort06,SKLPort15,SKLPort0156]> {
1834 let Latency = 63;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001835 let NumMicroOps = 90;
1836 let ResourceCycles = [4,2,33,1,2,1,47];
1837}
Craig Topper2d451e72018-03-18 08:38:06 +00001838def: InstRW<[SKLWriteResGroup219], (instrs FXRSTOR)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001839
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001840def SKLWriteResGroup220 : SchedWriteRes<[SKLPort5,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001841 let Latency = 75;
1842 let NumMicroOps = 15;
1843 let ResourceCycles = [6,3,6];
1844}
Simon Pilgrim8cd01aa2018-04-23 16:10:50 +00001845def: InstRW<[SKLWriteResGroup220], (instrs FNINIT)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001846
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001847def SKLWriteResGroup221 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort05,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001848 let Latency = 76;
1849 let NumMicroOps = 32;
1850 let ResourceCycles = [7,2,8,3,1,11];
1851}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001852def: InstRW<[SKLWriteResGroup221], (instregex "DIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001853
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001854def SKLWriteResGroup222 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort5,SKLPort6,SKLPort06,SKLPort0156]> {
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001855 let Latency = 102;
1856 let NumMicroOps = 66;
1857 let ResourceCycles = [4,2,4,8,14,34];
1858}
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001859def: InstRW<[SKLWriteResGroup222], (instregex "IDIV(16|32|64)r")>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001860
Gadi Haber1e0f1f42017-10-17 06:47:04 +00001861def SKLWriteResGroup223 : SchedWriteRes<[SKLPort0,SKLPort1,SKLPort4,SKLPort5,SKLPort6,SKLPort237,SKLPort06,SKLPort0156]> {
1862 let Latency = 106;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001863 let NumMicroOps = 100;
1864 let ResourceCycles = [9,1,11,16,1,11,21,30];
1865}
Simon Pilgrima3686c92018-05-10 19:08:06 +00001866def: InstRW<[SKLWriteResGroup223], (instrs FSTENVm)>;
Gadi Haber6f8fbf42017-09-19 06:19:27 +00001867
1868} // SchedModel