blob: 6806981ab588cf6ee8e0e0005cf304c14b66709f [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +000022// (11) PIC
23// (12) Load
24// (13) Store
25// (14) Memop
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000026// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
Krzysztof Parzyszek47076052017-12-14 21:28:48 +000091def HQ8: PatLeaf<(VecQ8 HvxQR:$R)>;
92def HQ16: PatLeaf<(VecQ16 HvxQR:$R)>;
93def HQ32: PatLeaf<(VecQ32 HvxQR:$R)>;
94
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000095def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
96def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
97def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000098
99def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
100def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
101def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +0000103def SDTVecVecIntOp:
104 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<1,2>,
105 SDTCisVT<3,i32>]>;
106
107def HexagonVALIGN: SDNode<"HexagonISD::VALIGN", SDTVecVecIntOp>;
108def HexagonVALIGNADDR: SDNode<"HexagonISD::VALIGNADDR", SDTIntUnaryOp>;
109
110def valign: PatFrag<(ops node:$Vt, node:$Vs, node:$Ru),
111 (HexagonVALIGN node:$Vt, node:$Vs, node:$Ru)>;
112def valignaddr: PatFrag<(ops node:$Addr), (HexagonVALIGNADDR node:$Addr)>;
113
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000114// Pattern fragments to extract the low and high subregisters from a
115// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000116def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
117def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000118
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000119def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
120 return isOrEquivalentToAdd(N);
121}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000122
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000123def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000124 uint32_t V = N->getZExtValue();
125 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000126}]>;
127
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000128def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000129 uint64_t V = N->getZExtValue();
130 return isPowerOf2_64(V);
131}]>;
132
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000133def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000134 uint32_t NV = ~N->getZExtValue();
135 return isPowerOf2_32(NV);
136}]>;
137
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000138def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000139 uint64_t V = N->getZExtValue();
140 return isPowerOf2_64(V) && Log2_64(V) < 32;
141}]>;
142
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000143def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000144 uint64_t V = N->getZExtValue();
145 return isPowerOf2_64(V) && Log2_64(V) >= 32;
146}]>;
147
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000148def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000149 uint64_t NV = ~N->getZExtValue();
150 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
151}]>;
152
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000153def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000154 uint64_t NV = ~N->getZExtValue();
155 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000156}]>;
157
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000158class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
159 "uint64_t V = N->getZExtValue();" #
160 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
161>;
162
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000163def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000164 int32_t V = N->getSExtValue();
165 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000166}]>;
167
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000168def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000169 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000170 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000171 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000172}]>;
173
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000174def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000175 uint32_t V = N->getZExtValue();
176 assert(V >= 32);
177 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
178}]>;
179
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000180def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000181 uint32_t V = N->getZExtValue();
182 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
183}]>;
184
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000185def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000186 uint64_t V = N->getZExtValue();
187 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
188}]>;
189
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000190def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000191 uint32_t NV = ~N->getZExtValue();
192 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
193}]>;
194
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000195def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000196 uint64_t NV = ~N->getZExtValue();
197 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
198}]>;
199
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000200def NegImm8: SDNodeXForm<imm, [{
201 int8_t NV = -N->getSExtValue();
202 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
203}]>;
204
205def NegImm16: SDNodeXForm<imm, [{
206 int16_t NV = -N->getSExtValue();
207 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
208}]>;
209
210def NegImm32: SDNodeXForm<imm, [{
211 int32_t NV = -N->getSExtValue();
212 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
213}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000214
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000215
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000216// Helpers for type promotions/contractions.
217def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000218def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_cmpgtui (i32 $Rs), (i32 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000219def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
220def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000221
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000222def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
223 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
224
225def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
226def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
227def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
228def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
229
230// Global address or an aligned constant.
231def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
232def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
233def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
234def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
235
236def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
237def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
238
239// This complex pattern is really only to detect various forms of
240// sign-extension i32->i64. The selected value will be of type i64
241// whose low word is the value being extended. The high word is
242// unspecified.
243def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
244
245def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
246def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
247def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
248
249def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
250 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000251
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000252
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000253// Converters from unary/binary SDNode to PatFrag.
254class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
255class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
256
257class Not2<PatFrag P>
258 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
259
260class Su<PatFrag Op>
261 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
262 Op.OperandTransform>;
263
264// Main selection macros.
265
266class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
267 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
268
269class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
270 PatFrag RegPred, PatFrag ImmPred>
271 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
272 (MI RegPred:$Rs, imm:$I)>;
273
274class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
275 PatFrag RsPred, PatFrag RtPred = RsPred>
276 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
277 (MI RsPred:$Rs, RtPred:$Rt)>;
278
279class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
280 PatFrag RegPred, PatFrag ImmPred>
281 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
282 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
283
284class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
285 PatFrag RsPred, PatFrag RtPred>
286 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
287 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
288
289multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
290 InstHexagon InstA, InstHexagon InstB> {
291 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
292 (InstA Val:$A, Val:$B)>;
293 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
294 (InstB Val:$A, Val:$B)>;
295}
296
297
298// Frags for commonly used SDNodes.
299def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
300def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
301def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
302
303
304// --(1) Immediate -------------------------------------------------------
305//
306
307def SDTHexagonCONST32
308 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
309
310def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
311def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
312def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
313def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
314
315def TruncI64ToI32: SDNodeXForm<imm, [{
316 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
317}]>;
318
319def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
320def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
321
322def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
323def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
324def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
325def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
326def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
327def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
328def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000329// The HVX load patterns also match CP directly. Make sure that if
330// the selection of this opcode changes, it's updated in all places.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000331
332def: Pat<(i1 0), (PS_false)>;
333def: Pat<(i1 1), (PS_true)>;
334def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
335
336def ftoi : SDNodeXForm<fpimm, [{
337 APInt I = N->getValueAPF().bitcastToAPInt();
338 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
339 MVT::getIntegerVT(I.getBitWidth()));
340}]>;
341
342def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
343def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
344
345def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
346
347// --(2) Type cast -------------------------------------------------------
348//
349
350let Predicates = [HasV5T] in {
351 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
352 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
353
354 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
355 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
356 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
357 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
358
359 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
360 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
361 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
362 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
363
364 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
365 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
366 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
367 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
368
369 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
370 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
371 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
372 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
373}
374
375// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
376let Predicates = [HasV5T] in {
377 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
378 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
379 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
380 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
381}
382
383multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
384 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
385 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
386}
387
388// Bit convert vector types to integers.
389defm: Cast_pat<v4i8, i32, IntRegs>;
390defm: Cast_pat<v2i16, i32, IntRegs>;
391defm: Cast_pat<v8i8, i64, DoubleRegs>;
392defm: Cast_pat<v4i16, i64, DoubleRegs>;
393defm: Cast_pat<v2i32, i64, DoubleRegs>;
394
395
396// --(3) Extend/truncate -------------------------------------------------
397//
398
399def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
400def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
401def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
402def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
403def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
404
405def: Pat<(i64 (sext I1:$Pu)),
406 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
407 (C2_muxii PredRegs:$Pu, -1, 0))>;
408
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000409def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
410def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
411def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
412def: Pat<(v2i16 (sext V2I1:$Pu)), (S2_vtrunehb (C2_mask V2I1:$Pu))>;
413def: Pat<(v2i32 (sext V2I1:$Pu)), (C2_mask V2I1:$Pu)>;
414def: Pat<(v4i8 (sext V4I1:$Pu)), (S2_vtrunehb (C2_mask V4I1:$Pu))>;
415def: Pat<(v4i16 (sext V4I1:$Pu)), (C2_mask V4I1:$Pu)>;
416def: Pat<(v8i8 (sext V8I1:$Pu)), (C2_mask V8I1:$Pu)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000417
418def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
419def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
420def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
421
422def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
423def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
424
425let AddedComplexity = 20 in {
426 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
427 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
428}
429
430def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
431def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
432
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000433def Vsplatpi: OutPatFrag<(ops node:$V),
434 (Combinew (A2_tfrsi $V), (A2_tfrsi $V))>;
435def: Pat<(v8i8 (zext V8I1:$Pu)),
436 (A2_andp (C2_mask V8I1:$Pu), (Vsplatpi (i32 0x01010101)))>;
437def: Pat<(v4i16 (zext V4I1:$Pu)),
438 (A2_andp (C2_mask V4I1:$Pu), (Vsplatpi (i32 0x00010001)))>;
439def: Pat<(v2i32 (zext V2I1:$Pu)),
440 (A2_andp (C2_mask V2I1:$Pu), (A2_combineii (i32 1), (i32 1)))>;
441
442def: Pat<(v4i8 (zext V4I1:$Pu)),
443 (A2_andir (LoReg (C2_mask V4I1:$Pu)), (i32 0x01010101))>;
444def: Pat<(v2i16 (zext V2I1:$Pu)),
445 (A2_andir (LoReg (C2_mask V2I1:$Pu)), (i32 0x00010001))>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000446
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000447def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
448def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
449def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
450def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
451def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
452def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
453
454def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
455 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
456
457def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
458 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
459
460// Truncate: from vector B copy all 'E'ven 'B'yte elements:
461// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
462def: Pat<(v4i8 (trunc V4I16:$Rs)),
463 (S2_vtrunehb V4I16:$Rs)>;
464
465// Truncate: from vector B copy all 'O'dd 'B'yte elements:
466// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
467// S2_vtrunohb
468
469// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
470// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
471// S2_vtruneh
472
473def: Pat<(v2i16 (trunc V2I32:$Rs)),
Krzysztof Parzyszekf4dcc422017-11-29 19:59:29 +0000474 (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000475
476
477// --(4) Logical ---------------------------------------------------------
478//
479
480def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000481def: Pat<(not V8I1:$Ps), (C2_not V8I1:$Ps)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000482def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
483
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000484multiclass BoolOpR_RR_pat<InstHexagon MI, PatFrag Op> {
485 def: OpR_RR_pat<MI, Op, i1, I1>;
486 def: OpR_RR_pat<MI, Op, v2i1, V2I1>;
487 def: OpR_RR_pat<MI, Op, v4i1, V4I1>;
488 def: OpR_RR_pat<MI, Op, v8i1, V8I1>;
489}
490
491multiclass BoolAccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op> {
492 def: AccRRR_pat<MI, AccOp, Op, I1, I1>;
493 def: AccRRR_pat<MI, AccOp, Op, V2I1, V2I1>;
494 def: AccRRR_pat<MI, AccOp, Op, V4I1, V4I1>;
495 def: AccRRR_pat<MI, AccOp, Op, V8I1, V8I1>;
496}
497
498defm: BoolOpR_RR_pat<C2_and, And>;
499defm: BoolOpR_RR_pat<C2_or, Or>;
500defm: BoolOpR_RR_pat<C2_xor, Xor>;
501defm: BoolOpR_RR_pat<C2_andn, Not2<And>>;
502defm: BoolOpR_RR_pat<C2_orn, Not2<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000503
504// op(Ps, op(Pt, Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000505defm: BoolAccRRR_pat<C4_and_and, And, Su<And>>;
506defm: BoolAccRRR_pat<C4_and_or, And, Su<Or>>;
507defm: BoolAccRRR_pat<C4_or_and, Or, Su<And>>;
508defm: BoolAccRRR_pat<C4_or_or, Or, Su<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000509
510// op(Ps, op(Pt, ~Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000511defm: BoolAccRRR_pat<C4_and_andn, And, Su<Not2<And>>>;
512defm: BoolAccRRR_pat<C4_and_orn, And, Su<Not2<Or>>>;
513defm: BoolAccRRR_pat<C4_or_andn, Or, Su<Not2<And>>>;
514defm: BoolAccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000515
516
517// --(5) Compare ---------------------------------------------------------
518//
519
520// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
521// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
522
523def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
524def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
525def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
526
527def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
528 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
529def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
530 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
531
532def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
533 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
534def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
535 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
536
537// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
538// that reverse the order of the operands.
539class RevCmp<PatFrag F>
540 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
541 F.OperandTransform>;
542
543def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
544def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
545def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
546def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
547def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
548def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
549def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
550def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
551def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
552def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
553def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
554def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
555def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
556def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
557def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
558def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
559def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
560def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
561def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
562def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
563def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
564def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
565def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
566def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
567def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
568def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
569def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
570def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
571def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
572def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
573def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
574def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
575def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
576def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
577def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
578def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
579def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
580def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
581def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
582def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
583
584let Predicates = [HasV5T] in {
585 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
586 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
587 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
588 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
589 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
590 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
591 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
592 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
593 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
594 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
595 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
596
597 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
598 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
599 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
600 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
601 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
602 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
603 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
604 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
605 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
606 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
607 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
608}
609
610// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
611
612def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
613 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
614def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
615 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
616def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
617 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
618
619def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
620 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
621def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
622 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
623def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
624 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
625def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
626 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
627def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
628 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
629
630def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
631 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
632def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
633 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
634def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
635 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
636def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
637 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
638def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
639 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
640
641let AddedComplexity = 100 in {
642 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
643 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
644 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
645 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
646 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
647 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
648 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
649 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
650}
651
652// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000653def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
654def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
655class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
656
657multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000658 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000659 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
660 (MI I32:$Rs, imm:$I)>;
661 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
662 (MI I32:$Rs, imm:$I)>;
663}
664
665multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
666 PatLeaf ImmPred, int Mask> {
667 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
668 (C2_not (MI I32:$Rs, imm:$I))>;
669 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
670 (C2_not (MI I32:$Rs, imm:$I))>;
671}
672
673multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
674 PatLeaf ImmPred, int Mask> {
675 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
676 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
677 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
678 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
679}
680
681let AddedComplexity = 200 in {
682 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
683 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
684 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
685 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
686 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
687 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
688 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
689 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
690}
691
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000692def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
693 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
694def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
695 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
696def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
697 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
698def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
699 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000700
Krzysztof Parzyszekd70f5a02018-02-27 18:31:46 +0000701def: Pat<(i1 (seteq I1:$Ps, (i1 -1))), (I1:$Ps)>;
702def: Pat<(i1 (setne I1:$Ps, (i1 -1))), (C2_not I1:$Ps)>;
703def: Pat<(i1 (seteq I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, (C2_not I1:$Pt))>;
704def: Pat<(i1 (setne I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000705
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000706def: Pat<(v4i1 (seteq V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000707 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000708def: Pat<(v4i1 (setgt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000709 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000710def: Pat<(v4i1 (setugt V4I8:$Rs, V4I8:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000711 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000712
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000713def: Pat<(v2i1 (seteq V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000714 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000715def: Pat<(v2i1 (setgt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000716 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszek99152912018-03-16 15:03:37 +0000717def: Pat<(v2i1 (setugt V2I16:$Rs, V2I16:$Rt)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000718 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000719
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000720def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
721 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000722
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000723// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000724
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000725class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
726 : OutPatFrag<(ops node:$Rs, node:$Rt),
727 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000728
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000729class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
730 PatFrag RsPred, PatFrag RtPred = RsPred>
731 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
732 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000733
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000734class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
735class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000736
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000737class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
738class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
739
740let Predicates = [HasV5T] in {
741 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
742 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
743 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
744 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
745 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
746 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
747
748 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
749 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
750 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
751 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
752 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
753 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
754}
755
756class Outn<InstHexagon MI>
757 : OutPatFrag<(ops node:$Rs, node:$Rt),
758 (C2_not (MI $Rs, $Rt))>;
759
760let Predicates = [HasV5T] in {
761 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
762 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
763
764 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
765 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
766
767 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
768 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
769}
770
771
772// --(6) Select ----------------------------------------------------------
773//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000774
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000775def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000776 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
777def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
778 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
779def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
780 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
781def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
782 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000783
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000784def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
785 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
786def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
787 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
788def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
789 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
790def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
791 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000792
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000793// Map from a 64-bit select to an emulated 64-bit mux.
794// Hexagon does not support 64-bit MUXes; so emulate with combines.
795def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
796 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
797 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000798
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000799let Predicates = [HasV5T] in {
800 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
801 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
802 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
803 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
804 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
805 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
806 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
807 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
808 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000809
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000810 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
811 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
812 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
813 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000814
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000815 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
816 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
817 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
818 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000819}
820
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000821def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
822 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
823def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
824 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
825def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
826 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
827 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
828
829def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
830 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
831def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
832 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
833def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
834 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
835
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000836// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
837def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
838 (C2_or (C2_and I1:$Pu, I1:$Pv),
839 (C2_andn I1:$Pw, I1:$Pu))>;
840
841
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000842def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000843 return isPositiveHalfWord(N);
844}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000845
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000846multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
847 InstHexagon InstB> {
848 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
849 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
850 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
851 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
852 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
853 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000854}
855
856let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000857 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
858 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
859 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
860 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
861 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
862 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
863 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
864 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000865}
866
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000867let AddedComplexity = 200 in {
868 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
869 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
870 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
871 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
872 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
873 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
874 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
875 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000876
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000877 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
878 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
879 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
880 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
881 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
882 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
883 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
884 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000885}
886
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000887let AddedComplexity = 100, Predicates = [HasV5T] in {
888 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
889 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
890 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
891 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000892}
893
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000894
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000895// --(7) Insert/extract --------------------------------------------------
896//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000897
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000898def SDTHexagonINSERT:
899 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
900 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000901def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000902
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000903let AddedComplexity = 10 in {
904 def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
905 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
906 def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
907 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
908}
909def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, I32:$Width, I32:$Off),
910 (S2_insert_rp I32:$Rs, I32:$Rt, (Combinew $Width, $Off))>;
911def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, I32:$Width, I32:$Off),
912 (S2_insertp_rp I64:$Rs, I64:$Rt, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000913
914def SDTHexagonEXTRACTU
915 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
916 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000917def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000918
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000919let AddedComplexity = 10 in {
920 def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
921 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
922 def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
923 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
924}
925def: Pat<(HexagonEXTRACTU I32:$Rs, I32:$Width, I32:$Off),
926 (S2_extractu_rp I32:$Rs, (Combinew $Width, $Off))>;
927def: Pat<(HexagonEXTRACTU I64:$Rs, I32:$Width, I32:$Off),
928 (S2_extractup_rp I64:$Rs, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000929
930def SDTHexagonVSPLAT:
931 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
932
933def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
934
935def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
936def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
937def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
938 (A2_combineii imm:$s8, imm:$s8)>;
939def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
940
Krzysztof Parzyszek66ee1232018-01-05 20:43:56 +0000941let AddedComplexity = 10 in
942def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)), (S6_vsplatrbp I32:$Rs)>,
943 Requires<[HasV62T]>;
944def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)),
945 (Combinew (S2_vsplatrb I32:$Rs), (S2_vsplatrb I32:$Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000946
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000947
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000948// --(8) Shift/permute ---------------------------------------------------
949//
950
951def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
952 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000953
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000954def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000955
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000956def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
957
958// The complexity of the combines involving immediates should be greater
959// than the complexity of the combine with two registers.
960let AddedComplexity = 50 in {
961 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
962 (A4_combineri IntRegs:$Rs, imm:$s8)>;
963 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
964 (A4_combineir imm:$s8, IntRegs:$Rs)>;
965}
966
967// The complexity of the combine with two immediates should be greater than
968// the complexity of a combine involving a register.
969let AddedComplexity = 75 in {
970 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
971 (A4_combineii imm:$s8, imm:$u6)>;
972 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
973 (A2_combineii imm:$s8, imm:$S8)>;
974}
975
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000976def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
977def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
978 (A2_swiz (HiReg $Rss)))>;
979
980def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
981def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
982def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
983
984def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
985def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
986def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
987def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
988def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
989def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
990def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
991def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
992def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
993def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
994def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
995def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
996
997def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
998def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
999def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
1000def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
1001def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
1002def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
1003
1004
1005def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
1006 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
1007def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
1008 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
1009
1010// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
1011let AddedComplexity = 120 in
1012def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
1013 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
1014
1015let AddedComplexity = 100 in {
1016 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
1017 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
1018 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1019 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1020
1021 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1022 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1023 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1024 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1025
1026 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1027 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1028 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1029 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1030 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1031
1032 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1033 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1034 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1035 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1036 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1037
1038 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1039 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1040 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1041 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1042 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1043
1044 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1045 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1046 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1047 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1048 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1049}
1050
1051let AddedComplexity = 100 in {
1052 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1053 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1054 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1055 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1056
1057 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1058 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1059 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1060 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1061 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1062
1063 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1064 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1065 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1066 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1067
1068 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1069 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1070 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1071 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1072 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1073
1074 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1075 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1076 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1077 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1078
1079 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1080 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1081 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1082 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1083 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1084}
1085
1086
1087class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1088 PatFrag RegPred, PatFrag ImmPred>
1089 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1090 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1091
1092let AddedComplexity = 200 in {
1093 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1094 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1095 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1096 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1097 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1098 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1099 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1100 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1101}
1102
1103// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1104// two 32-bit words into a 64-bit word.
1105let AddedComplexity = 200 in
1106def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1107 (Combinew I32:$a, I32:$b)>;
1108
1109def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1110 (Zext64 (and I32:$a, (i32 65535)))),
1111 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1112 (shl (Aext64 I32:$d), (i32 48))),
1113 (Combinew (A2_combine_ll I32:$d, I32:$c),
1114 (A2_combine_ll I32:$b, I32:$a))>;
1115
1116def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1117 (i32 8)),
1118 (i32 (zextloadi8 (add I32:$b, 2)))),
1119 (i32 16)),
1120 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1121 (zextloadi8 I32:$b)),
1122 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1123
Krzysztof Parzyszekb9f33b32017-11-22 20:55:41 +00001124let AddedComplexity = 200 in {
1125 def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))),
1126 (A2_combine_ll I32:$Rt, I32:$Rs)>;
1127 def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))),
1128 (A2_combine_lh I32:$Rt, I32:$Rs)>;
1129 def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))),
1130 (A2_combine_hl I32:$Rt, I32:$Rs)>;
1131 def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))),
1132 (A2_combine_hh I32:$Rt, I32:$Rs)>;
1133}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001134
1135def SDTHexagonVShift
1136 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1137
1138def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1139def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1140def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1141
1142def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1143def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1144def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1145def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1146def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1147def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1148
1149def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1150def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1151def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1152def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1153def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1154def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1155
1156def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1157 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1158def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1159 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1160def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1161 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1162def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1163 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1164def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1165 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1166def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1167 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1168
1169
1170// --(9) Arithmetic/bitwise ----------------------------------------------
1171//
1172
1173def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1174def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1175def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1176
1177let Predicates = [HasV5T] in {
1178 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1179 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1180
1181 def: Pat<(fabs F64:$Rs),
1182 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1183 (i32 (LoReg $Rs)))>;
1184 def: Pat<(fneg F64:$Rs),
1185 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1186 (i32 (LoReg $Rs)))>;
1187}
1188
1189let AddedComplexity = 50 in
1190def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1191 I32:$Rs),
1192 (sra I32:$Rs, (i32 31))),
1193 (A2_abs I32:$Rs)>;
1194
1195
1196def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1197def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1198def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1199def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1200
1201def: OpR_RR_pat<A2_add, Add, i32, I32>;
1202def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1203def: OpR_RR_pat<A2_and, And, i32, I32>;
1204def: OpR_RR_pat<A2_or, Or, i32, I32>;
1205def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1206def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1207def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1208def: OpR_RR_pat<A2_andp, And, i64, I64>;
1209def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1210def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1211def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1212def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1213
1214def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1215def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1216
1217def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1218def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1219def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1220def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1221def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1222def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1223
1224def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1225def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1226def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1227
1228def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1229def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1230def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1231def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1232def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1233def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1234def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1235def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1236def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1237
1238def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1239def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1240def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1241def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1242def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1243
1244// Arithmetic on predicates.
1245def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1246def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1247def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1248def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1249def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1250def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1251def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1252def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1253def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1254def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1255def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1256def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1257
1258let Predicates = [HasV5T] in {
1259 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1260 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1261 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1262 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1263 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1264}
1265
1266// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1267// over add-add with individual multiplies as inputs.
1268let AddedComplexity = 10 in {
1269 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1270 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1271 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1272}
1273
1274def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1275def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1276def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1277
Krzysztof Parzyszek7fb738a2018-01-15 18:43:55 +00001278// Mulh for vectors
1279//
1280def: Pat<(v2i32 (mulhu V2I32:$Rss, V2I32:$Rtt)),
1281 (Combinew (M2_mpyu_up (HiReg $Rss), (HiReg $Rtt)),
1282 (M2_mpyu_up (LoReg $Rss), (LoReg $Rtt)))>;
1283
1284def: Pat<(v2i32 (mulhs V2I32:$Rs, V2I32:$Rt)),
1285 (Combinew (M2_mpy_up (HiReg $Rs), (HiReg $Rt)),
1286 (M2_mpy_up (LoReg $Rt), (LoReg $Rt)))>;
1287
1288def Mulhub:
1289 OutPatFrag<(ops node:$Rss, node:$Rtt),
1290 (Combinew (S2_vtrunohb (M5_vmpybuu (HiReg $Rss), (HiReg $Rtt))),
1291 (S2_vtrunohb (M5_vmpybuu (LoReg $Rss), (LoReg $Rtt))))>;
1292
1293// Equivalent of byte-wise arithmetic shift right by 7 in v8i8.
1294def Asr7:
1295 OutPatFrag<(ops node:$Rss), (C2_mask (C2_not (A4_vcmpbgti $Rss, 0)))>;
1296
1297def: Pat<(v8i8 (mulhu V8I8:$Rss, V8I8:$Rtt)),
1298 (Mulhub $Rss, $Rtt)>;
1299
1300def: Pat<(v8i8 (mulhs V8I8:$Rss, V8I8:$Rtt)),
1301 (A2_vsubub
1302 (Mulhub $Rss, $Rtt),
1303 (A2_vaddub (A2_andp V8I8:$Rss, (Asr7 $Rtt)),
1304 (A2_andp V8I8:$Rtt, (Asr7 $Rss))))>;
1305
1306def Mpysh:
1307 OutPatFrag<(ops node:$Rs, node:$Rt), (M2_vmpy2s_s0 $Rs, $Rt)>;
1308def Mpyshh:
1309 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (HiReg $Rss), (HiReg $Rtt))>;
1310def Mpyshl:
1311 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (LoReg $Rss), (LoReg $Rtt))>;
1312
1313def Mulhsh:
1314 OutPatFrag<(ops node:$Rss, node:$Rtt),
1315 (Combinew (A2_combine_hh (HiReg (Mpyshh $Rss, $Rtt)),
1316 (LoReg (Mpyshh $Rss, $Rtt))),
1317 (A2_combine_hh (HiReg (Mpyshl $Rss, $Rtt)),
1318 (LoReg (Mpyshl $Rss, $Rtt))))>;
1319
1320def: Pat<(v4i16 (mulhs V4I16:$Rss, V4I16:$Rtt)), (Mulhsh $Rss, $Rtt)>;
1321
1322def: Pat<(v4i16 (mulhu V4I16:$Rss, V4I16:$Rtt)),
1323 (A2_vaddh
1324 (Mulhsh $Rss, $Rtt),
1325 (A2_vaddh (A2_andp V4I16:$Rss, (S2_asr_i_vh $Rtt, 15)),
1326 (A2_andp V4I16:$Rtt, (S2_asr_i_vh $Rss, 15))))>;
1327
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001328
1329def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001330 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001331
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001332def n8_0ImmPred: PatLeaf<(i32 imm), [{
1333 int64_t V = N->getSExtValue();
1334 return -255 <= V && V <= 0;
1335}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001336
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001337// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1338def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1339 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001340
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001341def: Pat<(add Sext64:$Rs, I64:$Rt),
1342 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001343
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001344def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1345def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1346def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1347def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1348def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1349def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1350def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1351def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1352def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1353def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001354
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001355// For dags like (or (and (not _), _), (shl _, _)) where the "or" with
1356// one argument matches the patterns below, and with the other argument
1357// matches S2_asl_r_r_or, etc, prefer the patterns below.
1358let AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor.
1359 def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1360 def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1361 def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
1362}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001363
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001364// S4_addaddi and S4_subaddi don't have tied operands, so give them
1365// a bit of preference.
1366let AddedComplexity = 30 in {
1367 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1368 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek27367882017-10-23 19:07:50 +00001369 def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)),
1370 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001371 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1372 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1373 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1374 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1375 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1376 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1377}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001378
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001379def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1380 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1381def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1382 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1383def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1384 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001385
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001386
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001387def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001388 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001389def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001390 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1391
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001392def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1393 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001394def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1395 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001396def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1397 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001398
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001399def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001400 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001401def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001402 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001403def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001404 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001405def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001406 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001407def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1408 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1409def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001410 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001411
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001412// Add halfword.
1413def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1414 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1415def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1416 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1417def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1418 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001419
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001420// Subtract halfword.
1421def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1422 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1423def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1424 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1425def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1426 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001427
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001428def: Pat<(mul I64:$Rss, I64:$Rtt),
1429 (Combinew
1430 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1431 (LoReg $Rss),
1432 (HiReg $Rtt)),
1433 (LoReg $Rtt),
1434 (HiReg $Rss)),
1435 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001436
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001437def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1438 (A2_addp
1439 (M2_dpmpyuu_acc_s0
1440 (S2_lsr_i_p
1441 (A2_addp
1442 (M2_dpmpyuu_acc_s0
1443 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1444 (HiReg $Rss),
1445 (LoReg $Rtt)),
1446 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1447 32),
1448 (HiReg $Rss),
1449 (HiReg $Rtt)),
1450 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001451
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001452// Multiply 64-bit unsigned and use upper result.
1453def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001454
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001455// Multiply 64-bit signed and use upper result.
1456//
1457// For two signed 64-bit integers A and B, let A' and B' denote A and B
1458// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1459// sign bit of A (and identically for B). With this notation, the signed
1460// product A*B can be written as:
1461// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1462// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1463// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1464// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1465
1466// Clear the sign bit in a 64-bit register.
1467def ClearSign : OutPatFrag<(ops node:$Rss),
1468 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1469
1470def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1471 (A2_subp
1472 (MulHU $Rss, $Rtt),
1473 (A2_addp
1474 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1475 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1476
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001477// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions
1478// will put the immediate addend into a register, while these instructions will
1479// use it directly. Such a construct does not appear in the middle of a gep,
1480// where M2_macsip would be preferable.
1481let AddedComplexity = 20 in {
1482 def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1483 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1484 def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1485 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1486}
1487
1488// Keep these instructions less preferable to M2_macsip/M2_macsin.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001489def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1490 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1491def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1492 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1493def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1494 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1495
1496
1497let Predicates = [HasV5T] in {
1498 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1499 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1500 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1501 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1502 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1503 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001504}
1505
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001506
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001507def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1508 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1509def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1510 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001511
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001512// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1513// we use the double add v8i8, and use only the low part of the result.
1514def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1515 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1516def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1517 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001518
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001519// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1520// half-words, and saturates the result to a 32-bit value, except the
1521// saturation never happens (it can only occur with scaling).
1522def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1523 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1524 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1525def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1526 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1527 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001528
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001529// Multiplies two v4i8 vectors.
1530def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1531 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1532 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001533
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001534// Multiplies two v8i8 vectors.
1535def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1536 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1537 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1538 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001539
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001540
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001541// --(10) Bit ------------------------------------------------------------
1542//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001543
1544// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001545def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1546def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001547
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001548// Count trailing zeros.
1549def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1550def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001551
1552// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001553def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001554def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1555
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001556// Count trailing ones.
1557def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1558def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1559
1560// Define leading/trailing patterns that require zero-extensions to 64 bits.
1561def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1562def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1563def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1564def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1565
1566def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1567def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1568
1569def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1570def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1571
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001572let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1573 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1574 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1575 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1576 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1577 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1578 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1579
1580 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1581 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1582 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1583 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1584 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1585 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1586}
1587
1588// Clr/set/toggle bit for 64-bit values with immediate bit index.
1589let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1590 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001591 (Combinew (i32 (HiReg $Rss)),
1592 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001593 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001594 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1595 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001596
1597 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001598 (Combinew (i32 (HiReg $Rss)),
1599 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001600 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001601 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1602 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001603
1604 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001605 (Combinew (i32 (HiReg $Rss)),
1606 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001607 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001608 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1609 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001610}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001611
1612let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001613 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001614 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001615 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001616 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001617 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001618 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001619 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001620 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1621}
1622
1623let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001624 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001625 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001626 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001627 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1628}
1629
1630let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001631def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001632 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1633
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001634def SDTTestBit:
1635 SDTypeProfile<1, 2, [SDTCisVT<0, i1>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1636def HexagonTSTBIT: SDNode<"HexagonISD::TSTBIT", SDTTestBit>;
1637
1638def: Pat<(HexagonTSTBIT I32:$Rs, u5_0ImmPred:$u5),
1639 (S2_tstbit_i I32:$Rs, imm:$u5)>;
1640def: Pat<(HexagonTSTBIT I32:$Rs, I32:$Rt),
1641 (S2_tstbit_r I32:$Rs, I32:$Rt)>;
1642
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001643let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001644 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001645 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001646 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1647 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001648}
1649
1650// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1651// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1652// if ([!]tstbit(...)) jump ...
1653let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001654def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1655 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001656
1657let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001658def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1659 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001660
1661// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1662// represented as a compare against "value & 0xFF", which is an exact match
1663// for cmpb (same for cmph). The patterns below do not contain any additional
1664// complexity that would make them preferable, and if they were actually used
1665// instead of cmpb/cmph, they would result in a compare against register that
1666// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1667def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001668 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001669def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1670 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1671def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1672 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1673
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001674// Special patterns to address certain cases where the "top-down" matching
1675// algorithm would cause suboptimal selection.
1676
1677let AddedComplexity = 100 in {
1678 // Avoid A4_rcmp[n]eqi in these cases:
1679 def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1680 (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1681 def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1682 (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1683}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001684
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001685// --(11) PIC ------------------------------------------------------------
1686//
1687
1688def SDT_HexagonAtGot
1689 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1690def SDT_HexagonAtPcrel
1691 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1692
1693// AT_GOT address-of-GOT, address-of-global, offset-in-global
1694def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1695// AT_PCREL address-of-global
1696def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1697
1698def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1699 (L2_loadri_io I32:$got, imm:$addr)>;
1700def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1701 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1702def: Pat<(HexagonAtPcrel I32:$addr),
1703 (C4_addipc imm:$addr)>;
1704
1705// The HVX load patterns also match AT_PCREL directly. Make sure that
1706// if the selection of this opcode changes, it's updated in all places.
1707
1708
1709// --(12) Load -----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001710//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001711
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001712def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1713 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1714}]>;
1715def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1716 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1717}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001718
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001719def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1720 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1721}]>;
1722def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1723 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1724}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001725
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001726def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1727 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1728}]>;
1729def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1730 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1731}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001732
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001733// Patterns to select load-indexed: Rs + Off.
1734// - frameindex [+ imm],
1735multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1736 InstHexagon MI> {
1737 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1738 (VT (MI AddrFI:$fi, imm:$Off))>;
1739 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1740 (VT (MI AddrFI:$fi, imm:$Off))>;
1741 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001742}
1743
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001744// Patterns to select load-indexed: Rs + Off.
1745// - base reg [+ imm]
1746multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1747 InstHexagon MI> {
1748 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1749 (VT (MI IntRegs:$Rs, imm:$Off))>;
1750 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1751 (VT (MI IntRegs:$Rs, imm:$Off))>;
1752 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1753}
1754
1755// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1756multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1757 InstHexagon MI> {
1758 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1759 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1760}
1761
1762// Patterns to select load reg indexed: Rs + Off with a value modifier.
1763// - frameindex [+ imm]
1764multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1765 PatLeaf ImmPred, InstHexagon MI> {
1766 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1767 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1768 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1769 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1770 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1771}
1772
1773// Patterns to select load reg indexed: Rs + Off with a value modifier.
1774// - base reg [+ imm]
1775multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1776 PatLeaf ImmPred, InstHexagon MI> {
1777 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1778 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1779 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1780 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1781 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1782}
1783
1784// Patterns to select load reg indexed: Rs + Off with a value modifier.
1785// Combines Loadxfim + Loadxgim.
1786multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1787 PatLeaf ImmPred, InstHexagon MI> {
1788 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1789 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1790}
1791
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001792// Pattern to select load reg reg-indexed: Rs + Rt<<u2.
1793class Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1794 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1795 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001796
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001797// Pattern to select load reg reg-indexed: Rs + Rt<<0.
1798class Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1799 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1800 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001801
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001802// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1803class Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1804 InstHexagon MI>
1805 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1806 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001807
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001808// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier.
1809class Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1810 InstHexagon MI>
1811 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1812 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001813
1814// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1815// Don't match for u2==0, instead use reg+imm for those cases.
1816class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1817 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1818 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1819
1820class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1821 InstHexagon MI>
1822 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1823 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1824
1825// Pattern to select load absolute.
1826class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1827 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1828
1829// Pattern to select load absolute with value modifier.
1830class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1831 InstHexagon MI>
1832 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1833
1834
1835let AddedComplexity = 20 in {
1836 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1837 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1838 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1839 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1840 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1841 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1842 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1843 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1844 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1845 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1846 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1847 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1848 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1849 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1850 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001851 defm: Loadxi_pat<load, v2i16, anyimm2, L2_loadri_io>;
1852 defm: Loadxi_pat<load, v4i8, anyimm2, L2_loadri_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001853 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001854 defm: Loadxi_pat<load, v2i32, anyimm3, L2_loadrd_io>;
1855 defm: Loadxi_pat<load, v4i16, anyimm3, L2_loadrd_io>;
1856 defm: Loadxi_pat<load, v8i8, anyimm3, L2_loadrd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001857 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1858 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1859 // No sextloadi1.
1860
1861 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1862 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1863 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1864 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1865}
1866
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001867let AddedComplexity = 30 in {
1868 defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1869 defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1870 defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1871 defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1872 defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1873 defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1874 defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1875 defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1876 defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1877 defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1878 defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1879}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001880
1881let AddedComplexity = 60 in {
1882 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1883 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1884 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1885 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1886 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1887 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1888 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1889 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1890 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1891 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1892 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1893 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001894 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1895 def: Loadxu_pat<load, v2i16, anyimm2, L4_loadri_ur>;
1896 def: Loadxu_pat<load, v4i8, anyimm2, L4_loadri_ur>;
1897 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1898 def: Loadxu_pat<load, v2i32, anyimm3, L4_loadrd_ur>;
1899 def: Loadxu_pat<load, v4i16, anyimm3, L4_loadrd_ur>;
1900 def: Loadxu_pat<load, v8i8, anyimm3, L4_loadrd_ur>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001901 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1902 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001903
1904 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1905 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1906 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1907 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1908 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1909 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1910 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1911 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1912 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1913}
1914
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001915let AddedComplexity = 40 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001916 def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>;
1917 def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>;
1918 def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>;
1919 def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>;
1920 def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>;
1921 def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>;
1922 def: Loadxr_shl_pat<load, i32, L4_loadri_rr>;
1923 def: Loadxr_shl_pat<load, v2i16, L4_loadri_rr>;
1924 def: Loadxr_shl_pat<load, v4i8, L4_loadri_rr>;
1925 def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>;
1926 def: Loadxr_shl_pat<load, v2i32, L4_loadrd_rr>;
1927 def: Loadxr_shl_pat<load, v4i16, L4_loadrd_rr>;
1928 def: Loadxr_shl_pat<load, v8i8, L4_loadrd_rr>;
1929 def: Loadxr_shl_pat<load, f32, L4_loadri_rr>;
1930 def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>;
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001931}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001932
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001933let AddedComplexity = 20 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001934 def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>;
1935 def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>;
1936 def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>;
1937 def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>;
1938 def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>;
1939 def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>;
1940 def: Loadxr_add_pat<load, i32, L4_loadri_rr>;
1941 def: Loadxr_add_pat<load, v2i16, L4_loadri_rr>;
1942 def: Loadxr_add_pat<load, v4i8, L4_loadri_rr>;
1943 def: Loadxr_add_pat<load, i64, L4_loadrd_rr>;
1944 def: Loadxr_add_pat<load, v2i32, L4_loadrd_rr>;
1945 def: Loadxr_add_pat<load, v4i16, L4_loadrd_rr>;
1946 def: Loadxr_add_pat<load, v8i8, L4_loadrd_rr>;
1947 def: Loadxr_add_pat<load, f32, L4_loadri_rr>;
1948 def: Loadxr_add_pat<load, f64, L4_loadrd_rr>;
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001949}
1950
1951let AddedComplexity = 40 in {
1952 def: Loadxrm_shl_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1953 def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1954 def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1955 def: Loadxrm_shl_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1956 def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1957 def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1958 def: Loadxrm_shl_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1959 def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1960 def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1961}
1962
1963let AddedComplexity = 20 in {
1964 def: Loadxrm_add_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1965 def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1966 def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1967 def: Loadxrm_add_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1968 def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1969 def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1970 def: Loadxrm_add_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1971 def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1972 def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1973}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001974
1975// Absolute address
1976
1977let AddedComplexity = 60 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001978 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1979 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1980 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1981 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1982 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1983 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1984 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1985 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1986 def: Loada_pat<load, v2i16, anyimm2, PS_loadriabs>;
1987 def: Loada_pat<load, v4i8, anyimm2, PS_loadriabs>;
1988 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1989 def: Loada_pat<load, v2i32, anyimm3, PS_loadrdabs>;
1990 def: Loada_pat<load, v4i16, anyimm3, PS_loadrdabs>;
1991 def: Loada_pat<load, v8i8, anyimm3, PS_loadrdabs>;
1992 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1993 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001994
1995 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1996 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1997 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1998 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1999}
2000
2001let AddedComplexity = 30 in {
2002 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
2003 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
2004 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
2005 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
2006 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
2007 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
2008 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
2009 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
2010 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
2011
2012 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
2013 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
2014}
2015
2016// GP-relative address
2017
2018let AddedComplexity = 100 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002019 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
2020 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
2021 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
2022 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
2023 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
2024 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
2025 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
2026 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
2027 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
2028 def: Loada_pat<load, v2i16, addrgp, L2_loadrigp>;
2029 def: Loada_pat<load, v4i8, addrgp, L2_loadrigp>;
2030 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
2031 def: Loada_pat<load, v2i32, addrgp, L2_loadrdgp>;
2032 def: Loada_pat<load, v4i16, addrgp, L2_loadrdgp>;
2033 def: Loada_pat<load, v8i8, addrgp, L2_loadrdgp>;
2034 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
2035 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002036
2037 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2038 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2039 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2040 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2041}
2042
2043let AddedComplexity = 70 in {
2044 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
2045 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
2046 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
2047 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
2048 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
2049 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
2050 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2051 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
2052 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2053
2054 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2055 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
2056}
2057
2058
2059// Sign-extending loads of i1 need to replicate the lowest bit throughout
2060// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
2061// do the trick.
2062let AddedComplexity = 20 in
2063def: Pat<(i32 (sextloadi1 I32:$Rs)),
2064 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
2065
2066// Patterns for loads of i1:
2067def: Pat<(i1 (load AddrFI:$fi)),
2068 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
2069def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
2070 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
2071def: Pat<(i1 (load I32:$Rs)),
2072 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
2073
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002074
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002075// --(13) Store ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002076//
2077
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002078class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
2079 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
2080 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
2081
2082def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
2083def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
2084def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
2085def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
2086
2087// Patterns for generating stores, where the address takes different forms:
2088// - frameindex,
2089// - frameindex + offset,
2090// - base + offset,
2091// - simple (base address without offset).
2092// These would usually be used together (via Storexi_pat defined below), but
2093// in some cases one may want to apply different properties (such as
2094// AddedComplexity) to the individual patterns.
2095class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2096 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
2097
2098multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2099 InstHexagon MI> {
2100 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2101 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2102 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2103 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2104}
2105
2106multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2107 InstHexagon MI> {
2108 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2109 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2110 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2111 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2112}
2113
2114class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2115 : Pat<(Store Value:$Rt, I32:$Rs),
2116 (MI IntRegs:$Rs, 0, Value:$Rt)>;
2117
2118// Patterns for generating stores, where the address takes different forms,
2119// and where the value being stored is transformed through the value modifier
2120// ValueMod. The address forms are same as above.
2121class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2122 InstHexagon MI>
2123 : Pat<(Store Value:$Rs, AddrFI:$fi),
2124 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
2125
2126multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2127 PatFrag ValueMod, InstHexagon MI> {
2128 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2129 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2130 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2131 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2132}
2133
2134multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2135 PatFrag ValueMod, InstHexagon MI> {
2136 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2137 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2138 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2139 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2140}
2141
2142class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2143 InstHexagon MI>
2144 : Pat<(Store Value:$Rt, I32:$Rs),
2145 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2146
2147multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2148 InstHexagon MI> {
2149 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2150 def: Storexi_fi_pat <Store, Value, MI>;
2151 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2152}
2153
2154multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2155 PatFrag ValueMod, InstHexagon MI> {
2156 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2157 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2158 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2159}
2160
2161// Reg<<S + Imm
2162class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2163 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2164 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2165
2166// Reg<<S + Reg
2167class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2168 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2169 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2170
2171// Reg + Reg
2172class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2173 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2174 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2175
2176class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2177 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2178
2179class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2180 InstHexagon MI>
2181 : Pat<(Store Value:$val, Addr:$addr),
2182 (MI Addr:$addr, (ValueMod Value:$val))>;
2183
2184// Regular stores in the DAG have two operands: value and address.
2185// Atomic stores also have two, but they are reversed: address, value.
2186// To use atomic stores with the patterns, they need to have their operands
2187// swapped. This relies on the knowledge that the F.Fragment uses names
2188// "ptr" and "val".
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002189class AtomSt<PatFrag F>
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002190 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002191 F.OperandTransform> {
2192 let IsAtomic = F.IsAtomic;
2193 let MemoryVT = F.MemoryVT;
2194}
2195
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002196
2197def IMM_BYTE : SDNodeXForm<imm, [{
2198 // -1 can be represented as 255, etc.
2199 // assigning to a byte restores our desired signed value.
2200 int8_t imm = N->getSExtValue();
2201 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2202}]>;
2203
2204def IMM_HALF : SDNodeXForm<imm, [{
2205 // -1 can be represented as 65535, etc.
2206 // assigning to a short restores our desired signed value.
2207 int16_t imm = N->getSExtValue();
2208 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2209}]>;
2210
2211def IMM_WORD : SDNodeXForm<imm, [{
2212 // -1 can be represented as 4294967295, etc.
2213 // Currently, it's not doing this. But some optimization
2214 // might convert -1 to a large +ve number.
2215 // assigning to a word restores our desired signed value.
2216 int32_t imm = N->getSExtValue();
2217 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2218}]>;
2219
2220def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2221def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2222def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2223
2224// Even though the offset is not extendable in the store-immediate, we
2225// can still generate the fi# in the base address. If the final offset
2226// is not valid for the instruction, we will replace it with a scratch
2227// register.
2228class SmallStackStore<PatFrag Store>
2229 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2230 return isSmallStackStore(cast<StoreSDNode>(N));
2231}]>;
2232
2233// This is the complement of SmallStackStore.
2234class LargeStackStore<PatFrag Store>
2235 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2236 return !isSmallStackStore(cast<StoreSDNode>(N));
2237}]>;
2238
2239// Preferred addressing modes for various combinations of stored value
2240// and address computation.
2241// For stores where the address and value are both immediates, prefer
2242// store-immediate. The reason is that the constant-extender optimization
2243// can replace store-immediate with a store-register, but there is nothing
2244// to generate a store-immediate out of a store-register.
2245//
2246// C R F F+C R+C R+R R<<S+C R<<S+R
2247// --+-------+-----+-----+------+-----+-----+--------+--------
2248// C | imm | imm | imm | imm | imm | rr | ur | rr
2249// R | abs* | io | io | io | io | rr | ur | rr
2250//
2251// (*) Absolute or GP-relative.
2252//
2253// Note that any expression can be matched by Reg. In particular, an immediate
2254// can always be placed in a register, so patterns checking for Imm should
2255// have a higher priority than the ones involving Reg that could also match.
2256// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2257// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2258// Reg alone.
2259//
2260// The order in which the different combinations are tried:
2261//
2262// C F R F+C R+C R+R R<<S+C R<<S+R
2263// --+-------+-----+-----+------+-----+-----+--------+--------
2264// C | 1 | 6 | - | 5 | 9 | - | - | -
2265// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2266
2267
2268// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2269// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2270// implies that Reg is also a proper multiple of 4. To still generate a
2271// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2272
2273def s30_2ProperPred : PatLeaf<(i32 imm), [{
2274 int64_t v = (int64_t)N->getSExtValue();
2275 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2276}]>;
2277def RoundTo8 : SDNodeXForm<imm, [{
2278 int32_t Imm = N->getSExtValue();
2279 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2280}]>;
2281
2282let AddedComplexity = 150 in
2283def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2284 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2285
2286class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2287 : Pat<(Store Value:$val, anyimm:$addr),
2288 (MI (ToI32 $addr), 0, Value:$val)>;
2289class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2290 InstHexagon MI>
2291 : Pat<(Store Value:$val, anyimm:$addr),
2292 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2293
2294let AddedComplexity = 140 in {
2295 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2296 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2297 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2298
2299 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2300 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2301 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2302}
2303
2304// GP-relative address
2305let AddedComplexity = 120 in {
2306 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2307 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2308 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2309 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2310 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2311 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002312 def: Storea_pat<AtomSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2313 def: Storea_pat<AtomSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2314 def: Storea_pat<AtomSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2315 def: Storea_pat<AtomSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002316
2317 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2318 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2319 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2320 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2321}
2322
2323// Absolute address
2324let AddedComplexity = 110 in {
2325 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2326 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2327 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2328 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2329 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2330 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002331 def: Storea_pat<AtomSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2332 def: Storea_pat<AtomSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2333 def: Storea_pat<AtomSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2334 def: Storea_pat<AtomSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002335
2336 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2337 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2338 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2339 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2340}
2341
2342// Reg<<S + Imm
2343let AddedComplexity = 100 in {
2344 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2345 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2346 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2347 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2348 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2349 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2350
2351 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2352 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2353}
2354
2355// Reg<<S + Reg
2356let AddedComplexity = 90 in {
2357 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2358 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2359 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2360 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2361 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2362 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2363
2364 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2365 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2366}
2367
2368class SS_<PatFrag F> : SmallStackStore<F>;
2369class LS_<PatFrag F> : LargeStackStore<F>;
2370
2371multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2372 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2373}
2374multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2375 defm: Storexi_fi_add_pat<S, V, O, I>;
2376}
2377
2378// Fi+Imm, store-immediate
2379let AddedComplexity = 80 in {
2380 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2381 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2382 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2383
2384 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2385 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2386 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2387
2388 // For large-stack stores, generate store-register (prefer explicit Fi
2389 // in the address).
2390 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2391 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2392 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2393}
2394
2395// Fi, store-immediate
2396let AddedComplexity = 70 in {
2397 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2398 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2399 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2400
2401 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2402 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2403 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2404
2405 // For large-stack stores, generate store-register (prefer explicit Fi
2406 // in the address).
2407 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2408 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2409 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2410}
2411
2412// Fi+Imm, Fi, store-register
2413let AddedComplexity = 60 in {
2414 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2415 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2416 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2417 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2418 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2419 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2420 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2421
2422 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2423 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2424 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2425 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2426 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2427 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2428 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2429}
2430
2431
2432multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2433 defm: Storexim_add_pat<S, V, O, M, I>;
2434}
2435multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2436 defm: Storexi_add_pat<S, V, O, I>;
2437}
2438
2439// Reg+Imm, store-immediate
2440let AddedComplexity = 50 in {
2441 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2442 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2443 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2444
2445 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2446 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2447 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2448}
2449
2450// Reg+Imm, store-register
2451let AddedComplexity = 40 in {
2452 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2453 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2454 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2455 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2456 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2457 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2458
2459 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2460 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2461 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2462 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2463
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002464 defm: Storexi_pat<AtomSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2465 defm: Storexi_pat<AtomSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2466 defm: Storexi_pat<AtomSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2467 defm: Storexi_pat<AtomSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002468}
2469
2470// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002471let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002472 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2473 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2474 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2475 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2476 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2477 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2478
2479 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2480 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002481}
2482
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002483// Reg, store-immediate
2484let AddedComplexity = 20 in {
2485 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2486 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2487 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002488
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002489 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2490 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2491 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002492}
2493
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002494// Reg, store-register
2495let AddedComplexity = 10 in {
2496 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2497 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2498 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2499 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2500 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2501 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2502
2503 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2504 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2505 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2506 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2507
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002508 def: Storexi_base_pat<AtomSt<atomic_store_8>, I32, S2_storerb_io>;
2509 def: Storexi_base_pat<AtomSt<atomic_store_16>, I32, S2_storerh_io>;
2510 def: Storexi_base_pat<AtomSt<atomic_store_32>, I32, S2_storeri_io>;
2511 def: Storexi_base_pat<AtomSt<atomic_store_64>, I64, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002512}
2513
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002514
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002515// --(14) Memop ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002516//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002517
2518def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002519 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002520 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002521}]>;
2522
2523def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002524 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002525 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002526}]>;
2527
2528def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002529 int64_t V = N->getSExtValue();
2530 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002531}]>;
2532
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002533def IsNPow2_8 : PatLeaf<(i32 imm), [{
2534 uint8_t NV = ~N->getZExtValue();
2535 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002536}]>;
2537
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002538def IsNPow2_16 : PatLeaf<(i32 imm), [{
2539 uint16_t NV = ~N->getZExtValue();
2540 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002541}]>;
2542
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002543def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002544 uint8_t V = N->getZExtValue();
2545 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002546}]>;
2547
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002548def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002549 uint16_t V = N->getZExtValue();
2550 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002551}]>;
2552
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002553def LogN2_8 : SDNodeXForm<imm, [{
2554 uint8_t NV = ~N->getZExtValue();
2555 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002556}]>;
2557
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002558def LogN2_16 : SDNodeXForm<imm, [{
2559 uint16_t NV = ~N->getZExtValue();
2560 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002561}]>;
2562
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002563def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2564
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002565multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2566 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002567 // Addr: i32
2568 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2569 (MI I32:$Rs, 0, I32:$A)>;
2570 // Addr: fi
2571 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2572 (MI AddrFI:$Rs, 0, I32:$A)>;
2573}
2574
2575multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2576 SDNode Oper, InstHexagon MI> {
2577 // Addr: i32
2578 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2579 (add I32:$Rs, ImmPred:$Off)),
2580 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002581 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2582 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002583 (MI I32:$Rs, imm:$Off, I32:$A)>;
2584 // Addr: fi
2585 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2586 (add AddrFI:$Rs, ImmPred:$Off)),
2587 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002588 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2589 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002590 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2591}
2592
2593multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2594 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002595 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2596 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002597}
2598
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002599let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002600 // add reg
2601 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2602 /*anyext*/ L4_add_memopb_io>;
2603 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2604 /*sext*/ L4_add_memopb_io>;
2605 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2606 /*zext*/ L4_add_memopb_io>;
2607 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2608 /*anyext*/ L4_add_memoph_io>;
2609 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2610 /*sext*/ L4_add_memoph_io>;
2611 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2612 /*zext*/ L4_add_memoph_io>;
2613 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2614
2615 // sub reg
2616 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2617 /*anyext*/ L4_sub_memopb_io>;
2618 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2619 /*sext*/ L4_sub_memopb_io>;
2620 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2621 /*zext*/ L4_sub_memopb_io>;
2622 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2623 /*anyext*/ L4_sub_memoph_io>;
2624 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2625 /*sext*/ L4_sub_memoph_io>;
2626 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2627 /*zext*/ L4_sub_memoph_io>;
2628 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2629
2630 // and reg
2631 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2632 /*anyext*/ L4_and_memopb_io>;
2633 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2634 /*sext*/ L4_and_memopb_io>;
2635 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2636 /*zext*/ L4_and_memopb_io>;
2637 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2638 /*anyext*/ L4_and_memoph_io>;
2639 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2640 /*sext*/ L4_and_memoph_io>;
2641 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2642 /*zext*/ L4_and_memoph_io>;
2643 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2644
2645 // or reg
2646 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2647 /*anyext*/ L4_or_memopb_io>;
2648 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2649 /*sext*/ L4_or_memopb_io>;
2650 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2651 /*zext*/ L4_or_memopb_io>;
2652 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2653 /*anyext*/ L4_or_memoph_io>;
2654 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2655 /*sext*/ L4_or_memoph_io>;
2656 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2657 /*zext*/ L4_or_memoph_io>;
2658 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2659}
2660
2661
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002662multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2663 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002664 // Addr: i32
2665 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2666 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2667 // Addr: fi
2668 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2669 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2670}
2671
2672multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2673 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2674 InstHexagon MI> {
2675 // Addr: i32
2676 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2677 (add I32:$Rs, ImmPred:$Off)),
2678 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002679 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2680 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002681 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2682 // Addr: fi
2683 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2684 (add AddrFI:$Rs, ImmPred:$Off)),
2685 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002686 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2687 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002688 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2689}
2690
2691multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2692 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2693 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002694 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2695 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002696}
2697
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002698let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002699 // add imm
2700 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2701 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2702 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2703 /*sext*/ IdImm, L4_iadd_memopb_io>;
2704 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2705 /*zext*/ IdImm, L4_iadd_memopb_io>;
2706 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2707 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2708 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2709 /*sext*/ IdImm, L4_iadd_memoph_io>;
2710 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2711 /*zext*/ IdImm, L4_iadd_memoph_io>;
2712 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2713 L4_iadd_memopw_io>;
2714 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2715 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2716 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2717 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2718 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2719 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2720 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2721 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2722 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2723 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2724 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2725 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2726 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2727 L4_iadd_memopw_io>;
2728
2729 // sub imm
2730 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2731 /*anyext*/ IdImm, L4_isub_memopb_io>;
2732 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2733 /*sext*/ IdImm, L4_isub_memopb_io>;
2734 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2735 /*zext*/ IdImm, L4_isub_memopb_io>;
2736 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2737 /*anyext*/ IdImm, L4_isub_memoph_io>;
2738 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2739 /*sext*/ IdImm, L4_isub_memoph_io>;
2740 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2741 /*zext*/ IdImm, L4_isub_memoph_io>;
2742 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2743 L4_isub_memopw_io>;
2744 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2745 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2746 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2747 /*sext*/ NegImm8, L4_isub_memopb_io>;
2748 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2749 /*zext*/ NegImm8, L4_isub_memopb_io>;
2750 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2751 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2752 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2753 /*sext*/ NegImm16, L4_isub_memoph_io>;
2754 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2755 /*zext*/ NegImm16, L4_isub_memoph_io>;
2756 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2757 L4_isub_memopw_io>;
2758
2759 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002760 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2761 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2762 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2763 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2764 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2765 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2766 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2767 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2768 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2769 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2770 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2771 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2772 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2773 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002774
2775 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002776 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2777 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2778 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2779 /*sext*/ Log2_8, L4_ior_memopb_io>;
2780 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2781 /*zext*/ Log2_8, L4_ior_memopb_io>;
2782 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2783 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2784 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2785 /*sext*/ Log2_16, L4_ior_memoph_io>;
2786 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2787 /*zext*/ Log2_16, L4_ior_memoph_io>;
2788 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2789 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002790}
2791
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002792
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002793// --(15) Call -----------------------------------------------------------
2794//
2795
2796// Pseudo instructions.
2797def SDT_SPCallSeqStart
2798 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2799def SDT_SPCallSeqEnd
2800 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2801
2802def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2803 [SDNPHasChain, SDNPOutGlue]>;
2804def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2805 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2806
2807def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2808
2809def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2810 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2811def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2812 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2813def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2814 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2815
2816def: Pat<(callseq_start timm:$amt, timm:$amt2),
2817 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2818def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2819 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2820
2821def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2822def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2823def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2824
2825def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2826def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2827def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2828def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2829
2830def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2831def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2832def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2833
2834def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2835 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2836def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2837
2838def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2839def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2840
2841
2842// --(16) Branch ---------------------------------------------------------
2843//
2844
2845def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2846def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2847
2848def: Pat<(brcond I1:$Pu, bb:$dst),
2849 (J2_jumpt I1:$Pu, bb:$dst)>;
2850def: Pat<(brcond (not I1:$Pu), bb:$dst),
2851 (J2_jumpf I1:$Pu, bb:$dst)>;
2852def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2853 (J2_jumpf I1:$Pu, bb:$dst)>;
Amaury Sechet893a6b82018-02-23 11:50:42 +00002854def: Pat<(brcond (i1 (seteq I1:$Pu, 0)), bb:$dst),
2855 (J2_jumpf I1:$Pu, bb:$dst)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002856def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2857 (J2_jumpt I1:$Pu, bb:$dst)>;
2858
2859
2860// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002861
2862
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002863// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002864// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002865// The isdigit transformation relies on two 'clever' aspects:
2866// 1) The data type is unsigned which allows us to eliminate a zero test after
2867// biasing the expression by 48. We are depending on the representation of
2868// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002869// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002870//
2871// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002872// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002873// The code is transformed upstream of llvm into
2874// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002875
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002876def u7_0PosImmPred : ImmLeaf<i32, [{
2877 // True if the immediate fits in an 7-bit unsigned field and is positive.
2878 return Imm > 0 && isUInt<7>(Imm);
2879}]>;
2880
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002881let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002882def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2883 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002884
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002885let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002886def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2887 (i32 (extloadi8 (add I32:$b, 3))),
2888 24, 8),
2889 (i32 16)),
2890 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2891 (zextloadi8 I32:$b)),
2892 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002893
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002894
2895// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2896// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2897// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002898def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2899def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2900 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002901
2902def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2903 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2904def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2905 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2906
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002907def SDTHexagonALLOCA
2908 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2909def HexagonALLOCA
2910 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002911
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002912def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2913 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002914
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002915def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2916def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002917
2918// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002919def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2920def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2921 [SDNPHasChain]>;
2922
2923def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;