blob: e0cff2ac23882b275bb8e607775a0b1a370654d8 [file] [log] [blame]
Krzysztof Parzyszek78814152017-06-09 13:30:58 +00001//==- HexagonPatterns.td - Target Description for Hexagon -*- tablegen -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000010// Table of contents:
11// (0) Definitions
12// (1) Immediates
13// (2) Type casts
14// (3) Extend/truncate
15// (4) Logical
16// (5) Compare
17// (6) Select
18// (7) Insert/extract
19// (8) Shift/permute
20// (9) Arithmetic/bitwise
21// (10) Bit
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +000022// (11) PIC
23// (12) Load
24// (13) Store
25// (14) Memop
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000026// (15) Call
27// (16) Branch
28// (17) Misc
29
30// Guidelines (in no particular order):
31// 1. Avoid relying on pattern ordering to give preference to one pattern
32// over another, prefer using AddedComplexity instead. The reason for
33// this is to avoid unintended conseqeuences (caused by altering the
34// order) when making changes. The current order of patterns in this
35// file obviously does play some role, but none of the ordering was
36// deliberately chosen (other than to create a logical structure of
37// this file). When making changes, adding AddedComplexity to existing
38// patterns may be needed.
39// 2. Maintain the logical structure of the file, try to put new patterns
40// in designated sections.
41// 3. Do not use A2_combinew instruction directly, use Combinew fragment
42// instead. It uses REG_SEQUENCE, which is more amenable to optimizations.
43// 4. Most selection macros are based on PatFrags. For DAGs that involve
44// SDNodes, use pf1/pf2 to convert them to PatFrags. Use common frags
45// whenever possible (see the Definitions section). When adding new
46// macro, try to make is general to enable reuse across sections.
47// 5. Compound instructions (e.g. Rx+Rs*Rt) are generated under the condition
48// that the nested operation has only one use. Having it separated in case
49// of multiple uses avoids duplication of (processor) work.
50// 6. The v4 vector instructions (64-bit) are treated as core instructions,
51// for example, A2_vaddh is in the "arithmetic" section with A2_add.
52// 7. When adding a pattern for an instruction with a constant-extendable
53// operand, allow all possible kinds of inputs for the immediate value
54// (see AnyImm/anyimm and their variants in the Definitions section).
55
56
57// --(0) Definitions -----------------------------------------------------
58//
59
60// This complex pattern exists only to create a machine instruction operand
61// of type "frame index". There doesn't seem to be a way to do that directly
62// in the patterns.
63def AddrFI: ComplexPattern<i32, 1, "SelectAddrFI", [frameindex], []>;
64
65// These complex patterns are not strictly necessary, since global address
66// folding will happen during DAG combining. For distinguishing between GA
67// and GP, pat frags with HexagonCONST32 and HexagonCONST32_GP can be used.
68def AddrGA: ComplexPattern<i32, 1, "SelectAddrGA", [], []>;
69def AddrGP: ComplexPattern<i32, 1, "SelectAddrGP", [], []>;
70def AnyImm: ComplexPattern<i32, 1, "SelectAnyImm", [], []>;
71def AnyInt: ComplexPattern<i32, 1, "SelectAnyInt", [], []>;
72
73// Global address or a constant being a multiple of 2^n.
74def AnyImm0: ComplexPattern<i32, 1, "SelectAnyImm0", [], []>;
75def AnyImm1: ComplexPattern<i32, 1, "SelectAnyImm1", [], []>;
76def AnyImm2: ComplexPattern<i32, 1, "SelectAnyImm2", [], []>;
77def AnyImm3: ComplexPattern<i32, 1, "SelectAnyImm3", [], []>;
78
79
80// Type helper frags.
81def V2I1: PatLeaf<(v2i1 PredRegs:$R)>;
82def V4I1: PatLeaf<(v4i1 PredRegs:$R)>;
83def V8I1: PatLeaf<(v8i1 PredRegs:$R)>;
84def V4I8: PatLeaf<(v4i8 IntRegs:$R)>;
85def V2I16: PatLeaf<(v2i16 IntRegs:$R)>;
86
87def V8I8: PatLeaf<(v8i8 DoubleRegs:$R)>;
88def V4I16: PatLeaf<(v4i16 DoubleRegs:$R)>;
89def V2I32: PatLeaf<(v2i32 DoubleRegs:$R)>;
90
Krzysztof Parzyszek47076052017-12-14 21:28:48 +000091def HQ8: PatLeaf<(VecQ8 HvxQR:$R)>;
92def HQ16: PatLeaf<(VecQ16 HvxQR:$R)>;
93def HQ32: PatLeaf<(VecQ32 HvxQR:$R)>;
94
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000095def HVI8: PatLeaf<(VecI8 HvxVR:$R)>;
96def HVI16: PatLeaf<(VecI16 HvxVR:$R)>;
97def HVI32: PatLeaf<(VecI32 HvxVR:$R)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +000098
99def HWI8: PatLeaf<(VecPI8 HvxWR:$R)>;
100def HWI16: PatLeaf<(VecPI16 HvxWR:$R)>;
101def HWI32: PatLeaf<(VecPI32 HvxWR:$R)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000102
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +0000103def SDTVecVecIntOp:
104 SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisVec<1>, SDTCisSameAs<1,2>,
105 SDTCisVT<3,i32>]>;
106
107def HexagonVALIGN: SDNode<"HexagonISD::VALIGN", SDTVecVecIntOp>;
108def HexagonVALIGNADDR: SDNode<"HexagonISD::VALIGNADDR", SDTIntUnaryOp>;
109
110def valign: PatFrag<(ops node:$Vt, node:$Vs, node:$Ru),
111 (HexagonVALIGN node:$Vt, node:$Vs, node:$Ru)>;
112def valignaddr: PatFrag<(ops node:$Addr), (HexagonVALIGNADDR node:$Addr)>;
113
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000114// Pattern fragments to extract the low and high subregisters from a
115// 64-bit value.
Krzysztof Parzyszeka5409972016-11-09 16:19:08 +0000116def LoReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_lo)>;
117def HiReg: OutPatFrag<(ops node:$Rs), (EXTRACT_SUBREG (i64 $Rs), isub_hi)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000118
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000119def IsOrAdd: PatFrag<(ops node:$A, node:$B), (or node:$A, node:$B), [{
120 return isOrEquivalentToAdd(N);
121}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000122
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000123def IsPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +0000124 uint32_t V = N->getZExtValue();
125 return isPowerOf2_32(V);
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000126}]>;
127
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000128def IsPow2_64: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000129 uint64_t V = N->getZExtValue();
130 return isPowerOf2_64(V);
131}]>;
132
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000133def IsNPow2_32: PatLeaf<(i32 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000134 uint32_t NV = ~N->getZExtValue();
135 return isPowerOf2_32(NV);
136}]>;
137
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000138def IsPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000139 uint64_t V = N->getZExtValue();
140 return isPowerOf2_64(V) && Log2_64(V) < 32;
141}]>;
142
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000143def IsPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000144 uint64_t V = N->getZExtValue();
145 return isPowerOf2_64(V) && Log2_64(V) >= 32;
146}]>;
147
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000148def IsNPow2_64L: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000149 uint64_t NV = ~N->getZExtValue();
150 return isPowerOf2_64(NV) && Log2_64(NV) < 32;
151}]>;
152
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000153def IsNPow2_64H: PatLeaf<(i64 imm), [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000154 uint64_t NV = ~N->getZExtValue();
155 return isPowerOf2_64(NV) && Log2_64(NV) >= 32;
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000156}]>;
157
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000158class IsUGT<int Width, int Arg>: PatLeaf<(i32 imm),
159 "uint64_t V = N->getZExtValue();" #
160 "return isUInt<" # Width # ">(V) && V > " # Arg # ";"
161>;
162
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000163def SDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000164 int32_t V = N->getSExtValue();
165 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000166}]>;
167
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000168def UDEC1: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000169 uint32_t V = N->getZExtValue();
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000170 assert(V >= 1);
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000171 return CurDAG->getTargetConstant(V-1, SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000172}]>;
173
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000174def UDEC32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000175 uint32_t V = N->getZExtValue();
176 assert(V >= 32);
177 return CurDAG->getTargetConstant(V-32, SDLoc(N), MVT::i32);
178}]>;
179
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000180def Log2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000181 uint32_t V = N->getZExtValue();
182 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
183}]>;
184
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000185def Log2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000186 uint64_t V = N->getZExtValue();
187 return CurDAG->getTargetConstant(Log2_64(V), SDLoc(N), MVT::i32);
188}]>;
189
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000190def LogN2_32: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000191 uint32_t NV = ~N->getZExtValue();
192 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
193}]>;
194
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000195def LogN2_64: SDNodeXForm<imm, [{
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +0000196 uint64_t NV = ~N->getZExtValue();
197 return CurDAG->getTargetConstant(Log2_64(NV), SDLoc(N), MVT::i32);
198}]>;
199
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000200def NegImm8: SDNodeXForm<imm, [{
201 int8_t NV = -N->getSExtValue();
202 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
203}]>;
204
205def NegImm16: SDNodeXForm<imm, [{
206 int16_t NV = -N->getSExtValue();
207 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
208}]>;
209
210def NegImm32: SDNodeXForm<imm, [{
211 int32_t NV = -N->getSExtValue();
212 return CurDAG->getTargetConstant(NV, SDLoc(N), MVT::i32);
213}]>;
Krzysztof Parzyszekf2086812017-02-28 22:37:01 +0000214
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +0000215
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000216// Helpers for type promotions/contractions.
217def I1toI32: OutPatFrag<(ops node:$Rs), (C2_muxii (i1 $Rs), 1, 0)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000218def I32toI1: OutPatFrag<(ops node:$Rs), (i1 (C2_cmpgtui (i32 $Rs), (i32 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000219def ToZext64: OutPatFrag<(ops node:$Rs), (i64 (A4_combineir 0, (i32 $Rs)))>;
220def ToSext64: OutPatFrag<(ops node:$Rs), (i64 (A2_sxtw (i32 $Rs)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000221
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000222def Combinew: OutPatFrag<(ops node:$Rs, node:$Rt),
223 (REG_SEQUENCE DoubleRegs, $Rs, isub_hi, $Rt, isub_lo)>;
224
225def addrga: PatLeaf<(i32 AddrGA:$Addr)>;
226def addrgp: PatLeaf<(i32 AddrGP:$Addr)>;
227def anyimm: PatLeaf<(i32 AnyImm:$Imm)>;
228def anyint: PatLeaf<(i32 AnyInt:$Imm)>;
229
230// Global address or an aligned constant.
231def anyimm0: PatLeaf<(i32 AnyImm0:$Addr)>;
232def anyimm1: PatLeaf<(i32 AnyImm1:$Addr)>;
233def anyimm2: PatLeaf<(i32 AnyImm2:$Addr)>;
234def anyimm3: PatLeaf<(i32 AnyImm3:$Addr)>;
235
236def f32ImmPred : PatLeaf<(f32 fpimm:$F)>;
237def f64ImmPred : PatLeaf<(f64 fpimm:$F)>;
238
239// This complex pattern is really only to detect various forms of
240// sign-extension i32->i64. The selected value will be of type i64
241// whose low word is the value being extended. The high word is
242// unspecified.
243def Usxtw: ComplexPattern<i64, 1, "DetectUseSxtw", [], []>;
244
245def Aext64: PatFrag<(ops node:$Rs), (i64 (anyext node:$Rs))>;
246def Zext64: PatFrag<(ops node:$Rs), (i64 (zext node:$Rs))>;
247def Sext64: PatLeaf<(i64 Usxtw:$Rs)>;
248
249def: Pat<(IsOrAdd (i32 AddrFI:$Rs), s32_0ImmPred:$off),
250 (PS_fi (i32 AddrFI:$Rs), imm:$off)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000251
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000252
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000253// Converters from unary/binary SDNode to PatFrag.
254class pf1<SDNode Op> : PatFrag<(ops node:$a), (Op node:$a)>;
255class pf2<SDNode Op> : PatFrag<(ops node:$a, node:$b), (Op node:$a, node:$b)>;
256
257class Not2<PatFrag P>
258 : PatFrag<(ops node:$A, node:$B), (P node:$A, (not node:$B))>;
259
260class Su<PatFrag Op>
261 : PatFrag<Op.Operands, Op.Fragment, [{ return hasOneUse(N); }],
262 Op.OperandTransform>;
263
264// Main selection macros.
265
266class OpR_R_pat<InstHexagon MI, PatFrag Op, ValueType ResVT, PatFrag RegPred>
267 : Pat<(ResVT (Op RegPred:$Rs)), (MI RegPred:$Rs)>;
268
269class OpR_RI_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
270 PatFrag RegPred, PatFrag ImmPred>
271 : Pat<(ResType (Op RegPred:$Rs, ImmPred:$I)),
272 (MI RegPred:$Rs, imm:$I)>;
273
274class OpR_RR_pat<InstHexagon MI, PatFrag Op, ValueType ResType,
275 PatFrag RsPred, PatFrag RtPred = RsPred>
276 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
277 (MI RsPred:$Rs, RtPred:$Rt)>;
278
279class AccRRI_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
280 PatFrag RegPred, PatFrag ImmPred>
281 : Pat<(AccOp RegPred:$Rx, (Op RegPred:$Rs, ImmPred:$I)),
282 (MI RegPred:$Rx, RegPred:$Rs, imm:$I)>;
283
284class AccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op,
285 PatFrag RsPred, PatFrag RtPred>
286 : Pat<(AccOp RsPred:$Rx, (Op RsPred:$Rs, RtPred:$Rt)),
287 (MI RsPred:$Rx, RsPred:$Rs, RtPred:$Rt)>;
288
289multiclass SelMinMax_pats<PatFrag CmpOp, PatFrag Val,
290 InstHexagon InstA, InstHexagon InstB> {
291 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$A, Val:$B),
292 (InstA Val:$A, Val:$B)>;
293 def: Pat<(select (i1 (CmpOp Val:$A, Val:$B)), Val:$B, Val:$A),
294 (InstB Val:$A, Val:$B)>;
295}
296
297
298// Frags for commonly used SDNodes.
299def Add: pf2<add>; def And: pf2<and>; def Sra: pf2<sra>;
300def Sub: pf2<sub>; def Or: pf2<or>; def Srl: pf2<srl>;
301def Mul: pf2<mul>; def Xor: pf2<xor>; def Shl: pf2<shl>;
302
303
304// --(1) Immediate -------------------------------------------------------
305//
306
307def SDTHexagonCONST32
308 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisPtrTy<0>]>;
309
310def HexagonJT: SDNode<"HexagonISD::JT", SDTIntUnaryOp>;
311def HexagonCP: SDNode<"HexagonISD::CP", SDTIntUnaryOp>;
312def HexagonCONST32: SDNode<"HexagonISD::CONST32", SDTHexagonCONST32>;
313def HexagonCONST32_GP: SDNode<"HexagonISD::CONST32_GP", SDTHexagonCONST32>;
314
315def TruncI64ToI32: SDNodeXForm<imm, [{
316 return CurDAG->getTargetConstant(N->getSExtValue(), SDLoc(N), MVT::i32);
317}]>;
318
319def: Pat<(s32_0ImmPred:$s16), (A2_tfrsi imm:$s16)>;
320def: Pat<(s8_0Imm64Pred:$s8), (A2_tfrpi (TruncI64ToI32 $s8))>;
321
322def: Pat<(HexagonCONST32 tglobaltlsaddr:$A), (A2_tfrsi imm:$A)>;
323def: Pat<(HexagonCONST32 bbl:$A), (A2_tfrsi imm:$A)>;
324def: Pat<(HexagonCONST32 tglobaladdr:$A), (A2_tfrsi imm:$A)>;
325def: Pat<(HexagonCONST32_GP tblockaddress:$A), (A2_tfrsi imm:$A)>;
326def: Pat<(HexagonCONST32_GP tglobaladdr:$A), (A2_tfrsi imm:$A)>;
327def: Pat<(HexagonJT tjumptable:$A), (A2_tfrsi imm:$A)>;
328def: Pat<(HexagonCP tconstpool:$A), (A2_tfrsi imm:$A)>;
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +0000329// The HVX load patterns also match CP directly. Make sure that if
330// the selection of this opcode changes, it's updated in all places.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000331
332def: Pat<(i1 0), (PS_false)>;
333def: Pat<(i1 1), (PS_true)>;
334def: Pat<(i64 imm:$v), (CONST64 imm:$v)>;
335
336def ftoi : SDNodeXForm<fpimm, [{
337 APInt I = N->getValueAPF().bitcastToAPInt();
338 return CurDAG->getTargetConstant(I.getZExtValue(), SDLoc(N),
339 MVT::getIntegerVT(I.getBitWidth()));
340}]>;
341
342def: Pat<(f32ImmPred:$f), (A2_tfrsi (ftoi $f))>;
343def: Pat<(f64ImmPred:$f), (CONST64 (ftoi $f))>;
344
345def ToI32: OutPatFrag<(ops node:$V), (A2_tfrsi $V)>;
346
347// --(2) Type cast -------------------------------------------------------
348//
349
350let Predicates = [HasV5T] in {
351 def: OpR_R_pat<F2_conv_sf2df, pf1<fpextend>, f64, F32>;
352 def: OpR_R_pat<F2_conv_df2sf, pf1<fpround>, f32, F64>;
353
354 def: OpR_R_pat<F2_conv_w2sf, pf1<sint_to_fp>, f32, I32>;
355 def: OpR_R_pat<F2_conv_d2sf, pf1<sint_to_fp>, f32, I64>;
356 def: OpR_R_pat<F2_conv_w2df, pf1<sint_to_fp>, f64, I32>;
357 def: OpR_R_pat<F2_conv_d2df, pf1<sint_to_fp>, f64, I64>;
358
359 def: OpR_R_pat<F2_conv_uw2sf, pf1<uint_to_fp>, f32, I32>;
360 def: OpR_R_pat<F2_conv_ud2sf, pf1<uint_to_fp>, f32, I64>;
361 def: OpR_R_pat<F2_conv_uw2df, pf1<uint_to_fp>, f64, I32>;
362 def: OpR_R_pat<F2_conv_ud2df, pf1<uint_to_fp>, f64, I64>;
363
364 def: OpR_R_pat<F2_conv_sf2w_chop, pf1<fp_to_sint>, i32, F32>;
365 def: OpR_R_pat<F2_conv_df2w_chop, pf1<fp_to_sint>, i32, F64>;
366 def: OpR_R_pat<F2_conv_sf2d_chop, pf1<fp_to_sint>, i64, F32>;
367 def: OpR_R_pat<F2_conv_df2d_chop, pf1<fp_to_sint>, i64, F64>;
368
369 def: OpR_R_pat<F2_conv_sf2uw_chop, pf1<fp_to_uint>, i32, F32>;
370 def: OpR_R_pat<F2_conv_df2uw_chop, pf1<fp_to_uint>, i32, F64>;
371 def: OpR_R_pat<F2_conv_sf2ud_chop, pf1<fp_to_uint>, i64, F32>;
372 def: OpR_R_pat<F2_conv_df2ud_chop, pf1<fp_to_uint>, i64, F64>;
373}
374
375// Bitcast is different than [fp|sint|uint]_to_[sint|uint|fp].
376let Predicates = [HasV5T] in {
377 def: Pat<(i32 (bitconvert F32:$v)), (I32:$v)>;
378 def: Pat<(f32 (bitconvert I32:$v)), (F32:$v)>;
379 def: Pat<(i64 (bitconvert F64:$v)), (I64:$v)>;
380 def: Pat<(f64 (bitconvert I64:$v)), (F64:$v)>;
381}
382
383multiclass Cast_pat<ValueType Ta, ValueType Tb, RegisterClass RC> {
384 def: Pat<(Tb (bitconvert (Ta RC:$Rs))), (Tb RC:$Rs)>;
385 def: Pat<(Ta (bitconvert (Tb RC:$Rs))), (Ta RC:$Rs)>;
386}
387
388// Bit convert vector types to integers.
389defm: Cast_pat<v4i8, i32, IntRegs>;
390defm: Cast_pat<v2i16, i32, IntRegs>;
391defm: Cast_pat<v8i8, i64, DoubleRegs>;
392defm: Cast_pat<v4i16, i64, DoubleRegs>;
393defm: Cast_pat<v2i32, i64, DoubleRegs>;
394
395
396// --(3) Extend/truncate -------------------------------------------------
397//
398
399def: Pat<(sext_inreg I32:$Rs, i8), (A2_sxtb I32:$Rs)>;
400def: Pat<(sext_inreg I32:$Rs, i16), (A2_sxth I32:$Rs)>;
401def: Pat<(sext_inreg I64:$Rs, i32), (A2_sxtw (LoReg $Rs))>;
402def: Pat<(sext_inreg I64:$Rs, i16), (A2_sxtw (A2_sxth (LoReg $Rs)))>;
403def: Pat<(sext_inreg I64:$Rs, i8), (A2_sxtw (A2_sxtb (LoReg $Rs)))>;
404
405def: Pat<(i64 (sext I1:$Pu)),
406 (Combinew (C2_muxii PredRegs:$Pu, -1, 0),
407 (C2_muxii PredRegs:$Pu, -1, 0))>;
408
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000409def: Pat<(i32 (sext I1:$Pu)), (C2_muxii I1:$Pu, -1, 0)>;
410def: Pat<(i32 (zext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
411def: Pat<(i64 (zext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
412def: Pat<(v2i16 (sext V2I1:$Pu)), (S2_vtrunehb (C2_mask V2I1:$Pu))>;
413def: Pat<(v2i32 (sext V2I1:$Pu)), (C2_mask V2I1:$Pu)>;
414def: Pat<(v4i8 (sext V4I1:$Pu)), (S2_vtrunehb (C2_mask V4I1:$Pu))>;
415def: Pat<(v4i16 (sext V4I1:$Pu)), (C2_mask V4I1:$Pu)>;
416def: Pat<(v8i8 (sext V8I1:$Pu)), (C2_mask V8I1:$Pu)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000417
418def: Pat<(i64 (sext I32:$Rs)), (A2_sxtw I32:$Rs)>;
419def: Pat<(Zext64 I32:$Rs), (ToZext64 $Rs)>;
420def: Pat<(Aext64 I32:$Rs), (ToZext64 $Rs)>;
421
422def: Pat<(i32 (trunc I64:$Rs)), (LoReg $Rs)>;
423def: Pat<(i1 (trunc I64:$Rs)), (C2_tfrrp (LoReg $Rs))>;
424
425let AddedComplexity = 20 in {
426 def: Pat<(and I32:$Rs, 255), (A2_zxtb I32:$Rs)>;
427 def: Pat<(and I32:$Rs, 65535), (A2_zxth I32:$Rs)>;
428}
429
430def: Pat<(i32 (anyext I1:$Pu)), (C2_muxii I1:$Pu, 1, 0)>;
431def: Pat<(i64 (anyext I1:$Pu)), (ToZext64 (C2_muxii I1:$Pu, 1, 0))>;
432
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000433def: Pat<(v8i8 (zext V8I1:$Pu)), (C2_mask V8I1:$Pu)>;
434def: Pat<(v4i16 (zext V4I1:$Pu)), (C2_mask V4I1:$Pu)>;
435def: Pat<(v2i32 (zext V2I1:$Pu)), (C2_mask V2I1:$Pu)>;
436def: Pat<(v4i8 (zext V4I1:$Pu)), (LoReg (C2_mask V4I1:$Pu))>;
437def: Pat<(v2i16 (zext V2I1:$Pu)), (LoReg (C2_mask V2I1:$Pu))>;
438
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000439def: Pat<(v4i16 (zext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
440def: Pat<(v2i32 (zext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
441def: Pat<(v4i16 (anyext V4I8:$Rs)), (S2_vzxtbh V4I8:$Rs)>;
442def: Pat<(v2i32 (anyext V2I16:$Rs)), (S2_vzxthw V2I16:$Rs)>;
443def: Pat<(v4i16 (sext V4I8:$Rs)), (S2_vsxtbh V4I8:$Rs)>;
444def: Pat<(v2i32 (sext V2I16:$Rs)), (S2_vsxthw V2I16:$Rs)>;
445
446def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i8)),
447 (Combinew (A2_sxtb (HiReg $Rs)), (A2_sxtb (LoReg $Rs)))>;
448
449def: Pat<(v2i32 (sext_inreg V2I32:$Rs, v2i16)),
450 (Combinew (A2_sxth (HiReg $Rs)), (A2_sxth (LoReg $Rs)))>;
451
452// Truncate: from vector B copy all 'E'ven 'B'yte elements:
453// A[0] = B[0]; A[1] = B[2]; A[2] = B[4]; A[3] = B[6];
454def: Pat<(v4i8 (trunc V4I16:$Rs)),
455 (S2_vtrunehb V4I16:$Rs)>;
456
457// Truncate: from vector B copy all 'O'dd 'B'yte elements:
458// A[0] = B[1]; A[1] = B[3]; A[2] = B[5]; A[3] = B[7];
459// S2_vtrunohb
460
461// Truncate: from vectors B and C copy all 'E'ven 'H'alf-word elements:
462// A[0] = B[0]; A[1] = B[2]; A[2] = C[0]; A[3] = C[2];
463// S2_vtruneh
464
465def: Pat<(v2i16 (trunc V2I32:$Rs)),
Krzysztof Parzyszekf4dcc422017-11-29 19:59:29 +0000466 (A2_combine_ll (HiReg $Rs), (LoReg $Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000467
468
469// --(4) Logical ---------------------------------------------------------
470//
471
472def: Pat<(not I1:$Ps), (C2_not I1:$Ps)>;
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000473def: Pat<(not V8I1:$Ps), (C2_not V8I1:$Ps)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000474def: Pat<(add I1:$Ps, -1), (C2_not I1:$Ps)>;
475
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000476multiclass BoolOpR_RR_pat<InstHexagon MI, PatFrag Op> {
477 def: OpR_RR_pat<MI, Op, i1, I1>;
478 def: OpR_RR_pat<MI, Op, v2i1, V2I1>;
479 def: OpR_RR_pat<MI, Op, v4i1, V4I1>;
480 def: OpR_RR_pat<MI, Op, v8i1, V8I1>;
481}
482
483multiclass BoolAccRRR_pat<InstHexagon MI, PatFrag AccOp, PatFrag Op> {
484 def: AccRRR_pat<MI, AccOp, Op, I1, I1>;
485 def: AccRRR_pat<MI, AccOp, Op, V2I1, V2I1>;
486 def: AccRRR_pat<MI, AccOp, Op, V4I1, V4I1>;
487 def: AccRRR_pat<MI, AccOp, Op, V8I1, V8I1>;
488}
489
490defm: BoolOpR_RR_pat<C2_and, And>;
491defm: BoolOpR_RR_pat<C2_or, Or>;
492defm: BoolOpR_RR_pat<C2_xor, Xor>;
493defm: BoolOpR_RR_pat<C2_andn, Not2<And>>;
494defm: BoolOpR_RR_pat<C2_orn, Not2<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000495
496// op(Ps, op(Pt, Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000497defm: BoolAccRRR_pat<C4_and_and, And, Su<And>>;
498defm: BoolAccRRR_pat<C4_and_or, And, Su<Or>>;
499defm: BoolAccRRR_pat<C4_or_and, Or, Su<And>>;
500defm: BoolAccRRR_pat<C4_or_or, Or, Su<Or>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000501
502// op(Ps, op(Pt, ~Pu))
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000503defm: BoolAccRRR_pat<C4_and_andn, And, Su<Not2<And>>>;
504defm: BoolAccRRR_pat<C4_and_orn, And, Su<Not2<Or>>>;
505defm: BoolAccRRR_pat<C4_or_andn, Or, Su<Not2<And>>>;
506defm: BoolAccRRR_pat<C4_or_orn, Or, Su<Not2<Or>>>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000507
508
509// --(5) Compare ---------------------------------------------------------
510//
511
512// Avoid negated comparisons, i.e. those of form "Pd = !cmp(...)".
513// These cannot form compounds (e.g. J4_cmpeqi_tp0_jump_nt).
514
515def: OpR_RI_pat<C2_cmpeqi, seteq, i1, I32, anyimm>;
516def: OpR_RI_pat<C2_cmpgti, setgt, i1, I32, anyimm>;
517def: OpR_RI_pat<C2_cmpgtui, setugt, i1, I32, anyimm>;
518
519def: Pat<(i1 (setge I32:$Rs, s32_0ImmPred:$s10)),
520 (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10))>;
521def: Pat<(i1 (setuge I32:$Rs, u32_0ImmPred:$u9)),
522 (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9))>;
523
524def: Pat<(i1 (setlt I32:$Rs, s32_0ImmPred:$s10)),
525 (C2_not (C2_cmpgti I32:$Rs, (SDEC1 imm:$s10)))>;
526def: Pat<(i1 (setult I32:$Rs, u32_0ImmPred:$u9)),
527 (C2_not (C2_cmpgtui I32:$Rs, (UDEC1 imm:$u9)))>;
528
529// Patfrag to convert the usual comparison patfrags (e.g. setlt) to ones
530// that reverse the order of the operands.
531class RevCmp<PatFrag F>
532 : PatFrag<(ops node:$rhs, node:$lhs), F.Fragment, F.PredicateCode,
533 F.OperandTransform>;
534
535def: OpR_RR_pat<C2_cmpeq, seteq, i1, I32>;
536def: OpR_RR_pat<C2_cmpgt, setgt, i1, I32>;
537def: OpR_RR_pat<C2_cmpgtu, setugt, i1, I32>;
538def: OpR_RR_pat<C2_cmpgt, RevCmp<setlt>, i1, I32>;
539def: OpR_RR_pat<C2_cmpgtu, RevCmp<setult>, i1, I32>;
540def: OpR_RR_pat<C2_cmpeqp, seteq, i1, I64>;
541def: OpR_RR_pat<C2_cmpgtp, setgt, i1, I64>;
542def: OpR_RR_pat<C2_cmpgtup, setugt, i1, I64>;
543def: OpR_RR_pat<C2_cmpgtp, RevCmp<setlt>, i1, I64>;
544def: OpR_RR_pat<C2_cmpgtup, RevCmp<setult>, i1, I64>;
545def: OpR_RR_pat<A2_vcmpbeq, seteq, i1, V8I8>;
546def: OpR_RR_pat<A2_vcmpbeq, seteq, v8i1, V8I8>;
547def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, i1, V8I8>;
548def: OpR_RR_pat<A4_vcmpbgt, RevCmp<setlt>, v8i1, V8I8>;
549def: OpR_RR_pat<A4_vcmpbgt, setgt, i1, V8I8>;
550def: OpR_RR_pat<A4_vcmpbgt, setgt, v8i1, V8I8>;
551def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, i1, V8I8>;
552def: OpR_RR_pat<A2_vcmpbgtu, RevCmp<setult>, v8i1, V8I8>;
553def: OpR_RR_pat<A2_vcmpbgtu, setugt, i1, V8I8>;
554def: OpR_RR_pat<A2_vcmpbgtu, setugt, v8i1, V8I8>;
555def: OpR_RR_pat<A2_vcmpheq, seteq, i1, V4I16>;
556def: OpR_RR_pat<A2_vcmpheq, seteq, v4i1, V4I16>;
557def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, i1, V4I16>;
558def: OpR_RR_pat<A2_vcmphgt, RevCmp<setlt>, v4i1, V4I16>;
559def: OpR_RR_pat<A2_vcmphgt, setgt, i1, V4I16>;
560def: OpR_RR_pat<A2_vcmphgt, setgt, v4i1, V4I16>;
561def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, i1, V4I16>;
562def: OpR_RR_pat<A2_vcmphgtu, RevCmp<setult>, v4i1, V4I16>;
563def: OpR_RR_pat<A2_vcmphgtu, setugt, i1, V4I16>;
564def: OpR_RR_pat<A2_vcmphgtu, setugt, v4i1, V4I16>;
565def: OpR_RR_pat<A2_vcmpweq, seteq, i1, V2I32>;
566def: OpR_RR_pat<A2_vcmpweq, seteq, v2i1, V2I32>;
567def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, i1, V2I32>;
568def: OpR_RR_pat<A2_vcmpwgt, RevCmp<setlt>, v2i1, V2I32>;
569def: OpR_RR_pat<A2_vcmpwgt, setgt, i1, V2I32>;
570def: OpR_RR_pat<A2_vcmpwgt, setgt, v2i1, V2I32>;
571def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, i1, V2I32>;
572def: OpR_RR_pat<A2_vcmpwgtu, RevCmp<setult>, v2i1, V2I32>;
573def: OpR_RR_pat<A2_vcmpwgtu, setugt, i1, V2I32>;
574def: OpR_RR_pat<A2_vcmpwgtu, setugt, v2i1, V2I32>;
575
576let Predicates = [HasV5T] in {
577 def: OpR_RR_pat<F2_sfcmpeq, seteq, i1, F32>;
578 def: OpR_RR_pat<F2_sfcmpgt, setgt, i1, F32>;
579 def: OpR_RR_pat<F2_sfcmpge, setge, i1, F32>;
580 def: OpR_RR_pat<F2_sfcmpeq, setoeq, i1, F32>;
581 def: OpR_RR_pat<F2_sfcmpgt, setogt, i1, F32>;
582 def: OpR_RR_pat<F2_sfcmpge, setoge, i1, F32>;
583 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setolt>, i1, F32>;
584 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setole>, i1, F32>;
585 def: OpR_RR_pat<F2_sfcmpgt, RevCmp<setlt>, i1, F32>;
586 def: OpR_RR_pat<F2_sfcmpge, RevCmp<setle>, i1, F32>;
587 def: OpR_RR_pat<F2_sfcmpuo, setuo, i1, F32>;
588
589 def: OpR_RR_pat<F2_dfcmpeq, seteq, i1, F64>;
590 def: OpR_RR_pat<F2_dfcmpgt, setgt, i1, F64>;
591 def: OpR_RR_pat<F2_dfcmpge, setge, i1, F64>;
592 def: OpR_RR_pat<F2_dfcmpeq, setoeq, i1, F64>;
593 def: OpR_RR_pat<F2_dfcmpgt, setogt, i1, F64>;
594 def: OpR_RR_pat<F2_dfcmpge, setoge, i1, F64>;
595 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setolt>, i1, F64>;
596 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setole>, i1, F64>;
597 def: OpR_RR_pat<F2_dfcmpgt, RevCmp<setlt>, i1, F64>;
598 def: OpR_RR_pat<F2_dfcmpge, RevCmp<setle>, i1, F64>;
599 def: OpR_RR_pat<F2_dfcmpuo, setuo, i1, F64>;
600}
601
602// Avoid C4_cmpneqi, C4_cmpltei, C4_cmplteui, since they cannot form compounds.
603
604def: Pat<(i1 (setne I32:$Rs, anyimm:$u5)),
605 (C2_not (C2_cmpeqi I32:$Rs, imm:$u5))>;
606def: Pat<(i1 (setle I32:$Rs, anyimm:$u5)),
607 (C2_not (C2_cmpgti I32:$Rs, imm:$u5))>;
608def: Pat<(i1 (setule I32:$Rs, anyimm:$u5)),
609 (C2_not (C2_cmpgtui I32:$Rs, imm:$u5))>;
610
611def: Pat<(i1 (setne I32:$Rs, I32:$Rt)),
612 (C2_not (C2_cmpeq I32:$Rs, I32:$Rt))>;
613def: Pat<(i1 (setle I32:$Rs, I32:$Rt)),
614 (C2_not (C2_cmpgt I32:$Rs, I32:$Rt))>;
615def: Pat<(i1 (setule I32:$Rs, I32:$Rt)),
616 (C2_not (C2_cmpgtu I32:$Rs, I32:$Rt))>;
617def: Pat<(i1 (setge I32:$Rs, I32:$Rt)),
618 (C2_not (C2_cmpgt I32:$Rt, I32:$Rs))>;
619def: Pat<(i1 (setuge I32:$Rs, I32:$Rt)),
620 (C2_not (C2_cmpgtu I32:$Rt, I32:$Rs))>;
621
622def: Pat<(i1 (setle I64:$Rs, I64:$Rt)),
623 (C2_not (C2_cmpgtp I64:$Rs, I64:$Rt))>;
624def: Pat<(i1 (setne I64:$Rs, I64:$Rt)),
625 (C2_not (C2_cmpeqp I64:$Rs, I64:$Rt))>;
626def: Pat<(i1 (setge I64:$Rs, I64:$Rt)),
627 (C2_not (C2_cmpgtp I64:$Rt, I64:$Rs))>;
628def: Pat<(i1 (setuge I64:$Rs, I64:$Rt)),
629 (C2_not (C2_cmpgtup I64:$Rt, I64:$Rs))>;
630def: Pat<(i1 (setule I64:$Rs, I64:$Rt)),
631 (C2_not (C2_cmpgtup I64:$Rs, I64:$Rt))>;
632
633let AddedComplexity = 100 in {
634 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 255), 0)),
635 (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt)>;
636 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 255), 0)),
637 (C2_not (A4_cmpbeq IntRegs:$Rs, IntRegs:$Rt))>;
638 def: Pat<(i1 (seteq (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
639 (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt)>;
640 def: Pat<(i1 (setne (and (xor I32:$Rs, I32:$Rt), 65535), 0)),
641 (C2_not (A4_cmpheq IntRegs:$Rs, IntRegs:$Rt))>;
642}
643
644// PatFrag for AsserZext which takes the original type as a parameter.
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000645def SDTAssertZext: SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0,1>]>;
646def AssertZextSD: SDNode<"ISD::AssertZext", SDTAssertZext>;
647class AssertZext<ValueType T>: PatFrag<(ops node:$A), (AssertZextSD $A, T)>;
648
649multiclass Cmpb_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000650 PatLeaf ImmPred, int Mask> {
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000651 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
652 (MI I32:$Rs, imm:$I)>;
653 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
654 (MI I32:$Rs, imm:$I)>;
655}
656
657multiclass CmpbN_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
658 PatLeaf ImmPred, int Mask> {
659 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
660 (C2_not (MI I32:$Rs, imm:$I))>;
661 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
662 (C2_not (MI I32:$Rs, imm:$I))>;
663}
664
665multiclass CmpbND_pat<InstHexagon MI, PatFrag Op, PatFrag AssertExt,
666 PatLeaf ImmPred, int Mask> {
667 def: Pat<(i1 (Op (and I32:$Rs, Mask), ImmPred:$I)),
668 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
669 def: Pat<(i1 (Op (AssertExt I32:$Rs), ImmPred:$I)),
670 (C2_not (MI I32:$Rs, (UDEC1 imm:$I)))>;
671}
672
673let AddedComplexity = 200 in {
674 defm: Cmpb_pat <A4_cmpbeqi, seteq, AssertZext<i8>, IsUGT<8,31>, 255>;
675 defm: CmpbN_pat <A4_cmpbeqi, setne, AssertZext<i8>, IsUGT<8,31>, 255>;
676 defm: Cmpb_pat <A4_cmpbgtui, setugt, AssertZext<i8>, IsUGT<32,31>, 255>;
677 defm: CmpbN_pat <A4_cmpbgtui, setule, AssertZext<i8>, IsUGT<32,31>, 255>;
678 defm: Cmpb_pat <A4_cmphgtui, setugt, AssertZext<i16>, IsUGT<32,31>, 65535>;
679 defm: CmpbN_pat <A4_cmphgtui, setule, AssertZext<i16>, IsUGT<32,31>, 65535>;
680 defm: CmpbND_pat<A4_cmpbgtui, setult, AssertZext<i8>, IsUGT<32,32>, 255>;
681 defm: CmpbND_pat<A4_cmphgtui, setult, AssertZext<i16>, IsUGT<32,32>, 65535>;
682}
683
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000684def: Pat<(i32 (zext (i1 (seteq I32:$Rs, I32:$Rt)))),
685 (A4_rcmpeq I32:$Rs, I32:$Rt)>;
686def: Pat<(i32 (zext (i1 (setne I32:$Rs, I32:$Rt)))),
687 (A4_rcmpneq I32:$Rs, I32:$Rt)>;
688def: Pat<(i32 (zext (i1 (seteq I32:$Rs, anyimm:$s8)))),
689 (A4_rcmpeqi I32:$Rs, imm:$s8)>;
690def: Pat<(i32 (zext (i1 (setne I32:$Rs, anyimm:$s8)))),
691 (A4_rcmpneqi I32:$Rs, imm:$s8)>;
Krzysztof Parzyszeka0f2f7c2017-10-13 15:43:12 +0000692
Krzysztof Parzyszekd70f5a02018-02-27 18:31:46 +0000693def: Pat<(i1 (seteq I1:$Ps, (i1 -1))), (I1:$Ps)>;
694def: Pat<(i1 (setne I1:$Ps, (i1 -1))), (C2_not I1:$Ps)>;
695def: Pat<(i1 (seteq I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, (C2_not I1:$Pt))>;
696def: Pat<(i1 (setne I1:$Ps, I1:$Pt)), (C2_xor I1:$Ps, I1:$Pt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000697
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000698def: Pat<(i1 (seteq V4I8:$Rs, V4I8:$Rt)),
699 (A2_vcmpbeq (ToZext64 $Rs), (ToZext64 $Rt))>;
700def: Pat<(i1 (setgt V4I8:$Rs, V4I8:$Rt)),
701 (A4_vcmpbgt (ToZext64 $Rs), (ToZext64 $Rt))>;
702def: Pat<(i1 (setugt V4I8:$Rs, V4I8:$Rt)),
703 (A2_vcmpbgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000704
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000705def: Pat<(i1 (seteq V2I16:$Rs, V2I16:$Rt)),
706 (A2_vcmpheq (ToZext64 $Rs), (ToZext64 $Rt))>;
707def: Pat<(i1 (setgt V2I16:$Rs, V2I16:$Rt)),
708 (A2_vcmphgt (ToZext64 $Rs), (ToZext64 $Rt))>;
709def: Pat<(i1 (setugt V2I16:$Rs, V2I16:$Rt)),
710 (A2_vcmphgtu (ToZext64 $Rs), (ToZext64 $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000711
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000712def: Pat<(v2i1 (setne V2I32:$Rs, V2I32:$Rt)),
713 (C2_not (v2i1 (A2_vcmpbeq V2I32:$Rs, V2I32:$Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000714
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000715// Floating-point comparisons with checks for ordered/unordered status.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000716
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000717class T3<InstHexagon MI1, InstHexagon MI2, InstHexagon MI3>
718 : OutPatFrag<(ops node:$Rs, node:$Rt),
719 (MI1 (MI2 $Rs, $Rt), (MI3 $Rs, $Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000720
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000721class OpmR_RR_pat<PatFrag Output, PatFrag Op, ValueType ResType,
722 PatFrag RsPred, PatFrag RtPred = RsPred>
723 : Pat<(ResType (Op RsPred:$Rs, RtPred:$Rt)),
724 (Output RsPred:$Rs, RtPred:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000725
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000726class Cmpuf<InstHexagon MI>: T3<C2_or, F2_sfcmpuo, MI>;
727class Cmpud<InstHexagon MI>: T3<C2_or, F2_dfcmpuo, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000728
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000729class Cmpufn<InstHexagon MI>: T3<C2_orn, F2_sfcmpuo, MI>;
730class Cmpudn<InstHexagon MI>: T3<C2_orn, F2_dfcmpuo, MI>;
731
732let Predicates = [HasV5T] in {
733 def: OpmR_RR_pat<Cmpuf<F2_sfcmpeq>, setueq, i1, F32>;
734 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, setuge, i1, F32>;
735 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, setugt, i1, F32>;
736 def: OpmR_RR_pat<Cmpuf<F2_sfcmpge>, RevCmp<setule>, i1, F32>;
737 def: OpmR_RR_pat<Cmpuf<F2_sfcmpgt>, RevCmp<setult>, i1, F32>;
738 def: OpmR_RR_pat<Cmpufn<F2_sfcmpeq>, setune, i1, F32>;
739
740 def: OpmR_RR_pat<Cmpud<F2_dfcmpeq>, setueq, i1, F64>;
741 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, setuge, i1, F64>;
742 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, setugt, i1, F64>;
743 def: OpmR_RR_pat<Cmpud<F2_dfcmpge>, RevCmp<setule>, i1, F64>;
744 def: OpmR_RR_pat<Cmpud<F2_dfcmpgt>, RevCmp<setult>, i1, F64>;
745 def: OpmR_RR_pat<Cmpudn<F2_dfcmpeq>, setune, i1, F64>;
746}
747
748class Outn<InstHexagon MI>
749 : OutPatFrag<(ops node:$Rs, node:$Rt),
750 (C2_not (MI $Rs, $Rt))>;
751
752let Predicates = [HasV5T] in {
753 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setone, i1, F32>;
754 def: OpmR_RR_pat<Outn<F2_sfcmpeq>, setne, i1, F32>;
755
756 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setone, i1, F64>;
757 def: OpmR_RR_pat<Outn<F2_dfcmpeq>, setne, i1, F64>;
758
759 def: OpmR_RR_pat<Outn<F2_sfcmpuo>, seto, i1, F32>;
760 def: OpmR_RR_pat<Outn<F2_dfcmpuo>, seto, i1, F64>;
761}
762
763
764// --(6) Select ----------------------------------------------------------
765//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000766
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000767def: Pat<(select I1:$Pu, I32:$Rs, I32:$Rt),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000768 (C2_mux I1:$Pu, I32:$Rs, I32:$Rt)>;
769def: Pat<(select I1:$Pu, anyimm:$s8, I32:$Rs),
770 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
771def: Pat<(select I1:$Pu, I32:$Rs, anyimm:$s8),
772 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
773def: Pat<(select I1:$Pu, anyimm:$s8, s8_0ImmPred:$S8),
774 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000775
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000776def: Pat<(select (not I1:$Pu), I32:$Rs, I32:$Rt),
777 (C2_mux I1:$Pu, I32:$Rt, I32:$Rs)>;
778def: Pat<(select (not I1:$Pu), s8_0ImmPred:$S8, anyimm:$s8),
779 (C2_muxii I1:$Pu, imm:$s8, imm:$S8)>;
780def: Pat<(select (not I1:$Pu), anyimm:$s8, I32:$Rs),
781 (C2_muxir I1:$Pu, I32:$Rs, imm:$s8)>;
782def: Pat<(select (not I1:$Pu), I32:$Rs, anyimm:$s8),
783 (C2_muxri I1:$Pu, imm:$s8, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000784
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000785// Map from a 64-bit select to an emulated 64-bit mux.
786// Hexagon does not support 64-bit MUXes; so emulate with combines.
787def: Pat<(select I1:$Pu, I64:$Rs, I64:$Rt),
788 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
789 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000790
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000791let Predicates = [HasV5T] in {
792 def: Pat<(select I1:$Pu, F32:$Rs, f32ImmPred:$I),
793 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
794 def: Pat<(select I1:$Pu, f32ImmPred:$I, F32:$Rt),
795 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
796 def: Pat<(select I1:$Pu, F32:$Rs, F32:$Rt),
797 (C2_mux I1:$Pu, F32:$Rs, F32:$Rt)>;
798 def: Pat<(select I1:$Pu, F64:$Rs, F64:$Rt),
799 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
800 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000801
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000802 def: Pat<(select (i1 (setult F32:$Ra, F32:$Rb)), F32:$Rs, F32:$Rt),
803 (C2_mux (F2_sfcmpgt F32:$Rb, F32:$Ra), F32:$Rs, F32:$Rt)>;
804 def: Pat<(select (i1 (setult F64:$Ra, F64:$Rb)), F64:$Rs, F64:$Rt),
805 (C2_vmux (F2_dfcmpgt F64:$Rb, F64:$Ra), F64:$Rs, F64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000806
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000807 def: Pat<(select (not I1:$Pu), f32ImmPred:$I, F32:$Rs),
808 (C2_muxir I1:$Pu, F32:$Rs, (ftoi $I))>;
809 def: Pat<(select (not I1:$Pu), F32:$Rt, f32ImmPred:$I),
810 (C2_muxri I1:$Pu, (ftoi $I), F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000811}
812
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000813def: Pat<(select I1:$Pu, V4I8:$Rs, V4I8:$Rt),
814 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
815def: Pat<(select I1:$Pu, V2I16:$Rs, V2I16:$Rt),
816 (LoReg (C2_vmux I1:$Pu, (ToZext64 $Rs), (ToZext64 $Rt)))>;
817def: Pat<(select I1:$Pu, V2I32:$Rs, V2I32:$Rt),
818 (Combinew (C2_mux I1:$Pu, (HiReg $Rs), (HiReg $Rt)),
819 (C2_mux I1:$Pu, (LoReg $Rs), (LoReg $Rt)))>;
820
821def: Pat<(vselect V8I1:$Pu, V8I8:$Rs, V8I8:$Rt),
822 (C2_vmux V8I1:$Pu, V8I8:$Rs, V8I8:$Rt)>;
823def: Pat<(vselect V4I1:$Pu, V4I16:$Rs, V4I16:$Rt),
824 (C2_vmux V4I1:$Pu, V4I16:$Rs, V4I16:$Rt)>;
825def: Pat<(vselect V2I1:$Pu, V2I32:$Rs, V2I32:$Rt),
826 (C2_vmux V2I1:$Pu, V2I32:$Rs, V2I32:$Rt)>;
827
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000828// From LegalizeDAG.cpp: (Pu ? Pv : Pw) <=> (Pu & Pv) | (!Pu & Pw).
829def: Pat<(select I1:$Pu, I1:$Pv, I1:$Pw),
830 (C2_or (C2_and I1:$Pu, I1:$Pv),
831 (C2_andn I1:$Pw, I1:$Pu))>;
832
833
Krzysztof Parzyszekc93815e2016-11-06 18:13:14 +0000834def IsPosHalf : PatLeaf<(i32 IntRegs:$a), [{
Krzysztof Parzyszek2839b292016-11-05 21:44:50 +0000835 return isPositiveHalfWord(N);
836}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000837
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000838multiclass SelMinMax16_pats<PatFrag CmpOp, InstHexagon InstA,
839 InstHexagon InstB> {
840 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
841 IsPosHalf:$Rs, IsPosHalf:$Rt), i16),
842 (InstA IntRegs:$Rs, IntRegs:$Rt)>;
843 def: Pat<(sext_inreg (select (i1 (CmpOp IsPosHalf:$Rs, IsPosHalf:$Rt)),
844 IsPosHalf:$Rt, IsPosHalf:$Rs), i16),
845 (InstB IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000846}
847
848let AddedComplexity = 200 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000849 defm: SelMinMax16_pats<setge, A2_max, A2_min>;
850 defm: SelMinMax16_pats<setgt, A2_max, A2_min>;
851 defm: SelMinMax16_pats<setle, A2_min, A2_max>;
852 defm: SelMinMax16_pats<setlt, A2_min, A2_max>;
853 defm: SelMinMax16_pats<setuge, A2_maxu, A2_minu>;
854 defm: SelMinMax16_pats<setugt, A2_maxu, A2_minu>;
855 defm: SelMinMax16_pats<setule, A2_minu, A2_maxu>;
856 defm: SelMinMax16_pats<setult, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000857}
858
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000859let AddedComplexity = 200 in {
860 defm: SelMinMax_pats<setge, I32, A2_max, A2_min>;
861 defm: SelMinMax_pats<setgt, I32, A2_max, A2_min>;
862 defm: SelMinMax_pats<setle, I32, A2_min, A2_max>;
863 defm: SelMinMax_pats<setlt, I32, A2_min, A2_max>;
864 defm: SelMinMax_pats<setuge, I32, A2_maxu, A2_minu>;
865 defm: SelMinMax_pats<setugt, I32, A2_maxu, A2_minu>;
866 defm: SelMinMax_pats<setule, I32, A2_minu, A2_maxu>;
867 defm: SelMinMax_pats<setult, I32, A2_minu, A2_maxu>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000868
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000869 defm: SelMinMax_pats<setge, I64, A2_maxp, A2_minp>;
870 defm: SelMinMax_pats<setgt, I64, A2_maxp, A2_minp>;
871 defm: SelMinMax_pats<setle, I64, A2_minp, A2_maxp>;
872 defm: SelMinMax_pats<setlt, I64, A2_minp, A2_maxp>;
873 defm: SelMinMax_pats<setuge, I64, A2_maxup, A2_minup>;
874 defm: SelMinMax_pats<setugt, I64, A2_maxup, A2_minup>;
875 defm: SelMinMax_pats<setule, I64, A2_minup, A2_maxup>;
876 defm: SelMinMax_pats<setult, I64, A2_minup, A2_maxup>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000877}
878
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000879let AddedComplexity = 100, Predicates = [HasV5T] in {
880 defm: SelMinMax_pats<setolt, F32, F2_sfmin, F2_sfmax>;
881 defm: SelMinMax_pats<setole, F32, F2_sfmin, F2_sfmax>;
882 defm: SelMinMax_pats<setogt, F32, F2_sfmax, F2_sfmin>;
883 defm: SelMinMax_pats<setoge, F32, F2_sfmax, F2_sfmin>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000884}
885
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000886
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000887// --(7) Insert/extract --------------------------------------------------
888//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +0000889
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000890def SDTHexagonINSERT:
891 SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
892 SDTCisInt<0>, SDTCisVT<3, i32>, SDTCisVT<4, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000893def HexagonINSERT: SDNode<"HexagonISD::INSERT", SDTHexagonINSERT>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000894
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000895let AddedComplexity = 10 in {
896 def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, u5_0ImmPred:$u1, u5_0ImmPred:$u2),
897 (S2_insert I32:$Rs, I32:$Rt, imm:$u1, imm:$u2)>;
898 def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, u6_0ImmPred:$u1, u6_0ImmPred:$u2),
899 (S2_insertp I64:$Rs, I64:$Rt, imm:$u1, imm:$u2)>;
900}
901def: Pat<(HexagonINSERT I32:$Rs, I32:$Rt, I32:$Width, I32:$Off),
902 (S2_insert_rp I32:$Rs, I32:$Rt, (Combinew $Width, $Off))>;
903def: Pat<(HexagonINSERT I64:$Rs, I64:$Rt, I32:$Width, I32:$Off),
904 (S2_insertp_rp I64:$Rs, I64:$Rt, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000905
906def SDTHexagonEXTRACTU
907 : SDTypeProfile<1, 3, [SDTCisSameAs<0, 1>, SDTCisInt<0>, SDTCisInt<1>,
908 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000909def HexagonEXTRACTU: SDNode<"HexagonISD::EXTRACTU", SDTHexagonEXTRACTU>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000910
Krzysztof Parzyszekb1b29602018-01-04 13:56:04 +0000911let AddedComplexity = 10 in {
912 def: Pat<(HexagonEXTRACTU I32:$Rs, u5_0ImmPred:$u5, u5_0ImmPred:$U5),
913 (S2_extractu I32:$Rs, imm:$u5, imm:$U5)>;
914 def: Pat<(HexagonEXTRACTU I64:$Rs, u6_0ImmPred:$u6, u6_0ImmPred:$U6),
915 (S2_extractup I64:$Rs, imm:$u6, imm:$U6)>;
916}
917def: Pat<(HexagonEXTRACTU I32:$Rs, I32:$Width, I32:$Off),
918 (S2_extractu_rp I32:$Rs, (Combinew $Width, $Off))>;
919def: Pat<(HexagonEXTRACTU I64:$Rs, I32:$Width, I32:$Off),
920 (S2_extractup_rp I64:$Rs, (Combinew $Width, $Off))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000921
922def SDTHexagonVSPLAT:
923 SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
924
925def HexagonVSPLAT: SDNode<"HexagonISD::VSPLAT", SDTHexagonVSPLAT>;
926
927def: Pat<(v4i8 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrb I32:$Rs)>;
928def: Pat<(v4i16 (HexagonVSPLAT I32:$Rs)), (S2_vsplatrh I32:$Rs)>;
929def: Pat<(v2i32 (HexagonVSPLAT s8_0ImmPred:$s8)),
930 (A2_combineii imm:$s8, imm:$s8)>;
931def: Pat<(v2i32 (HexagonVSPLAT I32:$Rs)), (Combinew I32:$Rs, I32:$Rs)>;
932
Krzysztof Parzyszek66ee1232018-01-05 20:43:56 +0000933let AddedComplexity = 10 in
934def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)), (S6_vsplatrbp I32:$Rs)>,
935 Requires<[HasV62T]>;
936def: Pat<(v8i8 (HexagonVSPLAT I32:$Rs)),
937 (Combinew (S2_vsplatrb I32:$Rs), (S2_vsplatrb I32:$Rs))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000938
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +0000939
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000940// --(8) Shift/permute ---------------------------------------------------
941//
942
943def SDTHexagonI64I32I32: SDTypeProfile<1, 2,
944 [SDTCisVT<0, i64>, SDTCisVT<1, i32>, SDTCisSameAs<1, 2>]>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000945
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000946def HexagonCOMBINE: SDNode<"HexagonISD::COMBINE", SDTHexagonI64I32I32>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000947
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000948def: Pat<(HexagonCOMBINE I32:$Rs, I32:$Rt), (Combinew $Rs, $Rt)>;
949
950// The complexity of the combines involving immediates should be greater
951// than the complexity of the combine with two registers.
952let AddedComplexity = 50 in {
953 def: Pat<(HexagonCOMBINE I32:$Rs, anyimm:$s8),
954 (A4_combineri IntRegs:$Rs, imm:$s8)>;
955 def: Pat<(HexagonCOMBINE anyimm:$s8, I32:$Rs),
956 (A4_combineir imm:$s8, IntRegs:$Rs)>;
957}
958
959// The complexity of the combine with two immediates should be greater than
960// the complexity of a combine involving a register.
961let AddedComplexity = 75 in {
962 def: Pat<(HexagonCOMBINE s8_0ImmPred:$s8, anyimm:$u6),
963 (A4_combineii imm:$s8, imm:$u6)>;
964 def: Pat<(HexagonCOMBINE anyimm:$s8, s8_0ImmPred:$S8),
965 (A2_combineii imm:$s8, imm:$S8)>;
966}
967
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +0000968def: Pat<(bswap I32:$Rs), (A2_swiz I32:$Rs)>;
969def: Pat<(bswap I64:$Rss), (Combinew (A2_swiz (LoReg $Rss)),
970 (A2_swiz (HiReg $Rss)))>;
971
972def: Pat<(shl s6_0ImmPred:$s6, I32:$Rt), (S4_lsli imm:$s6, I32:$Rt)>;
973def: Pat<(shl I32:$Rs, (i32 16)), (A2_aslh I32:$Rs)>;
974def: Pat<(sra I32:$Rs, (i32 16)), (A2_asrh I32:$Rs)>;
975
976def: OpR_RI_pat<S2_asr_i_r, Sra, i32, I32, u5_0ImmPred>;
977def: OpR_RI_pat<S2_lsr_i_r, Srl, i32, I32, u5_0ImmPred>;
978def: OpR_RI_pat<S2_asl_i_r, Shl, i32, I32, u5_0ImmPred>;
979def: OpR_RI_pat<S2_asr_i_p, Sra, i64, I64, u6_0ImmPred>;
980def: OpR_RI_pat<S2_lsr_i_p, Srl, i64, I64, u6_0ImmPred>;
981def: OpR_RI_pat<S2_asl_i_p, Shl, i64, I64, u6_0ImmPred>;
982def: OpR_RI_pat<S2_asr_i_vh, Sra, v4i16, V4I16, u4_0ImmPred>;
983def: OpR_RI_pat<S2_lsr_i_vh, Srl, v4i16, V4I16, u4_0ImmPred>;
984def: OpR_RI_pat<S2_asl_i_vh, Shl, v4i16, V4I16, u4_0ImmPred>;
985def: OpR_RI_pat<S2_asr_i_vh, Sra, v2i32, V2I32, u5_0ImmPred>;
986def: OpR_RI_pat<S2_lsr_i_vh, Srl, v2i32, V2I32, u5_0ImmPred>;
987def: OpR_RI_pat<S2_asl_i_vh, Shl, v2i32, V2I32, u5_0ImmPred>;
988
989def: OpR_RR_pat<S2_asr_r_r, Sra, i32, I32, I32>;
990def: OpR_RR_pat<S2_lsr_r_r, Srl, i32, I32, I32>;
991def: OpR_RR_pat<S2_asl_r_r, Shl, i32, I32, I32>;
992def: OpR_RR_pat<S2_asr_r_p, Sra, i64, I64, I32>;
993def: OpR_RR_pat<S2_lsr_r_p, Srl, i64, I64, I32>;
994def: OpR_RR_pat<S2_asl_r_p, Shl, i64, I64, I32>;
995
996
997def: Pat<(sra (add (sra I32:$Rs, u5_0ImmPred:$u5), 1), (i32 1)),
998 (S2_asr_i_r_rnd I32:$Rs, imm:$u5)>;
999def: Pat<(sra (add (sra I64:$Rs, u6_0ImmPred:$u6), 1), (i32 1)),
1000 (S2_asr_i_p_rnd I64:$Rs, imm:$u6)>, Requires<[HasV5T]>;
1001
1002// Prefer S2_addasl_rrri over S2_asl_i_r_acc.
1003let AddedComplexity = 120 in
1004def: Pat<(add I32:$Rt, (shl I32:$Rs, u3_0ImmPred:$u3)),
1005 (S2_addasl_rrri IntRegs:$Rt, IntRegs:$Rs, imm:$u3)>;
1006
1007let AddedComplexity = 100 in {
1008 def: AccRRI_pat<S2_asr_i_r_acc, Add, Su<Sra>, I32, u5_0ImmPred>;
1009 def: AccRRI_pat<S2_asr_i_r_nac, Sub, Su<Sra>, I32, u5_0ImmPred>;
1010 def: AccRRI_pat<S2_asr_i_r_and, And, Su<Sra>, I32, u5_0ImmPred>;
1011 def: AccRRI_pat<S2_asr_i_r_or, Or, Su<Sra>, I32, u5_0ImmPred>;
1012
1013 def: AccRRI_pat<S2_asr_i_p_acc, Add, Su<Sra>, I64, u6_0ImmPred>;
1014 def: AccRRI_pat<S2_asr_i_p_nac, Sub, Su<Sra>, I64, u6_0ImmPred>;
1015 def: AccRRI_pat<S2_asr_i_p_and, And, Su<Sra>, I64, u6_0ImmPred>;
1016 def: AccRRI_pat<S2_asr_i_p_or, Or, Su<Sra>, I64, u6_0ImmPred>;
1017
1018 def: AccRRI_pat<S2_lsr_i_r_acc, Add, Su<Srl>, I32, u5_0ImmPred>;
1019 def: AccRRI_pat<S2_lsr_i_r_nac, Sub, Su<Srl>, I32, u5_0ImmPred>;
1020 def: AccRRI_pat<S2_lsr_i_r_and, And, Su<Srl>, I32, u5_0ImmPred>;
1021 def: AccRRI_pat<S2_lsr_i_r_or, Or, Su<Srl>, I32, u5_0ImmPred>;
1022 def: AccRRI_pat<S2_lsr_i_r_xacc, Xor, Su<Srl>, I32, u5_0ImmPred>;
1023
1024 def: AccRRI_pat<S2_lsr_i_p_acc, Add, Su<Srl>, I64, u6_0ImmPred>;
1025 def: AccRRI_pat<S2_lsr_i_p_nac, Sub, Su<Srl>, I64, u6_0ImmPred>;
1026 def: AccRRI_pat<S2_lsr_i_p_and, And, Su<Srl>, I64, u6_0ImmPred>;
1027 def: AccRRI_pat<S2_lsr_i_p_or, Or, Su<Srl>, I64, u6_0ImmPred>;
1028 def: AccRRI_pat<S2_lsr_i_p_xacc, Xor, Su<Srl>, I64, u6_0ImmPred>;
1029
1030 def: AccRRI_pat<S2_asl_i_r_acc, Add, Su<Shl>, I32, u5_0ImmPred>;
1031 def: AccRRI_pat<S2_asl_i_r_nac, Sub, Su<Shl>, I32, u5_0ImmPred>;
1032 def: AccRRI_pat<S2_asl_i_r_and, And, Su<Shl>, I32, u5_0ImmPred>;
1033 def: AccRRI_pat<S2_asl_i_r_or, Or, Su<Shl>, I32, u5_0ImmPred>;
1034 def: AccRRI_pat<S2_asl_i_r_xacc, Xor, Su<Shl>, I32, u5_0ImmPred>;
1035
1036 def: AccRRI_pat<S2_asl_i_p_acc, Add, Su<Shl>, I64, u6_0ImmPred>;
1037 def: AccRRI_pat<S2_asl_i_p_nac, Sub, Su<Shl>, I64, u6_0ImmPred>;
1038 def: AccRRI_pat<S2_asl_i_p_and, And, Su<Shl>, I64, u6_0ImmPred>;
1039 def: AccRRI_pat<S2_asl_i_p_or, Or, Su<Shl>, I64, u6_0ImmPred>;
1040 def: AccRRI_pat<S2_asl_i_p_xacc, Xor, Su<Shl>, I64, u6_0ImmPred>;
1041}
1042
1043let AddedComplexity = 100 in {
1044 def: AccRRR_pat<S2_asr_r_r_acc, Add, Su<Sra>, I32, I32>;
1045 def: AccRRR_pat<S2_asr_r_r_nac, Sub, Su<Sra>, I32, I32>;
1046 def: AccRRR_pat<S2_asr_r_r_and, And, Su<Sra>, I32, I32>;
1047 def: AccRRR_pat<S2_asr_r_r_or, Or, Su<Sra>, I32, I32>;
1048
1049 def: AccRRR_pat<S2_asr_r_p_acc, Add, Su<Sra>, I64, I32>;
1050 def: AccRRR_pat<S2_asr_r_p_nac, Sub, Su<Sra>, I64, I32>;
1051 def: AccRRR_pat<S2_asr_r_p_and, And, Su<Sra>, I64, I32>;
1052 def: AccRRR_pat<S2_asr_r_p_or, Or, Su<Sra>, I64, I32>;
1053 def: AccRRR_pat<S2_asr_r_p_xor, Xor, Su<Sra>, I64, I32>;
1054
1055 def: AccRRR_pat<S2_lsr_r_r_acc, Add, Su<Srl>, I32, I32>;
1056 def: AccRRR_pat<S2_lsr_r_r_nac, Sub, Su<Srl>, I32, I32>;
1057 def: AccRRR_pat<S2_lsr_r_r_and, And, Su<Srl>, I32, I32>;
1058 def: AccRRR_pat<S2_lsr_r_r_or, Or, Su<Srl>, I32, I32>;
1059
1060 def: AccRRR_pat<S2_lsr_r_p_acc, Add, Su<Srl>, I64, I32>;
1061 def: AccRRR_pat<S2_lsr_r_p_nac, Sub, Su<Srl>, I64, I32>;
1062 def: AccRRR_pat<S2_lsr_r_p_and, And, Su<Srl>, I64, I32>;
1063 def: AccRRR_pat<S2_lsr_r_p_or, Or, Su<Srl>, I64, I32>;
1064 def: AccRRR_pat<S2_lsr_r_p_xor, Xor, Su<Srl>, I64, I32>;
1065
1066 def: AccRRR_pat<S2_asl_r_r_acc, Add, Su<Shl>, I32, I32>;
1067 def: AccRRR_pat<S2_asl_r_r_nac, Sub, Su<Shl>, I32, I32>;
1068 def: AccRRR_pat<S2_asl_r_r_and, And, Su<Shl>, I32, I32>;
1069 def: AccRRR_pat<S2_asl_r_r_or, Or, Su<Shl>, I32, I32>;
1070
1071 def: AccRRR_pat<S2_asl_r_p_acc, Add, Su<Shl>, I64, I32>;
1072 def: AccRRR_pat<S2_asl_r_p_nac, Sub, Su<Shl>, I64, I32>;
1073 def: AccRRR_pat<S2_asl_r_p_and, And, Su<Shl>, I64, I32>;
1074 def: AccRRR_pat<S2_asl_r_p_or, Or, Su<Shl>, I64, I32>;
1075 def: AccRRR_pat<S2_asl_r_p_xor, Xor, Su<Shl>, I64, I32>;
1076}
1077
1078
1079class OpshIRI_pat<InstHexagon MI, PatFrag Op, PatFrag ShOp,
1080 PatFrag RegPred, PatFrag ImmPred>
1081 : Pat<(Op anyimm:$u8, (ShOp RegPred:$Rs, ImmPred:$U5)),
1082 (MI anyimm:$u8, RegPred:$Rs, imm:$U5)>;
1083
1084let AddedComplexity = 200 in {
1085 def: OpshIRI_pat<S4_addi_asl_ri, Add, Su<Shl>, I32, u5_0ImmPred>;
1086 def: OpshIRI_pat<S4_addi_lsr_ri, Add, Su<Srl>, I32, u5_0ImmPred>;
1087 def: OpshIRI_pat<S4_subi_asl_ri, Sub, Su<Shl>, I32, u5_0ImmPred>;
1088 def: OpshIRI_pat<S4_subi_lsr_ri, Sub, Su<Srl>, I32, u5_0ImmPred>;
1089 def: OpshIRI_pat<S4_andi_asl_ri, And, Su<Shl>, I32, u5_0ImmPred>;
1090 def: OpshIRI_pat<S4_andi_lsr_ri, And, Su<Srl>, I32, u5_0ImmPred>;
1091 def: OpshIRI_pat<S4_ori_asl_ri, Or, Su<Shl>, I32, u5_0ImmPred>;
1092 def: OpshIRI_pat<S4_ori_lsr_ri, Or, Su<Srl>, I32, u5_0ImmPred>;
1093}
1094
1095// Prefer this pattern to S2_asl_i_p_or for the special case of joining
1096// two 32-bit words into a 64-bit word.
1097let AddedComplexity = 200 in
1098def: Pat<(or (shl (Aext64 I32:$a), (i32 32)), (Zext64 I32:$b)),
1099 (Combinew I32:$a, I32:$b)>;
1100
1101def: Pat<(or (or (or (shl (Zext64 (and I32:$b, (i32 65535))), (i32 16)),
1102 (Zext64 (and I32:$a, (i32 65535)))),
1103 (shl (Aext64 (and I32:$c, (i32 65535))), (i32 32))),
1104 (shl (Aext64 I32:$d), (i32 48))),
1105 (Combinew (A2_combine_ll I32:$d, I32:$c),
1106 (A2_combine_ll I32:$b, I32:$a))>;
1107
1108def: Pat<(or (or (shl (or (shl (i32 (extloadi8 (add I32:$b, 3))),
1109 (i32 8)),
1110 (i32 (zextloadi8 (add I32:$b, 2)))),
1111 (i32 16)),
1112 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
1113 (zextloadi8 I32:$b)),
1114 (A2_swiz (L2_loadri_io IntRegs:$b, 0))>;
1115
Krzysztof Parzyszekb9f33b32017-11-22 20:55:41 +00001116let AddedComplexity = 200 in {
1117 def: Pat<(or (shl I32:$Rt, (i32 16)), (and I32:$Rs, (i32 65535))),
1118 (A2_combine_ll I32:$Rt, I32:$Rs)>;
1119 def: Pat<(or (shl I32:$Rt, (i32 16)), (srl I32:$Rs, (i32 16))),
1120 (A2_combine_lh I32:$Rt, I32:$Rs)>;
1121 def: Pat<(or (and I32:$Rt, (i32 268431360)), (and I32:$Rs, (i32 65535))),
1122 (A2_combine_hl I32:$Rt, I32:$Rs)>;
1123 def: Pat<(or (and I32:$Rt, (i32 268431360)), (srl I32:$Rs, (i32 16))),
1124 (A2_combine_hh I32:$Rt, I32:$Rs)>;
1125}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001126
1127def SDTHexagonVShift
1128 : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>, SDTCisVec<0>, SDTCisVT<2, i32>]>;
1129
1130def HexagonVASL: SDNode<"HexagonISD::VASL", SDTHexagonVShift>;
1131def HexagonVASR: SDNode<"HexagonISD::VASR", SDTHexagonVShift>;
1132def HexagonVLSR: SDNode<"HexagonISD::VLSR", SDTHexagonVShift>;
1133
1134def: OpR_RI_pat<S2_asl_i_vw, pf2<HexagonVASL>, v2i32, V2I32, u5_0ImmPred>;
1135def: OpR_RI_pat<S2_asl_i_vh, pf2<HexagonVASL>, v4i16, V4I16, u4_0ImmPred>;
1136def: OpR_RI_pat<S2_asr_i_vw, pf2<HexagonVASR>, v2i32, V2I32, u5_0ImmPred>;
1137def: OpR_RI_pat<S2_asr_i_vh, pf2<HexagonVASR>, v4i16, V4I16, u4_0ImmPred>;
1138def: OpR_RI_pat<S2_lsr_i_vw, pf2<HexagonVLSR>, v2i32, V2I32, u5_0ImmPred>;
1139def: OpR_RI_pat<S2_lsr_i_vh, pf2<HexagonVLSR>, v4i16, V4I16, u4_0ImmPred>;
1140
1141def: OpR_RR_pat<S2_asl_r_vw, pf2<HexagonVASL>, v2i32, V2I32, I32>;
1142def: OpR_RR_pat<S2_asl_r_vh, pf2<HexagonVASL>, v4i16, V4I16, I32>;
1143def: OpR_RR_pat<S2_asr_r_vw, pf2<HexagonVASR>, v2i32, V2I32, I32>;
1144def: OpR_RR_pat<S2_asr_r_vh, pf2<HexagonVASR>, v4i16, V4I16, I32>;
1145def: OpR_RR_pat<S2_lsr_r_vw, pf2<HexagonVLSR>, v2i32, V2I32, I32>;
1146def: OpR_RR_pat<S2_lsr_r_vh, pf2<HexagonVLSR>, v4i16, V4I16, I32>;
1147
1148def: Pat<(sra V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1149 (S2_asr_i_vw V2I32:$b, imm:$c)>;
1150def: Pat<(srl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1151 (S2_lsr_i_vw V2I32:$b, imm:$c)>;
1152def: Pat<(shl V2I32:$b, (v2i32 (HexagonVSPLAT u5_0ImmPred:$c))),
1153 (S2_asl_i_vw V2I32:$b, imm:$c)>;
1154def: Pat<(sra V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1155 (S2_asr_i_vh V4I16:$b, imm:$c)>;
1156def: Pat<(srl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1157 (S2_lsr_i_vh V4I16:$b, imm:$c)>;
1158def: Pat<(shl V4I16:$b, (v4i16 (HexagonVSPLAT u4_0ImmPred:$c))),
1159 (S2_asl_i_vh V4I16:$b, imm:$c)>;
1160
1161
1162// --(9) Arithmetic/bitwise ----------------------------------------------
1163//
1164
1165def: Pat<(abs I32:$Rs), (A2_abs I32:$Rs)>;
1166def: Pat<(not I32:$Rs), (A2_subri -1, I32:$Rs)>;
1167def: Pat<(not I64:$Rs), (A2_notp I64:$Rs)>;
1168
1169let Predicates = [HasV5T] in {
1170 def: Pat<(fabs F32:$Rs), (S2_clrbit_i F32:$Rs, 31)>;
1171 def: Pat<(fneg F32:$Rs), (S2_togglebit_i F32:$Rs, 31)>;
1172
1173 def: Pat<(fabs F64:$Rs),
1174 (Combinew (S2_clrbit_i (HiReg $Rs), 31),
1175 (i32 (LoReg $Rs)))>;
1176 def: Pat<(fneg F64:$Rs),
1177 (Combinew (S2_togglebit_i (HiReg $Rs), 31),
1178 (i32 (LoReg $Rs)))>;
1179}
1180
1181let AddedComplexity = 50 in
1182def: Pat<(xor (add (sra I32:$Rs, (i32 31)),
1183 I32:$Rs),
1184 (sra I32:$Rs, (i32 31))),
1185 (A2_abs I32:$Rs)>;
1186
1187
1188def: Pat<(add I32:$Rs, anyimm:$s16), (A2_addi I32:$Rs, imm:$s16)>;
1189def: Pat<(or I32:$Rs, anyimm:$s10), (A2_orir I32:$Rs, imm:$s10)>;
1190def: Pat<(and I32:$Rs, anyimm:$s10), (A2_andir I32:$Rs, imm:$s10)>;
1191def: Pat<(sub anyimm:$s10, I32:$Rs), (A2_subri imm:$s10, I32:$Rs)>;
1192
1193def: OpR_RR_pat<A2_add, Add, i32, I32>;
1194def: OpR_RR_pat<A2_sub, Sub, i32, I32>;
1195def: OpR_RR_pat<A2_and, And, i32, I32>;
1196def: OpR_RR_pat<A2_or, Or, i32, I32>;
1197def: OpR_RR_pat<A2_xor, Xor, i32, I32>;
1198def: OpR_RR_pat<A2_addp, Add, i64, I64>;
1199def: OpR_RR_pat<A2_subp, Sub, i64, I64>;
1200def: OpR_RR_pat<A2_andp, And, i64, I64>;
1201def: OpR_RR_pat<A2_orp, Or, i64, I64>;
1202def: OpR_RR_pat<A2_xorp, Xor, i64, I64>;
1203def: OpR_RR_pat<A4_andnp, Not2<And>, i64, I64>;
1204def: OpR_RR_pat<A4_ornp, Not2<Or>, i64, I64>;
1205
1206def: OpR_RR_pat<A2_svaddh, Add, v2i16, V2I16>;
1207def: OpR_RR_pat<A2_svsubh, Sub, v2i16, V2I16>;
1208
1209def: OpR_RR_pat<A2_vaddub, Add, v8i8, V8I8>;
1210def: OpR_RR_pat<A2_vaddh, Add, v4i16, V4I16>;
1211def: OpR_RR_pat<A2_vaddw, Add, v2i32, V2I32>;
1212def: OpR_RR_pat<A2_vsubub, Sub, v8i8, V8I8>;
1213def: OpR_RR_pat<A2_vsubh, Sub, v4i16, V4I16>;
1214def: OpR_RR_pat<A2_vsubw, Sub, v2i32, V2I32>;
1215
1216def: OpR_RR_pat<A2_and, And, v2i16, V2I16>;
1217def: OpR_RR_pat<A2_xor, Xor, v2i16, V2I16>;
1218def: OpR_RR_pat<A2_or, Or, v2i16, V2I16>;
1219
1220def: OpR_RR_pat<A2_andp, And, v8i8, V8I8>;
1221def: OpR_RR_pat<A2_andp, And, v4i16, V4I16>;
1222def: OpR_RR_pat<A2_andp, And, v2i32, V2I32>;
1223def: OpR_RR_pat<A2_orp, Or, v8i8, V8I8>;
1224def: OpR_RR_pat<A2_orp, Or, v4i16, V4I16>;
1225def: OpR_RR_pat<A2_orp, Or, v2i32, V2I32>;
1226def: OpR_RR_pat<A2_xorp, Xor, v8i8, V8I8>;
1227def: OpR_RR_pat<A2_xorp, Xor, v4i16, V4I16>;
1228def: OpR_RR_pat<A2_xorp, Xor, v2i32, V2I32>;
1229
1230def: OpR_RR_pat<M2_mpyi, Mul, i32, I32>;
1231def: OpR_RR_pat<M2_mpy_up, pf2<mulhs>, i32, I32>;
1232def: OpR_RR_pat<M2_mpyu_up, pf2<mulhu>, i32, I32>;
1233def: OpR_RI_pat<M2_mpysip, Mul, i32, I32, u32_0ImmPred>;
1234def: OpR_RI_pat<M2_mpysmi, Mul, i32, I32, s32_0ImmPred>;
1235
1236// Arithmetic on predicates.
1237def: OpR_RR_pat<C2_xor, Add, i1, I1>;
1238def: OpR_RR_pat<C2_xor, Add, v2i1, V2I1>;
1239def: OpR_RR_pat<C2_xor, Add, v4i1, V4I1>;
1240def: OpR_RR_pat<C2_xor, Add, v8i1, V8I1>;
1241def: OpR_RR_pat<C2_xor, Sub, i1, I1>;
1242def: OpR_RR_pat<C2_xor, Sub, v2i1, V2I1>;
1243def: OpR_RR_pat<C2_xor, Sub, v4i1, V4I1>;
1244def: OpR_RR_pat<C2_xor, Sub, v8i1, V8I1>;
1245def: OpR_RR_pat<C2_and, Mul, i1, I1>;
1246def: OpR_RR_pat<C2_and, Mul, v2i1, V2I1>;
1247def: OpR_RR_pat<C2_and, Mul, v4i1, V4I1>;
1248def: OpR_RR_pat<C2_and, Mul, v8i1, V8I1>;
1249
1250let Predicates = [HasV5T] in {
1251 def: OpR_RR_pat<F2_sfadd, pf2<fadd>, f32, F32>;
1252 def: OpR_RR_pat<F2_sfsub, pf2<fsub>, f32, F32>;
1253 def: OpR_RR_pat<F2_sfmpy, pf2<fmul>, f32, F32>;
1254 def: OpR_RR_pat<F2_sfmin, pf2<fminnum>, f32, F32>;
1255 def: OpR_RR_pat<F2_sfmax, pf2<fmaxnum>, f32, F32>;
1256}
1257
1258// In expressions like a0*b0 + a1*b1 + ..., prefer to generate multiply-add,
1259// over add-add with individual multiplies as inputs.
1260let AddedComplexity = 10 in {
1261 def: AccRRI_pat<M2_macsip, Add, Su<Mul>, I32, u32_0ImmPred>;
1262 def: AccRRI_pat<M2_macsin, Sub, Su<Mul>, I32, u32_0ImmPred>;
1263 def: AccRRR_pat<M2_maci, Add, Su<Mul>, I32, I32>;
1264}
1265
1266def: AccRRI_pat<M2_naccii, Sub, Su<Add>, I32, s32_0ImmPred>;
1267def: AccRRI_pat<M2_accii, Add, Su<Add>, I32, s32_0ImmPred>;
1268def: AccRRR_pat<M2_acci, Add, Su<Add>, I32, I32>;
1269
Krzysztof Parzyszek7fb738a2018-01-15 18:43:55 +00001270// Mulh for vectors
1271//
1272def: Pat<(v2i32 (mulhu V2I32:$Rss, V2I32:$Rtt)),
1273 (Combinew (M2_mpyu_up (HiReg $Rss), (HiReg $Rtt)),
1274 (M2_mpyu_up (LoReg $Rss), (LoReg $Rtt)))>;
1275
1276def: Pat<(v2i32 (mulhs V2I32:$Rs, V2I32:$Rt)),
1277 (Combinew (M2_mpy_up (HiReg $Rs), (HiReg $Rt)),
1278 (M2_mpy_up (LoReg $Rt), (LoReg $Rt)))>;
1279
1280def Mulhub:
1281 OutPatFrag<(ops node:$Rss, node:$Rtt),
1282 (Combinew (S2_vtrunohb (M5_vmpybuu (HiReg $Rss), (HiReg $Rtt))),
1283 (S2_vtrunohb (M5_vmpybuu (LoReg $Rss), (LoReg $Rtt))))>;
1284
1285// Equivalent of byte-wise arithmetic shift right by 7 in v8i8.
1286def Asr7:
1287 OutPatFrag<(ops node:$Rss), (C2_mask (C2_not (A4_vcmpbgti $Rss, 0)))>;
1288
1289def: Pat<(v8i8 (mulhu V8I8:$Rss, V8I8:$Rtt)),
1290 (Mulhub $Rss, $Rtt)>;
1291
1292def: Pat<(v8i8 (mulhs V8I8:$Rss, V8I8:$Rtt)),
1293 (A2_vsubub
1294 (Mulhub $Rss, $Rtt),
1295 (A2_vaddub (A2_andp V8I8:$Rss, (Asr7 $Rtt)),
1296 (A2_andp V8I8:$Rtt, (Asr7 $Rss))))>;
1297
1298def Mpysh:
1299 OutPatFrag<(ops node:$Rs, node:$Rt), (M2_vmpy2s_s0 $Rs, $Rt)>;
1300def Mpyshh:
1301 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (HiReg $Rss), (HiReg $Rtt))>;
1302def Mpyshl:
1303 OutPatFrag<(ops node:$Rss, node:$Rtt), (Mpysh (LoReg $Rss), (LoReg $Rtt))>;
1304
1305def Mulhsh:
1306 OutPatFrag<(ops node:$Rss, node:$Rtt),
1307 (Combinew (A2_combine_hh (HiReg (Mpyshh $Rss, $Rtt)),
1308 (LoReg (Mpyshh $Rss, $Rtt))),
1309 (A2_combine_hh (HiReg (Mpyshl $Rss, $Rtt)),
1310 (LoReg (Mpyshl $Rss, $Rtt))))>;
1311
1312def: Pat<(v4i16 (mulhs V4I16:$Rss, V4I16:$Rtt)), (Mulhsh $Rss, $Rtt)>;
1313
1314def: Pat<(v4i16 (mulhu V4I16:$Rss, V4I16:$Rtt)),
1315 (A2_vaddh
1316 (Mulhsh $Rss, $Rtt),
1317 (A2_vaddh (A2_andp V4I16:$Rss, (S2_asr_i_vh $Rtt, 15)),
1318 (A2_andp V4I16:$Rtt, (S2_asr_i_vh $Rss, 15))))>;
1319
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001320
1321def: Pat<(ineg (mul I32:$Rs, u8_0ImmPred:$u8)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001322 (M2_mpysin IntRegs:$Rs, imm:$u8)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001323
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001324def n8_0ImmPred: PatLeaf<(i32 imm), [{
1325 int64_t V = N->getSExtValue();
1326 return -255 <= V && V <= 0;
1327}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001328
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001329// Change the sign of the immediate for Rd=-mpyi(Rs,#u8)
1330def: Pat<(mul I32:$Rs, n8_0ImmPred:$n8),
1331 (M2_mpysin I32:$Rs, (NegImm8 imm:$n8))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001332
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001333def: Pat<(add Sext64:$Rs, I64:$Rt),
1334 (A2_addsp (LoReg Sext64:$Rs), I64:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001335
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001336def: AccRRR_pat<M4_and_and, And, Su<And>, I32, I32>;
1337def: AccRRR_pat<M4_and_or, And, Su<Or>, I32, I32>;
1338def: AccRRR_pat<M4_and_xor, And, Su<Xor>, I32, I32>;
1339def: AccRRR_pat<M4_or_and, Or, Su<And>, I32, I32>;
1340def: AccRRR_pat<M4_or_or, Or, Su<Or>, I32, I32>;
1341def: AccRRR_pat<M4_or_xor, Or, Su<Xor>, I32, I32>;
1342def: AccRRR_pat<M4_xor_and, Xor, Su<And>, I32, I32>;
1343def: AccRRR_pat<M4_xor_or, Xor, Su<Or>, I32, I32>;
1344def: AccRRR_pat<M2_xor_xacc, Xor, Su<Xor>, I32, I32>;
1345def: AccRRR_pat<M4_xor_xacc, Xor, Su<Xor>, I64, I64>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001346
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001347// For dags like (or (and (not _), _), (shl _, _)) where the "or" with
1348// one argument matches the patterns below, and with the other argument
1349// matches S2_asl_r_r_or, etc, prefer the patterns below.
1350let AddedComplexity = 110 in { // greater than S2_asl_r_r_and/or/xor.
1351 def: AccRRR_pat<M4_and_andn, And, Su<Not2<And>>, I32, I32>;
1352 def: AccRRR_pat<M4_or_andn, Or, Su<Not2<And>>, I32, I32>;
1353 def: AccRRR_pat<M4_xor_andn, Xor, Su<Not2<And>>, I32, I32>;
1354}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001355
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001356// S4_addaddi and S4_subaddi don't have tied operands, so give them
1357// a bit of preference.
1358let AddedComplexity = 30 in {
1359 def: Pat<(add I32:$Rs, (Su<Add> I32:$Ru, anyimm:$s6)),
1360 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek27367882017-10-23 19:07:50 +00001361 def: Pat<(add anyimm:$s6, (Su<Add> I32:$Rs, I32:$Ru)),
1362 (S4_addaddi IntRegs:$Rs, IntRegs:$Ru, imm:$s6)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001363 def: Pat<(add I32:$Rs, (Su<Sub> anyimm:$s6, I32:$Ru)),
1364 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1365 def: Pat<(sub (Su<Add> I32:$Rs, anyimm:$s6), I32:$Ru),
1366 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1367 def: Pat<(add (Su<Sub> I32:$Rs, I32:$Ru), anyimm:$s6),
1368 (S4_subaddi IntRegs:$Rs, imm:$s6, IntRegs:$Ru)>;
1369}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001370
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001371def: Pat<(or I32:$Ru, (Su<And> I32:$Rx, anyimm:$s10)),
1372 (S4_or_andix IntRegs:$Ru, IntRegs:$Rx, imm:$s10)>;
1373def: Pat<(or I32:$Rx, (Su<And> I32:$Rs, anyimm:$s10)),
1374 (S4_or_andi IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
1375def: Pat<(or I32:$Rx, (Su<Or> I32:$Rs, anyimm:$s10)),
1376 (S4_or_ori IntRegs:$Rx, IntRegs:$Rs, imm:$s10)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001377
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001378
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001379def: Pat<(i32 (trunc (sra (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001380 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001381def: Pat<(i32 (trunc (srl (Su<Mul> Sext64:$Rs, Sext64:$Rt), (i32 32)))),
Krzysztof Parzyszekc83c2672017-06-13 16:21:57 +00001382 (M2_mpy_up (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
1383
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001384def: Pat<(mul (Zext64 I32:$Rs), (Zext64 I32:$Rt)),
1385 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001386def: Pat<(mul (Aext64 I32:$Rs), (Aext64 I32:$Rt)),
1387 (M2_dpmpyuu_s0 I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001388def: Pat<(mul Sext64:$Rs, Sext64:$Rt),
1389 (M2_dpmpyss_s0 (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001390
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001391def: Pat<(add I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001392 (M2_dpmpyss_acc_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001393def: Pat<(sub I64:$Rx, (Su<Mul> Sext64:$Rs, Sext64:$Rt)),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001394 (M2_dpmpyss_nac_s0 I64:$Rx, (LoReg Sext64:$Rs), (LoReg Sext64:$Rt))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001395def: Pat<(add I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001396 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001397def: Pat<(add I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001398 (M2_dpmpyuu_acc_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001399def: Pat<(sub I64:$Rx, (Su<Mul> (Aext64 I32:$Rs), (Aext64 I32:$Rt))),
1400 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
1401def: Pat<(sub I64:$Rx, (Su<Mul> (Zext64 I32:$Rs), (Zext64 I32:$Rt))),
Krzysztof Parzyszekef580172017-05-30 17:47:51 +00001402 (M2_dpmpyuu_nac_s0 I64:$Rx, I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001403
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001404// Add halfword.
1405def: Pat<(sext_inreg (add I32:$Rt, I32:$Rs), i16),
1406 (A2_addh_l16_ll I32:$Rt, I32:$Rs)>;
1407def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1408 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1409def: Pat<(shl (add I32:$Rt, I32:$Rs), (i32 16)),
1410 (A2_addh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001411
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001412// Subtract halfword.
1413def: Pat<(sext_inreg (sub I32:$Rt, I32:$Rs), i16),
1414 (A2_subh_l16_ll I32:$Rt, I32:$Rs)>;
1415def: Pat<(sra (add (shl I32:$Rt, (i32 16)), I32:$Rs), (i32 16)),
1416 (A2_addh_l16_hl I32:$Rt, I32:$Rs)>;
1417def: Pat<(shl (sub I32:$Rt, I32:$Rs), (i32 16)),
1418 (A2_subh_h16_ll I32:$Rt, I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001419
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001420def: Pat<(mul I64:$Rss, I64:$Rtt),
1421 (Combinew
1422 (M2_maci (M2_maci (HiReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt))),
1423 (LoReg $Rss),
1424 (HiReg $Rtt)),
1425 (LoReg $Rtt),
1426 (HiReg $Rss)),
1427 (i32 (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)))))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001428
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001429def MulHU : OutPatFrag<(ops node:$Rss, node:$Rtt),
1430 (A2_addp
1431 (M2_dpmpyuu_acc_s0
1432 (S2_lsr_i_p
1433 (A2_addp
1434 (M2_dpmpyuu_acc_s0
1435 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (LoReg $Rtt)), 32),
1436 (HiReg $Rss),
1437 (LoReg $Rtt)),
1438 (A4_combineir 0, (LoReg (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt))))),
1439 32),
1440 (HiReg $Rss),
1441 (HiReg $Rtt)),
1442 (S2_lsr_i_p (M2_dpmpyuu_s0 (LoReg $Rss), (HiReg $Rtt)), 32))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001443
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001444// Multiply 64-bit unsigned and use upper result.
1445def : Pat <(mulhu I64:$Rss, I64:$Rtt), (MulHU $Rss, $Rtt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001446
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001447// Multiply 64-bit signed and use upper result.
1448//
1449// For two signed 64-bit integers A and B, let A' and B' denote A and B
1450// with the sign bit cleared. Then A = -2^63*s(A) + A', where s(A) is the
1451// sign bit of A (and identically for B). With this notation, the signed
1452// product A*B can be written as:
1453// AB = (-2^63 s(A) + A') * (-2^63 s(B) + B')
1454// = 2^126 s(A)s(B) - 2^63 [s(A)B'+s(B)A'] + A'B'
1455// = 2^126 s(A)s(B) + 2^63 [s(A)B'+s(B)A'] + A'B' - 2*2^63 [s(A)B'+s(B)A']
1456// = (unsigned product AB) - 2^64 [s(A)B'+s(B)A']
1457
1458// Clear the sign bit in a 64-bit register.
1459def ClearSign : OutPatFrag<(ops node:$Rss),
1460 (Combinew (S2_clrbit_i (HiReg $Rss), 31), (i32 (LoReg $Rss)))>;
1461
1462def : Pat <(mulhs I64:$Rss, I64:$Rtt),
1463 (A2_subp
1464 (MulHU $Rss, $Rtt),
1465 (A2_addp
1466 (A2_andp (S2_asr_i_p $Rss, 63), (ClearSign $Rtt)),
1467 (A2_andp (S2_asr_i_p $Rtt, 63), (ClearSign $Rss))))>;
1468
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001469// Prefer these instructions over M2_macsip/M2_macsin: the macsi* instructions
1470// will put the immediate addend into a register, while these instructions will
1471// use it directly. Such a construct does not appear in the middle of a gep,
1472// where M2_macsip would be preferable.
1473let AddedComplexity = 20 in {
1474 def: Pat<(add (Su<Mul> I32:$Rs, u6_0ImmPred:$U6), anyimm:$u6),
1475 (M4_mpyri_addi imm:$u6, IntRegs:$Rs, imm:$U6)>;
1476 def: Pat<(add (Su<Mul> I32:$Rs, I32:$Rt), anyimm:$u6),
1477 (M4_mpyrr_addi imm:$u6, IntRegs:$Rs, IntRegs:$Rt)>;
1478}
1479
1480// Keep these instructions less preferable to M2_macsip/M2_macsin.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001481def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, u6_2ImmPred:$u6_2)),
1482 (M4_mpyri_addr_u2 IntRegs:$Ru, imm:$u6_2, IntRegs:$Rs)>;
1483def: Pat<(add I32:$Ru, (Su<Mul> I32:$Rs, anyimm:$u6)),
1484 (M4_mpyri_addr IntRegs:$Ru, IntRegs:$Rs, imm:$u6)>;
1485def: Pat<(add I32:$Ru, (Su<Mul> I32:$Ry, I32:$Rs)),
1486 (M4_mpyrr_addr IntRegs:$Ru, IntRegs:$Ry, IntRegs:$Rs)>;
1487
1488
1489let Predicates = [HasV5T] in {
1490 def: Pat<(fma F32:$Rs, F32:$Rt, F32:$Rx),
1491 (F2_sffma F32:$Rx, F32:$Rs, F32:$Rt)>;
1492 def: Pat<(fma (fneg F32:$Rs), F32:$Rt, F32:$Rx),
1493 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
1494 def: Pat<(fma F32:$Rs, (fneg F32:$Rt), F32:$Rx),
1495 (F2_sffms F32:$Rx, F32:$Rs, F32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001496}
1497
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001498
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001499def: Pat<(mul V2I32:$Rs, V2I32:$Rt),
1500 (PS_vmulw V2I32:$Rs, V2I32:$Rt)>;
1501def: Pat<(add V2I32:$Rx, (mul V2I32:$Rs, V2I32:$Rt)),
1502 (PS_vmulw_acc V2I32:$Rx, V2I32:$Rs, V2I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001503
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001504// Add/subtract two v4i8: Hexagon does not have an insn for this one, so
1505// we use the double add v8i8, and use only the low part of the result.
1506def: Pat<(add V4I8:$Rs, V4I8:$Rt),
1507 (LoReg (A2_vaddub (ToZext64 $Rs), (ToZext64 $Rt)))>;
1508def: Pat<(sub V4I8:$Rs, V4I8:$Rt),
1509 (LoReg (A2_vsubub (ToZext64 $Rs), (ToZext64 $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001510
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001511// Use M2_vmpy2s_s0 for half-word vector multiply. It multiplies two
1512// half-words, and saturates the result to a 32-bit value, except the
1513// saturation never happens (it can only occur with scaling).
1514def: Pat<(v2i16 (mul V2I16:$Rs, V2I16:$Rt)),
1515 (LoReg (S2_vtrunewh (A2_combineii 0, 0),
1516 (M2_vmpy2s_s0 V2I16:$Rs, V2I16:$Rt)))>;
1517def: Pat<(v4i16 (mul V4I16:$Rs, V4I16:$Rt)),
1518 (S2_vtrunewh (M2_vmpy2s_s0 (HiReg $Rs), (HiReg $Rt)),
1519 (M2_vmpy2s_s0 (LoReg $Rs), (LoReg $Rt)))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001520
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001521// Multiplies two v4i8 vectors.
1522def: Pat<(v4i8 (mul V4I8:$Rs, V4I8:$Rt)),
1523 (S2_vtrunehb (M5_vmpybuu V4I8:$Rs, V4I8:$Rt))>,
1524 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001525
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001526// Multiplies two v8i8 vectors.
1527def: Pat<(v8i8 (mul V8I8:$Rs, V8I8:$Rt)),
1528 (Combinew (S2_vtrunehb (M5_vmpybuu (HiReg $Rs), (HiReg $Rt))),
1529 (S2_vtrunehb (M5_vmpybuu (LoReg $Rs), (LoReg $Rt))))>,
1530 Requires<[HasV5T]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001531
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001532
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001533// --(10) Bit ------------------------------------------------------------
1534//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001535
1536// Count leading zeros.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001537def: Pat<(ctlz I32:$Rs), (S2_cl0 I32:$Rs)>;
1538def: Pat<(i32 (trunc (ctlz I64:$Rss))), (S2_cl0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001539
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001540// Count trailing zeros.
1541def: Pat<(cttz I32:$Rs), (S2_ct0 I32:$Rs)>;
1542def: Pat<(i32 (trunc (cttz I64:$Rss))), (S2_ct0p I64:$Rss)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001543
1544// Count leading ones.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001545def: Pat<(ctlz (not I32:$Rs)), (S2_cl1 I32:$Rs)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001546def: Pat<(i32 (trunc (ctlz (not I64:$Rss)))), (S2_cl1p I64:$Rss)>;
1547
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001548// Count trailing ones.
1549def: Pat<(cttz (not I32:$Rs)), (S2_ct1 I32:$Rs)>;
1550def: Pat<(i32 (trunc (cttz (not I64:$Rss)))), (S2_ct1p I64:$Rss)>;
1551
1552// Define leading/trailing patterns that require zero-extensions to 64 bits.
1553def: Pat<(i64 (ctlz I64:$Rss)), (ToZext64 (S2_cl0p I64:$Rss))>;
1554def: Pat<(i64 (cttz I64:$Rss)), (ToZext64 (S2_ct0p I64:$Rss))>;
1555def: Pat<(i64 (ctlz (not I64:$Rss))), (ToZext64 (S2_cl1p I64:$Rss))>;
1556def: Pat<(i64 (cttz (not I64:$Rss))), (ToZext64 (S2_ct1p I64:$Rss))>;
1557
1558def: Pat<(i64 (ctpop I64:$Rss)), (ToZext64 (S5_popcountp I64:$Rss))>;
1559def: Pat<(i32 (ctpop I32:$Rs)), (S5_popcountp (A4_combineir 0, I32:$Rs))>;
1560
1561def: Pat<(bitreverse I32:$Rs), (S2_brev I32:$Rs)>;
1562def: Pat<(bitreverse I64:$Rss), (S2_brevp I64:$Rss)>;
1563
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001564let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1565 def: Pat<(and I32:$Rs, IsNPow2_32:$V),
1566 (S2_clrbit_i IntRegs:$Rs, (LogN2_32 $V))>;
1567 def: Pat<(or I32:$Rs, IsPow2_32:$V),
1568 (S2_setbit_i IntRegs:$Rs, (Log2_32 $V))>;
1569 def: Pat<(xor I32:$Rs, IsPow2_32:$V),
1570 (S2_togglebit_i IntRegs:$Rs, (Log2_32 $V))>;
1571
1572 def: Pat<(and I32:$Rs, (not (shl 1, I32:$Rt))),
1573 (S2_clrbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1574 def: Pat<(or I32:$Rs, (shl 1, I32:$Rt)),
1575 (S2_setbit_r IntRegs:$Rs, IntRegs:$Rt)>;
1576 def: Pat<(xor I32:$Rs, (shl 1, I32:$Rt)),
1577 (S2_togglebit_r IntRegs:$Rs, IntRegs:$Rt)>;
1578}
1579
1580// Clr/set/toggle bit for 64-bit values with immediate bit index.
1581let AddedComplexity = 20 in { // Complexity greater than and/or/xor
1582 def: Pat<(and I64:$Rss, IsNPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001583 (Combinew (i32 (HiReg $Rss)),
1584 (S2_clrbit_i (LoReg $Rss), (LogN2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001585 def: Pat<(and I64:$Rss, IsNPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001586 (Combinew (S2_clrbit_i (HiReg $Rss), (UDEC32 (i32 (LogN2_64 $V)))),
1587 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001588
1589 def: Pat<(or I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001590 (Combinew (i32 (HiReg $Rss)),
1591 (S2_setbit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001592 def: Pat<(or I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001593 (Combinew (S2_setbit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1594 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001595
1596 def: Pat<(xor I64:$Rss, IsPow2_64L:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001597 (Combinew (i32 (HiReg $Rss)),
1598 (S2_togglebit_i (LoReg $Rss), (Log2_64 $V)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001599 def: Pat<(xor I64:$Rss, IsPow2_64H:$V),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001600 (Combinew (S2_togglebit_i (HiReg $Rss), (UDEC32 (i32 (Log2_64 $V)))),
1601 (i32 (LoReg $Rss)))>;
Krzysztof Parzyszek39d14f32016-11-06 20:55:57 +00001602}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001603
1604let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001605 def: Pat<(i1 (setne (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001606 (S2_tstbit_i IntRegs:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001607 def: Pat<(i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001608 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001609 def: Pat<(i1 (trunc I32:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001610 (S2_tstbit_i IntRegs:$Rs, 0)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001611 def: Pat<(i1 (trunc I64:$Rs)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001612 (S2_tstbit_i (LoReg DoubleRegs:$Rs), 0)>;
1613}
1614
1615let AddedComplexity = 20 in { // Complexity greater than compare reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001616 def: Pat<(i1 (seteq (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001617 (C2_bitsclri IntRegs:$Rs, imm:$u6)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001618 def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), 0)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001619 (C2_bitsclr IntRegs:$Rs, IntRegs:$Rt)>;
1620}
1621
1622let AddedComplexity = 10 in // Complexity greater than compare reg-reg.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001623def: Pat<(i1 (seteq (and I32:$Rs, I32:$Rt), IntRegs:$Rt)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001624 (C2_bitsset IntRegs:$Rs, IntRegs:$Rt)>;
1625
Krzysztof Parzyszek3780a0e2018-01-23 17:53:59 +00001626def SDTTestBit:
1627 SDTypeProfile<1, 2, [SDTCisVT<0, i1>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1628def HexagonTSTBIT: SDNode<"HexagonISD::TSTBIT", SDTTestBit>;
1629
1630def: Pat<(HexagonTSTBIT I32:$Rs, u5_0ImmPred:$u5),
1631 (S2_tstbit_i I32:$Rs, imm:$u5)>;
1632def: Pat<(HexagonTSTBIT I32:$Rs, I32:$Rt),
1633 (S2_tstbit_r I32:$Rs, I32:$Rt)>;
1634
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001635let AddedComplexity = 20 in { // Complexity greater than cmp reg-imm.
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001636 def: Pat<(i1 (seteq (and (shl 1, u5_0ImmPred:$u5), I32:$Rs), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001637 (S4_ntstbit_i I32:$Rs, imm:$u5)>;
Krzysztof Parzyszek4b4012a2016-11-05 21:02:54 +00001638 def: Pat<(i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)),
1639 (S4_ntstbit_r I32:$Rs, I32:$Rt)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001640}
1641
1642// Add extra complexity to prefer these instructions over bitsset/bitsclr.
1643// The reason is that tstbit/ntstbit can be folded into a compound instruction:
1644// if ([!]tstbit(...)) jump ...
1645let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001646def: Pat<(i1 (setne (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1647 (S2_tstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001648
1649let AddedComplexity = 100 in
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00001650def: Pat<(i1 (seteq (and I32:$Rs, (i32 IsPow2_32:$u5)), (i32 0))),
1651 (S4_ntstbit_i I32:$Rs, (Log2_32 imm:$u5))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001652
1653// Do not increase complexity of these patterns. In the DAG, "cmp i8" may be
1654// represented as a compare against "value & 0xFF", which is an exact match
1655// for cmpb (same for cmph). The patterns below do not contain any additional
1656// complexity that would make them preferable, and if they were actually used
1657// instead of cmpb/cmph, they would result in a compare against register that
1658// is loaded with the byte/half mask (i.e. 0xFF or 0xFFFF).
1659def: Pat<(i1 (setne (and I32:$Rs, u6_0ImmPred:$u6), 0)),
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001660 (C4_nbitsclri I32:$Rs, imm:$u6)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001661def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), 0)),
1662 (C4_nbitsclr I32:$Rs, I32:$Rt)>;
1663def: Pat<(i1 (setne (and I32:$Rs, I32:$Rt), I32:$Rt)),
1664 (C4_nbitsset I32:$Rs, I32:$Rt)>;
1665
Krzysztof Parzyszek4dc04e62017-10-27 22:24:49 +00001666// Special patterns to address certain cases where the "top-down" matching
1667// algorithm would cause suboptimal selection.
1668
1669let AddedComplexity = 100 in {
1670 // Avoid A4_rcmp[n]eqi in these cases:
1671 def: Pat<(i32 (zext (i1 (setne (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1672 (I1toI32 (S2_tstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1673 def: Pat<(i32 (zext (i1 (seteq (and (shl 1, I32:$Rt), I32:$Rs), 0)))),
1674 (I1toI32 (S4_ntstbit_r IntRegs:$Rs, IntRegs:$Rt))>;
1675}
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001676
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00001677// --(11) PIC ------------------------------------------------------------
1678//
1679
1680def SDT_HexagonAtGot
1681 : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>, SDTCisVT<2, i32>]>;
1682def SDT_HexagonAtPcrel
1683 : SDTypeProfile<1, 1, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
1684
1685// AT_GOT address-of-GOT, address-of-global, offset-in-global
1686def HexagonAtGot : SDNode<"HexagonISD::AT_GOT", SDT_HexagonAtGot>;
1687// AT_PCREL address-of-global
1688def HexagonAtPcrel : SDNode<"HexagonISD::AT_PCREL", SDT_HexagonAtPcrel>;
1689
1690def: Pat<(HexagonAtGot I32:$got, I32:$addr, (i32 0)),
1691 (L2_loadri_io I32:$got, imm:$addr)>;
1692def: Pat<(HexagonAtGot I32:$got, I32:$addr, s30_2ImmPred:$off),
1693 (A2_addi (L2_loadri_io I32:$got, imm:$addr), imm:$off)>;
1694def: Pat<(HexagonAtPcrel I32:$addr),
1695 (C4_addipc imm:$addr)>;
1696
1697// The HVX load patterns also match AT_PCREL directly. Make sure that
1698// if the selection of this opcode changes, it's updated in all places.
1699
1700
1701// --(12) Load -----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001702//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001703
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001704def extloadv2i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1705 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1706}]>;
1707def extloadv4i8: PatFrag<(ops node:$ptr), (extload node:$ptr), [{
1708 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1709}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001710
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001711def zextloadv2i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1712 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1713}]>;
1714def zextloadv4i8: PatFrag<(ops node:$ptr), (zextload node:$ptr), [{
1715 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1716}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001717
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001718def sextloadv2i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1719 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v2i8;
1720}]>;
1721def sextloadv4i8: PatFrag<(ops node:$ptr), (sextload node:$ptr), [{
1722 return cast<LoadSDNode>(N)->getMemoryVT() == MVT::v4i8;
1723}]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001724
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001725// Patterns to select load-indexed: Rs + Off.
1726// - frameindex [+ imm],
1727multiclass Loadxfi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1728 InstHexagon MI> {
1729 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1730 (VT (MI AddrFI:$fi, imm:$Off))>;
1731 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1732 (VT (MI AddrFI:$fi, imm:$Off))>;
1733 def: Pat<(VT (Load AddrFI:$fi)), (VT (MI AddrFI:$fi, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00001734}
1735
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001736// Patterns to select load-indexed: Rs + Off.
1737// - base reg [+ imm]
1738multiclass Loadxgi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1739 InstHexagon MI> {
1740 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1741 (VT (MI IntRegs:$Rs, imm:$Off))>;
1742 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1743 (VT (MI IntRegs:$Rs, imm:$Off))>;
1744 def: Pat<(VT (Load I32:$Rs)), (VT (MI IntRegs:$Rs, 0))>;
1745}
1746
1747// Patterns to select load-indexed: Rs + Off. Combines Loadxfi + Loadxgi.
1748multiclass Loadxi_pat<PatFrag Load, ValueType VT, PatLeaf ImmPred,
1749 InstHexagon MI> {
1750 defm: Loadxfi_pat<Load, VT, ImmPred, MI>;
1751 defm: Loadxgi_pat<Load, VT, ImmPred, MI>;
1752}
1753
1754// Patterns to select load reg indexed: Rs + Off with a value modifier.
1755// - frameindex [+ imm]
1756multiclass Loadxfim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1757 PatLeaf ImmPred, InstHexagon MI> {
1758 def: Pat<(VT (Load (add (i32 AddrFI:$fi), ImmPred:$Off))),
1759 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1760 def: Pat<(VT (Load (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off))),
1761 (VT (ValueMod (MI AddrFI:$fi, imm:$Off)))>;
1762 def: Pat<(VT (Load AddrFI:$fi)), (VT (ValueMod (MI AddrFI:$fi, 0)))>;
1763}
1764
1765// Patterns to select load reg indexed: Rs + Off with a value modifier.
1766// - base reg [+ imm]
1767multiclass Loadxgim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1768 PatLeaf ImmPred, InstHexagon MI> {
1769 def: Pat<(VT (Load (add I32:$Rs, ImmPred:$Off))),
1770 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1771 def: Pat<(VT (Load (IsOrAdd I32:$Rs, ImmPred:$Off))),
1772 (VT (ValueMod (MI IntRegs:$Rs, imm:$Off)))>;
1773 def: Pat<(VT (Load I32:$Rs)), (VT (ValueMod (MI IntRegs:$Rs, 0)))>;
1774}
1775
1776// Patterns to select load reg indexed: Rs + Off with a value modifier.
1777// Combines Loadxfim + Loadxgim.
1778multiclass Loadxim_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1779 PatLeaf ImmPred, InstHexagon MI> {
1780 defm: Loadxfim_pat<Load, VT, ValueMod, ImmPred, MI>;
1781 defm: Loadxgim_pat<Load, VT, ValueMod, ImmPred, MI>;
1782}
1783
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001784// Pattern to select load reg reg-indexed: Rs + Rt<<u2.
1785class Loadxr_shl_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1786 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1787 (VT (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001788
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001789// Pattern to select load reg reg-indexed: Rs + Rt<<0.
1790class Loadxr_add_pat<PatFrag Load, ValueType VT, InstHexagon MI>
1791 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1792 (VT (MI IntRegs:$Rs, IntRegs:$Rt, 0))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001793
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001794// Pattern to select load reg reg-indexed: Rs + Rt<<u2 with value modifier.
1795class Loadxrm_shl_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1796 InstHexagon MI>
1797 : Pat<(VT (Load (add I32:$Rs, (i32 (shl I32:$Rt, u2_0ImmPred:$u2))))),
1798 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001799
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001800// Pattern to select load reg reg-indexed: Rs + Rt<<0 with value modifier.
1801class Loadxrm_add_pat<PatFrag Load, ValueType VT, PatFrag ValueMod,
1802 InstHexagon MI>
1803 : Pat<(VT (Load (add I32:$Rs, I32:$Rt))),
1804 (VT (ValueMod (MI IntRegs:$Rs, IntRegs:$Rt, 0)))>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001805
1806// Pattern to select load long-offset reg-indexed: Addr + Rt<<u2.
1807// Don't match for u2==0, instead use reg+imm for those cases.
1808class Loadxu_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, InstHexagon MI>
1809 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1810 (VT (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr))>;
1811
1812class Loadxum_pat<PatFrag Load, ValueType VT, PatFrag ImmPred, PatFrag ValueMod,
1813 InstHexagon MI>
1814 : Pat<(VT (Load (add (shl IntRegs:$Rt, u2_0ImmPred:$u2), ImmPred:$Addr))),
1815 (VT (ValueMod (MI IntRegs:$Rt, imm:$u2, ImmPred:$Addr)))>;
1816
1817// Pattern to select load absolute.
1818class Loada_pat<PatFrag Load, ValueType VT, PatFrag Addr, InstHexagon MI>
1819 : Pat<(VT (Load Addr:$addr)), (MI Addr:$addr)>;
1820
1821// Pattern to select load absolute with value modifier.
1822class Loadam_pat<PatFrag Load, ValueType VT, PatFrag Addr, PatFrag ValueMod,
1823 InstHexagon MI>
1824 : Pat<(VT (Load Addr:$addr)), (ValueMod (MI Addr:$addr))>;
1825
1826
1827let AddedComplexity = 20 in {
1828 defm: Loadxi_pat<extloadi1, i32, anyimm0, L2_loadrub_io>;
1829 defm: Loadxi_pat<extloadi8, i32, anyimm0, L2_loadrub_io>;
1830 defm: Loadxi_pat<extloadi16, i32, anyimm1, L2_loadruh_io>;
1831 defm: Loadxi_pat<extloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1832 defm: Loadxi_pat<extloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1833 defm: Loadxi_pat<sextloadi8, i32, anyimm0, L2_loadrb_io>;
1834 defm: Loadxi_pat<sextloadi16, i32, anyimm1, L2_loadrh_io>;
1835 defm: Loadxi_pat<sextloadv2i8, v2i16, anyimm1, L2_loadbsw2_io>;
1836 defm: Loadxi_pat<sextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1837 defm: Loadxi_pat<zextloadi1, i32, anyimm0, L2_loadrub_io>;
1838 defm: Loadxi_pat<zextloadi8, i32, anyimm0, L2_loadrub_io>;
1839 defm: Loadxi_pat<zextloadi16, i32, anyimm1, L2_loadruh_io>;
1840 defm: Loadxi_pat<zextloadv2i8, v2i16, anyimm1, L2_loadbzw2_io>;
1841 defm: Loadxi_pat<zextloadv4i8, v4i16, anyimm2, L2_loadbzw4_io>;
1842 defm: Loadxi_pat<load, i32, anyimm2, L2_loadri_io>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001843 defm: Loadxi_pat<load, v2i16, anyimm2, L2_loadri_io>;
1844 defm: Loadxi_pat<load, v4i8, anyimm2, L2_loadri_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001845 defm: Loadxi_pat<load, i64, anyimm3, L2_loadrd_io>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001846 defm: Loadxi_pat<load, v2i32, anyimm3, L2_loadrd_io>;
1847 defm: Loadxi_pat<load, v4i16, anyimm3, L2_loadrd_io>;
1848 defm: Loadxi_pat<load, v8i8, anyimm3, L2_loadrd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001849 defm: Loadxi_pat<load, f32, anyimm2, L2_loadri_io>;
1850 defm: Loadxi_pat<load, f64, anyimm3, L2_loadrd_io>;
1851 // No sextloadi1.
1852
1853 defm: Loadxi_pat<atomic_load_8 , i32, anyimm0, L2_loadrub_io>;
1854 defm: Loadxi_pat<atomic_load_16, i32, anyimm1, L2_loadruh_io>;
1855 defm: Loadxi_pat<atomic_load_32, i32, anyimm2, L2_loadri_io>;
1856 defm: Loadxi_pat<atomic_load_64, i64, anyimm3, L2_loadrd_io>;
1857}
1858
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001859let AddedComplexity = 30 in {
1860 defm: Loadxim_pat<extloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1861 defm: Loadxim_pat<extloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1862 defm: Loadxim_pat<extloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1863 defm: Loadxim_pat<extloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1864 defm: Loadxim_pat<zextloadi1, i64, ToZext64, anyimm0, L2_loadrub_io>;
1865 defm: Loadxim_pat<zextloadi8, i64, ToZext64, anyimm0, L2_loadrub_io>;
1866 defm: Loadxim_pat<zextloadi16, i64, ToZext64, anyimm1, L2_loadruh_io>;
1867 defm: Loadxim_pat<zextloadi32, i64, ToZext64, anyimm2, L2_loadri_io>;
1868 defm: Loadxim_pat<sextloadi8, i64, ToSext64, anyimm0, L2_loadrb_io>;
1869 defm: Loadxim_pat<sextloadi16, i64, ToSext64, anyimm1, L2_loadrh_io>;
1870 defm: Loadxim_pat<sextloadi32, i64, ToSext64, anyimm2, L2_loadri_io>;
1871}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001872
1873let AddedComplexity = 60 in {
1874 def: Loadxu_pat<extloadi8, i32, anyimm0, L4_loadrub_ur>;
1875 def: Loadxu_pat<extloadi16, i32, anyimm1, L4_loadruh_ur>;
1876 def: Loadxu_pat<extloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1877 def: Loadxu_pat<extloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1878 def: Loadxu_pat<sextloadi8, i32, anyimm0, L4_loadrb_ur>;
1879 def: Loadxu_pat<sextloadi16, i32, anyimm1, L4_loadrh_ur>;
1880 def: Loadxu_pat<sextloadv2i8, v2i16, anyimm1, L4_loadbsw2_ur>;
1881 def: Loadxu_pat<sextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
1882 def: Loadxu_pat<zextloadi8, i32, anyimm0, L4_loadrub_ur>;
1883 def: Loadxu_pat<zextloadi16, i32, anyimm1, L4_loadruh_ur>;
1884 def: Loadxu_pat<zextloadv2i8, v2i16, anyimm1, L4_loadbzw2_ur>;
1885 def: Loadxu_pat<zextloadv4i8, v4i16, anyimm2, L4_loadbzw4_ur>;
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001886 def: Loadxu_pat<load, i32, anyimm2, L4_loadri_ur>;
1887 def: Loadxu_pat<load, v2i16, anyimm2, L4_loadri_ur>;
1888 def: Loadxu_pat<load, v4i8, anyimm2, L4_loadri_ur>;
1889 def: Loadxu_pat<load, i64, anyimm3, L4_loadrd_ur>;
1890 def: Loadxu_pat<load, v2i32, anyimm3, L4_loadrd_ur>;
1891 def: Loadxu_pat<load, v4i16, anyimm3, L4_loadrd_ur>;
1892 def: Loadxu_pat<load, v8i8, anyimm3, L4_loadrd_ur>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001893 def: Loadxu_pat<load, f32, anyimm2, L4_loadri_ur>;
1894 def: Loadxu_pat<load, f64, anyimm3, L4_loadrd_ur>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001895
1896 def: Loadxum_pat<sextloadi8, i64, anyimm0, ToSext64, L4_loadrb_ur>;
1897 def: Loadxum_pat<zextloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1898 def: Loadxum_pat<extloadi8, i64, anyimm0, ToZext64, L4_loadrub_ur>;
1899 def: Loadxum_pat<sextloadi16, i64, anyimm1, ToSext64, L4_loadrh_ur>;
1900 def: Loadxum_pat<zextloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1901 def: Loadxum_pat<extloadi16, i64, anyimm1, ToZext64, L4_loadruh_ur>;
1902 def: Loadxum_pat<sextloadi32, i64, anyimm2, ToSext64, L4_loadri_ur>;
1903 def: Loadxum_pat<zextloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1904 def: Loadxum_pat<extloadi32, i64, anyimm2, ToZext64, L4_loadri_ur>;
1905}
1906
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001907let AddedComplexity = 40 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001908 def: Loadxr_shl_pat<extloadi8, i32, L4_loadrub_rr>;
1909 def: Loadxr_shl_pat<zextloadi8, i32, L4_loadrub_rr>;
1910 def: Loadxr_shl_pat<sextloadi8, i32, L4_loadrb_rr>;
1911 def: Loadxr_shl_pat<extloadi16, i32, L4_loadruh_rr>;
1912 def: Loadxr_shl_pat<zextloadi16, i32, L4_loadruh_rr>;
1913 def: Loadxr_shl_pat<sextloadi16, i32, L4_loadrh_rr>;
1914 def: Loadxr_shl_pat<load, i32, L4_loadri_rr>;
1915 def: Loadxr_shl_pat<load, v2i16, L4_loadri_rr>;
1916 def: Loadxr_shl_pat<load, v4i8, L4_loadri_rr>;
1917 def: Loadxr_shl_pat<load, i64, L4_loadrd_rr>;
1918 def: Loadxr_shl_pat<load, v2i32, L4_loadrd_rr>;
1919 def: Loadxr_shl_pat<load, v4i16, L4_loadrd_rr>;
1920 def: Loadxr_shl_pat<load, v8i8, L4_loadrd_rr>;
1921 def: Loadxr_shl_pat<load, f32, L4_loadri_rr>;
1922 def: Loadxr_shl_pat<load, f64, L4_loadrd_rr>;
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001923}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001924
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001925let AddedComplexity = 20 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001926 def: Loadxr_add_pat<extloadi8, i32, L4_loadrub_rr>;
1927 def: Loadxr_add_pat<zextloadi8, i32, L4_loadrub_rr>;
1928 def: Loadxr_add_pat<sextloadi8, i32, L4_loadrb_rr>;
1929 def: Loadxr_add_pat<extloadi16, i32, L4_loadruh_rr>;
1930 def: Loadxr_add_pat<zextloadi16, i32, L4_loadruh_rr>;
1931 def: Loadxr_add_pat<sextloadi16, i32, L4_loadrh_rr>;
1932 def: Loadxr_add_pat<load, i32, L4_loadri_rr>;
1933 def: Loadxr_add_pat<load, v2i16, L4_loadri_rr>;
1934 def: Loadxr_add_pat<load, v4i8, L4_loadri_rr>;
1935 def: Loadxr_add_pat<load, i64, L4_loadrd_rr>;
1936 def: Loadxr_add_pat<load, v2i32, L4_loadrd_rr>;
1937 def: Loadxr_add_pat<load, v4i16, L4_loadrd_rr>;
1938 def: Loadxr_add_pat<load, v8i8, L4_loadrd_rr>;
1939 def: Loadxr_add_pat<load, f32, L4_loadri_rr>;
1940 def: Loadxr_add_pat<load, f64, L4_loadrd_rr>;
Krzysztof Parzyszek058014f2017-11-02 21:56:59 +00001941}
1942
1943let AddedComplexity = 40 in {
1944 def: Loadxrm_shl_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1945 def: Loadxrm_shl_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1946 def: Loadxrm_shl_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1947 def: Loadxrm_shl_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1948 def: Loadxrm_shl_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1949 def: Loadxrm_shl_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1950 def: Loadxrm_shl_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1951 def: Loadxrm_shl_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1952 def: Loadxrm_shl_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1953}
1954
1955let AddedComplexity = 20 in {
1956 def: Loadxrm_add_pat<extloadi8, i64, ToZext64, L4_loadrub_rr>;
1957 def: Loadxrm_add_pat<zextloadi8, i64, ToZext64, L4_loadrub_rr>;
1958 def: Loadxrm_add_pat<sextloadi8, i64, ToSext64, L4_loadrb_rr>;
1959 def: Loadxrm_add_pat<extloadi16, i64, ToZext64, L4_loadruh_rr>;
1960 def: Loadxrm_add_pat<zextloadi16, i64, ToZext64, L4_loadruh_rr>;
1961 def: Loadxrm_add_pat<sextloadi16, i64, ToSext64, L4_loadrh_rr>;
1962 def: Loadxrm_add_pat<extloadi32, i64, ToZext64, L4_loadri_rr>;
1963 def: Loadxrm_add_pat<zextloadi32, i64, ToZext64, L4_loadri_rr>;
1964 def: Loadxrm_add_pat<sextloadi32, i64, ToSext64, L4_loadri_rr>;
1965}
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001966
1967// Absolute address
1968
1969let AddedComplexity = 60 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00001970 def: Loada_pat<zextloadi1, i32, anyimm0, PS_loadrubabs>;
1971 def: Loada_pat<sextloadi8, i32, anyimm0, PS_loadrbabs>;
1972 def: Loada_pat<extloadi8, i32, anyimm0, PS_loadrubabs>;
1973 def: Loada_pat<zextloadi8, i32, anyimm0, PS_loadrubabs>;
1974 def: Loada_pat<sextloadi16, i32, anyimm1, PS_loadrhabs>;
1975 def: Loada_pat<extloadi16, i32, anyimm1, PS_loadruhabs>;
1976 def: Loada_pat<zextloadi16, i32, anyimm1, PS_loadruhabs>;
1977 def: Loada_pat<load, i32, anyimm2, PS_loadriabs>;
1978 def: Loada_pat<load, v2i16, anyimm2, PS_loadriabs>;
1979 def: Loada_pat<load, v4i8, anyimm2, PS_loadriabs>;
1980 def: Loada_pat<load, i64, anyimm3, PS_loadrdabs>;
1981 def: Loada_pat<load, v2i32, anyimm3, PS_loadrdabs>;
1982 def: Loada_pat<load, v4i16, anyimm3, PS_loadrdabs>;
1983 def: Loada_pat<load, v8i8, anyimm3, PS_loadrdabs>;
1984 def: Loada_pat<load, f32, anyimm2, PS_loadriabs>;
1985 def: Loada_pat<load, f64, anyimm3, PS_loadrdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00001986
1987 def: Loada_pat<atomic_load_8, i32, anyimm0, PS_loadrubabs>;
1988 def: Loada_pat<atomic_load_16, i32, anyimm1, PS_loadruhabs>;
1989 def: Loada_pat<atomic_load_32, i32, anyimm2, PS_loadriabs>;
1990 def: Loada_pat<atomic_load_64, i64, anyimm3, PS_loadrdabs>;
1991}
1992
1993let AddedComplexity = 30 in {
1994 def: Loadam_pat<extloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1995 def: Loadam_pat<sextloadi8, i64, anyimm0, ToSext64, PS_loadrbabs>;
1996 def: Loadam_pat<zextloadi8, i64, anyimm0, ToZext64, PS_loadrubabs>;
1997 def: Loadam_pat<extloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
1998 def: Loadam_pat<sextloadi16, i64, anyimm1, ToSext64, PS_loadrhabs>;
1999 def: Loadam_pat<zextloadi16, i64, anyimm1, ToZext64, PS_loadruhabs>;
2000 def: Loadam_pat<extloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
2001 def: Loadam_pat<sextloadi32, i64, anyimm2, ToSext64, PS_loadriabs>;
2002 def: Loadam_pat<zextloadi32, i64, anyimm2, ToZext64, PS_loadriabs>;
2003
2004 def: Loadam_pat<load, i1, anyimm0, I32toI1, PS_loadrubabs>;
2005 def: Loadam_pat<zextloadi1, i64, anyimm0, ToZext64, PS_loadrubabs>;
2006}
2007
2008// GP-relative address
2009
2010let AddedComplexity = 100 in {
Krzysztof Parzyszek2c3edf02018-03-07 17:27:18 +00002011 def: Loada_pat<extloadi1, i32, addrgp, L2_loadrubgp>;
2012 def: Loada_pat<zextloadi1, i32, addrgp, L2_loadrubgp>;
2013 def: Loada_pat<extloadi8, i32, addrgp, L2_loadrubgp>;
2014 def: Loada_pat<sextloadi8, i32, addrgp, L2_loadrbgp>;
2015 def: Loada_pat<zextloadi8, i32, addrgp, L2_loadrubgp>;
2016 def: Loada_pat<extloadi16, i32, addrgp, L2_loadruhgp>;
2017 def: Loada_pat<sextloadi16, i32, addrgp, L2_loadrhgp>;
2018 def: Loada_pat<zextloadi16, i32, addrgp, L2_loadruhgp>;
2019 def: Loada_pat<load, i32, addrgp, L2_loadrigp>;
2020 def: Loada_pat<load, v2i16, addrgp, L2_loadrigp>;
2021 def: Loada_pat<load, v4i8, addrgp, L2_loadrigp>;
2022 def: Loada_pat<load, i64, addrgp, L2_loadrdgp>;
2023 def: Loada_pat<load, v2i32, addrgp, L2_loadrdgp>;
2024 def: Loada_pat<load, v4i16, addrgp, L2_loadrdgp>;
2025 def: Loada_pat<load, v8i8, addrgp, L2_loadrdgp>;
2026 def: Loada_pat<load, f32, addrgp, L2_loadrigp>;
2027 def: Loada_pat<load, f64, addrgp, L2_loadrdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002028
2029 def: Loada_pat<atomic_load_8, i32, addrgp, L2_loadrubgp>;
2030 def: Loada_pat<atomic_load_16, i32, addrgp, L2_loadruhgp>;
2031 def: Loada_pat<atomic_load_32, i32, addrgp, L2_loadrigp>;
2032 def: Loada_pat<atomic_load_64, i64, addrgp, L2_loadrdgp>;
2033}
2034
2035let AddedComplexity = 70 in {
2036 def: Loadam_pat<extloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
2037 def: Loadam_pat<sextloadi8, i64, addrgp, ToSext64, L2_loadrbgp>;
2038 def: Loadam_pat<zextloadi8, i64, addrgp, ToZext64, L2_loadrubgp>;
2039 def: Loadam_pat<extloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
2040 def: Loadam_pat<sextloadi16, i64, addrgp, ToSext64, L2_loadrhgp>;
2041 def: Loadam_pat<zextloadi16, i64, addrgp, ToZext64, L2_loadruhgp>;
2042 def: Loadam_pat<extloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2043 def: Loadam_pat<sextloadi32, i64, addrgp, ToSext64, L2_loadrigp>;
2044 def: Loadam_pat<zextloadi32, i64, addrgp, ToZext64, L2_loadrigp>;
2045
2046 def: Loadam_pat<load, i1, addrgp, I32toI1, L2_loadrubgp>;
2047 def: Loadam_pat<zextloadi1, i64, addrgp, ToZext64, L2_loadrubgp>;
2048}
2049
2050
2051// Sign-extending loads of i1 need to replicate the lowest bit throughout
2052// the 32-bit value. Since the loaded value can only be 0 or 1, 0-v should
2053// do the trick.
2054let AddedComplexity = 20 in
2055def: Pat<(i32 (sextloadi1 I32:$Rs)),
2056 (A2_subri 0, (L2_loadrub_io IntRegs:$Rs, 0))>;
2057
2058// Patterns for loads of i1:
2059def: Pat<(i1 (load AddrFI:$fi)),
2060 (C2_tfrrp (L2_loadrub_io AddrFI:$fi, 0))>;
2061def: Pat<(i1 (load (add I32:$Rs, anyimm0:$Off))),
2062 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, imm:$Off))>;
2063def: Pat<(i1 (load I32:$Rs)),
2064 (C2_tfrrp (L2_loadrub_io IntRegs:$Rs, 0))>;
2065
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002066
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002067// --(13) Store ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002068//
2069
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002070class Storepi_pat<PatFrag Store, PatFrag Value, PatFrag Offset, InstHexagon MI>
2071 : Pat<(Store Value:$Rt, I32:$Rx, Offset:$s4),
2072 (MI I32:$Rx, imm:$s4, Value:$Rt)>;
2073
2074def: Storepi_pat<post_truncsti8, I32, s4_0ImmPred, S2_storerb_pi>;
2075def: Storepi_pat<post_truncsti16, I32, s4_1ImmPred, S2_storerh_pi>;
2076def: Storepi_pat<post_store, I32, s4_2ImmPred, S2_storeri_pi>;
2077def: Storepi_pat<post_store, I64, s4_3ImmPred, S2_storerd_pi>;
2078
2079// Patterns for generating stores, where the address takes different forms:
2080// - frameindex,
2081// - frameindex + offset,
2082// - base + offset,
2083// - simple (base address without offset).
2084// These would usually be used together (via Storexi_pat defined below), but
2085// in some cases one may want to apply different properties (such as
2086// AddedComplexity) to the individual patterns.
2087class Storexi_fi_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2088 : Pat<(Store Value:$Rs, AddrFI:$fi), (MI AddrFI:$fi, 0, Value:$Rs)>;
2089
2090multiclass Storexi_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2091 InstHexagon MI> {
2092 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2093 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2094 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2095 (MI AddrFI:$fi, imm:$Off, Value:$Rs)>;
2096}
2097
2098multiclass Storexi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2099 InstHexagon MI> {
2100 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2101 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2102 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2103 (MI IntRegs:$Rs, imm:$Off, Value:$Rt)>;
2104}
2105
2106class Storexi_base_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2107 : Pat<(Store Value:$Rt, I32:$Rs),
2108 (MI IntRegs:$Rs, 0, Value:$Rt)>;
2109
2110// Patterns for generating stores, where the address takes different forms,
2111// and where the value being stored is transformed through the value modifier
2112// ValueMod. The address forms are same as above.
2113class Storexim_fi_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2114 InstHexagon MI>
2115 : Pat<(Store Value:$Rs, AddrFI:$fi),
2116 (MI AddrFI:$fi, 0, (ValueMod Value:$Rs))>;
2117
2118multiclass Storexim_fi_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2119 PatFrag ValueMod, InstHexagon MI> {
2120 def: Pat<(Store Value:$Rs, (add (i32 AddrFI:$fi), ImmPred:$Off)),
2121 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2122 def: Pat<(Store Value:$Rs, (IsOrAdd (i32 AddrFI:$fi), ImmPred:$Off)),
2123 (MI AddrFI:$fi, imm:$Off, (ValueMod Value:$Rs))>;
2124}
2125
2126multiclass Storexim_add_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred,
2127 PatFrag ValueMod, InstHexagon MI> {
2128 def: Pat<(Store Value:$Rt, (add I32:$Rs, ImmPred:$Off)),
2129 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2130 def: Pat<(Store Value:$Rt, (IsOrAdd I32:$Rs, ImmPred:$Off)),
2131 (MI IntRegs:$Rs, imm:$Off, (ValueMod Value:$Rt))>;
2132}
2133
2134class Storexim_base_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2135 InstHexagon MI>
2136 : Pat<(Store Value:$Rt, I32:$Rs),
2137 (MI IntRegs:$Rs, 0, (ValueMod Value:$Rt))>;
2138
2139multiclass Storexi_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2140 InstHexagon MI> {
2141 defm: Storexi_fi_add_pat <Store, Value, ImmPred, MI>;
2142 def: Storexi_fi_pat <Store, Value, MI>;
2143 defm: Storexi_add_pat <Store, Value, ImmPred, MI>;
2144}
2145
2146multiclass Storexim_pat<PatFrag Store, PatFrag Value, PatLeaf ImmPred,
2147 PatFrag ValueMod, InstHexagon MI> {
2148 defm: Storexim_fi_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2149 def: Storexim_fi_pat <Store, Value, ValueMod, MI>;
2150 defm: Storexim_add_pat <Store, Value, ImmPred, ValueMod, MI>;
2151}
2152
2153// Reg<<S + Imm
2154class Storexu_shl_pat<PatFrag Store, PatFrag Value, PatFrag ImmPred, InstHexagon MI>
2155 : Pat<(Store Value:$Rt, (add (shl I32:$Ru, u2_0ImmPred:$u2), ImmPred:$A)),
2156 (MI IntRegs:$Ru, imm:$u2, ImmPred:$A, Value:$Rt)>;
2157
2158// Reg<<S + Reg
2159class Storexr_shl_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2160 : Pat<(Store Value:$Ru, (add I32:$Rs, (shl I32:$Rt, u2_0ImmPred:$u2))),
2161 (MI IntRegs:$Rs, IntRegs:$Rt, imm:$u2, Value:$Ru)>;
2162
2163// Reg + Reg
2164class Storexr_add_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2165 : Pat<(Store Value:$Ru, (add I32:$Rs, I32:$Rt)),
2166 (MI IntRegs:$Rs, IntRegs:$Rt, 0, Value:$Ru)>;
2167
2168class Storea_pat<PatFrag Store, PatFrag Value, PatFrag Addr, InstHexagon MI>
2169 : Pat<(Store Value:$val, Addr:$addr), (MI Addr:$addr, Value:$val)>;
2170
2171class Stoream_pat<PatFrag Store, PatFrag Value, PatFrag Addr, PatFrag ValueMod,
2172 InstHexagon MI>
2173 : Pat<(Store Value:$val, Addr:$addr),
2174 (MI Addr:$addr, (ValueMod Value:$val))>;
2175
2176// Regular stores in the DAG have two operands: value and address.
2177// Atomic stores also have two, but they are reversed: address, value.
2178// To use atomic stores with the patterns, they need to have their operands
2179// swapped. This relies on the knowledge that the F.Fragment uses names
2180// "ptr" and "val".
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002181class AtomSt<PatFrag F>
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002182 : PatFrag<(ops node:$val, node:$ptr), F.Fragment, F.PredicateCode,
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002183 F.OperandTransform> {
2184 let IsAtomic = F.IsAtomic;
2185 let MemoryVT = F.MemoryVT;
2186}
2187
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002188
2189def IMM_BYTE : SDNodeXForm<imm, [{
2190 // -1 can be represented as 255, etc.
2191 // assigning to a byte restores our desired signed value.
2192 int8_t imm = N->getSExtValue();
2193 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2194}]>;
2195
2196def IMM_HALF : SDNodeXForm<imm, [{
2197 // -1 can be represented as 65535, etc.
2198 // assigning to a short restores our desired signed value.
2199 int16_t imm = N->getSExtValue();
2200 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2201}]>;
2202
2203def IMM_WORD : SDNodeXForm<imm, [{
2204 // -1 can be represented as 4294967295, etc.
2205 // Currently, it's not doing this. But some optimization
2206 // might convert -1 to a large +ve number.
2207 // assigning to a word restores our desired signed value.
2208 int32_t imm = N->getSExtValue();
2209 return CurDAG->getTargetConstant(imm, SDLoc(N), MVT::i32);
2210}]>;
2211
2212def ToImmByte : OutPatFrag<(ops node:$R), (IMM_BYTE $R)>;
2213def ToImmHalf : OutPatFrag<(ops node:$R), (IMM_HALF $R)>;
2214def ToImmWord : OutPatFrag<(ops node:$R), (IMM_WORD $R)>;
2215
2216// Even though the offset is not extendable in the store-immediate, we
2217// can still generate the fi# in the base address. If the final offset
2218// is not valid for the instruction, we will replace it with a scratch
2219// register.
2220class SmallStackStore<PatFrag Store>
2221 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2222 return isSmallStackStore(cast<StoreSDNode>(N));
2223}]>;
2224
2225// This is the complement of SmallStackStore.
2226class LargeStackStore<PatFrag Store>
2227 : PatFrag<(ops node:$Val, node:$Addr), (Store node:$Val, node:$Addr), [{
2228 return !isSmallStackStore(cast<StoreSDNode>(N));
2229}]>;
2230
2231// Preferred addressing modes for various combinations of stored value
2232// and address computation.
2233// For stores where the address and value are both immediates, prefer
2234// store-immediate. The reason is that the constant-extender optimization
2235// can replace store-immediate with a store-register, but there is nothing
2236// to generate a store-immediate out of a store-register.
2237//
2238// C R F F+C R+C R+R R<<S+C R<<S+R
2239// --+-------+-----+-----+------+-----+-----+--------+--------
2240// C | imm | imm | imm | imm | imm | rr | ur | rr
2241// R | abs* | io | io | io | io | rr | ur | rr
2242//
2243// (*) Absolute or GP-relative.
2244//
2245// Note that any expression can be matched by Reg. In particular, an immediate
2246// can always be placed in a register, so patterns checking for Imm should
2247// have a higher priority than the ones involving Reg that could also match.
2248// For example, *(p+4) could become r1=#4; memw(r0+r1<<#0) instead of the
2249// preferred memw(r0+#4). Similarly Reg+Imm or Reg+Reg should be tried before
2250// Reg alone.
2251//
2252// The order in which the different combinations are tried:
2253//
2254// C F R F+C R+C R+R R<<S+C R<<S+R
2255// --+-------+-----+-----+------+-----+-----+--------+--------
2256// C | 1 | 6 | - | 5 | 9 | - | - | -
2257// R | 2 | 8 | 12 | 7 | 10 | 11 | 3 | 4
2258
2259
2260// First, match the unusual case of doubleword store into Reg+Imm4, i.e.
2261// a store where the offset Imm4 is a multiple of 4, but not of 8. This
2262// implies that Reg is also a proper multiple of 4. To still generate a
2263// doubleword store, add 4 to Reg, and subtract 4 from the offset.
2264
2265def s30_2ProperPred : PatLeaf<(i32 imm), [{
2266 int64_t v = (int64_t)N->getSExtValue();
2267 return isShiftedInt<30,2>(v) && !isShiftedInt<29,3>(v);
2268}]>;
2269def RoundTo8 : SDNodeXForm<imm, [{
2270 int32_t Imm = N->getSExtValue();
2271 return CurDAG->getTargetConstant(Imm & -8, SDLoc(N), MVT::i32);
2272}]>;
2273
2274let AddedComplexity = 150 in
2275def: Pat<(store I64:$Ru, (add I32:$Rs, s30_2ProperPred:$Off)),
2276 (S2_storerd_io (A2_addi I32:$Rs, 4), (RoundTo8 $Off), I64:$Ru)>;
2277
2278class Storexi_abs_pat<PatFrag Store, PatFrag Value, InstHexagon MI>
2279 : Pat<(Store Value:$val, anyimm:$addr),
2280 (MI (ToI32 $addr), 0, Value:$val)>;
2281class Storexim_abs_pat<PatFrag Store, PatFrag Value, PatFrag ValueMod,
2282 InstHexagon MI>
2283 : Pat<(Store Value:$val, anyimm:$addr),
2284 (MI (ToI32 $addr), 0, (ValueMod Value:$val))>;
2285
2286let AddedComplexity = 140 in {
2287 def: Storexim_abs_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2288 def: Storexim_abs_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2289 def: Storexim_abs_pat<store, anyint, ToImmWord, S4_storeiri_io>;
2290
2291 def: Storexi_abs_pat<truncstorei8, anyimm, S4_storeirb_io>;
2292 def: Storexi_abs_pat<truncstorei16, anyimm, S4_storeirh_io>;
2293 def: Storexi_abs_pat<store, anyimm, S4_storeiri_io>;
2294}
2295
2296// GP-relative address
2297let AddedComplexity = 120 in {
2298 def: Storea_pat<truncstorei8, I32, addrgp, S2_storerbgp>;
2299 def: Storea_pat<truncstorei16, I32, addrgp, S2_storerhgp>;
2300 def: Storea_pat<store, I32, addrgp, S2_storerigp>;
2301 def: Storea_pat<store, I64, addrgp, S2_storerdgp>;
2302 def: Storea_pat<store, F32, addrgp, S2_storerigp>;
2303 def: Storea_pat<store, F64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002304 def: Storea_pat<AtomSt<atomic_store_8>, I32, addrgp, S2_storerbgp>;
2305 def: Storea_pat<AtomSt<atomic_store_16>, I32, addrgp, S2_storerhgp>;
2306 def: Storea_pat<AtomSt<atomic_store_32>, I32, addrgp, S2_storerigp>;
2307 def: Storea_pat<AtomSt<atomic_store_64>, I64, addrgp, S2_storerdgp>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002308
2309 def: Stoream_pat<truncstorei8, I64, addrgp, LoReg, S2_storerbgp>;
2310 def: Stoream_pat<truncstorei16, I64, addrgp, LoReg, S2_storerhgp>;
2311 def: Stoream_pat<truncstorei32, I64, addrgp, LoReg, S2_storerigp>;
2312 def: Stoream_pat<store, I1, addrgp, I1toI32, S2_storerbgp>;
2313}
2314
2315// Absolute address
2316let AddedComplexity = 110 in {
2317 def: Storea_pat<truncstorei8, I32, anyimm0, PS_storerbabs>;
2318 def: Storea_pat<truncstorei16, I32, anyimm1, PS_storerhabs>;
2319 def: Storea_pat<store, I32, anyimm2, PS_storeriabs>;
2320 def: Storea_pat<store, I64, anyimm3, PS_storerdabs>;
2321 def: Storea_pat<store, F32, anyimm2, PS_storeriabs>;
2322 def: Storea_pat<store, F64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002323 def: Storea_pat<AtomSt<atomic_store_8>, I32, anyimm0, PS_storerbabs>;
2324 def: Storea_pat<AtomSt<atomic_store_16>, I32, anyimm1, PS_storerhabs>;
2325 def: Storea_pat<AtomSt<atomic_store_32>, I32, anyimm2, PS_storeriabs>;
2326 def: Storea_pat<AtomSt<atomic_store_64>, I64, anyimm3, PS_storerdabs>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002327
2328 def: Stoream_pat<truncstorei8, I64, anyimm0, LoReg, PS_storerbabs>;
2329 def: Stoream_pat<truncstorei16, I64, anyimm1, LoReg, PS_storerhabs>;
2330 def: Stoream_pat<truncstorei32, I64, anyimm2, LoReg, PS_storeriabs>;
2331 def: Stoream_pat<store, I1, anyimm0, I1toI32, PS_storerbabs>;
2332}
2333
2334// Reg<<S + Imm
2335let AddedComplexity = 100 in {
2336 def: Storexu_shl_pat<truncstorei8, I32, anyimm0, S4_storerb_ur>;
2337 def: Storexu_shl_pat<truncstorei16, I32, anyimm1, S4_storerh_ur>;
2338 def: Storexu_shl_pat<store, I32, anyimm2, S4_storeri_ur>;
2339 def: Storexu_shl_pat<store, I64, anyimm3, S4_storerd_ur>;
2340 def: Storexu_shl_pat<store, F32, anyimm2, S4_storeri_ur>;
2341 def: Storexu_shl_pat<store, F64, anyimm3, S4_storerd_ur>;
2342
2343 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), anyimm:$A)),
2344 (S4_storerb_ur IntRegs:$Rs, imm:$u2, imm:$A, (I1toI32 I1:$Pu))>;
2345}
2346
2347// Reg<<S + Reg
2348let AddedComplexity = 90 in {
2349 def: Storexr_shl_pat<truncstorei8, I32, S4_storerb_rr>;
2350 def: Storexr_shl_pat<truncstorei16, I32, S4_storerh_rr>;
2351 def: Storexr_shl_pat<store, I32, S4_storeri_rr>;
2352 def: Storexr_shl_pat<store, I64, S4_storerd_rr>;
2353 def: Storexr_shl_pat<store, F32, S4_storeri_rr>;
2354 def: Storexr_shl_pat<store, F64, S4_storerd_rr>;
2355
2356 def: Pat<(store I1:$Pu, (add (shl I32:$Rs, u2_0ImmPred:$u2), I32:$Rt)),
2357 (S4_storerb_ur IntRegs:$Rt, IntRegs:$Rs, imm:$u2, (I1toI32 I1:$Pu))>;
2358}
2359
2360class SS_<PatFrag F> : SmallStackStore<F>;
2361class LS_<PatFrag F> : LargeStackStore<F>;
2362
2363multiclass IMFA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2364 defm: Storexim_fi_add_pat<S, V, O, M, I>;
2365}
2366multiclass IFA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2367 defm: Storexi_fi_add_pat<S, V, O, I>;
2368}
2369
2370// Fi+Imm, store-immediate
2371let AddedComplexity = 80 in {
2372 defm: IMFA_<SS_<truncstorei8>, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2373 defm: IMFA_<SS_<truncstorei16>, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2374 defm: IMFA_<SS_<store>, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2375
2376 defm: IFA_<SS_<truncstorei8>, anyimm, u6_0ImmPred, S4_storeirb_io>;
2377 defm: IFA_<SS_<truncstorei16>, anyimm, u6_1ImmPred, S4_storeirh_io>;
2378 defm: IFA_<SS_<store>, anyimm, u6_2ImmPred, S4_storeiri_io>;
2379
2380 // For large-stack stores, generate store-register (prefer explicit Fi
2381 // in the address).
2382 defm: IMFA_<LS_<truncstorei8>, anyimm, u6_0ImmPred, ToI32, S2_storerb_io>;
2383 defm: IMFA_<LS_<truncstorei16>, anyimm, u6_1ImmPred, ToI32, S2_storerh_io>;
2384 defm: IMFA_<LS_<store>, anyimm, u6_2ImmPred, ToI32, S2_storeri_io>;
2385}
2386
2387// Fi, store-immediate
2388let AddedComplexity = 70 in {
2389 def: Storexim_fi_pat<SS_<truncstorei8>, anyint, ToImmByte, S4_storeirb_io>;
2390 def: Storexim_fi_pat<SS_<truncstorei16>, anyint, ToImmHalf, S4_storeirh_io>;
2391 def: Storexim_fi_pat<SS_<store>, anyint, ToImmWord, S4_storeiri_io>;
2392
2393 def: Storexi_fi_pat<SS_<truncstorei8>, anyimm, S4_storeirb_io>;
2394 def: Storexi_fi_pat<SS_<truncstorei16>, anyimm, S4_storeirh_io>;
2395 def: Storexi_fi_pat<SS_<store>, anyimm, S4_storeiri_io>;
2396
2397 // For large-stack stores, generate store-register (prefer explicit Fi
2398 // in the address).
2399 def: Storexim_fi_pat<LS_<truncstorei8>, anyimm, ToI32, S2_storerb_io>;
2400 def: Storexim_fi_pat<LS_<truncstorei16>, anyimm, ToI32, S2_storerh_io>;
2401 def: Storexim_fi_pat<LS_<store>, anyimm, ToI32, S2_storeri_io>;
2402}
2403
2404// Fi+Imm, Fi, store-register
2405let AddedComplexity = 60 in {
2406 defm: Storexi_fi_add_pat<truncstorei8, I32, anyimm, S2_storerb_io>;
2407 defm: Storexi_fi_add_pat<truncstorei16, I32, anyimm, S2_storerh_io>;
2408 defm: Storexi_fi_add_pat<store, I32, anyimm, S2_storeri_io>;
2409 defm: Storexi_fi_add_pat<store, I64, anyimm, S2_storerd_io>;
2410 defm: Storexi_fi_add_pat<store, F32, anyimm, S2_storeri_io>;
2411 defm: Storexi_fi_add_pat<store, F64, anyimm, S2_storerd_io>;
2412 defm: Storexim_fi_add_pat<store, I1, anyimm, I1toI32, S2_storerb_io>;
2413
2414 def: Storexi_fi_pat<truncstorei8, I32, S2_storerb_io>;
2415 def: Storexi_fi_pat<truncstorei16, I32, S2_storerh_io>;
2416 def: Storexi_fi_pat<store, I32, S2_storeri_io>;
2417 def: Storexi_fi_pat<store, I64, S2_storerd_io>;
2418 def: Storexi_fi_pat<store, F32, S2_storeri_io>;
2419 def: Storexi_fi_pat<store, F64, S2_storerd_io>;
2420 def: Storexim_fi_pat<store, I1, I1toI32, S2_storerb_io>;
2421}
2422
2423
2424multiclass IMRA_<PatFrag S, PatFrag V, PatFrag O, PatFrag M, InstHexagon I> {
2425 defm: Storexim_add_pat<S, V, O, M, I>;
2426}
2427multiclass IRA_<PatFrag S, PatFrag V, PatFrag O, InstHexagon I> {
2428 defm: Storexi_add_pat<S, V, O, I>;
2429}
2430
2431// Reg+Imm, store-immediate
2432let AddedComplexity = 50 in {
2433 defm: IMRA_<truncstorei8, anyint, u6_0ImmPred, ToImmByte, S4_storeirb_io>;
2434 defm: IMRA_<truncstorei16, anyint, u6_1ImmPred, ToImmHalf, S4_storeirh_io>;
2435 defm: IMRA_<store, anyint, u6_2ImmPred, ToImmWord, S4_storeiri_io>;
2436
2437 defm: IRA_<truncstorei8, anyimm, u6_0ImmPred, S4_storeirb_io>;
2438 defm: IRA_<truncstorei16, anyimm, u6_1ImmPred, S4_storeirh_io>;
2439 defm: IRA_<store, anyimm, u6_2ImmPred, S4_storeiri_io>;
2440}
2441
2442// Reg+Imm, store-register
2443let AddedComplexity = 40 in {
2444 defm: Storexi_pat<truncstorei8, I32, anyimm0, S2_storerb_io>;
2445 defm: Storexi_pat<truncstorei16, I32, anyimm1, S2_storerh_io>;
2446 defm: Storexi_pat<store, I32, anyimm2, S2_storeri_io>;
2447 defm: Storexi_pat<store, I64, anyimm3, S2_storerd_io>;
2448 defm: Storexi_pat<store, F32, anyimm2, S2_storeri_io>;
2449 defm: Storexi_pat<store, F64, anyimm3, S2_storerd_io>;
2450
2451 defm: Storexim_pat<truncstorei8, I64, anyimm0, LoReg, S2_storerb_io>;
2452 defm: Storexim_pat<truncstorei16, I64, anyimm1, LoReg, S2_storerh_io>;
2453 defm: Storexim_pat<truncstorei32, I64, anyimm2, LoReg, S2_storeri_io>;
2454 defm: Storexim_pat<store, I1, anyimm0, I1toI32, S2_storerb_io>;
2455
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002456 defm: Storexi_pat<AtomSt<atomic_store_8>, I32, anyimm0, S2_storerb_io>;
2457 defm: Storexi_pat<AtomSt<atomic_store_16>, I32, anyimm1, S2_storerh_io>;
2458 defm: Storexi_pat<AtomSt<atomic_store_32>, I32, anyimm2, S2_storeri_io>;
2459 defm: Storexi_pat<AtomSt<atomic_store_64>, I64, anyimm3, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002460}
2461
2462// Reg+Reg
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002463let AddedComplexity = 30 in {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002464 def: Storexr_add_pat<truncstorei8, I32, S4_storerb_rr>;
2465 def: Storexr_add_pat<truncstorei16, I32, S4_storerh_rr>;
2466 def: Storexr_add_pat<store, I32, S4_storeri_rr>;
2467 def: Storexr_add_pat<store, I64, S4_storerd_rr>;
2468 def: Storexr_add_pat<store, F32, S4_storeri_rr>;
2469 def: Storexr_add_pat<store, F64, S4_storerd_rr>;
2470
2471 def: Pat<(store I1:$Pu, (add I32:$Rs, I32:$Rt)),
2472 (S4_storerb_rr IntRegs:$Rs, IntRegs:$Rt, 0, (I1toI32 I1:$Pu))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002473}
2474
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002475// Reg, store-immediate
2476let AddedComplexity = 20 in {
2477 def: Storexim_base_pat<truncstorei8, anyint, ToImmByte, S4_storeirb_io>;
2478 def: Storexim_base_pat<truncstorei16, anyint, ToImmHalf, S4_storeirh_io>;
2479 def: Storexim_base_pat<store, anyint, ToImmWord, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002480
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002481 def: Storexi_base_pat<truncstorei8, anyimm, S4_storeirb_io>;
2482 def: Storexi_base_pat<truncstorei16, anyimm, S4_storeirh_io>;
2483 def: Storexi_base_pat<store, anyimm, S4_storeiri_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002484}
2485
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002486// Reg, store-register
2487let AddedComplexity = 10 in {
2488 def: Storexi_base_pat<truncstorei8, I32, S2_storerb_io>;
2489 def: Storexi_base_pat<truncstorei16, I32, S2_storerh_io>;
2490 def: Storexi_base_pat<store, I32, S2_storeri_io>;
2491 def: Storexi_base_pat<store, I64, S2_storerd_io>;
2492 def: Storexi_base_pat<store, F32, S2_storeri_io>;
2493 def: Storexi_base_pat<store, F64, S2_storerd_io>;
2494
2495 def: Storexim_base_pat<truncstorei8, I64, LoReg, S2_storerb_io>;
2496 def: Storexim_base_pat<truncstorei16, I64, LoReg, S2_storerh_io>;
2497 def: Storexim_base_pat<truncstorei32, I64, LoReg, S2_storeri_io>;
2498 def: Storexim_base_pat<store, I1, I1toI32, S2_storerb_io>;
2499
Krzysztof Parzyszek29832a62017-12-15 20:13:57 +00002500 def: Storexi_base_pat<AtomSt<atomic_store_8>, I32, S2_storerb_io>;
2501 def: Storexi_base_pat<AtomSt<atomic_store_16>, I32, S2_storerh_io>;
2502 def: Storexi_base_pat<AtomSt<atomic_store_32>, I32, S2_storeri_io>;
2503 def: Storexi_base_pat<AtomSt<atomic_store_64>, I64, S2_storerd_io>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002504}
2505
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002506
Krzysztof Parzyszek7d37dd82017-12-06 16:40:37 +00002507// --(14) Memop ----------------------------------------------------------
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002508//
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002509
2510def m5_0Imm8Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002511 int8_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002512 return -32 < V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002513}]>;
2514
2515def m5_0Imm16Pred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002516 int16_t V = N->getSExtValue();
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002517 return -32 < V && V <= -1;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002518}]>;
2519
2520def m5_0ImmPred : PatLeaf<(i32 imm), [{
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002521 int64_t V = N->getSExtValue();
2522 return -31 <= V && V <= -1;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002523}]>;
2524
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002525def IsNPow2_8 : PatLeaf<(i32 imm), [{
2526 uint8_t NV = ~N->getZExtValue();
2527 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002528}]>;
2529
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002530def IsNPow2_16 : PatLeaf<(i32 imm), [{
2531 uint16_t NV = ~N->getZExtValue();
2532 return isPowerOf2_32(NV);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002533}]>;
2534
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002535def Log2_8 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002536 uint8_t V = N->getZExtValue();
2537 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002538}]>;
2539
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002540def Log2_16 : SDNodeXForm<imm, [{
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002541 uint16_t V = N->getZExtValue();
2542 return CurDAG->getTargetConstant(Log2_32(V), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002543}]>;
2544
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002545def LogN2_8 : SDNodeXForm<imm, [{
2546 uint8_t NV = ~N->getZExtValue();
2547 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002548}]>;
2549
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002550def LogN2_16 : SDNodeXForm<imm, [{
2551 uint16_t NV = ~N->getZExtValue();
2552 return CurDAG->getTargetConstant(Log2_32(NV), SDLoc(N), MVT::i32);
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002553}]>;
2554
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002555def IdImm : SDNodeXForm<imm, [{ return SDValue(N, 0); }]>;
2556
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002557multiclass Memopxr_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2558 InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002559 // Addr: i32
2560 def: Pat<(Store (Oper (Load I32:$Rs), I32:$A), I32:$Rs),
2561 (MI I32:$Rs, 0, I32:$A)>;
2562 // Addr: fi
2563 def: Pat<(Store (Oper (Load AddrFI:$Rs), I32:$A), AddrFI:$Rs),
2564 (MI AddrFI:$Rs, 0, I32:$A)>;
2565}
2566
2567multiclass Memopxr_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2568 SDNode Oper, InstHexagon MI> {
2569 // Addr: i32
2570 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), I32:$A),
2571 (add I32:$Rs, ImmPred:$Off)),
2572 (MI I32:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002573 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), I32:$A),
2574 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002575 (MI I32:$Rs, imm:$Off, I32:$A)>;
2576 // Addr: fi
2577 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2578 (add AddrFI:$Rs, ImmPred:$Off)),
2579 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002580 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), I32:$A),
2581 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002582 (MI AddrFI:$Rs, imm:$Off, I32:$A)>;
2583}
2584
2585multiclass Memopxr_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2586 SDNode Oper, InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002587 defm: Memopxr_base_pat <Load, Store, Oper, MI>;
2588 defm: Memopxr_add_pat <Load, Store, ImmPred, Oper, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002589}
2590
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002591let AddedComplexity = 200 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002592 // add reg
2593 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, add,
2594 /*anyext*/ L4_add_memopb_io>;
2595 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, add,
2596 /*sext*/ L4_add_memopb_io>;
2597 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, add,
2598 /*zext*/ L4_add_memopb_io>;
2599 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, add,
2600 /*anyext*/ L4_add_memoph_io>;
2601 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, add,
2602 /*sext*/ L4_add_memoph_io>;
2603 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, add,
2604 /*zext*/ L4_add_memoph_io>;
2605 defm: Memopxr_pat<load, store, u6_2ImmPred, add, L4_add_memopw_io>;
2606
2607 // sub reg
2608 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, sub,
2609 /*anyext*/ L4_sub_memopb_io>;
2610 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub,
2611 /*sext*/ L4_sub_memopb_io>;
2612 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub,
2613 /*zext*/ L4_sub_memopb_io>;
2614 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, sub,
2615 /*anyext*/ L4_sub_memoph_io>;
2616 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub,
2617 /*sext*/ L4_sub_memoph_io>;
2618 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub,
2619 /*zext*/ L4_sub_memoph_io>;
2620 defm: Memopxr_pat<load, store, u6_2ImmPred, sub, L4_sub_memopw_io>;
2621
2622 // and reg
2623 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, and,
2624 /*anyext*/ L4_and_memopb_io>;
2625 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, and,
2626 /*sext*/ L4_and_memopb_io>;
2627 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, and,
2628 /*zext*/ L4_and_memopb_io>;
2629 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, and,
2630 /*anyext*/ L4_and_memoph_io>;
2631 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, and,
2632 /*sext*/ L4_and_memoph_io>;
2633 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, and,
2634 /*zext*/ L4_and_memoph_io>;
2635 defm: Memopxr_pat<load, store, u6_2ImmPred, and, L4_and_memopw_io>;
2636
2637 // or reg
2638 defm: Memopxr_pat<extloadi8, truncstorei8, u6_0ImmPred, or,
2639 /*anyext*/ L4_or_memopb_io>;
2640 defm: Memopxr_pat<sextloadi8, truncstorei8, u6_0ImmPred, or,
2641 /*sext*/ L4_or_memopb_io>;
2642 defm: Memopxr_pat<zextloadi8, truncstorei8, u6_0ImmPred, or,
2643 /*zext*/ L4_or_memopb_io>;
2644 defm: Memopxr_pat<extloadi16, truncstorei16, u6_1ImmPred, or,
2645 /*anyext*/ L4_or_memoph_io>;
2646 defm: Memopxr_pat<sextloadi16, truncstorei16, u6_1ImmPred, or,
2647 /*sext*/ L4_or_memoph_io>;
2648 defm: Memopxr_pat<zextloadi16, truncstorei16, u6_1ImmPred, or,
2649 /*zext*/ L4_or_memoph_io>;
2650 defm: Memopxr_pat<load, store, u6_2ImmPred, or, L4_or_memopw_io>;
2651}
2652
2653
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002654multiclass Memopxi_base_pat<PatFrag Load, PatFrag Store, SDNode Oper,
2655 PatFrag Arg, SDNodeXForm ArgMod, InstHexagon MI> {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002656 // Addr: i32
2657 def: Pat<(Store (Oper (Load I32:$Rs), Arg:$A), I32:$Rs),
2658 (MI I32:$Rs, 0, (ArgMod Arg:$A))>;
2659 // Addr: fi
2660 def: Pat<(Store (Oper (Load AddrFI:$Rs), Arg:$A), AddrFI:$Rs),
2661 (MI AddrFI:$Rs, 0, (ArgMod Arg:$A))>;
2662}
2663
2664multiclass Memopxi_add_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2665 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2666 InstHexagon MI> {
2667 // Addr: i32
2668 def: Pat<(Store (Oper (Load (add I32:$Rs, ImmPred:$Off)), Arg:$A),
2669 (add I32:$Rs, ImmPred:$Off)),
2670 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002671 def: Pat<(Store (Oper (Load (IsOrAdd I32:$Rs, ImmPred:$Off)), Arg:$A),
2672 (IsOrAdd I32:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002673 (MI I32:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2674 // Addr: fi
2675 def: Pat<(Store (Oper (Load (add AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2676 (add AddrFI:$Rs, ImmPred:$Off)),
2677 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
Krzysztof Parzyszekb16a4e52016-11-14 20:53:09 +00002678 def: Pat<(Store (Oper (Load (IsOrAdd AddrFI:$Rs, ImmPred:$Off)), Arg:$A),
2679 (IsOrAdd AddrFI:$Rs, ImmPred:$Off)),
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002680 (MI AddrFI:$Rs, imm:$Off, (ArgMod Arg:$A))>;
2681}
2682
2683multiclass Memopxi_pat<PatFrag Load, PatFrag Store, PatFrag ImmPred,
2684 SDNode Oper, PatFrag Arg, SDNodeXForm ArgMod,
2685 InstHexagon MI> {
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002686 defm: Memopxi_base_pat <Load, Store, Oper, Arg, ArgMod, MI>;
2687 defm: Memopxi_add_pat <Load, Store, ImmPred, Oper, Arg, ArgMod, MI>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002688}
2689
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002690let AddedComplexity = 220 in {
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002691 // add imm
2692 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2693 /*anyext*/ IdImm, L4_iadd_memopb_io>;
2694 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2695 /*sext*/ IdImm, L4_iadd_memopb_io>;
2696 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, u5_0ImmPred,
2697 /*zext*/ IdImm, L4_iadd_memopb_io>;
2698 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2699 /*anyext*/ IdImm, L4_iadd_memoph_io>;
2700 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2701 /*sext*/ IdImm, L4_iadd_memoph_io>;
2702 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, u5_0ImmPred,
2703 /*zext*/ IdImm, L4_iadd_memoph_io>;
2704 defm: Memopxi_pat<load, store, u6_2ImmPred, add, u5_0ImmPred, IdImm,
2705 L4_iadd_memopw_io>;
2706 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2707 /*anyext*/ NegImm8, L4_iadd_memopb_io>;
2708 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2709 /*sext*/ NegImm8, L4_iadd_memopb_io>;
2710 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, m5_0Imm8Pred,
2711 /*zext*/ NegImm8, L4_iadd_memopb_io>;
2712 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2713 /*anyext*/ NegImm16, L4_iadd_memoph_io>;
2714 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2715 /*sext*/ NegImm16, L4_iadd_memoph_io>;
2716 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, m5_0Imm16Pred,
2717 /*zext*/ NegImm16, L4_iadd_memoph_io>;
2718 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, m5_0ImmPred, NegImm32,
2719 L4_iadd_memopw_io>;
2720
2721 // sub imm
2722 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2723 /*anyext*/ IdImm, L4_isub_memopb_io>;
2724 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2725 /*sext*/ IdImm, L4_isub_memopb_io>;
2726 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, sub, u5_0ImmPred,
2727 /*zext*/ IdImm, L4_isub_memopb_io>;
2728 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2729 /*anyext*/ IdImm, L4_isub_memoph_io>;
2730 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2731 /*sext*/ IdImm, L4_isub_memoph_io>;
2732 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, sub, u5_0ImmPred,
2733 /*zext*/ IdImm, L4_isub_memoph_io>;
2734 defm: Memopxi_pat<load, store, u6_2ImmPred, sub, u5_0ImmPred, IdImm,
2735 L4_isub_memopw_io>;
2736 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2737 /*anyext*/ NegImm8, L4_isub_memopb_io>;
2738 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2739 /*sext*/ NegImm8, L4_isub_memopb_io>;
2740 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, add, m5_0Imm8Pred,
2741 /*zext*/ NegImm8, L4_isub_memopb_io>;
2742 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2743 /*anyext*/ NegImm16, L4_isub_memoph_io>;
2744 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2745 /*sext*/ NegImm16, L4_isub_memoph_io>;
2746 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, add, m5_0Imm16Pred,
2747 /*zext*/ NegImm16, L4_isub_memoph_io>;
2748 defm: Memopxi_pat<load, store, u6_2ImmPred, add, m5_0ImmPred, NegImm32,
2749 L4_isub_memopw_io>;
2750
2751 // clrbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002752 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2753 /*anyext*/ LogN2_8, L4_iand_memopb_io>;
2754 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2755 /*sext*/ LogN2_8, L4_iand_memopb_io>;
2756 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, and, IsNPow2_8,
2757 /*zext*/ LogN2_8, L4_iand_memopb_io>;
2758 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2759 /*anyext*/ LogN2_16, L4_iand_memoph_io>;
2760 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2761 /*sext*/ LogN2_16, L4_iand_memoph_io>;
2762 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, and, IsNPow2_16,
2763 /*zext*/ LogN2_16, L4_iand_memoph_io>;
2764 defm: Memopxi_pat<load, store, u6_2ImmPred, and, IsNPow2_32,
2765 LogN2_32, L4_iand_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002766
2767 // setbit imm
Krzysztof Parzyszekf9142782016-11-06 18:09:56 +00002768 defm: Memopxi_pat<extloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2769 /*anyext*/ Log2_8, L4_ior_memopb_io>;
2770 defm: Memopxi_pat<sextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2771 /*sext*/ Log2_8, L4_ior_memopb_io>;
2772 defm: Memopxi_pat<zextloadi8, truncstorei8, u6_0ImmPred, or, IsPow2_32,
2773 /*zext*/ Log2_8, L4_ior_memopb_io>;
2774 defm: Memopxi_pat<extloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2775 /*anyext*/ Log2_16, L4_ior_memoph_io>;
2776 defm: Memopxi_pat<sextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2777 /*sext*/ Log2_16, L4_ior_memoph_io>;
2778 defm: Memopxi_pat<zextloadi16, truncstorei16, u6_1ImmPred, or, IsPow2_32,
2779 /*zext*/ Log2_16, L4_ior_memoph_io>;
2780 defm: Memopxi_pat<load, store, u6_2ImmPred, or, IsPow2_32,
2781 Log2_32, L4_ior_memopw_io>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002782}
2783
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002784
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002785// --(15) Call -----------------------------------------------------------
2786//
2787
2788// Pseudo instructions.
2789def SDT_SPCallSeqStart
2790 : SDCallSeqStart<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2791def SDT_SPCallSeqEnd
2792 : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2793
2794def callseq_start: SDNode<"ISD::CALLSEQ_START", SDT_SPCallSeqStart,
2795 [SDNPHasChain, SDNPOutGlue]>;
2796def callseq_end: SDNode<"ISD::CALLSEQ_END", SDT_SPCallSeqEnd,
2797 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
2798
2799def SDT_SPCall: SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
2800
2801def HexagonTCRet: SDNode<"HexagonISD::TC_RETURN", SDT_SPCall,
2802 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2803def callv3: SDNode<"HexagonISD::CALL", SDT_SPCall,
2804 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2805def callv3nr: SDNode<"HexagonISD::CALLnr", SDT_SPCall,
2806 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue, SDNPVariadic]>;
2807
2808def: Pat<(callseq_start timm:$amt, timm:$amt2),
2809 (ADJCALLSTACKDOWN imm:$amt, imm:$amt2)>;
2810def: Pat<(callseq_end timm:$amt1, timm:$amt2),
2811 (ADJCALLSTACKUP imm:$amt1, imm:$amt2)>;
2812
2813def: Pat<(HexagonTCRet tglobaladdr:$dst), (PS_tailcall_i tglobaladdr:$dst)>;
2814def: Pat<(HexagonTCRet texternalsym:$dst), (PS_tailcall_i texternalsym:$dst)>;
2815def: Pat<(HexagonTCRet I32:$dst), (PS_tailcall_r I32:$dst)>;
2816
2817def: Pat<(callv3 I32:$dst), (J2_callr I32:$dst)>;
2818def: Pat<(callv3 tglobaladdr:$dst), (J2_call tglobaladdr:$dst)>;
2819def: Pat<(callv3 texternalsym:$dst), (J2_call texternalsym:$dst)>;
2820def: Pat<(callv3 tglobaltlsaddr:$dst), (J2_call tglobaltlsaddr:$dst)>;
2821
2822def: Pat<(callv3nr I32:$dst), (PS_callr_nr I32:$dst)>;
2823def: Pat<(callv3nr tglobaladdr:$dst), (PS_call_nr tglobaladdr:$dst)>;
2824def: Pat<(callv3nr texternalsym:$dst), (PS_call_nr texternalsym:$dst)>;
2825
2826def retflag : SDNode<"HexagonISD::RET_FLAG", SDTNone,
2827 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
2828def eh_return: SDNode<"HexagonISD::EH_RETURN", SDTNone, [SDNPHasChain]>;
2829
2830def: Pat<(retflag), (PS_jmpret (i32 R31))>;
2831def: Pat<(eh_return), (EH_RETURN_JMPR (i32 R31))>;
2832
2833
2834// --(16) Branch ---------------------------------------------------------
2835//
2836
2837def: Pat<(br bb:$dst), (J2_jump b30_2Imm:$dst)>;
2838def: Pat<(brind I32:$dst), (J2_jumpr I32:$dst)>;
2839
2840def: Pat<(brcond I1:$Pu, bb:$dst),
2841 (J2_jumpt I1:$Pu, bb:$dst)>;
2842def: Pat<(brcond (not I1:$Pu), bb:$dst),
2843 (J2_jumpf I1:$Pu, bb:$dst)>;
2844def: Pat<(brcond (i1 (setne I1:$Pu, -1)), bb:$dst),
2845 (J2_jumpf I1:$Pu, bb:$dst)>;
Amaury Sechet893a6b82018-02-23 11:50:42 +00002846def: Pat<(brcond (i1 (seteq I1:$Pu, 0)), bb:$dst),
2847 (J2_jumpf I1:$Pu, bb:$dst)>;
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002848def: Pat<(brcond (i1 (setne I1:$Pu, 0)), bb:$dst),
2849 (J2_jumpt I1:$Pu, bb:$dst)>;
2850
2851
2852// --(17) Misc -----------------------------------------------------------
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002853
2854
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002855// Generate code of the form 'C2_muxii(cmpbgtui(Rdd, C-1),0,1)'
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002856// for C code of the form r = (c>='0' && c<='9') ? 1 : 0.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002857// The isdigit transformation relies on two 'clever' aspects:
2858// 1) The data type is unsigned which allows us to eliminate a zero test after
2859// biasing the expression by 48. We are depending on the representation of
2860// the unsigned types, and semantics.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002861// 2) The front end has converted <= 9 into < 10 on entry to LLVM.
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002862//
2863// For the C code:
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002864// retval = (c >= '0' && c <= '9') ? 1 : 0;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002865// The code is transformed upstream of llvm into
2866// retval = (c-48) < 10 ? 1 : 0;
Krzysztof Parzyszek846597d2016-11-06 18:05:14 +00002867
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002868def u7_0PosImmPred : ImmLeaf<i32, [{
2869 // True if the immediate fits in an 7-bit unsigned field and is positive.
2870 return Imm > 0 && isUInt<7>(Imm);
2871}]>;
2872
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002873let AddedComplexity = 139 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002874def: Pat<(i32 (zext (i1 (setult (and I32:$Rs, 255), u7_0PosImmPred:$u7)))),
2875 (C2_muxii (A4_cmpbgtui IntRegs:$Rs, (UDEC1 imm:$u7)), 0, 1)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002876
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002877let AddedComplexity = 100 in
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002878def: Pat<(or (or (shl (HexagonINSERT (i32 (zextloadi8 (add I32:$b, 2))),
2879 (i32 (extloadi8 (add I32:$b, 3))),
2880 24, 8),
2881 (i32 16)),
2882 (shl (i32 (zextloadi8 (add I32:$b, 1))), (i32 8))),
2883 (zextloadi8 I32:$b)),
2884 (A2_swiz (L2_loadri_io I32:$b, 0))>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002885
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002886
2887// We need custom lowering of ISD::PREFETCH into HexagonISD::DCFETCH
2888// because the SDNode ISD::PREFETCH has properties MayLoad and MayStore.
2889// We don't really want either one here.
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002890def SDTHexagonDCFETCH: SDTypeProfile<0, 2, [SDTCisPtrTy<0>,SDTCisInt<1>]>;
2891def HexagonDCFETCH: SDNode<"HexagonISD::DCFETCH", SDTHexagonDCFETCH,
2892 [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002893
2894def: Pat<(HexagonDCFETCH IntRegs:$Rs, u11_3ImmPred:$u11_3),
2895 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2896def: Pat<(HexagonDCFETCH (i32 (add IntRegs:$Rs, u11_3ImmPred:$u11_3)), (i32 0)),
2897 (Y2_dcfetchbo IntRegs:$Rs, imm:$u11_3)>;
2898
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002899def SDTHexagonALLOCA
2900 : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
2901def HexagonALLOCA
2902 : SDNode<"HexagonISD::ALLOCA", SDTHexagonALLOCA, [SDNPHasChain]>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002903
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002904def: Pat<(HexagonALLOCA I32:$Rs, (i32 imm:$A)),
2905 (PS_alloca IntRegs:$Rs, imm:$A)>;
Krzysztof Parzyszeka8d63dc2016-11-05 15:01:38 +00002906
Krzysztof Parzyszek64e5d7d2017-10-20 19:33:12 +00002907def HexagonBARRIER: SDNode<"HexagonISD::BARRIER", SDTNone, [SDNPHasChain]>;
2908def: Pat<(HexagonBARRIER), (Y2_barrier)>;
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002909
2910// Read cycle counter.
Krzysztof Parzyszekab57c2b2017-02-22 22:28:47 +00002911def SDTInt64Leaf: SDTypeProfile<1, 0, [SDTCisVT<0, i64>]>;
2912def HexagonREADCYCLE: SDNode<"HexagonISD::READCYCLE", SDTInt64Leaf,
2913 [SDNPHasChain]>;
2914
2915def: Pat<(HexagonREADCYCLE), (A4_tfrcpp UPCYCLE)>;