blob: 22dc4c139ba8f1d9e0fa1e511436982c152cecc5 [file] [log] [blame]
Eugene Zelenko59e12822017-08-08 00:47:13 +00001//===- SIMachineFunctionInfo.cpp - SI Machine Function Info ---------------===//
Tom Stellard75aadc22012-12-11 21:25:42 +00002//
Chandler Carruth2946cd72019-01-19 08:50:56 +00003// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
Tom Stellard75aadc22012-12-11 21:25:42 +00006//
Tom Stellard75aadc22012-12-11 21:25:42 +00007//===----------------------------------------------------------------------===//
8
Tom Stellard75aadc22012-12-11 21:25:42 +00009#include "SIMachineFunctionInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000010#include "AMDGPUArgumentUsageInfo.h"
Tom Stellard96468902014-09-24 01:33:17 +000011#include "AMDGPUSubtarget.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000012#include "SIRegisterInfo.h"
Tom Stellard44b30b42018-05-22 02:03:23 +000013#include "MCTargetDesc/AMDGPUMCTargetDesc.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000014#include "Utils/AMDGPUBaseInfo.h"
15#include "llvm/ADT/Optional.h"
16#include "llvm/CodeGen/MachineBasicBlock.h"
Tom Stellardc5cf2f02014-08-21 20:40:54 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000018#include "llvm/CodeGen/MachineFunction.h"
Tom Stellardc149dc02013-11-27 21:23:35 +000019#include "llvm/CodeGen/MachineRegisterInfo.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000020#include "llvm/IR/CallingConv.h"
Tom Stellardeba61072014-05-02 15:41:42 +000021#include "llvm/IR/Function.h"
Eugene Zelenko59e12822017-08-08 00:47:13 +000022#include <cassert>
23#include <vector>
Tom Stellardc149dc02013-11-27 21:23:35 +000024
25#define MAX_LANES 64
Tom Stellard75aadc22012-12-11 21:25:42 +000026
27using namespace llvm;
28
29SIMachineFunctionInfo::SIMachineFunctionInfo(const MachineFunction &MF)
Vincent Lejeuneace6f732013-04-01 21:47:53 +000030 : AMDGPUMachineFunction(MF),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000031 PrivateSegmentBuffer(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000032 DispatchPtr(false),
33 QueuePtr(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000034 KernargSegmentPtr(false),
Matt Arsenault8d718dc2016-07-22 17:01:30 +000035 DispatchID(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000036 FlatScratchInit(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000037 WorkGroupIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000038 WorkGroupIDY(false),
39 WorkGroupIDZ(false),
40 WorkGroupInfo(false),
Matt Arsenault26f8f3d2015-11-30 21:16:03 +000041 PrivateSegmentWaveByteOffset(false),
Tom Stellardf110f8f2016-04-14 16:27:03 +000042 WorkItemIDX(false),
Matt Arsenault49affb82015-11-25 20:55:12 +000043 WorkItemIDY(false),
Tom Stellard2f3f9852017-01-25 01:25:13 +000044 WorkItemIDZ(false),
Matt Arsenault817c2532017-08-03 23:12:44 +000045 ImplicitBufferPtr(false),
Tim Renouf13229152017-09-29 09:49:35 +000046 ImplicitArgPtr(false),
Matt Arsenault923712b2018-02-09 16:57:57 +000047 GITPtrHigh(0xffffffff),
48 HighBitsOf32BitAddress(0) {
Tom Stellard5bfbae52018-07-11 20:59:01 +000049 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matthias Braunf1caa282017-12-15 22:22:58 +000050 const Function &F = MF.getFunction();
51 FlatWorkGroupSizes = ST.getFlatWorkGroupSizes(F);
52 WavesPerEU = ST.getWavesPerEU(F);
Matt Arsenault49affb82015-11-25 20:55:12 +000053
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +000054 Occupancy = getMaxWavesPerEU();
55 limitOccupancy(MF);
Matt Arsenault4bec7d42018-07-20 09:05:08 +000056 CallingConv::ID CC = F.getCallingConv();
57
58 if (CC == CallingConv::AMDGPU_KERNEL || CC == CallingConv::SPIR_KERNEL) {
59 if (!F.arg_empty())
60 KernargSegmentPtr = true;
61 WorkGroupIDX = true;
62 WorkItemIDX = true;
63 } else if (CC == CallingConv::AMDGPU_PS) {
64 PSInputAddr = AMDGPU::getInitialPSInputAddr(F);
65 }
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +000066
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000067 if (!isEntryFunction()) {
68 // Non-entry functions have no special inputs for now, other registers
69 // required for scratch access.
70 ScratchRSrcReg = AMDGPU::SGPR0_SGPR1_SGPR2_SGPR3;
71 ScratchWaveOffsetReg = AMDGPU::SGPR4;
72 FrameOffsetReg = AMDGPU::SGPR5;
Matt Arsenaultf28683c2017-06-26 17:53:59 +000073 StackPtrOffsetReg = AMDGPU::SGPR32;
Matt Arsenault1cc47f82017-07-18 16:44:56 +000074
Matt Arsenault8623e8d2017-08-03 23:00:29 +000075 ArgInfo.PrivateSegmentBuffer =
76 ArgDescriptor::createRegister(ScratchRSrcReg);
77 ArgInfo.PrivateSegmentWaveByteOffset =
78 ArgDescriptor::createRegister(ScratchWaveOffsetReg);
79
Matthias Braunf1caa282017-12-15 22:22:58 +000080 if (F.hasFnAttribute("amdgpu-implicitarg-ptr"))
Matt Arsenault9166ce82017-07-28 15:52:08 +000081 ImplicitArgPtr = true;
82 } else {
Matt Arsenault1ea04022018-05-29 19:35:00 +000083 if (F.hasFnAttribute("amdgpu-implicitarg-ptr")) {
Matt Arsenault9166ce82017-07-28 15:52:08 +000084 KernargSegmentPtr = true;
Matt Arsenault4bec7d42018-07-20 09:05:08 +000085 MaxKernArgAlign = std::max(ST.getAlignmentForImplicitArgPtr(),
86 MaxKernArgAlign);
Matt Arsenault1ea04022018-05-29 19:35:00 +000087 }
Matt Arsenault2b1f9aa2017-05-17 21:56:25 +000088 }
Marek Olsakfccabaf2016-01-13 11:45:36 +000089
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000090 if (ST.debuggerEmitPrologue()) {
91 // Enable everything.
Matt Arsenaulte15855d2017-07-17 22:35:50 +000092 WorkGroupIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000093 WorkGroupIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000094 WorkGroupIDZ = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +000095 WorkItemIDX = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000096 WorkItemIDY = true;
Matt Arsenault49affb82015-11-25 20:55:12 +000097 WorkItemIDZ = true;
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +000098 } else {
Matthias Braunf1caa282017-12-15 22:22:58 +000099 if (F.hasFnAttribute("amdgpu-work-group-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000100 WorkGroupIDX = true;
101
Matthias Braunf1caa282017-12-15 22:22:58 +0000102 if (F.hasFnAttribute("amdgpu-work-group-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000103 WorkGroupIDY = true;
104
Matthias Braunf1caa282017-12-15 22:22:58 +0000105 if (F.hasFnAttribute("amdgpu-work-group-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000106 WorkGroupIDZ = true;
107
Matthias Braunf1caa282017-12-15 22:22:58 +0000108 if (F.hasFnAttribute("amdgpu-work-item-id-x"))
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000109 WorkItemIDX = true;
110
Matthias Braunf1caa282017-12-15 22:22:58 +0000111 if (F.hasFnAttribute("amdgpu-work-item-id-y"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000112 WorkItemIDY = true;
113
Matthias Braunf1caa282017-12-15 22:22:58 +0000114 if (F.hasFnAttribute("amdgpu-work-item-id-z"))
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000115 WorkItemIDZ = true;
116 }
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000117
Matt Arsenaultefa9f4b2017-04-11 22:29:28 +0000118 const MachineFrameInfo &FrameInfo = MF.getFrameInfo();
Matt Arsenault1cc47f82017-07-18 16:44:56 +0000119 bool HasStackObjects = FrameInfo.hasStackObjects();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000120
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000121 if (isEntryFunction()) {
122 // X, XY, and XYZ are the only supported combinations, so make sure Y is
123 // enabled if Z is.
124 if (WorkItemIDZ)
125 WorkItemIDY = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000126
Scott Linderc6c62722018-10-31 18:54:06 +0000127 PrivateSegmentWaveByteOffset = true;
Matt Arsenaulte15855d2017-07-17 22:35:50 +0000128
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000129 // HS and GS always have the scratch wave offset in SGPR5 on GFX9.
130 if (ST.getGeneration() >= AMDGPUSubtarget::GFX9 &&
131 (CC == CallingConv::AMDGPU_HS || CC == CallingConv::AMDGPU_GS))
Scott Linderc6c62722018-10-31 18:54:06 +0000132 ArgInfo.PrivateSegmentWaveByteOffset =
133 ArgDescriptor::createRegister(AMDGPU::SGPR5);
Marek Olsak584d2c02017-05-04 22:25:20 +0000134 }
135
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000136 bool isAmdHsaOrMesa = ST.isAmdHsaOrMesa(F);
137 if (isAmdHsaOrMesa) {
Scott Linderc6c62722018-10-31 18:54:06 +0000138 PrivateSegmentBuffer = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000139
Matthias Braunf1caa282017-12-15 22:22:58 +0000140 if (F.hasFnAttribute("amdgpu-dispatch-ptr"))
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000141 DispatchPtr = true;
Matt Arsenault48ab5262016-04-25 19:27:18 +0000142
Matthias Braunf1caa282017-12-15 22:22:58 +0000143 if (F.hasFnAttribute("amdgpu-queue-ptr"))
Matt Arsenault48ab5262016-04-25 19:27:18 +0000144 QueuePtr = true;
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000145
Matthias Braunf1caa282017-12-15 22:22:58 +0000146 if (F.hasFnAttribute("amdgpu-dispatch-id"))
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000147 DispatchID = true;
Matt Arsenaultceafc552018-05-29 17:42:50 +0000148 } else if (ST.isMesaGfxShader(F)) {
Scott Linderc6c62722018-10-31 18:54:06 +0000149 ImplicitBufferPtr = true;
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000150 }
151
Matthias Braunf1caa282017-12-15 22:22:58 +0000152 if (F.hasFnAttribute("amdgpu-kernarg-segment-ptr"))
Matt Arsenault23e4df62017-07-14 00:11:13 +0000153 KernargSegmentPtr = true;
154
Konstantin Zhuravlyovaa067cb2018-10-04 21:02:16 +0000155 if (ST.hasFlatAddressSpace() && isEntryFunction() && isAmdHsaOrMesa) {
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000156 // TODO: This could be refined a lot. The attribute is a poor way of
157 // detecting calls that may require it before argument lowering.
Matthias Braunf1caa282017-12-15 22:22:58 +0000158 if (HasStackObjects || F.hasFnAttribute("amdgpu-flat-scratch"))
Matt Arsenault254ad3d2017-07-18 16:44:58 +0000159 FlatScratchInit = true;
160 }
Tim Renouf13229152017-09-29 09:49:35 +0000161
Matthias Braunf1caa282017-12-15 22:22:58 +0000162 Attribute A = F.getFnAttribute("amdgpu-git-ptr-high");
Tim Renouf13229152017-09-29 09:49:35 +0000163 StringRef S = A.getValueAsString();
164 if (!S.empty())
165 S.consumeInteger(0, GITPtrHigh);
Matt Arsenault923712b2018-02-09 16:57:57 +0000166
167 A = F.getFnAttribute("amdgpu-32bit-address-high-bits");
168 S = A.getValueAsString();
169 if (!S.empty())
170 S.consumeInteger(0, HighBitsOf32BitAddress);
Matt Arsenault49affb82015-11-25 20:55:12 +0000171}
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000172
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +0000173void SIMachineFunctionInfo::limitOccupancy(const MachineFunction &MF) {
174 limitOccupancy(getMaxWavesPerEU());
Tom Stellard5bfbae52018-07-11 20:59:01 +0000175 const GCNSubtarget& ST = MF.getSubtarget<GCNSubtarget>();
Stanislav Mekhanoshind4b500c2018-05-31 05:36:04 +0000176 limitOccupancy(ST.getOccupancyWithLocalMemSize(getLDSSize(),
177 MF.getFunction()));
178}
179
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000180unsigned SIMachineFunctionInfo::addPrivateSegmentBuffer(
181 const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000182 ArgInfo.PrivateSegmentBuffer =
183 ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
184 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_128RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000185 NumUserSGPRs += 4;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000186 return ArgInfo.PrivateSegmentBuffer.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000187}
188
189unsigned SIMachineFunctionInfo::addDispatchPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000190 ArgInfo.DispatchPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
191 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000192 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000193 return ArgInfo.DispatchPtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000194}
195
196unsigned SIMachineFunctionInfo::addQueuePtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000197 ArgInfo.QueuePtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
198 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000199 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000200 return ArgInfo.QueuePtr.getRegister();
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000201}
202
203unsigned SIMachineFunctionInfo::addKernargSegmentPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000204 ArgInfo.KernargSegmentPtr
205 = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
206 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault26f8f3d2015-11-30 21:16:03 +0000207 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000208 return ArgInfo.KernargSegmentPtr.getRegister();
Matt Arsenault0e3d3892015-11-30 21:15:53 +0000209}
210
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000211unsigned SIMachineFunctionInfo::addDispatchID(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000212 ArgInfo.DispatchID = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
213 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000214 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000215 return ArgInfo.DispatchID.getRegister();
Matt Arsenault8d718dc2016-07-22 17:01:30 +0000216}
217
Matt Arsenault296b8492016-02-12 06:31:30 +0000218unsigned SIMachineFunctionInfo::addFlatScratchInit(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000219 ArgInfo.FlatScratchInit = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
220 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Matt Arsenault296b8492016-02-12 06:31:30 +0000221 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000222 return ArgInfo.FlatScratchInit.getRegister();
Matt Arsenault296b8492016-02-12 06:31:30 +0000223}
224
Matt Arsenault10fc0622017-06-26 03:01:31 +0000225unsigned SIMachineFunctionInfo::addImplicitBufferPtr(const SIRegisterInfo &TRI) {
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000226 ArgInfo.ImplicitBufferPtr = ArgDescriptor::createRegister(TRI.getMatchingSuperReg(
227 getNextUserSGPR(), AMDGPU::sub0, &AMDGPU::SReg_64RegClass));
Tom Stellard2f3f9852017-01-25 01:25:13 +0000228 NumUserSGPRs += 2;
Matt Arsenault8623e8d2017-08-03 23:00:29 +0000229 return ArgInfo.ImplicitBufferPtr.getRegister();
Tom Stellard2f3f9852017-01-25 01:25:13 +0000230}
231
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000232static bool isCalleeSavedReg(const MCPhysReg *CSRegs, MCPhysReg Reg) {
233 for (unsigned I = 0; CSRegs[I]; ++I) {
234 if (CSRegs[I] == Reg)
235 return true;
236 }
237
238 return false;
239}
240
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000241/// Reserve a slice of a VGPR to support spilling for FrameIndex \p FI.
242bool SIMachineFunctionInfo::allocateSGPRSpillToVGPR(MachineFunction &MF,
243 int FI) {
244 std::vector<SpilledReg> &SpillLanes = SGPRToVGPRSpills[FI];
Matt Arsenault8d4b0ed2016-06-23 20:00:34 +0000245
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000246 // This has already been allocated.
247 if (!SpillLanes.empty())
248 return true;
249
Tom Stellard5bfbae52018-07-11 20:59:01 +0000250 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000251 const SIRegisterInfo *TRI = ST.getRegisterInfo();
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000252 MachineFrameInfo &FrameInfo = MF.getFrameInfo();
253 MachineRegisterInfo &MRI = MF.getRegInfo();
254 unsigned WaveSize = ST.getWavefrontSize();
Matt Arsenault43e92fe2016-06-24 06:30:11 +0000255
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000256 unsigned Size = FrameInfo.getObjectSize(FI);
257 assert(Size >= 4 && Size <= 64 && "invalid sgpr spill size");
258 assert(TRI->spillSGPRToVGPR() && "not spilling SGPRs to VGPRs");
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000259
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000260 int NumLanes = Size / 4;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000261
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000262 const MCPhysReg *CSRegs = TRI->getCalleeSavedRegs(&MF);
263
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000264 // Make sure to handle the case where a wide SGPR spill may span between two
265 // VGPRs.
266 for (int I = 0; I < NumLanes; ++I, ++NumVGPRSpillLanes) {
267 unsigned LaneVGPR;
268 unsigned VGPRIndex = (NumVGPRSpillLanes % WaveSize);
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000269
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000270 if (VGPRIndex == 0) {
271 LaneVGPR = TRI->findUnusedRegister(MRI, &AMDGPU::VGPR_32RegClass, MF);
272 if (LaneVGPR == AMDGPU::NoRegister) {
Tim Renouf6cb007f2017-09-11 08:31:32 +0000273 // We have no VGPRs left for spilling SGPRs. Reset because we will not
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000274 // partially spill the SGPR to VGPRs.
275 SGPRToVGPRSpills.erase(FI);
276 NumVGPRSpillLanes -= I;
277 return false;
278 }
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000279
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000280 Optional<int> CSRSpillFI;
Matt Arsenault17f33382018-03-27 19:42:55 +0000281 if ((FrameInfo.hasCalls() || !isEntryFunction()) && CSRegs &&
282 isCalleeSavedReg(CSRegs, LaneVGPR)) {
283 CSRSpillFI = FrameInfo.CreateSpillStackObject(4, 4);
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000284 }
285
286 SpillVGPRs.push_back(SGPRSpillVGPRCSR(LaneVGPR, CSRSpillFI));
Nicolai Haehnlee705aad2016-01-04 15:50:01 +0000287
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000288 // Add this register as live-in to all blocks to avoid machine verifer
289 // complaining about use of an undefined physical register.
290 for (MachineBasicBlock &BB : MF)
291 BB.addLiveIn(LaneVGPR);
292 } else {
Matt Arsenault8e8f8f42017-08-02 01:52:45 +0000293 LaneVGPR = SpillVGPRs.back().VGPR;
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000294 }
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000295
296 SpillLanes.push_back(SpilledReg(LaneVGPR, VGPRIndex));
Tom Stellardc5cf2f02014-08-21 20:40:54 +0000297 }
298
Matt Arsenaulte0bf7d02017-02-21 19:12:08 +0000299 return true;
300}
301
302void SIMachineFunctionInfo::removeSGPRToVGPRFrameIndices(MachineFrameInfo &MFI) {
303 for (auto &R : SGPRToVGPRSpills)
304 MFI.RemoveStackObject(R.first);
Tom Stellardc149dc02013-11-27 21:23:35 +0000305}
Tom Stellard44b30b42018-05-22 02:03:23 +0000306
307
308/// \returns VGPR used for \p Dim' work item ID.
309unsigned SIMachineFunctionInfo::getWorkItemIDVGPR(unsigned Dim) const {
310 switch (Dim) {
311 case 0:
312 assert(hasWorkItemIDX());
313 return AMDGPU::VGPR0;
314 case 1:
315 assert(hasWorkItemIDY());
316 return AMDGPU::VGPR1;
317 case 2:
318 assert(hasWorkItemIDZ());
319 return AMDGPU::VGPR2;
320 }
321 llvm_unreachable("unexpected dimension");
322}
323
324MCPhysReg SIMachineFunctionInfo::getNextUserSGPR() const {
325 assert(NumSystemSGPRs == 0 && "System SGPRs must be added after user SGPRs");
326 return AMDGPU::SGPR0 + NumUserSGPRs;
327}
328
329MCPhysReg SIMachineFunctionInfo::getNextSystemSGPR() const {
330 return AMDGPU::SGPR0 + NumUserSGPRs + NumSystemSGPRs;
331}